blob: ce13391cff637393e365d346aaffa4fdc30b8758 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100492needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001001static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001003{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001004 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001005 u32 line1, line2;
1006 u32 line_mask;
1007
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001008 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001009 line_mask = DSL_LINEMASK_GEN2;
1010 else
1011 line_mask = DSL_LINEMASK_GEN3;
1012
1013 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001014 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015 line2 = I915_READ(reg) & line_mask;
1016
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001017 return line1 != line2;
1018}
1019
1020static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1021{
1022 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1023 enum pipe pipe = crtc->pipe;
1024
1025 /* Wait for the display line to settle/start moving */
1026 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1027 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1028 pipe_name(pipe), onoff(state));
1029}
1030
1031static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1032{
1033 wait_for_pipe_scanline_moving(crtc, false);
1034}
1035
1036static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1037{
1038 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039}
1040
Ville Syrjälä4972f702017-11-29 17:37:32 +02001041static void
1042intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001044 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001045 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001047 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001048 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001049 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001052 if (intel_wait_for_register(dev_priv,
1053 reg, I965_PIPECONF_ACTIVE, 0,
1054 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001055 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001057 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_pll(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065 u32 val;
1066 bool cur_state;
1067
Ville Syrjälä649636e2015-09-22 19:50:01 +03001068 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001070 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001072 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074
Jani Nikula23538ef2013-08-27 15:12:22 +03001075/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001076void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001077{
1078 u32 val;
1079 bool cur_state;
1080
Ville Syrjäläa5805162015-05-26 20:42:30 +03001081 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001083 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001084
1085 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001086 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001087 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001088 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001089}
Jani Nikula23538ef2013-08-27 15:12:22 +03001090
Jesse Barnes040484a2011-01-03 12:14:26 -08001091static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1092 enum pipe pipe, bool state)
1093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1096 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001097
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001098 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001099 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001101 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001102 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001103 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001104 cur_state = !!(val & FDI_TX_ENABLE);
1105 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001106 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001108 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001109}
1110#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1111#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1112
1113static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1114 enum pipe pipe, bool state)
1115{
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 u32 val;
1117 bool cur_state;
1118
Ville Syrjälä649636e2015-09-22 19:50:01 +03001119 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001120 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001122 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001123 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
1125#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1126#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1127
1128static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1129 enum pipe pipe)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 u32 val;
1132
1133 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001134 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001135 return;
1136
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001138 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 return;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001142 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001143}
1144
Daniel Vetter55607e82013-06-16 21:42:39 +02001145void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001158void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001160 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 return;
1167
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001168 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001169 u32 port_sel;
1170
Imre Deak44cb7342016-08-10 14:07:29 +03001171 pp_reg = PP_CONTROL(0);
1172 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001178 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001183 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001198void assert_pipe(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001200{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001205
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001206 /* we keep both pipes enabled on 830 */
1207 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Imre Deak4feed0e2016-02-12 18:55:14 +02001210 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1211 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001214
1215 intel_display_power_put(dev_priv, power_domain);
1216 } else {
1217 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 }
1219
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001222 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223}
1224
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001227 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228
Rob Clarke2c719b2014-12-15 13:56:32 -05001229 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001230 "%s assertion failure (expected %s, current %s)\n",
1231 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232}
1233
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001234#define assert_plane_enabled(p) assert_plane(p, true)
1235#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001239 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1240 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001242 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1243 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001244}
1245
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001246static void assert_vblank_disabled(struct drm_crtc *crtc)
1247{
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001249 drm_crtc_vblank_put(crtc);
1250}
1251
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001252void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001254{
Jesse Barnes92f25842011-01-04 15:09:34 -08001255 u32 val;
1256 bool enabled;
1257
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001259 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001260 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001261 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1262 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001263}
1264
Keith Packard4e634382011-08-06 10:39:45 -07001265static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001267{
1268 if ((val & DP_PORT_EN) == 0)
1269 return false;
1270
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001271 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001272 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001273 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1274 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001275 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001276 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1277 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001278 } else {
1279 if ((val & DP_PIPE_MASK) != (pipe << 30))
1280 return false;
1281 }
1282 return true;
1283}
1284
Keith Packard1519b992011-08-06 10:35:34 -07001285static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, u32 val)
1287{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001288 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001289 return false;
1290
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001292 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001293 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001294 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001295 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1296 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001297 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001298 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001299 return false;
1300 }
1301 return true;
1302}
1303
1304static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, u32 val)
1306{
1307 if ((val & LVDS_PORT_EN) == 0)
1308 return false;
1309
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001310 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001311 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1312 return false;
1313 } else {
1314 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1315 return false;
1316 }
1317 return true;
1318}
1319
1320static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 val)
1322{
1323 if ((val & ADPA_DAC_ENABLE) == 0)
1324 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001325 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001326 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1327 return false;
1328 } else {
1329 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1330 return false;
1331 }
1332 return true;
1333}
1334
Jesse Barnes291906f2011-02-02 12:28:03 -08001335static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001336 enum pipe pipe, i915_reg_t reg,
1337 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001338{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001339 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001341 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001342 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001344 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001345 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001346 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001347}
1348
1349static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001350 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001351{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001352 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001354 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001355 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001358 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001359 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001360}
1361
1362static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe)
1364{
Jesse Barnes291906f2011-02-02 12:28:03 -08001365 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001366
Keith Packardf0575e92011-07-25 22:12:43 -07001367 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1368 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1369 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001373 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001375
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001378 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001379 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001380
Paulo Zanonie2debe92013-02-18 19:00:27 -03001381 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1382 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1383 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001384}
1385
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001386static void _vlv_enable_pll(struct intel_crtc *crtc,
1387 const struct intel_crtc_state *pipe_config)
1388{
1389 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1390 enum pipe pipe = crtc->pipe;
1391
1392 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1393 POSTING_READ(DPLL(pipe));
1394 udelay(150);
1395
Chris Wilson2c30b432016-06-30 15:32:54 +01001396 if (intel_wait_for_register(dev_priv,
1397 DPLL(pipe),
1398 DPLL_LOCK_VLV,
1399 DPLL_LOCK_VLV,
1400 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001401 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1402}
1403
Ville Syrjäläd288f652014-10-28 13:20:22 +02001404static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001405 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001407 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001408 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001409
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001411
Daniel Vetter87442f72013-06-06 00:52:17 +02001412 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001413 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001414
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001415 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1416 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001417
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001418 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1419 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001420}
1421
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001422
1423static void _chv_enable_pll(struct intel_crtc *crtc,
1424 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001425{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001426 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001427 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001428 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001429 u32 tmp;
1430
Ville Syrjäläa5805162015-05-26 20:42:30 +03001431 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001432
1433 /* Enable back the 10bit clock to display controller */
1434 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1435 tmp |= DPIO_DCLKP_EN;
1436 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1437
Ville Syrjälä54433e92015-05-26 20:42:31 +03001438 mutex_unlock(&dev_priv->sb_lock);
1439
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001440 /*
1441 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1442 */
1443 udelay(1);
1444
1445 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447
1448 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001449 if (intel_wait_for_register(dev_priv,
1450 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1451 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001452 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001453}
1454
1455static void chv_enable_pll(struct intel_crtc *crtc,
1456 const struct intel_crtc_state *pipe_config)
1457{
1458 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1459 enum pipe pipe = crtc->pipe;
1460
1461 assert_pipe_disabled(dev_priv, pipe);
1462
1463 /* PLL is protected by panel, make sure we can write it */
1464 assert_panel_unlocked(dev_priv, pipe);
1465
1466 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1467 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001468
Ville Syrjäläc2317752016-03-15 16:39:56 +02001469 if (pipe != PIPE_A) {
1470 /*
1471 * WaPixelRepeatModeFixForC0:chv
1472 *
1473 * DPLLCMD is AWOL. Use chicken bits to propagate
1474 * the value from DPLLBMD to either pipe B or C.
1475 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001476 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001477 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1478 I915_WRITE(CBR4_VLV, 0);
1479 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1480
1481 /*
1482 * DPLLB VGA mode also seems to cause problems.
1483 * We should always have it disabled.
1484 */
1485 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1486 } else {
1487 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1488 POSTING_READ(DPLL_MD(pipe));
1489 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001490}
1491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001492static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001493{
1494 struct intel_crtc *crtc;
1495 int count = 0;
1496
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001497 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001498 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001499 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1500 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001501
1502 return count;
1503}
1504
Ville Syrjälä939994d2017-09-13 17:08:56 +03001505static void i9xx_enable_pll(struct intel_crtc *crtc,
1506 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001507{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001508 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001509 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001510 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001511 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001513 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001516 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001517 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001519 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001520 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /*
1522 * It appears to be important that we don't enable this
1523 * for the current pipe before otherwise configuring the
1524 * PLL. No idea how this should be handled if multiple
1525 * DVO outputs are enabled simultaneosly.
1526 */
1527 dpll |= DPLL_DVO_2X_MODE;
1528 I915_WRITE(DPLL(!crtc->pipe),
1529 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1530 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001531
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001532 /*
1533 * Apparently we need to have VGA mode enabled prior to changing
1534 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1535 * dividers, even though the register value does change.
1536 */
1537 I915_WRITE(reg, 0);
1538
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001539 I915_WRITE(reg, dpll);
1540
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001541 /* Wait for the clocks to stabilize. */
1542 POSTING_READ(reg);
1543 udelay(150);
1544
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001545 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001546 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001547 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 } else {
1549 /* The pixel multiplier can only be updated once the
1550 * DPLL is enabled and the clocks are stable.
1551 *
1552 * So write it again.
1553 */
1554 I915_WRITE(reg, dpll);
1555 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556
1557 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001558 for (i = 0; i < 3; i++) {
1559 I915_WRITE(reg, dpll);
1560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001563}
1564
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001565static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001566{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001568 enum pipe pipe = crtc->pipe;
1569
1570 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001571 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001572 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001574 I915_WRITE(DPLL(PIPE_B),
1575 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1576 I915_WRITE(DPLL(PIPE_A),
1577 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1578 }
1579
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001580 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001581 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582 return;
1583
1584 /* Make sure the pipe isn't still relying on us */
1585 assert_pipe_disabled(dev_priv, pipe);
1586
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001587 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001588 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589}
1590
Jesse Barnesf6071162013-10-01 10:41:38 -07001591static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1592{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001593 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001594
1595 /* Make sure the pipe isn't still relying on us */
1596 assert_pipe_disabled(dev_priv, pipe);
1597
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001598 val = DPLL_INTEGRATED_REF_CLK_VLV |
1599 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1600 if (pipe != PIPE_A)
1601 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1602
Jesse Barnesf6071162013-10-01 10:41:38 -07001603 I915_WRITE(DPLL(pipe), val);
1604 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001605}
1606
1607static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1608{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001609 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001610 u32 val;
1611
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001612 /* Make sure the pipe isn't still relying on us */
1613 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001614
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001615 val = DPLL_SSC_REF_CLK_CHV |
1616 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001617 if (pipe != PIPE_A)
1618 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001619
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001620 I915_WRITE(DPLL(pipe), val);
1621 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001622
Ville Syrjäläa5805162015-05-26 20:42:30 +03001623 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
1625 /* Disable 10bit clock to display controller */
1626 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1627 val &= ~DPIO_DCLKP_EN;
1628 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1629
Ville Syrjäläa5805162015-05-26 20:42:30 +03001630 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001631}
1632
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001633void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001634 struct intel_digital_port *dport,
1635 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001636{
1637 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001638 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001639
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001640 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001641 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001642 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001643 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001644 break;
1645 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001646 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001647 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001648 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 break;
1650 case PORT_D:
1651 port_mask = DPLL_PORTD_READY_MASK;
1652 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001653 break;
1654 default:
1655 BUG();
1656 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001657
Chris Wilson370004d2016-06-30 15:32:56 +01001658 if (intel_wait_for_register(dev_priv,
1659 dpll_reg, port_mask, expected_mask,
1660 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001661 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001662 port_name(dport->base.port),
1663 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001664}
1665
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001666static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1667 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001668{
Ville Syrjälä98187832016-10-31 22:37:10 +02001669 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1670 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001671 i915_reg_t reg;
1672 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001673
Jesse Barnes040484a2011-01-03 12:14:26 -08001674 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001675 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001681 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Daniel Vetterab9412b2013-05-03 11:49:46 +02001690 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001694 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001696 * Make the BPC in transcoder be consistent with
1697 * that in pipeconf reg. For HDMI we must use 8bpc
1698 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001700 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001701 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001702 val |= PIPECONF_8BPC;
1703 else
1704 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001705 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706
1707 val &= ~TRANS_INTERLACE_MASK;
1708 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001709 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001710 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 val |= TRANS_LEGACY_INTERLACED_ILK;
1712 else
1713 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001714 else
1715 val |= TRANS_PROGRESSIVE;
1716
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001718 if (intel_wait_for_register(dev_priv,
1719 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1720 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001721 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001722}
1723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001725 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001726{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001730 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001731 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001734 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001737
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001738 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001739 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001741 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1742 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001743 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001744 else
1745 val |= TRANS_PROGRESSIVE;
1746
Daniel Vetterab9412b2013-05-03 11:49:46 +02001747 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001748 if (intel_wait_for_register(dev_priv,
1749 LPT_TRANSCONF,
1750 TRANS_STATE_ENABLE,
1751 TRANS_STATE_ENABLE,
1752 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001753 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001754}
1755
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001756static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1757 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001758{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t reg;
1760 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001761
1762 /* FDI relies on the transcoder */
1763 assert_fdi_tx_disabled(dev_priv, pipe);
1764 assert_fdi_rx_disabled(dev_priv, pipe);
1765
Jesse Barnes291906f2011-02-02 12:28:03 -08001766 /* Ports must be off as well */
1767 assert_pch_ports_disabled(dev_priv, pipe);
1768
Daniel Vetterab9412b2013-05-03 11:49:46 +02001769 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 val = I915_READ(reg);
1771 val &= ~TRANS_ENABLE;
1772 I915_WRITE(reg, val);
1773 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001774 if (intel_wait_for_register(dev_priv,
1775 reg, TRANS_STATE_ENABLE, 0,
1776 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001777 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001778
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001779 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001780 /* Workaround: Clear the timing override chicken bit again. */
1781 reg = TRANS_CHICKEN2(pipe);
1782 val = I915_READ(reg);
1783 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1784 I915_WRITE(reg, val);
1785 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001786}
1787
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001788void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 u32 val;
1791
Daniel Vetterab9412b2013-05-03 11:49:46 +02001792 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001796 if (intel_wait_for_register(dev_priv,
1797 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1798 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001799 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001800
1801 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001802 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001803 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805}
1806
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001807enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001808{
1809 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1810
Ville Syrjälä65f21302016-10-14 20:02:53 +03001811 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001812 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815}
1816
Ville Syrjälä4972f702017-11-29 17:37:32 +02001817static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1820 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1821 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001822 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 u32 val;
1825
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001826 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1827
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001828 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001829
Jesse Barnesb24e7172011-01-04 15:09:30 -08001830 /*
1831 * A pipe without a PLL won't actually be able to drive bits from
1832 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1833 * need the check.
1834 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001835 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001836 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001837 assert_dsi_pll_enabled(dev_priv);
1838 else
1839 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001840 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001841 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001843 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001844 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001845 assert_fdi_tx_pll_enabled(dev_priv,
1846 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847 }
1848 /* FIXME: assert CPU port conditions for SNB+ */
1849 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001853 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001854 /* we keep both pipes enabled on 830 */
1855 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001856 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001857 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001858
1859 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001860 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001861
1862 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001863 * Until the pipe starts PIPEDSL reads will return a stale value,
1864 * which causes an apparent vblank timestamp jump when PIPEDSL
1865 * resets to its proper value. That also messes up the frame count
1866 * when it's derived from the timestamps. So let's wait for the
1867 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001868 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001869 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001870 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871}
1872
Ville Syrjälä4972f702017-11-29 17:37:32 +02001873static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001878 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001879 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880 u32 val;
1881
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001882 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1883
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 /*
1885 * Make sure planes won't keep trying to pump pixels to us,
1886 * or we might hang the display.
1887 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001888 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001890 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001892 if ((val & PIPECONF_ENABLE) == 0)
1893 return;
1894
Ville Syrjälä67adc642014-08-15 01:21:57 +03001895 /*
1896 * Double wide has implications for planes
1897 * so best keep it disabled when not needed.
1898 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001899 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001900 val &= ~PIPECONF_DOUBLE_WIDE;
1901
1902 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001903 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001904 val &= ~PIPECONF_ENABLE;
1905
1906 I915_WRITE(reg, val);
1907 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001908 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909}
1910
Ville Syrjälä832be822016-01-12 21:08:33 +02001911static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1912{
1913 return IS_GEN2(dev_priv) ? 2048 : 4096;
1914}
1915
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001916static unsigned int
1917intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001918{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001919 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1920 unsigned int cpp = fb->format->cpp[plane];
1921
1922 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001923 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001924 return cpp;
1925 case I915_FORMAT_MOD_X_TILED:
1926 if (IS_GEN2(dev_priv))
1927 return 128;
1928 else
1929 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001930 case I915_FORMAT_MOD_Y_TILED_CCS:
1931 if (plane == 1)
1932 return 128;
1933 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001934 case I915_FORMAT_MOD_Y_TILED:
1935 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1936 return 128;
1937 else
1938 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001939 case I915_FORMAT_MOD_Yf_TILED_CCS:
1940 if (plane == 1)
1941 return 128;
1942 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001943 case I915_FORMAT_MOD_Yf_TILED:
1944 switch (cpp) {
1945 case 1:
1946 return 64;
1947 case 2:
1948 case 4:
1949 return 128;
1950 case 8:
1951 case 16:
1952 return 256;
1953 default:
1954 MISSING_CASE(cpp);
1955 return cpp;
1956 }
1957 break;
1958 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001959 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001960 return cpp;
1961 }
1962}
1963
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001964static unsigned int
1965intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001966{
Ben Widawsky2f075562017-03-24 14:29:48 -07001967 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001968 return 1;
1969 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001970 return intel_tile_size(to_i915(fb->dev)) /
1971 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001972}
1973
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001974/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001975static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001977 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1980 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001981
1982 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001983 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001984}
1985
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001986unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001987intel_fb_align_height(const struct drm_framebuffer *fb,
1988 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001989{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001990 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001991
1992 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001993}
1994
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001995unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1996{
1997 unsigned int size = 0;
1998 int i;
1999
2000 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2001 size += rot_info->plane[i].width * rot_info->plane[i].height;
2002
2003 return size;
2004}
2005
Daniel Vetter75c82a52015-10-14 16:51:04 +02002006static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002007intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2008 const struct drm_framebuffer *fb,
2009 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002010{
Chris Wilson7b92c042017-01-14 00:28:26 +00002011 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002012 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002014 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002015 }
2016}
2017
Ville Syrjäläfabac482017-03-27 21:55:43 +03002018static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2019{
2020 if (IS_I830(dev_priv))
2021 return 16 * 1024;
2022 else if (IS_I85X(dev_priv))
2023 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002024 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2025 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002026 else
2027 return 4 * 1024;
2028}
2029
Ville Syrjälä603525d2016-01-12 21:08:37 +02002030static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002031{
2032 if (INTEL_INFO(dev_priv)->gen >= 9)
2033 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002034 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002035 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002036 return 128 * 1024;
2037 else if (INTEL_INFO(dev_priv)->gen >= 4)
2038 return 4 * 1024;
2039 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002040 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002041}
2042
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002043static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2044 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002045{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2047
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002048 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002049 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 return 4096;
2051
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002053 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002054 return intel_linear_alignment(dev_priv);
2055 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002057 return 256 * 1024;
2058 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002059 case I915_FORMAT_MOD_Y_TILED_CCS:
2060 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002061 case I915_FORMAT_MOD_Y_TILED:
2062 case I915_FORMAT_MOD_Yf_TILED:
2063 return 1 * 1024 * 1024;
2064 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002065 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002066 return 0;
2067 }
2068}
2069
Chris Wilson058d88c2016-08-15 10:49:06 +01002070struct i915_vma *
2071intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002072{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002073 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002074 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002076 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002077 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002078 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002079
Matt Roperebcdd392014-07-09 16:22:11 -07002080 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2081
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002082 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002083
Ville Syrjälä3465c582016-02-15 22:54:43 +02002084 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002085
Chris Wilson693db182013-03-05 14:52:39 +00002086 /* Note that the w/a also requires 64 PTE of padding following the
2087 * bo. We currently fill all unused PTE with the shadow page and so
2088 * we should always have valid PTE following the scanout preventing
2089 * the VT-d warning.
2090 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002091 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002092 alignment = 256 * 1024;
2093
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002094 /*
2095 * Global gtt pte registers are special registers which actually forward
2096 * writes to a chunk of system memory. Which means that there is no risk
2097 * that the register values disappear as soon as we call
2098 * intel_runtime_pm_put(), so it is correct to wrap only the
2099 * pin/unpin/fence and not more.
2100 */
2101 intel_runtime_pm_get(dev_priv);
2102
Daniel Vetter9db529a2017-08-08 10:08:28 +02002103 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2104
Chris Wilson058d88c2016-08-15 10:49:06 +01002105 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002106 if (IS_ERR(vma))
2107 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002108
Chris Wilson05a20d02016-08-18 17:16:55 +01002109 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002110 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2111 * fence, whereas 965+ only requires a fence if using
2112 * framebuffer compression. For simplicity, we always, when
2113 * possible, install a fence as the cost is not that onerous.
2114 *
2115 * If we fail to fence the tiled scanout, then either the
2116 * modeset will reject the change (which is highly unlikely as
2117 * the affected systems, all but one, do not have unmappable
2118 * space) or we will not be able to enable full powersaving
2119 * techniques (also likely not to apply due to various limits
2120 * FBC and the like impose on the size of the buffer, which
2121 * presumably we violated anyway with this unmappable buffer).
2122 * Anyway, it is presumably better to stumble onwards with
2123 * something and try to run the system in a "less than optimal"
2124 * mode that matches the user configuration.
2125 */
Chris Wilson3bd40732017-10-09 09:43:56 +01002126 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002127 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002128
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002129 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002130err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002131 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2132
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002133 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002134 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002135}
2136
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002137void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002138{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002139 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson49ef5292016-08-18 17:17:00 +01002141 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002142 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002143 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002144}
2145
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002146static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2147 unsigned int rotation)
2148{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002149 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002150 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2151 else
2152 return fb->pitches[plane];
2153}
2154
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002155/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002156 * Convert the x/y offsets into a linear offset.
2157 * Only valid with 0/180 degree rotation, which is fine since linear
2158 * offset is only used with linear buffers on pre-hsw and tiled buffers
2159 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2160 */
2161u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002162 const struct intel_plane_state *state,
2163 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002164{
Ville Syrjälä29490562016-01-20 18:02:50 +02002165 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002166 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002167 unsigned int pitch = fb->pitches[plane];
2168
2169 return y * pitch + x * cpp;
2170}
2171
2172/*
2173 * Add the x/y offsets derived from fb->offsets[] to the user
2174 * specified plane src x/y offsets. The resulting x/y offsets
2175 * specify the start of scanout from the beginning of the gtt mapping.
2176 */
2177void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002178 const struct intel_plane_state *state,
2179 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002180
2181{
Ville Syrjälä29490562016-01-20 18:02:50 +02002182 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2183 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002184
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002185 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002186 *x += intel_fb->rotated[plane].x;
2187 *y += intel_fb->rotated[plane].y;
2188 } else {
2189 *x += intel_fb->normal[plane].x;
2190 *y += intel_fb->normal[plane].y;
2191 }
2192}
2193
Ville Syrjälä303ba692017-08-24 22:10:49 +03002194static u32 __intel_adjust_tile_offset(int *x, int *y,
2195 unsigned int tile_width,
2196 unsigned int tile_height,
2197 unsigned int tile_size,
2198 unsigned int pitch_tiles,
2199 u32 old_offset,
2200 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002201{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002202 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002203 unsigned int tiles;
2204
2205 WARN_ON(old_offset & (tile_size - 1));
2206 WARN_ON(new_offset & (tile_size - 1));
2207 WARN_ON(new_offset > old_offset);
2208
2209 tiles = (old_offset - new_offset) / tile_size;
2210
2211 *y += tiles / pitch_tiles * tile_height;
2212 *x += tiles % pitch_tiles * tile_width;
2213
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002214 /* minimize x in case it got needlessly big */
2215 *y += *x / pitch_pixels * tile_height;
2216 *x %= pitch_pixels;
2217
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002218 return new_offset;
2219}
2220
Ville Syrjälä303ba692017-08-24 22:10:49 +03002221static u32 _intel_adjust_tile_offset(int *x, int *y,
2222 const struct drm_framebuffer *fb, int plane,
2223 unsigned int rotation,
2224 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002225{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002226 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002227 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002228 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2229
2230 WARN_ON(new_offset > old_offset);
2231
Ben Widawsky2f075562017-03-24 14:29:48 -07002232 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002233 unsigned int tile_size, tile_width, tile_height;
2234 unsigned int pitch_tiles;
2235
2236 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002237 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002238
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002239 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002240 pitch_tiles = pitch / tile_height;
2241 swap(tile_width, tile_height);
2242 } else {
2243 pitch_tiles = pitch / (tile_width * cpp);
2244 }
2245
Ville Syrjälä303ba692017-08-24 22:10:49 +03002246 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2247 tile_size, pitch_tiles,
2248 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002249 } else {
2250 old_offset += *y * pitch + *x * cpp;
2251
2252 *y = (old_offset - new_offset) / pitch;
2253 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2254 }
2255
2256 return new_offset;
2257}
2258
2259/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002260 * Adjust the tile offset by moving the difference into
2261 * the x/y offsets.
2262 */
2263static u32 intel_adjust_tile_offset(int *x, int *y,
2264 const struct intel_plane_state *state, int plane,
2265 u32 old_offset, u32 new_offset)
2266{
2267 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2268 state->base.rotation,
2269 old_offset, new_offset);
2270}
2271
2272/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002273 * Computes the linear offset to the base tile and adjusts
2274 * x, y. bytes per pixel is assumed to be a power-of-two.
2275 *
2276 * In the 90/270 rotated case, x and y are assumed
2277 * to be already rotated to match the rotated GTT view, and
2278 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002279 *
2280 * This function is used when computing the derived information
2281 * under intel_framebuffer, so using any of that information
2282 * here is not allowed. Anything under drm_framebuffer can be
2283 * used. This is why the user has to pass in the pitch since it
2284 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002285 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002286static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2287 int *x, int *y,
2288 const struct drm_framebuffer *fb, int plane,
2289 unsigned int pitch,
2290 unsigned int rotation,
2291 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002294 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002295 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002296
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002297 if (alignment)
2298 alignment--;
2299
Ben Widawsky2f075562017-03-24 14:29:48 -07002300 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002301 unsigned int tile_size, tile_width, tile_height;
2302 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002303
Ville Syrjäläd8433102016-01-12 21:08:35 +02002304 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002305 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002306
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002307 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002308 pitch_tiles = pitch / tile_height;
2309 swap(tile_width, tile_height);
2310 } else {
2311 pitch_tiles = pitch / (tile_width * cpp);
2312 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313
Ville Syrjäläd8433102016-01-12 21:08:35 +02002314 tile_rows = *y / tile_height;
2315 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002316
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002317 tiles = *x / tile_width;
2318 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002319
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002320 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2321 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002322
Ville Syrjälä303ba692017-08-24 22:10:49 +03002323 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2324 tile_size, pitch_tiles,
2325 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002326 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002327 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002328 offset_aligned = offset & ~alignment;
2329
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002330 *y = (offset & alignment) / pitch;
2331 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002332 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002333
2334 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002335}
2336
Ville Syrjälä6687c902015-09-15 13:16:41 +03002337u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002338 const struct intel_plane_state *state,
2339 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002340{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002341 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2342 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002343 const struct drm_framebuffer *fb = state->base.fb;
2344 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002345 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002346 u32 alignment;
2347
2348 if (intel_plane->id == PLANE_CURSOR)
2349 alignment = intel_cursor_alignment(dev_priv);
2350 else
2351 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002352
2353 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2354 rotation, alignment);
2355}
2356
Ville Syrjälä303ba692017-08-24 22:10:49 +03002357/* Convert the fb->offset[] into x/y offsets */
2358static int intel_fb_offset_to_xy(int *x, int *y,
2359 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002360{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002361 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002362
Ville Syrjälä303ba692017-08-24 22:10:49 +03002363 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2364 fb->offsets[plane] % intel_tile_size(dev_priv))
2365 return -EINVAL;
2366
2367 *x = 0;
2368 *y = 0;
2369
2370 _intel_adjust_tile_offset(x, y,
2371 fb, plane, DRM_MODE_ROTATE_0,
2372 fb->offsets[plane], 0);
2373
2374 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375}
2376
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002377static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2378{
2379 switch (fb_modifier) {
2380 case I915_FORMAT_MOD_X_TILED:
2381 return I915_TILING_X;
2382 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002383 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002384 return I915_TILING_Y;
2385 default:
2386 return I915_TILING_NONE;
2387 }
2388}
2389
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002390/*
2391 * From the Sky Lake PRM:
2392 * "The Color Control Surface (CCS) contains the compression status of
2393 * the cache-line pairs. The compression state of the cache-line pair
2394 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2395 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2396 * cache-line-pairs. CCS is always Y tiled."
2397 *
2398 * Since cache line pairs refers to horizontally adjacent cache lines,
2399 * each cache line in the CCS corresponds to an area of 32x16 cache
2400 * lines on the main surface. Since each pixel is 4 bytes, this gives
2401 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2402 * main surface.
2403 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002404static const struct drm_format_info ccs_formats[] = {
2405 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2406 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2407 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2408 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2409};
2410
2411static const struct drm_format_info *
2412lookup_format_info(const struct drm_format_info formats[],
2413 int num_formats, u32 format)
2414{
2415 int i;
2416
2417 for (i = 0; i < num_formats; i++) {
2418 if (formats[i].format == format)
2419 return &formats[i];
2420 }
2421
2422 return NULL;
2423}
2424
2425static const struct drm_format_info *
2426intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2427{
2428 switch (cmd->modifier[0]) {
2429 case I915_FORMAT_MOD_Y_TILED_CCS:
2430 case I915_FORMAT_MOD_Yf_TILED_CCS:
2431 return lookup_format_info(ccs_formats,
2432 ARRAY_SIZE(ccs_formats),
2433 cmd->pixel_format);
2434 default:
2435 return NULL;
2436 }
2437}
2438
Ville Syrjälä6687c902015-09-15 13:16:41 +03002439static int
2440intel_fill_fb_info(struct drm_i915_private *dev_priv,
2441 struct drm_framebuffer *fb)
2442{
2443 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2444 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2445 u32 gtt_offset_rotated = 0;
2446 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002447 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002448 unsigned int tile_size = intel_tile_size(dev_priv);
2449
2450 for (i = 0; i < num_planes; i++) {
2451 unsigned int width, height;
2452 unsigned int cpp, size;
2453 u32 offset;
2454 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002455 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456
Ville Syrjälä353c8592016-12-14 23:30:57 +02002457 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002458 width = drm_framebuffer_plane_width(fb->width, fb, i);
2459 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002460
Ville Syrjälä303ba692017-08-24 22:10:49 +03002461 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2462 if (ret) {
2463 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2464 i, fb->offsets[i]);
2465 return ret;
2466 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002467
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002468 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2469 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2470 int hsub = fb->format->hsub;
2471 int vsub = fb->format->vsub;
2472 int tile_width, tile_height;
2473 int main_x, main_y;
2474 int ccs_x, ccs_y;
2475
2476 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002477 tile_width *= hsub;
2478 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002479
Ville Syrjälä303ba692017-08-24 22:10:49 +03002480 ccs_x = (x * hsub) % tile_width;
2481 ccs_y = (y * vsub) % tile_height;
2482 main_x = intel_fb->normal[0].x % tile_width;
2483 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002484
2485 /*
2486 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2487 * x/y offsets must match between CCS and the main surface.
2488 */
2489 if (main_x != ccs_x || main_y != ccs_y) {
2490 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2491 main_x, main_y,
2492 ccs_x, ccs_y,
2493 intel_fb->normal[0].x,
2494 intel_fb->normal[0].y,
2495 x, y);
2496 return -EINVAL;
2497 }
2498 }
2499
Ville Syrjälä6687c902015-09-15 13:16:41 +03002500 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002501 * The fence (if used) is aligned to the start of the object
2502 * so having the framebuffer wrap around across the edge of the
2503 * fenced region doesn't really work. We have no API to configure
2504 * the fence start offset within the object (nor could we probably
2505 * on gen2/3). So it's just easier if we just require that the
2506 * fb layout agrees with the fence layout. We already check that the
2507 * fb stride matches the fence stride elsewhere.
2508 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002509 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002510 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002511 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2512 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002513 return -EINVAL;
2514 }
2515
2516 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002517 * First pixel of the framebuffer from
2518 * the start of the normal gtt mapping.
2519 */
2520 intel_fb->normal[i].x = x;
2521 intel_fb->normal[i].y = y;
2522
2523 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002524 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002525 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002526 offset /= tile_size;
2527
Ben Widawsky2f075562017-03-24 14:29:48 -07002528 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002529 unsigned int tile_width, tile_height;
2530 unsigned int pitch_tiles;
2531 struct drm_rect r;
2532
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002533 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534
2535 rot_info->plane[i].offset = offset;
2536 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2537 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2538 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2539
2540 intel_fb->rotated[i].pitch =
2541 rot_info->plane[i].height * tile_height;
2542
2543 /* how many tiles does this plane need */
2544 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2545 /*
2546 * If the plane isn't horizontally tile aligned,
2547 * we need one more tile.
2548 */
2549 if (x != 0)
2550 size++;
2551
2552 /* rotate the x/y offsets to match the GTT view */
2553 r.x1 = x;
2554 r.y1 = y;
2555 r.x2 = x + width;
2556 r.y2 = y + height;
2557 drm_rect_rotate(&r,
2558 rot_info->plane[i].width * tile_width,
2559 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002560 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002561 x = r.x1;
2562 y = r.y1;
2563
2564 /* rotate the tile dimensions to match the GTT view */
2565 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2566 swap(tile_width, tile_height);
2567
2568 /*
2569 * We only keep the x/y offsets, so push all of the
2570 * gtt offset into the x/y offsets.
2571 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002572 __intel_adjust_tile_offset(&x, &y,
2573 tile_width, tile_height,
2574 tile_size, pitch_tiles,
2575 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002576
2577 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2578
2579 /*
2580 * First pixel of the framebuffer from
2581 * the start of the rotated gtt mapping.
2582 */
2583 intel_fb->rotated[i].x = x;
2584 intel_fb->rotated[i].y = y;
2585 } else {
2586 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2587 x * cpp, tile_size);
2588 }
2589
2590 /* how many tiles in total needed in the bo */
2591 max_size = max(max_size, offset + size);
2592 }
2593
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002594 if (max_size * tile_size > intel_fb->obj->base.size) {
2595 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2596 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002597 return -EINVAL;
2598 }
2599
2600 return 0;
2601}
2602
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002603static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002604{
2605 switch (format) {
2606 case DISPPLANE_8BPP:
2607 return DRM_FORMAT_C8;
2608 case DISPPLANE_BGRX555:
2609 return DRM_FORMAT_XRGB1555;
2610 case DISPPLANE_BGRX565:
2611 return DRM_FORMAT_RGB565;
2612 default:
2613 case DISPPLANE_BGRX888:
2614 return DRM_FORMAT_XRGB8888;
2615 case DISPPLANE_RGBX888:
2616 return DRM_FORMAT_XBGR8888;
2617 case DISPPLANE_BGRX101010:
2618 return DRM_FORMAT_XRGB2101010;
2619 case DISPPLANE_RGBX101010:
2620 return DRM_FORMAT_XBGR2101010;
2621 }
2622}
2623
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002624static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2625{
2626 switch (format) {
2627 case PLANE_CTL_FORMAT_RGB_565:
2628 return DRM_FORMAT_RGB565;
2629 default:
2630 case PLANE_CTL_FORMAT_XRGB_8888:
2631 if (rgb_order) {
2632 if (alpha)
2633 return DRM_FORMAT_ABGR8888;
2634 else
2635 return DRM_FORMAT_XBGR8888;
2636 } else {
2637 if (alpha)
2638 return DRM_FORMAT_ARGB8888;
2639 else
2640 return DRM_FORMAT_XRGB8888;
2641 }
2642 case PLANE_CTL_FORMAT_XRGB_2101010:
2643 if (rgb_order)
2644 return DRM_FORMAT_XBGR2101010;
2645 else
2646 return DRM_FORMAT_XRGB2101010;
2647 }
2648}
2649
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002650static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002651intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2652 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002653{
2654 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002655 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656 struct drm_i915_gem_object *obj = NULL;
2657 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002658 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002659 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2660 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2661 PAGE_SIZE);
2662
2663 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002664
Chris Wilsonff2652e2014-03-10 08:07:02 +00002665 if (plane_config->size == 0)
2666 return false;
2667
Paulo Zanoni3badb492015-09-23 12:52:23 -03002668 /* If the FB is too big, just don't use it since fbdev is not very
2669 * important and we should probably use that space with FBC or other
2670 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002671 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002672 return false;
2673
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002674 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002675 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002676 base_aligned,
2677 base_aligned,
2678 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002679 mutex_unlock(&dev->struct_mutex);
2680 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002681 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002682
Chris Wilson3e510a82016-08-05 10:14:23 +01002683 if (plane_config->tiling == I915_TILING_X)
2684 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002685
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002686 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002687 mode_cmd.width = fb->width;
2688 mode_cmd.height = fb->height;
2689 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002690 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002691 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002692
Chris Wilson24dbf512017-02-15 10:59:18 +00002693 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002694 DRM_DEBUG_KMS("intel fb init failed\n");
2695 goto out_unref_obj;
2696 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002697
Jesse Barnes484b41d2014-03-07 08:57:55 -08002698
Daniel Vetterf6936e22015-03-26 12:17:05 +01002699 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002700 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002701
2702out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002703 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002704 return false;
2705}
2706
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002707static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002708intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2709 struct intel_plane_state *plane_state,
2710 bool visible)
2711{
2712 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2713
2714 plane_state->base.visible = visible;
2715
2716 /* FIXME pre-g4x don't work like this */
2717 if (visible) {
2718 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2719 crtc_state->active_planes |= BIT(plane->id);
2720 } else {
2721 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2722 crtc_state->active_planes &= ~BIT(plane->id);
2723 }
2724
2725 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2726 crtc_state->base.crtc->name,
2727 crtc_state->active_planes);
2728}
2729
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002730static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2731 struct intel_plane *plane)
2732{
2733 struct intel_crtc_state *crtc_state =
2734 to_intel_crtc_state(crtc->base.state);
2735 struct intel_plane_state *plane_state =
2736 to_intel_plane_state(plane->base.state);
2737
2738 intel_set_plane_visible(crtc_state, plane_state, false);
2739
2740 if (plane->id == PLANE_PRIMARY)
2741 intel_pre_disable_primary_noatomic(&crtc->base);
2742
2743 trace_intel_disable_plane(&plane->base, crtc);
2744 plane->disable_plane(plane, crtc);
2745}
2746
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002747static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002748intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2749 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750{
2751 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002752 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002753 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002754 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002756 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002757 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2758 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002759 struct intel_plane_state *intel_state =
2760 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002761 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762
Damien Lespiau2d140302015-02-05 17:22:18 +00002763 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002764 return;
2765
Daniel Vetterf6936e22015-03-26 12:17:05 +01002766 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002767 fb = &plane_config->fb->base;
2768 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002769 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002770
Damien Lespiau2d140302015-02-05 17:22:18 +00002771 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772
2773 /*
2774 * Failed to alloc the obj, check to see if we should share
2775 * an fb with another CRTC instead
2776 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002777 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002778 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002779
2780 if (c == &intel_crtc->base)
2781 continue;
2782
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002783 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002784 continue;
2785
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002786 state = to_intel_plane_state(c->primary->state);
2787 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002788 continue;
2789
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002790 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2791 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302792 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002793 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002794 }
2795 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002796
Matt Roper200757f2015-12-03 11:37:36 -08002797 /*
2798 * We've failed to reconstruct the BIOS FB. Current display state
2799 * indicates that the primary plane is visible, but has a NULL FB,
2800 * which will lead to problems later if we don't fix it up. The
2801 * simplest solution is to just disable the primary plane now and
2802 * pretend the BIOS never had it enabled.
2803 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002804 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002805
Daniel Vetter88595ac2015-03-26 12:42:24 +01002806 return;
2807
2808valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002809 mutex_lock(&dev->struct_mutex);
2810 intel_state->vma =
2811 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2812 mutex_unlock(&dev->struct_mutex);
2813 if (IS_ERR(intel_state->vma)) {
2814 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2815 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2816
2817 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302818 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002819 return;
2820 }
2821
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002822 plane_state->src_x = 0;
2823 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002824 plane_state->src_w = fb->width << 16;
2825 plane_state->src_h = fb->height << 16;
2826
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002827 plane_state->crtc_x = 0;
2828 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002829 plane_state->crtc_w = fb->width;
2830 plane_state->crtc_h = fb->height;
2831
Rob Clark1638d302016-11-05 11:08:08 -04002832 intel_state->base.src = drm_plane_state_src(plane_state);
2833 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002834
Daniel Vetter88595ac2015-03-26 12:42:24 +01002835 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002836 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002837 dev_priv->preserve_bios_swizzle = true;
2838
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302839 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002840 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002841 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002842
2843 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2844 to_intel_plane_state(plane_state),
2845 true);
2846
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002847 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2848 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002849}
2850
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002851static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2852 unsigned int rotation)
2853{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002854 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002855
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002856 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002857 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002858 case I915_FORMAT_MOD_X_TILED:
2859 switch (cpp) {
2860 case 8:
2861 return 4096;
2862 case 4:
2863 case 2:
2864 case 1:
2865 return 8192;
2866 default:
2867 MISSING_CASE(cpp);
2868 break;
2869 }
2870 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002871 case I915_FORMAT_MOD_Y_TILED_CCS:
2872 case I915_FORMAT_MOD_Yf_TILED_CCS:
2873 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 case I915_FORMAT_MOD_Y_TILED:
2875 case I915_FORMAT_MOD_Yf_TILED:
2876 switch (cpp) {
2877 case 8:
2878 return 2048;
2879 case 4:
2880 return 4096;
2881 case 2:
2882 case 1:
2883 return 8192;
2884 default:
2885 MISSING_CASE(cpp);
2886 break;
2887 }
2888 break;
2889 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002890 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002891 }
2892
2893 return 2048;
2894}
2895
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002896static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2897 int main_x, int main_y, u32 main_offset)
2898{
2899 const struct drm_framebuffer *fb = plane_state->base.fb;
2900 int hsub = fb->format->hsub;
2901 int vsub = fb->format->vsub;
2902 int aux_x = plane_state->aux.x;
2903 int aux_y = plane_state->aux.y;
2904 u32 aux_offset = plane_state->aux.offset;
2905 u32 alignment = intel_surf_alignment(fb, 1);
2906
2907 while (aux_offset >= main_offset && aux_y <= main_y) {
2908 int x, y;
2909
2910 if (aux_x == main_x && aux_y == main_y)
2911 break;
2912
2913 if (aux_offset == 0)
2914 break;
2915
2916 x = aux_x / hsub;
2917 y = aux_y / vsub;
2918 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2919 aux_offset, aux_offset - alignment);
2920 aux_x = x * hsub + aux_x % hsub;
2921 aux_y = y * vsub + aux_y % vsub;
2922 }
2923
2924 if (aux_x != main_x || aux_y != main_y)
2925 return false;
2926
2927 plane_state->aux.offset = aux_offset;
2928 plane_state->aux.x = aux_x;
2929 plane_state->aux.y = aux_y;
2930
2931 return true;
2932}
2933
Imre Deakc322c642018-01-16 13:24:14 +02002934static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2935 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002936{
Imre Deakc322c642018-01-16 13:24:14 +02002937 struct drm_i915_private *dev_priv =
2938 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002939 const struct drm_framebuffer *fb = plane_state->base.fb;
2940 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002941 int x = plane_state->base.src.x1 >> 16;
2942 int y = plane_state->base.src.y1 >> 16;
2943 int w = drm_rect_width(&plane_state->base.src) >> 16;
2944 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02002945 int dst_x = plane_state->base.dst.x1;
2946 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002947 int max_width = skl_max_plane_width(fb, 0, rotation);
2948 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002950
2951 if (w > max_width || h > max_height) {
2952 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2953 w, h, max_width, max_height);
2954 return -EINVAL;
2955 }
2956
Imre Deakc322c642018-01-16 13:24:14 +02002957 /*
2958 * Display WA #1175: cnl,glk
2959 * Planes other than the cursor may cause FIFO underflow and display
2960 * corruption if starting less than 4 pixels from the right edge of
2961 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02002962 * Besides the above WA fix the similar problem, where planes other
2963 * than the cursor ending less than 4 pixels from the left edge of the
2964 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02002965 */
2966 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Imre Deak394676f2018-01-16 13:24:15 +02002967 (dst_x + w < 4 || dst_x > pipe_src_w - 4)) {
2968 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
2969 dst_x + w < 4 ? "end" : "start",
2970 dst_x + w < 4 ? dst_x + w : dst_x,
2971 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02002972 return -ERANGE;
2973 }
2974
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002975 intel_add_fb_offsets(&x, &y, plane_state, 0);
2976 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002977 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002978
2979 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002980 * AUX surface offset is specified as the distance from the
2981 * main surface offset, and it must be non-negative. Make
2982 * sure that is what we will get.
2983 */
2984 if (offset > aux_offset)
2985 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2986 offset, aux_offset & ~(alignment - 1));
2987
2988 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002989 * When using an X-tiled surface, the plane blows up
2990 * if the x offset + width exceed the stride.
2991 *
2992 * TODO: linear and Y-tiled seem fine, Yf untested,
2993 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002994 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002995 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002996
2997 while ((x + w) * cpp > fb->pitches[0]) {
2998 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002999 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003000 return -EINVAL;
3001 }
3002
3003 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3004 offset, offset - alignment);
3005 }
3006 }
3007
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003008 /*
3009 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3010 * they match with the main surface x/y offsets.
3011 */
3012 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3013 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3014 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3015 if (offset == 0)
3016 break;
3017
3018 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3019 offset, offset - alignment);
3020 }
3021
3022 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3023 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3024 return -EINVAL;
3025 }
3026 }
3027
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003028 plane_state->main.offset = offset;
3029 plane_state->main.x = x;
3030 plane_state->main.y = y;
3031
3032 return 0;
3033}
3034
Ville Syrjälä8d970652016-01-28 16:30:28 +02003035static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3036{
3037 const struct drm_framebuffer *fb = plane_state->base.fb;
3038 unsigned int rotation = plane_state->base.rotation;
3039 int max_width = skl_max_plane_width(fb, 1, rotation);
3040 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003041 int x = plane_state->base.src.x1 >> 17;
3042 int y = plane_state->base.src.y1 >> 17;
3043 int w = drm_rect_width(&plane_state->base.src) >> 17;
3044 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003045 u32 offset;
3046
3047 intel_add_fb_offsets(&x, &y, plane_state, 1);
3048 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3049
3050 /* FIXME not quite sure how/if these apply to the chroma plane */
3051 if (w > max_width || h > max_height) {
3052 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3053 w, h, max_width, max_height);
3054 return -EINVAL;
3055 }
3056
3057 plane_state->aux.offset = offset;
3058 plane_state->aux.x = x;
3059 plane_state->aux.y = y;
3060
3061 return 0;
3062}
3063
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003064static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3065{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003066 const struct drm_framebuffer *fb = plane_state->base.fb;
3067 int src_x = plane_state->base.src.x1 >> 16;
3068 int src_y = plane_state->base.src.y1 >> 16;
3069 int hsub = fb->format->hsub;
3070 int vsub = fb->format->vsub;
3071 int x = src_x / hsub;
3072 int y = src_y / vsub;
3073 u32 offset;
3074
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003075 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3076 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3077 plane_state->base.rotation);
3078 return -EINVAL;
3079 }
3080
3081 intel_add_fb_offsets(&x, &y, plane_state, 1);
3082 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3083
3084 plane_state->aux.offset = offset;
3085 plane_state->aux.x = x * hsub + src_x % hsub;
3086 plane_state->aux.y = y * vsub + src_y % vsub;
3087
3088 return 0;
3089}
3090
Imre Deakc322c642018-01-16 13:24:14 +02003091int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3092 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003093{
3094 const struct drm_framebuffer *fb = plane_state->base.fb;
3095 unsigned int rotation = plane_state->base.rotation;
3096 int ret;
3097
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003098 if (rotation & DRM_MODE_REFLECT_X &&
3099 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3100 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3101 return -EINVAL;
3102 }
3103
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003104 if (!plane_state->base.visible)
3105 return 0;
3106
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003107 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003108 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003109 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003110 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003111 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003112
Ville Syrjälä8d970652016-01-28 16:30:28 +02003113 /*
3114 * Handle the AUX surface first since
3115 * the main surface setup depends on it.
3116 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003117 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003118 ret = skl_check_nv12_aux_surface(plane_state);
3119 if (ret)
3120 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003121 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3122 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3123 ret = skl_check_ccs_aux_surface(plane_state);
3124 if (ret)
3125 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003126 } else {
3127 plane_state->aux.offset = ~0xfff;
3128 plane_state->aux.x = 0;
3129 plane_state->aux.y = 0;
3130 }
3131
Imre Deakc322c642018-01-16 13:24:14 +02003132 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003133 if (ret)
3134 return ret;
3135
3136 return 0;
3137}
3138
Ville Syrjälä7145f602017-03-23 21:27:07 +02003139static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3140 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003141{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003142 struct drm_i915_private *dev_priv =
3143 to_i915(plane_state->base.plane->dev);
3144 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3145 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003146 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003147 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003148
Ville Syrjälä7145f602017-03-23 21:27:07 +02003149 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003150
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003151 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3152 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003153 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003154
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003155 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3156 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003157
Ville Syrjäläd509e282017-03-27 21:55:32 +03003158 if (INTEL_GEN(dev_priv) < 4)
3159 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003160
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003161 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003163 dspcntr |= DISPPLANE_8BPP;
3164 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003166 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003167 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003168 case DRM_FORMAT_RGB565:
3169 dspcntr |= DISPPLANE_BGRX565;
3170 break;
3171 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003172 dspcntr |= DISPPLANE_BGRX888;
3173 break;
3174 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003175 dspcntr |= DISPPLANE_RGBX888;
3176 break;
3177 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003178 dspcntr |= DISPPLANE_BGRX101010;
3179 break;
3180 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003181 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003182 break;
3183 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003184 MISSING_CASE(fb->format->format);
3185 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003186 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003187
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003188 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003189 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003190 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003191
Robert Fossc2c446a2017-05-19 16:50:17 -04003192 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003193 dspcntr |= DISPPLANE_ROTATE_180;
3194
Robert Fossc2c446a2017-05-19 16:50:17 -04003195 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003196 dspcntr |= DISPPLANE_MIRROR;
3197
Ville Syrjälä7145f602017-03-23 21:27:07 +02003198 return dspcntr;
3199}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003200
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003201int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003202{
3203 struct drm_i915_private *dev_priv =
3204 to_i915(plane_state->base.plane->dev);
3205 int src_x = plane_state->base.src.x1 >> 16;
3206 int src_y = plane_state->base.src.y1 >> 16;
3207 u32 offset;
3208
3209 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003210
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003211 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003212 offset = intel_compute_tile_offset(&src_x, &src_y,
3213 plane_state, 0);
3214 else
3215 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003216
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003217 /* HSW/BDW do this automagically in hardware */
3218 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3219 unsigned int rotation = plane_state->base.rotation;
3220 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3221 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3222
Robert Fossc2c446a2017-05-19 16:50:17 -04003223 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003224 src_x += src_w - 1;
3225 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003226 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003227 src_x += src_w - 1;
3228 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303229 }
3230
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003231 plane_state->main.offset = offset;
3232 plane_state->main.x = src_x;
3233 plane_state->main.y = src_y;
3234
3235 return 0;
3236}
3237
Ville Syrjäläed150302017-11-17 21:19:10 +02003238static void i9xx_update_plane(struct intel_plane *plane,
3239 const struct intel_crtc_state *crtc_state,
3240 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003241{
Ville Syrjäläed150302017-11-17 21:19:10 +02003242 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003243 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003244 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003245 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003246 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003247 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003248 int x = plane_state->main.x;
3249 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003250 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003251 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003252
Ville Syrjälä29490562016-01-20 18:02:50 +02003253 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003254
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003255 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003256 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003257 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003258 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003259
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003260 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3261
Ville Syrjälä78587de2017-03-09 17:44:32 +02003262 if (INTEL_GEN(dev_priv) < 4) {
3263 /* pipesrc and dspsize control the size that is scaled from,
3264 * which should always be the user's requested size.
3265 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003266 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003267 ((crtc_state->pipe_src_h - 1) << 16) |
3268 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003269 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3270 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3271 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003272 ((crtc_state->pipe_src_h - 1) << 16) |
3273 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003274 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3275 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003276 }
3277
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003278 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303279
Ville Syrjäläed150302017-11-17 21:19:10 +02003280 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003281 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003282 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003283 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003284 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003285 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003286 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003287 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003288 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003289 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003290 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3291 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003292 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003293 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003294 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003295 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003296 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003297 POSTING_READ_FW(reg);
3298
3299 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003300}
3301
Ville Syrjäläed150302017-11-17 21:19:10 +02003302static void i9xx_disable_plane(struct intel_plane *plane,
3303 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003304{
Ville Syrjäläed150302017-11-17 21:19:10 +02003305 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3306 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003307 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003308
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003309 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3310
Ville Syrjäläed150302017-11-17 21:19:10 +02003311 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3312 if (INTEL_GEN(dev_priv) >= 4)
3313 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003314 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003315 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3316 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003317
3318 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003319}
3320
Ville Syrjäläed150302017-11-17 21:19:10 +02003321static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003322{
Ville Syrjäläed150302017-11-17 21:19:10 +02003323 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003324 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003325 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3326 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003327 bool ret;
3328
3329 /*
3330 * Not 100% correct for planes that can move between pipes,
3331 * but that's only the case for gen2-4 which don't have any
3332 * display power wells.
3333 */
3334 power_domain = POWER_DOMAIN_PIPE(pipe);
3335 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3336 return false;
3337
Ville Syrjäläed150302017-11-17 21:19:10 +02003338 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003339
3340 intel_display_power_put(dev_priv, power_domain);
3341
3342 return ret;
3343}
3344
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003345static u32
3346intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003347{
Ben Widawsky2f075562017-03-24 14:29:48 -07003348 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003349 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003350 else
3351 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003352}
3353
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003354static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3355{
3356 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003357 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003358
3359 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3360 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3361 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003362}
3363
Chandra Kondurua1b22782015-04-07 15:28:45 -07003364/*
3365 * This function detaches (aka. unbinds) unused scalers in hardware
3366 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003367static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003368{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003369 struct intel_crtc_scaler_state *scaler_state;
3370 int i;
3371
Chandra Kondurua1b22782015-04-07 15:28:45 -07003372 scaler_state = &intel_crtc->config->scaler_state;
3373
3374 /* loop through and disable scalers that aren't in use */
3375 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003376 if (!scaler_state->scalers[i].in_use)
3377 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003378 }
3379}
3380
Ville Syrjäläd2196772016-01-28 18:33:11 +02003381u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3382 unsigned int rotation)
3383{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003384 u32 stride;
3385
3386 if (plane >= fb->format->num_planes)
3387 return 0;
3388
3389 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003390
3391 /*
3392 * The stride is either expressed as a multiple of 64 bytes chunks for
3393 * linear buffers or in number of tiles for tiled buffers.
3394 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003395 if (drm_rotation_90_or_270(rotation))
3396 stride /= intel_tile_height(fb, plane);
3397 else
3398 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003399
3400 return stride;
3401}
3402
Ville Syrjälä2e881262017-03-17 23:17:56 +02003403static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003404{
Chandra Konduru6156a452015-04-27 13:48:39 -07003405 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003406 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003407 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003408 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003409 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003410 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003411 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003412 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003413 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003414 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003415 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003416 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003417 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003418 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003419 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003420 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003421 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003422 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003423 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003424 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003425 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003426 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003427 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003428 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003429 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003430 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003431
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003432 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003433}
3434
James Ausmus4036c782017-11-13 10:11:28 -08003435/*
3436 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3437 * to be already pre-multiplied. We need to add a knob (or a different
3438 * DRM_FORMAT) for user-space to configure that.
3439 */
3440static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3441{
3442 switch (pixel_format) {
3443 case DRM_FORMAT_ABGR8888:
3444 case DRM_FORMAT_ARGB8888:
3445 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3446 default:
3447 return PLANE_CTL_ALPHA_DISABLE;
3448 }
3449}
3450
3451static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3452{
3453 switch (pixel_format) {
3454 case DRM_FORMAT_ABGR8888:
3455 case DRM_FORMAT_ARGB8888:
3456 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3457 default:
3458 return PLANE_COLOR_ALPHA_DISABLE;
3459 }
3460}
3461
Ville Syrjälä2e881262017-03-17 23:17:56 +02003462static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003463{
Chandra Konduru6156a452015-04-27 13:48:39 -07003464 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003465 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003466 break;
3467 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003468 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003469 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003470 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003471 case I915_FORMAT_MOD_Y_TILED_CCS:
3472 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003473 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003474 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003475 case I915_FORMAT_MOD_Yf_TILED_CCS:
3476 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003477 default:
3478 MISSING_CASE(fb_modifier);
3479 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003480
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003481 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003482}
3483
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003484static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003485{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003486 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003487 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003488 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303489 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003490 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303491 * while i915 HW rotation is clockwise, thats why this swapping.
3492 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003493 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303494 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003495 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003496 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003497 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303498 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003499 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003500 MISSING_CASE(rotate);
3501 }
3502
3503 return 0;
3504}
3505
3506static u32 cnl_plane_ctl_flip(unsigned int reflect)
3507{
3508 switch (reflect) {
3509 case 0:
3510 break;
3511 case DRM_MODE_REFLECT_X:
3512 return PLANE_CTL_FLIP_HORIZONTAL;
3513 case DRM_MODE_REFLECT_Y:
3514 default:
3515 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003516 }
3517
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003518 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003519}
3520
Ville Syrjälä2e881262017-03-17 23:17:56 +02003521u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3522 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003523{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003524 struct drm_i915_private *dev_priv =
3525 to_i915(plane_state->base.plane->dev);
3526 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003527 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003528 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003529 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003530
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003531 plane_ctl = PLANE_CTL_ENABLE;
3532
James Ausmus4036c782017-11-13 10:11:28 -08003533 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3534 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003535 plane_ctl |=
3536 PLANE_CTL_PIPE_GAMMA_ENABLE |
3537 PLANE_CTL_PIPE_CSC_ENABLE |
3538 PLANE_CTL_PLANE_GAMMA_DISABLE;
3539 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003540
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003541 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003542 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003543 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3544
3545 if (INTEL_GEN(dev_priv) >= 10)
3546 plane_ctl |= cnl_plane_ctl_flip(rotation &
3547 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003548
Ville Syrjälä2e881262017-03-17 23:17:56 +02003549 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3550 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3551 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3552 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3553
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003554 return plane_ctl;
3555}
3556
James Ausmus4036c782017-11-13 10:11:28 -08003557u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3558 const struct intel_plane_state *plane_state)
3559{
3560 const struct drm_framebuffer *fb = plane_state->base.fb;
3561 u32 plane_color_ctl = 0;
3562
3563 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3564 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3565 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3566 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3567
Ville Syrjälä38f24f22018-02-14 21:23:24 +02003568 if (intel_format_is_yuv(fb->format->format))
3569 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
3570
James Ausmus4036c782017-11-13 10:11:28 -08003571 return plane_color_ctl;
3572}
3573
Maarten Lankhorst73974892016-08-05 23:28:27 +03003574static int
3575__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003576 struct drm_atomic_state *state,
3577 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003578{
3579 struct drm_crtc_state *crtc_state;
3580 struct drm_crtc *crtc;
3581 int i, ret;
3582
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003583 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003584 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003585
3586 if (!state)
3587 return 0;
3588
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003589 /*
3590 * We've duplicated the state, pointers to the old state are invalid.
3591 *
3592 * Don't attempt to use the old state until we commit the duplicated state.
3593 */
3594 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003595 /*
3596 * Force recalculation even if we restore
3597 * current state. With fast modeset this may not result
3598 * in a modeset when the state is compatible.
3599 */
3600 crtc_state->mode_changed = true;
3601 }
3602
3603 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003604 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3605 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003606
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003607 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003608
3609 WARN_ON(ret == -EDEADLK);
3610 return ret;
3611}
3612
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003613static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3614{
Ville Syrjäläae981042016-08-05 23:28:30 +03003615 return intel_has_gpu_reset(dev_priv) &&
3616 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003617}
3618
Chris Wilsonc0336662016-05-06 15:40:21 +01003619void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003620{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003621 struct drm_device *dev = &dev_priv->drm;
3622 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3623 struct drm_atomic_state *state;
3624 int ret;
3625
Daniel Vetterce87ea12017-07-19 14:54:55 +02003626
3627 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003628 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003629 !gpu_reset_clobbers_display(dev_priv))
3630 return;
3631
Daniel Vetter9db529a2017-08-08 10:08:28 +02003632 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3633 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3634 wake_up_all(&dev_priv->gpu_error.wait_queue);
3635
3636 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3637 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3638 i915_gem_set_wedged(dev_priv);
3639 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003640
Maarten Lankhorst73974892016-08-05 23:28:27 +03003641 /*
3642 * Need mode_config.mutex so that we don't
3643 * trample ongoing ->detect() and whatnot.
3644 */
3645 mutex_lock(&dev->mode_config.mutex);
3646 drm_modeset_acquire_init(ctx, 0);
3647 while (1) {
3648 ret = drm_modeset_lock_all_ctx(dev, ctx);
3649 if (ret != -EDEADLK)
3650 break;
3651
3652 drm_modeset_backoff(ctx);
3653 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003654 /*
3655 * Disabling the crtcs gracefully seems nicer. Also the
3656 * g33 docs say we should at least disable all the planes.
3657 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003658 state = drm_atomic_helper_duplicate_state(dev, ctx);
3659 if (IS_ERR(state)) {
3660 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003661 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003662 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003663 }
3664
3665 ret = drm_atomic_helper_disable_all(dev, ctx);
3666 if (ret) {
3667 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003668 drm_atomic_state_put(state);
3669 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003670 }
3671
3672 dev_priv->modeset_restore_state = state;
3673 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003674}
3675
Chris Wilsonc0336662016-05-06 15:40:21 +01003676void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003677{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003678 struct drm_device *dev = &dev_priv->drm;
3679 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3680 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3681 int ret;
3682
Daniel Vetterce87ea12017-07-19 14:54:55 +02003683 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003684 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003685 !gpu_reset_clobbers_display(dev_priv))
3686 return;
3687
3688 if (!state)
3689 goto unlock;
3690
Maarten Lankhorst73974892016-08-05 23:28:27 +03003691 dev_priv->modeset_restore_state = NULL;
3692
Ville Syrjälä75147472014-11-24 18:28:11 +02003693 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003694 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003695 /* for testing only restore the display */
3696 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003697 if (ret)
3698 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003699 } else {
3700 /*
3701 * The display has been reset as well,
3702 * so need a full re-initialization.
3703 */
3704 intel_runtime_pm_disable_interrupts(dev_priv);
3705 intel_runtime_pm_enable_interrupts(dev_priv);
3706
Imre Deak51f59202016-09-14 13:04:13 +03003707 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003708 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003709 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003710
3711 spin_lock_irq(&dev_priv->irq_lock);
3712 if (dev_priv->display.hpd_irq_setup)
3713 dev_priv->display.hpd_irq_setup(dev_priv);
3714 spin_unlock_irq(&dev_priv->irq_lock);
3715
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003716 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003717 if (ret)
3718 DRM_ERROR("Restoring old state failed with %i\n", ret);
3719
3720 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003721 }
3722
Daniel Vetterce87ea12017-07-19 14:54:55 +02003723 drm_atomic_state_put(state);
3724unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003725 drm_modeset_drop_locks(ctx);
3726 drm_modeset_acquire_fini(ctx);
3727 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003728
3729 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003730}
3731
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003732static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3733 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003734{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003735 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003736 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003737
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003738 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003739 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003740
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003741 /*
3742 * Update pipe size and adjust fitter if needed: the reason for this is
3743 * that in compute_mode_changes we check the native mode (not the pfit
3744 * mode) to see if we can flip rather than do a full mode set. In the
3745 * fastboot case, we'll flip, but if we don't update the pipesrc and
3746 * pfit state, we'll end up with a big fb scanned out into the wrong
3747 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003748 */
3749
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003750 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003751 ((new_crtc_state->pipe_src_w - 1) << 16) |
3752 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003753
3754 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003755 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003756 skl_detach_scalers(crtc);
3757
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003758 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003759 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003760 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003761 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003762 ironlake_pfit_enable(crtc);
3763 else if (old_crtc_state->pch_pfit.enabled)
3764 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003765 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003766}
3767
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003768static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003769{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003770 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003771 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003772 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003773 i915_reg_t reg;
3774 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003775
3776 /* enable normal train */
3777 reg = FDI_TX_CTL(pipe);
3778 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003779 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003780 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3781 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003782 } else {
3783 temp &= ~FDI_LINK_TRAIN_NONE;
3784 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003785 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003786 I915_WRITE(reg, temp);
3787
3788 reg = FDI_RX_CTL(pipe);
3789 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003790 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003791 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3792 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3793 } else {
3794 temp &= ~FDI_LINK_TRAIN_NONE;
3795 temp |= FDI_LINK_TRAIN_NONE;
3796 }
3797 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3798
3799 /* wait one idle pattern time */
3800 POSTING_READ(reg);
3801 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003802
3803 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003804 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003805 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3806 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003807}
3808
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003809/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003810static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3811 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003813 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003814 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003815 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816 i915_reg_t reg;
3817 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003818
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003819 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003820 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3823 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003824 reg = FDI_RX_IMR(pipe);
3825 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003826 temp &= ~FDI_RX_SYMBOL_LOCK;
3827 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003828 I915_WRITE(reg, temp);
3829 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003830 udelay(150);
3831
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 reg = FDI_TX_CTL(pipe);
3834 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003835 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003836 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837 temp &= ~FDI_LINK_TRAIN_NONE;
3838 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 reg = FDI_RX_CTL(pipe);
3842 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003843 temp &= ~FDI_LINK_TRAIN_NONE;
3844 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003845 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3846
3847 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848 udelay(150);
3849
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003850 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003851 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3852 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3853 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003854
Chris Wilson5eddb702010-09-11 13:48:45 +01003855 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003856 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003858 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3859
3860 if ((temp & FDI_RX_BIT_LOCK)) {
3861 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003862 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003863 break;
3864 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003865 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003866 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003867 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003868
3869 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003870 reg = FDI_TX_CTL(pipe);
3871 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003872 temp &= ~FDI_LINK_TRAIN_NONE;
3873 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003874 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003875
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 reg = FDI_RX_CTL(pipe);
3877 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878 temp &= ~FDI_LINK_TRAIN_NONE;
3879 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003880 I915_WRITE(reg, temp);
3881
3882 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 udelay(150);
3884
Chris Wilson5eddb702010-09-11 13:48:45 +01003885 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003886 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003887 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3889
3890 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003891 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892 DRM_DEBUG_KMS("FDI train 2 done.\n");
3893 break;
3894 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003895 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003896 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898
3899 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003900
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003901}
3902
Akshay Joshi0206e352011-08-16 15:34:10 -04003903static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3905 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3906 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3907 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3908};
3909
3910/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003911static void gen6_fdi_link_train(struct intel_crtc *crtc,
3912 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003914 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003915 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003916 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003917 i915_reg_t reg;
3918 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919
Adam Jacksone1a44742010-06-25 15:32:14 -04003920 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3921 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003922 reg = FDI_RX_IMR(pipe);
3923 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003924 temp &= ~FDI_RX_SYMBOL_LOCK;
3925 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003926 I915_WRITE(reg, temp);
3927
3928 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003929 udelay(150);
3930
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 reg = FDI_TX_CTL(pipe);
3933 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003934 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003935 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 temp &= ~FDI_LINK_TRAIN_NONE;
3937 temp |= FDI_LINK_TRAIN_PATTERN_1;
3938 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3939 /* SNB-B */
3940 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003941 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003942
Daniel Vetterd74cf322012-10-26 10:58:13 +02003943 I915_WRITE(FDI_RX_MISC(pipe),
3944 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3945
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 reg = FDI_RX_CTL(pipe);
3947 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003948 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3950 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3951 } else {
3952 temp &= ~FDI_LINK_TRAIN_NONE;
3953 temp |= FDI_LINK_TRAIN_PATTERN_1;
3954 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3956
3957 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958 udelay(150);
3959
Akshay Joshi0206e352011-08-16 15:34:10 -04003960 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003961 reg = FDI_TX_CTL(pipe);
3962 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003963 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3964 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 I915_WRITE(reg, temp);
3966
3967 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 udelay(500);
3969
Sean Paulfa37d392012-03-02 12:53:39 -05003970 for (retry = 0; retry < 5; retry++) {
3971 reg = FDI_RX_IIR(pipe);
3972 temp = I915_READ(reg);
3973 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3974 if (temp & FDI_RX_BIT_LOCK) {
3975 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3976 DRM_DEBUG_KMS("FDI train 1 done.\n");
3977 break;
3978 }
3979 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003980 }
Sean Paulfa37d392012-03-02 12:53:39 -05003981 if (retry < 5)
3982 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003983 }
3984 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003986
3987 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003988 reg = FDI_TX_CTL(pipe);
3989 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003990 temp &= ~FDI_LINK_TRAIN_NONE;
3991 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003992 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003993 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3994 /* SNB-B */
3995 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3996 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003998
Chris Wilson5eddb702010-09-11 13:48:45 +01003999 reg = FDI_RX_CTL(pipe);
4000 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004001 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004002 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4003 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4004 } else {
4005 temp &= ~FDI_LINK_TRAIN_NONE;
4006 temp |= FDI_LINK_TRAIN_PATTERN_2;
4007 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004008 I915_WRITE(reg, temp);
4009
4010 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004011 udelay(150);
4012
Akshay Joshi0206e352011-08-16 15:34:10 -04004013 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004014 reg = FDI_TX_CTL(pipe);
4015 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004016 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4017 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004018 I915_WRITE(reg, temp);
4019
4020 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004021 udelay(500);
4022
Sean Paulfa37d392012-03-02 12:53:39 -05004023 for (retry = 0; retry < 5; retry++) {
4024 reg = FDI_RX_IIR(pipe);
4025 temp = I915_READ(reg);
4026 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4027 if (temp & FDI_RX_SYMBOL_LOCK) {
4028 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4029 DRM_DEBUG_KMS("FDI train 2 done.\n");
4030 break;
4031 }
4032 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004033 }
Sean Paulfa37d392012-03-02 12:53:39 -05004034 if (retry < 5)
4035 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004036 }
4037 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004038 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004039
4040 DRM_DEBUG_KMS("FDI train done.\n");
4041}
4042
Jesse Barnes357555c2011-04-28 15:09:55 -07004043/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004044static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4045 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004046{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004047 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004048 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004049 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004050 i915_reg_t reg;
4051 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004052
4053 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4054 for train result */
4055 reg = FDI_RX_IMR(pipe);
4056 temp = I915_READ(reg);
4057 temp &= ~FDI_RX_SYMBOL_LOCK;
4058 temp &= ~FDI_RX_BIT_LOCK;
4059 I915_WRITE(reg, temp);
4060
4061 POSTING_READ(reg);
4062 udelay(150);
4063
Daniel Vetter01a415f2012-10-27 15:58:40 +02004064 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4065 I915_READ(FDI_RX_IIR(pipe)));
4066
Jesse Barnes139ccd32013-08-19 11:04:55 -07004067 /* Try each vswing and preemphasis setting twice before moving on */
4068 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4069 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004070 reg = FDI_TX_CTL(pipe);
4071 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004072 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4073 temp &= ~FDI_TX_ENABLE;
4074 I915_WRITE(reg, temp);
4075
4076 reg = FDI_RX_CTL(pipe);
4077 temp = I915_READ(reg);
4078 temp &= ~FDI_LINK_TRAIN_AUTO;
4079 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4080 temp &= ~FDI_RX_ENABLE;
4081 I915_WRITE(reg, temp);
4082
4083 /* enable CPU FDI TX and PCH FDI RX */
4084 reg = FDI_TX_CTL(pipe);
4085 temp = I915_READ(reg);
4086 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004087 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004088 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004089 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004090 temp |= snb_b_fdi_train_param[j/2];
4091 temp |= FDI_COMPOSITE_SYNC;
4092 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4093
4094 I915_WRITE(FDI_RX_MISC(pipe),
4095 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4096
4097 reg = FDI_RX_CTL(pipe);
4098 temp = I915_READ(reg);
4099 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4100 temp |= FDI_COMPOSITE_SYNC;
4101 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4102
4103 POSTING_READ(reg);
4104 udelay(1); /* should be 0.5us */
4105
4106 for (i = 0; i < 4; i++) {
4107 reg = FDI_RX_IIR(pipe);
4108 temp = I915_READ(reg);
4109 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4110
4111 if (temp & FDI_RX_BIT_LOCK ||
4112 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4113 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4114 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4115 i);
4116 break;
4117 }
4118 udelay(1); /* should be 0.5us */
4119 }
4120 if (i == 4) {
4121 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4122 continue;
4123 }
4124
4125 /* Train 2 */
4126 reg = FDI_TX_CTL(pipe);
4127 temp = I915_READ(reg);
4128 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4129 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4130 I915_WRITE(reg, temp);
4131
4132 reg = FDI_RX_CTL(pipe);
4133 temp = I915_READ(reg);
4134 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4135 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004136 I915_WRITE(reg, temp);
4137
4138 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004139 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004140
Jesse Barnes139ccd32013-08-19 11:04:55 -07004141 for (i = 0; i < 4; i++) {
4142 reg = FDI_RX_IIR(pipe);
4143 temp = I915_READ(reg);
4144 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004145
Jesse Barnes139ccd32013-08-19 11:04:55 -07004146 if (temp & FDI_RX_SYMBOL_LOCK ||
4147 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4148 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4149 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4150 i);
4151 goto train_done;
4152 }
4153 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004154 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004155 if (i == 4)
4156 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004157 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004158
Jesse Barnes139ccd32013-08-19 11:04:55 -07004159train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004160 DRM_DEBUG_KMS("FDI train done.\n");
4161}
4162
Daniel Vetter88cefb62012-08-12 19:27:14 +02004163static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004164{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004165 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004166 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004167 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004168 i915_reg_t reg;
4169 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004170
Jesse Barnes0e23b992010-09-10 11:10:00 -07004171 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 reg = FDI_RX_CTL(pipe);
4173 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004174 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004175 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004176 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4178
4179 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004180 udelay(200);
4181
4182 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004183 temp = I915_READ(reg);
4184 I915_WRITE(reg, temp | FDI_PCDCLK);
4185
4186 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004187 udelay(200);
4188
Paulo Zanoni20749732012-11-23 15:30:38 -02004189 /* Enable CPU FDI TX PLL, always on for Ironlake */
4190 reg = FDI_TX_CTL(pipe);
4191 temp = I915_READ(reg);
4192 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4193 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004194
Paulo Zanoni20749732012-11-23 15:30:38 -02004195 POSTING_READ(reg);
4196 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004197 }
4198}
4199
Daniel Vetter88cefb62012-08-12 19:27:14 +02004200static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4201{
4202 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004203 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004204 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004205 i915_reg_t reg;
4206 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004207
4208 /* Switch from PCDclk to Rawclk */
4209 reg = FDI_RX_CTL(pipe);
4210 temp = I915_READ(reg);
4211 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4212
4213 /* Disable CPU FDI TX PLL */
4214 reg = FDI_TX_CTL(pipe);
4215 temp = I915_READ(reg);
4216 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4217
4218 POSTING_READ(reg);
4219 udelay(100);
4220
4221 reg = FDI_RX_CTL(pipe);
4222 temp = I915_READ(reg);
4223 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4224
4225 /* Wait for the clocks to turn off. */
4226 POSTING_READ(reg);
4227 udelay(100);
4228}
4229
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004230static void ironlake_fdi_disable(struct drm_crtc *crtc)
4231{
4232 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004233 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4235 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004236 i915_reg_t reg;
4237 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004238
4239 /* disable CPU FDI tx and PCH FDI rx */
4240 reg = FDI_TX_CTL(pipe);
4241 temp = I915_READ(reg);
4242 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4243 POSTING_READ(reg);
4244
4245 reg = FDI_RX_CTL(pipe);
4246 temp = I915_READ(reg);
4247 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004248 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004249 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4250
4251 POSTING_READ(reg);
4252 udelay(100);
4253
4254 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004255 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004256 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004257
4258 /* still set train pattern 1 */
4259 reg = FDI_TX_CTL(pipe);
4260 temp = I915_READ(reg);
4261 temp &= ~FDI_LINK_TRAIN_NONE;
4262 temp |= FDI_LINK_TRAIN_PATTERN_1;
4263 I915_WRITE(reg, temp);
4264
4265 reg = FDI_RX_CTL(pipe);
4266 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004267 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004268 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4269 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4270 } else {
4271 temp &= ~FDI_LINK_TRAIN_NONE;
4272 temp |= FDI_LINK_TRAIN_PATTERN_1;
4273 }
4274 /* BPC in FDI rx is consistent with that in PIPECONF */
4275 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004276 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004277 I915_WRITE(reg, temp);
4278
4279 POSTING_READ(reg);
4280 udelay(100);
4281}
4282
Chris Wilson49d73912016-11-29 09:50:08 +00004283bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004284{
Daniel Vetterfa058872017-07-20 19:57:52 +02004285 struct drm_crtc *crtc;
4286 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004287
Daniel Vetterfa058872017-07-20 19:57:52 +02004288 drm_for_each_crtc(crtc, &dev_priv->drm) {
4289 struct drm_crtc_commit *commit;
4290 spin_lock(&crtc->commit_lock);
4291 commit = list_first_entry_or_null(&crtc->commit_list,
4292 struct drm_crtc_commit, commit_entry);
4293 cleanup_done = commit ?
4294 try_wait_for_completion(&commit->cleanup_done) : true;
4295 spin_unlock(&crtc->commit_lock);
4296
4297 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004298 continue;
4299
Daniel Vetterfa058872017-07-20 19:57:52 +02004300 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004301
4302 return true;
4303 }
4304
4305 return false;
4306}
4307
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004308void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004309{
4310 u32 temp;
4311
4312 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4313
4314 mutex_lock(&dev_priv->sb_lock);
4315
4316 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4317 temp |= SBI_SSCCTL_DISABLE;
4318 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4319
4320 mutex_unlock(&dev_priv->sb_lock);
4321}
4322
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004323/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004324static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004325{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004326 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4327 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004328 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4329 u32 temp;
4330
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004331 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004332
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004333 /* The iCLK virtual clock root frequency is in MHz,
4334 * but the adjusted_mode->crtc_clock in in KHz. To get the
4335 * divisors, it is necessary to divide one by another, so we
4336 * convert the virtual clock precision to KHz here for higher
4337 * precision.
4338 */
4339 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004340 u32 iclk_virtual_root_freq = 172800 * 1000;
4341 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004342 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004343
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004344 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4345 clock << auxdiv);
4346 divsel = (desired_divisor / iclk_pi_range) - 2;
4347 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004348
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004349 /*
4350 * Near 20MHz is a corner case which is
4351 * out of range for the 7-bit divisor
4352 */
4353 if (divsel <= 0x7f)
4354 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004355 }
4356
4357 /* This should not happen with any sane values */
4358 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4359 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4360 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4361 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4362
4363 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004364 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004365 auxdiv,
4366 divsel,
4367 phasedir,
4368 phaseinc);
4369
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004370 mutex_lock(&dev_priv->sb_lock);
4371
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004372 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004373 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004374 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4375 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4376 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4377 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4378 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4379 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004380 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004381
4382 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004383 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004384 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4385 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004386 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004387
4388 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004389 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004390 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004391 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004392
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004393 mutex_unlock(&dev_priv->sb_lock);
4394
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004395 /* Wait for initialization time */
4396 udelay(24);
4397
4398 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4399}
4400
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004401int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4402{
4403 u32 divsel, phaseinc, auxdiv;
4404 u32 iclk_virtual_root_freq = 172800 * 1000;
4405 u32 iclk_pi_range = 64;
4406 u32 desired_divisor;
4407 u32 temp;
4408
4409 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4410 return 0;
4411
4412 mutex_lock(&dev_priv->sb_lock);
4413
4414 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4415 if (temp & SBI_SSCCTL_DISABLE) {
4416 mutex_unlock(&dev_priv->sb_lock);
4417 return 0;
4418 }
4419
4420 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4421 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4422 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4423 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4424 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4425
4426 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4427 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4428 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4429
4430 mutex_unlock(&dev_priv->sb_lock);
4431
4432 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4433
4434 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4435 desired_divisor << auxdiv);
4436}
4437
Daniel Vetter275f01b22013-05-03 11:49:47 +02004438static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4439 enum pipe pch_transcoder)
4440{
4441 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004442 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004443 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004444
4445 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4446 I915_READ(HTOTAL(cpu_transcoder)));
4447 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4448 I915_READ(HBLANK(cpu_transcoder)));
4449 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4450 I915_READ(HSYNC(cpu_transcoder)));
4451
4452 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4453 I915_READ(VTOTAL(cpu_transcoder)));
4454 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4455 I915_READ(VBLANK(cpu_transcoder)));
4456 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4457 I915_READ(VSYNC(cpu_transcoder)));
4458 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4459 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4460}
4461
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004462static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004463{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004464 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004465 uint32_t temp;
4466
4467 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004468 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004469 return;
4470
4471 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4472 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4473
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004474 temp &= ~FDI_BC_BIFURCATION_SELECT;
4475 if (enable)
4476 temp |= FDI_BC_BIFURCATION_SELECT;
4477
4478 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004479 I915_WRITE(SOUTH_CHICKEN1, temp);
4480 POSTING_READ(SOUTH_CHICKEN1);
4481}
4482
4483static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4484{
4485 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004486
4487 switch (intel_crtc->pipe) {
4488 case PIPE_A:
4489 break;
4490 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004491 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004492 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004493 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004494 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004495
4496 break;
4497 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004498 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004499
4500 break;
4501 default:
4502 BUG();
4503 }
4504}
4505
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004506/* Return which DP Port should be selected for Transcoder DP control */
4507static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004508intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004509{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004510 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004511 struct intel_encoder *encoder;
4512
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004513 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004514 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004515 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004516 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004517 }
4518
4519 return -1;
4520}
4521
Jesse Barnesf67a5592011-01-05 10:31:48 -08004522/*
4523 * Enable PCH resources required for PCH ports:
4524 * - PCH PLLs
4525 * - FDI training & RX/TX
4526 * - update transcoder timings
4527 * - DP transcoding bits
4528 * - transcoder
4529 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004530static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004531{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004532 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004533 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004534 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004535 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004536 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004537
Daniel Vetterab9412b2013-05-03 11:49:46 +02004538 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004539
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004540 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004541 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004542
Daniel Vettercd986ab2012-10-26 10:58:12 +02004543 /* Write the TU size bits before fdi link training, so that error
4544 * detection works. */
4545 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4546 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4547
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004548 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004549 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004550
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004551 /* We need to program the right clock selection before writing the pixel
4552 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004553 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004554 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004555
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004556 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004557 temp |= TRANS_DPLL_ENABLE(pipe);
4558 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004559 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004560 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004561 temp |= sel;
4562 else
4563 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004566
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004567 /* XXX: pch pll's can be enabled any time before we enable the PCH
4568 * transcoder, and we actually should do this to not upset any PCH
4569 * transcoder that already use the clock when we share it.
4570 *
4571 * Note that enable_shared_dpll tries to do the right thing, but
4572 * get_shared_dpll unconditionally resets the pll - we need that to have
4573 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004574 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004575
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004576 /* set transcoder timing, panel must allow it */
4577 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004578 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004579
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004580 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004581
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004582 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004583 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004584 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004585 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004586 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004587 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004588 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004589 temp = I915_READ(reg);
4590 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004591 TRANS_DP_SYNC_MASK |
4592 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004593 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004594 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004595
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004596 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004597 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004598 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004599 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004600
4601 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004602 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004603 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004604 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004605 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004606 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004607 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004608 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004609 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004610 break;
4611 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004612 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004613 }
4614
Chris Wilson5eddb702010-09-11 13:48:45 +01004615 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004616 }
4617
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004618 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004619}
4620
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004621static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004622{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004623 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004624 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004625 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004626
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004627 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004628
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004629 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630
Paulo Zanoni0540e482012-10-31 18:12:40 -02004631 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004632 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004633
Paulo Zanoni937bb612012-10-31 18:12:47 -02004634 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004635}
4636
Daniel Vettera1520312013-05-03 11:49:50 +02004637static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004638{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004639 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004640 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004641 u32 temp;
4642
4643 temp = I915_READ(dslreg);
4644 udelay(500);
4645 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004646 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004647 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004648 }
4649}
4650
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004651static int
4652skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004653 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004654 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004655{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656 struct intel_crtc_scaler_state *scaler_state =
4657 &crtc_state->scaler_state;
4658 struct intel_crtc *intel_crtc =
4659 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304660 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4661 const struct drm_display_mode *adjusted_mode =
4662 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004663 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004664
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004665 /*
4666 * Src coordinates are already rotated by 270 degrees for
4667 * the 90/270 degree plane rotation cases (to match the
4668 * GTT mapping), hence no need to account for rotation here.
4669 */
4670 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004671
Shashank Sharmae5c05932017-07-21 20:55:05 +05304672 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4673 need_scaling = true;
4674
Chandra Kondurua1b22782015-04-07 15:28:45 -07004675 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304676 * Scaling/fitting not supported in IF-ID mode in GEN9+
4677 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4678 * Once NV12 is enabled, handle it here while allocating scaler
4679 * for NV12.
4680 */
4681 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4682 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4683 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4684 return -EINVAL;
4685 }
4686
4687 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004688 * if plane is being disabled or scaler is no more required or force detach
4689 * - free scaler binded to this plane/crtc
4690 * - in order to do this, update crtc->scaler_usage
4691 *
4692 * Here scaler state in crtc_state is set free so that
4693 * scaler can be assigned to other user. Actual register
4694 * update to free the scaler is done in plane/panel-fit programming.
4695 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4696 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004697 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004698 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004699 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004700 scaler_state->scalers[*scaler_id].in_use = 0;
4701
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4703 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4704 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004705 scaler_state->scaler_users);
4706 *scaler_id = -1;
4707 }
4708 return 0;
4709 }
4710
4711 /* range checks */
4712 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4713 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4714
4715 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4716 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004717 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004718 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004719 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004720 return -EINVAL;
4721 }
4722
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004723 /* mark this plane as a scaler user in crtc_state */
4724 scaler_state->scaler_users |= (1 << scaler_user);
4725 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4726 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4727 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4728 scaler_state->scaler_users);
4729
4730 return 0;
4731}
4732
4733/**
4734 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4735 *
4736 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004737 *
4738 * Return
4739 * 0 - scaler_usage updated successfully
4740 * error - requested scaling cannot be supported or other error condition
4741 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004742int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004743{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004744 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004745
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004746 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004747 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004748 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004749 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750}
4751
4752/**
4753 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4754 *
4755 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004756 * @plane_state: atomic plane state to update
4757 *
4758 * Return
4759 * 0 - scaler_usage updated successfully
4760 * error - requested scaling cannot be supported or other error condition
4761 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004762static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4763 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004764{
4765
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004766 struct intel_plane *intel_plane =
4767 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004768 struct drm_framebuffer *fb = plane_state->base.fb;
4769 int ret;
4770
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004771 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004772
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 ret = skl_update_scaler(crtc_state, force_detach,
4774 drm_plane_index(&intel_plane->base),
4775 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004776 drm_rect_width(&plane_state->base.src) >> 16,
4777 drm_rect_height(&plane_state->base.src) >> 16,
4778 drm_rect_width(&plane_state->base.dst),
4779 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004780
4781 if (ret || plane_state->scaler_id < 0)
4782 return ret;
4783
Chandra Kondurua1b22782015-04-07 15:28:45 -07004784 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004785 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004786 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4787 intel_plane->base.base.id,
4788 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004789 return -EINVAL;
4790 }
4791
4792 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004793 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004794 case DRM_FORMAT_RGB565:
4795 case DRM_FORMAT_XBGR8888:
4796 case DRM_FORMAT_XRGB8888:
4797 case DRM_FORMAT_ABGR8888:
4798 case DRM_FORMAT_ARGB8888:
4799 case DRM_FORMAT_XRGB2101010:
4800 case DRM_FORMAT_XBGR2101010:
4801 case DRM_FORMAT_YUYV:
4802 case DRM_FORMAT_YVYU:
4803 case DRM_FORMAT_UYVY:
4804 case DRM_FORMAT_VYUY:
4805 break;
4806 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004807 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4808 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004809 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004810 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004811 }
4812
Chandra Kondurua1b22782015-04-07 15:28:45 -07004813 return 0;
4814}
4815
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004816static void skylake_scaler_disable(struct intel_crtc *crtc)
4817{
4818 int i;
4819
4820 for (i = 0; i < crtc->num_scalers; i++)
4821 skl_detach_scaler(crtc, i);
4822}
4823
4824static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004825{
4826 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004827 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004828 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004829 struct intel_crtc_scaler_state *scaler_state =
4830 &crtc->config->scaler_state;
4831
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004832 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004833 int id;
4834
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004835 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004836 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004837
4838 id = scaler_state->scaler_id;
4839 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4840 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4841 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4842 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004843 }
4844}
4845
Jesse Barnesb074cec2013-04-25 12:55:02 -07004846static void ironlake_pfit_enable(struct intel_crtc *crtc)
4847{
4848 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004849 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004850 int pipe = crtc->pipe;
4851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004852 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004853 /* Force use of hard-coded filter coefficients
4854 * as some pre-programmed values are broken,
4855 * e.g. x201.
4856 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004857 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004858 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4859 PF_PIPE_SEL_IVB(pipe));
4860 else
4861 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4863 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004864 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865}
4866
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004867void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004868{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004869 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004870 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004871 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004872
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004873 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004874 return;
4875
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004876 /*
4877 * We can only enable IPS after we enable a plane and wait for a vblank
4878 * This function is called from post_plane_update, which is run after
4879 * a vblank wait.
4880 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004881 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004882
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004883 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004884 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004885 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4886 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004887 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004888 /* Quoting Art Runyan: "its not safe to expect any particular
4889 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004890 * mailbox." Moreover, the mailbox may return a bogus state,
4891 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004892 */
4893 } else {
4894 I915_WRITE(IPS_CTL, IPS_ENABLE);
4895 /* The bit only becomes 1 in the next vblank, so this wait here
4896 * is essentially intel_wait_for_vblank. If we don't have this
4897 * and don't wait for vblanks until the end of crtc_enable, then
4898 * the HW state readout code will complain that the expected
4899 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004900 if (intel_wait_for_register(dev_priv,
4901 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4902 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004903 DRM_ERROR("Timed out waiting for IPS enable\n");
4904 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004905}
4906
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004907void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004908{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004909 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004910 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004911 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004912
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004913 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004914 return;
4915
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004916 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004917 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004918 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004919 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004920 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004921 if (intel_wait_for_register(dev_priv,
4922 IPS_CTL, IPS_ENABLE, 0,
4923 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004924 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004925 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004926 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004927 POSTING_READ(IPS_CTL);
4928 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004929
4930 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004931 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004932}
4933
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004934static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004935{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004936 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004937 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004938
4939 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004940 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004941 mutex_unlock(&dev->struct_mutex);
4942 }
4943
4944 /* Let userspace switch the overlay on again. In most cases userspace
4945 * has to recompute where to put it anyway.
4946 */
4947}
4948
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004949/**
4950 * intel_post_enable_primary - Perform operations after enabling primary plane
4951 * @crtc: the CRTC whose primary plane was just enabled
4952 *
4953 * Performs potentially sleeping operations that must be done after the primary
4954 * plane is enabled, such as updating FBC and IPS. Note that this may be
4955 * called due to an explicit primary plane update, or due to an implicit
4956 * re-enable that is caused when a sprite plane is updated to no longer
4957 * completely hide the primary plane.
4958 */
4959static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004960intel_post_enable_primary(struct drm_crtc *crtc,
4961 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004962{
4963 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004964 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4966 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004967
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004968 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004969 * Gen2 reports pipe underruns whenever all planes are disabled.
4970 * So don't enable underrun reporting before at least some planes
4971 * are enabled.
4972 * FIXME: Need to fix the logic to work when we turn off all planes
4973 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004974 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004975 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004976 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4977
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004978 /* Underruns don't always raise interrupts, so check manually. */
4979 intel_check_cpu_fifo_underruns(dev_priv);
4980 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004981}
4982
Ville Syrjälä2622a082016-03-09 19:07:26 +02004983/* FIXME get rid of this and use pre_plane_update */
4984static void
4985intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4986{
4987 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004988 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4990 int pipe = intel_crtc->pipe;
4991
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004992 /*
4993 * Gen2 reports pipe underruns whenever all planes are disabled.
4994 * So disable underrun reporting before all the planes get disabled.
4995 */
4996 if (IS_GEN2(dev_priv))
4997 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4998
4999 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005000
5001 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005002 * Vblank time updates from the shadow to live plane control register
5003 * are blocked if the memory self-refresh mode is active at that
5004 * moment. So to make sure the plane gets truly disabled, disable
5005 * first the self-refresh mode. The self-refresh enable bit in turn
5006 * will be checked/applied by the HW only at the next frame start
5007 * event which is after the vblank start event, so we need to have a
5008 * wait-for-vblank between disabling the plane and the pipe.
5009 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005010 if (HAS_GMCH_DISPLAY(dev_priv) &&
5011 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005012 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005013}
5014
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005015static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5016 const struct intel_crtc_state *new_crtc_state)
5017{
5018 if (!old_crtc_state->ips_enabled)
5019 return false;
5020
5021 if (needs_modeset(&new_crtc_state->base))
5022 return true;
5023
5024 return !new_crtc_state->ips_enabled;
5025}
5026
5027static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5028 const struct intel_crtc_state *new_crtc_state)
5029{
5030 if (!new_crtc_state->ips_enabled)
5031 return false;
5032
5033 if (needs_modeset(&new_crtc_state->base))
5034 return true;
5035
5036 /*
5037 * We can't read out IPS on broadwell, assume the worst and
5038 * forcibly enable IPS on the first fastset.
5039 */
5040 if (new_crtc_state->update_pipe &&
5041 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5042 return true;
5043
5044 return !old_crtc_state->ips_enabled;
5045}
5046
Daniel Vetter5a21b662016-05-24 17:13:53 +02005047static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5048{
5049 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5050 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5051 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005052 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5053 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005054 struct drm_plane *primary = crtc->base.primary;
5055 struct drm_plane_state *old_pri_state =
5056 drm_atomic_get_existing_plane_state(old_state, primary);
5057
Chris Wilson5748b6a2016-08-04 16:32:38 +01005058 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005059
Daniel Vetter5a21b662016-05-24 17:13:53 +02005060 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005061 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005062
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005063 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5064 hsw_enable_ips(pipe_config);
5065
Daniel Vetter5a21b662016-05-24 17:13:53 +02005066 if (old_pri_state) {
5067 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005068 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5069 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005070 struct intel_plane_state *old_primary_state =
5071 to_intel_plane_state(old_pri_state);
5072
5073 intel_fbc_post_update(crtc);
5074
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005075 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005076 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005077 !old_primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005078 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005079 }
5080}
5081
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005082static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5083 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005084{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005085 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005086 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005087 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005088 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5089 struct drm_plane *primary = crtc->base.primary;
5090 struct drm_plane_state *old_pri_state =
5091 drm_atomic_get_existing_plane_state(old_state, primary);
5092 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005093 struct intel_atomic_state *old_intel_state =
5094 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005095
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005096 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5097 hsw_disable_ips(old_crtc_state);
5098
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005099 if (old_pri_state) {
5100 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005101 intel_atomic_get_new_plane_state(old_intel_state,
5102 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005103 struct intel_plane_state *old_primary_state =
5104 to_intel_plane_state(old_pri_state);
5105
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005106 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005107 /*
5108 * Gen2 reports pipe underruns whenever all planes are disabled.
5109 * So disable underrun reporting before all the planes get disabled.
5110 */
5111 if (IS_GEN2(dev_priv) && old_primary_state->base.visible &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005112 (modeset || !primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005113 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005114 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005115
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005116 /*
5117 * Vblank time updates from the shadow to live plane control register
5118 * are blocked if the memory self-refresh mode is active at that
5119 * moment. So to make sure the plane gets truly disabled, disable
5120 * first the self-refresh mode. The self-refresh enable bit in turn
5121 * will be checked/applied by the HW only at the next frame start
5122 * event which is after the vblank start event, so we need to have a
5123 * wait-for-vblank between disabling the plane and the pipe.
5124 */
5125 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5126 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5127 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005128
Matt Ropered4a6a72016-02-23 17:20:13 -08005129 /*
5130 * IVB workaround: must disable low power watermarks for at least
5131 * one frame before enabling scaling. LP watermarks can be re-enabled
5132 * when scaling is disabled.
5133 *
5134 * WaCxSRDisabledForSpriteScaling:ivb
5135 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005136 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005137 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005138
5139 /*
5140 * If we're doing a modeset, we're done. No need to do any pre-vblank
5141 * watermark programming here.
5142 */
5143 if (needs_modeset(&pipe_config->base))
5144 return;
5145
5146 /*
5147 * For platforms that support atomic watermarks, program the
5148 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5149 * will be the intermediate values that are safe for both pre- and
5150 * post- vblank; when vblank happens, the 'active' values will be set
5151 * to the final 'target' values and we'll do this again to get the
5152 * optimal watermarks. For gen9+ platforms, the values we program here
5153 * will be the final target values which will get automatically latched
5154 * at vblank time; no further programming will be necessary.
5155 *
5156 * If a platform hasn't been transitioned to atomic watermarks yet,
5157 * we'll continue to update watermarks the old way, if flags tell
5158 * us to.
5159 */
5160 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005161 dev_priv->display.initial_watermarks(old_intel_state,
5162 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005163 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005164 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005165}
5166
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005167static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005168{
5169 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005171 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005172 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005173
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005174 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005175
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005176 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005177 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005178
Daniel Vetterf99d7062014-06-19 16:01:59 +02005179 /*
5180 * FIXME: Once we grow proper nuclear flip support out of this we need
5181 * to compute the mask of flip planes precisely. For the time being
5182 * consider this a flip to a NULL plane.
5183 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005184 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005185}
5186
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005187static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005188 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005189 struct drm_atomic_state *old_state)
5190{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005191 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005192 struct drm_connector *conn;
5193 int i;
5194
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005195 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005196 struct intel_encoder *encoder =
5197 to_intel_encoder(conn_state->best_encoder);
5198
5199 if (conn_state->crtc != crtc)
5200 continue;
5201
5202 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005203 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005204 }
5205}
5206
5207static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005208 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005209 struct drm_atomic_state *old_state)
5210{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005211 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005212 struct drm_connector *conn;
5213 int i;
5214
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005215 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005216 struct intel_encoder *encoder =
5217 to_intel_encoder(conn_state->best_encoder);
5218
5219 if (conn_state->crtc != crtc)
5220 continue;
5221
5222 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005223 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005224 }
5225}
5226
5227static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005228 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005229 struct drm_atomic_state *old_state)
5230{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005231 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005232 struct drm_connector *conn;
5233 int i;
5234
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005235 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005236 struct intel_encoder *encoder =
5237 to_intel_encoder(conn_state->best_encoder);
5238
5239 if (conn_state->crtc != crtc)
5240 continue;
5241
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005242 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005243 intel_opregion_notify_encoder(encoder, true);
5244 }
5245}
5246
5247static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005248 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005249 struct drm_atomic_state *old_state)
5250{
5251 struct drm_connector_state *old_conn_state;
5252 struct drm_connector *conn;
5253 int i;
5254
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005255 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005256 struct intel_encoder *encoder =
5257 to_intel_encoder(old_conn_state->best_encoder);
5258
5259 if (old_conn_state->crtc != crtc)
5260 continue;
5261
5262 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005263 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005264 }
5265}
5266
5267static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005268 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005269 struct drm_atomic_state *old_state)
5270{
5271 struct drm_connector_state *old_conn_state;
5272 struct drm_connector *conn;
5273 int i;
5274
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005275 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005276 struct intel_encoder *encoder =
5277 to_intel_encoder(old_conn_state->best_encoder);
5278
5279 if (old_conn_state->crtc != crtc)
5280 continue;
5281
5282 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005283 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005284 }
5285}
5286
5287static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005288 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005289 struct drm_atomic_state *old_state)
5290{
5291 struct drm_connector_state *old_conn_state;
5292 struct drm_connector *conn;
5293 int i;
5294
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005295 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005296 struct intel_encoder *encoder =
5297 to_intel_encoder(old_conn_state->best_encoder);
5298
5299 if (old_conn_state->crtc != crtc)
5300 continue;
5301
5302 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005303 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005304 }
5305}
5306
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005307static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5308 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005309{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005310 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005311 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005312 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5314 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005315 struct intel_atomic_state *old_intel_state =
5316 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005317
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005318 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005319 return;
5320
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005321 /*
5322 * Sometimes spurious CPU pipe underruns happen during FDI
5323 * training, at least with VGA+HDMI cloning. Suppress them.
5324 *
5325 * On ILK we get an occasional spurious CPU pipe underruns
5326 * between eDP port A enable and vdd enable. Also PCH port
5327 * enable seems to result in the occasional CPU pipe underrun.
5328 *
5329 * Spurious PCH underruns also occur during PCH enabling.
5330 */
5331 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5332 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005333 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005334 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5335
5336 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005337 intel_prepare_shared_dpll(intel_crtc);
5338
Ville Syrjälä37a56502016-06-22 21:57:04 +03005339 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305340 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005341
5342 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005343 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005344
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005345 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005346 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005347 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005348 }
5349
5350 ironlake_set_pipeconf(crtc);
5351
Jesse Barnesf67a5592011-01-05 10:31:48 -08005352 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005353
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005354 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005355
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005356 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005357 /* Note: FDI PLL enabling _must_ be done before we enable the
5358 * cpu pipes, hence this is separate from all the other fdi/pch
5359 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005360 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005361 } else {
5362 assert_fdi_tx_disabled(dev_priv, pipe);
5363 assert_fdi_rx_disabled(dev_priv, pipe);
5364 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005365
Jesse Barnesb074cec2013-04-25 12:55:02 -07005366 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005367
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005368 /*
5369 * On ILK+ LUT must be loaded before the pipe is running but with
5370 * clocks enabled
5371 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005372 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005373
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005374 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005375 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005376 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005377
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005378 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005379 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005380
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005381 assert_vblank_disabled(crtc);
5382 drm_crtc_vblank_on(crtc);
5383
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005384 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005385
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005386 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005387 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005388
5389 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5390 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005391 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005392 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005393 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005394}
5395
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005396/* IPS only exists on ULT machines and is tied to pipe A. */
5397static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5398{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005399 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005400}
5401
Imre Deaked69cd42017-10-02 10:55:57 +03005402static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5403 enum pipe pipe, bool apply)
5404{
5405 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5406 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5407
5408 if (apply)
5409 val |= mask;
5410 else
5411 val &= ~mask;
5412
5413 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5414}
5415
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005416static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5417 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005418{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005419 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005420 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005422 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005423 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005424 struct intel_atomic_state *old_intel_state =
5425 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005426 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005427
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005428 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005429 return;
5430
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005431 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005432
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005433 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005434 intel_enable_shared_dpll(intel_crtc);
5435
Ville Syrjälä37a56502016-06-22 21:57:04 +03005436 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305437 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005438
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005439 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005440 intel_set_pipe_timings(intel_crtc);
5441
Jani Nikulabc58be62016-03-18 17:05:39 +02005442 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005443
Jani Nikula4d1de972016-03-18 17:05:42 +02005444 if (cpu_transcoder != TRANSCODER_EDP &&
5445 !transcoder_is_dsi(cpu_transcoder)) {
5446 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005447 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005448 }
5449
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005450 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005451 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005452 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005453 }
5454
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005455 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005456 haswell_set_pipeconf(crtc);
5457
Jani Nikula391bf042016-03-18 17:05:40 +02005458 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005459
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005460 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005461
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005462 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005463
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005464 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005465
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005466 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005467 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005468
Imre Deaked69cd42017-10-02 10:55:57 +03005469 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5470 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5471 intel_crtc->config->pch_pfit.enabled;
5472 if (psl_clkgate_wa)
5473 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5474
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005475 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005476 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005477 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005478 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005479
5480 /*
5481 * On ILK+ LUT must be loaded before the pipe is running but with
5482 * clocks enabled
5483 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005484 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005485
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005486 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005487 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005488 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005489
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005490 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005491 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005492
5493 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005494 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005495 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005496
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005497 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005498 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005499
Ville Syrjälä00370712016-11-14 19:44:06 +02005500 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005501 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005502
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005503 assert_vblank_disabled(crtc);
5504 drm_crtc_vblank_on(crtc);
5505
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005506 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005507
Imre Deaked69cd42017-10-02 10:55:57 +03005508 if (psl_clkgate_wa) {
5509 intel_wait_for_vblank(dev_priv, pipe);
5510 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5511 }
5512
Paulo Zanonie4916942013-09-20 16:21:19 -03005513 /* If we change the relative order between pipe/planes enabling, we need
5514 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005515 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005516 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005517 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5518 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005519 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005520}
5521
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005522static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005523{
5524 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005525 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005526 int pipe = crtc->pipe;
5527
5528 /* To avoid upsetting the power well on haswell only disable the pfit if
5529 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005530 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005531 I915_WRITE(PF_CTL(pipe), 0);
5532 I915_WRITE(PF_WIN_POS(pipe), 0);
5533 I915_WRITE(PF_WIN_SZ(pipe), 0);
5534 }
5535}
5536
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005537static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5538 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005539{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005540 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005541 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005542 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5544 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005545
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005546 /*
5547 * Sometimes spurious CPU pipe underruns happen when the
5548 * pipe is already disabled, but FDI RX/TX is still enabled.
5549 * Happens at least with VGA+HDMI cloning. Suppress them.
5550 */
5551 if (intel_crtc->config->has_pch_encoder) {
5552 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005553 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005554 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005555
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005556 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005557
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005558 drm_crtc_vblank_off(crtc);
5559 assert_vblank_disabled(crtc);
5560
Ville Syrjälä4972f702017-11-29 17:37:32 +02005561 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005562
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005563 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005564
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005565 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005566 ironlake_fdi_disable(crtc);
5567
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005568 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005569
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005570 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005571 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005572
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005573 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005574 i915_reg_t reg;
5575 u32 temp;
5576
Daniel Vetterd925c592013-06-05 13:34:04 +02005577 /* disable TRANS_DP_CTL */
5578 reg = TRANS_DP_CTL(pipe);
5579 temp = I915_READ(reg);
5580 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5581 TRANS_DP_PORT_SEL_MASK);
5582 temp |= TRANS_DP_PORT_SEL_NONE;
5583 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005584
Daniel Vetterd925c592013-06-05 13:34:04 +02005585 /* disable DPLL_SEL */
5586 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005587 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005588 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005589 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005590
Daniel Vetterd925c592013-06-05 13:34:04 +02005591 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005592 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005593
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005594 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005595 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005596}
5597
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005598static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5599 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005600{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005601 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005602 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005604 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005605
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005606 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005607
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005608 drm_crtc_vblank_off(crtc);
5609 assert_vblank_disabled(crtc);
5610
Jani Nikula4d1de972016-03-18 17:05:42 +02005611 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005612 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005613 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005614
Ville Syrjälä00370712016-11-14 19:44:06 +02005615 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005616 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005617
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005618 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305619 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005620
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005621 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005622 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005623 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005624 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005625
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005626 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005627 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005628
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005629 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005630}
5631
Jesse Barnes2dd24552013-04-25 12:55:01 -07005632static void i9xx_pfit_enable(struct intel_crtc *crtc)
5633{
5634 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005635 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005636 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005637
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005638 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005639 return;
5640
Daniel Vetterc0b03412013-05-28 12:05:54 +02005641 /*
5642 * The panel fitter should only be adjusted whilst the pipe is disabled,
5643 * according to register description and PRM.
5644 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005645 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5646 assert_pipe_disabled(dev_priv, crtc->pipe);
5647
Jesse Barnesb074cec2013-04-25 12:55:02 -07005648 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5649 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005650
5651 /* Border color in case we don't scale up to the full screen. Black by
5652 * default, change to something else for debugging. */
5653 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005654}
5655
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005656enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005657{
5658 switch (port) {
5659 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005660 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005661 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005662 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005663 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005664 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005665 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005666 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005667 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005668 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005669 case PORT_F:
5670 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005671 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005672 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005673 return POWER_DOMAIN_PORT_OTHER;
5674 }
5675}
5676
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005677static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5678 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005679{
5680 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005681 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005682 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5684 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005685 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005686 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005687
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005688 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005689 return 0;
5690
Imre Deak17bd6e62018-01-09 14:20:40 +02005691 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5692 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005693 if (crtc_state->pch_pfit.enabled ||
5694 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005695 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005696
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005697 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5698 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5699
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005700 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005701 }
Imre Deak319be8a2014-03-04 19:22:57 +02005702
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005703 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005704 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005705
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005706 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005707 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005708
Imre Deak77d22dc2014-03-05 16:20:52 +02005709 return mask;
5710}
5711
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005712static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005713modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5714 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005715{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005716 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5718 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005719 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005720
5721 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005722 intel_crtc->enabled_power_domains = new_domains =
5723 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005724
Daniel Vetter5a21b662016-05-24 17:13:53 +02005725 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005726
5727 for_each_power_domain(domain, domains)
5728 intel_display_power_get(dev_priv, domain);
5729
Daniel Vetter5a21b662016-05-24 17:13:53 +02005730 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005731}
5732
5733static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005734 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005735{
5736 enum intel_display_power_domain domain;
5737
5738 for_each_power_domain(domain, domains)
5739 intel_display_power_put(dev_priv, domain);
5740}
5741
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005742static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5743 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005744{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005745 struct intel_atomic_state *old_intel_state =
5746 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005747 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005748 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005749 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005751 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005752
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005753 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005754 return;
5755
Ville Syrjälä37a56502016-06-22 21:57:04 +03005756 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305757 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005758
5759 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005760 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005761
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005762 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005763 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005764
5765 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5766 I915_WRITE(CHV_CANVAS(pipe), 0);
5767 }
5768
Daniel Vetter5b18e572014-04-24 23:55:06 +02005769 i9xx_set_pipeconf(intel_crtc);
5770
Jesse Barnes89b667f2013-04-18 14:51:36 -07005771 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005772
Daniel Vettera72e4c92014-09-30 10:56:47 +02005773 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005774
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005775 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005776
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005777 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005778 chv_prepare_pll(intel_crtc, intel_crtc->config);
5779 chv_enable_pll(intel_crtc, intel_crtc->config);
5780 } else {
5781 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5782 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005783 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005784
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005785 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005786
Jesse Barnes2dd24552013-04-25 12:55:01 -07005787 i9xx_pfit_enable(intel_crtc);
5788
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005789 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005790
Ville Syrjäläff32c542017-03-02 19:14:57 +02005791 dev_priv->display.initial_watermarks(old_intel_state,
5792 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005793 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005794
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005795 assert_vblank_disabled(crtc);
5796 drm_crtc_vblank_on(crtc);
5797
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005798 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005799}
5800
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005801static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5802{
5803 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005804 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005805
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005806 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5807 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005808}
5809
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005810static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5811 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005812{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005813 struct intel_atomic_state *old_intel_state =
5814 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005815 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005816 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005817 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005819 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005820
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005821 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005822 return;
5823
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005824 i9xx_set_pll_dividers(intel_crtc);
5825
Ville Syrjälä37a56502016-06-22 21:57:04 +03005826 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305827 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005828
5829 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005830 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005831
Daniel Vetter5b18e572014-04-24 23:55:06 +02005832 i9xx_set_pipeconf(intel_crtc);
5833
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005834 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005835
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005836 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005837 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005838
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005839 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005840
Ville Syrjälä939994d2017-09-13 17:08:56 +03005841 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005842
Jesse Barnes2dd24552013-04-25 12:55:01 -07005843 i9xx_pfit_enable(intel_crtc);
5844
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005845 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005846
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005847 if (dev_priv->display.initial_watermarks != NULL)
5848 dev_priv->display.initial_watermarks(old_intel_state,
5849 intel_crtc->config);
5850 else
5851 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005852 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005853
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005854 assert_vblank_disabled(crtc);
5855 drm_crtc_vblank_on(crtc);
5856
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005857 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005858}
5859
Daniel Vetter87476d62013-04-11 16:29:06 +02005860static void i9xx_pfit_disable(struct intel_crtc *crtc)
5861{
5862 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005863 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005864
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005865 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005866 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005867
5868 assert_pipe_disabled(dev_priv, crtc->pipe);
5869
Daniel Vetter328d8e82013-05-08 10:36:31 +02005870 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5871 I915_READ(PFIT_CONTROL));
5872 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005873}
5874
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005875static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5876 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005877{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005878 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005879 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005880 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5882 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005883
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005884 /*
5885 * On gen2 planes are double buffered but the pipe isn't, so we must
5886 * wait for planes to fully turn off before disabling the pipe.
5887 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005888 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005889 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005890
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005891 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005892
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005893 drm_crtc_vblank_off(crtc);
5894 assert_vblank_disabled(crtc);
5895
Ville Syrjälä4972f702017-11-29 17:37:32 +02005896 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005897
Daniel Vetter87476d62013-04-11 16:29:06 +02005898 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005899
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005900 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005901
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005902 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005903 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005904 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005905 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005906 vlv_disable_pll(dev_priv, pipe);
5907 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005908 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005909 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005910
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005911 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005912
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005913 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005914 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005915
5916 if (!dev_priv->display.initial_watermarks)
5917 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005918
5919 /* clock the pipe down to 640x480@60 to potentially save power */
5920 if (IS_I830(dev_priv))
5921 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005922}
5923
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005924static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5925 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005926{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005927 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005929 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005930 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005931 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005932 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005933 struct drm_atomic_state *state;
5934 struct intel_crtc_state *crtc_state;
5935 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005936
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005937 if (!intel_crtc->active)
5938 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005939
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005940 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
5941 const struct intel_plane_state *plane_state =
5942 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005943
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005944 if (plane_state->base.visible)
5945 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005946 }
5947
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005948 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005949 if (!state) {
5950 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5951 crtc->base.id, crtc->name);
5952 return;
5953 }
5954
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005955 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005956
5957 /* Everything's already locked, -EDEADLK can't happen. */
5958 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5959 ret = drm_atomic_add_affected_connectors(state, crtc);
5960
5961 WARN_ON(IS_ERR(crtc_state) || ret);
5962
5963 dev_priv->display.crtc_disable(crtc_state, state);
5964
Chris Wilson08536952016-10-14 13:18:18 +01005965 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005966
Ville Syrjälä78108b72016-05-27 20:59:19 +03005967 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5968 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005969
5970 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5971 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005972 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005973 crtc->enabled = false;
5974 crtc->state->connector_mask = 0;
5975 crtc->state->encoder_mask = 0;
5976
5977 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5978 encoder->base.crtc = NULL;
5979
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005980 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005981 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005982 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005983
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005984 domains = intel_crtc->enabled_power_domains;
5985 for_each_power_domain(domain, domains)
5986 intel_display_power_put(dev_priv, domain);
5987 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005988
5989 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03005990 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03005991 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005992}
5993
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005994/*
5995 * turn all crtc's off, but do not adjust state
5996 * This has to be paired with a call to intel_modeset_setup_hw_state.
5997 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005998int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005999{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006000 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006001 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006002 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006003
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006004 state = drm_atomic_helper_suspend(dev);
6005 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006006 if (ret)
6007 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006008 else
6009 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006010 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006011}
6012
Chris Wilsonea5b2132010-08-04 13:50:23 +01006013void intel_encoder_destroy(struct drm_encoder *encoder)
6014{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006015 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006016
Chris Wilsonea5b2132010-08-04 13:50:23 +01006017 drm_encoder_cleanup(encoder);
6018 kfree(intel_encoder);
6019}
6020
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006021/* Cross check the actual hw state with our own modeset state tracking (and it's
6022 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006023static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6024 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006025{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006026 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006027
6028 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6029 connector->base.base.id,
6030 connector->base.name);
6031
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006032 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006033 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006034
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006035 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006036 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006037
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006038 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006039 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006040
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006041 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006042 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006043
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006044 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006045 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006046
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006047 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006048 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006049
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006050 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006051 "attached encoder crtc differs from connector crtc\n");
6052 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006053 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006054 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006055 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006056 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006057 }
6058}
6059
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006060int intel_connector_init(struct intel_connector *connector)
6061{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006062 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006063
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006064 /*
6065 * Allocate enough memory to hold intel_digital_connector_state,
6066 * This might be a few bytes too many, but for connectors that don't
6067 * need it we'll free the state and allocate a smaller one on the first
6068 * succesful commit anyway.
6069 */
6070 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6071 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006072 return -ENOMEM;
6073
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006074 __drm_atomic_helper_connector_reset(&connector->base,
6075 &conn_state->base);
6076
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006077 return 0;
6078}
6079
6080struct intel_connector *intel_connector_alloc(void)
6081{
6082 struct intel_connector *connector;
6083
6084 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6085 if (!connector)
6086 return NULL;
6087
6088 if (intel_connector_init(connector) < 0) {
6089 kfree(connector);
6090 return NULL;
6091 }
6092
6093 return connector;
6094}
6095
James Ausmus091a4f92017-10-13 11:01:44 -07006096/*
6097 * Free the bits allocated by intel_connector_alloc.
6098 * This should only be used after intel_connector_alloc has returned
6099 * successfully, and before drm_connector_init returns successfully.
6100 * Otherwise the destroy callbacks for the connector and the state should
6101 * take care of proper cleanup/free
6102 */
6103void intel_connector_free(struct intel_connector *connector)
6104{
6105 kfree(to_intel_digital_connector_state(connector->base.state));
6106 kfree(connector);
6107}
6108
Daniel Vetterf0947c32012-07-02 13:10:34 +02006109/* Simple connector->get_hw_state implementation for encoders that support only
6110 * one connector and no cloning and hence the encoder state determines the state
6111 * of the connector. */
6112bool intel_connector_get_hw_state(struct intel_connector *connector)
6113{
Daniel Vetter24929352012-07-02 20:28:59 +02006114 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006115 struct intel_encoder *encoder = connector->encoder;
6116
6117 return encoder->get_hw_state(encoder, &pipe);
6118}
6119
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006120static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006121{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006122 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6123 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006124
6125 return 0;
6126}
6127
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006128static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006129 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006130{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006131 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006132 struct drm_atomic_state *state = pipe_config->base.state;
6133 struct intel_crtc *other_crtc;
6134 struct intel_crtc_state *other_crtc_state;
6135
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006136 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6137 pipe_name(pipe), pipe_config->fdi_lanes);
6138 if (pipe_config->fdi_lanes > 4) {
6139 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6140 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006141 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006142 }
6143
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006144 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006145 if (pipe_config->fdi_lanes > 2) {
6146 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6147 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006148 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006149 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006150 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006151 }
6152 }
6153
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006154 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006155 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006156
6157 /* Ivybridge 3 pipe is really complicated */
6158 switch (pipe) {
6159 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006160 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006161 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006162 if (pipe_config->fdi_lanes <= 2)
6163 return 0;
6164
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006165 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006166 other_crtc_state =
6167 intel_atomic_get_crtc_state(state, other_crtc);
6168 if (IS_ERR(other_crtc_state))
6169 return PTR_ERR(other_crtc_state);
6170
6171 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006172 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6173 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006174 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006175 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006176 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006177 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006178 if (pipe_config->fdi_lanes > 2) {
6179 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6180 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006181 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006182 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006183
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006184 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006185 other_crtc_state =
6186 intel_atomic_get_crtc_state(state, other_crtc);
6187 if (IS_ERR(other_crtc_state))
6188 return PTR_ERR(other_crtc_state);
6189
6190 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006191 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006192 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006193 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006194 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006195 default:
6196 BUG();
6197 }
6198}
6199
Daniel Vettere29c22c2013-02-21 00:00:16 +01006200#define RETRY 1
6201static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006202 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006203{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006204 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006205 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006206 int lane, link_bw, fdi_dotclock, ret;
6207 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006208
Daniel Vettere29c22c2013-02-21 00:00:16 +01006209retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006210 /* FDI is a binary signal running at ~2.7GHz, encoding
6211 * each output octet as 10 bits. The actual frequency
6212 * is stored as a divider into a 100MHz clock, and the
6213 * mode pixel clock is stored in units of 1KHz.
6214 * Hence the bw of each lane in terms of the mode signal
6215 * is:
6216 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006217 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006218
Damien Lespiau241bfc32013-09-25 16:45:37 +01006219 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006220
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006221 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006222 pipe_config->pipe_bpp);
6223
6224 pipe_config->fdi_lanes = lane;
6225
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006226 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006227 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006228
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006229 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006230 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006231 pipe_config->pipe_bpp -= 2*3;
6232 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6233 pipe_config->pipe_bpp);
6234 needs_recompute = true;
6235 pipe_config->bw_constrained = true;
6236
6237 goto retry;
6238 }
6239
6240 if (needs_recompute)
6241 return RETRY;
6242
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006243 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006244}
6245
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006246bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006247{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006248 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6249 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6250
6251 /* IPS only exists on ULT machines and is tied to pipe A. */
6252 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006253 return false;
6254
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006255 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006256 return false;
6257
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006258 if (crtc_state->pipe_bpp > 24)
6259 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006260
6261 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006262 * We compare against max which means we must take
6263 * the increased cdclk requirement into account when
6264 * calculating the new cdclk.
6265 *
6266 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006267 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006268 if (IS_BROADWELL(dev_priv) &&
6269 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6270 return false;
6271
6272 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006273}
6274
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006275static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006276{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006277 struct drm_i915_private *dev_priv =
6278 to_i915(crtc_state->base.crtc->dev);
6279 struct intel_atomic_state *intel_state =
6280 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006281
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006282 if (!hsw_crtc_state_ips_capable(crtc_state))
6283 return false;
6284
6285 if (crtc_state->ips_force_disable)
6286 return false;
6287
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006288 /* IPS should be fine as long as at least one plane is enabled. */
6289 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006290 return false;
6291
6292 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6293 if (IS_BROADWELL(dev_priv) &&
6294 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6295 return false;
6296
6297 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006298}
6299
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006300static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6301{
6302 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6303
6304 /* GDG double wide on either pipe, otherwise pipe A only */
6305 return INTEL_INFO(dev_priv)->gen < 4 &&
6306 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6307}
6308
Ville Syrjäläceb99322017-01-20 20:22:05 +02006309static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6310{
6311 uint32_t pixel_rate;
6312
6313 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6314
6315 /*
6316 * We only use IF-ID interlacing. If we ever use
6317 * PF-ID we'll need to adjust the pixel_rate here.
6318 */
6319
6320 if (pipe_config->pch_pfit.enabled) {
6321 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6322 uint32_t pfit_size = pipe_config->pch_pfit.size;
6323
6324 pipe_w = pipe_config->pipe_src_w;
6325 pipe_h = pipe_config->pipe_src_h;
6326
6327 pfit_w = (pfit_size >> 16) & 0xFFFF;
6328 pfit_h = pfit_size & 0xFFFF;
6329 if (pipe_w < pfit_w)
6330 pipe_w = pfit_w;
6331 if (pipe_h < pfit_h)
6332 pipe_h = pfit_h;
6333
6334 if (WARN_ON(!pfit_w || !pfit_h))
6335 return pixel_rate;
6336
6337 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6338 pfit_w * pfit_h);
6339 }
6340
6341 return pixel_rate;
6342}
6343
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006344static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6345{
6346 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6347
6348 if (HAS_GMCH_DISPLAY(dev_priv))
6349 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6350 crtc_state->pixel_rate =
6351 crtc_state->base.adjusted_mode.crtc_clock;
6352 else
6353 crtc_state->pixel_rate =
6354 ilk_pipe_pixel_rate(crtc_state);
6355}
6356
Daniel Vettera43f6e02013-06-07 23:10:32 +02006357static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006358 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006359{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006360 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006361 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006362 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006363 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006364
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006365 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006366 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006367
6368 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006369 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006370 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006371 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006372 if (intel_crtc_supports_double_wide(crtc) &&
6373 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006374 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006375 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006376 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006377 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006378
Ville Syrjäläf3261152016-05-24 21:34:18 +03006379 if (adjusted_mode->crtc_clock > clock_limit) {
6380 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6381 adjusted_mode->crtc_clock, clock_limit,
6382 yesno(pipe_config->double_wide));
6383 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006384 }
Chris Wilson89749352010-09-12 18:25:19 +01006385
Shashank Sharma25edf912017-07-21 20:55:07 +05306386 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6387 /*
6388 * There is only one pipe CSC unit per pipe, and we need that
6389 * for output conversion from RGB->YCBCR. So if CTM is already
6390 * applied we can't support YCBCR420 output.
6391 */
6392 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6393 return -EINVAL;
6394 }
6395
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006396 /*
6397 * Pipe horizontal size must be even in:
6398 * - DVO ganged mode
6399 * - LVDS dual channel mode
6400 * - Double wide pipe
6401 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006402 if (pipe_config->pipe_src_w & 1) {
6403 if (pipe_config->double_wide) {
6404 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6405 return -EINVAL;
6406 }
6407
6408 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6409 intel_is_dual_link_lvds(dev)) {
6410 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6411 return -EINVAL;
6412 }
6413 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006414
Damien Lespiau8693a822013-05-03 18:48:11 +01006415 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6416 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006417 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006418 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006419 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006420 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006421
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006422 intel_crtc_compute_pixel_rate(pipe_config);
6423
Daniel Vetter877d48d2013-04-19 11:24:43 +02006424 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006425 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006426
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006427 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006428}
6429
Zhenyu Wang2c072452009-06-05 15:38:42 +08006430static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006431intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006432{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006433 while (*num > DATA_LINK_M_N_MASK ||
6434 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006435 *num >>= 1;
6436 *den >>= 1;
6437 }
6438}
6439
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006440static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006441 uint32_t *ret_m, uint32_t *ret_n,
6442 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006443{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006444 /*
6445 * Reduce M/N as much as possible without loss in precision. Several DP
6446 * dongles in particular seem to be fussy about too large *link* M/N
6447 * values. The passed in values are more likely to have the least
6448 * significant bits zero than M after rounding below, so do this first.
6449 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006450 if (reduce_m_n) {
6451 while ((m & 1) == 0 && (n & 1) == 0) {
6452 m >>= 1;
6453 n >>= 1;
6454 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006455 }
6456
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006457 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6458 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6459 intel_reduce_m_n_ratio(ret_m, ret_n);
6460}
6461
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006462void
6463intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6464 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006465 struct intel_link_m_n *m_n,
6466 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006467{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006468 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006469
6470 compute_m_n(bits_per_pixel * pixel_clock,
6471 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006472 &m_n->gmch_m, &m_n->gmch_n,
6473 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006474
6475 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006476 &m_n->link_m, &m_n->link_n,
6477 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006478}
6479
Chris Wilsona7615032011-01-12 17:04:08 +00006480static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6481{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006482 if (i915_modparams.panel_use_ssc >= 0)
6483 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006484 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006485 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006486}
6487
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006488static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006489{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006490 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006491}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006492
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006493static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6494{
6495 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006496}
6497
Daniel Vetterf47709a2013-03-28 10:42:02 +01006498static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006499 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006500 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006501{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006502 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006503 u32 fp, fp2 = 0;
6504
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006505 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006506 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006507 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006508 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006509 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006510 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006511 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006512 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006513 }
6514
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006515 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006516
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006517 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006518 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006519 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006520 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006521 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006522 }
6523}
6524
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006525static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6526 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006527{
6528 u32 reg_val;
6529
6530 /*
6531 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6532 * and set it to a reasonable value instead.
6533 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006534 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006535 reg_val &= 0xffffff00;
6536 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006537 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006538
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006539 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006540 reg_val &= 0x00ffffff;
6541 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006542 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006543
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006544 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006545 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006546 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006547
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006548 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006549 reg_val &= 0x00ffffff;
6550 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006551 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006552}
6553
Daniel Vetterb5518422013-05-03 11:49:48 +02006554static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6555 struct intel_link_m_n *m_n)
6556{
6557 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006558 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006559 int pipe = crtc->pipe;
6560
Daniel Vettere3b95f12013-05-03 11:49:49 +02006561 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6562 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6563 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6564 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006565}
6566
6567static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006568 struct intel_link_m_n *m_n,
6569 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006570{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006571 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006572 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006573 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006574
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006575 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006576 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6577 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6578 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6579 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006580 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6581 * for gen < 8) and if DRRS is supported (to make sure the
6582 * registers are not unnecessarily accessed).
6583 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006584 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6585 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006586 I915_WRITE(PIPE_DATA_M2(transcoder),
6587 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6588 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6589 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6590 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6591 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006592 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006593 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6594 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6595 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6596 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006597 }
6598}
6599
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306600void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006601{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306602 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6603
6604 if (m_n == M1_N1) {
6605 dp_m_n = &crtc->config->dp_m_n;
6606 dp_m2_n2 = &crtc->config->dp_m2_n2;
6607 } else if (m_n == M2_N2) {
6608
6609 /*
6610 * M2_N2 registers are not supported. Hence m2_n2 divider value
6611 * needs to be programmed into M1_N1.
6612 */
6613 dp_m_n = &crtc->config->dp_m2_n2;
6614 } else {
6615 DRM_ERROR("Unsupported divider value\n");
6616 return;
6617 }
6618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006619 if (crtc->config->has_pch_encoder)
6620 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006621 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306622 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006623}
6624
Daniel Vetter251ac862015-06-18 10:30:24 +02006625static void vlv_compute_dpll(struct intel_crtc *crtc,
6626 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006627{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006628 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006629 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006630 if (crtc->pipe != PIPE_A)
6631 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006632
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006633 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006634 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006635 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6636 DPLL_EXT_BUFFER_ENABLE_VLV;
6637
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006638 pipe_config->dpll_hw_state.dpll_md =
6639 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6640}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006641
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006642static void chv_compute_dpll(struct intel_crtc *crtc,
6643 struct intel_crtc_state *pipe_config)
6644{
6645 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006646 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006647 if (crtc->pipe != PIPE_A)
6648 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6649
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006650 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006651 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006652 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6653
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006654 pipe_config->dpll_hw_state.dpll_md =
6655 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006656}
6657
Ville Syrjäläd288f652014-10-28 13:20:22 +02006658static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006659 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006660{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006661 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006662 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006663 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006664 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006665 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006666 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006667
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006668 /* Enable Refclk */
6669 I915_WRITE(DPLL(pipe),
6670 pipe_config->dpll_hw_state.dpll &
6671 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6672
6673 /* No need to actually set up the DPLL with DSI */
6674 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6675 return;
6676
Ville Syrjäläa5805162015-05-26 20:42:30 +03006677 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006678
Ville Syrjäläd288f652014-10-28 13:20:22 +02006679 bestn = pipe_config->dpll.n;
6680 bestm1 = pipe_config->dpll.m1;
6681 bestm2 = pipe_config->dpll.m2;
6682 bestp1 = pipe_config->dpll.p1;
6683 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006684
Jesse Barnes89b667f2013-04-18 14:51:36 -07006685 /* See eDP HDMI DPIO driver vbios notes doc */
6686
6687 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006688 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006689 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006690
6691 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006692 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006693
6694 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006695 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006696 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006697 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006698
6699 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006700 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006701
6702 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006703 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6704 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6705 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006706 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006707
6708 /*
6709 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6710 * but we don't support that).
6711 * Note: don't use the DAC post divider as it seems unstable.
6712 */
6713 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006714 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006715
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006716 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006717 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006718
Jesse Barnes89b667f2013-04-18 14:51:36 -07006719 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006720 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006721 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6722 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006723 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006724 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006725 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006726 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006727 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006728
Ville Syrjälä37a56502016-06-22 21:57:04 +03006729 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006730 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006731 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006732 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006733 0x0df40000);
6734 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006735 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006736 0x0df70000);
6737 } else { /* HDMI or VGA */
6738 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006739 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006740 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006741 0x0df70000);
6742 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006743 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006744 0x0df40000);
6745 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006746
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006747 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006748 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006749 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006750 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006751 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006752
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006753 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006754 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006755}
6756
Ville Syrjäläd288f652014-10-28 13:20:22 +02006757static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006758 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006759{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006760 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006761 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006762 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006763 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306764 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006765 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306766 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306767 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006768
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006769 /* Enable Refclk and SSC */
6770 I915_WRITE(DPLL(pipe),
6771 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6772
6773 /* No need to actually set up the DPLL with DSI */
6774 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6775 return;
6776
Ville Syrjäläd288f652014-10-28 13:20:22 +02006777 bestn = pipe_config->dpll.n;
6778 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6779 bestm1 = pipe_config->dpll.m1;
6780 bestm2 = pipe_config->dpll.m2 >> 22;
6781 bestp1 = pipe_config->dpll.p1;
6782 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306783 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306784 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306785 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006786
Ville Syrjäläa5805162015-05-26 20:42:30 +03006787 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006788
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006789 /* p1 and p2 divider */
6790 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6791 5 << DPIO_CHV_S1_DIV_SHIFT |
6792 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6793 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6794 1 << DPIO_CHV_K_DIV_SHIFT);
6795
6796 /* Feedback post-divider - m2 */
6797 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6798
6799 /* Feedback refclk divider - n and m1 */
6800 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6801 DPIO_CHV_M1_DIV_BY_2 |
6802 1 << DPIO_CHV_N_DIV_SHIFT);
6803
6804 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006805 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006806
6807 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306808 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6809 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6810 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6811 if (bestm2_frac)
6812 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6813 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006814
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306815 /* Program digital lock detect threshold */
6816 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6817 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6818 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6819 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6820 if (!bestm2_frac)
6821 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6822 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6823
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006824 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306825 if (vco == 5400000) {
6826 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6827 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6828 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6829 tribuf_calcntr = 0x9;
6830 } else if (vco <= 6200000) {
6831 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6832 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6833 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6834 tribuf_calcntr = 0x9;
6835 } else if (vco <= 6480000) {
6836 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6837 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6838 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6839 tribuf_calcntr = 0x8;
6840 } else {
6841 /* Not supported. Apply the same limits as in the max case */
6842 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6843 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6844 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6845 tribuf_calcntr = 0;
6846 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006847 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6848
Ville Syrjälä968040b2015-03-11 22:52:08 +02006849 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306850 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6851 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6852 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6853
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006854 /* AFC Recal */
6855 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6856 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6857 DPIO_AFC_RECAL);
6858
Ville Syrjäläa5805162015-05-26 20:42:30 +03006859 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006860}
6861
Ville Syrjäläd288f652014-10-28 13:20:22 +02006862/**
6863 * vlv_force_pll_on - forcibly enable just the PLL
6864 * @dev_priv: i915 private structure
6865 * @pipe: pipe PLL to enable
6866 * @dpll: PLL configuration
6867 *
6868 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6869 * in cases where we need the PLL enabled even when @pipe is not going to
6870 * be enabled.
6871 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006872int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006873 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006874{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006875 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006876 struct intel_crtc_state *pipe_config;
6877
6878 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6879 if (!pipe_config)
6880 return -ENOMEM;
6881
6882 pipe_config->base.crtc = &crtc->base;
6883 pipe_config->pixel_multiplier = 1;
6884 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006885
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006886 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006887 chv_compute_dpll(crtc, pipe_config);
6888 chv_prepare_pll(crtc, pipe_config);
6889 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006890 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006891 vlv_compute_dpll(crtc, pipe_config);
6892 vlv_prepare_pll(crtc, pipe_config);
6893 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006894 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006895
6896 kfree(pipe_config);
6897
6898 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006899}
6900
6901/**
6902 * vlv_force_pll_off - forcibly disable just the PLL
6903 * @dev_priv: i915 private structure
6904 * @pipe: pipe PLL to disable
6905 *
6906 * Disable the PLL for @pipe. To be used in cases where we need
6907 * the PLL enabled even when @pipe is not going to be enabled.
6908 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006909void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006910{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006911 if (IS_CHERRYVIEW(dev_priv))
6912 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006913 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006914 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006915}
6916
Daniel Vetter251ac862015-06-18 10:30:24 +02006917static void i9xx_compute_dpll(struct intel_crtc *crtc,
6918 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006919 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006920{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006921 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006922 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006923 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006924
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006925 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306926
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006927 dpll = DPLL_VGA_MODE_DIS;
6928
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006929 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006930 dpll |= DPLLB_MODE_LVDS;
6931 else
6932 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006933
Jani Nikula73f67aa2016-12-07 22:48:09 +02006934 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6935 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006936 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006937 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006938 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006939
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006940 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6941 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006942 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006943
Ville Syrjälä37a56502016-06-22 21:57:04 +03006944 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006945 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006946
6947 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006948 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006949 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6950 else {
6951 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006952 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006953 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6954 }
6955 switch (clock->p2) {
6956 case 5:
6957 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6958 break;
6959 case 7:
6960 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6961 break;
6962 case 10:
6963 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6964 break;
6965 case 14:
6966 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6967 break;
6968 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006969 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006970 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6971
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006972 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006973 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006974 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006975 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006976 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6977 else
6978 dpll |= PLL_REF_INPUT_DREFCLK;
6979
6980 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006981 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006982
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006983 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006984 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006985 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006986 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006987 }
6988}
6989
Daniel Vetter251ac862015-06-18 10:30:24 +02006990static void i8xx_compute_dpll(struct intel_crtc *crtc,
6991 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006992 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006993{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006994 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006995 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006996 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006997 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006998
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006999 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307000
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007001 dpll = DPLL_VGA_MODE_DIS;
7002
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007003 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007004 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7005 } else {
7006 if (clock->p1 == 2)
7007 dpll |= PLL_P1_DIVIDE_BY_TWO;
7008 else
7009 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7010 if (clock->p2 == 4)
7011 dpll |= PLL_P2_DIVIDE_BY_4;
7012 }
7013
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007014 if (!IS_I830(dev_priv) &&
7015 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007016 dpll |= DPLL_DVO_2X_MODE;
7017
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007018 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007019 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007020 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7021 else
7022 dpll |= PLL_REF_INPUT_DREFCLK;
7023
7024 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007025 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007026}
7027
Daniel Vetter8a654f32013-06-01 17:16:22 +02007028static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007029{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007030 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007031 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007032 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007033 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007034 uint32_t crtc_vtotal, crtc_vblank_end;
7035 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007036
7037 /* We need to be careful not to changed the adjusted mode, for otherwise
7038 * the hw state checker will get angry at the mismatch. */
7039 crtc_vtotal = adjusted_mode->crtc_vtotal;
7040 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007041
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007042 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007043 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007044 crtc_vtotal -= 1;
7045 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007046
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007047 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007048 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7049 else
7050 vsyncshift = adjusted_mode->crtc_hsync_start -
7051 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007052 if (vsyncshift < 0)
7053 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007054 }
7055
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007056 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007057 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007058
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007059 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007060 (adjusted_mode->crtc_hdisplay - 1) |
7061 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007062 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007063 (adjusted_mode->crtc_hblank_start - 1) |
7064 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007065 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007066 (adjusted_mode->crtc_hsync_start - 1) |
7067 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7068
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007069 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007070 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007071 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007072 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007073 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007074 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007075 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007076 (adjusted_mode->crtc_vsync_start - 1) |
7077 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7078
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007079 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7080 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7081 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7082 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007083 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007084 (pipe == PIPE_B || pipe == PIPE_C))
7085 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7086
Jani Nikulabc58be62016-03-18 17:05:39 +02007087}
7088
7089static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7090{
7091 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007092 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007093 enum pipe pipe = intel_crtc->pipe;
7094
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007095 /* pipesrc controls the size that is scaled from, which should
7096 * always be the user's requested size.
7097 */
7098 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007099 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7100 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007101}
7102
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007103static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007104 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007105{
7106 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007107 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007108 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7109 uint32_t tmp;
7110
7111 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007112 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7113 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007114 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007115 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7116 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007117 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007118 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7119 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007120
7121 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007122 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7123 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007124 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007125 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7126 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007127 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007128 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7129 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007130
7131 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007132 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7133 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7134 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007135 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007136}
7137
7138static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7139 struct intel_crtc_state *pipe_config)
7140{
7141 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007142 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007143 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007144
7145 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007146 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7147 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7148
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007149 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7150 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007151}
7152
Daniel Vetterf6a83282014-02-11 15:28:57 -08007153void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007154 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007155{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007156 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7157 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7158 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7159 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007160
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007161 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7162 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7163 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7164 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007165
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007166 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007167 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007168
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007169 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007170
7171 mode->hsync = drm_mode_hsync(mode);
7172 mode->vrefresh = drm_mode_vrefresh(mode);
7173 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007174}
7175
Daniel Vetter84b046f2013-02-19 18:48:54 +01007176static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7177{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007178 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007179 uint32_t pipeconf;
7180
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007181 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007182
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007183 /* we keep both pipes enabled on 830 */
7184 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007185 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007186
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007187 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007188 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007189
Daniel Vetterff9ce462013-04-24 14:57:17 +02007190 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007191 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7192 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007193 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007194 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007195 pipeconf |= PIPECONF_DITHER_EN |
7196 PIPECONF_DITHER_TYPE_SP;
7197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007198 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007199 case 18:
7200 pipeconf |= PIPECONF_6BPC;
7201 break;
7202 case 24:
7203 pipeconf |= PIPECONF_8BPC;
7204 break;
7205 case 30:
7206 pipeconf |= PIPECONF_10BPC;
7207 break;
7208 default:
7209 /* Case prevented by intel_choose_pipe_bpp_dither. */
7210 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007211 }
7212 }
7213
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007214 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007215 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007216 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007217 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7218 else
7219 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7220 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007221 pipeconf |= PIPECONF_PROGRESSIVE;
7222
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007223 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007224 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007225 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007226
Daniel Vetter84b046f2013-02-19 18:48:54 +01007227 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7228 POSTING_READ(PIPECONF(intel_crtc->pipe));
7229}
7230
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007231static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7232 struct intel_crtc_state *crtc_state)
7233{
7234 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007235 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007236 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007237 int refclk = 48000;
7238
7239 memset(&crtc_state->dpll_hw_state, 0,
7240 sizeof(crtc_state->dpll_hw_state));
7241
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007242 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007243 if (intel_panel_use_ssc(dev_priv)) {
7244 refclk = dev_priv->vbt.lvds_ssc_freq;
7245 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7246 }
7247
7248 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007249 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007250 limit = &intel_limits_i8xx_dvo;
7251 } else {
7252 limit = &intel_limits_i8xx_dac;
7253 }
7254
7255 if (!crtc_state->clock_set &&
7256 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7257 refclk, NULL, &crtc_state->dpll)) {
7258 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7259 return -EINVAL;
7260 }
7261
7262 i8xx_compute_dpll(crtc, crtc_state, NULL);
7263
7264 return 0;
7265}
7266
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007267static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7268 struct intel_crtc_state *crtc_state)
7269{
7270 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007271 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007272 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007273 int refclk = 96000;
7274
7275 memset(&crtc_state->dpll_hw_state, 0,
7276 sizeof(crtc_state->dpll_hw_state));
7277
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007278 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007279 if (intel_panel_use_ssc(dev_priv)) {
7280 refclk = dev_priv->vbt.lvds_ssc_freq;
7281 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7282 }
7283
7284 if (intel_is_dual_link_lvds(dev))
7285 limit = &intel_limits_g4x_dual_channel_lvds;
7286 else
7287 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007288 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7289 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007290 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007291 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007292 limit = &intel_limits_g4x_sdvo;
7293 } else {
7294 /* The option is for other outputs */
7295 limit = &intel_limits_i9xx_sdvo;
7296 }
7297
7298 if (!crtc_state->clock_set &&
7299 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7300 refclk, NULL, &crtc_state->dpll)) {
7301 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7302 return -EINVAL;
7303 }
7304
7305 i9xx_compute_dpll(crtc, crtc_state, NULL);
7306
7307 return 0;
7308}
7309
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007310static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7311 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007312{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007313 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007314 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007315 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007316 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007317
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007318 memset(&crtc_state->dpll_hw_state, 0,
7319 sizeof(crtc_state->dpll_hw_state));
7320
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007321 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007322 if (intel_panel_use_ssc(dev_priv)) {
7323 refclk = dev_priv->vbt.lvds_ssc_freq;
7324 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7325 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007326
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007327 limit = &intel_limits_pineview_lvds;
7328 } else {
7329 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007330 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007331
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007332 if (!crtc_state->clock_set &&
7333 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7334 refclk, NULL, &crtc_state->dpll)) {
7335 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7336 return -EINVAL;
7337 }
7338
7339 i9xx_compute_dpll(crtc, crtc_state, NULL);
7340
7341 return 0;
7342}
7343
7344static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7345 struct intel_crtc_state *crtc_state)
7346{
7347 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007348 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007349 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007350 int refclk = 96000;
7351
7352 memset(&crtc_state->dpll_hw_state, 0,
7353 sizeof(crtc_state->dpll_hw_state));
7354
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007355 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007356 if (intel_panel_use_ssc(dev_priv)) {
7357 refclk = dev_priv->vbt.lvds_ssc_freq;
7358 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007359 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007360
7361 limit = &intel_limits_i9xx_lvds;
7362 } else {
7363 limit = &intel_limits_i9xx_sdvo;
7364 }
7365
7366 if (!crtc_state->clock_set &&
7367 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7368 refclk, NULL, &crtc_state->dpll)) {
7369 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7370 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007371 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007372
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007373 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007374
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007375 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007376}
7377
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007378static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7379 struct intel_crtc_state *crtc_state)
7380{
7381 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007382 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007383
7384 memset(&crtc_state->dpll_hw_state, 0,
7385 sizeof(crtc_state->dpll_hw_state));
7386
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007387 if (!crtc_state->clock_set &&
7388 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7389 refclk, NULL, &crtc_state->dpll)) {
7390 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7391 return -EINVAL;
7392 }
7393
7394 chv_compute_dpll(crtc, crtc_state);
7395
7396 return 0;
7397}
7398
7399static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7400 struct intel_crtc_state *crtc_state)
7401{
7402 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007403 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007404
7405 memset(&crtc_state->dpll_hw_state, 0,
7406 sizeof(crtc_state->dpll_hw_state));
7407
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007408 if (!crtc_state->clock_set &&
7409 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7410 refclk, NULL, &crtc_state->dpll)) {
7411 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7412 return -EINVAL;
7413 }
7414
7415 vlv_compute_dpll(crtc, crtc_state);
7416
7417 return 0;
7418}
7419
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007420static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007421 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007422{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007423 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007424 uint32_t tmp;
7425
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007426 if (INTEL_GEN(dev_priv) <= 3 &&
7427 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007428 return;
7429
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007430 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007431 if (!(tmp & PFIT_ENABLE))
7432 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007433
Daniel Vetter06922822013-07-11 13:35:40 +02007434 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007435 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007436 if (crtc->pipe != PIPE_B)
7437 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007438 } else {
7439 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7440 return;
7441 }
7442
Daniel Vetter06922822013-07-11 13:35:40 +02007443 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007444 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007445}
7446
Jesse Barnesacbec812013-09-20 11:29:32 -07007447static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007448 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007449{
7450 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007451 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007452 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007453 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007454 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007455 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007456
Ville Syrjäläb5219732016-03-15 16:40:01 +02007457 /* In case of DSI, DPLL will not be used */
7458 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307459 return;
7460
Ville Syrjäläa5805162015-05-26 20:42:30 +03007461 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007462 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007463 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007464
7465 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7466 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7467 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7468 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7469 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7470
Imre Deakdccbea32015-06-22 23:35:51 +03007471 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007472}
7473
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007474static void
7475i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7476 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007477{
7478 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007479 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007480 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7481 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7482 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007483 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007484 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007485 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007486 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007487 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007488
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007489 if (!plane->get_hw_state(plane))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007490 return;
7491
Damien Lespiaud9806c92015-01-21 14:07:19 +00007492 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007493 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007494 DRM_DEBUG_KMS("failed to alloc fb\n");
7495 return;
7496 }
7497
Damien Lespiau1b842c82015-01-21 13:50:54 +00007498 fb = &intel_fb->base;
7499
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007500 fb->dev = dev;
7501
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007502 val = I915_READ(DSPCNTR(i9xx_plane));
7503
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007504 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007505 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007506 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007507 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007508 }
7509 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007510
7511 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007512 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007513 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007514
Ville Syrjälä81894b22017-11-17 21:19:13 +02007515 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7516 offset = I915_READ(DSPOFFSET(i9xx_plane));
7517 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7518 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007519 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007520 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007521 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007522 offset = I915_READ(DSPLINOFF(i9xx_plane));
7523 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007524 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007525 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007526 }
7527 plane_config->base = base;
7528
7529 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007530 fb->width = ((val >> 16) & 0xfff) + 1;
7531 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007532
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007533 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007534 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007535
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007536 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007537
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007538 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007539
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007540 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7541 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007542 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007543 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007544
Damien Lespiau2d140302015-02-05 17:22:18 +00007545 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007546}
7547
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007548static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007549 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007550{
7551 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007552 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007553 int pipe = pipe_config->cpu_transcoder;
7554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007555 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007556 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007557 int refclk = 100000;
7558
Ville Syrjäläb5219732016-03-15 16:40:01 +02007559 /* In case of DSI, DPLL will not be used */
7560 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7561 return;
7562
Ville Syrjäläa5805162015-05-26 20:42:30 +03007563 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007564 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7565 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7566 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7567 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007568 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007569 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007570
7571 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007572 clock.m2 = (pll_dw0 & 0xff) << 22;
7573 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7574 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007575 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7576 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7577 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7578
Imre Deakdccbea32015-06-22 23:35:51 +03007579 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007580}
7581
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007582static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007583 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007584{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007585 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007586 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007587 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007588 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007589
Imre Deak17290502016-02-12 18:55:11 +02007590 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7591 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007592 return false;
7593
Daniel Vettere143a212013-07-04 12:01:15 +02007594 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007595 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007596
Imre Deak17290502016-02-12 18:55:11 +02007597 ret = false;
7598
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007599 tmp = I915_READ(PIPECONF(crtc->pipe));
7600 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007601 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007602
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007603 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7604 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007605 switch (tmp & PIPECONF_BPC_MASK) {
7606 case PIPECONF_6BPC:
7607 pipe_config->pipe_bpp = 18;
7608 break;
7609 case PIPECONF_8BPC:
7610 pipe_config->pipe_bpp = 24;
7611 break;
7612 case PIPECONF_10BPC:
7613 pipe_config->pipe_bpp = 30;
7614 break;
7615 default:
7616 break;
7617 }
7618 }
7619
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007620 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007621 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007622 pipe_config->limited_color_range = true;
7623
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007624 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007625 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7626
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007627 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007628 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007629
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007630 i9xx_get_pfit_config(crtc, pipe_config);
7631
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007632 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007633 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007634 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007635 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7636 else
7637 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007638 pipe_config->pixel_multiplier =
7639 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7640 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007641 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007642 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007643 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007644 tmp = I915_READ(DPLL(crtc->pipe));
7645 pipe_config->pixel_multiplier =
7646 ((tmp & SDVO_MULTIPLIER_MASK)
7647 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7648 } else {
7649 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7650 * port and will be fixed up in the encoder->get_config
7651 * function. */
7652 pipe_config->pixel_multiplier = 1;
7653 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007654 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007655 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007656 /*
7657 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7658 * on 830. Filter it out here so that we don't
7659 * report errors due to that.
7660 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007661 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007662 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7663
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007664 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7665 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007666 } else {
7667 /* Mask out read-only status bits. */
7668 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7669 DPLL_PORTC_READY_MASK |
7670 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007671 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007672
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007673 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007674 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007675 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007676 vlv_crtc_clock_get(crtc, pipe_config);
7677 else
7678 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007679
Ville Syrjälä0f646142015-08-26 19:39:18 +03007680 /*
7681 * Normally the dotclock is filled in by the encoder .get_config()
7682 * but in case the pipe is enabled w/o any ports we need a sane
7683 * default.
7684 */
7685 pipe_config->base.adjusted_mode.crtc_clock =
7686 pipe_config->port_clock / pipe_config->pixel_multiplier;
7687
Imre Deak17290502016-02-12 18:55:11 +02007688 ret = true;
7689
7690out:
7691 intel_display_power_put(dev_priv, power_domain);
7692
7693 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007694}
7695
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007696static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007697{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007698 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007699 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007700 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007701 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007702 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007703 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007704 bool has_ck505 = false;
7705 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007706 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007707
7708 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007709 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007710 switch (encoder->type) {
7711 case INTEL_OUTPUT_LVDS:
7712 has_panel = true;
7713 has_lvds = true;
7714 break;
7715 case INTEL_OUTPUT_EDP:
7716 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007717 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007718 has_cpu_edp = true;
7719 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007720 default:
7721 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007722 }
7723 }
7724
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007725 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007726 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007727 can_ssc = has_ck505;
7728 } else {
7729 has_ck505 = false;
7730 can_ssc = true;
7731 }
7732
Lyude1c1a24d2016-06-14 11:04:09 -04007733 /* Check if any DPLLs are using the SSC source */
7734 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7735 u32 temp = I915_READ(PCH_DPLL(i));
7736
7737 if (!(temp & DPLL_VCO_ENABLE))
7738 continue;
7739
7740 if ((temp & PLL_REF_INPUT_MASK) ==
7741 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7742 using_ssc_source = true;
7743 break;
7744 }
7745 }
7746
7747 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7748 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007749
7750 /* Ironlake: try to setup display ref clock before DPLL
7751 * enabling. This is only under driver's control after
7752 * PCH B stepping, previous chipset stepping should be
7753 * ignoring this setting.
7754 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007755 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007756
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007757 /* As we must carefully and slowly disable/enable each source in turn,
7758 * compute the final state we want first and check if we need to
7759 * make any changes at all.
7760 */
7761 final = val;
7762 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007763 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007764 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007765 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007766 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7767
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007768 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007769 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007770 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007771
Keith Packard199e5d72011-09-22 12:01:57 -07007772 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007773 final |= DREF_SSC_SOURCE_ENABLE;
7774
7775 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7776 final |= DREF_SSC1_ENABLE;
7777
7778 if (has_cpu_edp) {
7779 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7780 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7781 else
7782 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7783 } else
7784 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007785 } else if (using_ssc_source) {
7786 final |= DREF_SSC_SOURCE_ENABLE;
7787 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007788 }
7789
7790 if (final == val)
7791 return;
7792
7793 /* Always enable nonspread source */
7794 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7795
7796 if (has_ck505)
7797 val |= DREF_NONSPREAD_CK505_ENABLE;
7798 else
7799 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7800
7801 if (has_panel) {
7802 val &= ~DREF_SSC_SOURCE_MASK;
7803 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007804
Keith Packard199e5d72011-09-22 12:01:57 -07007805 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007806 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007807 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007808 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007809 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007810 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007811
7812 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007813 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007814 POSTING_READ(PCH_DREF_CONTROL);
7815 udelay(200);
7816
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007817 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007818
7819 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007820 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007821 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007822 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007823 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007824 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007825 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007826 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007827 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007828
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007829 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007830 POSTING_READ(PCH_DREF_CONTROL);
7831 udelay(200);
7832 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007833 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007834
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007835 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007836
7837 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007838 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007839
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007840 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007841 POSTING_READ(PCH_DREF_CONTROL);
7842 udelay(200);
7843
Lyude1c1a24d2016-06-14 11:04:09 -04007844 if (!using_ssc_source) {
7845 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007846
Lyude1c1a24d2016-06-14 11:04:09 -04007847 /* Turn off the SSC source */
7848 val &= ~DREF_SSC_SOURCE_MASK;
7849 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007850
Lyude1c1a24d2016-06-14 11:04:09 -04007851 /* Turn off SSC1 */
7852 val &= ~DREF_SSC1_ENABLE;
7853
7854 I915_WRITE(PCH_DREF_CONTROL, val);
7855 POSTING_READ(PCH_DREF_CONTROL);
7856 udelay(200);
7857 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007858 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007859
7860 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007861}
7862
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007863static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007864{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007865 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007866
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007867 tmp = I915_READ(SOUTH_CHICKEN2);
7868 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7869 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007870
Imre Deakcf3598c2016-06-28 13:37:31 +03007871 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7872 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007873 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007874
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007875 tmp = I915_READ(SOUTH_CHICKEN2);
7876 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7877 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007878
Imre Deakcf3598c2016-06-28 13:37:31 +03007879 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7880 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007881 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007882}
7883
7884/* WaMPhyProgramming:hsw */
7885static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7886{
7887 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007888
7889 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7890 tmp &= ~(0xFF << 24);
7891 tmp |= (0x12 << 24);
7892 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7893
Paulo Zanonidde86e22012-12-01 12:04:25 -02007894 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7895 tmp |= (1 << 11);
7896 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7897
7898 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7899 tmp |= (1 << 11);
7900 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7901
Paulo Zanonidde86e22012-12-01 12:04:25 -02007902 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7903 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7904 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7905
7906 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7907 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7908 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7909
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007910 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7911 tmp &= ~(7 << 13);
7912 tmp |= (5 << 13);
7913 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007914
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007915 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7916 tmp &= ~(7 << 13);
7917 tmp |= (5 << 13);
7918 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007919
7920 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7921 tmp &= ~0xFF;
7922 tmp |= 0x1C;
7923 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7924
7925 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7926 tmp &= ~0xFF;
7927 tmp |= 0x1C;
7928 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7929
7930 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7931 tmp &= ~(0xFF << 16);
7932 tmp |= (0x1C << 16);
7933 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7934
7935 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7936 tmp &= ~(0xFF << 16);
7937 tmp |= (0x1C << 16);
7938 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7939
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007940 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7941 tmp |= (1 << 27);
7942 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007943
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007944 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7945 tmp |= (1 << 27);
7946 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007947
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007948 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7949 tmp &= ~(0xF << 28);
7950 tmp |= (4 << 28);
7951 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007952
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007953 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7954 tmp &= ~(0xF << 28);
7955 tmp |= (4 << 28);
7956 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007957}
7958
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007959/* Implements 3 different sequences from BSpec chapter "Display iCLK
7960 * Programming" based on the parameters passed:
7961 * - Sequence to enable CLKOUT_DP
7962 * - Sequence to enable CLKOUT_DP without spread
7963 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7964 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007965static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7966 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007967{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007968 uint32_t reg, tmp;
7969
7970 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7971 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007972 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7973 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007974 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007975
Ville Syrjäläa5805162015-05-26 20:42:30 +03007976 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007977
7978 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7979 tmp &= ~SBI_SSCCTL_DISABLE;
7980 tmp |= SBI_SSCCTL_PATHALT;
7981 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7982
7983 udelay(24);
7984
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007985 if (with_spread) {
7986 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7987 tmp &= ~SBI_SSCCTL_PATHALT;
7988 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007989
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007990 if (with_fdi) {
7991 lpt_reset_fdi_mphy(dev_priv);
7992 lpt_program_fdi_mphy(dev_priv);
7993 }
7994 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007995
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007996 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007997 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7998 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7999 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008000
Ville Syrjäläa5805162015-05-26 20:42:30 +03008001 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008002}
8003
Paulo Zanoni47701c32013-07-23 11:19:25 -03008004/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008005static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008006{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008007 uint32_t reg, tmp;
8008
Ville Syrjäläa5805162015-05-26 20:42:30 +03008009 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008010
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008011 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008012 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8013 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8014 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8015
8016 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8017 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8018 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8019 tmp |= SBI_SSCCTL_PATHALT;
8020 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8021 udelay(32);
8022 }
8023 tmp |= SBI_SSCCTL_DISABLE;
8024 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8025 }
8026
Ville Syrjäläa5805162015-05-26 20:42:30 +03008027 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008028}
8029
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008030#define BEND_IDX(steps) ((50 + (steps)) / 5)
8031
8032static const uint16_t sscdivintphase[] = {
8033 [BEND_IDX( 50)] = 0x3B23,
8034 [BEND_IDX( 45)] = 0x3B23,
8035 [BEND_IDX( 40)] = 0x3C23,
8036 [BEND_IDX( 35)] = 0x3C23,
8037 [BEND_IDX( 30)] = 0x3D23,
8038 [BEND_IDX( 25)] = 0x3D23,
8039 [BEND_IDX( 20)] = 0x3E23,
8040 [BEND_IDX( 15)] = 0x3E23,
8041 [BEND_IDX( 10)] = 0x3F23,
8042 [BEND_IDX( 5)] = 0x3F23,
8043 [BEND_IDX( 0)] = 0x0025,
8044 [BEND_IDX( -5)] = 0x0025,
8045 [BEND_IDX(-10)] = 0x0125,
8046 [BEND_IDX(-15)] = 0x0125,
8047 [BEND_IDX(-20)] = 0x0225,
8048 [BEND_IDX(-25)] = 0x0225,
8049 [BEND_IDX(-30)] = 0x0325,
8050 [BEND_IDX(-35)] = 0x0325,
8051 [BEND_IDX(-40)] = 0x0425,
8052 [BEND_IDX(-45)] = 0x0425,
8053 [BEND_IDX(-50)] = 0x0525,
8054};
8055
8056/*
8057 * Bend CLKOUT_DP
8058 * steps -50 to 50 inclusive, in steps of 5
8059 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8060 * change in clock period = -(steps / 10) * 5.787 ps
8061 */
8062static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8063{
8064 uint32_t tmp;
8065 int idx = BEND_IDX(steps);
8066
8067 if (WARN_ON(steps % 5 != 0))
8068 return;
8069
8070 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8071 return;
8072
8073 mutex_lock(&dev_priv->sb_lock);
8074
8075 if (steps % 10 != 0)
8076 tmp = 0xAAAAAAAB;
8077 else
8078 tmp = 0x00000000;
8079 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8080
8081 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8082 tmp &= 0xffff0000;
8083 tmp |= sscdivintphase[idx];
8084 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8085
8086 mutex_unlock(&dev_priv->sb_lock);
8087}
8088
8089#undef BEND_IDX
8090
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008091static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008092{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008093 struct intel_encoder *encoder;
8094 bool has_vga = false;
8095
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008096 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008097 switch (encoder->type) {
8098 case INTEL_OUTPUT_ANALOG:
8099 has_vga = true;
8100 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008101 default:
8102 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008103 }
8104 }
8105
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008106 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008107 lpt_bend_clkout_dp(dev_priv, 0);
8108 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008109 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008110 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008111 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008112}
8113
Paulo Zanonidde86e22012-12-01 12:04:25 -02008114/*
8115 * Initialize reference clocks when the driver loads
8116 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008117void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008118{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008119 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008120 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008121 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008122 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008123}
8124
Daniel Vetter6ff93602013-04-19 11:24:36 +02008125static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008126{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008127 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8129 int pipe = intel_crtc->pipe;
8130 uint32_t val;
8131
Daniel Vetter78114072013-06-13 00:54:57 +02008132 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008133
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008134 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008135 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008136 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008137 break;
8138 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008139 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008140 break;
8141 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008142 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008143 break;
8144 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008145 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008146 break;
8147 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008148 /* Case prevented by intel_choose_pipe_bpp_dither. */
8149 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008150 }
8151
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008152 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008153 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8154
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008155 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008156 val |= PIPECONF_INTERLACED_ILK;
8157 else
8158 val |= PIPECONF_PROGRESSIVE;
8159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008160 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008161 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008162
Paulo Zanonic8203562012-09-12 10:06:29 -03008163 I915_WRITE(PIPECONF(pipe), val);
8164 POSTING_READ(PIPECONF(pipe));
8165}
8166
Daniel Vetter6ff93602013-04-19 11:24:36 +02008167static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008168{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008169 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008171 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008172 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008173
Jani Nikula391bf042016-03-18 17:05:40 +02008174 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008175 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8176
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008177 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008178 val |= PIPECONF_INTERLACED_ILK;
8179 else
8180 val |= PIPECONF_PROGRESSIVE;
8181
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008182 I915_WRITE(PIPECONF(cpu_transcoder), val);
8183 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008184}
8185
Jani Nikula391bf042016-03-18 17:05:40 +02008186static void haswell_set_pipemisc(struct drm_crtc *crtc)
8187{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008188 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308190 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008191
8192 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8193 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008195 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008196 case 18:
8197 val |= PIPEMISC_DITHER_6_BPC;
8198 break;
8199 case 24:
8200 val |= PIPEMISC_DITHER_8_BPC;
8201 break;
8202 case 30:
8203 val |= PIPEMISC_DITHER_10_BPC;
8204 break;
8205 case 36:
8206 val |= PIPEMISC_DITHER_12_BPC;
8207 break;
8208 default:
8209 /* Case prevented by pipe_config_set_bpp. */
8210 BUG();
8211 }
8212
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008213 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008214 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8215
Shashank Sharmab22ca992017-07-24 19:19:32 +05308216 if (config->ycbcr420) {
8217 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8218 PIPEMISC_YUV420_ENABLE |
8219 PIPEMISC_YUV420_MODE_FULL_BLEND;
8220 }
8221
Jani Nikula391bf042016-03-18 17:05:40 +02008222 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008223 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008224}
8225
Paulo Zanonid4b19312012-11-29 11:29:32 -02008226int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8227{
8228 /*
8229 * Account for spread spectrum to avoid
8230 * oversubscribing the link. Max center spread
8231 * is 2.5%; use 5% for safety's sake.
8232 */
8233 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008234 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008235}
8236
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008237static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008238{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008239 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008240}
8241
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008242static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8243 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008244 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008245{
8246 struct drm_crtc *crtc = &intel_crtc->base;
8247 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008248 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008249 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008250 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008251
Chris Wilsonc1858122010-12-03 21:35:48 +00008252 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008253 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008254 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008255 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008256 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008257 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008258 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008259 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008260 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008261
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008262 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008263
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008264 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8265 fp |= FP_CB_TUNE;
8266
8267 if (reduced_clock) {
8268 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8269
8270 if (reduced_clock->m < factor * reduced_clock->n)
8271 fp2 |= FP_CB_TUNE;
8272 } else {
8273 fp2 = fp;
8274 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008275
Chris Wilson5eddb702010-09-11 13:48:45 +01008276 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008277
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008278 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008279 dpll |= DPLLB_MODE_LVDS;
8280 else
8281 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008282
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008283 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008284 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008285
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008286 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8287 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008288 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008289
Ville Syrjälä37a56502016-06-22 21:57:04 +03008290 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008291 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008292
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008293 /*
8294 * The high speed IO clock is only really required for
8295 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8296 * possible to share the DPLL between CRT and HDMI. Enabling
8297 * the clock needlessly does no real harm, except use up a
8298 * bit of power potentially.
8299 *
8300 * We'll limit this to IVB with 3 pipes, since it has only two
8301 * DPLLs and so DPLL sharing is the only way to get three pipes
8302 * driving PCH ports at the same time. On SNB we could do this,
8303 * and potentially avoid enabling the second DPLL, but it's not
8304 * clear if it''s a win or loss power wise. No point in doing
8305 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8306 */
8307 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8308 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8309 dpll |= DPLL_SDVO_HIGH_SPEED;
8310
Eric Anholta07d6782011-03-30 13:01:08 -07008311 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008312 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008313 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008314 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008315
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008316 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008317 case 5:
8318 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8319 break;
8320 case 7:
8321 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8322 break;
8323 case 10:
8324 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8325 break;
8326 case 14:
8327 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8328 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008329 }
8330
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008331 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8332 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008333 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008334 else
8335 dpll |= PLL_REF_INPUT_DREFCLK;
8336
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008337 dpll |= DPLL_VCO_ENABLE;
8338
8339 crtc_state->dpll_hw_state.dpll = dpll;
8340 crtc_state->dpll_hw_state.fp0 = fp;
8341 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008342}
8343
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008344static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8345 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008346{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008347 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008348 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008349 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008350 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008351
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008352 memset(&crtc_state->dpll_hw_state, 0,
8353 sizeof(crtc_state->dpll_hw_state));
8354
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008355 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8356 if (!crtc_state->has_pch_encoder)
8357 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008358
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008359 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008360 if (intel_panel_use_ssc(dev_priv)) {
8361 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8362 dev_priv->vbt.lvds_ssc_freq);
8363 refclk = dev_priv->vbt.lvds_ssc_freq;
8364 }
8365
8366 if (intel_is_dual_link_lvds(dev)) {
8367 if (refclk == 100000)
8368 limit = &intel_limits_ironlake_dual_lvds_100m;
8369 else
8370 limit = &intel_limits_ironlake_dual_lvds;
8371 } else {
8372 if (refclk == 100000)
8373 limit = &intel_limits_ironlake_single_lvds_100m;
8374 else
8375 limit = &intel_limits_ironlake_single_lvds;
8376 }
8377 } else {
8378 limit = &intel_limits_ironlake_dac;
8379 }
8380
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008381 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008382 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8383 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008384 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8385 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008386 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008387
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008388 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008389
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008390 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008391 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8392 pipe_name(crtc->pipe));
8393 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008394 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008395
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008396 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008397}
8398
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008399static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8400 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008401{
8402 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008403 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008404 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008405
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008406 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8407 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8408 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8409 & ~TU_SIZE_MASK;
8410 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8411 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8412 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8413}
8414
8415static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8416 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008417 struct intel_link_m_n *m_n,
8418 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008419{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008420 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008421 enum pipe pipe = crtc->pipe;
8422
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008423 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008424 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8425 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8426 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8427 & ~TU_SIZE_MASK;
8428 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8429 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8430 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008431 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8432 * gen < 8) and if DRRS is supported (to make sure the
8433 * registers are not unnecessarily read).
8434 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008435 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008436 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008437 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8438 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8439 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8440 & ~TU_SIZE_MASK;
8441 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8442 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8443 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8444 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008445 } else {
8446 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8447 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8448 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8449 & ~TU_SIZE_MASK;
8450 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8451 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8452 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8453 }
8454}
8455
8456void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008457 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008458{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008459 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008460 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8461 else
8462 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008463 &pipe_config->dp_m_n,
8464 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008465}
8466
Daniel Vetter72419202013-04-04 13:28:53 +02008467static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008468 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008469{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008470 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008471 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008472}
8473
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008474static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008475 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008476{
8477 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008478 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008479 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8480 uint32_t ps_ctrl = 0;
8481 int id = -1;
8482 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008483
Chandra Kondurua1b22782015-04-07 15:28:45 -07008484 /* find scaler attached to this pipe */
8485 for (i = 0; i < crtc->num_scalers; i++) {
8486 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8487 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8488 id = i;
8489 pipe_config->pch_pfit.enabled = true;
8490 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8491 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8492 break;
8493 }
8494 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008495
Chandra Kondurua1b22782015-04-07 15:28:45 -07008496 scaler_state->scaler_id = id;
8497 if (id >= 0) {
8498 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8499 } else {
8500 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008501 }
8502}
8503
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008504static void
8505skylake_get_initial_plane_config(struct intel_crtc *crtc,
8506 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008507{
8508 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008509 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008510 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8511 enum plane_id plane_id = plane->id;
8512 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008513 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008514 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008515 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008516 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008517 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008518
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008519 if (!plane->get_hw_state(plane))
8520 return;
8521
Damien Lespiaud9806c92015-01-21 14:07:19 +00008522 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008523 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008524 DRM_DEBUG_KMS("failed to alloc fb\n");
8525 return;
8526 }
8527
Damien Lespiau1b842c82015-01-21 13:50:54 +00008528 fb = &intel_fb->base;
8529
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008530 fb->dev = dev;
8531
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008532 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008533
James Ausmusb5972772018-01-30 11:49:16 -02008534 if (INTEL_GEN(dev_priv) >= 11)
8535 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8536 else
8537 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008538
8539 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008540 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008541 alpha &= PLANE_COLOR_ALPHA_MASK;
8542 } else {
8543 alpha = val & PLANE_CTL_ALPHA_MASK;
8544 }
8545
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008546 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008547 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008548 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008549
Damien Lespiau40f46282015-02-27 11:15:21 +00008550 tiling = val & PLANE_CTL_TILED_MASK;
8551 switch (tiling) {
8552 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008553 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008554 break;
8555 case PLANE_CTL_TILED_X:
8556 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008557 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008558 break;
8559 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008560 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8561 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8562 else
8563 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008564 break;
8565 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008566 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8567 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8568 else
8569 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008570 break;
8571 default:
8572 MISSING_CASE(tiling);
8573 goto error;
8574 }
8575
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008576 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008577 plane_config->base = base;
8578
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008579 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008580
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008581 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008582 fb->height = ((val >> 16) & 0xfff) + 1;
8583 fb->width = ((val >> 0) & 0x1fff) + 1;
8584
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008585 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008586 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008587 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8588
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008589 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008590
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008591 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008592
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008593 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8594 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008595 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008596 plane_config->size);
8597
Damien Lespiau2d140302015-02-05 17:22:18 +00008598 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008599 return;
8600
8601error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008602 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008603}
8604
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008605static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008606 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008607{
8608 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008609 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008610 uint32_t tmp;
8611
8612 tmp = I915_READ(PF_CTL(crtc->pipe));
8613
8614 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008615 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008616 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8617 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008618
8619 /* We currently do not free assignements of panel fitters on
8620 * ivb/hsw (since we don't use the higher upscaling modes which
8621 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008622 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008623 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8624 PF_PIPE_SEL_IVB(crtc->pipe));
8625 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008626 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008627}
8628
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008629static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008630 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008631{
8632 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008633 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008634 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008635 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008636 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008637
Imre Deak17290502016-02-12 18:55:11 +02008638 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8639 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008640 return false;
8641
Daniel Vettere143a212013-07-04 12:01:15 +02008642 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008643 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008644
Imre Deak17290502016-02-12 18:55:11 +02008645 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008646 tmp = I915_READ(PIPECONF(crtc->pipe));
8647 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008648 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008649
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008650 switch (tmp & PIPECONF_BPC_MASK) {
8651 case PIPECONF_6BPC:
8652 pipe_config->pipe_bpp = 18;
8653 break;
8654 case PIPECONF_8BPC:
8655 pipe_config->pipe_bpp = 24;
8656 break;
8657 case PIPECONF_10BPC:
8658 pipe_config->pipe_bpp = 30;
8659 break;
8660 case PIPECONF_12BPC:
8661 pipe_config->pipe_bpp = 36;
8662 break;
8663 default:
8664 break;
8665 }
8666
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008667 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8668 pipe_config->limited_color_range = true;
8669
Daniel Vetterab9412b2013-05-03 11:49:46 +02008670 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008671 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008672 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008673
Daniel Vetter88adfff2013-03-28 10:42:01 +01008674 pipe_config->has_pch_encoder = true;
8675
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008676 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8677 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8678 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008679
8680 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008681
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008682 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008683 /*
8684 * The pipe->pch transcoder and pch transcoder->pll
8685 * mapping is fixed.
8686 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008687 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008688 } else {
8689 tmp = I915_READ(PCH_DPLL_SEL);
8690 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008691 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008692 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008693 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008694 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008695
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008696 pipe_config->shared_dpll =
8697 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8698 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008699
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008700 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8701 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008702
8703 tmp = pipe_config->dpll_hw_state.dpll;
8704 pipe_config->pixel_multiplier =
8705 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8706 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008707
8708 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008709 } else {
8710 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008711 }
8712
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008713 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008714 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008715
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008716 ironlake_get_pfit_config(crtc, pipe_config);
8717
Imre Deak17290502016-02-12 18:55:11 +02008718 ret = true;
8719
8720out:
8721 intel_display_power_put(dev_priv, power_domain);
8722
8723 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008724}
8725
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008726static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8727{
Chris Wilson91c8a322016-07-05 10:40:23 +01008728 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008729 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008730
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008731 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008732 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008733 pipe_name(crtc->pipe));
8734
Imre Deak9c3a16c2017-08-14 18:15:30 +03008735 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8736 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008737 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008738 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8739 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008740 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008741 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008742 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008743 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008744 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008745 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008746 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008747 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008748 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008749 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008750 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008751
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008752 /*
8753 * In theory we can still leave IRQs enabled, as long as only the HPD
8754 * interrupts remain enabled. We used to check for that, but since it's
8755 * gen-specific and since we only disable LCPLL after we fully disable
8756 * the interrupts, the check below should be enough.
8757 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008758 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008759}
8760
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008761static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8762{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008763 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008764 return I915_READ(D_COMP_HSW);
8765 else
8766 return I915_READ(D_COMP_BDW);
8767}
8768
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008769static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8770{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008771 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008772 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008773 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8774 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008775 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008776 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008777 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008778 I915_WRITE(D_COMP_BDW, val);
8779 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008780 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008781}
8782
8783/*
8784 * This function implements pieces of two sequences from BSpec:
8785 * - Sequence for display software to disable LCPLL
8786 * - Sequence for display software to allow package C8+
8787 * The steps implemented here are just the steps that actually touch the LCPLL
8788 * register. Callers should take care of disabling all the display engine
8789 * functions, doing the mode unset, fixing interrupts, etc.
8790 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008791static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8792 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008793{
8794 uint32_t val;
8795
8796 assert_can_disable_lcpll(dev_priv);
8797
8798 val = I915_READ(LCPLL_CTL);
8799
8800 if (switch_to_fclk) {
8801 val |= LCPLL_CD_SOURCE_FCLK;
8802 I915_WRITE(LCPLL_CTL, val);
8803
Imre Deakf53dd632016-06-28 13:37:32 +03008804 if (wait_for_us(I915_READ(LCPLL_CTL) &
8805 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008806 DRM_ERROR("Switching to FCLK failed\n");
8807
8808 val = I915_READ(LCPLL_CTL);
8809 }
8810
8811 val |= LCPLL_PLL_DISABLE;
8812 I915_WRITE(LCPLL_CTL, val);
8813 POSTING_READ(LCPLL_CTL);
8814
Chris Wilson24d84412016-06-30 15:33:07 +01008815 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008816 DRM_ERROR("LCPLL still locked\n");
8817
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008818 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008819 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008820 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008821 ndelay(100);
8822
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008823 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8824 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008825 DRM_ERROR("D_COMP RCOMP still in progress\n");
8826
8827 if (allow_power_down) {
8828 val = I915_READ(LCPLL_CTL);
8829 val |= LCPLL_POWER_DOWN_ALLOW;
8830 I915_WRITE(LCPLL_CTL, val);
8831 POSTING_READ(LCPLL_CTL);
8832 }
8833}
8834
8835/*
8836 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8837 * source.
8838 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008839static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008840{
8841 uint32_t val;
8842
8843 val = I915_READ(LCPLL_CTL);
8844
8845 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8846 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8847 return;
8848
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008849 /*
8850 * Make sure we're not on PC8 state before disabling PC8, otherwise
8851 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008852 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008853 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008854
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008855 if (val & LCPLL_POWER_DOWN_ALLOW) {
8856 val &= ~LCPLL_POWER_DOWN_ALLOW;
8857 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008858 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008859 }
8860
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008861 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008862 val |= D_COMP_COMP_FORCE;
8863 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008864 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008865
8866 val = I915_READ(LCPLL_CTL);
8867 val &= ~LCPLL_PLL_DISABLE;
8868 I915_WRITE(LCPLL_CTL, val);
8869
Chris Wilson93220c02016-06-30 15:33:08 +01008870 if (intel_wait_for_register(dev_priv,
8871 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8872 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008873 DRM_ERROR("LCPLL not locked yet\n");
8874
8875 if (val & LCPLL_CD_SOURCE_FCLK) {
8876 val = I915_READ(LCPLL_CTL);
8877 val &= ~LCPLL_CD_SOURCE_FCLK;
8878 I915_WRITE(LCPLL_CTL, val);
8879
Imre Deakf53dd632016-06-28 13:37:32 +03008880 if (wait_for_us((I915_READ(LCPLL_CTL) &
8881 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008882 DRM_ERROR("Switching back to LCPLL failed\n");
8883 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008884
Mika Kuoppala59bad942015-01-16 11:34:40 +02008885 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008886
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008887 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008888 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008889}
8890
Paulo Zanoni765dab672014-03-07 20:08:18 -03008891/*
8892 * Package states C8 and deeper are really deep PC states that can only be
8893 * reached when all the devices on the system allow it, so even if the graphics
8894 * device allows PC8+, it doesn't mean the system will actually get to these
8895 * states. Our driver only allows PC8+ when going into runtime PM.
8896 *
8897 * The requirements for PC8+ are that all the outputs are disabled, the power
8898 * well is disabled and most interrupts are disabled, and these are also
8899 * requirements for runtime PM. When these conditions are met, we manually do
8900 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8901 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8902 * hang the machine.
8903 *
8904 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8905 * the state of some registers, so when we come back from PC8+ we need to
8906 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8907 * need to take care of the registers kept by RC6. Notice that this happens even
8908 * if we don't put the device in PCI D3 state (which is what currently happens
8909 * because of the runtime PM support).
8910 *
8911 * For more, read "Display Sequences for Package C8" on the hardware
8912 * documentation.
8913 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008914void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008915{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008916 uint32_t val;
8917
Paulo Zanonic67a4702013-08-19 13:18:09 -03008918 DRM_DEBUG_KMS("Enabling package C8+\n");
8919
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008920 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008921 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8922 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8923 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8924 }
8925
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008926 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008927 hsw_disable_lcpll(dev_priv, true, true);
8928}
8929
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008930void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008931{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008932 uint32_t val;
8933
Paulo Zanonic67a4702013-08-19 13:18:09 -03008934 DRM_DEBUG_KMS("Disabling package C8+\n");
8935
8936 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008937 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008938
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008939 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008940 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8941 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8942 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8943 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008944}
8945
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8947 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008948{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008949 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008950 struct intel_encoder *encoder =
8951 intel_ddi_get_crtc_new_encoder(crtc_state);
8952
8953 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8954 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8955 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008956 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008957 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008958 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008959
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008960 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008961}
8962
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008963static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8964 enum port port,
8965 struct intel_crtc_state *pipe_config)
8966{
8967 enum intel_dpll_id id;
8968 u32 temp;
8969
8970 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03008971 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008972
8973 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8974 return;
8975
8976 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8977}
8978
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308979static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8980 enum port port,
8981 struct intel_crtc_state *pipe_config)
8982{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008983 enum intel_dpll_id id;
8984
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308985 switch (port) {
8986 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008987 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308988 break;
8989 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008990 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308991 break;
8992 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008993 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308994 break;
8995 default:
8996 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008997 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308998 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008999
9000 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309001}
9002
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009003static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9004 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009005 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009006{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009007 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009008 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009009
9010 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009011 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009012
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009013 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009014 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009015
9016 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009017}
9018
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009019static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9020 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009021 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009022{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009023 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009024 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009025
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009026 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009027 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009028 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009029 break;
9030 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009031 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009032 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009033 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009034 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009035 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009036 case PORT_CLK_SEL_LCPLL_810:
9037 id = DPLL_ID_LCPLL_810;
9038 break;
9039 case PORT_CLK_SEL_LCPLL_1350:
9040 id = DPLL_ID_LCPLL_1350;
9041 break;
9042 case PORT_CLK_SEL_LCPLL_2700:
9043 id = DPLL_ID_LCPLL_2700;
9044 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009045 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009046 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009047 /* fall through */
9048 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009049 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009050 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009051
9052 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009053}
9054
Jani Nikulacf304292016-03-18 17:05:41 +02009055static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9056 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009057 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009058{
9059 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009060 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009061 enum intel_display_power_domain power_domain;
9062 u32 tmp;
9063
Imre Deakd9a7bc62016-05-12 16:18:50 +03009064 /*
9065 * The pipe->transcoder mapping is fixed with the exception of the eDP
9066 * transcoder handled below.
9067 */
Jani Nikulacf304292016-03-18 17:05:41 +02009068 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9069
9070 /*
9071 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9072 * consistency and less surprising code; it's in always on power).
9073 */
9074 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9075 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9076 enum pipe trans_edp_pipe;
9077 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9078 default:
9079 WARN(1, "unknown pipe linked to edp transcoder\n");
9080 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9081 case TRANS_DDI_EDP_INPUT_A_ON:
9082 trans_edp_pipe = PIPE_A;
9083 break;
9084 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9085 trans_edp_pipe = PIPE_B;
9086 break;
9087 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9088 trans_edp_pipe = PIPE_C;
9089 break;
9090 }
9091
9092 if (trans_edp_pipe == crtc->pipe)
9093 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9094 }
9095
9096 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9097 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9098 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009099 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009100
9101 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9102
9103 return tmp & PIPECONF_ENABLE;
9104}
9105
Jani Nikula4d1de972016-03-18 17:05:42 +02009106static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9107 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009108 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009109{
9110 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009111 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009112 enum intel_display_power_domain power_domain;
9113 enum port port;
9114 enum transcoder cpu_transcoder;
9115 u32 tmp;
9116
Jani Nikula4d1de972016-03-18 17:05:42 +02009117 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9118 if (port == PORT_A)
9119 cpu_transcoder = TRANSCODER_DSI_A;
9120 else
9121 cpu_transcoder = TRANSCODER_DSI_C;
9122
9123 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9124 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9125 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009126 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009127
Imre Deakdb18b6a2016-03-24 12:41:40 +02009128 /*
9129 * The PLL needs to be enabled with a valid divider
9130 * configuration, otherwise accessing DSI registers will hang
9131 * the machine. See BSpec North Display Engine
9132 * registers/MIPI[BXT]. We can break out here early, since we
9133 * need the same DSI PLL to be enabled for both DSI ports.
9134 */
9135 if (!intel_dsi_pll_is_enabled(dev_priv))
9136 break;
9137
Jani Nikula4d1de972016-03-18 17:05:42 +02009138 /* XXX: this works for video mode only */
9139 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9140 if (!(tmp & DPI_ENABLE))
9141 continue;
9142
9143 tmp = I915_READ(MIPI_CTRL(port));
9144 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9145 continue;
9146
9147 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009148 break;
9149 }
9150
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009151 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009152}
9153
Daniel Vetter26804af2014-06-25 22:01:55 +03009154static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009155 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009156{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009157 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009158 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009159 enum port port;
9160 uint32_t tmp;
9161
9162 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9163
9164 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9165
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009166 if (IS_CANNONLAKE(dev_priv))
9167 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9168 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009169 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009170 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309171 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009172 else
9173 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009174
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009175 pll = pipe_config->shared_dpll;
9176 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009177 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9178 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009179 }
9180
Daniel Vetter26804af2014-06-25 22:01:55 +03009181 /*
9182 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9183 * DDI E. So just check whether this pipe is wired to DDI E and whether
9184 * the PCH transcoder is on.
9185 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009186 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009187 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009188 pipe_config->has_pch_encoder = true;
9189
9190 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9191 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9192 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9193
9194 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9195 }
9196}
9197
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009198static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009199 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009200{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009201 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009202 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009203 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009204 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009205
Imre Deake79dfb52017-07-20 01:50:57 +03009206 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009207
Imre Deak17290502016-02-12 18:55:11 +02009208 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9209 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009210 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009211 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009212
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009213 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009214
Jani Nikulacf304292016-03-18 17:05:41 +02009215 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009216
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009217 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009218 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9219 WARN_ON(active);
9220 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009221 }
9222
Jani Nikulacf304292016-03-18 17:05:41 +02009223 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009224 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009225
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009226 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009227 haswell_get_ddi_port_state(crtc, pipe_config);
9228 intel_get_pipe_timings(crtc, pipe_config);
9229 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009230
Jani Nikulabc58be62016-03-18 17:05:39 +02009231 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009232
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009233 pipe_config->gamma_mode =
9234 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9235
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009236 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309237 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9238 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9239
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009240 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309241 bool blend_mode_420 = tmp &
9242 PIPEMISC_YUV420_MODE_FULL_BLEND;
9243
9244 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9245 if (pipe_config->ycbcr420 != clrspace_yuv ||
9246 pipe_config->ycbcr420 != blend_mode_420)
9247 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9248 } else if (clrspace_yuv) {
9249 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9250 }
9251 }
9252
Imre Deak17290502016-02-12 18:55:11 +02009253 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9254 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009255 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009256 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009257 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009258 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009259 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009260 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009261
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009262 if (hsw_crtc_supports_ips(crtc)) {
9263 if (IS_HASWELL(dev_priv))
9264 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9265 else {
9266 /*
9267 * We cannot readout IPS state on broadwell, set to
9268 * true so we can set it to a defined state on first
9269 * commit.
9270 */
9271 pipe_config->ips_enabled = true;
9272 }
9273 }
9274
Jani Nikula4d1de972016-03-18 17:05:42 +02009275 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9276 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009277 pipe_config->pixel_multiplier =
9278 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9279 } else {
9280 pipe_config->pixel_multiplier = 1;
9281 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009282
Imre Deak17290502016-02-12 18:55:11 +02009283out:
9284 for_each_power_domain(power_domain, power_domain_mask)
9285 intel_display_power_put(dev_priv, power_domain);
9286
Jani Nikulacf304292016-03-18 17:05:41 +02009287 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009288}
9289
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009290static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009291{
9292 struct drm_i915_private *dev_priv =
9293 to_i915(plane_state->base.plane->dev);
9294 const struct drm_framebuffer *fb = plane_state->base.fb;
9295 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9296 u32 base;
9297
9298 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9299 base = obj->phys_handle->busaddr;
9300 else
9301 base = intel_plane_ggtt_offset(plane_state);
9302
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009303 base += plane_state->main.offset;
9304
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009305 /* ILK+ do this automagically */
9306 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009307 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009308 base += (plane_state->base.crtc_h *
9309 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9310
9311 return base;
9312}
9313
Ville Syrjäläed270222017-03-27 21:55:36 +03009314static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9315{
9316 int x = plane_state->base.crtc_x;
9317 int y = plane_state->base.crtc_y;
9318 u32 pos = 0;
9319
9320 if (x < 0) {
9321 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9322 x = -x;
9323 }
9324 pos |= x << CURSOR_X_SHIFT;
9325
9326 if (y < 0) {
9327 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9328 y = -y;
9329 }
9330 pos |= y << CURSOR_Y_SHIFT;
9331
9332 return pos;
9333}
9334
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009335static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9336{
9337 const struct drm_mode_config *config =
9338 &plane_state->base.plane->dev->mode_config;
9339 int width = plane_state->base.crtc_w;
9340 int height = plane_state->base.crtc_h;
9341
9342 return width > 0 && width <= config->cursor_width &&
9343 height > 0 && height <= config->cursor_height;
9344}
9345
Ville Syrjälä659056f2017-03-27 21:55:39 +03009346static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9347 struct intel_plane_state *plane_state)
9348{
9349 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +02009350 struct drm_rect clip = {};
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009351 int src_x, src_y;
9352 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009353 int ret;
9354
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +02009355 if (crtc_state->base.enable)
9356 drm_mode_get_hv_timing(&crtc_state->base.mode,
9357 &clip.x2, &clip.y2);
9358
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009359 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9360 &crtc_state->base,
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +02009361 &clip,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009362 DRM_PLANE_HELPER_NO_SCALING,
9363 DRM_PLANE_HELPER_NO_SCALING,
9364 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009365 if (ret)
9366 return ret;
9367
9368 if (!fb)
9369 return 0;
9370
9371 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9372 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9373 return -EINVAL;
9374 }
9375
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009376 src_x = plane_state->base.src_x >> 16;
9377 src_y = plane_state->base.src_y >> 16;
9378
9379 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9380 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9381
9382 if (src_x != 0 || src_y != 0) {
9383 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9384 return -EINVAL;
9385 }
9386
9387 plane_state->main.offset = offset;
9388
Ville Syrjälä659056f2017-03-27 21:55:39 +03009389 return 0;
9390}
9391
Ville Syrjälä292889e2017-03-17 23:18:01 +02009392static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9393 const struct intel_plane_state *plane_state)
9394{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009395 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009396
Ville Syrjälä292889e2017-03-17 23:18:01 +02009397 return CURSOR_ENABLE |
9398 CURSOR_GAMMA_ENABLE |
9399 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009400 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009401}
9402
Ville Syrjälä659056f2017-03-27 21:55:39 +03009403static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9404{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009405 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009406
9407 /*
9408 * 845g/865g are only limited by the width of their cursors,
9409 * the height is arbitrary up to the precision of the register.
9410 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009411 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009412}
9413
9414static int i845_check_cursor(struct intel_plane *plane,
9415 struct intel_crtc_state *crtc_state,
9416 struct intel_plane_state *plane_state)
9417{
9418 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009419 int ret;
9420
9421 ret = intel_check_cursor(crtc_state, plane_state);
9422 if (ret)
9423 return ret;
9424
9425 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009426 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009427 return 0;
9428
9429 /* Check for which cursor types we support */
9430 if (!i845_cursor_size_ok(plane_state)) {
9431 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9432 plane_state->base.crtc_w,
9433 plane_state->base.crtc_h);
9434 return -EINVAL;
9435 }
9436
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009437 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009438 case 256:
9439 case 512:
9440 case 1024:
9441 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009442 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009443 default:
9444 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9445 fb->pitches[0]);
9446 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009447 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009448
Ville Syrjälä659056f2017-03-27 21:55:39 +03009449 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9450
9451 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009452}
9453
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009454static void i845_update_cursor(struct intel_plane *plane,
9455 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009456 const struct intel_plane_state *plane_state)
9457{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009458 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009459 u32 cntl = 0, base = 0, pos = 0, size = 0;
9460 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009461
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009462 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009463 unsigned int width = plane_state->base.crtc_w;
9464 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009465
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009466 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009467 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009468
9469 base = intel_cursor_base(plane_state);
9470 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009471 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009472
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009473 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9474
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009475 /* On these chipsets we can only modify the base/size/stride
9476 * whilst the cursor is disabled.
9477 */
9478 if (plane->cursor.base != base ||
9479 plane->cursor.size != size ||
9480 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009481 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009482 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009483 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009484 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009485 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009486
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009487 plane->cursor.base = base;
9488 plane->cursor.size = size;
9489 plane->cursor.cntl = cntl;
9490 } else {
9491 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009492 }
9493
Ville Syrjälä75343a42017-03-27 21:55:38 +03009494 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009495
9496 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9497}
9498
9499static void i845_disable_cursor(struct intel_plane *plane,
9500 struct intel_crtc *crtc)
9501{
9502 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009503}
9504
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009505static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9506{
9507 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9508 enum intel_display_power_domain power_domain;
9509 bool ret;
9510
9511 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9512 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9513 return false;
9514
9515 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9516
9517 intel_display_power_put(dev_priv, power_domain);
9518
9519 return ret;
9520}
9521
Ville Syrjälä292889e2017-03-17 23:18:01 +02009522static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9523 const struct intel_plane_state *plane_state)
9524{
9525 struct drm_i915_private *dev_priv =
9526 to_i915(plane_state->base.plane->dev);
9527 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009528 u32 cntl;
9529
9530 cntl = MCURSOR_GAMMA_ENABLE;
9531
9532 if (HAS_DDI(dev_priv))
9533 cntl |= CURSOR_PIPE_CSC_ENABLE;
9534
Ville Syrjäläd509e282017-03-27 21:55:32 +03009535 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009536
9537 switch (plane_state->base.crtc_w) {
9538 case 64:
9539 cntl |= CURSOR_MODE_64_ARGB_AX;
9540 break;
9541 case 128:
9542 cntl |= CURSOR_MODE_128_ARGB_AX;
9543 break;
9544 case 256:
9545 cntl |= CURSOR_MODE_256_ARGB_AX;
9546 break;
9547 default:
9548 MISSING_CASE(plane_state->base.crtc_w);
9549 return 0;
9550 }
9551
Robert Fossc2c446a2017-05-19 16:50:17 -04009552 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009553 cntl |= CURSOR_ROTATE_180;
9554
9555 return cntl;
9556}
9557
Ville Syrjälä659056f2017-03-27 21:55:39 +03009558static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009559{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009560 struct drm_i915_private *dev_priv =
9561 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009562 int width = plane_state->base.crtc_w;
9563 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009564
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009565 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009566 return false;
9567
Ville Syrjälä024faac2017-03-27 21:55:42 +03009568 /* Cursor width is limited to a few power-of-two sizes */
9569 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009570 case 256:
9571 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009572 case 64:
9573 break;
9574 default:
9575 return false;
9576 }
9577
Ville Syrjälädc41c152014-08-13 11:57:05 +03009578 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009579 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9580 * height from 8 lines up to the cursor width, when the
9581 * cursor is not rotated. Everything else requires square
9582 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009583 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009584 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009585 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009586 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009587 return false;
9588 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009589 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009590 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009591 }
9592
9593 return true;
9594}
9595
Ville Syrjälä659056f2017-03-27 21:55:39 +03009596static int i9xx_check_cursor(struct intel_plane *plane,
9597 struct intel_crtc_state *crtc_state,
9598 struct intel_plane_state *plane_state)
9599{
9600 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9601 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009602 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009603 int ret;
9604
9605 ret = intel_check_cursor(crtc_state, plane_state);
9606 if (ret)
9607 return ret;
9608
9609 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009610 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009611 return 0;
9612
9613 /* Check for which cursor types we support */
9614 if (!i9xx_cursor_size_ok(plane_state)) {
9615 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9616 plane_state->base.crtc_w,
9617 plane_state->base.crtc_h);
9618 return -EINVAL;
9619 }
9620
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009621 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9622 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9623 fb->pitches[0], plane_state->base.crtc_w);
9624 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009625 }
9626
9627 /*
9628 * There's something wrong with the cursor on CHV pipe C.
9629 * If it straddles the left edge of the screen then
9630 * moving it away from the edge or disabling it often
9631 * results in a pipe underrun, and often that can lead to
9632 * dead pipe (constant underrun reported, and it scans
9633 * out just a solid color). To recover from that, the
9634 * display power well must be turned off and on again.
9635 * Refuse the put the cursor into that compromised position.
9636 */
9637 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9638 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9639 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9640 return -EINVAL;
9641 }
9642
9643 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9644
9645 return 0;
9646}
9647
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009648static void i9xx_update_cursor(struct intel_plane *plane,
9649 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309650 const struct intel_plane_state *plane_state)
9651{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009652 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9653 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009654 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009655 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309656
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009657 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009658 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009659
Ville Syrjälä024faac2017-03-27 21:55:42 +03009660 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9661 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9662
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009663 base = intel_cursor_base(plane_state);
9664 pos = intel_cursor_position(plane_state);
9665 }
9666
9667 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9668
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009669 /*
9670 * On some platforms writing CURCNTR first will also
9671 * cause CURPOS to be armed by the CURBASE write.
9672 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009673 * arm itself. Thus we always start the full update
9674 * with a CURCNTR write.
9675 *
9676 * On other platforms CURPOS always requires the
9677 * CURBASE write to arm the update. Additonally
9678 * a write to any of the cursor register will cancel
9679 * an already armed cursor update. Thus leaving out
9680 * the CURBASE write after CURPOS could lead to a
9681 * cursor that doesn't appear to move, or even change
9682 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009683 *
9684 * CURCNTR and CUR_FBC_CTL are always
9685 * armed by the CURBASE write only.
9686 */
9687 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009688 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009689 plane->cursor.cntl != cntl) {
9690 I915_WRITE_FW(CURCNTR(pipe), cntl);
9691 if (HAS_CUR_FBC(dev_priv))
9692 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9693 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009694 I915_WRITE_FW(CURBASE(pipe), base);
9695
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009696 plane->cursor.base = base;
9697 plane->cursor.size = fbc_ctl;
9698 plane->cursor.cntl = cntl;
9699 } else {
9700 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009701 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009702 }
9703
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309704 POSTING_READ_FW(CURBASE(pipe));
9705
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009706 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009707}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009708
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009709static void i9xx_disable_cursor(struct intel_plane *plane,
9710 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009711{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009712 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009713}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009714
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009715static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9716{
9717 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9718 enum intel_display_power_domain power_domain;
9719 enum pipe pipe = plane->pipe;
9720 bool ret;
9721
9722 /*
9723 * Not 100% correct for planes that can move between pipes,
9724 * but that's only the case for gen2-3 which don't have any
9725 * display power wells.
9726 */
9727 power_domain = POWER_DOMAIN_PIPE(pipe);
9728 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9729 return false;
9730
9731 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9732
9733 intel_display_power_put(dev_priv, power_domain);
9734
9735 return ret;
9736}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009737
Jesse Barnes79e53942008-11-07 14:24:08 -08009738/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009739static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009740 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9741 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9742};
9743
Daniel Vettera8bb6812014-02-10 18:00:39 +01009744struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009745intel_framebuffer_create(struct drm_i915_gem_object *obj,
9746 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009747{
9748 struct intel_framebuffer *intel_fb;
9749 int ret;
9750
9751 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009752 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009753 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009754
Chris Wilson24dbf512017-02-15 10:59:18 +00009755 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009756 if (ret)
9757 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009758
9759 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009760
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009761err:
9762 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009763 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009764}
9765
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009766static int intel_modeset_disable_planes(struct drm_atomic_state *state,
9767 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +01009768{
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009769 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009770 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009771 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009772
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009773 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009774 if (ret)
9775 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009776
9777 for_each_new_plane_in_state(state, plane, plane_state, i) {
9778 if (plane_state->crtc != crtc)
9779 continue;
9780
9781 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
9782 if (ret)
9783 return ret;
9784
9785 drm_atomic_set_fb_for_plane(plane_state, NULL);
9786 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009787
9788 return 0;
9789}
9790
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009791int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009792 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009793 struct intel_load_detect_pipe *old,
9794 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009795{
9796 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009797 struct intel_encoder *intel_encoder =
9798 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009799 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009800 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009801 struct drm_crtc *crtc = NULL;
9802 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009803 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -05009804 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009805 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009806 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009807 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009808 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009809
Chris Wilsond2dff872011-04-19 08:36:26 +01009810 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009811 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009812 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009813
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009814 old->restore_state = NULL;
9815
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009816 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009817
Jesse Barnes79e53942008-11-07 14:24:08 -08009818 /*
9819 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009820 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009821 * - if the connector already has an assigned crtc, use it (but make
9822 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009823 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009824 * - try to find the first unused crtc that can drive this connector,
9825 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009826 */
9827
9828 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009829 if (connector->state->crtc) {
9830 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009831
Rob Clark51fd3712013-11-19 12:10:12 -05009832 ret = drm_modeset_lock(&crtc->mutex, ctx);
9833 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009834 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009835
9836 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009837 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009838 }
9839
9840 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009841 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009842 i++;
9843 if (!(encoder->possible_crtcs & (1 << i)))
9844 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009845
9846 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9847 if (ret)
9848 goto fail;
9849
9850 if (possible_crtc->state->enable) {
9851 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009852 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009853 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009854
9855 crtc = possible_crtc;
9856 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009857 }
9858
9859 /*
9860 * If we didn't find an unused CRTC, don't use any.
9861 */
9862 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009863 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009864 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009865 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009866 }
9867
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009868found:
9869 intel_crtc = to_intel_crtc(crtc);
9870
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009871 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009872 restore_state = drm_atomic_state_alloc(dev);
9873 if (!state || !restore_state) {
9874 ret = -ENOMEM;
9875 goto fail;
9876 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009877
9878 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009879 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009880
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009881 connector_state = drm_atomic_get_connector_state(state, connector);
9882 if (IS_ERR(connector_state)) {
9883 ret = PTR_ERR(connector_state);
9884 goto fail;
9885 }
9886
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009887 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9888 if (ret)
9889 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009890
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009891 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9892 if (IS_ERR(crtc_state)) {
9893 ret = PTR_ERR(crtc_state);
9894 goto fail;
9895 }
9896
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009897 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009898
Chris Wilson64927112011-04-20 07:25:26 +01009899 if (!mode)
9900 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009901
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009902 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009903 if (ret)
9904 goto fail;
9905
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009906 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009907 if (ret)
9908 goto fail;
9909
9910 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9911 if (!ret)
9912 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009913 if (ret) {
9914 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9915 goto fail;
9916 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009917
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009918 ret = drm_atomic_commit(state);
9919 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009920 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009921 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009922 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009923
9924 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009925 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009926
Jesse Barnes79e53942008-11-07 14:24:08 -08009927 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009928 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009929 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009930
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009931fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009932 if (state) {
9933 drm_atomic_state_put(state);
9934 state = NULL;
9935 }
9936 if (restore_state) {
9937 drm_atomic_state_put(restore_state);
9938 restore_state = NULL;
9939 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009940
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009941 if (ret == -EDEADLK)
9942 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009943
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009944 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009945}
9946
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009947void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009948 struct intel_load_detect_pipe *old,
9949 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009950{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009951 struct intel_encoder *intel_encoder =
9952 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009953 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009954 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009955 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009956
Chris Wilsond2dff872011-04-19 08:36:26 +01009957 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009958 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009959 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009960
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009961 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009962 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009963
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009964 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009965 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009966 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009967 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009968}
9969
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009970static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009971 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009972{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009973 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009974 u32 dpll = pipe_config->dpll_hw_state.dpll;
9975
9976 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009977 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009978 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009979 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009980 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009981 return 96000;
9982 else
9983 return 48000;
9984}
9985
Jesse Barnes79e53942008-11-07 14:24:08 -08009986/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009987static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009988 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009989{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009990 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009991 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009992 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009993 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009994 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009995 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009996 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009997 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009998
9999 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010000 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010001 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010002 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010003
10004 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010005 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010006 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10007 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010008 } else {
10009 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10010 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10011 }
10012
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010013 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010014 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010015 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10016 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010017 else
10018 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010019 DPLL_FPA01_P1_POST_DIV_SHIFT);
10020
10021 switch (dpll & DPLL_MODE_MASK) {
10022 case DPLLB_MODE_DAC_SERIAL:
10023 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10024 5 : 10;
10025 break;
10026 case DPLLB_MODE_LVDS:
10027 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10028 7 : 14;
10029 break;
10030 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010031 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010032 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010033 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010034 }
10035
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010036 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010037 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010038 else
Imre Deakdccbea32015-06-22 23:35:51 +030010039 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010040 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010041 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010042 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010043
10044 if (is_lvds) {
10045 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10046 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010047
10048 if (lvds & LVDS_CLKB_POWER_UP)
10049 clock.p2 = 7;
10050 else
10051 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010052 } else {
10053 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10054 clock.p1 = 2;
10055 else {
10056 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10057 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10058 }
10059 if (dpll & PLL_P2_DIVIDE_BY_4)
10060 clock.p2 = 4;
10061 else
10062 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010063 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010064
Imre Deakdccbea32015-06-22 23:35:51 +030010065 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010066 }
10067
Ville Syrjälä18442d02013-09-13 16:00:08 +030010068 /*
10069 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010070 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010071 * encoder's get_config() function.
10072 */
Imre Deakdccbea32015-06-22 23:35:51 +030010073 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010074}
10075
Ville Syrjälä6878da02013-09-13 15:59:11 +030010076int intel_dotclock_calculate(int link_freq,
10077 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010078{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010079 /*
10080 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010081 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010082 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010083 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010084 *
10085 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010086 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010087 */
10088
Ville Syrjälä6878da02013-09-13 15:59:11 +030010089 if (!m_n->link_n)
10090 return 0;
10091
Chris Wilson31236982017-09-13 11:51:53 +010010092 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010093}
10094
Ville Syrjälä18442d02013-09-13 16:00:08 +030010095static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010096 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010097{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010098 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010099
10100 /* read out port_clock from the DPLL */
10101 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010102
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010103 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010104 * In case there is an active pipe without active ports,
10105 * we may need some idea for the dotclock anyway.
10106 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010107 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010108 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010109 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010110 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010111}
10112
Ville Syrjäläde330812017-10-09 19:19:50 +030010113/* Returns the currently programmed mode of the given encoder. */
10114struct drm_display_mode *
10115intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010116{
Ville Syrjäläde330812017-10-09 19:19:50 +030010117 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10118 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010119 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010120 struct intel_crtc *crtc;
10121 enum pipe pipe;
10122
10123 if (!encoder->get_hw_state(encoder, &pipe))
10124 return NULL;
10125
10126 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010127
10128 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10129 if (!mode)
10130 return NULL;
10131
Ville Syrjäläde330812017-10-09 19:19:50 +030010132 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10133 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010134 kfree(mode);
10135 return NULL;
10136 }
10137
Ville Syrjäläde330812017-10-09 19:19:50 +030010138 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010139
Ville Syrjäläde330812017-10-09 19:19:50 +030010140 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10141 kfree(crtc_state);
10142 kfree(mode);
10143 return NULL;
10144 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010145
Ville Syrjäläde330812017-10-09 19:19:50 +030010146 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010147
Ville Syrjäläde330812017-10-09 19:19:50 +030010148 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010149
Ville Syrjäläde330812017-10-09 19:19:50 +030010150 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010151
Jesse Barnes79e53942008-11-07 14:24:08 -080010152 return mode;
10153}
10154
10155static void intel_crtc_destroy(struct drm_crtc *crtc)
10156{
10157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10158
10159 drm_crtc_cleanup(crtc);
10160 kfree(intel_crtc);
10161}
10162
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010163/**
10164 * intel_wm_need_update - Check whether watermarks need updating
10165 * @plane: drm plane
10166 * @state: new plane state
10167 *
10168 * Check current plane state versus the new one to determine whether
10169 * watermarks need to be recalculated.
10170 *
10171 * Returns true or false.
10172 */
10173static bool intel_wm_need_update(struct drm_plane *plane,
10174 struct drm_plane_state *state)
10175{
Matt Roperd21fbe82015-09-24 15:53:12 -070010176 struct intel_plane_state *new = to_intel_plane_state(state);
10177 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10178
10179 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010180 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010181 return true;
10182
10183 if (!cur->base.fb || !new->base.fb)
10184 return false;
10185
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010186 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010187 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010188 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10189 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10190 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10191 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010192 return true;
10193
10194 return false;
10195}
10196
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010197static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010198{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010199 int src_w = drm_rect_width(&state->base.src) >> 16;
10200 int src_h = drm_rect_height(&state->base.src) >> 16;
10201 int dst_w = drm_rect_width(&state->base.dst);
10202 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010203
10204 return (src_w != dst_w || src_h != dst_h);
10205}
10206
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010207int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10208 struct drm_crtc_state *crtc_state,
10209 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010210 struct drm_plane_state *plane_state)
10211{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010212 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010213 struct drm_crtc *crtc = crtc_state->crtc;
10214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010215 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010216 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010217 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010218 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010219 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010220 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010221 bool turn_off, turn_on, visible, was_visible;
10222 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010223 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010224
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010225 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010226 ret = skl_update_scaler_plane(
10227 to_intel_crtc_state(crtc_state),
10228 to_intel_plane_state(plane_state));
10229 if (ret)
10230 return ret;
10231 }
10232
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010233 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010234 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010235
10236 if (!was_crtc_enabled && WARN_ON(was_visible))
10237 was_visible = false;
10238
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010239 /*
10240 * Visibility is calculated as if the crtc was on, but
10241 * after scaler setup everything depends on it being off
10242 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010243 *
10244 * FIXME this is wrong for watermarks. Watermarks should also
10245 * be computed as if the pipe would be active. Perhaps move
10246 * per-plane wm computation to the .check_plane() hook, and
10247 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010248 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010249 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010250 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010251 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10252 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010253
10254 if (!was_visible && !visible)
10255 return 0;
10256
Maarten Lankhorste8861672016-02-24 11:24:26 +010010257 if (fb != old_plane_state->base.fb)
10258 pipe_config->fb_changed = true;
10259
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010260 turn_off = was_visible && (!visible || mode_changed);
10261 turn_on = visible && (!was_visible || mode_changed);
10262
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010263 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010264 intel_crtc->base.base.id, intel_crtc->base.name,
10265 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010266 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010267
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010268 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010269 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010270 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010271 turn_off, turn_on, mode_changed);
10272
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010273 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010274 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010275 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010276
10277 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010278 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010279 pipe_config->disable_cxsr = true;
10280 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010281 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010282 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010283
Ville Syrjälä852eb002015-06-24 22:00:07 +030010284 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010285 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010286 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010287 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010288 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010289 /* FIXME bollocks */
10290 pipe_config->update_wm_pre = true;
10291 pipe_config->update_wm_post = true;
10292 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010293 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010294
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010295 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010296 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010297
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010298 /*
10299 * WaCxSRDisabledForSpriteScaling:ivb
10300 *
10301 * cstate->update_wm was already set above, so this flag will
10302 * take effect when we commit and program watermarks.
10303 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010304 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010305 needs_scaling(to_intel_plane_state(plane_state)) &&
10306 !needs_scaling(old_plane_state))
10307 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010308
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010309 return 0;
10310}
10311
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010312static bool encoders_cloneable(const struct intel_encoder *a,
10313 const struct intel_encoder *b)
10314{
10315 /* masks could be asymmetric, so check both ways */
10316 return a == b || (a->cloneable & (1 << b->type) &&
10317 b->cloneable & (1 << a->type));
10318}
10319
10320static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10321 struct intel_crtc *crtc,
10322 struct intel_encoder *encoder)
10323{
10324 struct intel_encoder *source_encoder;
10325 struct drm_connector *connector;
10326 struct drm_connector_state *connector_state;
10327 int i;
10328
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010329 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010330 if (connector_state->crtc != &crtc->base)
10331 continue;
10332
10333 source_encoder =
10334 to_intel_encoder(connector_state->best_encoder);
10335 if (!encoders_cloneable(encoder, source_encoder))
10336 return false;
10337 }
10338
10339 return true;
10340}
10341
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010342static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10343 struct drm_crtc_state *crtc_state)
10344{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010345 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010346 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010348 struct intel_crtc_state *pipe_config =
10349 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010350 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010351 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010352 bool mode_changed = needs_modeset(crtc_state);
10353
Ville Syrjälä852eb002015-06-24 22:00:07 +030010354 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010355 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010356
Maarten Lankhorstad421372015-06-15 12:33:42 +020010357 if (mode_changed && crtc_state->enable &&
10358 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010359 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010360 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10361 pipe_config);
10362 if (ret)
10363 return ret;
10364 }
10365
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010366 if (crtc_state->color_mgmt_changed) {
10367 ret = intel_color_check(crtc, crtc_state);
10368 if (ret)
10369 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010370
10371 /*
10372 * Changing color management on Intel hardware is
10373 * handled as part of planes update.
10374 */
10375 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010376 }
10377
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010378 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010379 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010380 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010381 if (ret) {
10382 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010383 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010384 }
10385 }
10386
10387 if (dev_priv->display.compute_intermediate_wm &&
10388 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10389 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10390 return 0;
10391
10392 /*
10393 * Calculate 'intermediate' watermarks that satisfy both the
10394 * old state and the new state. We can program these
10395 * immediately.
10396 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010397 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010398 intel_crtc,
10399 pipe_config);
10400 if (ret) {
10401 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10402 return ret;
10403 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010404 } else if (dev_priv->display.compute_intermediate_wm) {
10405 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10406 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010407 }
10408
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010409 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010410 if (mode_changed)
10411 ret = skl_update_scaler_crtc(pipe_config);
10412
10413 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010414 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10415 pipe_config);
10416 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010417 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010418 pipe_config);
10419 }
10420
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010421 if (HAS_IPS(dev_priv))
10422 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10423
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010424 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010425}
10426
Jani Nikula65b38e02015-04-13 11:26:56 +030010427static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010428 .atomic_begin = intel_begin_crtc_commit,
10429 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010430 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010431};
10432
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010433static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10434{
10435 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010436 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010437
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010438 drm_connector_list_iter_begin(dev, &conn_iter);
10439 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010440 if (connector->base.state->crtc)
10441 drm_connector_unreference(&connector->base);
10442
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010443 if (connector->base.encoder) {
10444 connector->base.state->best_encoder =
10445 connector->base.encoder;
10446 connector->base.state->crtc =
10447 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010448
10449 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010450 } else {
10451 connector->base.state->best_encoder = NULL;
10452 connector->base.state->crtc = NULL;
10453 }
10454 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010455 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010456}
10457
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010458static void
Robin Schroereba905b2014-05-18 02:24:50 +020010459connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010460 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010461{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010462 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010463 int bpp = pipe_config->pipe_bpp;
10464
10465 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010466 connector->base.base.id,
10467 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010468
10469 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010470 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010471 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010472 bpp, info->bpc * 3);
10473 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010474 }
10475
Mario Kleiner196f9542016-07-06 12:05:45 +020010476 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010477 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010478 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10479 bpp);
10480 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010481 }
10482}
10483
10484static int
10485compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010486 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010487{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010488 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010489 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010490 struct drm_connector *connector;
10491 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010492 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010493
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010494 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10495 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010496 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010497 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010498 bpp = 12*3;
10499 else
10500 bpp = 8*3;
10501
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010502
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010503 pipe_config->pipe_bpp = bpp;
10504
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010505 state = pipe_config->base.state;
10506
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010507 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010508 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010509 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010510 continue;
10511
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010512 connected_sink_compute_bpp(to_intel_connector(connector),
10513 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010514 }
10515
10516 return bpp;
10517}
10518
Daniel Vetter644db712013-09-19 14:53:58 +020010519static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10520{
10521 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10522 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010523 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010524 mode->crtc_hdisplay, mode->crtc_hsync_start,
10525 mode->crtc_hsync_end, mode->crtc_htotal,
10526 mode->crtc_vdisplay, mode->crtc_vsync_start,
10527 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10528}
10529
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010530static inline void
10531intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010532 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010533{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010534 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10535 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010536 m_n->gmch_m, m_n->gmch_n,
10537 m_n->link_m, m_n->link_n, m_n->tu);
10538}
10539
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010540#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10541
10542static const char * const output_type_str[] = {
10543 OUTPUT_TYPE(UNUSED),
10544 OUTPUT_TYPE(ANALOG),
10545 OUTPUT_TYPE(DVO),
10546 OUTPUT_TYPE(SDVO),
10547 OUTPUT_TYPE(LVDS),
10548 OUTPUT_TYPE(TVOUT),
10549 OUTPUT_TYPE(HDMI),
10550 OUTPUT_TYPE(DP),
10551 OUTPUT_TYPE(EDP),
10552 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010553 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010554 OUTPUT_TYPE(DP_MST),
10555};
10556
10557#undef OUTPUT_TYPE
10558
10559static void snprintf_output_types(char *buf, size_t len,
10560 unsigned int output_types)
10561{
10562 char *str = buf;
10563 int i;
10564
10565 str[0] = '\0';
10566
10567 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10568 int r;
10569
10570 if ((output_types & BIT(i)) == 0)
10571 continue;
10572
10573 r = snprintf(str, len, "%s%s",
10574 str != buf ? "," : "", output_type_str[i]);
10575 if (r >= len)
10576 break;
10577 str += r;
10578 len -= r;
10579
10580 output_types &= ~BIT(i);
10581 }
10582
10583 WARN_ON_ONCE(output_types != 0);
10584}
10585
Daniel Vetterc0b03412013-05-28 12:05:54 +020010586static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010587 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010588 const char *context)
10589{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010590 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010591 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010592 struct drm_plane *plane;
10593 struct intel_plane *intel_plane;
10594 struct intel_plane_state *state;
10595 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010596 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010597
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010598 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10599 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010600
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010601 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10602 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10603 buf, pipe_config->output_types);
10604
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010605 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10606 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010607 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010608
10609 if (pipe_config->has_pch_encoder)
10610 intel_dump_m_n_config(pipe_config, "fdi",
10611 pipe_config->fdi_lanes,
10612 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010613
Shashank Sharmab22ca992017-07-24 19:19:32 +053010614 if (pipe_config->ycbcr420)
10615 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10616
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010617 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010618 intel_dump_m_n_config(pipe_config, "dp m_n",
10619 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010620 if (pipe_config->has_drrs)
10621 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10622 pipe_config->lane_count,
10623 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010624 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010625
Daniel Vetter55072d12014-11-20 16:10:28 +010010626 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010627 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010628
Daniel Vetterc0b03412013-05-28 12:05:54 +020010629 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010630 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010631 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010632 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10633 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010634 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010635 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010636 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10637 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010638
10639 if (INTEL_GEN(dev_priv) >= 9)
10640 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10641 crtc->num_scalers,
10642 pipe_config->scaler_state.scaler_users,
10643 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010644
10645 if (HAS_GMCH_DISPLAY(dev_priv))
10646 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10647 pipe_config->gmch_pfit.control,
10648 pipe_config->gmch_pfit.pgm_ratios,
10649 pipe_config->gmch_pfit.lvds_border_bits);
10650 else
10651 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10652 pipe_config->pch_pfit.pos,
10653 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010654 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010655
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010656 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10657 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010658
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010659 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010660
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010661 DRM_DEBUG_KMS("planes on this crtc\n");
10662 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010663 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010664 intel_plane = to_intel_plane(plane);
10665 if (intel_plane->pipe != crtc->pipe)
10666 continue;
10667
10668 state = to_intel_plane_state(plane->state);
10669 fb = state->base.fb;
10670 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010671 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10672 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010673 continue;
10674 }
10675
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010676 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10677 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010678 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010679 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010680 if (INTEL_GEN(dev_priv) >= 9)
10681 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10682 state->scaler_id,
10683 state->base.src.x1 >> 16,
10684 state->base.src.y1 >> 16,
10685 drm_rect_width(&state->base.src) >> 16,
10686 drm_rect_height(&state->base.src) >> 16,
10687 state->base.dst.x1, state->base.dst.y1,
10688 drm_rect_width(&state->base.dst),
10689 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010690 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010691}
10692
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010693static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010694{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010695 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010696 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010697 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010698 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010699 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010700
10701 /*
10702 * Walk the connector list instead of the encoder
10703 * list to detect the problem on ddi platforms
10704 * where there's just one encoder per digital port.
10705 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010706 drm_connector_list_iter_begin(dev, &conn_iter);
10707 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010708 struct drm_connector_state *connector_state;
10709 struct intel_encoder *encoder;
10710
10711 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10712 if (!connector_state)
10713 connector_state = connector->state;
10714
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010715 if (!connector_state->best_encoder)
10716 continue;
10717
10718 encoder = to_intel_encoder(connector_state->best_encoder);
10719
10720 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010721
10722 switch (encoder->type) {
10723 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010724 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010725 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010726 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010727 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010728 case INTEL_OUTPUT_HDMI:
10729 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010730 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010731
10732 /* the same port mustn't appear more than once */
10733 if (used_ports & port_mask)
10734 return false;
10735
10736 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010737 break;
10738 case INTEL_OUTPUT_DP_MST:
10739 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010740 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010741 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010742 default:
10743 break;
10744 }
10745 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010746 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010747
Ville Syrjälä477321e2016-07-28 17:50:40 +030010748 /* can't mix MST and SST/HDMI on the same port */
10749 if (used_ports & used_mst_ports)
10750 return false;
10751
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010752 return true;
10753}
10754
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010755static void
10756clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10757{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010758 struct drm_i915_private *dev_priv =
10759 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010760 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010761 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010762 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010763 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010764 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010765
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010766 /* FIXME: before the switch to atomic started, a new pipe_config was
10767 * kzalloc'd. Code that depends on any field being zero should be
10768 * fixed, so that the crtc_state can be safely duplicated. For now,
10769 * only fields that are know to not cause problems are preserved. */
10770
Chandra Konduru663a3642015-04-07 15:28:41 -070010771 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010772 shared_dpll = crtc_state->shared_dpll;
10773 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010774 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010775 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010776 if (IS_G4X(dev_priv) ||
10777 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010778 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010779
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010780 /* Keep base drm_crtc_state intact, only clear our extended struct */
10781 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10782 memset(&crtc_state->base + 1, 0,
10783 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010784
Chandra Konduru663a3642015-04-07 15:28:41 -070010785 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010786 crtc_state->shared_dpll = shared_dpll;
10787 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010788 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010789 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010790 if (IS_G4X(dev_priv) ||
10791 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010792 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010793}
10794
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010795static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010796intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010797 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010798{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010799 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010800 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010801 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010802 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010803 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010804 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010805 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010806
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010807 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010808
Daniel Vettere143a212013-07-04 12:01:15 +020010809 pipe_config->cpu_transcoder =
10810 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010811
Imre Deak2960bc92013-07-30 13:36:32 +030010812 /*
10813 * Sanitize sync polarity flags based on requested ones. If neither
10814 * positive or negative polarity is requested, treat this as meaning
10815 * negative polarity.
10816 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010817 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010818 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010819 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010820
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010821 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010822 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010823 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010824
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010825 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10826 pipe_config);
10827 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010828 goto fail;
10829
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010830 /*
10831 * Determine the real pipe dimensions. Note that stereo modes can
10832 * increase the actual pipe size due to the frame doubling and
10833 * insertion of additional space for blanks between the frame. This
10834 * is stored in the crtc timings. We use the requested mode to do this
10835 * computation to clearly distinguish it from the adjusted mode, which
10836 * can be changed by the connectors in the below retry loop.
10837 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010838 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010839 &pipe_config->pipe_src_w,
10840 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010841
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010842 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010843 if (connector_state->crtc != crtc)
10844 continue;
10845
10846 encoder = to_intel_encoder(connector_state->best_encoder);
10847
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010848 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10849 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10850 goto fail;
10851 }
10852
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010853 /*
10854 * Determine output_types before calling the .compute_config()
10855 * hooks so that the hooks can use this information safely.
10856 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010857 if (encoder->compute_output_type)
10858 pipe_config->output_types |=
10859 BIT(encoder->compute_output_type(encoder, pipe_config,
10860 connector_state));
10861 else
10862 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010863 }
10864
Daniel Vettere29c22c2013-02-21 00:00:16 +010010865encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010866 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010867 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010868 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010869
Daniel Vetter135c81b2013-07-21 21:37:09 +020010870 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010871 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10872 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010873
Daniel Vetter7758a112012-07-08 19:40:39 +020010874 /* Pass our mode to the connectors and the CRTC to give them a chance to
10875 * adjust it according to limitations or connector properties, and also
10876 * a chance to reject the mode entirely.
10877 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010878 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010879 if (connector_state->crtc != crtc)
10880 continue;
10881
10882 encoder = to_intel_encoder(connector_state->best_encoder);
10883
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010884 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010885 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010886 goto fail;
10887 }
10888 }
10889
Daniel Vetterff9a6752013-06-01 17:16:21 +020010890 /* Set default port clock if not overwritten by the encoder. Needs to be
10891 * done afterwards in case the encoder adjusts the mode. */
10892 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010893 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010894 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010895
Daniel Vettera43f6e02013-06-07 23:10:32 +020010896 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010897 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010898 DRM_DEBUG_KMS("CRTC fixup failed\n");
10899 goto fail;
10900 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010901
10902 if (ret == RETRY) {
10903 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10904 ret = -EINVAL;
10905 goto fail;
10906 }
10907
10908 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10909 retry = false;
10910 goto encoder_retry;
10911 }
10912
Daniel Vettere8fa4272015-08-12 11:43:34 +020010913 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010914 * only enable it on 6bpc panels and when its not a compliance
10915 * test requesting 6bpc video pattern.
10916 */
10917 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10918 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010919 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010920 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010921
Daniel Vetter7758a112012-07-08 19:40:39 +020010922fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010923 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010924}
10925
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010926static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010927{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010928 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010929
10930 if (clock1 == clock2)
10931 return true;
10932
10933 if (!clock1 || !clock2)
10934 return false;
10935
10936 diff = abs(clock1 - clock2);
10937
10938 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10939 return true;
10940
10941 return false;
10942}
10943
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010944static bool
10945intel_compare_m_n(unsigned int m, unsigned int n,
10946 unsigned int m2, unsigned int n2,
10947 bool exact)
10948{
10949 if (m == m2 && n == n2)
10950 return true;
10951
10952 if (exact || !m || !n || !m2 || !n2)
10953 return false;
10954
10955 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
10956
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010957 if (n > n2) {
10958 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010959 m2 <<= 1;
10960 n2 <<= 1;
10961 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010962 } else if (n < n2) {
10963 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010964 m <<= 1;
10965 n <<= 1;
10966 }
10967 }
10968
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010969 if (n != n2)
10970 return false;
10971
10972 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010973}
10974
10975static bool
10976intel_compare_link_m_n(const struct intel_link_m_n *m_n,
10977 struct intel_link_m_n *m2_n2,
10978 bool adjust)
10979{
10980 if (m_n->tu == m2_n2->tu &&
10981 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
10982 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
10983 intel_compare_m_n(m_n->link_m, m_n->link_n,
10984 m2_n2->link_m, m2_n2->link_n, !adjust)) {
10985 if (adjust)
10986 *m2_n2 = *m_n;
10987
10988 return true;
10989 }
10990
10991 return false;
10992}
10993
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000010994static void __printf(3, 4)
10995pipe_config_err(bool adjust, const char *name, const char *format, ...)
10996{
10997 char *level;
10998 unsigned int category;
10999 struct va_format vaf;
11000 va_list args;
11001
11002 if (adjust) {
11003 level = KERN_DEBUG;
11004 category = DRM_UT_KMS;
11005 } else {
11006 level = KERN_ERR;
11007 category = DRM_UT_NONE;
11008 }
11009
11010 va_start(args, format);
11011 vaf.fmt = format;
11012 vaf.va = &args;
11013
11014 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11015
11016 va_end(args);
11017}
11018
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011019static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011020intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011021 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011022 struct intel_crtc_state *pipe_config,
11023 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011024{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011025 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011026 bool fixup_inherited = adjust &&
11027 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11028 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011029
Daniel Vetter66e985c2013-06-05 13:34:20 +020011030#define PIPE_CONF_CHECK_X(name) \
11031 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011032 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011033 "(expected 0x%08x, found 0x%08x)\n", \
11034 current_config->name, \
11035 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011036 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011037 }
11038
Daniel Vetter08a24032013-04-19 11:25:34 +020011039#define PIPE_CONF_CHECK_I(name) \
11040 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011041 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011042 "(expected %i, found %i)\n", \
11043 current_config->name, \
11044 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011045 ret = false; \
11046 }
11047
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011048#define PIPE_CONF_CHECK_BOOL(name) \
11049 if (current_config->name != pipe_config->name) { \
11050 pipe_config_err(adjust, __stringify(name), \
11051 "(expected %s, found %s)\n", \
11052 yesno(current_config->name), \
11053 yesno(pipe_config->name)); \
11054 ret = false; \
11055 }
11056
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011057/*
11058 * Checks state where we only read out the enabling, but not the entire
11059 * state itself (like full infoframes or ELD for audio). These states
11060 * require a full modeset on bootup to fix up.
11061 */
11062#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11063 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11064 PIPE_CONF_CHECK_BOOL(name); \
11065 } else { \
11066 pipe_config_err(adjust, __stringify(name), \
11067 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11068 yesno(current_config->name), \
11069 yesno(pipe_config->name)); \
11070 ret = false; \
11071 }
11072
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011073#define PIPE_CONF_CHECK_P(name) \
11074 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011075 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011076 "(expected %p, found %p)\n", \
11077 current_config->name, \
11078 pipe_config->name); \
11079 ret = false; \
11080 }
11081
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011082#define PIPE_CONF_CHECK_M_N(name) \
11083 if (!intel_compare_link_m_n(&current_config->name, \
11084 &pipe_config->name,\
11085 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011086 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011087 "(expected tu %i gmch %i/%i link %i/%i, " \
11088 "found tu %i, gmch %i/%i link %i/%i)\n", \
11089 current_config->name.tu, \
11090 current_config->name.gmch_m, \
11091 current_config->name.gmch_n, \
11092 current_config->name.link_m, \
11093 current_config->name.link_n, \
11094 pipe_config->name.tu, \
11095 pipe_config->name.gmch_m, \
11096 pipe_config->name.gmch_n, \
11097 pipe_config->name.link_m, \
11098 pipe_config->name.link_n); \
11099 ret = false; \
11100 }
11101
Daniel Vetter55c561a2016-03-30 11:34:36 +020011102/* This is required for BDW+ where there is only one set of registers for
11103 * switching between high and low RR.
11104 * This macro can be used whenever a comparison has to be made between one
11105 * hw state and multiple sw state variables.
11106 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011107#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11108 if (!intel_compare_link_m_n(&current_config->name, \
11109 &pipe_config->name, adjust) && \
11110 !intel_compare_link_m_n(&current_config->alt_name, \
11111 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011112 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011113 "(expected tu %i gmch %i/%i link %i/%i, " \
11114 "or tu %i gmch %i/%i link %i/%i, " \
11115 "found tu %i, gmch %i/%i link %i/%i)\n", \
11116 current_config->name.tu, \
11117 current_config->name.gmch_m, \
11118 current_config->name.gmch_n, \
11119 current_config->name.link_m, \
11120 current_config->name.link_n, \
11121 current_config->alt_name.tu, \
11122 current_config->alt_name.gmch_m, \
11123 current_config->alt_name.gmch_n, \
11124 current_config->alt_name.link_m, \
11125 current_config->alt_name.link_n, \
11126 pipe_config->name.tu, \
11127 pipe_config->name.gmch_m, \
11128 pipe_config->name.gmch_n, \
11129 pipe_config->name.link_m, \
11130 pipe_config->name.link_n); \
11131 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011132 }
11133
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011134#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11135 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011136 pipe_config_err(adjust, __stringify(name), \
11137 "(%x) (expected %i, found %i)\n", \
11138 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011139 current_config->name & (mask), \
11140 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011141 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011142 }
11143
Ville Syrjälä5e550652013-09-06 23:29:07 +030011144#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11145 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011146 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011147 "(expected %i, found %i)\n", \
11148 current_config->name, \
11149 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011150 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011151 }
11152
Daniel Vetterbb760062013-06-06 14:55:52 +020011153#define PIPE_CONF_QUIRK(quirk) \
11154 ((current_config->quirks | pipe_config->quirks) & (quirk))
11155
Daniel Vettereccb1402013-05-22 00:50:22 +020011156 PIPE_CONF_CHECK_I(cpu_transcoder);
11157
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011158 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011159 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011160 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011161
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011162 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011163 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011164
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011165 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011166 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011167
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011168 if (current_config->has_drrs)
11169 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11170 } else
11171 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011172
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011173 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011174
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011175 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11176 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11177 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11178 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11179 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11180 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011181
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011182 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11183 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11184 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11185 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11186 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11187 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011188
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011189 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011190 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011191 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011192 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011193 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011194
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011195 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11196 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011197 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011198 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011199
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011200 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011201
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011202 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011203 DRM_MODE_FLAG_INTERLACE);
11204
Daniel Vetterbb760062013-06-06 14:55:52 +020011205 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011206 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011207 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011208 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011209 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011210 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011211 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011212 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011213 DRM_MODE_FLAG_NVSYNC);
11214 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011215
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011216 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011217 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011218 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011219 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011220 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011221
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011222 if (!adjust) {
11223 PIPE_CONF_CHECK_I(pipe_src_w);
11224 PIPE_CONF_CHECK_I(pipe_src_h);
11225
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011226 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011227 if (current_config->pch_pfit.enabled) {
11228 PIPE_CONF_CHECK_X(pch_pfit.pos);
11229 PIPE_CONF_CHECK_X(pch_pfit.size);
11230 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011231
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011232 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011233 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011234 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011235
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011236 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011237
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011238 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011239 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011240 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011241 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11242 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011243 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011244 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011245 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11246 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11247 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011248 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11249 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11250 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11251 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11252 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11253 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11254 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11255 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11256 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11257 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11258 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11259 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011260
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011261 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11262 PIPE_CONF_CHECK_X(dsi_pll.div);
11263
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011264 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011265 PIPE_CONF_CHECK_I(pipe_bpp);
11266
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011267 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011268 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011269
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011270 PIPE_CONF_CHECK_I(min_voltage_level);
11271
Daniel Vetter66e985c2013-06-05 13:34:20 +020011272#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011273#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011274#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011275#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011276#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011277#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011278#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011279#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011280
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011281 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011282}
11283
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011284static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11285 const struct intel_crtc_state *pipe_config)
11286{
11287 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011288 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011289 &pipe_config->fdi_m_n);
11290 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11291
11292 /*
11293 * FDI already provided one idea for the dotclock.
11294 * Yell if the encoder disagrees.
11295 */
11296 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11297 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11298 fdi_dotclock, dotclock);
11299 }
11300}
11301
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011302static void verify_wm_state(struct drm_crtc *crtc,
11303 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011304{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011305 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011306 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011307 struct skl_pipe_wm hw_wm, *sw_wm;
11308 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11309 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11311 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011312 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011313
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011314 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011315 return;
11316
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011317 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011318 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011319
Damien Lespiau08db6652014-11-04 17:06:52 +000011320 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11321 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11322
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011323 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011324 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011325 hw_plane_wm = &hw_wm.planes[plane];
11326 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011327
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011328 /* Watermarks */
11329 for (level = 0; level <= max_level; level++) {
11330 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11331 &sw_plane_wm->wm[level]))
11332 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011333
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011334 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11335 pipe_name(pipe), plane + 1, level,
11336 sw_plane_wm->wm[level].plane_en,
11337 sw_plane_wm->wm[level].plane_res_b,
11338 sw_plane_wm->wm[level].plane_res_l,
11339 hw_plane_wm->wm[level].plane_en,
11340 hw_plane_wm->wm[level].plane_res_b,
11341 hw_plane_wm->wm[level].plane_res_l);
11342 }
11343
11344 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11345 &sw_plane_wm->trans_wm)) {
11346 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11347 pipe_name(pipe), plane + 1,
11348 sw_plane_wm->trans_wm.plane_en,
11349 sw_plane_wm->trans_wm.plane_res_b,
11350 sw_plane_wm->trans_wm.plane_res_l,
11351 hw_plane_wm->trans_wm.plane_en,
11352 hw_plane_wm->trans_wm.plane_res_b,
11353 hw_plane_wm->trans_wm.plane_res_l);
11354 }
11355
11356 /* DDB */
11357 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11358 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11359
11360 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011361 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011362 pipe_name(pipe), plane + 1,
11363 sw_ddb_entry->start, sw_ddb_entry->end,
11364 hw_ddb_entry->start, hw_ddb_entry->end);
11365 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011366 }
11367
Lyude27082492016-08-24 07:48:10 +020011368 /*
11369 * cursor
11370 * If the cursor plane isn't active, we may not have updated it's ddb
11371 * allocation. In that case since the ddb allocation will be updated
11372 * once the plane becomes visible, we can skip this check
11373 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011374 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011375 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11376 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011377
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011378 /* Watermarks */
11379 for (level = 0; level <= max_level; level++) {
11380 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11381 &sw_plane_wm->wm[level]))
11382 continue;
11383
11384 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11385 pipe_name(pipe), level,
11386 sw_plane_wm->wm[level].plane_en,
11387 sw_plane_wm->wm[level].plane_res_b,
11388 sw_plane_wm->wm[level].plane_res_l,
11389 hw_plane_wm->wm[level].plane_en,
11390 hw_plane_wm->wm[level].plane_res_b,
11391 hw_plane_wm->wm[level].plane_res_l);
11392 }
11393
11394 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11395 &sw_plane_wm->trans_wm)) {
11396 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11397 pipe_name(pipe),
11398 sw_plane_wm->trans_wm.plane_en,
11399 sw_plane_wm->trans_wm.plane_res_b,
11400 sw_plane_wm->trans_wm.plane_res_l,
11401 hw_plane_wm->trans_wm.plane_en,
11402 hw_plane_wm->trans_wm.plane_res_b,
11403 hw_plane_wm->trans_wm.plane_res_l);
11404 }
11405
11406 /* DDB */
11407 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11408 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11409
11410 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011411 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011412 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011413 sw_ddb_entry->start, sw_ddb_entry->end,
11414 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011415 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011416 }
11417}
11418
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011419static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011420verify_connector_state(struct drm_device *dev,
11421 struct drm_atomic_state *state,
11422 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011423{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011424 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011425 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011426 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011427
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011428 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011429 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011430 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011431
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011432 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011433 continue;
11434
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011435 if (crtc)
11436 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11437
11438 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011439
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011440 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011441 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011442 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011443}
11444
11445static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011446verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011447{
11448 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011449 struct drm_connector *connector;
11450 struct drm_connector_state *old_conn_state, *new_conn_state;
11451 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011452
Damien Lespiaub2784e12014-08-05 11:29:37 +010011453 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011454 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011455 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011456
11457 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11458 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011459 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011460
Daniel Vetter86b04262017-03-01 10:52:26 +010011461 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11462 new_conn_state, i) {
11463 if (old_conn_state->best_encoder == &encoder->base)
11464 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011465
Daniel Vetter86b04262017-03-01 10:52:26 +010011466 if (new_conn_state->best_encoder != &encoder->base)
11467 continue;
11468 found = enabled = true;
11469
11470 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011471 encoder->base.crtc,
11472 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011473 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011474
11475 if (!found)
11476 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011477
Rob Clarke2c719b2014-12-15 13:56:32 -050011478 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011479 "encoder's enabled state mismatch "
11480 "(expected %i, found %i)\n",
11481 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011482
11483 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011484 bool active;
11485
11486 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011487 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011488 "encoder detached but still enabled on pipe %c.\n",
11489 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011490 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011491 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011492}
11493
11494static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011495verify_crtc_state(struct drm_crtc *crtc,
11496 struct drm_crtc_state *old_crtc_state,
11497 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011498{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011499 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011500 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011501 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11503 struct intel_crtc_state *pipe_config, *sw_config;
11504 struct drm_atomic_state *old_state;
11505 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011506
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011507 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011508 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011509 pipe_config = to_intel_crtc_state(old_crtc_state);
11510 memset(pipe_config, 0, sizeof(*pipe_config));
11511 pipe_config->base.crtc = crtc;
11512 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011513
Ville Syrjälä78108b72016-05-27 20:59:19 +030011514 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011515
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011516 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011517
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011518 /* we keep both pipes enabled on 830 */
11519 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011520 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011521
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011522 I915_STATE_WARN(new_crtc_state->active != active,
11523 "crtc active state doesn't match with hw state "
11524 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011525
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011526 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11527 "transitional active state does not match atomic hw state "
11528 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011529
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011530 for_each_encoder_on_crtc(dev, crtc, encoder) {
11531 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011532
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011533 active = encoder->get_hw_state(encoder, &pipe);
11534 I915_STATE_WARN(active != new_crtc_state->active,
11535 "[ENCODER:%i] active %i with crtc active %i\n",
11536 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011537
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011538 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11539 "Encoder connected to wrong pipe %c\n",
11540 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011541
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011542 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011543 encoder->get_config(encoder, pipe_config);
11544 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011545
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011546 intel_crtc_compute_pixel_rate(pipe_config);
11547
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011548 if (!new_crtc_state->active)
11549 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011550
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011551 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011552
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011553 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011554 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011555 pipe_config, false)) {
11556 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11557 intel_dump_pipe_config(intel_crtc, pipe_config,
11558 "[hw state]");
11559 intel_dump_pipe_config(intel_crtc, sw_config,
11560 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011561 }
11562}
11563
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011564static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011565intel_verify_planes(struct intel_atomic_state *state)
11566{
11567 struct intel_plane *plane;
11568 const struct intel_plane_state *plane_state;
11569 int i;
11570
11571 for_each_new_intel_plane_in_state(state, plane,
11572 plane_state, i)
11573 assert_plane(plane, plane_state->base.visible);
11574}
11575
11576static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011577verify_single_dpll_state(struct drm_i915_private *dev_priv,
11578 struct intel_shared_dpll *pll,
11579 struct drm_crtc *crtc,
11580 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011581{
11582 struct intel_dpll_hw_state dpll_hw_state;
11583 unsigned crtc_mask;
11584 bool active;
11585
11586 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11587
11588 DRM_DEBUG_KMS("%s\n", pll->name);
11589
11590 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11591
11592 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11593 I915_STATE_WARN(!pll->on && pll->active_mask,
11594 "pll in active use but not on in sw tracking\n");
11595 I915_STATE_WARN(pll->on && !pll->active_mask,
11596 "pll is on but not used by any active crtc\n");
11597 I915_STATE_WARN(pll->on != active,
11598 "pll on state mismatch (expected %i, found %i)\n",
11599 pll->on, active);
11600 }
11601
11602 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011603 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011604 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011605 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011606
11607 return;
11608 }
11609
11610 crtc_mask = 1 << drm_crtc_index(crtc);
11611
11612 if (new_state->active)
11613 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11614 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11615 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11616 else
11617 I915_STATE_WARN(pll->active_mask & crtc_mask,
11618 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11619 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11620
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011621 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011622 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011623 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011624
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011625 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011626 &dpll_hw_state,
11627 sizeof(dpll_hw_state)),
11628 "pll hw state mismatch\n");
11629}
11630
11631static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011632verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11633 struct drm_crtc_state *old_crtc_state,
11634 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011635{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011636 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011637 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11638 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11639
11640 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011641 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011642
11643 if (old_state->shared_dpll &&
11644 old_state->shared_dpll != new_state->shared_dpll) {
11645 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11646 struct intel_shared_dpll *pll = old_state->shared_dpll;
11647
11648 I915_STATE_WARN(pll->active_mask & crtc_mask,
11649 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11650 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011651 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011652 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11653 pipe_name(drm_crtc_index(crtc)));
11654 }
11655}
11656
11657static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011658intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011659 struct drm_atomic_state *state,
11660 struct drm_crtc_state *old_state,
11661 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011662{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011663 if (!needs_modeset(new_state) &&
11664 !to_intel_crtc_state(new_state)->update_pipe)
11665 return;
11666
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011667 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011668 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011669 verify_crtc_state(crtc, old_state, new_state);
11670 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011671}
11672
11673static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011674verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011675{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011676 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011677 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011678
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011679 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011680 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011681}
Daniel Vetter53589012013-06-05 13:34:16 +020011682
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011683static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011684intel_modeset_verify_disabled(struct drm_device *dev,
11685 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011686{
Daniel Vetter86b04262017-03-01 10:52:26 +010011687 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011688 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011689 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011690}
11691
Ville Syrjälä80715b22014-05-15 20:23:23 +030011692static void update_scanline_offset(struct intel_crtc *crtc)
11693{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011694 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011695
11696 /*
11697 * The scanline counter increments at the leading edge of hsync.
11698 *
11699 * On most platforms it starts counting from vtotal-1 on the
11700 * first active line. That means the scanline counter value is
11701 * always one less than what we would expect. Ie. just after
11702 * start of vblank, which also occurs at start of hsync (on the
11703 * last active line), the scanline counter will read vblank_start-1.
11704 *
11705 * On gen2 the scanline counter starts counting from 1 instead
11706 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11707 * to keep the value positive), instead of adding one.
11708 *
11709 * On HSW+ the behaviour of the scanline counter depends on the output
11710 * type. For DP ports it behaves like most other platforms, but on HDMI
11711 * there's an extra 1 line difference. So we need to add two instead of
11712 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011713 *
11714 * On VLV/CHV DSI the scanline counter would appear to increment
11715 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11716 * that means we can't tell whether we're in vblank or not while
11717 * we're on that particular line. We must still set scanline_offset
11718 * to 1 so that the vblank timestamps come out correct when we query
11719 * the scanline counter from within the vblank interrupt handler.
11720 * However if queried just before the start of vblank we'll get an
11721 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011722 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011723 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011724 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011725 int vtotal;
11726
Ville Syrjälä124abe02015-09-08 13:40:45 +030011727 vtotal = adjusted_mode->crtc_vtotal;
11728 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011729 vtotal /= 2;
11730
11731 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011732 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011733 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011734 crtc->scanline_offset = 2;
11735 } else
11736 crtc->scanline_offset = 1;
11737}
11738
Maarten Lankhorstad421372015-06-15 12:33:42 +020011739static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011740{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011741 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011742 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011743 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011744 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011745 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011746
11747 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011748 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011749
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011750 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011752 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011753 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011754
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011755 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011756 continue;
11757
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011758 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011759
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011760 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011761 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011762
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011763 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011764 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011765}
11766
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011767/*
11768 * This implements the workaround described in the "notes" section of the mode
11769 * set sequence documentation. When going from no pipes or single pipe to
11770 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11771 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11772 */
11773static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11774{
11775 struct drm_crtc_state *crtc_state;
11776 struct intel_crtc *intel_crtc;
11777 struct drm_crtc *crtc;
11778 struct intel_crtc_state *first_crtc_state = NULL;
11779 struct intel_crtc_state *other_crtc_state = NULL;
11780 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11781 int i;
11782
11783 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011784 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011785 intel_crtc = to_intel_crtc(crtc);
11786
11787 if (!crtc_state->active || !needs_modeset(crtc_state))
11788 continue;
11789
11790 if (first_crtc_state) {
11791 other_crtc_state = to_intel_crtc_state(crtc_state);
11792 break;
11793 } else {
11794 first_crtc_state = to_intel_crtc_state(crtc_state);
11795 first_pipe = intel_crtc->pipe;
11796 }
11797 }
11798
11799 /* No workaround needed? */
11800 if (!first_crtc_state)
11801 return 0;
11802
11803 /* w/a possibly needed, check how many crtc's are already enabled. */
11804 for_each_intel_crtc(state->dev, intel_crtc) {
11805 struct intel_crtc_state *pipe_config;
11806
11807 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11808 if (IS_ERR(pipe_config))
11809 return PTR_ERR(pipe_config);
11810
11811 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11812
11813 if (!pipe_config->base.active ||
11814 needs_modeset(&pipe_config->base))
11815 continue;
11816
11817 /* 2 or more enabled crtcs means no need for w/a */
11818 if (enabled_pipe != INVALID_PIPE)
11819 return 0;
11820
11821 enabled_pipe = intel_crtc->pipe;
11822 }
11823
11824 if (enabled_pipe != INVALID_PIPE)
11825 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11826 else if (other_crtc_state)
11827 other_crtc_state->hsw_workaround_pipe = first_pipe;
11828
11829 return 0;
11830}
11831
Ville Syrjälä8d965612016-11-14 18:35:10 +020011832static int intel_lock_all_pipes(struct drm_atomic_state *state)
11833{
11834 struct drm_crtc *crtc;
11835
11836 /* Add all pipes to the state */
11837 for_each_crtc(state->dev, crtc) {
11838 struct drm_crtc_state *crtc_state;
11839
11840 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11841 if (IS_ERR(crtc_state))
11842 return PTR_ERR(crtc_state);
11843 }
11844
11845 return 0;
11846}
11847
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011848static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11849{
11850 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011851
Ville Syrjälä8d965612016-11-14 18:35:10 +020011852 /*
11853 * Add all pipes to the state, and force
11854 * a modeset on all the active ones.
11855 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011856 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011857 struct drm_crtc_state *crtc_state;
11858 int ret;
11859
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011860 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11861 if (IS_ERR(crtc_state))
11862 return PTR_ERR(crtc_state);
11863
11864 if (!crtc_state->active || needs_modeset(crtc_state))
11865 continue;
11866
11867 crtc_state->mode_changed = true;
11868
11869 ret = drm_atomic_add_affected_connectors(state, crtc);
11870 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011871 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011872
11873 ret = drm_atomic_add_affected_planes(state, crtc);
11874 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011875 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011876 }
11877
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011878 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011879}
11880
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011881static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011882{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011883 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011884 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011885 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011886 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011887 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011888
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011889 if (!check_digital_port_conflicts(state)) {
11890 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11891 return -EINVAL;
11892 }
11893
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011894 intel_state->modeset = true;
11895 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011896 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11897 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011898
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011899 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11900 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011901 intel_state->active_crtcs |= 1 << i;
11902 else
11903 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011904
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011905 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011906 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011907 }
11908
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011909 /*
11910 * See if the config requires any additional preparation, e.g.
11911 * to adjust global state with pipes off. We need to do this
11912 * here so we can get the modeset_pipe updated config for the new
11913 * mode set on this crtc. For other crtcs we need to use the
11914 * adjusted_mode bits in the crtc directly.
11915 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011916 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011917 ret = dev_priv->display.modeset_calc_cdclk(state);
11918 if (ret < 0)
11919 return ret;
11920
Ville Syrjälä8d965612016-11-14 18:35:10 +020011921 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011922 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011923 * holding all the crtc locks, even if we don't end up
11924 * touching the hardware
11925 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011926 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11927 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011928 ret = intel_lock_all_pipes(state);
11929 if (ret < 0)
11930 return ret;
11931 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011932
Ville Syrjälä8d965612016-11-14 18:35:10 +020011933 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011934 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11935 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011936 ret = intel_modeset_all_pipes(state);
11937 if (ret < 0)
11938 return ret;
11939 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011940
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011941 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11942 intel_state->cdclk.logical.cdclk,
11943 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011944 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
11945 intel_state->cdclk.logical.voltage_level,
11946 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011947 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011948 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011949 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011950
Maarten Lankhorstad421372015-06-15 12:33:42 +020011951 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011952
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011953 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020011954 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011955
Maarten Lankhorstad421372015-06-15 12:33:42 +020011956 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011957}
11958
Matt Roperaa363132015-09-24 15:53:18 -070011959/*
11960 * Handle calculation of various watermark data at the end of the atomic check
11961 * phase. The code here should be run after the per-crtc and per-plane 'check'
11962 * handlers to ensure that all derived state has been updated.
11963 */
Matt Roper55994c22016-05-12 07:06:08 -070011964static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070011965{
11966 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070011967 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070011968
11969 /* Is there platform-specific watermark information to calculate? */
11970 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070011971 return dev_priv->display.compute_global_watermarks(state);
11972
11973 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070011974}
11975
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011976/**
11977 * intel_atomic_check - validate state object
11978 * @dev: drm device
11979 * @state: state to validate
11980 */
11981static int intel_atomic_check(struct drm_device *dev,
11982 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020011983{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020011984 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070011985 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011986 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011987 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011988 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020011989 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011990
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011991 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020011992 if (ret)
11993 return ret;
11994
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011995 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011996 struct intel_crtc_state *pipe_config =
11997 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020011998
11999 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012000 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012001 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012002
Daniel Vetter26495482015-07-15 14:15:52 +020012003 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012004 continue;
12005
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012006 if (!crtc_state->enable) {
12007 any_ms = true;
12008 continue;
12009 }
12010
Daniel Vetter26495482015-07-15 14:15:52 +020012011 /* FIXME: For only active_changed we shouldn't need to do any
12012 * state recomputation at all. */
12013
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012014 ret = drm_atomic_add_affected_connectors(state, crtc);
12015 if (ret)
12016 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012017
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012018 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012019 if (ret) {
12020 intel_dump_pipe_config(to_intel_crtc(crtc),
12021 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012022 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012023 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012024
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012025 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012026 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012027 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012028 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012029 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012030 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012031 }
12032
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012033 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012034 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012035
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012036 ret = drm_atomic_add_affected_planes(state, crtc);
12037 if (ret)
12038 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012039
Daniel Vetter26495482015-07-15 14:15:52 +020012040 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12041 needs_modeset(crtc_state) ?
12042 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012043 }
12044
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012045 if (any_ms) {
12046 ret = intel_modeset_checks(state);
12047
12048 if (ret)
12049 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012050 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012051 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012052 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012053
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012054 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012055 if (ret)
12056 return ret;
12057
Ville Syrjälädd576022017-11-17 21:19:14 +020012058 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012059 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012060}
12061
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012062static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012063 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012064{
Chris Wilsonfd700752017-07-26 17:00:36 +010012065 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012066}
12067
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012068u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12069{
12070 struct drm_device *dev = crtc->base.dev;
12071
12072 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012073 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012074
12075 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12076}
12077
Lyude896e5bb2016-08-24 07:48:09 +020012078static void intel_update_crtc(struct drm_crtc *crtc,
12079 struct drm_atomic_state *state,
12080 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012081 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012082{
12083 struct drm_device *dev = crtc->dev;
12084 struct drm_i915_private *dev_priv = to_i915(dev);
12085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012086 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12087 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012088
12089 if (modeset) {
12090 update_scanline_offset(intel_crtc);
12091 dev_priv->display.crtc_enable(pipe_config, state);
12092 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012093 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12094 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012095 }
12096
12097 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12098 intel_fbc_enable(
12099 intel_crtc, pipe_config,
12100 to_intel_plane_state(crtc->primary->state));
12101 }
12102
12103 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012104}
12105
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012106static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012107{
12108 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012109 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012110 int i;
12111
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012112 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12113 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012114 continue;
12115
12116 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012117 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012118 }
12119}
12120
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012121static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012122{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012123 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012124 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12125 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012126 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012127 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012128 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012129 unsigned int updated = 0;
12130 bool progress;
12131 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012132 int i;
12133
12134 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12135
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012136 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012137 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012138 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012139 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012140
12141 /*
12142 * Whenever the number of active pipes changes, we need to make sure we
12143 * update the pipes in the right order so that their ddb allocations
12144 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12145 * cause pipe underruns and other bad stuff.
12146 */
12147 do {
Lyude27082492016-08-24 07:48:10 +020012148 progress = false;
12149
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012150 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012151 bool vbl_wait = false;
12152 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012153
12154 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012155 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012156 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012157
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012158 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012159 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012160
Mika Kahola2b685042017-10-10 13:17:03 +030012161 if (skl_ddb_allocation_overlaps(dev_priv,
12162 entries,
12163 &cstate->wm.skl.ddb,
12164 i))
Lyude27082492016-08-24 07:48:10 +020012165 continue;
12166
12167 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012168 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012169
12170 /*
12171 * If this is an already active pipe, it's DDB changed,
12172 * and this isn't the last pipe that needs updating
12173 * then we need to wait for a vblank to pass for the
12174 * new ddb allocation to take effect.
12175 */
Lyudece0ba282016-09-15 10:46:35 -040012176 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012177 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012178 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012179 intel_state->wm_results.dirty_pipes != updated)
12180 vbl_wait = true;
12181
12182 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012183 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012184
12185 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012186 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012187
12188 progress = true;
12189 }
12190 } while (progress);
12191}
12192
Chris Wilsonba318c62017-02-02 20:47:41 +000012193static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12194{
12195 struct intel_atomic_state *state, *next;
12196 struct llist_node *freed;
12197
12198 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12199 llist_for_each_entry_safe(state, next, freed, freed)
12200 drm_atomic_state_put(&state->base);
12201}
12202
12203static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12204{
12205 struct drm_i915_private *dev_priv =
12206 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12207
12208 intel_atomic_helper_free_state(dev_priv);
12209}
12210
Daniel Vetter9db529a2017-08-08 10:08:28 +020012211static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12212{
12213 struct wait_queue_entry wait_fence, wait_reset;
12214 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12215
12216 init_wait_entry(&wait_fence, 0);
12217 init_wait_entry(&wait_reset, 0);
12218 for (;;) {
12219 prepare_to_wait(&intel_state->commit_ready.wait,
12220 &wait_fence, TASK_UNINTERRUPTIBLE);
12221 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12222 &wait_reset, TASK_UNINTERRUPTIBLE);
12223
12224
12225 if (i915_sw_fence_done(&intel_state->commit_ready)
12226 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12227 break;
12228
12229 schedule();
12230 }
12231 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12232 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12233}
12234
Daniel Vetter94f05022016-06-14 18:01:00 +020012235static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012236{
Daniel Vetter94f05022016-06-14 18:01:00 +020012237 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012238 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012239 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012240 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012241 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012242 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012243 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012244 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012245
Daniel Vetter9db529a2017-08-08 10:08:28 +020012246 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012247
Daniel Vetterea0000f2016-06-13 16:13:46 +020012248 drm_atomic_helper_wait_for_dependencies(state);
12249
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012250 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012251 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012252
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012253 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12255
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012256 if (needs_modeset(new_crtc_state) ||
12257 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012258
12259 put_domains[to_intel_crtc(crtc)->pipe] =
12260 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012261 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012262 }
12263
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012264 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012265 continue;
12266
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012267 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12268 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012269
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012270 if (old_crtc_state->active) {
12271 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012272 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012273 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012274 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012275 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012276
12277 /*
12278 * Underruns don't always raise
12279 * interrupts, so check manually.
12280 */
12281 intel_check_cpu_fifo_underruns(dev_priv);
12282 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012283
Ville Syrjälä21794812017-08-23 18:22:26 +030012284 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012285 /*
12286 * Make sure we don't call initial_watermarks
12287 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012288 *
12289 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012290 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012291 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012292 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012293 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012294 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012295 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012296 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012297
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012298 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12299 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12300 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012301
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012302 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012303 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012304
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012305 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012306
Lyude656d1b82016-08-17 15:55:54 -040012307 /*
12308 * SKL workaround: bspec recommends we disable the SAGV when we
12309 * have more then one pipe enabled
12310 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012311 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012312 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012313
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012314 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012315 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012316
Lyude896e5bb2016-08-24 07:48:09 +020012317 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012318 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12319 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012320
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012321 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012322 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012323 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012324 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012325 spin_unlock_irq(&dev->event_lock);
12326
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012327 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012328 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012329 }
12330
Lyude896e5bb2016-08-24 07:48:09 +020012331 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012332 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012333
Daniel Vetter94f05022016-06-14 18:01:00 +020012334 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12335 * already, but still need the state for the delayed optimization. To
12336 * fix this:
12337 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12338 * - schedule that vblank worker _before_ calling hw_done
12339 * - at the start of commit_tail, cancel it _synchrously
12340 * - switch over to the vblank wait helper in the core after that since
12341 * we don't need out special handling any more.
12342 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012343 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012344
12345 /*
12346 * Now that the vblank has passed, we can go ahead and program the
12347 * optimal watermarks on platforms that need two-step watermark
12348 * programming.
12349 *
12350 * TODO: Move this (and other cleanup) to an async worker eventually.
12351 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012352 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12353 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012354
12355 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012356 dev_priv->display.optimize_watermarks(intel_state,
12357 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012358 }
12359
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012360 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012361 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12362
12363 if (put_domains[i])
12364 modeset_put_power_domains(dev_priv, put_domains[i]);
12365
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012366 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012367 }
12368
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012369 if (intel_state->modeset)
12370 intel_verify_planes(intel_state);
12371
Paulo Zanoni56feca92016-09-22 18:00:28 -030012372 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012373 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012374
Daniel Vetter94f05022016-06-14 18:01:00 +020012375 drm_atomic_helper_commit_hw_done(state);
12376
Chris Wilsond5553c02017-05-04 12:55:08 +010012377 if (intel_state->modeset) {
12378 /* As one of the primary mmio accessors, KMS has a high
12379 * likelihood of triggering bugs in unclaimed access. After we
12380 * finish modesetting, see if an error has been flagged, and if
12381 * so enable debugging for the next modeset - and hope we catch
12382 * the culprit.
12383 */
12384 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012385 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012386 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012387
Daniel Vetter5a21b662016-05-24 17:13:53 +020012388 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012389
Daniel Vetterea0000f2016-06-13 16:13:46 +020012390 drm_atomic_helper_commit_cleanup_done(state);
12391
Chris Wilson08536952016-10-14 13:18:18 +010012392 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012393
Chris Wilsonba318c62017-02-02 20:47:41 +000012394 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012395}
12396
12397static void intel_atomic_commit_work(struct work_struct *work)
12398{
Chris Wilsonc004a902016-10-28 13:58:45 +010012399 struct drm_atomic_state *state =
12400 container_of(work, struct drm_atomic_state, commit_work);
12401
Daniel Vetter94f05022016-06-14 18:01:00 +020012402 intel_atomic_commit_tail(state);
12403}
12404
Chris Wilsonc004a902016-10-28 13:58:45 +010012405static int __i915_sw_fence_call
12406intel_atomic_commit_ready(struct i915_sw_fence *fence,
12407 enum i915_sw_fence_notify notify)
12408{
12409 struct intel_atomic_state *state =
12410 container_of(fence, struct intel_atomic_state, commit_ready);
12411
12412 switch (notify) {
12413 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012414 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012415 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012416 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012417 {
12418 struct intel_atomic_helper *helper =
12419 &to_i915(state->base.dev)->atomic_helper;
12420
12421 if (llist_add(&state->freed, &helper->free_list))
12422 schedule_work(&helper->free_work);
12423 break;
12424 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012425 }
12426
12427 return NOTIFY_DONE;
12428}
12429
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012430static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12431{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012432 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012433 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012434 int i;
12435
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012436 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012437 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012438 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012439 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012440}
12441
Daniel Vetter94f05022016-06-14 18:01:00 +020012442/**
12443 * intel_atomic_commit - commit validated state object
12444 * @dev: DRM device
12445 * @state: the top-level driver state object
12446 * @nonblock: nonblocking commit
12447 *
12448 * This function commits a top-level state object that has been validated
12449 * with drm_atomic_helper_check().
12450 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012451 * RETURNS
12452 * Zero for success or -errno.
12453 */
12454static int intel_atomic_commit(struct drm_device *dev,
12455 struct drm_atomic_state *state,
12456 bool nonblock)
12457{
12458 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012459 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012460 int ret = 0;
12461
Chris Wilsonc004a902016-10-28 13:58:45 +010012462 drm_atomic_state_get(state);
12463 i915_sw_fence_init(&intel_state->commit_ready,
12464 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012465
Ville Syrjälä440df932017-03-29 17:21:23 +030012466 /*
12467 * The intel_legacy_cursor_update() fast path takes care
12468 * of avoiding the vblank waits for simple cursor
12469 * movement and flips. For cursor on/off and size changes,
12470 * we want to perform the vblank waits so that watermark
12471 * updates happen during the correct frames. Gen9+ have
12472 * double buffered watermarks and so shouldn't need this.
12473 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012474 * Unset state->legacy_cursor_update before the call to
12475 * drm_atomic_helper_setup_commit() because otherwise
12476 * drm_atomic_helper_wait_for_flip_done() is a noop and
12477 * we get FIFO underruns because we didn't wait
12478 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012479 *
12480 * FIXME doing watermarks and fb cleanup from a vblank worker
12481 * (assuming we had any) would solve these problems.
12482 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012483 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12484 struct intel_crtc_state *new_crtc_state;
12485 struct intel_crtc *crtc;
12486 int i;
12487
12488 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12489 if (new_crtc_state->wm.need_postvbl_update ||
12490 new_crtc_state->update_wm_post)
12491 state->legacy_cursor_update = false;
12492 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012493
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012494 ret = intel_atomic_prepare_commit(dev, state);
12495 if (ret) {
12496 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12497 i915_sw_fence_commit(&intel_state->commit_ready);
12498 return ret;
12499 }
12500
12501 ret = drm_atomic_helper_setup_commit(state, nonblock);
12502 if (!ret)
12503 ret = drm_atomic_helper_swap_state(state, true);
12504
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012505 if (ret) {
12506 i915_sw_fence_commit(&intel_state->commit_ready);
12507
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012508 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012509 return ret;
12510 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012511 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012512 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012513 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012514
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012515 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012516 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12517 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012518 memcpy(dev_priv->min_voltage_level,
12519 intel_state->min_voltage_level,
12520 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012521 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012522 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12523 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012524 }
12525
Chris Wilson08536952016-10-14 13:18:18 +010012526 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012527 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012528
12529 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012530 if (nonblock && intel_state->modeset) {
12531 queue_work(dev_priv->modeset_wq, &state->commit_work);
12532 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012533 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012534 } else {
12535 if (intel_state->modeset)
12536 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012537 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012538 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012539
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012540 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012541}
12542
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012543static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012544 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012545 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012546 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012547 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012548 .atomic_duplicate_state = intel_crtc_duplicate_state,
12549 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012550 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012551};
12552
Chris Wilson74d290f2017-08-17 13:37:06 +010012553struct wait_rps_boost {
12554 struct wait_queue_entry wait;
12555
12556 struct drm_crtc *crtc;
12557 struct drm_i915_gem_request *request;
12558};
12559
12560static int do_rps_boost(struct wait_queue_entry *_wait,
12561 unsigned mode, int sync, void *key)
12562{
12563 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12564 struct drm_i915_gem_request *rq = wait->request;
12565
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012566 /*
12567 * If we missed the vblank, but the request is already running it
12568 * is reasonable to assume that it will complete before the next
12569 * vblank without our intervention, so leave RPS alone.
12570 */
12571 if (!i915_gem_request_started(rq))
12572 gen6_rps_boost(rq, NULL);
Chris Wilson74d290f2017-08-17 13:37:06 +010012573 i915_gem_request_put(rq);
12574
12575 drm_crtc_vblank_put(wait->crtc);
12576
12577 list_del(&wait->wait.entry);
12578 kfree(wait);
12579 return 1;
12580}
12581
12582static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12583 struct dma_fence *fence)
12584{
12585 struct wait_rps_boost *wait;
12586
12587 if (!dma_fence_is_i915(fence))
12588 return;
12589
12590 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12591 return;
12592
12593 if (drm_crtc_vblank_get(crtc))
12594 return;
12595
12596 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12597 if (!wait) {
12598 drm_crtc_vblank_put(crtc);
12599 return;
12600 }
12601
12602 wait->request = to_request(dma_fence_get(fence));
12603 wait->crtc = crtc;
12604
12605 wait->wait.func = do_rps_boost;
12606 wait->wait.flags = 0;
12607
12608 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12609}
12610
Matt Roper6beb8c232014-12-01 15:40:14 -080012611/**
12612 * intel_prepare_plane_fb - Prepare fb for usage on plane
12613 * @plane: drm plane to prepare for
12614 * @fb: framebuffer to prepare for presentation
12615 *
12616 * Prepares a framebuffer for usage on a display plane. Generally this
12617 * involves pinning the underlying object and updating the frontbuffer tracking
12618 * bits. Some older platforms need special physical address handling for
12619 * cursor planes.
12620 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012621 * Must be called with struct_mutex held.
12622 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012623 * Returns 0 on success, negative error code on failure.
12624 */
12625int
12626intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012627 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012628{
Chris Wilsonc004a902016-10-28 13:58:45 +010012629 struct intel_atomic_state *intel_state =
12630 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012631 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012632 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012633 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012634 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012635 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012636
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012637 if (old_obj) {
12638 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012639 drm_atomic_get_existing_crtc_state(new_state->state,
12640 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012641
12642 /* Big Hammer, we also need to ensure that any pending
12643 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12644 * current scanout is retired before unpinning the old
12645 * framebuffer. Note that we rely on userspace rendering
12646 * into the buffer attached to the pipe they are waiting
12647 * on. If not, userspace generates a GPU hang with IPEHR
12648 * point to the MI_WAIT_FOR_EVENT.
12649 *
12650 * This should only fail upon a hung GPU, in which case we
12651 * can safely continue.
12652 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012653 if (needs_modeset(crtc_state)) {
12654 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12655 old_obj->resv, NULL,
12656 false, 0,
12657 GFP_KERNEL);
12658 if (ret < 0)
12659 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012660 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012661 }
12662
Chris Wilsonc004a902016-10-28 13:58:45 +010012663 if (new_state->fence) { /* explicit fencing */
12664 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12665 new_state->fence,
12666 I915_FENCE_TIMEOUT,
12667 GFP_KERNEL);
12668 if (ret < 0)
12669 return ret;
12670 }
12671
Chris Wilsonc37efb92016-06-17 08:28:47 +010012672 if (!obj)
12673 return 0;
12674
Chris Wilson4d3088c2017-07-26 17:00:38 +010012675 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012676 if (ret)
12677 return ret;
12678
Chris Wilson4d3088c2017-07-26 17:00:38 +010012679 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12680 if (ret) {
12681 i915_gem_object_unpin_pages(obj);
12682 return ret;
12683 }
12684
Chris Wilsonfd700752017-07-26 17:00:36 +010012685 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12686 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12687 const int align = intel_cursor_alignment(dev_priv);
12688
12689 ret = i915_gem_object_attach_phys(obj, align);
12690 } else {
12691 struct i915_vma *vma;
12692
12693 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12694 if (!IS_ERR(vma))
12695 to_intel_plane_state(new_state)->vma = vma;
12696 else
12697 ret = PTR_ERR(vma);
12698 }
12699
12700 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12701
12702 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012703 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012704 if (ret)
12705 return ret;
12706
Chris Wilsonc004a902016-10-28 13:58:45 +010012707 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012708 struct dma_fence *fence;
12709
Chris Wilsonc004a902016-10-28 13:58:45 +010012710 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12711 obj->resv, NULL,
12712 false, I915_FENCE_TIMEOUT,
12713 GFP_KERNEL);
12714 if (ret < 0)
12715 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012716
12717 fence = reservation_object_get_excl_rcu(obj->resv);
12718 if (fence) {
12719 add_rps_boost_after_vblank(new_state->crtc, fence);
12720 dma_fence_put(fence);
12721 }
12722 } else {
12723 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012724 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012725
Chris Wilsond07f0e52016-10-28 13:58:44 +010012726 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012727}
12728
Matt Roper38f3ce32014-12-02 07:45:25 -080012729/**
12730 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12731 * @plane: drm plane to clean up for
12732 * @fb: old framebuffer that was on plane
12733 *
12734 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012735 *
12736 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012737 */
12738void
12739intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012740 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012741{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012742 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012743
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012744 /* Should only be called after a successful intel_prepare_plane_fb()! */
12745 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012746 if (vma) {
12747 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012748 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012749 mutex_unlock(&plane->dev->struct_mutex);
12750 }
Matt Roper465c1202014-05-29 08:06:54 -070012751}
12752
Chandra Konduru6156a452015-04-27 13:48:39 -070012753int
12754skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12755{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012756 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012757 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012758 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012759
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012760 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012761 return DRM_PLANE_HELPER_NO_SCALING;
12762
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012763 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012764
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012765 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12766 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12767
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012768 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012769 max_dotclk *= 2;
12770
12771 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012772 return DRM_PLANE_HELPER_NO_SCALING;
12773
12774 /*
12775 * skl max scale is lower of:
12776 * close to 3 but not 3, -1 is for that purpose
12777 * or
12778 * cdclk/crtc_clock
12779 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012780 max_scale = min((1 << 16) * 3 - 1,
12781 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012782
12783 return max_scale;
12784}
12785
Matt Roper465c1202014-05-29 08:06:54 -070012786static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012787intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012788 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012789 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012790{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012791 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012792 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012793 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012794 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12795 bool can_position = false;
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +020012796 struct drm_rect clip = {};
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012797 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012798
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012799 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012800 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020012801 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012802 min_scale = 1;
12803 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12804 }
Sonika Jindald8106362015-04-10 14:37:28 +053012805 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012806 }
Sonika Jindald8106362015-04-10 14:37:28 +053012807
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +020012808 if (crtc_state->base.enable)
12809 drm_mode_get_hv_timing(&crtc_state->base.mode,
12810 &clip.x2, &clip.y2);
12811
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020012812 ret = drm_atomic_helper_check_plane_state(&state->base,
12813 &crtc_state->base,
Ville Syrjäläa2936e3d2017-11-23 21:04:49 +020012814 &clip,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020012815 min_scale, max_scale,
12816 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012817 if (ret)
12818 return ret;
12819
Daniel Vettercc926382016-08-15 10:41:47 +020012820 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012821 return 0;
12822
12823 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020012824 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012825 if (ret)
12826 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012827
12828 state->ctl = skl_plane_ctl(crtc_state, state);
12829 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012830 ret = i9xx_check_plane_surface(state);
12831 if (ret)
12832 return ret;
12833
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012834 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012835 }
12836
James Ausmus4036c782017-11-13 10:11:28 -080012837 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12838 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12839
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012840 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012841}
12842
Daniel Vetter5a21b662016-05-24 17:13:53 +020012843static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12844 struct drm_crtc_state *old_crtc_state)
12845{
12846 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012847 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012849 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012850 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012851 struct intel_atomic_state *old_intel_state =
12852 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012853 struct intel_crtc_state *intel_cstate =
12854 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12855 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012856
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012857 if (!modeset &&
12858 (intel_cstate->base.color_mgmt_changed ||
12859 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012860 intel_color_set_csc(&intel_cstate->base);
12861 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012862 }
12863
Daniel Vetter5a21b662016-05-24 17:13:53 +020012864 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012865 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012866
12867 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012868 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012869
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012870 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012871 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012872 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012873 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012874
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012875out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012876 if (dev_priv->display.atomic_update_watermarks)
12877 dev_priv->display.atomic_update_watermarks(old_intel_state,
12878 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012879}
12880
12881static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12882 struct drm_crtc_state *old_crtc_state)
12883{
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012884 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012886 struct intel_atomic_state *old_intel_state =
12887 to_intel_atomic_state(old_crtc_state->state);
12888 struct intel_crtc_state *new_crtc_state =
12889 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012890
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012891 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012892
12893 if (new_crtc_state->update_pipe &&
12894 !needs_modeset(&new_crtc_state->base) &&
12895 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED) {
12896 if (!IS_GEN2(dev_priv))
12897 intel_set_cpu_fifo_underrun_reporting(dev_priv, intel_crtc->pipe, true);
12898
12899 if (new_crtc_state->has_pch_encoder) {
12900 enum pipe pch_transcoder =
12901 intel_crtc_pch_transcoder(intel_crtc);
12902
12903 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
12904 }
12905 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012906}
12907
Matt Ropercf4c7c12014-12-04 10:27:42 -080012908/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012909 * intel_plane_destroy - destroy a plane
12910 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012911 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012912 * Common destruction function for all types of planes (primary, cursor,
12913 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012914 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012915void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012916{
Matt Roper465c1202014-05-29 08:06:54 -070012917 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012918 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012919}
12920
Ben Widawsky714244e2017-08-01 09:58:16 -070012921static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12922{
12923 switch (format) {
12924 case DRM_FORMAT_C8:
12925 case DRM_FORMAT_RGB565:
12926 case DRM_FORMAT_XRGB1555:
12927 case DRM_FORMAT_XRGB8888:
12928 return modifier == DRM_FORMAT_MOD_LINEAR ||
12929 modifier == I915_FORMAT_MOD_X_TILED;
12930 default:
12931 return false;
12932 }
12933}
12934
12935static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12936{
12937 switch (format) {
12938 case DRM_FORMAT_C8:
12939 case DRM_FORMAT_RGB565:
12940 case DRM_FORMAT_XRGB8888:
12941 case DRM_FORMAT_XBGR8888:
12942 case DRM_FORMAT_XRGB2101010:
12943 case DRM_FORMAT_XBGR2101010:
12944 return modifier == DRM_FORMAT_MOD_LINEAR ||
12945 modifier == I915_FORMAT_MOD_X_TILED;
12946 default:
12947 return false;
12948 }
12949}
12950
12951static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12952{
12953 switch (format) {
12954 case DRM_FORMAT_XRGB8888:
12955 case DRM_FORMAT_XBGR8888:
12956 case DRM_FORMAT_ARGB8888:
12957 case DRM_FORMAT_ABGR8888:
12958 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12959 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12960 return true;
12961 /* fall through */
12962 case DRM_FORMAT_RGB565:
12963 case DRM_FORMAT_XRGB2101010:
12964 case DRM_FORMAT_XBGR2101010:
12965 case DRM_FORMAT_YUYV:
12966 case DRM_FORMAT_YVYU:
12967 case DRM_FORMAT_UYVY:
12968 case DRM_FORMAT_VYUY:
12969 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12970 return true;
12971 /* fall through */
12972 case DRM_FORMAT_C8:
12973 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12974 modifier == I915_FORMAT_MOD_X_TILED ||
12975 modifier == I915_FORMAT_MOD_Y_TILED)
12976 return true;
12977 /* fall through */
12978 default:
12979 return false;
12980 }
12981}
12982
12983static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12984 uint32_t format,
12985 uint64_t modifier)
12986{
12987 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12988
12989 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12990 return false;
12991
12992 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12993 modifier != DRM_FORMAT_MOD_LINEAR)
12994 return false;
12995
12996 if (INTEL_GEN(dev_priv) >= 9)
12997 return skl_mod_supported(format, modifier);
12998 else if (INTEL_GEN(dev_priv) >= 4)
12999 return i965_mod_supported(format, modifier);
13000 else
13001 return i8xx_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -070013002}
13003
13004static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13005 uint32_t format,
13006 uint64_t modifier)
13007{
13008 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13009 return false;
13010
13011 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13012}
13013
13014static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013015 .update_plane = drm_atomic_helper_update_plane,
13016 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013017 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013018 .atomic_get_property = intel_plane_atomic_get_property,
13019 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013020 .atomic_duplicate_state = intel_plane_duplicate_state,
13021 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013022 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013023};
13024
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013025static int
13026intel_legacy_cursor_update(struct drm_plane *plane,
13027 struct drm_crtc *crtc,
13028 struct drm_framebuffer *fb,
13029 int crtc_x, int crtc_y,
13030 unsigned int crtc_w, unsigned int crtc_h,
13031 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013032 uint32_t src_w, uint32_t src_h,
13033 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013034{
13035 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13036 int ret;
13037 struct drm_plane_state *old_plane_state, *new_plane_state;
13038 struct intel_plane *intel_plane = to_intel_plane(plane);
13039 struct drm_framebuffer *old_fb;
13040 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013041 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013042
13043 /*
13044 * When crtc is inactive or there is a modeset pending,
13045 * wait for it to complete in the slowpath
13046 */
13047 if (!crtc_state->active || needs_modeset(crtc_state) ||
13048 to_intel_crtc_state(crtc_state)->update_pipe)
13049 goto slow;
13050
13051 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013052 /*
13053 * Don't do an async update if there is an outstanding commit modifying
13054 * the plane. This prevents our async update's changes from getting
13055 * overridden by a previous synchronous update's state.
13056 */
13057 if (old_plane_state->commit &&
13058 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13059 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013060
13061 /*
13062 * If any parameters change that may affect watermarks,
13063 * take the slowpath. Only changing fb or position should be
13064 * in the fastpath.
13065 */
13066 if (old_plane_state->crtc != crtc ||
13067 old_plane_state->src_w != src_w ||
13068 old_plane_state->src_h != src_h ||
13069 old_plane_state->crtc_w != crtc_w ||
13070 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013071 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013072 goto slow;
13073
13074 new_plane_state = intel_plane_duplicate_state(plane);
13075 if (!new_plane_state)
13076 return -ENOMEM;
13077
13078 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13079
13080 new_plane_state->src_x = src_x;
13081 new_plane_state->src_y = src_y;
13082 new_plane_state->src_w = src_w;
13083 new_plane_state->src_h = src_h;
13084 new_plane_state->crtc_x = crtc_x;
13085 new_plane_state->crtc_y = crtc_y;
13086 new_plane_state->crtc_w = crtc_w;
13087 new_plane_state->crtc_h = crtc_h;
13088
13089 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013090 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13091 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013092 to_intel_plane_state(new_plane_state));
13093 if (ret)
13094 goto out_free;
13095
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013096 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13097 if (ret)
13098 goto out_free;
13099
13100 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013101 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013102
13103 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13104 if (ret) {
13105 DRM_DEBUG_KMS("failed to attach phys object\n");
13106 goto out_unlock;
13107 }
13108 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013109 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13110 if (IS_ERR(vma)) {
13111 DRM_DEBUG_KMS("failed to pin object\n");
13112
13113 ret = PTR_ERR(vma);
13114 goto out_unlock;
13115 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013116
13117 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013118 }
13119
13120 old_fb = old_plane_state->fb;
13121
13122 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13123 intel_plane->frontbuffer_bit);
13124
13125 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013126 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013127
Ville Syrjälä72259532017-03-02 19:15:05 +020013128 if (plane->state->visible) {
13129 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013130 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013131 to_intel_crtc_state(crtc->state),
13132 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013133 } else {
13134 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013135 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013136 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013137
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013138 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013139 if (old_vma)
13140 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013141
13142out_unlock:
13143 mutex_unlock(&dev_priv->drm.struct_mutex);
13144out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013145 if (ret)
13146 intel_plane_destroy_state(plane, new_plane_state);
13147 else
13148 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013149 return ret;
13150
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013151slow:
13152 return drm_atomic_helper_update_plane(plane, crtc, fb,
13153 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013154 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013155}
13156
13157static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13158 .update_plane = intel_legacy_cursor_update,
13159 .disable_plane = drm_atomic_helper_disable_plane,
13160 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013161 .atomic_get_property = intel_plane_atomic_get_property,
13162 .atomic_set_property = intel_plane_atomic_set_property,
13163 .atomic_duplicate_state = intel_plane_duplicate_state,
13164 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013165 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013166};
13167
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013168static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013169intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013170{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013171 struct intel_plane *primary = NULL;
13172 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013173 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013174 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013175 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013176 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013177 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013178
13179 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013180 if (!primary) {
13181 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013182 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013183 }
Matt Roper465c1202014-05-29 08:06:54 -070013184
Matt Roper8e7d6882015-01-21 16:35:41 -080013185 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013186 if (!state) {
13187 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013188 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013189 }
13190
Matt Roper8e7d6882015-01-21 16:35:41 -080013191 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013192
Matt Roper465c1202014-05-29 08:06:54 -070013193 primary->can_scale = false;
13194 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013195 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013196 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013197 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013198 }
Matt Roper465c1202014-05-29 08:06:54 -070013199 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013200 /*
13201 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13202 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13203 */
13204 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013205 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013206 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013207 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013208 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013209 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Matt Roperc59cb172014-12-01 15:40:16 -080013210 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013211
Ville Syrjälä77064e22017-12-22 21:22:28 +020013212 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013213 intel_primary_formats = skl_primary_formats;
13214 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013215
Ville Syrjälä77064e22017-12-22 21:22:28 +020013216 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_PRIMARY))
Ben Widawsky714244e2017-08-01 09:58:16 -070013217 modifiers = skl_format_modifiers_ccs;
13218 else
13219 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013220
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013221 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013222 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013223 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013224 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013225 intel_primary_formats = i965_primary_formats;
13226 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013227 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013228
Ville Syrjäläed150302017-11-17 21:19:10 +020013229 primary->update_plane = i9xx_update_plane;
13230 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013231 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013232 } else {
13233 intel_primary_formats = i8xx_primary_formats;
13234 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013235 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013236
Ville Syrjäläed150302017-11-17 21:19:10 +020013237 primary->update_plane = i9xx_update_plane;
13238 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013239 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013240 }
13241
Ville Syrjälä580503c2016-10-31 22:37:00 +020013242 if (INTEL_GEN(dev_priv) >= 9)
13243 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13244 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013245 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013246 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013247 DRM_PLANE_TYPE_PRIMARY,
13248 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013249 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013250 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13251 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013252 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013253 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013254 DRM_PLANE_TYPE_PRIMARY,
13255 "primary %c", pipe_name(pipe));
13256 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013257 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13258 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013259 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013260 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013261 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013262 "plane %c",
13263 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013264 if (ret)
13265 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013266
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013267 if (INTEL_GEN(dev_priv) >= 10) {
13268 supported_rotations =
13269 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13270 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13271 DRM_MODE_REFLECT_X;
13272 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013273 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013274 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13275 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013276 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13277 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013278 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13279 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013280 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013281 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013282 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013283 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013284 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013285 }
13286
Dave Airlie5481e272016-10-25 16:36:13 +100013287 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013288 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013289 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013290 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013291
Matt Roperea2c67b2014-12-23 10:41:52 -080013292 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13293
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013294 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013295
13296fail:
13297 kfree(state);
13298 kfree(primary);
13299
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013300 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013301}
13302
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013303static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013304intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13305 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013306{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013307 struct intel_plane *cursor = NULL;
13308 struct intel_plane_state *state = NULL;
13309 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013310
13311 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013312 if (!cursor) {
13313 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013314 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013315 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013316
Matt Roper8e7d6882015-01-21 16:35:41 -080013317 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013318 if (!state) {
13319 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013320 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013321 }
13322
Matt Roper8e7d6882015-01-21 16:35:41 -080013323 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013324
Matt Roper3d7d6512014-06-10 08:28:13 -070013325 cursor->can_scale = false;
13326 cursor->max_downscale = 1;
13327 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013328 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013329 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013330 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013331
13332 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13333 cursor->update_plane = i845_update_cursor;
13334 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013335 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013336 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013337 } else {
13338 cursor->update_plane = i9xx_update_cursor;
13339 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013340 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013341 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013342 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013343
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013344 cursor->cursor.base = ~0;
13345 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013346
13347 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13348 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013349
Ville Syrjälä580503c2016-10-31 22:37:00 +020013350 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013351 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013352 intel_cursor_formats,
13353 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013354 cursor_format_modifiers,
13355 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013356 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013357 if (ret)
13358 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013359
Dave Airlie5481e272016-10-25 16:36:13 +100013360 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013361 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013362 DRM_MODE_ROTATE_0,
13363 DRM_MODE_ROTATE_0 |
13364 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013365
Ville Syrjälä580503c2016-10-31 22:37:00 +020013366 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013367 state->scaler_id = -1;
13368
Matt Roperea2c67b2014-12-23 10:41:52 -080013369 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13370
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013371 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013372
13373fail:
13374 kfree(state);
13375 kfree(cursor);
13376
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013377 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013378}
13379
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013380static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13381 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013382{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013383 struct intel_crtc_scaler_state *scaler_state =
13384 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013385 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013386 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013387
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013388 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13389 if (!crtc->num_scalers)
13390 return;
13391
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013392 for (i = 0; i < crtc->num_scalers; i++) {
13393 struct intel_scaler *scaler = &scaler_state->scalers[i];
13394
13395 scaler->in_use = 0;
13396 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013397 }
13398
13399 scaler_state->scaler_id = -1;
13400}
13401
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013402static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013403{
13404 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013405 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013406 struct intel_plane *primary = NULL;
13407 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013408 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013409
Daniel Vetter955382f2013-09-19 14:05:45 +020013410 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013411 if (!intel_crtc)
13412 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013413
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013414 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013415 if (!crtc_state) {
13416 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013417 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013418 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013419 intel_crtc->config = crtc_state;
13420 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013421 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013422
Ville Syrjälä580503c2016-10-31 22:37:00 +020013423 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013424 if (IS_ERR(primary)) {
13425 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013426 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013427 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013428 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013429
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013430 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013431 struct intel_plane *plane;
13432
Ville Syrjälä580503c2016-10-31 22:37:00 +020013433 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013434 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013435 ret = PTR_ERR(plane);
13436 goto fail;
13437 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013438 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013439 }
13440
Ville Syrjälä580503c2016-10-31 22:37:00 +020013441 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013442 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013443 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013444 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013445 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013446 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013447
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013448 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013449 &primary->base, &cursor->base,
13450 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013451 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013452 if (ret)
13453 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013454
Jesse Barnes80824002009-09-10 15:28:06 -070013455 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013456
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013457 /* initialize shared scalers */
13458 intel_crtc_init_scalers(intel_crtc, crtc_state);
13459
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013460 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
Ville Syrjäläb1558c72017-11-17 21:19:15 +020013461 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] != NULL);
13462 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] = intel_crtc;
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013463 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013464
Jesse Barnes79e53942008-11-07 14:24:08 -080013465 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013466
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013467 intel_color_init(&intel_crtc->base);
13468
Daniel Vetter87b6b102014-05-15 15:33:46 +020013469 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013470
13471 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013472
13473fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013474 /*
13475 * drm_mode_config_cleanup() will free up any
13476 * crtcs/planes already initialized.
13477 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013478 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013479 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013480
13481 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013482}
13483
Jesse Barnes752aa882013-10-31 18:55:49 +020013484enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13485{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013486 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013487
Rob Clark51fd3712013-11-19 12:10:12 -050013488 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013489
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013490 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013491 return INVALID_PIPE;
13492
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013493 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013494}
13495
Carl Worth08d7b3d2009-04-29 14:43:54 -070013496int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013497 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013498{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013499 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013500 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013501 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013502
Keith Packard418da172017-03-14 23:25:07 -070013503 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013504 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013505 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013506
Rob Clark7707e652014-07-17 23:30:04 -040013507 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013508 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013509
Daniel Vetterc05422d2009-08-11 16:05:30 +020013510 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013511}
13512
Daniel Vetter66a92782012-07-12 20:08:18 +020013513static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013514{
Daniel Vetter66a92782012-07-12 20:08:18 +020013515 struct drm_device *dev = encoder->base.dev;
13516 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013517 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013518 int entry = 0;
13519
Damien Lespiaub2784e12014-08-05 11:29:37 +010013520 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013521 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013522 index_mask |= (1 << entry);
13523
Jesse Barnes79e53942008-11-07 14:24:08 -080013524 entry++;
13525 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013526
Jesse Barnes79e53942008-11-07 14:24:08 -080013527 return index_mask;
13528}
13529
Ville Syrjälä646d5772016-10-31 22:37:14 +020013530static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013531{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013532 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013533 return false;
13534
13535 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13536 return false;
13537
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013538 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013539 return false;
13540
13541 return true;
13542}
13543
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013544static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013545{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013546 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013547 return false;
13548
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013549 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013550 return false;
13551
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013552 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013553 return false;
13554
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013555 if (HAS_PCH_LPT_H(dev_priv) &&
13556 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013557 return false;
13558
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013559 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013560 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013561 return false;
13562
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013563 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013564 return false;
13565
13566 return true;
13567}
13568
Imre Deak8090ba82016-08-10 14:07:33 +030013569void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13570{
13571 int pps_num;
13572 int pps_idx;
13573
13574 if (HAS_DDI(dev_priv))
13575 return;
13576 /*
13577 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13578 * everywhere where registers can be write protected.
13579 */
13580 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13581 pps_num = 2;
13582 else
13583 pps_num = 1;
13584
13585 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13586 u32 val = I915_READ(PP_CONTROL(pps_idx));
13587
13588 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13589 I915_WRITE(PP_CONTROL(pps_idx), val);
13590 }
13591}
13592
Imre Deak44cb7342016-08-10 14:07:29 +030013593static void intel_pps_init(struct drm_i915_private *dev_priv)
13594{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013595 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013596 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13597 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13598 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13599 else
13600 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013601
13602 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013603}
13604
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013605static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013606{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013607 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013608 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013609
Imre Deak44cb7342016-08-10 14:07:29 +030013610 intel_pps_init(dev_priv);
13611
Imre Deak97a824e12016-06-21 11:51:47 +030013612 /*
13613 * intel_edp_init_connector() depends on this completing first, to
13614 * prevent the registeration of both eDP and LVDS and the incorrect
13615 * sharing of the PPS.
13616 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013617 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013618
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013619 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013620 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013621
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013622 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013623 /*
13624 * FIXME: Broxton doesn't support port detection via the
13625 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13626 * detect the ports.
13627 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013628 intel_ddi_init(dev_priv, PORT_A);
13629 intel_ddi_init(dev_priv, PORT_B);
13630 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013631
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013632 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013633 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013634 int found;
13635
Jesse Barnesde31fac2015-03-06 15:53:32 -080013636 /*
13637 * Haswell uses DDI functions to detect digital outputs.
13638 * On SKL pre-D0 the strap isn't connected, so we assume
13639 * it's there.
13640 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013641 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013642 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013643 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013644 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013645
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013646 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013647 * register */
13648 found = I915_READ(SFUSE_STRAP);
13649
13650 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013651 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013652 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013653 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013654 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013655 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013656 if (found & SFUSE_STRAP_DDIF_DETECTED)
13657 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013658 /*
13659 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13660 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013661 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013662 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13663 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13664 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013665 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013666
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013667 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013668 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013669 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013670
Ville Syrjälä646d5772016-10-31 22:37:14 +020013671 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013672 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013673
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013674 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013675 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013676 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013677 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013678 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013679 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013680 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013681 }
13682
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013683 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013684 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013685
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013686 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013687 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013688
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013689 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013690 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013691
Daniel Vetter270b3042012-10-27 15:52:05 +020013692 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013693 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013694 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013695 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013696
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013697 /*
13698 * The DP_DETECTED bit is the latched state of the DDC
13699 * SDA pin at boot. However since eDP doesn't require DDC
13700 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13701 * eDP ports may have been muxed to an alternate function.
13702 * Thus we can't rely on the DP_DETECTED bit alone to detect
13703 * eDP ports. Consult the VBT as well as DP_DETECTED to
13704 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013705 *
13706 * Sadly the straps seem to be missing sometimes even for HDMI
13707 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13708 * and VBT for the presence of the port. Additionally we can't
13709 * trust the port type the VBT declares as we've seen at least
13710 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013711 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013712 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013713 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13714 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013715 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013716 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013717 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013718
Jani Nikula7b91bf72017-08-18 12:30:19 +030013719 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013720 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13721 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013722 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013723 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013724 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013725
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013726 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013727 /*
13728 * eDP not supported on port D,
13729 * so no need to worry about it
13730 */
13731 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13732 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013733 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013734 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013735 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013736 }
13737
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013738 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013739 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013740 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013741
Paulo Zanonie2debe92013-02-18 19:00:27 -030013742 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013743 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013744 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013745 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013746 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013747 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013748 }
Ma Ling27185ae2009-08-24 13:50:23 +080013749
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013750 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013751 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013752 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013753
13754 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013755
Paulo Zanonie2debe92013-02-18 19:00:27 -030013756 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013757 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013758 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013759 }
Ma Ling27185ae2009-08-24 13:50:23 +080013760
Paulo Zanonie2debe92013-02-18 19:00:27 -030013761 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013762
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013763 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013764 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013765 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013766 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013767 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013768 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013769 }
Ma Ling27185ae2009-08-24 13:50:23 +080013770
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013771 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013772 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013773 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013774 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013775
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013776 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013777 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013778
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013779 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013780
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013781 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013782 encoder->base.possible_crtcs = encoder->crtc_mask;
13783 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013784 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013785 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013786
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013787 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013788
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013789 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013790}
13791
13792static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13793{
13794 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013795
Daniel Vetteref2d6332014-02-10 18:00:38 +010013796 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013797
Chris Wilsondd689282017-03-01 15:41:28 +000013798 i915_gem_object_lock(intel_fb->obj);
13799 WARN_ON(!intel_fb->obj->framebuffer_references--);
13800 i915_gem_object_unlock(intel_fb->obj);
13801
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013802 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013803
Jesse Barnes79e53942008-11-07 14:24:08 -080013804 kfree(intel_fb);
13805}
13806
13807static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013808 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013809 unsigned int *handle)
13810{
13811 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013812 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013813
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013814 if (obj->userptr.mm) {
13815 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13816 return -EINVAL;
13817 }
13818
Chris Wilson05394f32010-11-08 19:18:58 +000013819 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013820}
13821
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013822static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13823 struct drm_file *file,
13824 unsigned flags, unsigned color,
13825 struct drm_clip_rect *clips,
13826 unsigned num_clips)
13827{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013828 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013829
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013830 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013831 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013832
13833 return 0;
13834}
13835
Jesse Barnes79e53942008-11-07 14:24:08 -080013836static const struct drm_framebuffer_funcs intel_fb_funcs = {
13837 .destroy = intel_user_framebuffer_destroy,
13838 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013839 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013840};
13841
Damien Lespiaub3218032015-02-27 11:15:18 +000013842static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013843u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13844 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013845{
Chris Wilson24dbf512017-02-15 10:59:18 +000013846 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013847
13848 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013849 int cpp = drm_format_plane_cpp(pixel_format, 0);
13850
Damien Lespiaub3218032015-02-27 11:15:18 +000013851 /* "The stride in bytes must not exceed the of the size of 8K
13852 * pixels and 32K bytes."
13853 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013854 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013855 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013856 return 32*1024;
13857 } else if (gen >= 4) {
13858 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13859 return 16*1024;
13860 else
13861 return 32*1024;
13862 } else if (gen >= 3) {
13863 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13864 return 8*1024;
13865 else
13866 return 16*1024;
13867 } else {
13868 /* XXX DSPC is limited to 4k tiled */
13869 return 8*1024;
13870 }
13871}
13872
Chris Wilson24dbf512017-02-15 10:59:18 +000013873static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13874 struct drm_i915_gem_object *obj,
13875 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013876{
Chris Wilson24dbf512017-02-15 10:59:18 +000013877 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013878 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013879 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013880 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013881 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013882 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013883 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013884
Chris Wilsondd689282017-03-01 15:41:28 +000013885 i915_gem_object_lock(obj);
13886 obj->framebuffer_references++;
13887 tiling = i915_gem_object_get_tiling(obj);
13888 stride = i915_gem_object_get_stride(obj);
13889 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013890
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013891 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013892 /*
13893 * If there's a fence, enforce that
13894 * the fb modifier and tiling mode match.
13895 */
13896 if (tiling != I915_TILING_NONE &&
13897 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013898 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013899 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013900 }
13901 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013902 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013903 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013904 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013905 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013906 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013907 }
13908 }
13909
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013910 /* Passed in modifier sanity checking. */
13911 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013912 case I915_FORMAT_MOD_Y_TILED_CCS:
13913 case I915_FORMAT_MOD_Yf_TILED_CCS:
13914 switch (mode_cmd->pixel_format) {
13915 case DRM_FORMAT_XBGR8888:
13916 case DRM_FORMAT_ABGR8888:
13917 case DRM_FORMAT_XRGB8888:
13918 case DRM_FORMAT_ARGB8888:
13919 break;
13920 default:
13921 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13922 goto err;
13923 }
13924 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013925 case I915_FORMAT_MOD_Y_TILED:
13926 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013927 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013928 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13929 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013930 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013931 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013932 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013933 case I915_FORMAT_MOD_X_TILED:
13934 break;
13935 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013936 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13937 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013938 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013939 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013940
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013941 /*
13942 * gen2/3 display engine uses the fence if present,
13943 * so the tiling mode must match the fb modifier exactly.
13944 */
13945 if (INTEL_INFO(dev_priv)->gen < 4 &&
13946 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013947 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013948 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013949 }
13950
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013951 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013952 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013953 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013954 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013955 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013956 "tiled" : "linear",
13957 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013958 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013959 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013960
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013961 /*
13962 * If there's a fence, enforce that
13963 * the fb pitch and fence stride match.
13964 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013965 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13966 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13967 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013968 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013969 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013970
Ville Syrjälä57779d02012-10-31 17:50:14 +020013971 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013972 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013973 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013974 case DRM_FORMAT_RGB565:
13975 case DRM_FORMAT_XRGB8888:
13976 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013977 break;
13978 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013979 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013980 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13981 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013982 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013983 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013984 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013985 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013986 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013987 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013988 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13989 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013990 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013991 }
13992 break;
13993 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013994 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013995 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013996 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013997 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13998 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013999 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014000 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014001 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014002 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014003 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014004 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14005 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014006 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014007 }
14008 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014009 case DRM_FORMAT_YUYV:
14010 case DRM_FORMAT_UYVY:
14011 case DRM_FORMAT_YVYU:
14012 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014013 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014014 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14015 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014016 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014017 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014018 break;
14019 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014020 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14021 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014022 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014023 }
14024
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014025 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14026 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014027 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014028
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014029 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014030
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014031 for (i = 0; i < fb->format->num_planes; i++) {
14032 u32 stride_alignment;
14033
14034 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14035 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014036 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014037 }
14038
14039 stride_alignment = intel_fb_stride_alignment(fb, i);
14040
14041 /*
14042 * Display WA #0531: skl,bxt,kbl,glk
14043 *
14044 * Render decompression and plane width > 3840
14045 * combined with horizontal panning requires the
14046 * plane stride to be a multiple of 4. We'll just
14047 * require the entire fb to accommodate that to avoid
14048 * potential runtime errors at plane configuration time.
14049 */
14050 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14051 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14052 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14053 stride_alignment *= 4;
14054
14055 if (fb->pitches[i] & (stride_alignment - 1)) {
14056 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14057 i, fb->pitches[i], stride_alignment);
14058 goto err;
14059 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014060 }
14061
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014062 intel_fb->obj = obj;
14063
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014064 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014065 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014066 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014067
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014068 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014069 if (ret) {
14070 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014071 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014072 }
14073
Jesse Barnes79e53942008-11-07 14:24:08 -080014074 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014075
14076err:
Chris Wilsondd689282017-03-01 15:41:28 +000014077 i915_gem_object_lock(obj);
14078 obj->framebuffer_references--;
14079 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014080 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014081}
14082
Jesse Barnes79e53942008-11-07 14:24:08 -080014083static struct drm_framebuffer *
14084intel_user_framebuffer_create(struct drm_device *dev,
14085 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014086 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014087{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014088 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014089 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014090 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014091
Chris Wilson03ac0642016-07-20 13:31:51 +010014092 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14093 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014094 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014095
Chris Wilson24dbf512017-02-15 10:59:18 +000014096 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014097 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014098 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014099
14100 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014101}
14102
Chris Wilson778e23a2016-12-05 14:29:39 +000014103static void intel_atomic_state_free(struct drm_atomic_state *state)
14104{
14105 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14106
14107 drm_atomic_state_default_release(state);
14108
14109 i915_sw_fence_fini(&intel_state->commit_ready);
14110
14111 kfree(state);
14112}
14113
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014114static enum drm_mode_status
14115intel_mode_valid(struct drm_device *dev,
14116 const struct drm_display_mode *mode)
14117{
14118 if (mode->vscan > 1)
14119 return MODE_NO_VSCAN;
14120
14121 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
14122 return MODE_NO_DBLESCAN;
14123
14124 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14125 return MODE_H_ILLEGAL;
14126
14127 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14128 DRM_MODE_FLAG_NCSYNC |
14129 DRM_MODE_FLAG_PCSYNC))
14130 return MODE_HSYNC;
14131
14132 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14133 DRM_MODE_FLAG_PIXMUX |
14134 DRM_MODE_FLAG_CLKDIV2))
14135 return MODE_BAD;
14136
14137 return MODE_OK;
14138}
14139
Jesse Barnes79e53942008-11-07 14:24:08 -080014140static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014141 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014142 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014143 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014144 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014145 .atomic_check = intel_atomic_check,
14146 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014147 .atomic_state_alloc = intel_atomic_state_alloc,
14148 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014149 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014150};
14151
Imre Deak88212942016-03-16 13:38:53 +020014152/**
14153 * intel_init_display_hooks - initialize the display modesetting hooks
14154 * @dev_priv: device private
14155 */
14156void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014157{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014158 intel_init_cdclk_hooks(dev_priv);
14159
Imre Deak88212942016-03-16 13:38:53 +020014160 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014161 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014162 dev_priv->display.get_initial_plane_config =
14163 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014164 dev_priv->display.crtc_compute_clock =
14165 haswell_crtc_compute_clock;
14166 dev_priv->display.crtc_enable = haswell_crtc_enable;
14167 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014168 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014169 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014170 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014171 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014172 dev_priv->display.crtc_compute_clock =
14173 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014174 dev_priv->display.crtc_enable = haswell_crtc_enable;
14175 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014176 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014177 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014178 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014179 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014180 dev_priv->display.crtc_compute_clock =
14181 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014182 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14183 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014184 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014185 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014186 dev_priv->display.get_initial_plane_config =
14187 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014188 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14189 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14190 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14191 } else if (IS_VALLEYVIEW(dev_priv)) {
14192 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14193 dev_priv->display.get_initial_plane_config =
14194 i9xx_get_initial_plane_config;
14195 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014196 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14197 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014198 } else if (IS_G4X(dev_priv)) {
14199 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14200 dev_priv->display.get_initial_plane_config =
14201 i9xx_get_initial_plane_config;
14202 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14203 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14204 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014205 } else if (IS_PINEVIEW(dev_priv)) {
14206 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14207 dev_priv->display.get_initial_plane_config =
14208 i9xx_get_initial_plane_config;
14209 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14210 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14211 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014212 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014213 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014214 dev_priv->display.get_initial_plane_config =
14215 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014216 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014217 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14218 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014219 } else {
14220 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14221 dev_priv->display.get_initial_plane_config =
14222 i9xx_get_initial_plane_config;
14223 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14224 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14225 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014226 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014227
Imre Deak88212942016-03-16 13:38:53 +020014228 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014229 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014230 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014231 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014232 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014233 /* FIXME: detect B0+ stepping and use auto training */
14234 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014235 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014236 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014237 }
14238
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014239 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014240 dev_priv->display.update_crtcs = skl_update_crtcs;
14241 else
14242 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014243}
14244
Jesse Barnesb690e962010-07-19 13:53:12 -070014245/*
Keith Packard435793d2011-07-12 14:56:22 -070014246 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14247 */
14248static void quirk_ssc_force_disable(struct drm_device *dev)
14249{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014250 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014251 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014252 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014253}
14254
Carsten Emde4dca20e2012-03-15 15:56:26 +010014255/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014256 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14257 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014258 */
14259static void quirk_invert_brightness(struct drm_device *dev)
14260{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014261 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014262 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014263 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014264}
14265
Scot Doyle9c72cc62014-07-03 23:27:50 +000014266/* Some VBT's incorrectly indicate no backlight is present */
14267static void quirk_backlight_present(struct drm_device *dev)
14268{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014269 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014270 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14271 DRM_INFO("applying backlight present quirk\n");
14272}
14273
Manasi Navarec99a2592017-06-30 09:33:48 -070014274/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14275 * which is 300 ms greater than eDP spec T12 min.
14276 */
14277static void quirk_increase_t12_delay(struct drm_device *dev)
14278{
14279 struct drm_i915_private *dev_priv = to_i915(dev);
14280
14281 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14282 DRM_INFO("Applying T12 delay quirk\n");
14283}
14284
Jesse Barnesb690e962010-07-19 13:53:12 -070014285struct intel_quirk {
14286 int device;
14287 int subsystem_vendor;
14288 int subsystem_device;
14289 void (*hook)(struct drm_device *dev);
14290};
14291
Egbert Eich5f85f172012-10-14 15:46:38 +020014292/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14293struct intel_dmi_quirk {
14294 void (*hook)(struct drm_device *dev);
14295 const struct dmi_system_id (*dmi_id_list)[];
14296};
14297
14298static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14299{
14300 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14301 return 1;
14302}
14303
14304static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14305 {
14306 .dmi_id_list = &(const struct dmi_system_id[]) {
14307 {
14308 .callback = intel_dmi_reverse_brightness,
14309 .ident = "NCR Corporation",
14310 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14311 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14312 },
14313 },
14314 { } /* terminating entry */
14315 },
14316 .hook = quirk_invert_brightness,
14317 },
14318};
14319
Ben Widawskyc43b5632012-04-16 14:07:40 -070014320static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014321 /* Lenovo U160 cannot use SSC on LVDS */
14322 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014323
14324 /* Sony Vaio Y cannot use SSC on LVDS */
14325 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014326
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014327 /* Acer Aspire 5734Z must invert backlight brightness */
14328 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14329
14330 /* Acer/eMachines G725 */
14331 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14332
14333 /* Acer/eMachines e725 */
14334 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14335
14336 /* Acer/Packard Bell NCL20 */
14337 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14338
14339 /* Acer Aspire 4736Z */
14340 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014341
14342 /* Acer Aspire 5336 */
14343 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014344
14345 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14346 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014347
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014348 /* Acer C720 Chromebook (Core i3 4005U) */
14349 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14350
jens steinb2a96012014-10-28 20:25:53 +010014351 /* Apple Macbook 2,1 (Core 2 T7400) */
14352 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14353
Jani Nikula1b9448b2015-11-05 11:49:59 +020014354 /* Apple Macbook 4,1 */
14355 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14356
Scot Doyled4967d82014-07-03 23:27:52 +000014357 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14358 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014359
14360 /* HP Chromebook 14 (Celeron 2955U) */
14361 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014362
14363 /* Dell Chromebook 11 */
14364 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014365
14366 /* Dell Chromebook 11 (2015 version) */
14367 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014368
14369 /* Toshiba Satellite P50-C-18C */
14370 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014371};
14372
14373static void intel_init_quirks(struct drm_device *dev)
14374{
14375 struct pci_dev *d = dev->pdev;
14376 int i;
14377
14378 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14379 struct intel_quirk *q = &intel_quirks[i];
14380
14381 if (d->device == q->device &&
14382 (d->subsystem_vendor == q->subsystem_vendor ||
14383 q->subsystem_vendor == PCI_ANY_ID) &&
14384 (d->subsystem_device == q->subsystem_device ||
14385 q->subsystem_device == PCI_ANY_ID))
14386 q->hook(dev);
14387 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014388 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14389 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14390 intel_dmi_quirks[i].hook(dev);
14391 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014392}
14393
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014394/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014395static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014396{
David Weinehall52a05c32016-08-22 13:32:44 +030014397 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014398 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014399 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014400
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014401 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014402 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014403 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014404 sr1 = inb(VGA_SR_DATA);
14405 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014406 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014407 udelay(300);
14408
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014409 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014410 POSTING_READ(vga_reg);
14411}
14412
Daniel Vetterf8175862012-04-10 15:50:11 +020014413void intel_modeset_init_hw(struct drm_device *dev)
14414{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014415 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014416
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014417 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014418 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014419 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014420}
14421
Matt Roperd93c0372015-12-03 11:37:41 -080014422/*
14423 * Calculate what we think the watermarks should be for the state we've read
14424 * out of the hardware and then immediately program those watermarks so that
14425 * we ensure the hardware settings match our internal state.
14426 *
14427 * We can calculate what we think WM's should be by creating a duplicate of the
14428 * current state (which was constructed during hardware readout) and running it
14429 * through the atomic check code to calculate new watermark values in the
14430 * state object.
14431 */
14432static void sanitize_watermarks(struct drm_device *dev)
14433{
14434 struct drm_i915_private *dev_priv = to_i915(dev);
14435 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014436 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014437 struct drm_crtc *crtc;
14438 struct drm_crtc_state *cstate;
14439 struct drm_modeset_acquire_ctx ctx;
14440 int ret;
14441 int i;
14442
14443 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014444 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014445 return;
14446
14447 /*
14448 * We need to hold connection_mutex before calling duplicate_state so
14449 * that the connector loop is protected.
14450 */
14451 drm_modeset_acquire_init(&ctx, 0);
14452retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014453 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014454 if (ret == -EDEADLK) {
14455 drm_modeset_backoff(&ctx);
14456 goto retry;
14457 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014458 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014459 }
14460
14461 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14462 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014463 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014464
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014465 intel_state = to_intel_atomic_state(state);
14466
Matt Ropered4a6a72016-02-23 17:20:13 -080014467 /*
14468 * Hardware readout is the only time we don't want to calculate
14469 * intermediate watermarks (since we don't trust the current
14470 * watermarks).
14471 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014472 if (!HAS_GMCH_DISPLAY(dev_priv))
14473 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014474
Matt Roperd93c0372015-12-03 11:37:41 -080014475 ret = intel_atomic_check(dev, state);
14476 if (ret) {
14477 /*
14478 * If we fail here, it means that the hardware appears to be
14479 * programmed in a way that shouldn't be possible, given our
14480 * understanding of watermark requirements. This might mean a
14481 * mistake in the hardware readout code or a mistake in the
14482 * watermark calculations for a given platform. Raise a WARN
14483 * so that this is noticeable.
14484 *
14485 * If this actually happens, we'll have to just leave the
14486 * BIOS-programmed watermarks untouched and hope for the best.
14487 */
14488 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014489 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014490 }
14491
14492 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014493 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014494 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14495
Matt Ropered4a6a72016-02-23 17:20:13 -080014496 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014497 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014498
14499 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014500 }
14501
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014502put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014503 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014504fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014505 drm_modeset_drop_locks(&ctx);
14506 drm_modeset_acquire_fini(&ctx);
14507}
14508
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014509static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14510{
14511 if (IS_GEN5(dev_priv)) {
14512 u32 fdi_pll_clk =
14513 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14514
14515 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14516 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14517 dev_priv->fdi_pll_freq = 270000;
14518 } else {
14519 return;
14520 }
14521
14522 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14523}
14524
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014525int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014526{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014527 struct drm_i915_private *dev_priv = to_i915(dev);
14528 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014529 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014530 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014531
Ville Syrjälä757fffc2017-11-13 15:36:22 +020014532 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
14533
Jesse Barnes79e53942008-11-07 14:24:08 -080014534 drm_mode_config_init(dev);
14535
14536 dev->mode_config.min_width = 0;
14537 dev->mode_config.min_height = 0;
14538
Dave Airlie019d96c2011-09-29 16:20:42 +010014539 dev->mode_config.preferred_depth = 24;
14540 dev->mode_config.prefer_shadow = 1;
14541
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014542 dev->mode_config.allow_fb_modifiers = true;
14543
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014544 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014545
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014546 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014547 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014548 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014549
Jesse Barnesb690e962010-07-19 13:53:12 -070014550 intel_init_quirks(dev);
14551
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014552 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014553
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014554 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014555 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014556
Lukas Wunner69f92f62015-07-15 13:57:35 +020014557 /*
14558 * There may be no VBT; and if the BIOS enabled SSC we can
14559 * just keep using it to avoid unnecessary flicker. Whereas if the
14560 * BIOS isn't using it, don't assume it will work even if the VBT
14561 * indicates as much.
14562 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014563 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014564 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14565 DREF_SSC1_ENABLE);
14566
14567 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14568 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14569 bios_lvds_use_ssc ? "en" : "dis",
14570 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14571 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14572 }
14573 }
14574
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014575 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014576 dev->mode_config.max_width = 2048;
14577 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014578 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014579 dev->mode_config.max_width = 4096;
14580 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014581 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014582 dev->mode_config.max_width = 8192;
14583 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014584 }
Damien Lespiau068be562014-03-28 14:17:49 +000014585
Jani Nikula2a307c22016-11-30 17:43:04 +020014586 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14587 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014588 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014589 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014590 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14591 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14592 } else {
14593 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14594 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14595 }
14596
Matthew Auld73ebd502017-12-11 15:18:20 +000014597 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080014598
Zhao Yakui28c97732009-10-09 11:39:41 +080014599 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014600 INTEL_INFO(dev_priv)->num_pipes,
14601 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014602
Damien Lespiau055e3932014-08-18 13:49:10 +010014603 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014604 int ret;
14605
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014606 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014607 if (ret) {
14608 drm_mode_config_cleanup(dev);
14609 return ret;
14610 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014611 }
14612
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014613 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014614 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014615
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014616 intel_update_czclk(dev_priv);
14617 intel_modeset_init_hw(dev);
14618
Ville Syrjäläb2045352016-05-13 23:41:27 +030014619 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014620 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014621
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014622 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014623 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014624 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014625
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014626 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014627 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014628 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014629
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014630 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014631 struct intel_initial_plane_config plane_config = {};
14632
Jesse Barnes46f297f2014-03-07 08:57:48 -080014633 if (!crtc->active)
14634 continue;
14635
Jesse Barnes46f297f2014-03-07 08:57:48 -080014636 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014637 * Note that reserving the BIOS fb up front prevents us
14638 * from stuffing other stolen allocations like the ring
14639 * on top. This prevents some ugliness at boot time, and
14640 * can even allow for smooth boot transitions if the BIOS
14641 * fb is large enough for the active pipe configuration.
14642 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014643 dev_priv->display.get_initial_plane_config(crtc,
14644 &plane_config);
14645
14646 /*
14647 * If the fb is shared between multiple heads, we'll
14648 * just get the first one.
14649 */
14650 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014651 }
Matt Roperd93c0372015-12-03 11:37:41 -080014652
14653 /*
14654 * Make sure hardware watermarks really match the state we read out.
14655 * Note that we need to do this after reconstructing the BIOS fb's
14656 * since the watermark calculation done here will use pstate->fb.
14657 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014658 if (!HAS_GMCH_DISPLAY(dev_priv))
14659 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014660
14661 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014662}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014663
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014664void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14665{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014666 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014667 /* 640x480@60Hz, ~25175 kHz */
14668 struct dpll clock = {
14669 .m1 = 18,
14670 .m2 = 7,
14671 .p1 = 13,
14672 .p2 = 4,
14673 .n = 2,
14674 };
14675 u32 dpll, fp;
14676 int i;
14677
14678 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14679
14680 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14681 pipe_name(pipe), clock.vco, clock.dot);
14682
14683 fp = i9xx_dpll_compute_fp(&clock);
14684 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14685 DPLL_VGA_MODE_DIS |
14686 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14687 PLL_P2_DIVIDE_BY_4 |
14688 PLL_REF_INPUT_DREFCLK |
14689 DPLL_VCO_ENABLE;
14690
14691 I915_WRITE(FP0(pipe), fp);
14692 I915_WRITE(FP1(pipe), fp);
14693
14694 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14695 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14696 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14697 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14698 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14699 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14700 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14701
14702 /*
14703 * Apparently we need to have VGA mode enabled prior to changing
14704 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14705 * dividers, even though the register value does change.
14706 */
14707 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14708 I915_WRITE(DPLL(pipe), dpll);
14709
14710 /* Wait for the clocks to stabilize. */
14711 POSTING_READ(DPLL(pipe));
14712 udelay(150);
14713
14714 /* The pixel multiplier can only be updated once the
14715 * DPLL is enabled and the clocks are stable.
14716 *
14717 * So write it again.
14718 */
14719 I915_WRITE(DPLL(pipe), dpll);
14720
14721 /* We do this three times for luck */
14722 for (i = 0; i < 3 ; i++) {
14723 I915_WRITE(DPLL(pipe), dpll);
14724 POSTING_READ(DPLL(pipe));
14725 udelay(150); /* wait for warmup */
14726 }
14727
14728 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14729 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014730
14731 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014732}
14733
14734void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14735{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014736 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
14737
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014738 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14739 pipe_name(pipe));
14740
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020014741 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
14742 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
14743 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
14744 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & CURSOR_MODE);
14745 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & CURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014746
14747 I915_WRITE(PIPECONF(pipe), 0);
14748 POSTING_READ(PIPECONF(pipe));
14749
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014750 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014751
14752 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14753 POSTING_READ(DPLL(pipe));
14754}
14755
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014756static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020014757 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020014758{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014759 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020014760 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
14761 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014762
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014763 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
14764 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
14765}
Daniel Vetterfa555832012-10-10 23:14:00 +020014766
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014767static void
14768intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
14769{
14770 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020014771
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014772 if (INTEL_GEN(dev_priv) >= 4)
14773 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020014774
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014775 for_each_intel_crtc(&dev_priv->drm, crtc) {
14776 struct intel_plane *plane =
14777 to_intel_plane(crtc->base.primary);
14778
14779 if (intel_plane_mapping_ok(crtc, plane))
14780 continue;
14781
14782 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
14783 plane->base.name);
14784 intel_plane_disable_noatomic(crtc, plane);
14785 }
Daniel Vetterfa555832012-10-10 23:14:00 +020014786}
14787
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014788static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14789{
14790 struct drm_device *dev = crtc->base.dev;
14791 struct intel_encoder *encoder;
14792
14793 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14794 return true;
14795
14796 return false;
14797}
14798
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014799static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14800{
14801 struct drm_device *dev = encoder->base.dev;
14802 struct intel_connector *connector;
14803
14804 for_each_connector_on_encoder(dev, &encoder->base, connector)
14805 return connector;
14806
14807 return NULL;
14808}
14809
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014810static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014811 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014812{
14813 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014814 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014815}
14816
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014817static void intel_sanitize_crtc(struct intel_crtc *crtc,
14818 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014819{
14820 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014821 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014822 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014823
Daniel Vetter24929352012-07-02 20:28:59 +020014824 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020014825 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020014826 i915_reg_t reg = PIPECONF(cpu_transcoder);
14827
14828 I915_WRITE(reg,
14829 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14830 }
Daniel Vetter24929352012-07-02 20:28:59 +020014831
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014832 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014833 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014834 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014835 struct intel_plane *plane;
14836
Daniel Vetter96256042015-02-13 21:03:42 +010014837 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014838
14839 /* Disable everything but the primary plane */
14840 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014841 const struct intel_plane_state *plane_state =
14842 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014843
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014844 if (plane_state->base.visible &&
14845 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
14846 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014847 }
Daniel Vetter96256042015-02-13 21:03:42 +010014848 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014849
Daniel Vetter24929352012-07-02 20:28:59 +020014850 /* Adjust the state of the output pipe according to whether we
14851 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014852 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014853 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014854
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014855 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014856 /*
14857 * We start out with underrun reporting disabled to avoid races.
14858 * For correct bookkeeping mark this on active crtcs.
14859 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014860 * Also on gmch platforms we dont have any hardware bits to
14861 * disable the underrun reporting. Which means we need to start
14862 * out with underrun reporting disabled also on inactive pipes,
14863 * since otherwise we'll complain about the garbage we read when
14864 * e.g. coming up after runtime pm.
14865 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014866 * No protection against concurrent access is required - at
14867 * worst a fifo underrun happens which also sets this to false.
14868 */
14869 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014870 /*
14871 * We track the PCH trancoder underrun reporting state
14872 * within the crtc. With crtc for pipe A housing the underrun
14873 * reporting state for PCH transcoder A, crtc for pipe B housing
14874 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14875 * and marking underrun reporting as disabled for the non-existing
14876 * PCH transcoders B and C would prevent enabling the south
14877 * error interrupt (see cpt_can_enable_serr_int()).
14878 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014879 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014880 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014881 }
Daniel Vetter24929352012-07-02 20:28:59 +020014882}
14883
14884static void intel_sanitize_encoder(struct intel_encoder *encoder)
14885{
14886 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014887
14888 /* We need to check both for a crtc link (meaning that the
14889 * encoder is active and trying to read from a pipe) and the
14890 * pipe itself being active. */
14891 bool has_active_crtc = encoder->base.crtc &&
14892 to_intel_crtc(encoder->base.crtc)->active;
14893
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014894 connector = intel_encoder_find_connector(encoder);
14895 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014896 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14897 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014898 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014899
14900 /* Connector is active, but has no active pipe. This is
14901 * fallout from our resume register restoring. Disable
14902 * the encoder manually again. */
14903 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014904 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14905
Daniel Vetter24929352012-07-02 20:28:59 +020014906 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14907 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014908 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014909 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014910 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014911 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014912 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014913 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014914
14915 /* Inconsistent output/port/pipe state happens presumably due to
14916 * a bug in one of the get_hw_state functions. Or someplace else
14917 * in our code, like the register restore mess on resume. Clamp
14918 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014919
14920 connector->base.dpms = DRM_MODE_DPMS_OFF;
14921 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014922 }
Daniel Vetter24929352012-07-02 20:28:59 +020014923}
14924
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014925void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014926{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014927 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014928
Imre Deak04098752014-02-18 00:02:16 +020014929 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14930 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014931 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014932 }
14933}
14934
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014935void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014936{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014937 /* This function can be called both from intel_modeset_setup_hw_state or
14938 * at a very early point in our resume sequence, where the power well
14939 * structures are not yet restored. Since this function is at a very
14940 * paranoid "someone might have enabled VGA while we were not looking"
14941 * level, just check if the power well is enabled instead of trying to
14942 * follow the "don't touch the power well if we don't need it" policy
14943 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014944 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014945 return;
14946
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014947 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014948
14949 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014950}
14951
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014952/* FIXME read out full plane state for all planes */
14953static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014954{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014955 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
14956 struct intel_crtc_state *crtc_state =
14957 to_intel_crtc_state(crtc->base.state);
14958 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014959
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014960 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
14961 struct intel_plane_state *plane_state =
14962 to_intel_plane_state(plane->base.state);
14963 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014964
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014965 intel_set_plane_visible(crtc_state, plane_state, visible);
14966 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014967}
14968
Daniel Vetter30e984d2013-06-05 13:34:17 +020014969static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014970{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014971 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014972 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014973 struct intel_crtc *crtc;
14974 struct intel_encoder *encoder;
14975 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014976 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014977 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014978
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014979 dev_priv->active_crtcs = 0;
14980
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014981 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014982 struct intel_crtc_state *crtc_state =
14983 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014984
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014985 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014986 memset(crtc_state, 0, sizeof(*crtc_state));
14987 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014988
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014989 crtc_state->base.active = crtc_state->base.enable =
14990 dev_priv->display.get_pipe_config(crtc, crtc_state);
14991
14992 crtc->base.enabled = crtc_state->base.enable;
14993 crtc->active = crtc_state->base.active;
14994
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014995 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014996 dev_priv->active_crtcs |= 1 << crtc->pipe;
14997
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014998 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014999
Ville Syrjälä78108b72016-05-27 20:59:19 +030015000 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15001 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015002 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015003 }
15004
Daniel Vetter53589012013-06-05 13:34:16 +020015005 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15006 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15007
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015008 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015009 &pll->state.hw_state);
15010 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015011 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015012 struct intel_crtc_state *crtc_state =
15013 to_intel_crtc_state(crtc->base.state);
15014
15015 if (crtc_state->base.active &&
15016 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015017 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015018 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015019 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015020
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015021 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015022 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015023 }
15024
Damien Lespiaub2784e12014-08-05 11:29:37 +010015025 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015026 pipe = 0;
15027
15028 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015029 struct intel_crtc_state *crtc_state;
15030
Ville Syrjälä98187832016-10-31 22:37:10 +020015031 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015032 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015033
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015034 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015035 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015036 } else {
15037 encoder->base.crtc = NULL;
15038 }
15039
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015040 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015041 encoder->base.base.id, encoder->base.name,
15042 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015043 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015044 }
15045
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015046 drm_connector_list_iter_begin(dev, &conn_iter);
15047 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015048 if (connector->get_hw_state(connector)) {
15049 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015050
15051 encoder = connector->encoder;
15052 connector->base.encoder = &encoder->base;
15053
15054 if (encoder->base.crtc &&
15055 encoder->base.crtc->state->active) {
15056 /*
15057 * This has to be done during hardware readout
15058 * because anything calling .crtc_disable may
15059 * rely on the connector_mask being accurate.
15060 */
15061 encoder->base.crtc->state->connector_mask |=
15062 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015063 encoder->base.crtc->state->encoder_mask |=
15064 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015065 }
15066
Daniel Vetter24929352012-07-02 20:28:59 +020015067 } else {
15068 connector->base.dpms = DRM_MODE_DPMS_OFF;
15069 connector->base.encoder = NULL;
15070 }
15071 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015072 connector->base.base.id, connector->base.name,
15073 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015074 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015075 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015076
15077 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015078 struct intel_crtc_state *crtc_state =
15079 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015080 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015081
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015082 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015083 if (crtc_state->base.active) {
15084 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15085 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015086 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15087
15088 /*
15089 * The initial mode needs to be set in order to keep
15090 * the atomic core happy. It wants a valid mode if the
15091 * crtc's enabled, so we do the above call.
15092 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015093 * But we don't set all the derived state fully, hence
15094 * set a flag to indicate that a full recalculation is
15095 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015096 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015097 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015098
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015099 intel_crtc_compute_pixel_rate(crtc_state);
15100
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015101 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015102 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015103 if (WARN_ON(min_cdclk < 0))
15104 min_cdclk = 0;
15105 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015106
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015107 drm_calc_timestamping_constants(&crtc->base,
15108 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015109 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015110 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015111
Ville Syrjäläd305e062017-08-30 21:57:03 +030015112 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015113 dev_priv->min_voltage_level[crtc->pipe] =
15114 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015115
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015116 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015117 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015118}
15119
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015120static void
15121get_encoder_power_domains(struct drm_i915_private *dev_priv)
15122{
15123 struct intel_encoder *encoder;
15124
15125 for_each_intel_encoder(&dev_priv->drm, encoder) {
15126 u64 get_domains;
15127 enum intel_display_power_domain domain;
15128
15129 if (!encoder->get_power_domains)
15130 continue;
15131
15132 get_domains = encoder->get_power_domains(encoder);
15133 for_each_power_domain(domain, get_domains)
15134 intel_display_power_get(dev_priv, domain);
15135 }
15136}
15137
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015138static void intel_early_display_was(struct drm_i915_private *dev_priv)
15139{
15140 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15141 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15142 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15143 DARBF_GATING_DIS);
15144
15145 if (IS_HASWELL(dev_priv)) {
15146 /*
15147 * WaRsPkgCStateDisplayPMReq:hsw
15148 * System hang if this isn't done before disabling all planes!
15149 */
15150 I915_WRITE(CHICKEN_PAR1_1,
15151 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15152 }
15153}
15154
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015155/* Scan out the current hw modeset state,
15156 * and sanitizes it to the current state
15157 */
15158static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015159intel_modeset_setup_hw_state(struct drm_device *dev,
15160 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015161{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015162 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015163 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015164 struct intel_crtc *crtc;
15165 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015166 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015167
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015168 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015169 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015170
15171 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015172 get_encoder_power_domains(dev_priv);
15173
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015174 intel_sanitize_plane_mapping(dev_priv);
15175
Damien Lespiaub2784e12014-08-05 11:29:37 +010015176 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015177 intel_sanitize_encoder(encoder);
15178 }
15179
Damien Lespiau055e3932014-08-18 13:49:10 +010015180 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015181 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015182
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015183 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015184 intel_dump_pipe_config(crtc, crtc->config,
15185 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015186 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015187
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015188 intel_modeset_update_connector_atomic_state(dev);
15189
Daniel Vetter35c95372013-07-17 06:55:04 +020015190 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15191 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15192
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015193 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015194 continue;
15195
15196 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15197
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015198 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015199 pll->on = false;
15200 }
15201
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015202 if (IS_G4X(dev_priv)) {
15203 g4x_wm_get_hw_state(dev);
15204 g4x_wm_sanitize(dev_priv);
15205 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015206 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015207 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015208 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015209 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015210 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015211 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015212 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015213
15214 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015215 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015216
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015217 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015218 if (WARN_ON(put_domains))
15219 modeset_put_power_domains(dev_priv, put_domains);
15220 }
15221 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015222
Imre Deak8d8c3862017-02-17 17:39:46 +020015223 intel_power_domains_verify_state(dev_priv);
15224
Paulo Zanoni010cf732016-01-19 11:35:48 -020015225 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015226}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015227
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015228void intel_display_resume(struct drm_device *dev)
15229{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015230 struct drm_i915_private *dev_priv = to_i915(dev);
15231 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15232 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015233 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015234
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015235 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015236 if (state)
15237 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015238
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015239 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015240
Maarten Lankhorst73974892016-08-05 23:28:27 +030015241 while (1) {
15242 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15243 if (ret != -EDEADLK)
15244 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015245
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015246 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015247 }
15248
Maarten Lankhorst73974892016-08-05 23:28:27 +030015249 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015250 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015251
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015252 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015253 drm_modeset_drop_locks(&ctx);
15254 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015255
Chris Wilson08536952016-10-14 13:18:18 +010015256 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015257 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015258 if (state)
15259 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015260}
15261
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015262int intel_connector_register(struct drm_connector *connector)
15263{
15264 struct intel_connector *intel_connector = to_intel_connector(connector);
15265 int ret;
15266
15267 ret = intel_backlight_device_register(intel_connector);
15268 if (ret)
15269 goto err;
15270
15271 return 0;
15272
15273err:
15274 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015275}
15276
Chris Wilsonc191eca2016-06-17 11:40:33 +010015277void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015278{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015279 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015280
Chris Wilsone63d87c2016-06-17 11:40:34 +010015281 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015282 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015283}
15284
Manasi Navare886c6b82017-10-26 14:52:00 -070015285static void intel_hpd_poll_fini(struct drm_device *dev)
15286{
15287 struct intel_connector *connector;
15288 struct drm_connector_list_iter conn_iter;
15289
Chris Wilson448aa912017-11-28 11:01:47 +000015290 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015291 drm_connector_list_iter_begin(dev, &conn_iter);
15292 for_each_intel_connector_iter(connector, &conn_iter) {
15293 if (connector->modeset_retry_work.func)
15294 cancel_work_sync(&connector->modeset_retry_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050015295 if (connector->hdcp_shim) {
15296 cancel_delayed_work_sync(&connector->hdcp_check_work);
15297 cancel_work_sync(&connector->hdcp_prop_work);
15298 }
Manasi Navare886c6b82017-10-26 14:52:00 -070015299 }
15300 drm_connector_list_iter_end(&conn_iter);
15301}
15302
Jesse Barnes79e53942008-11-07 14:24:08 -080015303void intel_modeset_cleanup(struct drm_device *dev)
15304{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015305 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015306
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015307 flush_work(&dev_priv->atomic_helper.free_work);
15308 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15309
Chris Wilsondc979972016-05-10 14:10:04 +010015310 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015311
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015312 /*
15313 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015314 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015315 * experience fancy races otherwise.
15316 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015317 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015318
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015319 /*
15320 * Due to the hpd irq storm handling the hotplug work can re-arm the
15321 * poll handlers. Hence disable polling after hpd handling is shut down.
15322 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015323 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015324
Daniel Vetter4f256d82017-07-15 00:46:55 +020015325 /* poll work can call into fbdev, hence clean that up afterwards */
15326 intel_fbdev_fini(dev_priv);
15327
Jesse Barnes723bfd72010-10-07 16:01:13 -070015328 intel_unregister_dsm_handler();
15329
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015330 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015331
Chris Wilson1630fe72011-07-08 12:22:42 +010015332 /* flush any delayed tasks or pending work */
15333 flush_scheduled_work();
15334
Jesse Barnes79e53942008-11-07 14:24:08 -080015335 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015336
Chris Wilson1ee8da62016-05-12 12:43:23 +010015337 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015338
Chris Wilsondc979972016-05-10 14:10:04 +010015339 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015340
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015341 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015342
15343 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015344}
15345
Chris Wilsondf0e9242010-09-09 16:20:55 +010015346void intel_connector_attach_encoder(struct intel_connector *connector,
15347 struct intel_encoder *encoder)
15348{
15349 connector->encoder = encoder;
15350 drm_mode_connector_attach_encoder(&connector->base,
15351 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015352}
Dave Airlie28d52042009-09-21 14:33:58 +100015353
15354/*
15355 * set vga decode state - true == enable VGA decode
15356 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015357int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015358{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015359 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015360 u16 gmch_ctrl;
15361
Chris Wilson75fa0412014-02-07 18:37:02 -020015362 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15363 DRM_ERROR("failed to read control word\n");
15364 return -EIO;
15365 }
15366
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015367 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15368 return 0;
15369
Dave Airlie28d52042009-09-21 14:33:58 +100015370 if (state)
15371 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15372 else
15373 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015374
15375 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15376 DRM_ERROR("failed to write control word\n");
15377 return -EIO;
15378 }
15379
Dave Airlie28d52042009-09-21 14:33:58 +100015380 return 0;
15381}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015382
Chris Wilson98a2f412016-10-12 10:05:18 +010015383#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15384
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015385struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015386
15387 u32 power_well_driver;
15388
Chris Wilson63b66e52013-08-08 15:12:06 +020015389 int num_transcoders;
15390
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015391 struct intel_cursor_error_state {
15392 u32 control;
15393 u32 position;
15394 u32 base;
15395 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015396 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015397
15398 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015399 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015400 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015401 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015402 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015403
15404 struct intel_plane_error_state {
15405 u32 control;
15406 u32 stride;
15407 u32 size;
15408 u32 pos;
15409 u32 addr;
15410 u32 surface;
15411 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015412 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015413
15414 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015415 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015416 enum transcoder cpu_transcoder;
15417
15418 u32 conf;
15419
15420 u32 htotal;
15421 u32 hblank;
15422 u32 hsync;
15423 u32 vtotal;
15424 u32 vblank;
15425 u32 vsync;
15426 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015427};
15428
15429struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015430intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015431{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015432 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015433 int transcoders[] = {
15434 TRANSCODER_A,
15435 TRANSCODER_B,
15436 TRANSCODER_C,
15437 TRANSCODER_EDP,
15438 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015439 int i;
15440
Chris Wilsonc0336662016-05-06 15:40:21 +010015441 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015442 return NULL;
15443
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015444 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015445 if (error == NULL)
15446 return NULL;
15447
Chris Wilsonc0336662016-05-06 15:40:21 +010015448 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015449 error->power_well_driver =
15450 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015451
Damien Lespiau055e3932014-08-18 13:49:10 +010015452 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015453 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015454 __intel_display_power_is_enabled(dev_priv,
15455 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015456 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015457 continue;
15458
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015459 error->cursor[i].control = I915_READ(CURCNTR(i));
15460 error->cursor[i].position = I915_READ(CURPOS(i));
15461 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015462
15463 error->plane[i].control = I915_READ(DSPCNTR(i));
15464 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015465 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015466 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015467 error->plane[i].pos = I915_READ(DSPPOS(i));
15468 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015469 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015470 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015471 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015472 error->plane[i].surface = I915_READ(DSPSURF(i));
15473 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15474 }
15475
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015476 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015477
Chris Wilsonc0336662016-05-06 15:40:21 +010015478 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015479 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015480 }
15481
Jani Nikula4d1de972016-03-18 17:05:42 +020015482 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015483 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015484 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015485 error->num_transcoders++; /* Account for eDP. */
15486
15487 for (i = 0; i < error->num_transcoders; i++) {
15488 enum transcoder cpu_transcoder = transcoders[i];
15489
Imre Deakddf9c532013-11-27 22:02:02 +020015490 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015491 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015492 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015493 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015494 continue;
15495
Chris Wilson63b66e52013-08-08 15:12:06 +020015496 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15497
15498 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15499 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15500 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15501 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15502 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15503 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15504 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015505 }
15506
15507 return error;
15508}
15509
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015510#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15511
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015512void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015513intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015514 struct intel_display_error_state *error)
15515{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015516 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015517 int i;
15518
Chris Wilson63b66e52013-08-08 15:12:06 +020015519 if (!error)
15520 return;
15521
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015522 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015523 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015524 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015525 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015526 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015527 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015528 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015529 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015530 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015531 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015532
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015533 err_printf(m, "Plane [%d]:\n", i);
15534 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15535 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015536 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015537 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15538 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015539 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015540 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015541 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015542 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015543 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15544 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015545 }
15546
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015547 err_printf(m, "Cursor [%d]:\n", i);
15548 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15549 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15550 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015551 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015552
15553 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015554 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015555 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015556 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015557 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015558 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15559 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15560 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15561 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15562 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15563 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15564 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15565 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015566}
Chris Wilson98a2f412016-10-12 10:05:18 +010015567
15568#endif