blob: 1f180a45e082035948103b9857e55b5b2c2efcbe [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001205 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
1211 WARN((val & DVS_ENABLE),
1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001875 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001908 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes46f297f2014-03-07 08:57:48 -08002050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
Jesse Barnes484b41d2014-03-07 08:57:55 -08002071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
Jesse Barnes46f297f2014-03-07 08:57:48 -08002079 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2080 plane_config->size);
2081 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002082 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002083
2084 if (plane_config->tiled) {
2085 obj->tiling_mode = I915_TILING_X;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002086 obj->stride = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002087 }
2088
Jesse Barnes484b41d2014-03-07 08:57:55 -08002089 mode_cmd.pixel_format = crtc->base.fb->pixel_format;
2090 mode_cmd.width = crtc->base.fb->width;
2091 mode_cmd.height = crtc->base.fb->height;
2092 mode_cmd.pitches[0] = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002093
2094 mutex_lock(&dev->struct_mutex);
2095
Jesse Barnes484b41d2014-03-07 08:57:55 -08002096 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.fb),
2097 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002098 DRM_DEBUG_KMS("intel fb init failed\n");
2099 goto out_unref_obj;
2100 }
2101
2102 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002103
2104 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2105 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002106
2107out_unref_obj:
2108 drm_gem_object_unreference(&obj->base);
2109 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002110 return false;
2111}
2112
2113static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2114 struct intel_plane_config *plane_config)
2115{
2116 struct drm_device *dev = intel_crtc->base.dev;
2117 struct drm_crtc *c;
2118 struct intel_crtc *i;
2119 struct intel_framebuffer *fb;
2120
2121 if (!intel_crtc->base.fb)
2122 return;
2123
2124 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2125 return;
2126
2127 kfree(intel_crtc->base.fb);
Chris Wilsond1a59862014-03-10 08:07:01 +00002128 intel_crtc->base.fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002129
2130 /*
2131 * Failed to alloc the obj, check to see if we should share
2132 * an fb with another CRTC instead
2133 */
2134 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2135 i = to_intel_crtc(c);
2136
2137 if (c == &intel_crtc->base)
2138 continue;
2139
2140 if (!i->active || !c->fb)
2141 continue;
2142
2143 fb = to_intel_framebuffer(c->fb);
2144 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
2145 drm_framebuffer_reference(c->fb);
2146 intel_crtc->base.fb = c->fb;
2147 break;
2148 }
2149 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002150}
2151
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2153 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002154{
2155 struct drm_device *dev = crtc->dev;
2156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2158 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002159 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002160 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002161 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002162 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002163 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002164
2165 switch (plane) {
2166 case 0:
2167 case 1:
2168 break;
2169 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002170 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002171 return -EINVAL;
2172 }
2173
2174 intel_fb = to_intel_framebuffer(fb);
2175 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002176
Chris Wilson5eddb702010-09-11 13:48:45 +01002177 reg = DSPCNTR(plane);
2178 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002179 /* Mask out pixel format bits in case we change it */
2180 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002181 switch (fb->pixel_format) {
2182 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002183 dspcntr |= DISPPLANE_8BPP;
2184 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002185 case DRM_FORMAT_XRGB1555:
2186 case DRM_FORMAT_ARGB1555:
2187 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002188 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002189 case DRM_FORMAT_RGB565:
2190 dspcntr |= DISPPLANE_BGRX565;
2191 break;
2192 case DRM_FORMAT_XRGB8888:
2193 case DRM_FORMAT_ARGB8888:
2194 dspcntr |= DISPPLANE_BGRX888;
2195 break;
2196 case DRM_FORMAT_XBGR8888:
2197 case DRM_FORMAT_ABGR8888:
2198 dspcntr |= DISPPLANE_RGBX888;
2199 break;
2200 case DRM_FORMAT_XRGB2101010:
2201 case DRM_FORMAT_ARGB2101010:
2202 dspcntr |= DISPPLANE_BGRX101010;
2203 break;
2204 case DRM_FORMAT_XBGR2101010:
2205 case DRM_FORMAT_ABGR2101010:
2206 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002207 break;
2208 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002209 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002210 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002211
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002212 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002213 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002214 dspcntr |= DISPPLANE_TILED;
2215 else
2216 dspcntr &= ~DISPPLANE_TILED;
2217 }
2218
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002219 if (IS_G4X(dev))
2220 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2221
Chris Wilson5eddb702010-09-11 13:48:45 +01002222 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002223
Daniel Vettere506a0c2012-07-05 12:17:29 +02002224 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002225
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226 if (INTEL_INFO(dev)->gen >= 4) {
2227 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002228 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2229 fb->bits_per_pixel / 8,
2230 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002231 linear_offset -= intel_crtc->dspaddr_offset;
2232 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002233 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002234 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002235
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002236 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2237 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2238 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002239 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002240 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002241 I915_WRITE(DSPSURF(plane),
2242 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002243 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002244 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002245 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002246 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002247 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002248
Jesse Barnes17638cd2011-06-24 12:19:23 -07002249 return 0;
2250}
2251
2252static int ironlake_update_plane(struct drm_crtc *crtc,
2253 struct drm_framebuffer *fb, int x, int y)
2254{
2255 struct drm_device *dev = crtc->dev;
2256 struct drm_i915_private *dev_priv = dev->dev_private;
2257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2258 struct intel_framebuffer *intel_fb;
2259 struct drm_i915_gem_object *obj;
2260 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002261 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002262 u32 dspcntr;
2263 u32 reg;
2264
2265 switch (plane) {
2266 case 0:
2267 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002268 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002269 break;
2270 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002271 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002272 return -EINVAL;
2273 }
2274
2275 intel_fb = to_intel_framebuffer(fb);
2276 obj = intel_fb->obj;
2277
2278 reg = DSPCNTR(plane);
2279 dspcntr = I915_READ(reg);
2280 /* Mask out pixel format bits in case we change it */
2281 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002282 switch (fb->pixel_format) {
2283 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002284 dspcntr |= DISPPLANE_8BPP;
2285 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002286 case DRM_FORMAT_RGB565:
2287 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002288 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002289 case DRM_FORMAT_XRGB8888:
2290 case DRM_FORMAT_ARGB8888:
2291 dspcntr |= DISPPLANE_BGRX888;
2292 break;
2293 case DRM_FORMAT_XBGR8888:
2294 case DRM_FORMAT_ABGR8888:
2295 dspcntr |= DISPPLANE_RGBX888;
2296 break;
2297 case DRM_FORMAT_XRGB2101010:
2298 case DRM_FORMAT_ARGB2101010:
2299 dspcntr |= DISPPLANE_BGRX101010;
2300 break;
2301 case DRM_FORMAT_XBGR2101010:
2302 case DRM_FORMAT_ABGR2101010:
2303 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002304 break;
2305 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002306 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002307 }
2308
2309 if (obj->tiling_mode != I915_TILING_NONE)
2310 dspcntr |= DISPPLANE_TILED;
2311 else
2312 dspcntr &= ~DISPPLANE_TILED;
2313
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002314 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002315 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2316 else
2317 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002318
2319 I915_WRITE(reg, dspcntr);
2320
Daniel Vettere506a0c2012-07-05 12:17:29 +02002321 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002322 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002323 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2324 fb->bits_per_pixel / 8,
2325 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002326 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002327
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002328 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2329 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2330 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002331 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002332 I915_WRITE(DSPSURF(plane),
2333 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002334 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002335 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2336 } else {
2337 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2338 I915_WRITE(DSPLINOFF(plane), linear_offset);
2339 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002340 POSTING_READ(reg);
2341
2342 return 0;
2343}
2344
2345/* Assume fb object is pinned & idle & fenced and just update base pointers */
2346static int
2347intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2348 int x, int y, enum mode_set_atomic state)
2349{
2350 struct drm_device *dev = crtc->dev;
2351 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002352
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002353 if (dev_priv->display.disable_fbc)
2354 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002355 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002356
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002357 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002358}
2359
Ville Syrjälä96a02912013-02-18 19:08:49 +02002360void intel_display_handle_reset(struct drm_device *dev)
2361{
2362 struct drm_i915_private *dev_priv = dev->dev_private;
2363 struct drm_crtc *crtc;
2364
2365 /*
2366 * Flips in the rings have been nuked by the reset,
2367 * so complete all pending flips so that user space
2368 * will get its events and not get stuck.
2369 *
2370 * Also update the base address of all primary
2371 * planes to the the last fb to make sure we're
2372 * showing the correct fb after a reset.
2373 *
2374 * Need to make two loops over the crtcs so that we
2375 * don't try to grab a crtc mutex before the
2376 * pending_flip_queue really got woken up.
2377 */
2378
2379 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2381 enum plane plane = intel_crtc->plane;
2382
2383 intel_prepare_page_flip(dev, plane);
2384 intel_finish_page_flip_plane(dev, plane);
2385 }
2386
2387 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2389
2390 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002391 /*
2392 * FIXME: Once we have proper support for primary planes (and
2393 * disabling them without disabling the entire crtc) allow again
2394 * a NULL crtc->fb.
2395 */
2396 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002397 dev_priv->display.update_plane(crtc, crtc->fb,
2398 crtc->x, crtc->y);
2399 mutex_unlock(&crtc->mutex);
2400 }
2401}
2402
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002403static int
Chris Wilson14667a42012-04-03 17:58:35 +01002404intel_finish_fb(struct drm_framebuffer *old_fb)
2405{
2406 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2407 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2408 bool was_interruptible = dev_priv->mm.interruptible;
2409 int ret;
2410
Chris Wilson14667a42012-04-03 17:58:35 +01002411 /* Big Hammer, we also need to ensure that any pending
2412 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2413 * current scanout is retired before unpinning the old
2414 * framebuffer.
2415 *
2416 * This should only fail upon a hung GPU, in which case we
2417 * can safely continue.
2418 */
2419 dev_priv->mm.interruptible = false;
2420 ret = i915_gem_object_finish_gpu(obj);
2421 dev_priv->mm.interruptible = was_interruptible;
2422
2423 return ret;
2424}
2425
Chris Wilson7d5e3792014-03-04 13:15:08 +00002426static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2427{
2428 struct drm_device *dev = crtc->dev;
2429 struct drm_i915_private *dev_priv = dev->dev_private;
2430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2431 unsigned long flags;
2432 bool pending;
2433
2434 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2435 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2436 return false;
2437
2438 spin_lock_irqsave(&dev->event_lock, flags);
2439 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2440 spin_unlock_irqrestore(&dev->event_lock, flags);
2441
2442 return pending;
2443}
2444
Chris Wilson14667a42012-04-03 17:58:35 +01002445static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002446intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002447 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002448{
2449 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002450 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002452 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002453 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002454
Chris Wilson7d5e3792014-03-04 13:15:08 +00002455 if (intel_crtc_has_pending_flip(crtc)) {
2456 DRM_ERROR("pipe is still busy with an old pageflip\n");
2457 return -EBUSY;
2458 }
2459
Jesse Barnes79e53942008-11-07 14:24:08 -08002460 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002461 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002462 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002463 return 0;
2464 }
2465
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002466 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002467 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2468 plane_name(intel_crtc->plane),
2469 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002470 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002471 }
2472
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002473 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002474 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002475 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002476 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002477 if (ret != 0) {
2478 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002479 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002480 return ret;
2481 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002482
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002483 /*
2484 * Update pipe size and adjust fitter if needed: the reason for this is
2485 * that in compute_mode_changes we check the native mode (not the pfit
2486 * mode) to see if we can flip rather than do a full mode set. In the
2487 * fastboot case, we'll flip, but if we don't update the pipesrc and
2488 * pfit state, we'll end up with a big fb scanned out into the wrong
2489 * sized surface.
2490 *
2491 * To fix this properly, we need to hoist the checks up into
2492 * compute_mode_changes (or above), check the actual pfit state and
2493 * whether the platform allows pfit disable with pipe active, and only
2494 * then update the pipesrc and pfit state, even on the flip path.
2495 */
Jani Nikulad330a952014-01-21 11:24:25 +02002496 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002497 const struct drm_display_mode *adjusted_mode =
2498 &intel_crtc->config.adjusted_mode;
2499
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002500 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002501 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2502 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002503 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002504 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2505 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2506 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2507 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2508 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2509 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002510 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2511 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002512 }
2513
Daniel Vetter94352cf2012-07-05 22:51:56 +02002514 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002515 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002516 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002517 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002518 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002519 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002520 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002521
Daniel Vetter94352cf2012-07-05 22:51:56 +02002522 old_fb = crtc->fb;
2523 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002524 crtc->x = x;
2525 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002526
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002527 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002528 if (intel_crtc->active && old_fb != fb)
2529 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002530 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002531 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002532
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002533 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002534 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002535 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002536
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002537 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002538}
2539
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002540static void intel_fdi_normal_train(struct drm_crtc *crtc)
2541{
2542 struct drm_device *dev = crtc->dev;
2543 struct drm_i915_private *dev_priv = dev->dev_private;
2544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2545 int pipe = intel_crtc->pipe;
2546 u32 reg, temp;
2547
2548 /* enable normal train */
2549 reg = FDI_TX_CTL(pipe);
2550 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002551 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002552 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2553 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002554 } else {
2555 temp &= ~FDI_LINK_TRAIN_NONE;
2556 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002557 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002558 I915_WRITE(reg, temp);
2559
2560 reg = FDI_RX_CTL(pipe);
2561 temp = I915_READ(reg);
2562 if (HAS_PCH_CPT(dev)) {
2563 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2564 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2565 } else {
2566 temp &= ~FDI_LINK_TRAIN_NONE;
2567 temp |= FDI_LINK_TRAIN_NONE;
2568 }
2569 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2570
2571 /* wait one idle pattern time */
2572 POSTING_READ(reg);
2573 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002574
2575 /* IVB wants error correction enabled */
2576 if (IS_IVYBRIDGE(dev))
2577 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2578 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002579}
2580
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002581static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002582{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002583 return crtc->base.enabled && crtc->active &&
2584 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002585}
2586
Daniel Vetter01a415f2012-10-27 15:58:40 +02002587static void ivb_modeset_global_resources(struct drm_device *dev)
2588{
2589 struct drm_i915_private *dev_priv = dev->dev_private;
2590 struct intel_crtc *pipe_B_crtc =
2591 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2592 struct intel_crtc *pipe_C_crtc =
2593 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2594 uint32_t temp;
2595
Daniel Vetter1e833f42013-02-19 22:31:57 +01002596 /*
2597 * When everything is off disable fdi C so that we could enable fdi B
2598 * with all lanes. Note that we don't care about enabled pipes without
2599 * an enabled pch encoder.
2600 */
2601 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2602 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002603 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2604 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2605
2606 temp = I915_READ(SOUTH_CHICKEN1);
2607 temp &= ~FDI_BC_BIFURCATION_SELECT;
2608 DRM_DEBUG_KMS("disabling fdi C rx\n");
2609 I915_WRITE(SOUTH_CHICKEN1, temp);
2610 }
2611}
2612
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613/* The FDI link training functions for ILK/Ibexpeak. */
2614static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2615{
2616 struct drm_device *dev = crtc->dev;
2617 struct drm_i915_private *dev_priv = dev->dev_private;
2618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2619 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002620 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002623 /* FDI needs bits from pipe & plane first */
2624 assert_pipe_enabled(dev_priv, pipe);
2625 assert_plane_enabled(dev_priv, plane);
2626
Adam Jacksone1a44742010-06-25 15:32:14 -04002627 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2628 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 reg = FDI_RX_IMR(pipe);
2630 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002631 temp &= ~FDI_RX_SYMBOL_LOCK;
2632 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002633 I915_WRITE(reg, temp);
2634 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002635 udelay(150);
2636
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002637 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002638 reg = FDI_TX_CTL(pipe);
2639 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002640 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2641 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642 temp &= ~FDI_LINK_TRAIN_NONE;
2643 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 reg = FDI_RX_CTL(pipe);
2647 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 temp &= ~FDI_LINK_TRAIN_NONE;
2649 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2651
2652 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653 udelay(150);
2654
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002655 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002656 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2657 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2658 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002659
Chris Wilson5eddb702010-09-11 13:48:45 +01002660 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002661 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002663 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2664
2665 if ((temp & FDI_RX_BIT_LOCK)) {
2666 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 break;
2669 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002671 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002673
2674 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002675 reg = FDI_TX_CTL(pipe);
2676 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677 temp &= ~FDI_LINK_TRAIN_NONE;
2678 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002679 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680
Chris Wilson5eddb702010-09-11 13:48:45 +01002681 reg = FDI_RX_CTL(pipe);
2682 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683 temp &= ~FDI_LINK_TRAIN_NONE;
2684 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 I915_WRITE(reg, temp);
2686
2687 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002688 udelay(150);
2689
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002691 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002693 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2694
2695 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002697 DRM_DEBUG_KMS("FDI train 2 done.\n");
2698 break;
2699 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002700 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002701 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703
2704 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002705
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002706}
2707
Akshay Joshi0206e352011-08-16 15:34:10 -04002708static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002709 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2710 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2711 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2712 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2713};
2714
2715/* The FDI link training functions for SNB/Cougarpoint. */
2716static void gen6_fdi_link_train(struct drm_crtc *crtc)
2717{
2718 struct drm_device *dev = crtc->dev;
2719 struct drm_i915_private *dev_priv = dev->dev_private;
2720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2721 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002722 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002723
Adam Jacksone1a44742010-06-25 15:32:14 -04002724 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2725 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 reg = FDI_RX_IMR(pipe);
2727 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002728 temp &= ~FDI_RX_SYMBOL_LOCK;
2729 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 I915_WRITE(reg, temp);
2731
2732 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002733 udelay(150);
2734
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002735 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002736 reg = FDI_TX_CTL(pipe);
2737 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002738 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2739 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002740 temp &= ~FDI_LINK_TRAIN_NONE;
2741 temp |= FDI_LINK_TRAIN_PATTERN_1;
2742 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2743 /* SNB-B */
2744 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002746
Daniel Vetterd74cf322012-10-26 10:58:13 +02002747 I915_WRITE(FDI_RX_MISC(pipe),
2748 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2749
Chris Wilson5eddb702010-09-11 13:48:45 +01002750 reg = FDI_RX_CTL(pipe);
2751 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002752 if (HAS_PCH_CPT(dev)) {
2753 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2754 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2755 } else {
2756 temp &= ~FDI_LINK_TRAIN_NONE;
2757 temp |= FDI_LINK_TRAIN_PATTERN_1;
2758 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2760
2761 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002762 udelay(150);
2763
Akshay Joshi0206e352011-08-16 15:34:10 -04002764 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 reg = FDI_TX_CTL(pipe);
2766 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002767 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2768 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 I915_WRITE(reg, temp);
2770
2771 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002772 udelay(500);
2773
Sean Paulfa37d392012-03-02 12:53:39 -05002774 for (retry = 0; retry < 5; retry++) {
2775 reg = FDI_RX_IIR(pipe);
2776 temp = I915_READ(reg);
2777 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2778 if (temp & FDI_RX_BIT_LOCK) {
2779 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2780 DRM_DEBUG_KMS("FDI train 1 done.\n");
2781 break;
2782 }
2783 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002784 }
Sean Paulfa37d392012-03-02 12:53:39 -05002785 if (retry < 5)
2786 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002787 }
2788 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002790
2791 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 reg = FDI_TX_CTL(pipe);
2793 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002794 temp &= ~FDI_LINK_TRAIN_NONE;
2795 temp |= FDI_LINK_TRAIN_PATTERN_2;
2796 if (IS_GEN6(dev)) {
2797 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2798 /* SNB-B */
2799 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2800 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002801 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002802
Chris Wilson5eddb702010-09-11 13:48:45 +01002803 reg = FDI_RX_CTL(pipe);
2804 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 if (HAS_PCH_CPT(dev)) {
2806 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2807 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2808 } else {
2809 temp &= ~FDI_LINK_TRAIN_NONE;
2810 temp |= FDI_LINK_TRAIN_PATTERN_2;
2811 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp);
2813
2814 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002815 udelay(150);
2816
Akshay Joshi0206e352011-08-16 15:34:10 -04002817 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 reg = FDI_TX_CTL(pipe);
2819 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002820 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2821 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 I915_WRITE(reg, temp);
2823
2824 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002825 udelay(500);
2826
Sean Paulfa37d392012-03-02 12:53:39 -05002827 for (retry = 0; retry < 5; retry++) {
2828 reg = FDI_RX_IIR(pipe);
2829 temp = I915_READ(reg);
2830 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2831 if (temp & FDI_RX_SYMBOL_LOCK) {
2832 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2833 DRM_DEBUG_KMS("FDI train 2 done.\n");
2834 break;
2835 }
2836 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002837 }
Sean Paulfa37d392012-03-02 12:53:39 -05002838 if (retry < 5)
2839 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002840 }
2841 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002842 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002843
2844 DRM_DEBUG_KMS("FDI train done.\n");
2845}
2846
Jesse Barnes357555c2011-04-28 15:09:55 -07002847/* Manual link training for Ivy Bridge A0 parts */
2848static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2849{
2850 struct drm_device *dev = crtc->dev;
2851 struct drm_i915_private *dev_priv = dev->dev_private;
2852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2853 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002854 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002855
2856 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2857 for train result */
2858 reg = FDI_RX_IMR(pipe);
2859 temp = I915_READ(reg);
2860 temp &= ~FDI_RX_SYMBOL_LOCK;
2861 temp &= ~FDI_RX_BIT_LOCK;
2862 I915_WRITE(reg, temp);
2863
2864 POSTING_READ(reg);
2865 udelay(150);
2866
Daniel Vetter01a415f2012-10-27 15:58:40 +02002867 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2868 I915_READ(FDI_RX_IIR(pipe)));
2869
Jesse Barnes139ccd32013-08-19 11:04:55 -07002870 /* Try each vswing and preemphasis setting twice before moving on */
2871 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2872 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002873 reg = FDI_TX_CTL(pipe);
2874 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002875 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2876 temp &= ~FDI_TX_ENABLE;
2877 I915_WRITE(reg, temp);
2878
2879 reg = FDI_RX_CTL(pipe);
2880 temp = I915_READ(reg);
2881 temp &= ~FDI_LINK_TRAIN_AUTO;
2882 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2883 temp &= ~FDI_RX_ENABLE;
2884 I915_WRITE(reg, temp);
2885
2886 /* enable CPU FDI TX and PCH FDI RX */
2887 reg = FDI_TX_CTL(pipe);
2888 temp = I915_READ(reg);
2889 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2890 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2891 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002892 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002893 temp |= snb_b_fdi_train_param[j/2];
2894 temp |= FDI_COMPOSITE_SYNC;
2895 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2896
2897 I915_WRITE(FDI_RX_MISC(pipe),
2898 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2899
2900 reg = FDI_RX_CTL(pipe);
2901 temp = I915_READ(reg);
2902 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2903 temp |= FDI_COMPOSITE_SYNC;
2904 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2905
2906 POSTING_READ(reg);
2907 udelay(1); /* should be 0.5us */
2908
2909 for (i = 0; i < 4; i++) {
2910 reg = FDI_RX_IIR(pipe);
2911 temp = I915_READ(reg);
2912 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2913
2914 if (temp & FDI_RX_BIT_LOCK ||
2915 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2916 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2917 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2918 i);
2919 break;
2920 }
2921 udelay(1); /* should be 0.5us */
2922 }
2923 if (i == 4) {
2924 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2925 continue;
2926 }
2927
2928 /* Train 2 */
2929 reg = FDI_TX_CTL(pipe);
2930 temp = I915_READ(reg);
2931 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2932 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2933 I915_WRITE(reg, temp);
2934
2935 reg = FDI_RX_CTL(pipe);
2936 temp = I915_READ(reg);
2937 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2938 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002939 I915_WRITE(reg, temp);
2940
2941 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002942 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002943
Jesse Barnes139ccd32013-08-19 11:04:55 -07002944 for (i = 0; i < 4; i++) {
2945 reg = FDI_RX_IIR(pipe);
2946 temp = I915_READ(reg);
2947 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002948
Jesse Barnes139ccd32013-08-19 11:04:55 -07002949 if (temp & FDI_RX_SYMBOL_LOCK ||
2950 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2951 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2952 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2953 i);
2954 goto train_done;
2955 }
2956 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002957 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002958 if (i == 4)
2959 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002960 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002961
Jesse Barnes139ccd32013-08-19 11:04:55 -07002962train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002963 DRM_DEBUG_KMS("FDI train done.\n");
2964}
2965
Daniel Vetter88cefb62012-08-12 19:27:14 +02002966static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002967{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002968 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002969 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002970 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002972
Jesse Barnesc64e3112010-09-10 11:27:03 -07002973
Jesse Barnes0e23b992010-09-10 11:10:00 -07002974 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002975 reg = FDI_RX_CTL(pipe);
2976 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002977 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2978 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002979 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2981
2982 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002983 udelay(200);
2984
2985 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 temp = I915_READ(reg);
2987 I915_WRITE(reg, temp | FDI_PCDCLK);
2988
2989 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002990 udelay(200);
2991
Paulo Zanoni20749732012-11-23 15:30:38 -02002992 /* Enable CPU FDI TX PLL, always on for Ironlake */
2993 reg = FDI_TX_CTL(pipe);
2994 temp = I915_READ(reg);
2995 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2996 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002997
Paulo Zanoni20749732012-11-23 15:30:38 -02002998 POSTING_READ(reg);
2999 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003000 }
3001}
3002
Daniel Vetter88cefb62012-08-12 19:27:14 +02003003static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3004{
3005 struct drm_device *dev = intel_crtc->base.dev;
3006 struct drm_i915_private *dev_priv = dev->dev_private;
3007 int pipe = intel_crtc->pipe;
3008 u32 reg, temp;
3009
3010 /* Switch from PCDclk to Rawclk */
3011 reg = FDI_RX_CTL(pipe);
3012 temp = I915_READ(reg);
3013 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3014
3015 /* Disable CPU FDI TX PLL */
3016 reg = FDI_TX_CTL(pipe);
3017 temp = I915_READ(reg);
3018 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3019
3020 POSTING_READ(reg);
3021 udelay(100);
3022
3023 reg = FDI_RX_CTL(pipe);
3024 temp = I915_READ(reg);
3025 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3026
3027 /* Wait for the clocks to turn off. */
3028 POSTING_READ(reg);
3029 udelay(100);
3030}
3031
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003032static void ironlake_fdi_disable(struct drm_crtc *crtc)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3037 int pipe = intel_crtc->pipe;
3038 u32 reg, temp;
3039
3040 /* disable CPU FDI tx and PCH FDI rx */
3041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
3043 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3044 POSTING_READ(reg);
3045
3046 reg = FDI_RX_CTL(pipe);
3047 temp = I915_READ(reg);
3048 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003049 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003050 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3051
3052 POSTING_READ(reg);
3053 udelay(100);
3054
3055 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003056 if (HAS_PCH_IBX(dev)) {
3057 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003058 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003059
3060 /* still set train pattern 1 */
3061 reg = FDI_TX_CTL(pipe);
3062 temp = I915_READ(reg);
3063 temp &= ~FDI_LINK_TRAIN_NONE;
3064 temp |= FDI_LINK_TRAIN_PATTERN_1;
3065 I915_WRITE(reg, temp);
3066
3067 reg = FDI_RX_CTL(pipe);
3068 temp = I915_READ(reg);
3069 if (HAS_PCH_CPT(dev)) {
3070 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3071 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3072 } else {
3073 temp &= ~FDI_LINK_TRAIN_NONE;
3074 temp |= FDI_LINK_TRAIN_PATTERN_1;
3075 }
3076 /* BPC in FDI rx is consistent with that in PIPECONF */
3077 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003078 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003079 I915_WRITE(reg, temp);
3080
3081 POSTING_READ(reg);
3082 udelay(100);
3083}
3084
Chris Wilson5dce5b932014-01-20 10:17:36 +00003085bool intel_has_pending_fb_unpin(struct drm_device *dev)
3086{
3087 struct intel_crtc *crtc;
3088
3089 /* Note that we don't need to be called with mode_config.lock here
3090 * as our list of CRTC objects is static for the lifetime of the
3091 * device and so cannot disappear as we iterate. Similarly, we can
3092 * happily treat the predicates as racy, atomic checks as userspace
3093 * cannot claim and pin a new fb without at least acquring the
3094 * struct_mutex and so serialising with us.
3095 */
3096 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3097 if (atomic_read(&crtc->unpin_work_count) == 0)
3098 continue;
3099
3100 if (crtc->unpin_work)
3101 intel_wait_for_vblank(dev, crtc->pipe);
3102
3103 return true;
3104 }
3105
3106 return false;
3107}
3108
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003109static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3110{
Chris Wilson0f911282012-04-17 10:05:38 +01003111 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003112 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003113
3114 if (crtc->fb == NULL)
3115 return;
3116
Daniel Vetter2c10d572012-12-20 21:24:07 +01003117 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3118
Chris Wilson5bb61642012-09-27 21:25:58 +01003119 wait_event(dev_priv->pending_flip_queue,
3120 !intel_crtc_has_pending_flip(crtc));
3121
Chris Wilson0f911282012-04-17 10:05:38 +01003122 mutex_lock(&dev->struct_mutex);
3123 intel_finish_fb(crtc->fb);
3124 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003125}
3126
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003127/* Program iCLKIP clock to the desired frequency */
3128static void lpt_program_iclkip(struct drm_crtc *crtc)
3129{
3130 struct drm_device *dev = crtc->dev;
3131 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003132 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003133 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3134 u32 temp;
3135
Daniel Vetter09153002012-12-12 14:06:44 +01003136 mutex_lock(&dev_priv->dpio_lock);
3137
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003138 /* It is necessary to ungate the pixclk gate prior to programming
3139 * the divisors, and gate it back when it is done.
3140 */
3141 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3142
3143 /* Disable SSCCTL */
3144 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003145 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3146 SBI_SSCCTL_DISABLE,
3147 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003148
3149 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003150 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003151 auxdiv = 1;
3152 divsel = 0x41;
3153 phaseinc = 0x20;
3154 } else {
3155 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003156 * but the adjusted_mode->crtc_clock in in KHz. To get the
3157 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003158 * convert the virtual clock precision to KHz here for higher
3159 * precision.
3160 */
3161 u32 iclk_virtual_root_freq = 172800 * 1000;
3162 u32 iclk_pi_range = 64;
3163 u32 desired_divisor, msb_divisor_value, pi_value;
3164
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003165 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003166 msb_divisor_value = desired_divisor / iclk_pi_range;
3167 pi_value = desired_divisor % iclk_pi_range;
3168
3169 auxdiv = 0;
3170 divsel = msb_divisor_value - 2;
3171 phaseinc = pi_value;
3172 }
3173
3174 /* This should not happen with any sane values */
3175 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3176 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3177 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3178 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3179
3180 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003181 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003182 auxdiv,
3183 divsel,
3184 phasedir,
3185 phaseinc);
3186
3187 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003188 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003189 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3190 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3191 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3192 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3193 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3194 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003195 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003196
3197 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003198 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003199 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3200 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003201 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003202
3203 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003204 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003205 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003206 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003207
3208 /* Wait for initialization time */
3209 udelay(24);
3210
3211 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003212
3213 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003214}
3215
Daniel Vetter275f01b22013-05-03 11:49:47 +02003216static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3217 enum pipe pch_transcoder)
3218{
3219 struct drm_device *dev = crtc->base.dev;
3220 struct drm_i915_private *dev_priv = dev->dev_private;
3221 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3222
3223 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3224 I915_READ(HTOTAL(cpu_transcoder)));
3225 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3226 I915_READ(HBLANK(cpu_transcoder)));
3227 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3228 I915_READ(HSYNC(cpu_transcoder)));
3229
3230 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3231 I915_READ(VTOTAL(cpu_transcoder)));
3232 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3233 I915_READ(VBLANK(cpu_transcoder)));
3234 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3235 I915_READ(VSYNC(cpu_transcoder)));
3236 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3237 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3238}
3239
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003240static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3241{
3242 struct drm_i915_private *dev_priv = dev->dev_private;
3243 uint32_t temp;
3244
3245 temp = I915_READ(SOUTH_CHICKEN1);
3246 if (temp & FDI_BC_BIFURCATION_SELECT)
3247 return;
3248
3249 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3250 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3251
3252 temp |= FDI_BC_BIFURCATION_SELECT;
3253 DRM_DEBUG_KMS("enabling fdi C rx\n");
3254 I915_WRITE(SOUTH_CHICKEN1, temp);
3255 POSTING_READ(SOUTH_CHICKEN1);
3256}
3257
3258static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3259{
3260 struct drm_device *dev = intel_crtc->base.dev;
3261 struct drm_i915_private *dev_priv = dev->dev_private;
3262
3263 switch (intel_crtc->pipe) {
3264 case PIPE_A:
3265 break;
3266 case PIPE_B:
3267 if (intel_crtc->config.fdi_lanes > 2)
3268 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3269 else
3270 cpt_enable_fdi_bc_bifurcation(dev);
3271
3272 break;
3273 case PIPE_C:
3274 cpt_enable_fdi_bc_bifurcation(dev);
3275
3276 break;
3277 default:
3278 BUG();
3279 }
3280}
3281
Jesse Barnesf67a5592011-01-05 10:31:48 -08003282/*
3283 * Enable PCH resources required for PCH ports:
3284 * - PCH PLLs
3285 * - FDI training & RX/TX
3286 * - update transcoder timings
3287 * - DP transcoding bits
3288 * - transcoder
3289 */
3290static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003291{
3292 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003293 struct drm_i915_private *dev_priv = dev->dev_private;
3294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3295 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003296 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003297
Daniel Vetterab9412b2013-05-03 11:49:46 +02003298 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003299
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003300 if (IS_IVYBRIDGE(dev))
3301 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3302
Daniel Vettercd986ab2012-10-26 10:58:12 +02003303 /* Write the TU size bits before fdi link training, so that error
3304 * detection works. */
3305 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3306 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3307
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003308 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003309 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003310
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003311 /* We need to program the right clock selection before writing the pixel
3312 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003313 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003314 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003315
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003316 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003317 temp |= TRANS_DPLL_ENABLE(pipe);
3318 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003319 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003320 temp |= sel;
3321 else
3322 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003323 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003324 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003325
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003326 /* XXX: pch pll's can be enabled any time before we enable the PCH
3327 * transcoder, and we actually should do this to not upset any PCH
3328 * transcoder that already use the clock when we share it.
3329 *
3330 * Note that enable_shared_dpll tries to do the right thing, but
3331 * get_shared_dpll unconditionally resets the pll - we need that to have
3332 * the right LVDS enable sequence. */
3333 ironlake_enable_shared_dpll(intel_crtc);
3334
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003335 /* set transcoder timing, panel must allow it */
3336 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003337 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003338
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003339 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003340
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003341 /* For PCH DP, enable TRANS_DP_CTL */
3342 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003343 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3344 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003345 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003346 reg = TRANS_DP_CTL(pipe);
3347 temp = I915_READ(reg);
3348 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003349 TRANS_DP_SYNC_MASK |
3350 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003351 temp |= (TRANS_DP_OUTPUT_ENABLE |
3352 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003353 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003354
3355 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003356 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003357 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003358 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003359
3360 switch (intel_trans_dp_port_sel(crtc)) {
3361 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003363 break;
3364 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003366 break;
3367 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003368 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003369 break;
3370 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003371 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003372 }
3373
Chris Wilson5eddb702010-09-11 13:48:45 +01003374 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003375 }
3376
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003377 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003378}
3379
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003380static void lpt_pch_enable(struct drm_crtc *crtc)
3381{
3382 struct drm_device *dev = crtc->dev;
3383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003385 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003386
Daniel Vetterab9412b2013-05-03 11:49:46 +02003387 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003388
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003389 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003390
Paulo Zanoni0540e482012-10-31 18:12:40 -02003391 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003392 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003393
Paulo Zanoni937bb612012-10-31 18:12:47 -02003394 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003395}
3396
Daniel Vettere2b78262013-06-07 23:10:03 +02003397static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003398{
Daniel Vettere2b78262013-06-07 23:10:03 +02003399 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003400
3401 if (pll == NULL)
3402 return;
3403
3404 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003405 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003406 return;
3407 }
3408
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003409 if (--pll->refcount == 0) {
3410 WARN_ON(pll->on);
3411 WARN_ON(pll->active);
3412 }
3413
Daniel Vettera43f6e02013-06-07 23:10:32 +02003414 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003415}
3416
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003417static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003418{
Daniel Vettere2b78262013-06-07 23:10:03 +02003419 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3420 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3421 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003422
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003423 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003424 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3425 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003426 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003427 }
3428
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003429 if (HAS_PCH_IBX(dev_priv->dev)) {
3430 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003431 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003432 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003433
Daniel Vetter46edb022013-06-05 13:34:12 +02003434 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3435 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003436
3437 goto found;
3438 }
3439
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003440 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3441 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003442
3443 /* Only want to check enabled timings first */
3444 if (pll->refcount == 0)
3445 continue;
3446
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003447 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3448 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003449 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003450 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003451 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003452
3453 goto found;
3454 }
3455 }
3456
3457 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003458 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3459 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003460 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003461 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3462 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003463 goto found;
3464 }
3465 }
3466
3467 return NULL;
3468
3469found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003470 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003471 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3472 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003473
Daniel Vettercdbd2312013-06-05 13:34:03 +02003474 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003475 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3476 sizeof(pll->hw_state));
3477
Daniel Vetter46edb022013-06-05 13:34:12 +02003478 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003479 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003480 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003481
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003482 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003483 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003484 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003485
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003486 return pll;
3487}
3488
Daniel Vettera1520312013-05-03 11:49:50 +02003489static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003490{
3491 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003492 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003493 u32 temp;
3494
3495 temp = I915_READ(dslreg);
3496 udelay(500);
3497 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003498 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003499 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003500 }
3501}
3502
Jesse Barnesb074cec2013-04-25 12:55:02 -07003503static void ironlake_pfit_enable(struct intel_crtc *crtc)
3504{
3505 struct drm_device *dev = crtc->base.dev;
3506 struct drm_i915_private *dev_priv = dev->dev_private;
3507 int pipe = crtc->pipe;
3508
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003509 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003510 /* Force use of hard-coded filter coefficients
3511 * as some pre-programmed values are broken,
3512 * e.g. x201.
3513 */
3514 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3515 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3516 PF_PIPE_SEL_IVB(pipe));
3517 else
3518 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3519 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3520 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003521 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003522}
3523
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003524static void intel_enable_planes(struct drm_crtc *crtc)
3525{
3526 struct drm_device *dev = crtc->dev;
3527 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3528 struct intel_plane *intel_plane;
3529
3530 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3531 if (intel_plane->pipe == pipe)
3532 intel_plane_restore(&intel_plane->base);
3533}
3534
3535static void intel_disable_planes(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3539 struct intel_plane *intel_plane;
3540
3541 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3542 if (intel_plane->pipe == pipe)
3543 intel_plane_disable(&intel_plane->base);
3544}
3545
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003546void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003547{
3548 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3549
3550 if (!crtc->config.ips_enabled)
3551 return;
3552
3553 /* We can only enable IPS after we enable a plane and wait for a vblank.
3554 * We guarantee that the plane is enabled by calling intel_enable_ips
3555 * only after intel_enable_plane. And intel_enable_plane already waits
3556 * for a vblank, so all we need to do here is to enable the IPS bit. */
3557 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003558 if (IS_BROADWELL(crtc->base.dev)) {
3559 mutex_lock(&dev_priv->rps.hw_lock);
3560 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3561 mutex_unlock(&dev_priv->rps.hw_lock);
3562 /* Quoting Art Runyan: "its not safe to expect any particular
3563 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003564 * mailbox." Moreover, the mailbox may return a bogus state,
3565 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003566 */
3567 } else {
3568 I915_WRITE(IPS_CTL, IPS_ENABLE);
3569 /* The bit only becomes 1 in the next vblank, so this wait here
3570 * is essentially intel_wait_for_vblank. If we don't have this
3571 * and don't wait for vblanks until the end of crtc_enable, then
3572 * the HW state readout code will complain that the expected
3573 * IPS_CTL value is not the one we read. */
3574 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3575 DRM_ERROR("Timed out waiting for IPS enable\n");
3576 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003577}
3578
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003579void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003580{
3581 struct drm_device *dev = crtc->base.dev;
3582 struct drm_i915_private *dev_priv = dev->dev_private;
3583
3584 if (!crtc->config.ips_enabled)
3585 return;
3586
3587 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003588 if (IS_BROADWELL(crtc->base.dev)) {
3589 mutex_lock(&dev_priv->rps.hw_lock);
3590 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3591 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003592 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003593 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003594 POSTING_READ(IPS_CTL);
3595 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003596
3597 /* We need to wait for a vblank before we can disable the plane. */
3598 intel_wait_for_vblank(dev, crtc->pipe);
3599}
3600
3601/** Loads the palette/gamma unit for the CRTC with the prepared values */
3602static void intel_crtc_load_lut(struct drm_crtc *crtc)
3603{
3604 struct drm_device *dev = crtc->dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3607 enum pipe pipe = intel_crtc->pipe;
3608 int palreg = PALETTE(pipe);
3609 int i;
3610 bool reenable_ips = false;
3611
3612 /* The clocks have to be on to load the palette. */
3613 if (!crtc->enabled || !intel_crtc->active)
3614 return;
3615
3616 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3617 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3618 assert_dsi_pll_enabled(dev_priv);
3619 else
3620 assert_pll_enabled(dev_priv, pipe);
3621 }
3622
3623 /* use legacy palette for Ironlake */
3624 if (HAS_PCH_SPLIT(dev))
3625 palreg = LGC_PALETTE(pipe);
3626
3627 /* Workaround : Do not read or write the pipe palette/gamma data while
3628 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3629 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003630 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003631 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3632 GAMMA_MODE_MODE_SPLIT)) {
3633 hsw_disable_ips(intel_crtc);
3634 reenable_ips = true;
3635 }
3636
3637 for (i = 0; i < 256; i++) {
3638 I915_WRITE(palreg + 4 * i,
3639 (intel_crtc->lut_r[i] << 16) |
3640 (intel_crtc->lut_g[i] << 8) |
3641 intel_crtc->lut_b[i]);
3642 }
3643
3644 if (reenable_ips)
3645 hsw_enable_ips(intel_crtc);
3646}
3647
Jesse Barnesf67a5592011-01-05 10:31:48 -08003648static void ironlake_crtc_enable(struct drm_crtc *crtc)
3649{
3650 struct drm_device *dev = crtc->dev;
3651 struct drm_i915_private *dev_priv = dev->dev_private;
3652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003653 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003654 int pipe = intel_crtc->pipe;
3655 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003656
Daniel Vetter08a48462012-07-02 11:43:47 +02003657 WARN_ON(!crtc->enabled);
3658
Jesse Barnesf67a5592011-01-05 10:31:48 -08003659 if (intel_crtc->active)
3660 return;
3661
3662 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003663
3664 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3665 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3666
Daniel Vetterf6736a12013-06-05 13:34:30 +02003667 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003668 if (encoder->pre_enable)
3669 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003670
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003671 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003672 /* Note: FDI PLL enabling _must_ be done before we enable the
3673 * cpu pipes, hence this is separate from all the other fdi/pch
3674 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003675 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003676 } else {
3677 assert_fdi_tx_disabled(dev_priv, pipe);
3678 assert_fdi_rx_disabled(dev_priv, pipe);
3679 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003680
Jesse Barnesb074cec2013-04-25 12:55:02 -07003681 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003682
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003683 /*
3684 * On ILK+ LUT must be loaded before the pipe is running but with
3685 * clocks enabled
3686 */
3687 intel_crtc_load_lut(crtc);
3688
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003689 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003690 intel_enable_pipe(intel_crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003691 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003692 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003693 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003694
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003695 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003696 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003697
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003698 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003699 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003700 mutex_unlock(&dev->struct_mutex);
3701
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003702 for_each_encoder_on_crtc(dev, crtc, encoder)
3703 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003704
3705 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003706 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003707
3708 /*
3709 * There seems to be a race in PCH platform hw (at least on some
3710 * outputs) where an enabled pipe still completes any pageflip right
3711 * away (as if the pipe is off) instead of waiting for vblank. As soon
3712 * as the first vblank happend, everything works as expected. Hence just
3713 * wait for one vblank before returning to avoid strange things
3714 * happening.
3715 */
3716 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003717}
3718
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003719/* IPS only exists on ULT machines and is tied to pipe A. */
3720static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3721{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003722 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003723}
3724
Ville Syrjälädda9a662013-09-19 17:00:37 -03003725static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3726{
3727 struct drm_device *dev = crtc->dev;
3728 struct drm_i915_private *dev_priv = dev->dev_private;
3729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3730 int pipe = intel_crtc->pipe;
3731 int plane = intel_crtc->plane;
3732
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003733 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003734 intel_enable_planes(crtc);
3735 intel_crtc_update_cursor(crtc, true);
3736
3737 hsw_enable_ips(intel_crtc);
3738
3739 mutex_lock(&dev->struct_mutex);
3740 intel_update_fbc(dev);
3741 mutex_unlock(&dev->struct_mutex);
3742}
3743
3744static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3745{
3746 struct drm_device *dev = crtc->dev;
3747 struct drm_i915_private *dev_priv = dev->dev_private;
3748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3749 int pipe = intel_crtc->pipe;
3750 int plane = intel_crtc->plane;
3751
3752 intel_crtc_wait_for_pending_flips(crtc);
3753 drm_vblank_off(dev, pipe);
3754
3755 /* FBC must be disabled before disabling the plane on HSW. */
3756 if (dev_priv->fbc.plane == plane)
3757 intel_disable_fbc(dev);
3758
3759 hsw_disable_ips(intel_crtc);
3760
3761 intel_crtc_update_cursor(crtc, false);
3762 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003763 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003764}
3765
Paulo Zanonie4916942013-09-20 16:21:19 -03003766/*
3767 * This implements the workaround described in the "notes" section of the mode
3768 * set sequence documentation. When going from no pipes or single pipe to
3769 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3770 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3771 */
3772static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3773{
3774 struct drm_device *dev = crtc->base.dev;
3775 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3776
3777 /* We want to get the other_active_crtc only if there's only 1 other
3778 * active crtc. */
3779 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3780 if (!crtc_it->active || crtc_it == crtc)
3781 continue;
3782
3783 if (other_active_crtc)
3784 return;
3785
3786 other_active_crtc = crtc_it;
3787 }
3788 if (!other_active_crtc)
3789 return;
3790
3791 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3792 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3793}
3794
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003795static void haswell_crtc_enable(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3800 struct intel_encoder *encoder;
3801 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003802
3803 WARN_ON(!crtc->enabled);
3804
3805 if (intel_crtc->active)
3806 return;
3807
3808 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003809
3810 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3811 if (intel_crtc->config.has_pch_encoder)
3812 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3813
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003814 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003815 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003816
3817 for_each_encoder_on_crtc(dev, crtc, encoder)
3818 if (encoder->pre_enable)
3819 encoder->pre_enable(encoder);
3820
Paulo Zanoni1f544382012-10-24 11:32:00 -02003821 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003822
Jesse Barnesb074cec2013-04-25 12:55:02 -07003823 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003824
3825 /*
3826 * On ILK+ LUT must be loaded before the pipe is running but with
3827 * clocks enabled
3828 */
3829 intel_crtc_load_lut(crtc);
3830
Paulo Zanoni1f544382012-10-24 11:32:00 -02003831 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003832 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003833
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003834 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003835 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003836
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003837 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003838 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003839
Jani Nikula8807e552013-08-30 19:40:32 +03003840 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003841 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003842 intel_opregion_notify_encoder(encoder, true);
3843 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003844
Paulo Zanonie4916942013-09-20 16:21:19 -03003845 /* If we change the relative order between pipe/planes enabling, we need
3846 * to change the workaround. */
3847 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003848 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003849}
3850
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003851static void ironlake_pfit_disable(struct intel_crtc *crtc)
3852{
3853 struct drm_device *dev = crtc->base.dev;
3854 struct drm_i915_private *dev_priv = dev->dev_private;
3855 int pipe = crtc->pipe;
3856
3857 /* To avoid upsetting the power well on haswell only disable the pfit if
3858 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003859 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003860 I915_WRITE(PF_CTL(pipe), 0);
3861 I915_WRITE(PF_WIN_POS(pipe), 0);
3862 I915_WRITE(PF_WIN_SZ(pipe), 0);
3863 }
3864}
3865
Jesse Barnes6be4a602010-09-10 10:26:01 -07003866static void ironlake_crtc_disable(struct drm_crtc *crtc)
3867{
3868 struct drm_device *dev = crtc->dev;
3869 struct drm_i915_private *dev_priv = dev->dev_private;
3870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003871 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003872 int pipe = intel_crtc->pipe;
3873 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003874 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003875
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003876
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003877 if (!intel_crtc->active)
3878 return;
3879
Daniel Vetterea9d7582012-07-10 10:42:52 +02003880 for_each_encoder_on_crtc(dev, crtc, encoder)
3881 encoder->disable(encoder);
3882
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003883 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003884 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003885
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003886 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003887 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003888
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003889 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003890 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003891 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003892
Daniel Vetterd925c592013-06-05 13:34:04 +02003893 if (intel_crtc->config.has_pch_encoder)
3894 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3895
Jesse Barnesb24e7172011-01-04 15:09:30 -08003896 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003897
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003898 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003899
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003900 for_each_encoder_on_crtc(dev, crtc, encoder)
3901 if (encoder->post_disable)
3902 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003903
Daniel Vetterd925c592013-06-05 13:34:04 +02003904 if (intel_crtc->config.has_pch_encoder) {
3905 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003906
Daniel Vetterd925c592013-06-05 13:34:04 +02003907 ironlake_disable_pch_transcoder(dev_priv, pipe);
3908 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003909
Daniel Vetterd925c592013-06-05 13:34:04 +02003910 if (HAS_PCH_CPT(dev)) {
3911 /* disable TRANS_DP_CTL */
3912 reg = TRANS_DP_CTL(pipe);
3913 temp = I915_READ(reg);
3914 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3915 TRANS_DP_PORT_SEL_MASK);
3916 temp |= TRANS_DP_PORT_SEL_NONE;
3917 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003918
Daniel Vetterd925c592013-06-05 13:34:04 +02003919 /* disable DPLL_SEL */
3920 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003921 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003922 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003923 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003924
3925 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003926 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003927
3928 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003929 }
3930
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003931 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003932 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003933
3934 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003935 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003936 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003937}
3938
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003939static void haswell_crtc_disable(struct drm_crtc *crtc)
3940{
3941 struct drm_device *dev = crtc->dev;
3942 struct drm_i915_private *dev_priv = dev->dev_private;
3943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3944 struct intel_encoder *encoder;
3945 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003946 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003947
3948 if (!intel_crtc->active)
3949 return;
3950
Ville Syrjälädda9a662013-09-19 17:00:37 -03003951 haswell_crtc_disable_planes(crtc);
3952
Jani Nikula8807e552013-08-30 19:40:32 +03003953 for_each_encoder_on_crtc(dev, crtc, encoder) {
3954 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003955 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003956 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003957
Paulo Zanoni86642812013-04-12 17:57:57 -03003958 if (intel_crtc->config.has_pch_encoder)
3959 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003960 intel_disable_pipe(dev_priv, pipe);
3961
Paulo Zanoniad80a812012-10-24 16:06:19 -02003962 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003963
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003964 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003965
Paulo Zanoni1f544382012-10-24 11:32:00 -02003966 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003967
3968 for_each_encoder_on_crtc(dev, crtc, encoder)
3969 if (encoder->post_disable)
3970 encoder->post_disable(encoder);
3971
Daniel Vetter88adfff2013-03-28 10:42:01 +01003972 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003973 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003974 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003975 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003976 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003977
3978 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003979 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003980
3981 mutex_lock(&dev->struct_mutex);
3982 intel_update_fbc(dev);
3983 mutex_unlock(&dev->struct_mutex);
3984}
3985
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003986static void ironlake_crtc_off(struct drm_crtc *crtc)
3987{
3988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003989 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003990}
3991
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003992static void haswell_crtc_off(struct drm_crtc *crtc)
3993{
3994 intel_ddi_put_crtc_pll(crtc);
3995}
3996
Daniel Vetter02e792f2009-09-15 22:57:34 +02003997static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3998{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003999 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01004000 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00004001 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02004002
Chris Wilson23f09ce2010-08-12 13:53:37 +01004003 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00004004 dev_priv->mm.interruptible = false;
4005 (void) intel_overlay_switch_off(intel_crtc->overlay);
4006 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01004007 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02004008 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02004009
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01004010 /* Let userspace switch the overlay on again. In most cases userspace
4011 * has to recompute where to put it anyway.
4012 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02004013}
4014
Egbert Eich61bc95c2013-03-04 09:24:38 -05004015/**
4016 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
4017 * cursor plane briefly if not already running after enabling the display
4018 * plane.
4019 * This workaround avoids occasional blank screens when self refresh is
4020 * enabled.
4021 */
4022static void
4023g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4024{
4025 u32 cntl = I915_READ(CURCNTR(pipe));
4026
4027 if ((cntl & CURSOR_MODE) == 0) {
4028 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4029
4030 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4031 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4032 intel_wait_for_vblank(dev_priv->dev, pipe);
4033 I915_WRITE(CURCNTR(pipe), cntl);
4034 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4035 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4036 }
4037}
4038
Jesse Barnes2dd24552013-04-25 12:55:01 -07004039static void i9xx_pfit_enable(struct intel_crtc *crtc)
4040{
4041 struct drm_device *dev = crtc->base.dev;
4042 struct drm_i915_private *dev_priv = dev->dev_private;
4043 struct intel_crtc_config *pipe_config = &crtc->config;
4044
Daniel Vetter328d8e82013-05-08 10:36:31 +02004045 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004046 return;
4047
Daniel Vetterc0b03412013-05-28 12:05:54 +02004048 /*
4049 * The panel fitter should only be adjusted whilst the pipe is disabled,
4050 * according to register description and PRM.
4051 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004052 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4053 assert_pipe_disabled(dev_priv, crtc->pipe);
4054
Jesse Barnesb074cec2013-04-25 12:55:02 -07004055 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4056 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004057
4058 /* Border color in case we don't scale up to the full screen. Black by
4059 * default, change to something else for debugging. */
4060 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004061}
4062
Imre Deak77d22dc2014-03-05 16:20:52 +02004063#define for_each_power_domain(domain, mask) \
4064 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4065 if ((1 << (domain)) & (mask))
4066
Imre Deak319be8a2014-03-04 19:22:57 +02004067enum intel_display_power_domain
4068intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004069{
Imre Deak319be8a2014-03-04 19:22:57 +02004070 struct drm_device *dev = intel_encoder->base.dev;
4071 struct intel_digital_port *intel_dig_port;
4072
4073 switch (intel_encoder->type) {
4074 case INTEL_OUTPUT_UNKNOWN:
4075 /* Only DDI platforms should ever use this output type */
4076 WARN_ON_ONCE(!HAS_DDI(dev));
4077 case INTEL_OUTPUT_DISPLAYPORT:
4078 case INTEL_OUTPUT_HDMI:
4079 case INTEL_OUTPUT_EDP:
4080 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4081 switch (intel_dig_port->port) {
4082 case PORT_A:
4083 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4084 case PORT_B:
4085 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4086 case PORT_C:
4087 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4088 case PORT_D:
4089 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4090 default:
4091 WARN_ON_ONCE(1);
4092 return POWER_DOMAIN_PORT_OTHER;
4093 }
4094 case INTEL_OUTPUT_ANALOG:
4095 return POWER_DOMAIN_PORT_CRT;
4096 case INTEL_OUTPUT_DSI:
4097 return POWER_DOMAIN_PORT_DSI;
4098 default:
4099 return POWER_DOMAIN_PORT_OTHER;
4100 }
4101}
4102
4103static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4104{
4105 struct drm_device *dev = crtc->dev;
4106 struct intel_encoder *intel_encoder;
4107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4108 enum pipe pipe = intel_crtc->pipe;
4109 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004110 unsigned long mask;
4111 enum transcoder transcoder;
4112
4113 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4114
4115 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4116 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4117 if (pfit_enabled)
4118 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4119
Imre Deak319be8a2014-03-04 19:22:57 +02004120 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4121 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4122
Imre Deak77d22dc2014-03-05 16:20:52 +02004123 return mask;
4124}
4125
4126void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4127 bool enable)
4128{
4129 if (dev_priv->power_domains.init_power_on == enable)
4130 return;
4131
4132 if (enable)
4133 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4134 else
4135 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4136
4137 dev_priv->power_domains.init_power_on = enable;
4138}
4139
4140static void modeset_update_crtc_power_domains(struct drm_device *dev)
4141{
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4144 struct intel_crtc *crtc;
4145
4146 /*
4147 * First get all needed power domains, then put all unneeded, to avoid
4148 * any unnecessary toggling of the power wells.
4149 */
4150 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4151 enum intel_display_power_domain domain;
4152
4153 if (!crtc->base.enabled)
4154 continue;
4155
Imre Deak319be8a2014-03-04 19:22:57 +02004156 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004157
4158 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4159 intel_display_power_get(dev_priv, domain);
4160 }
4161
4162 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4163 enum intel_display_power_domain domain;
4164
4165 for_each_power_domain(domain, crtc->enabled_power_domains)
4166 intel_display_power_put(dev_priv, domain);
4167
4168 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4169 }
4170
4171 intel_display_set_init_power(dev_priv, false);
4172}
4173
Jesse Barnes586f49d2013-11-04 16:06:59 -08004174int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004175{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004176 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004177
Jesse Barnes586f49d2013-11-04 16:06:59 -08004178 /* Obtain SKU information */
4179 mutex_lock(&dev_priv->dpio_lock);
4180 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4181 CCK_FUSE_HPLL_FREQ_MASK;
4182 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004183
Jesse Barnes586f49d2013-11-04 16:06:59 -08004184 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004185}
4186
4187/* Adjust CDclk dividers to allow high res or save power if possible */
4188static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4189{
4190 struct drm_i915_private *dev_priv = dev->dev_private;
4191 u32 val, cmd;
4192
4193 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4194 cmd = 2;
4195 else if (cdclk == 266)
4196 cmd = 1;
4197 else
4198 cmd = 0;
4199
4200 mutex_lock(&dev_priv->rps.hw_lock);
4201 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4202 val &= ~DSPFREQGUAR_MASK;
4203 val |= (cmd << DSPFREQGUAR_SHIFT);
4204 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4205 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4206 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4207 50)) {
4208 DRM_ERROR("timed out waiting for CDclk change\n");
4209 }
4210 mutex_unlock(&dev_priv->rps.hw_lock);
4211
4212 if (cdclk == 400) {
4213 u32 divider, vco;
4214
4215 vco = valleyview_get_vco(dev_priv);
4216 divider = ((vco << 1) / cdclk) - 1;
4217
4218 mutex_lock(&dev_priv->dpio_lock);
4219 /* adjust cdclk divider */
4220 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4221 val &= ~0xf;
4222 val |= divider;
4223 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4224 mutex_unlock(&dev_priv->dpio_lock);
4225 }
4226
4227 mutex_lock(&dev_priv->dpio_lock);
4228 /* adjust self-refresh exit latency value */
4229 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4230 val &= ~0x7f;
4231
4232 /*
4233 * For high bandwidth configs, we set a higher latency in the bunit
4234 * so that the core display fetch happens in time to avoid underruns.
4235 */
4236 if (cdclk == 400)
4237 val |= 4500 / 250; /* 4.5 usec */
4238 else
4239 val |= 3000 / 250; /* 3.0 usec */
4240 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4241 mutex_unlock(&dev_priv->dpio_lock);
4242
4243 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4244 intel_i2c_reset(dev);
4245}
4246
4247static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4248{
4249 int cur_cdclk, vco;
4250 int divider;
4251
4252 vco = valleyview_get_vco(dev_priv);
4253
4254 mutex_lock(&dev_priv->dpio_lock);
4255 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4256 mutex_unlock(&dev_priv->dpio_lock);
4257
4258 divider &= 0xf;
4259
4260 cur_cdclk = (vco << 1) / (divider + 1);
4261
4262 return cur_cdclk;
4263}
4264
4265static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4266 int max_pixclk)
4267{
4268 int cur_cdclk;
4269
4270 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4271
4272 /*
4273 * Really only a few cases to deal with, as only 4 CDclks are supported:
4274 * 200MHz
4275 * 267MHz
4276 * 320MHz
4277 * 400MHz
4278 * So we check to see whether we're above 90% of the lower bin and
4279 * adjust if needed.
4280 */
4281 if (max_pixclk > 288000) {
4282 return 400;
4283 } else if (max_pixclk > 240000) {
4284 return 320;
4285 } else
4286 return 266;
4287 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4288}
4289
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004290/* compute the max pixel clock for new configuration */
4291static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004292{
4293 struct drm_device *dev = dev_priv->dev;
4294 struct intel_crtc *intel_crtc;
4295 int max_pixclk = 0;
4296
4297 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4298 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004299 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004300 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004301 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004302 }
4303
4304 return max_pixclk;
4305}
4306
4307static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004308 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004309{
4310 struct drm_i915_private *dev_priv = dev->dev_private;
4311 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004312 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004313 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4314
4315 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4316 return;
4317
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004318 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004319 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4320 base.head)
4321 if (intel_crtc->base.enabled)
4322 *prepare_pipes |= (1 << intel_crtc->pipe);
4323}
4324
4325static void valleyview_modeset_global_resources(struct drm_device *dev)
4326{
4327 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004328 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004329 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4330 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4331
4332 if (req_cdclk != cur_cdclk)
4333 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004334 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004335}
4336
Jesse Barnes89b667f2013-04-18 14:51:36 -07004337static void valleyview_crtc_enable(struct drm_crtc *crtc)
4338{
4339 struct drm_device *dev = crtc->dev;
4340 struct drm_i915_private *dev_priv = dev->dev_private;
4341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4342 struct intel_encoder *encoder;
4343 int pipe = intel_crtc->pipe;
4344 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004345 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004346
4347 WARN_ON(!crtc->enabled);
4348
4349 if (intel_crtc->active)
4350 return;
4351
4352 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004353
Jesse Barnes89b667f2013-04-18 14:51:36 -07004354 for_each_encoder_on_crtc(dev, crtc, encoder)
4355 if (encoder->pre_pll_enable)
4356 encoder->pre_pll_enable(encoder);
4357
Jani Nikula23538ef2013-08-27 15:12:22 +03004358 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4359
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004360 if (!is_dsi)
4361 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004362
4363 for_each_encoder_on_crtc(dev, crtc, encoder)
4364 if (encoder->pre_enable)
4365 encoder->pre_enable(encoder);
4366
Jesse Barnes2dd24552013-04-25 12:55:01 -07004367 i9xx_pfit_enable(intel_crtc);
4368
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004369 intel_crtc_load_lut(crtc);
4370
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004371 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004372 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004373 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004374 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004375 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004376 intel_crtc_update_cursor(crtc, true);
4377
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004378 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004379
4380 for_each_encoder_on_crtc(dev, crtc, encoder)
4381 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004382}
4383
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004384static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004385{
4386 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004387 struct drm_i915_private *dev_priv = dev->dev_private;
4388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004389 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004390 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004391 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004392
Daniel Vetter08a48462012-07-02 11:43:47 +02004393 WARN_ON(!crtc->enabled);
4394
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004395 if (intel_crtc->active)
4396 return;
4397
4398 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004399
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004400 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004401 if (encoder->pre_enable)
4402 encoder->pre_enable(encoder);
4403
Daniel Vetterf6736a12013-06-05 13:34:30 +02004404 i9xx_enable_pll(intel_crtc);
4405
Jesse Barnes2dd24552013-04-25 12:55:01 -07004406 i9xx_pfit_enable(intel_crtc);
4407
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004408 intel_crtc_load_lut(crtc);
4409
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004410 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004411 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004412 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004413 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004414 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004415 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004416 if (IS_G4X(dev))
4417 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004418 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004419
4420 /* Give the overlay scaler a chance to enable if it's on this pipe */
4421 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004422
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004423 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004424
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004425 for_each_encoder_on_crtc(dev, crtc, encoder)
4426 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004427}
4428
Daniel Vetter87476d62013-04-11 16:29:06 +02004429static void i9xx_pfit_disable(struct intel_crtc *crtc)
4430{
4431 struct drm_device *dev = crtc->base.dev;
4432 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004433
4434 if (!crtc->config.gmch_pfit.control)
4435 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004436
4437 assert_pipe_disabled(dev_priv, crtc->pipe);
4438
Daniel Vetter328d8e82013-05-08 10:36:31 +02004439 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4440 I915_READ(PFIT_CONTROL));
4441 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004442}
4443
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004444static void i9xx_crtc_disable(struct drm_crtc *crtc)
4445{
4446 struct drm_device *dev = crtc->dev;
4447 struct drm_i915_private *dev_priv = dev->dev_private;
4448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004449 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004450 int pipe = intel_crtc->pipe;
4451 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004452
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004453 if (!intel_crtc->active)
4454 return;
4455
Daniel Vetterea9d7582012-07-10 10:42:52 +02004456 for_each_encoder_on_crtc(dev, crtc, encoder)
4457 encoder->disable(encoder);
4458
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004459 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004460 intel_crtc_wait_for_pending_flips(crtc);
4461 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004462
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004463 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004464 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004465
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004466 intel_crtc_dpms_overlay(intel_crtc, false);
4467 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004468 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004469 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004470
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004471 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004472 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004473
Daniel Vetter87476d62013-04-11 16:29:06 +02004474 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004475
Jesse Barnes89b667f2013-04-18 14:51:36 -07004476 for_each_encoder_on_crtc(dev, crtc, encoder)
4477 if (encoder->post_disable)
4478 encoder->post_disable(encoder);
4479
Jesse Barnesf6071162013-10-01 10:41:38 -07004480 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4481 vlv_disable_pll(dev_priv, pipe);
4482 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004483 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004484
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004485 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004486 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004487
Chris Wilson6b383a72010-09-13 13:54:26 +01004488 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004489}
4490
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004491static void i9xx_crtc_off(struct drm_crtc *crtc)
4492{
4493}
4494
Daniel Vetter976f8a22012-07-08 22:34:21 +02004495static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4496 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004497{
4498 struct drm_device *dev = crtc->dev;
4499 struct drm_i915_master_private *master_priv;
4500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4501 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004502
4503 if (!dev->primary->master)
4504 return;
4505
4506 master_priv = dev->primary->master->driver_priv;
4507 if (!master_priv->sarea_priv)
4508 return;
4509
Jesse Barnes79e53942008-11-07 14:24:08 -08004510 switch (pipe) {
4511 case 0:
4512 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4513 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4514 break;
4515 case 1:
4516 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4517 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4518 break;
4519 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004520 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004521 break;
4522 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004523}
4524
Daniel Vetter976f8a22012-07-08 22:34:21 +02004525/**
4526 * Sets the power management mode of the pipe and plane.
4527 */
4528void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004529{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004530 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004531 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004532 struct intel_encoder *intel_encoder;
4533 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004534
Daniel Vetter976f8a22012-07-08 22:34:21 +02004535 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4536 enable |= intel_encoder->connectors_active;
4537
4538 if (enable)
4539 dev_priv->display.crtc_enable(crtc);
4540 else
4541 dev_priv->display.crtc_disable(crtc);
4542
4543 intel_crtc_update_sarea(crtc, enable);
4544}
4545
Daniel Vetter976f8a22012-07-08 22:34:21 +02004546static void intel_crtc_disable(struct drm_crtc *crtc)
4547{
4548 struct drm_device *dev = crtc->dev;
4549 struct drm_connector *connector;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004552
4553 /* crtc should still be enabled when we disable it. */
4554 WARN_ON(!crtc->enabled);
4555
4556 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004557 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004558 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004559 dev_priv->display.off(crtc);
4560
Chris Wilson931872f2012-01-16 23:01:13 +00004561 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004562 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004563 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004564
4565 if (crtc->fb) {
4566 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004567 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004568 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004569 crtc->fb = NULL;
4570 }
4571
4572 /* Update computed state. */
4573 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4574 if (!connector->encoder || !connector->encoder->crtc)
4575 continue;
4576
4577 if (connector->encoder->crtc != crtc)
4578 continue;
4579
4580 connector->dpms = DRM_MODE_DPMS_OFF;
4581 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004582 }
4583}
4584
Chris Wilsonea5b2132010-08-04 13:50:23 +01004585void intel_encoder_destroy(struct drm_encoder *encoder)
4586{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004587 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004588
Chris Wilsonea5b2132010-08-04 13:50:23 +01004589 drm_encoder_cleanup(encoder);
4590 kfree(intel_encoder);
4591}
4592
Damien Lespiau92373292013-08-08 22:28:57 +01004593/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004594 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4595 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004596static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004597{
4598 if (mode == DRM_MODE_DPMS_ON) {
4599 encoder->connectors_active = true;
4600
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004601 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004602 } else {
4603 encoder->connectors_active = false;
4604
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004605 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004606 }
4607}
4608
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004609/* Cross check the actual hw state with our own modeset state tracking (and it's
4610 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004611static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004612{
4613 if (connector->get_hw_state(connector)) {
4614 struct intel_encoder *encoder = connector->encoder;
4615 struct drm_crtc *crtc;
4616 bool encoder_enabled;
4617 enum pipe pipe;
4618
4619 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4620 connector->base.base.id,
4621 drm_get_connector_name(&connector->base));
4622
4623 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4624 "wrong connector dpms state\n");
4625 WARN(connector->base.encoder != &encoder->base,
4626 "active connector not linked to encoder\n");
4627 WARN(!encoder->connectors_active,
4628 "encoder->connectors_active not set\n");
4629
4630 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4631 WARN(!encoder_enabled, "encoder not enabled\n");
4632 if (WARN_ON(!encoder->base.crtc))
4633 return;
4634
4635 crtc = encoder->base.crtc;
4636
4637 WARN(!crtc->enabled, "crtc not enabled\n");
4638 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4639 WARN(pipe != to_intel_crtc(crtc)->pipe,
4640 "encoder active on the wrong pipe\n");
4641 }
4642}
4643
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004644/* Even simpler default implementation, if there's really no special case to
4645 * consider. */
4646void intel_connector_dpms(struct drm_connector *connector, int mode)
4647{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004648 /* All the simple cases only support two dpms states. */
4649 if (mode != DRM_MODE_DPMS_ON)
4650 mode = DRM_MODE_DPMS_OFF;
4651
4652 if (mode == connector->dpms)
4653 return;
4654
4655 connector->dpms = mode;
4656
4657 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004658 if (connector->encoder)
4659 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004660
Daniel Vetterb9805142012-08-31 17:37:33 +02004661 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004662}
4663
Daniel Vetterf0947c32012-07-02 13:10:34 +02004664/* Simple connector->get_hw_state implementation for encoders that support only
4665 * one connector and no cloning and hence the encoder state determines the state
4666 * of the connector. */
4667bool intel_connector_get_hw_state(struct intel_connector *connector)
4668{
Daniel Vetter24929352012-07-02 20:28:59 +02004669 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004670 struct intel_encoder *encoder = connector->encoder;
4671
4672 return encoder->get_hw_state(encoder, &pipe);
4673}
4674
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004675static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4676 struct intel_crtc_config *pipe_config)
4677{
4678 struct drm_i915_private *dev_priv = dev->dev_private;
4679 struct intel_crtc *pipe_B_crtc =
4680 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4681
4682 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4683 pipe_name(pipe), pipe_config->fdi_lanes);
4684 if (pipe_config->fdi_lanes > 4) {
4685 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4686 pipe_name(pipe), pipe_config->fdi_lanes);
4687 return false;
4688 }
4689
Paulo Zanonibafb6552013-11-02 21:07:44 -07004690 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004691 if (pipe_config->fdi_lanes > 2) {
4692 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4693 pipe_config->fdi_lanes);
4694 return false;
4695 } else {
4696 return true;
4697 }
4698 }
4699
4700 if (INTEL_INFO(dev)->num_pipes == 2)
4701 return true;
4702
4703 /* Ivybridge 3 pipe is really complicated */
4704 switch (pipe) {
4705 case PIPE_A:
4706 return true;
4707 case PIPE_B:
4708 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4709 pipe_config->fdi_lanes > 2) {
4710 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4711 pipe_name(pipe), pipe_config->fdi_lanes);
4712 return false;
4713 }
4714 return true;
4715 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004716 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004717 pipe_B_crtc->config.fdi_lanes <= 2) {
4718 if (pipe_config->fdi_lanes > 2) {
4719 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4720 pipe_name(pipe), pipe_config->fdi_lanes);
4721 return false;
4722 }
4723 } else {
4724 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4725 return false;
4726 }
4727 return true;
4728 default:
4729 BUG();
4730 }
4731}
4732
Daniel Vettere29c22c2013-02-21 00:00:16 +01004733#define RETRY 1
4734static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4735 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004736{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004737 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004738 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004739 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004740 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004741
Daniel Vettere29c22c2013-02-21 00:00:16 +01004742retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004743 /* FDI is a binary signal running at ~2.7GHz, encoding
4744 * each output octet as 10 bits. The actual frequency
4745 * is stored as a divider into a 100MHz clock, and the
4746 * mode pixel clock is stored in units of 1KHz.
4747 * Hence the bw of each lane in terms of the mode signal
4748 * is:
4749 */
4750 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4751
Damien Lespiau241bfc32013-09-25 16:45:37 +01004752 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004753
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004754 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004755 pipe_config->pipe_bpp);
4756
4757 pipe_config->fdi_lanes = lane;
4758
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004759 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004760 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004761
Daniel Vettere29c22c2013-02-21 00:00:16 +01004762 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4763 intel_crtc->pipe, pipe_config);
4764 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4765 pipe_config->pipe_bpp -= 2*3;
4766 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4767 pipe_config->pipe_bpp);
4768 needs_recompute = true;
4769 pipe_config->bw_constrained = true;
4770
4771 goto retry;
4772 }
4773
4774 if (needs_recompute)
4775 return RETRY;
4776
4777 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004778}
4779
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004780static void hsw_compute_ips_config(struct intel_crtc *crtc,
4781 struct intel_crtc_config *pipe_config)
4782{
Jani Nikulad330a952014-01-21 11:24:25 +02004783 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004784 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004785 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004786}
4787
Daniel Vettera43f6e02013-06-07 23:10:32 +02004788static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004789 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004790{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004791 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004792 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004793
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004794 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004795 if (INTEL_INFO(dev)->gen < 4) {
4796 struct drm_i915_private *dev_priv = dev->dev_private;
4797 int clock_limit =
4798 dev_priv->display.get_display_clock_speed(dev);
4799
4800 /*
4801 * Enable pixel doubling when the dot clock
4802 * is > 90% of the (display) core speed.
4803 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004804 * GDG double wide on either pipe,
4805 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004806 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004807 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004808 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004809 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004810 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004811 }
4812
Damien Lespiau241bfc32013-09-25 16:45:37 +01004813 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004814 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004815 }
Chris Wilson89749352010-09-12 18:25:19 +01004816
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004817 /*
4818 * Pipe horizontal size must be even in:
4819 * - DVO ganged mode
4820 * - LVDS dual channel mode
4821 * - Double wide pipe
4822 */
4823 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4824 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4825 pipe_config->pipe_src_w &= ~1;
4826
Damien Lespiau8693a822013-05-03 18:48:11 +01004827 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4828 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004829 */
4830 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4831 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004832 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004833
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004834 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004835 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004836 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004837 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4838 * for lvds. */
4839 pipe_config->pipe_bpp = 8*3;
4840 }
4841
Damien Lespiauf5adf942013-06-24 18:29:34 +01004842 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004843 hsw_compute_ips_config(crtc, pipe_config);
4844
4845 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4846 * clock survives for now. */
4847 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4848 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004849
Daniel Vetter877d48d2013-04-19 11:24:43 +02004850 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004851 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004852
Daniel Vettere29c22c2013-02-21 00:00:16 +01004853 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004854}
4855
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004856static int valleyview_get_display_clock_speed(struct drm_device *dev)
4857{
4858 return 400000; /* FIXME */
4859}
4860
Jesse Barnese70236a2009-09-21 10:42:27 -07004861static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004862{
Jesse Barnese70236a2009-09-21 10:42:27 -07004863 return 400000;
4864}
Jesse Barnes79e53942008-11-07 14:24:08 -08004865
Jesse Barnese70236a2009-09-21 10:42:27 -07004866static int i915_get_display_clock_speed(struct drm_device *dev)
4867{
4868 return 333000;
4869}
Jesse Barnes79e53942008-11-07 14:24:08 -08004870
Jesse Barnese70236a2009-09-21 10:42:27 -07004871static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4872{
4873 return 200000;
4874}
Jesse Barnes79e53942008-11-07 14:24:08 -08004875
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004876static int pnv_get_display_clock_speed(struct drm_device *dev)
4877{
4878 u16 gcfgc = 0;
4879
4880 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4881
4882 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4883 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4884 return 267000;
4885 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4886 return 333000;
4887 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4888 return 444000;
4889 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4890 return 200000;
4891 default:
4892 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4893 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4894 return 133000;
4895 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4896 return 167000;
4897 }
4898}
4899
Jesse Barnese70236a2009-09-21 10:42:27 -07004900static int i915gm_get_display_clock_speed(struct drm_device *dev)
4901{
4902 u16 gcfgc = 0;
4903
4904 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4905
4906 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004907 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004908 else {
4909 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4910 case GC_DISPLAY_CLOCK_333_MHZ:
4911 return 333000;
4912 default:
4913 case GC_DISPLAY_CLOCK_190_200_MHZ:
4914 return 190000;
4915 }
4916 }
4917}
Jesse Barnes79e53942008-11-07 14:24:08 -08004918
Jesse Barnese70236a2009-09-21 10:42:27 -07004919static int i865_get_display_clock_speed(struct drm_device *dev)
4920{
4921 return 266000;
4922}
4923
4924static int i855_get_display_clock_speed(struct drm_device *dev)
4925{
4926 u16 hpllcc = 0;
4927 /* Assume that the hardware is in the high speed state. This
4928 * should be the default.
4929 */
4930 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4931 case GC_CLOCK_133_200:
4932 case GC_CLOCK_100_200:
4933 return 200000;
4934 case GC_CLOCK_166_250:
4935 return 250000;
4936 case GC_CLOCK_100_133:
4937 return 133000;
4938 }
4939
4940 /* Shouldn't happen */
4941 return 0;
4942}
4943
4944static int i830_get_display_clock_speed(struct drm_device *dev)
4945{
4946 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004947}
4948
Zhenyu Wang2c072452009-06-05 15:38:42 +08004949static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004950intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004951{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004952 while (*num > DATA_LINK_M_N_MASK ||
4953 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004954 *num >>= 1;
4955 *den >>= 1;
4956 }
4957}
4958
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004959static void compute_m_n(unsigned int m, unsigned int n,
4960 uint32_t *ret_m, uint32_t *ret_n)
4961{
4962 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4963 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4964 intel_reduce_m_n_ratio(ret_m, ret_n);
4965}
4966
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004967void
4968intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4969 int pixel_clock, int link_clock,
4970 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004971{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004972 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004973
4974 compute_m_n(bits_per_pixel * pixel_clock,
4975 link_clock * nlanes * 8,
4976 &m_n->gmch_m, &m_n->gmch_n);
4977
4978 compute_m_n(pixel_clock, link_clock,
4979 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004980}
4981
Chris Wilsona7615032011-01-12 17:04:08 +00004982static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4983{
Jani Nikulad330a952014-01-21 11:24:25 +02004984 if (i915.panel_use_ssc >= 0)
4985 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004986 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004987 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004988}
4989
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004990static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4991{
4992 struct drm_device *dev = crtc->dev;
4993 struct drm_i915_private *dev_priv = dev->dev_private;
4994 int refclk;
4995
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004996 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004997 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004998 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004999 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005000 refclk = dev_priv->vbt.lvds_ssc_freq;
5001 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005002 } else if (!IS_GEN2(dev)) {
5003 refclk = 96000;
5004 } else {
5005 refclk = 48000;
5006 }
5007
5008 return refclk;
5009}
5010
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005011static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005012{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005013 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005014}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005015
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005016static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5017{
5018 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005019}
5020
Daniel Vetterf47709a2013-03-28 10:42:02 +01005021static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005022 intel_clock_t *reduced_clock)
5023{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005024 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005025 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005026 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005027 u32 fp, fp2 = 0;
5028
5029 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005030 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005031 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005032 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005033 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005034 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005035 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005036 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005037 }
5038
5039 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005040 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005041
Daniel Vetterf47709a2013-03-28 10:42:02 +01005042 crtc->lowfreq_avail = false;
5043 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005044 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005045 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005046 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005047 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005048 } else {
5049 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005050 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005051 }
5052}
5053
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005054static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5055 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005056{
5057 u32 reg_val;
5058
5059 /*
5060 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5061 * and set it to a reasonable value instead.
5062 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005063 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005064 reg_val &= 0xffffff00;
5065 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005066 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005068 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005069 reg_val &= 0x8cffffff;
5070 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005071 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005072
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005073 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005074 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005075 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005076
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005077 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005078 reg_val &= 0x00ffffff;
5079 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005080 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005081}
5082
Daniel Vetterb5518422013-05-03 11:49:48 +02005083static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5084 struct intel_link_m_n *m_n)
5085{
5086 struct drm_device *dev = crtc->base.dev;
5087 struct drm_i915_private *dev_priv = dev->dev_private;
5088 int pipe = crtc->pipe;
5089
Daniel Vettere3b95f12013-05-03 11:49:49 +02005090 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5091 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5092 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5093 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005094}
5095
5096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5097 struct intel_link_m_n *m_n)
5098{
5099 struct drm_device *dev = crtc->base.dev;
5100 struct drm_i915_private *dev_priv = dev->dev_private;
5101 int pipe = crtc->pipe;
5102 enum transcoder transcoder = crtc->config.cpu_transcoder;
5103
5104 if (INTEL_INFO(dev)->gen >= 5) {
5105 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5106 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5107 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5108 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5109 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005110 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5111 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5112 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5113 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005114 }
5115}
5116
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005117static void intel_dp_set_m_n(struct intel_crtc *crtc)
5118{
5119 if (crtc->config.has_pch_encoder)
5120 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5121 else
5122 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5123}
5124
Daniel Vetterf47709a2013-03-28 10:42:02 +01005125static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005126{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005127 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005128 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005129 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005130 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005131 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005132 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005133
Daniel Vetter09153002012-12-12 14:06:44 +01005134 mutex_lock(&dev_priv->dpio_lock);
5135
Daniel Vetterf47709a2013-03-28 10:42:02 +01005136 bestn = crtc->config.dpll.n;
5137 bestm1 = crtc->config.dpll.m1;
5138 bestm2 = crtc->config.dpll.m2;
5139 bestp1 = crtc->config.dpll.p1;
5140 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005141
Jesse Barnes89b667f2013-04-18 14:51:36 -07005142 /* See eDP HDMI DPIO driver vbios notes doc */
5143
5144 /* PLL B needs special handling */
5145 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005146 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005147
5148 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005149 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005150
5151 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005152 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005154 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005155
5156 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005157 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005158
5159 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005160 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5161 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5162 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005163 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005164
5165 /*
5166 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5167 * but we don't support that).
5168 * Note: don't use the DAC post divider as it seems unstable.
5169 */
5170 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005171 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005172
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005173 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005174 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005175
Jesse Barnes89b667f2013-04-18 14:51:36 -07005176 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005177 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005178 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005179 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005180 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005181 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005182 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005183 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005184 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005185
Jesse Barnes89b667f2013-04-18 14:51:36 -07005186 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5187 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5188 /* Use SSC source */
5189 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005190 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005191 0x0df40000);
5192 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005193 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005194 0x0df70000);
5195 } else { /* HDMI or VGA */
5196 /* Use bend source */
5197 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005198 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005199 0x0df70000);
5200 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005201 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005202 0x0df40000);
5203 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005204
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005205 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005206 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5207 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5208 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5209 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005210 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005211
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005212 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005213
Imre Deake5cbfbf2014-01-09 17:08:16 +02005214 /*
5215 * Enable DPIO clock input. We should never disable the reference
5216 * clock for pipe B, since VGA hotplug / manual detection depends
5217 * on it.
5218 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005219 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5220 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005221 /* We should never disable this, set it here for state tracking */
5222 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005223 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005224 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005225 crtc->config.dpll_hw_state.dpll = dpll;
5226
Daniel Vetteref1b4602013-06-01 17:17:04 +02005227 dpll_md = (crtc->config.pixel_multiplier - 1)
5228 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005229 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5230
Daniel Vetterf47709a2013-03-28 10:42:02 +01005231 if (crtc->config.has_dp_encoder)
5232 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305233
Daniel Vetter09153002012-12-12 14:06:44 +01005234 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005235}
5236
Daniel Vetterf47709a2013-03-28 10:42:02 +01005237static void i9xx_update_pll(struct intel_crtc *crtc,
5238 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005239 int num_connectors)
5240{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005241 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005242 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005243 u32 dpll;
5244 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005245 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005246
Daniel Vetterf47709a2013-03-28 10:42:02 +01005247 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305248
Daniel Vetterf47709a2013-03-28 10:42:02 +01005249 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5250 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005251
5252 dpll = DPLL_VGA_MODE_DIS;
5253
Daniel Vetterf47709a2013-03-28 10:42:02 +01005254 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005255 dpll |= DPLLB_MODE_LVDS;
5256 else
5257 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005258
Daniel Vetteref1b4602013-06-01 17:17:04 +02005259 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005260 dpll |= (crtc->config.pixel_multiplier - 1)
5261 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005262 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005263
5264 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005265 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005266
Daniel Vetterf47709a2013-03-28 10:42:02 +01005267 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005268 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005269
5270 /* compute bitmask from p1 value */
5271 if (IS_PINEVIEW(dev))
5272 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5273 else {
5274 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5275 if (IS_G4X(dev) && reduced_clock)
5276 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5277 }
5278 switch (clock->p2) {
5279 case 5:
5280 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5281 break;
5282 case 7:
5283 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5284 break;
5285 case 10:
5286 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5287 break;
5288 case 14:
5289 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5290 break;
5291 }
5292 if (INTEL_INFO(dev)->gen >= 4)
5293 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5294
Daniel Vetter09ede542013-04-30 14:01:45 +02005295 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005296 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005297 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005298 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5299 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5300 else
5301 dpll |= PLL_REF_INPUT_DREFCLK;
5302
5303 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005304 crtc->config.dpll_hw_state.dpll = dpll;
5305
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005306 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005307 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5308 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005309 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005310 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005311
5312 if (crtc->config.has_dp_encoder)
5313 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005314}
5315
Daniel Vetterf47709a2013-03-28 10:42:02 +01005316static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005317 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005318 int num_connectors)
5319{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005320 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005321 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005322 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005323 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005324
Daniel Vetterf47709a2013-03-28 10:42:02 +01005325 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305326
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005327 dpll = DPLL_VGA_MODE_DIS;
5328
Daniel Vetterf47709a2013-03-28 10:42:02 +01005329 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005330 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5331 } else {
5332 if (clock->p1 == 2)
5333 dpll |= PLL_P1_DIVIDE_BY_TWO;
5334 else
5335 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5336 if (clock->p2 == 4)
5337 dpll |= PLL_P2_DIVIDE_BY_4;
5338 }
5339
Daniel Vetter4a33e482013-07-06 12:52:05 +02005340 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5341 dpll |= DPLL_DVO_2X_MODE;
5342
Daniel Vetterf47709a2013-03-28 10:42:02 +01005343 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005344 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5345 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5346 else
5347 dpll |= PLL_REF_INPUT_DREFCLK;
5348
5349 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005350 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005351}
5352
Daniel Vetter8a654f32013-06-01 17:16:22 +02005353static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005354{
5355 struct drm_device *dev = intel_crtc->base.dev;
5356 struct drm_i915_private *dev_priv = dev->dev_private;
5357 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005358 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005359 struct drm_display_mode *adjusted_mode =
5360 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005361 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5362
5363 /* We need to be careful not to changed the adjusted mode, for otherwise
5364 * the hw state checker will get angry at the mismatch. */
5365 crtc_vtotal = adjusted_mode->crtc_vtotal;
5366 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005367
5368 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5369 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005370 crtc_vtotal -= 1;
5371 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005372 vsyncshift = adjusted_mode->crtc_hsync_start
5373 - adjusted_mode->crtc_htotal / 2;
5374 } else {
5375 vsyncshift = 0;
5376 }
5377
5378 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005379 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005380
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005381 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005382 (adjusted_mode->crtc_hdisplay - 1) |
5383 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005384 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005385 (adjusted_mode->crtc_hblank_start - 1) |
5386 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005387 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005388 (adjusted_mode->crtc_hsync_start - 1) |
5389 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5390
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005391 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005392 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005393 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005394 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005395 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005396 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005397 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005398 (adjusted_mode->crtc_vsync_start - 1) |
5399 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5400
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005401 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5402 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5403 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5404 * bits. */
5405 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5406 (pipe == PIPE_B || pipe == PIPE_C))
5407 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5408
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005409 /* pipesrc controls the size that is scaled from, which should
5410 * always be the user's requested size.
5411 */
5412 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005413 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5414 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005415}
5416
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005417static void intel_get_pipe_timings(struct intel_crtc *crtc,
5418 struct intel_crtc_config *pipe_config)
5419{
5420 struct drm_device *dev = crtc->base.dev;
5421 struct drm_i915_private *dev_priv = dev->dev_private;
5422 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5423 uint32_t tmp;
5424
5425 tmp = I915_READ(HTOTAL(cpu_transcoder));
5426 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5427 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5428 tmp = I915_READ(HBLANK(cpu_transcoder));
5429 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5430 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5431 tmp = I915_READ(HSYNC(cpu_transcoder));
5432 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5433 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5434
5435 tmp = I915_READ(VTOTAL(cpu_transcoder));
5436 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5437 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5438 tmp = I915_READ(VBLANK(cpu_transcoder));
5439 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5440 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5441 tmp = I915_READ(VSYNC(cpu_transcoder));
5442 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5443 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5444
5445 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5446 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5447 pipe_config->adjusted_mode.crtc_vtotal += 1;
5448 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5449 }
5450
5451 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005452 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5453 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5454
5455 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5456 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005457}
5458
Daniel Vetterf6a83282014-02-11 15:28:57 -08005459void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5460 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005461{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005462 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5463 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5464 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5465 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005466
Daniel Vetterf6a83282014-02-11 15:28:57 -08005467 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5468 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5469 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5470 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005471
Daniel Vetterf6a83282014-02-11 15:28:57 -08005472 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005473
Daniel Vetterf6a83282014-02-11 15:28:57 -08005474 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5475 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005476}
5477
Daniel Vetter84b046f2013-02-19 18:48:54 +01005478static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5479{
5480 struct drm_device *dev = intel_crtc->base.dev;
5481 struct drm_i915_private *dev_priv = dev->dev_private;
5482 uint32_t pipeconf;
5483
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005484 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005485
Daniel Vetter67c72a12013-09-24 11:46:14 +02005486 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5487 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5488 pipeconf |= PIPECONF_ENABLE;
5489
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005490 if (intel_crtc->config.double_wide)
5491 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005492
Daniel Vetterff9ce462013-04-24 14:57:17 +02005493 /* only g4x and later have fancy bpc/dither controls */
5494 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005495 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5496 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5497 pipeconf |= PIPECONF_DITHER_EN |
5498 PIPECONF_DITHER_TYPE_SP;
5499
5500 switch (intel_crtc->config.pipe_bpp) {
5501 case 18:
5502 pipeconf |= PIPECONF_6BPC;
5503 break;
5504 case 24:
5505 pipeconf |= PIPECONF_8BPC;
5506 break;
5507 case 30:
5508 pipeconf |= PIPECONF_10BPC;
5509 break;
5510 default:
5511 /* Case prevented by intel_choose_pipe_bpp_dither. */
5512 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005513 }
5514 }
5515
5516 if (HAS_PIPE_CXSR(dev)) {
5517 if (intel_crtc->lowfreq_avail) {
5518 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5519 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5520 } else {
5521 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005522 }
5523 }
5524
Daniel Vetter84b046f2013-02-19 18:48:54 +01005525 if (!IS_GEN2(dev) &&
5526 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5527 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5528 else
5529 pipeconf |= PIPECONF_PROGRESSIVE;
5530
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005531 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5532 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005533
Daniel Vetter84b046f2013-02-19 18:48:54 +01005534 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5535 POSTING_READ(PIPECONF(intel_crtc->pipe));
5536}
5537
Eric Anholtf564048e2011-03-30 13:01:02 -07005538static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005539 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005540 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005541{
5542 struct drm_device *dev = crtc->dev;
5543 struct drm_i915_private *dev_priv = dev->dev_private;
5544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5545 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005546 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005547 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005548 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005549 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005550 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005551 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005552 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005553 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005554 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005555
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005556 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005557 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005558 case INTEL_OUTPUT_LVDS:
5559 is_lvds = true;
5560 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005561 case INTEL_OUTPUT_DSI:
5562 is_dsi = true;
5563 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005564 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005565
Eric Anholtc751ce42010-03-25 11:48:48 -07005566 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005567 }
5568
Jani Nikulaf2335332013-09-13 11:03:09 +03005569 if (is_dsi)
5570 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005571
Jani Nikulaf2335332013-09-13 11:03:09 +03005572 if (!intel_crtc->config.clock_set) {
5573 refclk = i9xx_get_refclk(crtc, num_connectors);
5574
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005575 /*
5576 * Returns a set of divisors for the desired target clock with
5577 * the given refclk, or FALSE. The returned values represent
5578 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5579 * 2) / p1 / p2.
5580 */
5581 limit = intel_limit(crtc, refclk);
5582 ok = dev_priv->display.find_dpll(limit, crtc,
5583 intel_crtc->config.port_clock,
5584 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005585 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005586 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5587 return -EINVAL;
5588 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005589
Jani Nikulaf2335332013-09-13 11:03:09 +03005590 if (is_lvds && dev_priv->lvds_downclock_avail) {
5591 /*
5592 * Ensure we match the reduced clock's P to the target
5593 * clock. If the clocks don't match, we can't switch
5594 * the display clock by using the FP0/FP1. In such case
5595 * we will disable the LVDS downclock feature.
5596 */
5597 has_reduced_clock =
5598 dev_priv->display.find_dpll(limit, crtc,
5599 dev_priv->lvds_downclock,
5600 refclk, &clock,
5601 &reduced_clock);
5602 }
5603 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005604 intel_crtc->config.dpll.n = clock.n;
5605 intel_crtc->config.dpll.m1 = clock.m1;
5606 intel_crtc->config.dpll.m2 = clock.m2;
5607 intel_crtc->config.dpll.p1 = clock.p1;
5608 intel_crtc->config.dpll.p2 = clock.p2;
5609 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005610
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005611 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005612 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305613 has_reduced_clock ? &reduced_clock : NULL,
5614 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005615 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005616 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005617 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005618 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005619 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005620 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005621 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005622
Jani Nikulaf2335332013-09-13 11:03:09 +03005623skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005624 /* Set up the display plane register */
5625 dspcntr = DISPPLANE_GAMMA_ENABLE;
5626
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005627 if (!IS_VALLEYVIEW(dev)) {
5628 if (pipe == 0)
5629 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5630 else
5631 dspcntr |= DISPPLANE_SEL_PIPE_B;
5632 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005633
Daniel Vetter8a654f32013-06-01 17:16:22 +02005634 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005635
5636 /* pipesrc and dspsize control the size that is scaled from,
5637 * which should always be the user's requested size.
5638 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005639 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005640 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5641 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005642 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005643
Daniel Vetter84b046f2013-02-19 18:48:54 +01005644 i9xx_set_pipeconf(intel_crtc);
5645
Eric Anholtf564048e2011-03-30 13:01:02 -07005646 I915_WRITE(DSPCNTR(plane), dspcntr);
5647 POSTING_READ(DSPCNTR(plane));
5648
Daniel Vetter94352cf2012-07-05 22:51:56 +02005649 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005650
Eric Anholtf564048e2011-03-30 13:01:02 -07005651 return ret;
5652}
5653
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005654static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5655 struct intel_crtc_config *pipe_config)
5656{
5657 struct drm_device *dev = crtc->base.dev;
5658 struct drm_i915_private *dev_priv = dev->dev_private;
5659 uint32_t tmp;
5660
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005661 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5662 return;
5663
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005664 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005665 if (!(tmp & PFIT_ENABLE))
5666 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005667
Daniel Vetter06922822013-07-11 13:35:40 +02005668 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005669 if (INTEL_INFO(dev)->gen < 4) {
5670 if (crtc->pipe != PIPE_B)
5671 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005672 } else {
5673 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5674 return;
5675 }
5676
Daniel Vetter06922822013-07-11 13:35:40 +02005677 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005678 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5679 if (INTEL_INFO(dev)->gen < 5)
5680 pipe_config->gmch_pfit.lvds_border_bits =
5681 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5682}
5683
Jesse Barnesacbec812013-09-20 11:29:32 -07005684static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5685 struct intel_crtc_config *pipe_config)
5686{
5687 struct drm_device *dev = crtc->base.dev;
5688 struct drm_i915_private *dev_priv = dev->dev_private;
5689 int pipe = pipe_config->cpu_transcoder;
5690 intel_clock_t clock;
5691 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005692 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005693
5694 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005695 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005696 mutex_unlock(&dev_priv->dpio_lock);
5697
5698 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5699 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5700 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5701 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5702 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5703
Ville Syrjäläf6466282013-10-14 14:50:31 +03005704 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005705
Ville Syrjäläf6466282013-10-14 14:50:31 +03005706 /* clock.dot is the fast clock */
5707 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005708}
5709
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005710static void i9xx_get_plane_config(struct intel_crtc *crtc,
5711 struct intel_plane_config *plane_config)
5712{
5713 struct drm_device *dev = crtc->base.dev;
5714 struct drm_i915_private *dev_priv = dev->dev_private;
5715 u32 val, base, offset;
5716 int pipe = crtc->pipe, plane = crtc->plane;
5717 int fourcc, pixel_format;
5718 int aligned_height;
5719
Jesse Barnes484b41d2014-03-07 08:57:55 -08005720 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5721 if (!crtc->base.fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005722 DRM_DEBUG_KMS("failed to alloc fb\n");
5723 return;
5724 }
5725
5726 val = I915_READ(DSPCNTR(plane));
5727
5728 if (INTEL_INFO(dev)->gen >= 4)
5729 if (val & DISPPLANE_TILED)
5730 plane_config->tiled = true;
5731
5732 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5733 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08005734 crtc->base.fb->pixel_format = fourcc;
5735 crtc->base.fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005736 drm_format_plane_cpp(fourcc, 0) * 8;
5737
5738 if (INTEL_INFO(dev)->gen >= 4) {
5739 if (plane_config->tiled)
5740 offset = I915_READ(DSPTILEOFF(plane));
5741 else
5742 offset = I915_READ(DSPLINOFF(plane));
5743 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5744 } else {
5745 base = I915_READ(DSPADDR(plane));
5746 }
5747 plane_config->base = base;
5748
5749 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005750 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
5751 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005752
5753 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005754 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005755
Jesse Barnes484b41d2014-03-07 08:57:55 -08005756 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005757 plane_config->tiled);
5758
Jesse Barnes484b41d2014-03-07 08:57:55 -08005759 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005760 aligned_height, PAGE_SIZE);
5761
5762 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08005763 pipe, plane, crtc->base.fb->width,
5764 crtc->base.fb->height,
5765 crtc->base.fb->bits_per_pixel, base,
5766 crtc->base.fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005767 plane_config->size);
5768
5769}
5770
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005771static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5772 struct intel_crtc_config *pipe_config)
5773{
5774 struct drm_device *dev = crtc->base.dev;
5775 struct drm_i915_private *dev_priv = dev->dev_private;
5776 uint32_t tmp;
5777
Imre Deakb5482bd2014-03-05 16:20:55 +02005778 if (!intel_display_power_enabled(dev_priv,
5779 POWER_DOMAIN_PIPE(crtc->pipe)))
5780 return false;
5781
Daniel Vettere143a212013-07-04 12:01:15 +02005782 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005783 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005784
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005785 tmp = I915_READ(PIPECONF(crtc->pipe));
5786 if (!(tmp & PIPECONF_ENABLE))
5787 return false;
5788
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005789 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5790 switch (tmp & PIPECONF_BPC_MASK) {
5791 case PIPECONF_6BPC:
5792 pipe_config->pipe_bpp = 18;
5793 break;
5794 case PIPECONF_8BPC:
5795 pipe_config->pipe_bpp = 24;
5796 break;
5797 case PIPECONF_10BPC:
5798 pipe_config->pipe_bpp = 30;
5799 break;
5800 default:
5801 break;
5802 }
5803 }
5804
Ville Syrjälä282740f2013-09-04 18:30:03 +03005805 if (INTEL_INFO(dev)->gen < 4)
5806 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5807
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005808 intel_get_pipe_timings(crtc, pipe_config);
5809
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005810 i9xx_get_pfit_config(crtc, pipe_config);
5811
Daniel Vetter6c49f242013-06-06 12:45:25 +02005812 if (INTEL_INFO(dev)->gen >= 4) {
5813 tmp = I915_READ(DPLL_MD(crtc->pipe));
5814 pipe_config->pixel_multiplier =
5815 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5816 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005817 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005818 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5819 tmp = I915_READ(DPLL(crtc->pipe));
5820 pipe_config->pixel_multiplier =
5821 ((tmp & SDVO_MULTIPLIER_MASK)
5822 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5823 } else {
5824 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5825 * port and will be fixed up in the encoder->get_config
5826 * function. */
5827 pipe_config->pixel_multiplier = 1;
5828 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005829 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5830 if (!IS_VALLEYVIEW(dev)) {
5831 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5832 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005833 } else {
5834 /* Mask out read-only status bits. */
5835 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5836 DPLL_PORTC_READY_MASK |
5837 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005838 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005839
Jesse Barnesacbec812013-09-20 11:29:32 -07005840 if (IS_VALLEYVIEW(dev))
5841 vlv_crtc_clock_get(crtc, pipe_config);
5842 else
5843 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005844
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005845 return true;
5846}
5847
Paulo Zanonidde86e22012-12-01 12:04:25 -02005848static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005849{
5850 struct drm_i915_private *dev_priv = dev->dev_private;
5851 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005852 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005853 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005854 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005855 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005856 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005857 bool has_ck505 = false;
5858 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005859
5860 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005861 list_for_each_entry(encoder, &mode_config->encoder_list,
5862 base.head) {
5863 switch (encoder->type) {
5864 case INTEL_OUTPUT_LVDS:
5865 has_panel = true;
5866 has_lvds = true;
5867 break;
5868 case INTEL_OUTPUT_EDP:
5869 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005870 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005871 has_cpu_edp = true;
5872 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005873 }
5874 }
5875
Keith Packard99eb6a02011-09-26 14:29:12 -07005876 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005877 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005878 can_ssc = has_ck505;
5879 } else {
5880 has_ck505 = false;
5881 can_ssc = true;
5882 }
5883
Imre Deak2de69052013-05-08 13:14:04 +03005884 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5885 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005886
5887 /* Ironlake: try to setup display ref clock before DPLL
5888 * enabling. This is only under driver's control after
5889 * PCH B stepping, previous chipset stepping should be
5890 * ignoring this setting.
5891 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005892 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005893
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005894 /* As we must carefully and slowly disable/enable each source in turn,
5895 * compute the final state we want first and check if we need to
5896 * make any changes at all.
5897 */
5898 final = val;
5899 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005900 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005901 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005902 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005903 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5904
5905 final &= ~DREF_SSC_SOURCE_MASK;
5906 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5907 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005908
Keith Packard199e5d72011-09-22 12:01:57 -07005909 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005910 final |= DREF_SSC_SOURCE_ENABLE;
5911
5912 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5913 final |= DREF_SSC1_ENABLE;
5914
5915 if (has_cpu_edp) {
5916 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5917 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5918 else
5919 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5920 } else
5921 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5922 } else {
5923 final |= DREF_SSC_SOURCE_DISABLE;
5924 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5925 }
5926
5927 if (final == val)
5928 return;
5929
5930 /* Always enable nonspread source */
5931 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5932
5933 if (has_ck505)
5934 val |= DREF_NONSPREAD_CK505_ENABLE;
5935 else
5936 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5937
5938 if (has_panel) {
5939 val &= ~DREF_SSC_SOURCE_MASK;
5940 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005941
Keith Packard199e5d72011-09-22 12:01:57 -07005942 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005943 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005944 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005945 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005946 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005947 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005948
5949 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005950 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005951 POSTING_READ(PCH_DREF_CONTROL);
5952 udelay(200);
5953
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005954 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005955
5956 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005957 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005958 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005959 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005960 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005961 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005962 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005963 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005964 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005965 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005966
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005967 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005968 POSTING_READ(PCH_DREF_CONTROL);
5969 udelay(200);
5970 } else {
5971 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5972
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005973 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005974
5975 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005976 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005977
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005978 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005979 POSTING_READ(PCH_DREF_CONTROL);
5980 udelay(200);
5981
5982 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005983 val &= ~DREF_SSC_SOURCE_MASK;
5984 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005985
5986 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005987 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005988
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005989 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005990 POSTING_READ(PCH_DREF_CONTROL);
5991 udelay(200);
5992 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005993
5994 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005995}
5996
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005997static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005998{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005999 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006000
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006001 tmp = I915_READ(SOUTH_CHICKEN2);
6002 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6003 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006004
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006005 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6006 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6007 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006008
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006009 tmp = I915_READ(SOUTH_CHICKEN2);
6010 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6011 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006012
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006013 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6014 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6015 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006016}
6017
6018/* WaMPhyProgramming:hsw */
6019static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6020{
6021 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006022
6023 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6024 tmp &= ~(0xFF << 24);
6025 tmp |= (0x12 << 24);
6026 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6027
Paulo Zanonidde86e22012-12-01 12:04:25 -02006028 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6029 tmp |= (1 << 11);
6030 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6031
6032 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6033 tmp |= (1 << 11);
6034 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6035
Paulo Zanonidde86e22012-12-01 12:04:25 -02006036 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6037 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6038 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6039
6040 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6041 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6042 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6043
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006044 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6045 tmp &= ~(7 << 13);
6046 tmp |= (5 << 13);
6047 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006048
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006049 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6050 tmp &= ~(7 << 13);
6051 tmp |= (5 << 13);
6052 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006053
6054 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6055 tmp &= ~0xFF;
6056 tmp |= 0x1C;
6057 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6058
6059 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6060 tmp &= ~0xFF;
6061 tmp |= 0x1C;
6062 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6063
6064 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6065 tmp &= ~(0xFF << 16);
6066 tmp |= (0x1C << 16);
6067 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6068
6069 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6070 tmp &= ~(0xFF << 16);
6071 tmp |= (0x1C << 16);
6072 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6073
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006074 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6075 tmp |= (1 << 27);
6076 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006077
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006078 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6079 tmp |= (1 << 27);
6080 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006081
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006082 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6083 tmp &= ~(0xF << 28);
6084 tmp |= (4 << 28);
6085 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006086
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006087 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6088 tmp &= ~(0xF << 28);
6089 tmp |= (4 << 28);
6090 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006091}
6092
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006093/* Implements 3 different sequences from BSpec chapter "Display iCLK
6094 * Programming" based on the parameters passed:
6095 * - Sequence to enable CLKOUT_DP
6096 * - Sequence to enable CLKOUT_DP without spread
6097 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6098 */
6099static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6100 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006101{
6102 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006103 uint32_t reg, tmp;
6104
6105 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6106 with_spread = true;
6107 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6108 with_fdi, "LP PCH doesn't have FDI\n"))
6109 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006110
6111 mutex_lock(&dev_priv->dpio_lock);
6112
6113 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6114 tmp &= ~SBI_SSCCTL_DISABLE;
6115 tmp |= SBI_SSCCTL_PATHALT;
6116 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6117
6118 udelay(24);
6119
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006120 if (with_spread) {
6121 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6122 tmp &= ~SBI_SSCCTL_PATHALT;
6123 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006124
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006125 if (with_fdi) {
6126 lpt_reset_fdi_mphy(dev_priv);
6127 lpt_program_fdi_mphy(dev_priv);
6128 }
6129 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006130
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006131 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6132 SBI_GEN0 : SBI_DBUFF0;
6133 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6134 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6135 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006136
6137 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006138}
6139
Paulo Zanoni47701c32013-07-23 11:19:25 -03006140/* Sequence to disable CLKOUT_DP */
6141static void lpt_disable_clkout_dp(struct drm_device *dev)
6142{
6143 struct drm_i915_private *dev_priv = dev->dev_private;
6144 uint32_t reg, tmp;
6145
6146 mutex_lock(&dev_priv->dpio_lock);
6147
6148 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6149 SBI_GEN0 : SBI_DBUFF0;
6150 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6151 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6152 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6153
6154 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6155 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6156 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6157 tmp |= SBI_SSCCTL_PATHALT;
6158 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6159 udelay(32);
6160 }
6161 tmp |= SBI_SSCCTL_DISABLE;
6162 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6163 }
6164
6165 mutex_unlock(&dev_priv->dpio_lock);
6166}
6167
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006168static void lpt_init_pch_refclk(struct drm_device *dev)
6169{
6170 struct drm_mode_config *mode_config = &dev->mode_config;
6171 struct intel_encoder *encoder;
6172 bool has_vga = false;
6173
6174 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6175 switch (encoder->type) {
6176 case INTEL_OUTPUT_ANALOG:
6177 has_vga = true;
6178 break;
6179 }
6180 }
6181
Paulo Zanoni47701c32013-07-23 11:19:25 -03006182 if (has_vga)
6183 lpt_enable_clkout_dp(dev, true, true);
6184 else
6185 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006186}
6187
Paulo Zanonidde86e22012-12-01 12:04:25 -02006188/*
6189 * Initialize reference clocks when the driver loads
6190 */
6191void intel_init_pch_refclk(struct drm_device *dev)
6192{
6193 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6194 ironlake_init_pch_refclk(dev);
6195 else if (HAS_PCH_LPT(dev))
6196 lpt_init_pch_refclk(dev);
6197}
6198
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006199static int ironlake_get_refclk(struct drm_crtc *crtc)
6200{
6201 struct drm_device *dev = crtc->dev;
6202 struct drm_i915_private *dev_priv = dev->dev_private;
6203 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006204 int num_connectors = 0;
6205 bool is_lvds = false;
6206
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006207 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006208 switch (encoder->type) {
6209 case INTEL_OUTPUT_LVDS:
6210 is_lvds = true;
6211 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006212 }
6213 num_connectors++;
6214 }
6215
6216 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006217 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006218 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006219 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006220 }
6221
6222 return 120000;
6223}
6224
Daniel Vetter6ff93602013-04-19 11:24:36 +02006225static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006226{
6227 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6229 int pipe = intel_crtc->pipe;
6230 uint32_t val;
6231
Daniel Vetter78114072013-06-13 00:54:57 +02006232 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006233
Daniel Vetter965e0c42013-03-27 00:44:57 +01006234 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006235 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006236 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006237 break;
6238 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006239 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006240 break;
6241 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006242 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006243 break;
6244 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006245 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006246 break;
6247 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006248 /* Case prevented by intel_choose_pipe_bpp_dither. */
6249 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006250 }
6251
Daniel Vetterd8b32242013-04-25 17:54:44 +02006252 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006253 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6254
Daniel Vetter6ff93602013-04-19 11:24:36 +02006255 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006256 val |= PIPECONF_INTERLACED_ILK;
6257 else
6258 val |= PIPECONF_PROGRESSIVE;
6259
Daniel Vetter50f3b012013-03-27 00:44:56 +01006260 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006261 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006262
Paulo Zanonic8203562012-09-12 10:06:29 -03006263 I915_WRITE(PIPECONF(pipe), val);
6264 POSTING_READ(PIPECONF(pipe));
6265}
6266
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006267/*
6268 * Set up the pipe CSC unit.
6269 *
6270 * Currently only full range RGB to limited range RGB conversion
6271 * is supported, but eventually this should handle various
6272 * RGB<->YCbCr scenarios as well.
6273 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006274static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006275{
6276 struct drm_device *dev = crtc->dev;
6277 struct drm_i915_private *dev_priv = dev->dev_private;
6278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6279 int pipe = intel_crtc->pipe;
6280 uint16_t coeff = 0x7800; /* 1.0 */
6281
6282 /*
6283 * TODO: Check what kind of values actually come out of the pipe
6284 * with these coeff/postoff values and adjust to get the best
6285 * accuracy. Perhaps we even need to take the bpc value into
6286 * consideration.
6287 */
6288
Daniel Vetter50f3b012013-03-27 00:44:56 +01006289 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006290 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6291
6292 /*
6293 * GY/GU and RY/RU should be the other way around according
6294 * to BSpec, but reality doesn't agree. Just set them up in
6295 * a way that results in the correct picture.
6296 */
6297 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6298 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6299
6300 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6301 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6302
6303 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6304 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6305
6306 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6307 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6308 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6309
6310 if (INTEL_INFO(dev)->gen > 6) {
6311 uint16_t postoff = 0;
6312
Daniel Vetter50f3b012013-03-27 00:44:56 +01006313 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006314 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006315
6316 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6317 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6318 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6319
6320 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6321 } else {
6322 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6323
Daniel Vetter50f3b012013-03-27 00:44:56 +01006324 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006325 mode |= CSC_BLACK_SCREEN_OFFSET;
6326
6327 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6328 }
6329}
6330
Daniel Vetter6ff93602013-04-19 11:24:36 +02006331static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006332{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006333 struct drm_device *dev = crtc->dev;
6334 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006336 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006337 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006338 uint32_t val;
6339
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006340 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006341
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006342 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006343 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6344
Daniel Vetter6ff93602013-04-19 11:24:36 +02006345 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006346 val |= PIPECONF_INTERLACED_ILK;
6347 else
6348 val |= PIPECONF_PROGRESSIVE;
6349
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006350 I915_WRITE(PIPECONF(cpu_transcoder), val);
6351 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006352
6353 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6354 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006355
6356 if (IS_BROADWELL(dev)) {
6357 val = 0;
6358
6359 switch (intel_crtc->config.pipe_bpp) {
6360 case 18:
6361 val |= PIPEMISC_DITHER_6_BPC;
6362 break;
6363 case 24:
6364 val |= PIPEMISC_DITHER_8_BPC;
6365 break;
6366 case 30:
6367 val |= PIPEMISC_DITHER_10_BPC;
6368 break;
6369 case 36:
6370 val |= PIPEMISC_DITHER_12_BPC;
6371 break;
6372 default:
6373 /* Case prevented by pipe_config_set_bpp. */
6374 BUG();
6375 }
6376
6377 if (intel_crtc->config.dither)
6378 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6379
6380 I915_WRITE(PIPEMISC(pipe), val);
6381 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006382}
6383
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006384static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006385 intel_clock_t *clock,
6386 bool *has_reduced_clock,
6387 intel_clock_t *reduced_clock)
6388{
6389 struct drm_device *dev = crtc->dev;
6390 struct drm_i915_private *dev_priv = dev->dev_private;
6391 struct intel_encoder *intel_encoder;
6392 int refclk;
6393 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006394 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006395
6396 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6397 switch (intel_encoder->type) {
6398 case INTEL_OUTPUT_LVDS:
6399 is_lvds = true;
6400 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006401 }
6402 }
6403
6404 refclk = ironlake_get_refclk(crtc);
6405
6406 /*
6407 * Returns a set of divisors for the desired target clock with the given
6408 * refclk, or FALSE. The returned values represent the clock equation:
6409 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6410 */
6411 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006412 ret = dev_priv->display.find_dpll(limit, crtc,
6413 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006414 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006415 if (!ret)
6416 return false;
6417
6418 if (is_lvds && dev_priv->lvds_downclock_avail) {
6419 /*
6420 * Ensure we match the reduced clock's P to the target clock.
6421 * If the clocks don't match, we can't switch the display clock
6422 * by using the FP0/FP1. In such case we will disable the LVDS
6423 * downclock feature.
6424 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006425 *has_reduced_clock =
6426 dev_priv->display.find_dpll(limit, crtc,
6427 dev_priv->lvds_downclock,
6428 refclk, clock,
6429 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006430 }
6431
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006432 return true;
6433}
6434
Paulo Zanonid4b19312012-11-29 11:29:32 -02006435int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6436{
6437 /*
6438 * Account for spread spectrum to avoid
6439 * oversubscribing the link. Max center spread
6440 * is 2.5%; use 5% for safety's sake.
6441 */
6442 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006443 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006444}
6445
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006446static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006448 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006449}
6450
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006451static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006452 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006453 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006454{
6455 struct drm_crtc *crtc = &intel_crtc->base;
6456 struct drm_device *dev = crtc->dev;
6457 struct drm_i915_private *dev_priv = dev->dev_private;
6458 struct intel_encoder *intel_encoder;
6459 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006460 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006461 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006462
6463 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6464 switch (intel_encoder->type) {
6465 case INTEL_OUTPUT_LVDS:
6466 is_lvds = true;
6467 break;
6468 case INTEL_OUTPUT_SDVO:
6469 case INTEL_OUTPUT_HDMI:
6470 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006471 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006472 }
6473
6474 num_connectors++;
6475 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006476
Chris Wilsonc1858122010-12-03 21:35:48 +00006477 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006478 factor = 21;
6479 if (is_lvds) {
6480 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006481 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006482 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006483 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006484 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006485 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006486
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006487 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006488 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006489
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006490 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6491 *fp2 |= FP_CB_TUNE;
6492
Chris Wilson5eddb702010-09-11 13:48:45 +01006493 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006494
Eric Anholta07d6782011-03-30 13:01:08 -07006495 if (is_lvds)
6496 dpll |= DPLLB_MODE_LVDS;
6497 else
6498 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006499
Daniel Vetteref1b4602013-06-01 17:17:04 +02006500 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6501 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006502
6503 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006504 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006505 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006506 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006507
Eric Anholta07d6782011-03-30 13:01:08 -07006508 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006509 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006510 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006511 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006512
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006513 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006514 case 5:
6515 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6516 break;
6517 case 7:
6518 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6519 break;
6520 case 10:
6521 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6522 break;
6523 case 14:
6524 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6525 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006526 }
6527
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006528 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006529 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006530 else
6531 dpll |= PLL_REF_INPUT_DREFCLK;
6532
Daniel Vetter959e16d2013-06-05 13:34:21 +02006533 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006534}
6535
Jesse Barnes79e53942008-11-07 14:24:08 -08006536static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006537 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006538 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006539{
6540 struct drm_device *dev = crtc->dev;
6541 struct drm_i915_private *dev_priv = dev->dev_private;
6542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6543 int pipe = intel_crtc->pipe;
6544 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006545 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006546 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006547 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006548 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006549 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006550 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006551 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006552 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006553
6554 for_each_encoder_on_crtc(dev, crtc, encoder) {
6555 switch (encoder->type) {
6556 case INTEL_OUTPUT_LVDS:
6557 is_lvds = true;
6558 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006559 }
6560
6561 num_connectors++;
6562 }
6563
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006564 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6565 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6566
Daniel Vetterff9a6752013-06-01 17:16:21 +02006567 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006568 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006569 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006570 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6571 return -EINVAL;
6572 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006573 /* Compat-code for transition, will disappear. */
6574 if (!intel_crtc->config.clock_set) {
6575 intel_crtc->config.dpll.n = clock.n;
6576 intel_crtc->config.dpll.m1 = clock.m1;
6577 intel_crtc->config.dpll.m2 = clock.m2;
6578 intel_crtc->config.dpll.p1 = clock.p1;
6579 intel_crtc->config.dpll.p2 = clock.p2;
6580 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006581
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006582 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006583 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006584 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006585 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006586 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006587
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006588 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006589 &fp, &reduced_clock,
6590 has_reduced_clock ? &fp2 : NULL);
6591
Daniel Vetter959e16d2013-06-05 13:34:21 +02006592 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006593 intel_crtc->config.dpll_hw_state.fp0 = fp;
6594 if (has_reduced_clock)
6595 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6596 else
6597 intel_crtc->config.dpll_hw_state.fp1 = fp;
6598
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006599 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006600 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006601 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6602 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006603 return -EINVAL;
6604 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006605 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006606 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006607
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006608 if (intel_crtc->config.has_dp_encoder)
6609 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006610
Jani Nikulad330a952014-01-21 11:24:25 +02006611 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006612 intel_crtc->lowfreq_avail = true;
6613 else
6614 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006615
Daniel Vetter8a654f32013-06-01 17:16:22 +02006616 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006617
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006618 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006619 intel_cpu_transcoder_set_m_n(intel_crtc,
6620 &intel_crtc->config.fdi_m_n);
6621 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006622
Daniel Vetter6ff93602013-04-19 11:24:36 +02006623 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006624
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006625 /* Set up the display plane register */
6626 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006627 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006628
Daniel Vetter94352cf2012-07-05 22:51:56 +02006629 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006630
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006631 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006632}
6633
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006634static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6635 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006636{
6637 struct drm_device *dev = crtc->base.dev;
6638 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006639 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006640
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006641 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6642 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6643 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6644 & ~TU_SIZE_MASK;
6645 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6646 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6647 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6648}
6649
6650static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6651 enum transcoder transcoder,
6652 struct intel_link_m_n *m_n)
6653{
6654 struct drm_device *dev = crtc->base.dev;
6655 struct drm_i915_private *dev_priv = dev->dev_private;
6656 enum pipe pipe = crtc->pipe;
6657
6658 if (INTEL_INFO(dev)->gen >= 5) {
6659 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6660 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6661 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6662 & ~TU_SIZE_MASK;
6663 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6664 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6665 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6666 } else {
6667 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6668 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6669 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6670 & ~TU_SIZE_MASK;
6671 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6672 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6673 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6674 }
6675}
6676
6677void intel_dp_get_m_n(struct intel_crtc *crtc,
6678 struct intel_crtc_config *pipe_config)
6679{
6680 if (crtc->config.has_pch_encoder)
6681 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6682 else
6683 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6684 &pipe_config->dp_m_n);
6685}
6686
Daniel Vetter72419202013-04-04 13:28:53 +02006687static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6688 struct intel_crtc_config *pipe_config)
6689{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006690 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6691 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006692}
6693
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006694static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6695 struct intel_crtc_config *pipe_config)
6696{
6697 struct drm_device *dev = crtc->base.dev;
6698 struct drm_i915_private *dev_priv = dev->dev_private;
6699 uint32_t tmp;
6700
6701 tmp = I915_READ(PF_CTL(crtc->pipe));
6702
6703 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006704 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006705 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6706 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006707
6708 /* We currently do not free assignements of panel fitters on
6709 * ivb/hsw (since we don't use the higher upscaling modes which
6710 * differentiates them) so just WARN about this case for now. */
6711 if (IS_GEN7(dev)) {
6712 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6713 PF_PIPE_SEL_IVB(crtc->pipe));
6714 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006715 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006716}
6717
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006718static void ironlake_get_plane_config(struct intel_crtc *crtc,
6719 struct intel_plane_config *plane_config)
6720{
6721 struct drm_device *dev = crtc->base.dev;
6722 struct drm_i915_private *dev_priv = dev->dev_private;
6723 u32 val, base, offset;
6724 int pipe = crtc->pipe, plane = crtc->plane;
6725 int fourcc, pixel_format;
6726 int aligned_height;
6727
Jesse Barnes484b41d2014-03-07 08:57:55 -08006728 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6729 if (!crtc->base.fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006730 DRM_DEBUG_KMS("failed to alloc fb\n");
6731 return;
6732 }
6733
6734 val = I915_READ(DSPCNTR(plane));
6735
6736 if (INTEL_INFO(dev)->gen >= 4)
6737 if (val & DISPPLANE_TILED)
6738 plane_config->tiled = true;
6739
6740 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6741 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08006742 crtc->base.fb->pixel_format = fourcc;
6743 crtc->base.fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006744 drm_format_plane_cpp(fourcc, 0) * 8;
6745
6746 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6747 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6748 offset = I915_READ(DSPOFFSET(plane));
6749 } else {
6750 if (plane_config->tiled)
6751 offset = I915_READ(DSPTILEOFF(plane));
6752 else
6753 offset = I915_READ(DSPLINOFF(plane));
6754 }
6755 plane_config->base = base;
6756
6757 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006758 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
6759 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006760
6761 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006762 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006763
Jesse Barnes484b41d2014-03-07 08:57:55 -08006764 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006765 plane_config->tiled);
6766
Jesse Barnes484b41d2014-03-07 08:57:55 -08006767 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006768 aligned_height, PAGE_SIZE);
6769
6770 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08006771 pipe, plane, crtc->base.fb->width,
6772 crtc->base.fb->height,
6773 crtc->base.fb->bits_per_pixel, base,
6774 crtc->base.fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006775 plane_config->size);
6776}
6777
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006778static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6779 struct intel_crtc_config *pipe_config)
6780{
6781 struct drm_device *dev = crtc->base.dev;
6782 struct drm_i915_private *dev_priv = dev->dev_private;
6783 uint32_t tmp;
6784
Daniel Vettere143a212013-07-04 12:01:15 +02006785 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006786 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006787
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006788 tmp = I915_READ(PIPECONF(crtc->pipe));
6789 if (!(tmp & PIPECONF_ENABLE))
6790 return false;
6791
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006792 switch (tmp & PIPECONF_BPC_MASK) {
6793 case PIPECONF_6BPC:
6794 pipe_config->pipe_bpp = 18;
6795 break;
6796 case PIPECONF_8BPC:
6797 pipe_config->pipe_bpp = 24;
6798 break;
6799 case PIPECONF_10BPC:
6800 pipe_config->pipe_bpp = 30;
6801 break;
6802 case PIPECONF_12BPC:
6803 pipe_config->pipe_bpp = 36;
6804 break;
6805 default:
6806 break;
6807 }
6808
Daniel Vetterab9412b2013-05-03 11:49:46 +02006809 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006810 struct intel_shared_dpll *pll;
6811
Daniel Vetter88adfff2013-03-28 10:42:01 +01006812 pipe_config->has_pch_encoder = true;
6813
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006814 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6815 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6816 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006817
6818 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006819
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006820 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006821 pipe_config->shared_dpll =
6822 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006823 } else {
6824 tmp = I915_READ(PCH_DPLL_SEL);
6825 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6826 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6827 else
6828 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6829 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006830
6831 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6832
6833 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6834 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006835
6836 tmp = pipe_config->dpll_hw_state.dpll;
6837 pipe_config->pixel_multiplier =
6838 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6839 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006840
6841 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006842 } else {
6843 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006844 }
6845
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006846 intel_get_pipe_timings(crtc, pipe_config);
6847
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006848 ironlake_get_pfit_config(crtc, pipe_config);
6849
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006850 return true;
6851}
6852
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006853static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6854{
6855 struct drm_device *dev = dev_priv->dev;
6856 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6857 struct intel_crtc *crtc;
6858 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006859 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006860
6861 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006862 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006863 pipe_name(crtc->pipe));
6864
6865 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6866 WARN(plls->spll_refcount, "SPLL enabled\n");
6867 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6868 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6869 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6870 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6871 "CPU PWM1 enabled\n");
6872 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6873 "CPU PWM2 enabled\n");
6874 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6875 "PCH PWM1 enabled\n");
6876 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6877 "Utility pin enabled\n");
6878 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6879
6880 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6881 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006882 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006883 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6884 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006885 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006886 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6887 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6888}
6889
6890/*
6891 * This function implements pieces of two sequences from BSpec:
6892 * - Sequence for display software to disable LCPLL
6893 * - Sequence for display software to allow package C8+
6894 * The steps implemented here are just the steps that actually touch the LCPLL
6895 * register. Callers should take care of disabling all the display engine
6896 * functions, doing the mode unset, fixing interrupts, etc.
6897 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006898static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6899 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006900{
6901 uint32_t val;
6902
6903 assert_can_disable_lcpll(dev_priv);
6904
6905 val = I915_READ(LCPLL_CTL);
6906
6907 if (switch_to_fclk) {
6908 val |= LCPLL_CD_SOURCE_FCLK;
6909 I915_WRITE(LCPLL_CTL, val);
6910
6911 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6912 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6913 DRM_ERROR("Switching to FCLK failed\n");
6914
6915 val = I915_READ(LCPLL_CTL);
6916 }
6917
6918 val |= LCPLL_PLL_DISABLE;
6919 I915_WRITE(LCPLL_CTL, val);
6920 POSTING_READ(LCPLL_CTL);
6921
6922 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6923 DRM_ERROR("LCPLL still locked\n");
6924
6925 val = I915_READ(D_COMP);
6926 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006927 mutex_lock(&dev_priv->rps.hw_lock);
6928 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6929 DRM_ERROR("Failed to disable D_COMP\n");
6930 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006931 POSTING_READ(D_COMP);
6932 ndelay(100);
6933
6934 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6935 DRM_ERROR("D_COMP RCOMP still in progress\n");
6936
6937 if (allow_power_down) {
6938 val = I915_READ(LCPLL_CTL);
6939 val |= LCPLL_POWER_DOWN_ALLOW;
6940 I915_WRITE(LCPLL_CTL, val);
6941 POSTING_READ(LCPLL_CTL);
6942 }
6943}
6944
6945/*
6946 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6947 * source.
6948 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006949static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006950{
6951 uint32_t val;
6952
6953 val = I915_READ(LCPLL_CTL);
6954
6955 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6956 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6957 return;
6958
Paulo Zanoni215733f2013-08-19 13:18:07 -03006959 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6960 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006961 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006962
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006963 if (val & LCPLL_POWER_DOWN_ALLOW) {
6964 val &= ~LCPLL_POWER_DOWN_ALLOW;
6965 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006966 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006967 }
6968
6969 val = I915_READ(D_COMP);
6970 val |= D_COMP_COMP_FORCE;
6971 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006972 mutex_lock(&dev_priv->rps.hw_lock);
6973 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6974 DRM_ERROR("Failed to enable D_COMP\n");
6975 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006976 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006977
6978 val = I915_READ(LCPLL_CTL);
6979 val &= ~LCPLL_PLL_DISABLE;
6980 I915_WRITE(LCPLL_CTL, val);
6981
6982 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6983 DRM_ERROR("LCPLL not locked yet\n");
6984
6985 if (val & LCPLL_CD_SOURCE_FCLK) {
6986 val = I915_READ(LCPLL_CTL);
6987 val &= ~LCPLL_CD_SOURCE_FCLK;
6988 I915_WRITE(LCPLL_CTL, val);
6989
6990 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6991 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6992 DRM_ERROR("Switching back to LCPLL failed\n");
6993 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006994
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006995 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006996}
6997
Paulo Zanonic67a4702013-08-19 13:18:09 -03006998void hsw_enable_pc8_work(struct work_struct *__work)
6999{
7000 struct drm_i915_private *dev_priv =
7001 container_of(to_delayed_work(__work), struct drm_i915_private,
7002 pc8.enable_work);
7003 struct drm_device *dev = dev_priv->dev;
7004 uint32_t val;
7005
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02007006 WARN_ON(!HAS_PC8(dev));
7007
Paulo Zanonic67a4702013-08-19 13:18:09 -03007008 if (dev_priv->pc8.enabled)
7009 return;
7010
7011 DRM_DEBUG_KMS("Enabling package C8+\n");
7012
7013 dev_priv->pc8.enabled = true;
7014
7015 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7016 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7017 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7018 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7019 }
7020
7021 lpt_disable_clkout_dp(dev);
7022 hsw_pc8_disable_interrupts(dev);
7023 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007024
7025 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007026}
7027
7028static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
7029{
7030 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
7031 WARN(dev_priv->pc8.disable_count < 1,
7032 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
7033
7034 dev_priv->pc8.disable_count--;
7035 if (dev_priv->pc8.disable_count != 0)
7036 return;
7037
7038 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02007039 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03007040}
7041
7042static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
7043{
7044 struct drm_device *dev = dev_priv->dev;
7045 uint32_t val;
7046
7047 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
7048 WARN(dev_priv->pc8.disable_count < 0,
7049 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
7050
7051 dev_priv->pc8.disable_count++;
7052 if (dev_priv->pc8.disable_count != 1)
7053 return;
7054
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02007055 WARN_ON(!HAS_PC8(dev));
7056
Paulo Zanonic67a4702013-08-19 13:18:09 -03007057 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
7058 if (!dev_priv->pc8.enabled)
7059 return;
7060
7061 DRM_DEBUG_KMS("Disabling package C8+\n");
7062
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007063 intel_runtime_pm_get(dev_priv);
7064
Paulo Zanonic67a4702013-08-19 13:18:09 -03007065 hsw_restore_lcpll(dev_priv);
7066 hsw_pc8_restore_interrupts(dev);
7067 lpt_init_pch_refclk(dev);
7068
7069 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7070 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7071 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7072 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7073 }
7074
7075 intel_prepare_ddi(dev);
7076 i915_gem_init_swizzling(dev);
7077 mutex_lock(&dev_priv->rps.hw_lock);
7078 gen6_update_ring_freq(dev);
7079 mutex_unlock(&dev_priv->rps.hw_lock);
7080 dev_priv->pc8.enabled = false;
7081}
7082
7083void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
7084{
Chris Wilson7c6c2652013-11-18 18:32:37 -08007085 if (!HAS_PC8(dev_priv->dev))
7086 return;
7087
Paulo Zanonic67a4702013-08-19 13:18:09 -03007088 mutex_lock(&dev_priv->pc8.lock);
7089 __hsw_enable_package_c8(dev_priv);
7090 mutex_unlock(&dev_priv->pc8.lock);
7091}
7092
7093void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
7094{
Chris Wilson7c6c2652013-11-18 18:32:37 -08007095 if (!HAS_PC8(dev_priv->dev))
7096 return;
7097
Paulo Zanonic67a4702013-08-19 13:18:09 -03007098 mutex_lock(&dev_priv->pc8.lock);
7099 __hsw_disable_package_c8(dev_priv);
7100 mutex_unlock(&dev_priv->pc8.lock);
7101}
7102
7103static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
7104{
7105 struct drm_device *dev = dev_priv->dev;
7106 struct intel_crtc *crtc;
7107 uint32_t val;
7108
7109 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
7110 if (crtc->base.enabled)
7111 return false;
7112
7113 /* This case is still possible since we have the i915.disable_power_well
7114 * parameter and also the KVMr or something else might be requesting the
7115 * power well. */
7116 val = I915_READ(HSW_PWR_WELL_DRIVER);
7117 if (val != 0) {
7118 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
7119 return false;
7120 }
7121
7122 return true;
7123}
7124
7125/* Since we're called from modeset_global_resources there's no way to
7126 * symmetrically increase and decrease the refcount, so we use
7127 * dev_priv->pc8.requirements_met to track whether we already have the refcount
7128 * or not.
7129 */
7130static void hsw_update_package_c8(struct drm_device *dev)
7131{
7132 struct drm_i915_private *dev_priv = dev->dev_private;
7133 bool allow;
7134
Chris Wilson7c6c2652013-11-18 18:32:37 -08007135 if (!HAS_PC8(dev_priv->dev))
7136 return;
7137
Jani Nikulad330a952014-01-21 11:24:25 +02007138 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007139 return;
7140
7141 mutex_lock(&dev_priv->pc8.lock);
7142
7143 allow = hsw_can_enable_package_c8(dev_priv);
7144
7145 if (allow == dev_priv->pc8.requirements_met)
7146 goto done;
7147
7148 dev_priv->pc8.requirements_met = allow;
7149
7150 if (allow)
7151 __hsw_enable_package_c8(dev_priv);
7152 else
7153 __hsw_disable_package_c8(dev_priv);
7154
7155done:
7156 mutex_unlock(&dev_priv->pc8.lock);
7157}
7158
Imre Deak4f074122013-10-16 17:25:51 +03007159static void haswell_modeset_global_resources(struct drm_device *dev)
7160{
Paulo Zanonida723562013-12-19 11:54:51 -02007161 modeset_update_crtc_power_domains(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007162 hsw_update_package_c8(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007163}
7164
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007165static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007166 int x, int y,
7167 struct drm_framebuffer *fb)
7168{
7169 struct drm_device *dev = crtc->dev;
7170 struct drm_i915_private *dev_priv = dev->dev_private;
7171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007172 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007173 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007174
Paulo Zanoni566b7342013-11-25 15:27:08 -02007175 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007176 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007177 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007178
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007179 if (intel_crtc->config.has_dp_encoder)
7180 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007181
7182 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007183
Daniel Vetter8a654f32013-06-01 17:16:22 +02007184 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007185
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007186 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007187 intel_cpu_transcoder_set_m_n(intel_crtc,
7188 &intel_crtc->config.fdi_m_n);
7189 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007190
Daniel Vetter6ff93602013-04-19 11:24:36 +02007191 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007192
Daniel Vetter50f3b012013-03-27 00:44:56 +01007193 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007194
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007195 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007196 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007197 POSTING_READ(DSPCNTR(plane));
7198
7199 ret = intel_pipe_set_base(crtc, x, y, fb);
7200
Jesse Barnes79e53942008-11-07 14:24:08 -08007201 return ret;
7202}
7203
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007204static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7205 struct intel_crtc_config *pipe_config)
7206{
7207 struct drm_device *dev = crtc->base.dev;
7208 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007209 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007210 uint32_t tmp;
7211
Imre Deakb5482bd2014-03-05 16:20:55 +02007212 if (!intel_display_power_enabled(dev_priv,
7213 POWER_DOMAIN_PIPE(crtc->pipe)))
7214 return false;
7215
Daniel Vettere143a212013-07-04 12:01:15 +02007216 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007217 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7218
Daniel Vettereccb1402013-05-22 00:50:22 +02007219 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7220 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7221 enum pipe trans_edp_pipe;
7222 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7223 default:
7224 WARN(1, "unknown pipe linked to edp transcoder\n");
7225 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7226 case TRANS_DDI_EDP_INPUT_A_ON:
7227 trans_edp_pipe = PIPE_A;
7228 break;
7229 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7230 trans_edp_pipe = PIPE_B;
7231 break;
7232 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7233 trans_edp_pipe = PIPE_C;
7234 break;
7235 }
7236
7237 if (trans_edp_pipe == crtc->pipe)
7238 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7239 }
7240
Imre Deakda7e29b2014-02-18 00:02:02 +02007241 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007242 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007243 return false;
7244
Daniel Vettereccb1402013-05-22 00:50:22 +02007245 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007246 if (!(tmp & PIPECONF_ENABLE))
7247 return false;
7248
Daniel Vetter88adfff2013-03-28 10:42:01 +01007249 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007250 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007251 * DDI E. So just check whether this pipe is wired to DDI E and whether
7252 * the PCH transcoder is on.
7253 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007254 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007255 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007256 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007257 pipe_config->has_pch_encoder = true;
7258
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007259 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7260 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7261 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007262
7263 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007264 }
7265
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007266 intel_get_pipe_timings(crtc, pipe_config);
7267
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007268 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007269 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007270 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007271
Jesse Barnese59150d2014-01-07 13:30:45 -08007272 if (IS_HASWELL(dev))
7273 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7274 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007275
Daniel Vetter6c49f242013-06-06 12:45:25 +02007276 pipe_config->pixel_multiplier = 1;
7277
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007278 return true;
7279}
7280
Eric Anholtf564048e2011-03-30 13:01:02 -07007281static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007282 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007283 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007284{
7285 struct drm_device *dev = crtc->dev;
7286 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007287 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007289 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007290 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007291 int ret;
7292
Eric Anholt0b701d22011-03-30 13:01:03 -07007293 drm_vblank_pre_modeset(dev, pipe);
7294
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007295 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7296
Jesse Barnes79e53942008-11-07 14:24:08 -08007297 drm_vblank_post_modeset(dev, pipe);
7298
Daniel Vetter9256aa12012-10-31 19:26:13 +01007299 if (ret != 0)
7300 return ret;
7301
7302 for_each_encoder_on_crtc(dev, crtc, encoder) {
7303 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7304 encoder->base.base.id,
7305 drm_get_encoder_name(&encoder->base),
7306 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007307 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007308 }
7309
7310 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007311}
7312
Jani Nikula1a915102013-10-16 12:34:48 +03007313static struct {
7314 int clock;
7315 u32 config;
7316} hdmi_audio_clock[] = {
7317 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7318 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7319 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7320 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7321 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7322 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7323 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7324 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7325 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7326 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7327};
7328
7329/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7330static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7331{
7332 int i;
7333
7334 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7335 if (mode->clock == hdmi_audio_clock[i].clock)
7336 break;
7337 }
7338
7339 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7340 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7341 i = 1;
7342 }
7343
7344 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7345 hdmi_audio_clock[i].clock,
7346 hdmi_audio_clock[i].config);
7347
7348 return hdmi_audio_clock[i].config;
7349}
7350
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007351static bool intel_eld_uptodate(struct drm_connector *connector,
7352 int reg_eldv, uint32_t bits_eldv,
7353 int reg_elda, uint32_t bits_elda,
7354 int reg_edid)
7355{
7356 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7357 uint8_t *eld = connector->eld;
7358 uint32_t i;
7359
7360 i = I915_READ(reg_eldv);
7361 i &= bits_eldv;
7362
7363 if (!eld[0])
7364 return !i;
7365
7366 if (!i)
7367 return false;
7368
7369 i = I915_READ(reg_elda);
7370 i &= ~bits_elda;
7371 I915_WRITE(reg_elda, i);
7372
7373 for (i = 0; i < eld[2]; i++)
7374 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7375 return false;
7376
7377 return true;
7378}
7379
Wu Fengguange0dac652011-09-05 14:25:34 +08007380static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007381 struct drm_crtc *crtc,
7382 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007383{
7384 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7385 uint8_t *eld = connector->eld;
7386 uint32_t eldv;
7387 uint32_t len;
7388 uint32_t i;
7389
7390 i = I915_READ(G4X_AUD_VID_DID);
7391
7392 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7393 eldv = G4X_ELDV_DEVCL_DEVBLC;
7394 else
7395 eldv = G4X_ELDV_DEVCTG;
7396
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007397 if (intel_eld_uptodate(connector,
7398 G4X_AUD_CNTL_ST, eldv,
7399 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7400 G4X_HDMIW_HDMIEDID))
7401 return;
7402
Wu Fengguange0dac652011-09-05 14:25:34 +08007403 i = I915_READ(G4X_AUD_CNTL_ST);
7404 i &= ~(eldv | G4X_ELD_ADDR);
7405 len = (i >> 9) & 0x1f; /* ELD buffer size */
7406 I915_WRITE(G4X_AUD_CNTL_ST, i);
7407
7408 if (!eld[0])
7409 return;
7410
7411 len = min_t(uint8_t, eld[2], len);
7412 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7413 for (i = 0; i < len; i++)
7414 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7415
7416 i = I915_READ(G4X_AUD_CNTL_ST);
7417 i |= eldv;
7418 I915_WRITE(G4X_AUD_CNTL_ST, i);
7419}
7420
Wang Xingchao83358c852012-08-16 22:43:37 +08007421static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007422 struct drm_crtc *crtc,
7423 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007424{
7425 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7426 uint8_t *eld = connector->eld;
7427 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007429 uint32_t eldv;
7430 uint32_t i;
7431 int len;
7432 int pipe = to_intel_crtc(crtc)->pipe;
7433 int tmp;
7434
7435 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7436 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7437 int aud_config = HSW_AUD_CFG(pipe);
7438 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7439
7440
7441 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7442
7443 /* Audio output enable */
7444 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7445 tmp = I915_READ(aud_cntrl_st2);
7446 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7447 I915_WRITE(aud_cntrl_st2, tmp);
7448
7449 /* Wait for 1 vertical blank */
7450 intel_wait_for_vblank(dev, pipe);
7451
7452 /* Set ELD valid state */
7453 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007454 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007455 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7456 I915_WRITE(aud_cntrl_st2, tmp);
7457 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007458 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007459
7460 /* Enable HDMI mode */
7461 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007462 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007463 /* clear N_programing_enable and N_value_index */
7464 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7465 I915_WRITE(aud_config, tmp);
7466
7467 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7468
7469 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007470 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007471
7472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7473 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7474 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7475 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007476 } else {
7477 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7478 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007479
7480 if (intel_eld_uptodate(connector,
7481 aud_cntrl_st2, eldv,
7482 aud_cntl_st, IBX_ELD_ADDRESS,
7483 hdmiw_hdmiedid))
7484 return;
7485
7486 i = I915_READ(aud_cntrl_st2);
7487 i &= ~eldv;
7488 I915_WRITE(aud_cntrl_st2, i);
7489
7490 if (!eld[0])
7491 return;
7492
7493 i = I915_READ(aud_cntl_st);
7494 i &= ~IBX_ELD_ADDRESS;
7495 I915_WRITE(aud_cntl_st, i);
7496 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7497 DRM_DEBUG_DRIVER("port num:%d\n", i);
7498
7499 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7500 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7501 for (i = 0; i < len; i++)
7502 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7503
7504 i = I915_READ(aud_cntrl_st2);
7505 i |= eldv;
7506 I915_WRITE(aud_cntrl_st2, i);
7507
7508}
7509
Wu Fengguange0dac652011-09-05 14:25:34 +08007510static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007511 struct drm_crtc *crtc,
7512 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007513{
7514 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7515 uint8_t *eld = connector->eld;
7516 uint32_t eldv;
7517 uint32_t i;
7518 int len;
7519 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007520 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007521 int aud_cntl_st;
7522 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007523 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007524
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007525 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007526 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7527 aud_config = IBX_AUD_CFG(pipe);
7528 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007529 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007530 } else if (IS_VALLEYVIEW(connector->dev)) {
7531 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7532 aud_config = VLV_AUD_CFG(pipe);
7533 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7534 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007535 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007536 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7537 aud_config = CPT_AUD_CFG(pipe);
7538 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007539 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007540 }
7541
Wang Xingchao9b138a82012-08-09 16:52:18 +08007542 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007543
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007544 if (IS_VALLEYVIEW(connector->dev)) {
7545 struct intel_encoder *intel_encoder;
7546 struct intel_digital_port *intel_dig_port;
7547
7548 intel_encoder = intel_attached_encoder(connector);
7549 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7550 i = intel_dig_port->port;
7551 } else {
7552 i = I915_READ(aud_cntl_st);
7553 i = (i >> 29) & DIP_PORT_SEL_MASK;
7554 /* DIP_Port_Select, 0x1 = PortB */
7555 }
7556
Wu Fengguange0dac652011-09-05 14:25:34 +08007557 if (!i) {
7558 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7559 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007560 eldv = IBX_ELD_VALIDB;
7561 eldv |= IBX_ELD_VALIDB << 4;
7562 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007563 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007564 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007565 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007566 }
7567
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007568 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7569 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7570 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007571 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007572 } else {
7573 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7574 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007575
7576 if (intel_eld_uptodate(connector,
7577 aud_cntrl_st2, eldv,
7578 aud_cntl_st, IBX_ELD_ADDRESS,
7579 hdmiw_hdmiedid))
7580 return;
7581
Wu Fengguange0dac652011-09-05 14:25:34 +08007582 i = I915_READ(aud_cntrl_st2);
7583 i &= ~eldv;
7584 I915_WRITE(aud_cntrl_st2, i);
7585
7586 if (!eld[0])
7587 return;
7588
Wu Fengguange0dac652011-09-05 14:25:34 +08007589 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007590 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007591 I915_WRITE(aud_cntl_st, i);
7592
7593 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7594 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7595 for (i = 0; i < len; i++)
7596 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7597
7598 i = I915_READ(aud_cntrl_st2);
7599 i |= eldv;
7600 I915_WRITE(aud_cntrl_st2, i);
7601}
7602
7603void intel_write_eld(struct drm_encoder *encoder,
7604 struct drm_display_mode *mode)
7605{
7606 struct drm_crtc *crtc = encoder->crtc;
7607 struct drm_connector *connector;
7608 struct drm_device *dev = encoder->dev;
7609 struct drm_i915_private *dev_priv = dev->dev_private;
7610
7611 connector = drm_select_eld(encoder, mode);
7612 if (!connector)
7613 return;
7614
7615 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7616 connector->base.id,
7617 drm_get_connector_name(connector),
7618 connector->encoder->base.id,
7619 drm_get_encoder_name(connector->encoder));
7620
7621 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7622
7623 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007624 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007625}
7626
Chris Wilson560b85b2010-08-07 11:01:38 +01007627static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7628{
7629 struct drm_device *dev = crtc->dev;
7630 struct drm_i915_private *dev_priv = dev->dev_private;
7631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7632 bool visible = base != 0;
7633 u32 cntl;
7634
7635 if (intel_crtc->cursor_visible == visible)
7636 return;
7637
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007638 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007639 if (visible) {
7640 /* On these chipsets we can only modify the base whilst
7641 * the cursor is disabled.
7642 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007643 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007644
7645 cntl &= ~(CURSOR_FORMAT_MASK);
7646 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7647 cntl |= CURSOR_ENABLE |
7648 CURSOR_GAMMA_ENABLE |
7649 CURSOR_FORMAT_ARGB;
7650 } else
7651 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007652 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007653
7654 intel_crtc->cursor_visible = visible;
7655}
7656
7657static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7658{
7659 struct drm_device *dev = crtc->dev;
7660 struct drm_i915_private *dev_priv = dev->dev_private;
7661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7662 int pipe = intel_crtc->pipe;
7663 bool visible = base != 0;
7664
7665 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007666 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007667 if (base) {
7668 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7669 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7670 cntl |= pipe << 28; /* Connect to correct pipe */
7671 } else {
7672 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7673 cntl |= CURSOR_MODE_DISABLE;
7674 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007675 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007676
7677 intel_crtc->cursor_visible = visible;
7678 }
7679 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007680 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007681 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007682 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007683}
7684
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007685static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7686{
7687 struct drm_device *dev = crtc->dev;
7688 struct drm_i915_private *dev_priv = dev->dev_private;
7689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7690 int pipe = intel_crtc->pipe;
7691 bool visible = base != 0;
7692
7693 if (intel_crtc->cursor_visible != visible) {
7694 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7695 if (base) {
7696 cntl &= ~CURSOR_MODE;
7697 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7698 } else {
7699 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7700 cntl |= CURSOR_MODE_DISABLE;
7701 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007702 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007703 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007704 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7705 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007706 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7707
7708 intel_crtc->cursor_visible = visible;
7709 }
7710 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007711 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007712 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007713 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007714}
7715
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007716/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007717static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7718 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007719{
7720 struct drm_device *dev = crtc->dev;
7721 struct drm_i915_private *dev_priv = dev->dev_private;
7722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7723 int pipe = intel_crtc->pipe;
7724 int x = intel_crtc->cursor_x;
7725 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007726 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007727 bool visible;
7728
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007729 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007730 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007731
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007732 if (x >= intel_crtc->config.pipe_src_w)
7733 base = 0;
7734
7735 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007736 base = 0;
7737
7738 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007739 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007740 base = 0;
7741
7742 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7743 x = -x;
7744 }
7745 pos |= x << CURSOR_X_SHIFT;
7746
7747 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007748 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007749 base = 0;
7750
7751 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7752 y = -y;
7753 }
7754 pos |= y << CURSOR_Y_SHIFT;
7755
7756 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007757 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007758 return;
7759
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007760 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007761 I915_WRITE(CURPOS_IVB(pipe), pos);
7762 ivb_update_cursor(crtc, base);
7763 } else {
7764 I915_WRITE(CURPOS(pipe), pos);
7765 if (IS_845G(dev) || IS_I865G(dev))
7766 i845_update_cursor(crtc, base);
7767 else
7768 i9xx_update_cursor(crtc, base);
7769 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007770}
7771
Jesse Barnes79e53942008-11-07 14:24:08 -08007772static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007773 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007774 uint32_t handle,
7775 uint32_t width, uint32_t height)
7776{
7777 struct drm_device *dev = crtc->dev;
7778 struct drm_i915_private *dev_priv = dev->dev_private;
7779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007780 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007781 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007782 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007783
Jesse Barnes79e53942008-11-07 14:24:08 -08007784 /* if we want to turn off the cursor ignore width and height */
7785 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007786 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007787 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007788 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007789 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007790 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007791 }
7792
7793 /* Currently we only support 64x64 cursors */
7794 if (width != 64 || height != 64) {
7795 DRM_ERROR("we currently only support 64x64 cursors\n");
7796 return -EINVAL;
7797 }
7798
Chris Wilson05394f32010-11-08 19:18:58 +00007799 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007800 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007801 return -ENOENT;
7802
Chris Wilson05394f32010-11-08 19:18:58 +00007803 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007804 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007805 ret = -ENOMEM;
7806 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007807 }
7808
Dave Airlie71acb5e2008-12-30 20:31:46 +10007809 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007810 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007811 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007812 unsigned alignment;
7813
Chris Wilsond9e86c02010-11-10 16:40:20 +00007814 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007815 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007816 ret = -EINVAL;
7817 goto fail_locked;
7818 }
7819
Chris Wilson693db182013-03-05 14:52:39 +00007820 /* Note that the w/a also requires 2 PTE of padding following
7821 * the bo. We currently fill all unused PTE with the shadow
7822 * page and so we should always have valid PTE following the
7823 * cursor preventing the VT-d warning.
7824 */
7825 alignment = 0;
7826 if (need_vtd_wa(dev))
7827 alignment = 64*1024;
7828
7829 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007830 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007831 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007832 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007833 }
7834
Chris Wilsond9e86c02010-11-10 16:40:20 +00007835 ret = i915_gem_object_put_fence(obj);
7836 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007837 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007838 goto fail_unpin;
7839 }
7840
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007841 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007842 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007843 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007844 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007845 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7846 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007847 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007848 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007849 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007850 }
Chris Wilson05394f32010-11-08 19:18:58 +00007851 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007852 }
7853
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007854 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007855 I915_WRITE(CURSIZE, (height << 12) | width);
7856
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007857 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007858 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007859 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007860 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007861 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7862 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007863 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007864 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007865 }
Jesse Barnes80824002009-09-10 15:28:06 -07007866
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007867 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007868
7869 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007870 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007871 intel_crtc->cursor_width = width;
7872 intel_crtc->cursor_height = height;
7873
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007874 if (intel_crtc->active)
7875 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007876
Jesse Barnes79e53942008-11-07 14:24:08 -08007877 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007878fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007879 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007880fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007881 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007882fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007883 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007884 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007885}
7886
7887static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7888{
Jesse Barnes79e53942008-11-07 14:24:08 -08007889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007890
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007891 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7892 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007893
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007894 if (intel_crtc->active)
7895 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007896
7897 return 0;
7898}
7899
Jesse Barnes79e53942008-11-07 14:24:08 -08007900static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007901 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007902{
James Simmons72034252010-08-03 01:33:19 +01007903 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007905
James Simmons72034252010-08-03 01:33:19 +01007906 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007907 intel_crtc->lut_r[i] = red[i] >> 8;
7908 intel_crtc->lut_g[i] = green[i] >> 8;
7909 intel_crtc->lut_b[i] = blue[i] >> 8;
7910 }
7911
7912 intel_crtc_load_lut(crtc);
7913}
7914
Jesse Barnes79e53942008-11-07 14:24:08 -08007915/* VESA 640x480x72Hz mode to set on the pipe */
7916static struct drm_display_mode load_detect_mode = {
7917 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7918 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7919};
7920
Daniel Vettera8bb6812014-02-10 18:00:39 +01007921struct drm_framebuffer *
7922__intel_framebuffer_create(struct drm_device *dev,
7923 struct drm_mode_fb_cmd2 *mode_cmd,
7924 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007925{
7926 struct intel_framebuffer *intel_fb;
7927 int ret;
7928
7929 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7930 if (!intel_fb) {
7931 drm_gem_object_unreference_unlocked(&obj->base);
7932 return ERR_PTR(-ENOMEM);
7933 }
7934
7935 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007936 if (ret)
7937 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007938
7939 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007940err:
7941 drm_gem_object_unreference_unlocked(&obj->base);
7942 kfree(intel_fb);
7943
7944 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007945}
7946
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007947static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007948intel_framebuffer_create(struct drm_device *dev,
7949 struct drm_mode_fb_cmd2 *mode_cmd,
7950 struct drm_i915_gem_object *obj)
7951{
7952 struct drm_framebuffer *fb;
7953 int ret;
7954
7955 ret = i915_mutex_lock_interruptible(dev);
7956 if (ret)
7957 return ERR_PTR(ret);
7958 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7959 mutex_unlock(&dev->struct_mutex);
7960
7961 return fb;
7962}
7963
Chris Wilsond2dff872011-04-19 08:36:26 +01007964static u32
7965intel_framebuffer_pitch_for_width(int width, int bpp)
7966{
7967 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7968 return ALIGN(pitch, 64);
7969}
7970
7971static u32
7972intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7973{
7974 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7975 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7976}
7977
7978static struct drm_framebuffer *
7979intel_framebuffer_create_for_mode(struct drm_device *dev,
7980 struct drm_display_mode *mode,
7981 int depth, int bpp)
7982{
7983 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007984 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007985
7986 obj = i915_gem_alloc_object(dev,
7987 intel_framebuffer_size_for_mode(mode, bpp));
7988 if (obj == NULL)
7989 return ERR_PTR(-ENOMEM);
7990
7991 mode_cmd.width = mode->hdisplay;
7992 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007993 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7994 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007995 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007996
7997 return intel_framebuffer_create(dev, &mode_cmd, obj);
7998}
7999
8000static struct drm_framebuffer *
8001mode_fits_in_fbdev(struct drm_device *dev,
8002 struct drm_display_mode *mode)
8003{
Daniel Vetter4520f532013-10-09 09:18:51 +02008004#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008005 struct drm_i915_private *dev_priv = dev->dev_private;
8006 struct drm_i915_gem_object *obj;
8007 struct drm_framebuffer *fb;
8008
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008009 if (!dev_priv->fbdev)
8010 return NULL;
8011
8012 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008013 return NULL;
8014
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008015 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008016 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008017
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008018 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008019 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8020 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008021 return NULL;
8022
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008023 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008024 return NULL;
8025
8026 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008027#else
8028 return NULL;
8029#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008030}
8031
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008032bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008033 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008034 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008035{
8036 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008037 struct intel_encoder *intel_encoder =
8038 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008039 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008040 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008041 struct drm_crtc *crtc = NULL;
8042 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008043 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008044 int i = -1;
8045
Chris Wilsond2dff872011-04-19 08:36:26 +01008046 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8047 connector->base.id, drm_get_connector_name(connector),
8048 encoder->base.id, drm_get_encoder_name(encoder));
8049
Jesse Barnes79e53942008-11-07 14:24:08 -08008050 /*
8051 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008052 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008053 * - if the connector already has an assigned crtc, use it (but make
8054 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008055 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008056 * - try to find the first unused crtc that can drive this connector,
8057 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008058 */
8059
8060 /* See if we already have a CRTC for this connector */
8061 if (encoder->crtc) {
8062 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008063
Daniel Vetter7b240562012-12-12 00:35:33 +01008064 mutex_lock(&crtc->mutex);
8065
Daniel Vetter24218aa2012-08-12 19:27:11 +02008066 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008067 old->load_detect_temp = false;
8068
8069 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008070 if (connector->dpms != DRM_MODE_DPMS_ON)
8071 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008072
Chris Wilson71731882011-04-19 23:10:58 +01008073 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008074 }
8075
8076 /* Find an unused one (if possible) */
8077 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8078 i++;
8079 if (!(encoder->possible_crtcs & (1 << i)))
8080 continue;
8081 if (!possible_crtc->enabled) {
8082 crtc = possible_crtc;
8083 break;
8084 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008085 }
8086
8087 /*
8088 * If we didn't find an unused CRTC, don't use any.
8089 */
8090 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008091 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8092 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008093 }
8094
Daniel Vetter7b240562012-12-12 00:35:33 +01008095 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008096 intel_encoder->new_crtc = to_intel_crtc(crtc);
8097 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008098
8099 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008100 intel_crtc->new_enabled = true;
8101 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008102 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008103 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008104 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008105
Chris Wilson64927112011-04-20 07:25:26 +01008106 if (!mode)
8107 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008108
Chris Wilsond2dff872011-04-19 08:36:26 +01008109 /* We need a framebuffer large enough to accommodate all accesses
8110 * that the plane may generate whilst we perform load detection.
8111 * We can not rely on the fbcon either being present (we get called
8112 * during its initialisation to detect all boot displays, or it may
8113 * not even exist) or that it is large enough to satisfy the
8114 * requested mode.
8115 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008116 fb = mode_fits_in_fbdev(dev, mode);
8117 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008118 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008119 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8120 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008121 } else
8122 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008123 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008124 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008125 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008126 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008127
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008128 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008129 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008130 if (old->release_fb)
8131 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008132 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008133 }
Chris Wilson71731882011-04-19 23:10:58 +01008134
Jesse Barnes79e53942008-11-07 14:24:08 -08008135 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008136 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008137 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008138
8139 fail:
8140 intel_crtc->new_enabled = crtc->enabled;
8141 if (intel_crtc->new_enabled)
8142 intel_crtc->new_config = &intel_crtc->config;
8143 else
8144 intel_crtc->new_config = NULL;
8145 mutex_unlock(&crtc->mutex);
8146 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008147}
8148
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008149void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008150 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008151{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008152 struct intel_encoder *intel_encoder =
8153 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008154 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008155 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008157
Chris Wilsond2dff872011-04-19 08:36:26 +01008158 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8159 connector->base.id, drm_get_connector_name(connector),
8160 encoder->base.id, drm_get_encoder_name(encoder));
8161
Chris Wilson8261b192011-04-19 23:18:09 +01008162 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008163 to_intel_connector(connector)->new_encoder = NULL;
8164 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008165 intel_crtc->new_enabled = false;
8166 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008167 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008168
Daniel Vetter36206362012-12-10 20:42:17 +01008169 if (old->release_fb) {
8170 drm_framebuffer_unregister_private(old->release_fb);
8171 drm_framebuffer_unreference(old->release_fb);
8172 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008173
Daniel Vetter67c96402013-01-23 16:25:09 +00008174 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008175 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008176 }
8177
Eric Anholtc751ce42010-03-25 11:48:48 -07008178 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008179 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8180 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008181
8182 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008183}
8184
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008185static int i9xx_pll_refclk(struct drm_device *dev,
8186 const struct intel_crtc_config *pipe_config)
8187{
8188 struct drm_i915_private *dev_priv = dev->dev_private;
8189 u32 dpll = pipe_config->dpll_hw_state.dpll;
8190
8191 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008192 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008193 else if (HAS_PCH_SPLIT(dev))
8194 return 120000;
8195 else if (!IS_GEN2(dev))
8196 return 96000;
8197 else
8198 return 48000;
8199}
8200
Jesse Barnes79e53942008-11-07 14:24:08 -08008201/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008202static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8203 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008204{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008205 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008206 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008207 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008208 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008209 u32 fp;
8210 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008211 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008212
8213 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008214 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008215 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008216 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008217
8218 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008219 if (IS_PINEVIEW(dev)) {
8220 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8221 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008222 } else {
8223 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8224 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8225 }
8226
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008227 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008228 if (IS_PINEVIEW(dev))
8229 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8230 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008231 else
8232 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008233 DPLL_FPA01_P1_POST_DIV_SHIFT);
8234
8235 switch (dpll & DPLL_MODE_MASK) {
8236 case DPLLB_MODE_DAC_SERIAL:
8237 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8238 5 : 10;
8239 break;
8240 case DPLLB_MODE_LVDS:
8241 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8242 7 : 14;
8243 break;
8244 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008245 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008246 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008247 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008248 }
8249
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008250 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008251 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008252 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008253 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008254 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008255 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008256 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008257
8258 if (is_lvds) {
8259 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8260 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008261
8262 if (lvds & LVDS_CLKB_POWER_UP)
8263 clock.p2 = 7;
8264 else
8265 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008266 } else {
8267 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8268 clock.p1 = 2;
8269 else {
8270 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8271 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8272 }
8273 if (dpll & PLL_P2_DIVIDE_BY_4)
8274 clock.p2 = 4;
8275 else
8276 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008277 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008278
8279 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008280 }
8281
Ville Syrjälä18442d02013-09-13 16:00:08 +03008282 /*
8283 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008284 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008285 * encoder's get_config() function.
8286 */
8287 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008288}
8289
Ville Syrjälä6878da02013-09-13 15:59:11 +03008290int intel_dotclock_calculate(int link_freq,
8291 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008292{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008293 /*
8294 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008295 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008296 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008297 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008298 *
8299 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008300 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008301 */
8302
Ville Syrjälä6878da02013-09-13 15:59:11 +03008303 if (!m_n->link_n)
8304 return 0;
8305
8306 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8307}
8308
Ville Syrjälä18442d02013-09-13 16:00:08 +03008309static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8310 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008311{
8312 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008313
8314 /* read out port_clock from the DPLL */
8315 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008316
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008317 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008318 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008319 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008320 * agree once we know their relationship in the encoder's
8321 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008322 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008323 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008324 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8325 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008326}
8327
8328/** Returns the currently programmed mode of the given pipe. */
8329struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8330 struct drm_crtc *crtc)
8331{
Jesse Barnes548f2452011-02-17 10:40:53 -08008332 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008334 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008335 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008336 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008337 int htot = I915_READ(HTOTAL(cpu_transcoder));
8338 int hsync = I915_READ(HSYNC(cpu_transcoder));
8339 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8340 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008341 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008342
8343 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8344 if (!mode)
8345 return NULL;
8346
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008347 /*
8348 * Construct a pipe_config sufficient for getting the clock info
8349 * back out of crtc_clock_get.
8350 *
8351 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8352 * to use a real value here instead.
8353 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008354 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008355 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008356 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8357 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8358 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008359 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8360
Ville Syrjälä773ae032013-09-23 17:48:20 +03008361 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008362 mode->hdisplay = (htot & 0xffff) + 1;
8363 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8364 mode->hsync_start = (hsync & 0xffff) + 1;
8365 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8366 mode->vdisplay = (vtot & 0xffff) + 1;
8367 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8368 mode->vsync_start = (vsync & 0xffff) + 1;
8369 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8370
8371 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008372
8373 return mode;
8374}
8375
Daniel Vetter3dec0092010-08-20 21:40:52 +02008376static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008377{
8378 struct drm_device *dev = crtc->dev;
8379 drm_i915_private_t *dev_priv = dev->dev_private;
8380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8381 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008382 int dpll_reg = DPLL(pipe);
8383 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008384
Eric Anholtbad720f2009-10-22 16:11:14 -07008385 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008386 return;
8387
8388 if (!dev_priv->lvds_downclock_avail)
8389 return;
8390
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008391 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008392 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008393 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008394
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008395 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008396
8397 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8398 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008399 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008400
Jesse Barnes652c3932009-08-17 13:31:43 -07008401 dpll = I915_READ(dpll_reg);
8402 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008403 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008404 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008405}
8406
8407static void intel_decrease_pllclock(struct drm_crtc *crtc)
8408{
8409 struct drm_device *dev = crtc->dev;
8410 drm_i915_private_t *dev_priv = dev->dev_private;
8411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008412
Eric Anholtbad720f2009-10-22 16:11:14 -07008413 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008414 return;
8415
8416 if (!dev_priv->lvds_downclock_avail)
8417 return;
8418
8419 /*
8420 * Since this is called by a timer, we should never get here in
8421 * the manual case.
8422 */
8423 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008424 int pipe = intel_crtc->pipe;
8425 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008426 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008427
Zhao Yakui44d98a62009-10-09 11:39:40 +08008428 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008429
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008430 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008431
Chris Wilson074b5e12012-05-02 12:07:06 +01008432 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008433 dpll |= DISPLAY_RATE_SELECT_FPA1;
8434 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008435 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008436 dpll = I915_READ(dpll_reg);
8437 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008438 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008439 }
8440
8441}
8442
Chris Wilsonf047e392012-07-21 12:31:41 +01008443void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008444{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008445 struct drm_i915_private *dev_priv = dev->dev_private;
8446
Chris Wilsonf62a0072014-02-21 17:55:39 +00008447 if (dev_priv->mm.busy)
8448 return;
8449
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03008450 hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008451 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008452 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008453}
8454
8455void intel_mark_idle(struct drm_device *dev)
8456{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008457 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008458 struct drm_crtc *crtc;
8459
Chris Wilsonf62a0072014-02-21 17:55:39 +00008460 if (!dev_priv->mm.busy)
8461 return;
8462
8463 dev_priv->mm.busy = false;
8464
Jani Nikulad330a952014-01-21 11:24:25 +02008465 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008466 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008467
8468 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8469 if (!crtc->fb)
8470 continue;
8471
8472 intel_decrease_pllclock(crtc);
8473 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008474
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008475 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008476 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008477
8478out:
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03008479 hsw_enable_package_c8(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008480}
8481
Chris Wilsonc65355b2013-06-06 16:53:41 -03008482void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8483 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008484{
8485 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008486 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008487
Jani Nikulad330a952014-01-21 11:24:25 +02008488 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008489 return;
8490
Jesse Barnes652c3932009-08-17 13:31:43 -07008491 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008492 if (!crtc->fb)
8493 continue;
8494
Chris Wilsonc65355b2013-06-06 16:53:41 -03008495 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8496 continue;
8497
8498 intel_increase_pllclock(crtc);
8499 if (ring && intel_fbc_enabled(dev))
8500 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008501 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008502}
8503
Jesse Barnes79e53942008-11-07 14:24:08 -08008504static void intel_crtc_destroy(struct drm_crtc *crtc)
8505{
8506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008507 struct drm_device *dev = crtc->dev;
8508 struct intel_unpin_work *work;
8509 unsigned long flags;
8510
8511 spin_lock_irqsave(&dev->event_lock, flags);
8512 work = intel_crtc->unpin_work;
8513 intel_crtc->unpin_work = NULL;
8514 spin_unlock_irqrestore(&dev->event_lock, flags);
8515
8516 if (work) {
8517 cancel_work_sync(&work->work);
8518 kfree(work);
8519 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008520
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008521 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8522
Jesse Barnes79e53942008-11-07 14:24:08 -08008523 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008524
Jesse Barnes79e53942008-11-07 14:24:08 -08008525 kfree(intel_crtc);
8526}
8527
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008528static void intel_unpin_work_fn(struct work_struct *__work)
8529{
8530 struct intel_unpin_work *work =
8531 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008532 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008533
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008534 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008535 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008536 drm_gem_object_unreference(&work->pending_flip_obj->base);
8537 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008538
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008539 intel_update_fbc(dev);
8540 mutex_unlock(&dev->struct_mutex);
8541
8542 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8543 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8544
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008545 kfree(work);
8546}
8547
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008548static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008549 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008550{
8551 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8553 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008554 unsigned long flags;
8555
8556 /* Ignore early vblank irqs */
8557 if (intel_crtc == NULL)
8558 return;
8559
8560 spin_lock_irqsave(&dev->event_lock, flags);
8561 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008562
8563 /* Ensure we don't miss a work->pending update ... */
8564 smp_rmb();
8565
8566 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008567 spin_unlock_irqrestore(&dev->event_lock, flags);
8568 return;
8569 }
8570
Chris Wilsone7d841c2012-12-03 11:36:30 +00008571 /* and that the unpin work is consistent wrt ->pending. */
8572 smp_rmb();
8573
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008574 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008575
Rob Clark45a066e2012-10-08 14:50:40 -05008576 if (work->event)
8577 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008578
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008579 drm_vblank_put(dev, intel_crtc->pipe);
8580
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008581 spin_unlock_irqrestore(&dev->event_lock, flags);
8582
Daniel Vetter2c10d572012-12-20 21:24:07 +01008583 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008584
8585 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008586
8587 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008588}
8589
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008590void intel_finish_page_flip(struct drm_device *dev, int pipe)
8591{
8592 drm_i915_private_t *dev_priv = dev->dev_private;
8593 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8594
Mario Kleiner49b14a52010-12-09 07:00:07 +01008595 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008596}
8597
8598void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8599{
8600 drm_i915_private_t *dev_priv = dev->dev_private;
8601 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8602
Mario Kleiner49b14a52010-12-09 07:00:07 +01008603 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008604}
8605
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008606void intel_prepare_page_flip(struct drm_device *dev, int plane)
8607{
8608 drm_i915_private_t *dev_priv = dev->dev_private;
8609 struct intel_crtc *intel_crtc =
8610 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8611 unsigned long flags;
8612
Chris Wilsone7d841c2012-12-03 11:36:30 +00008613 /* NB: An MMIO update of the plane base pointer will also
8614 * generate a page-flip completion irq, i.e. every modeset
8615 * is also accompanied by a spurious intel_prepare_page_flip().
8616 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008617 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008618 if (intel_crtc->unpin_work)
8619 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008620 spin_unlock_irqrestore(&dev->event_lock, flags);
8621}
8622
Chris Wilsone7d841c2012-12-03 11:36:30 +00008623inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8624{
8625 /* Ensure that the work item is consistent when activating it ... */
8626 smp_wmb();
8627 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8628 /* and that it is marked active as soon as the irq could fire. */
8629 smp_wmb();
8630}
8631
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008632static int intel_gen2_queue_flip(struct drm_device *dev,
8633 struct drm_crtc *crtc,
8634 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008635 struct drm_i915_gem_object *obj,
8636 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008637{
8638 struct drm_i915_private *dev_priv = dev->dev_private;
8639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008640 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008641 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008642 int ret;
8643
Daniel Vetter6d90c952012-04-26 23:28:05 +02008644 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008645 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008646 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008647
Daniel Vetter6d90c952012-04-26 23:28:05 +02008648 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008649 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008650 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008651
8652 /* Can't queue multiple flips, so wait for the previous
8653 * one to finish before executing the next.
8654 */
8655 if (intel_crtc->plane)
8656 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8657 else
8658 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008659 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8660 intel_ring_emit(ring, MI_NOOP);
8661 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8662 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8663 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008664 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008665 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008666
8667 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008668 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008669 return 0;
8670
8671err_unpin:
8672 intel_unpin_fb_obj(obj);
8673err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008674 return ret;
8675}
8676
8677static int intel_gen3_queue_flip(struct drm_device *dev,
8678 struct drm_crtc *crtc,
8679 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008680 struct drm_i915_gem_object *obj,
8681 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008682{
8683 struct drm_i915_private *dev_priv = dev->dev_private;
8684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008685 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008686 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008687 int ret;
8688
Daniel Vetter6d90c952012-04-26 23:28:05 +02008689 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008690 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008691 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008692
Daniel Vetter6d90c952012-04-26 23:28:05 +02008693 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008694 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008695 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008696
8697 if (intel_crtc->plane)
8698 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8699 else
8700 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008701 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8702 intel_ring_emit(ring, MI_NOOP);
8703 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8704 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8705 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008706 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008707 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008708
Chris Wilsone7d841c2012-12-03 11:36:30 +00008709 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008710 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008711 return 0;
8712
8713err_unpin:
8714 intel_unpin_fb_obj(obj);
8715err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008716 return ret;
8717}
8718
8719static int intel_gen4_queue_flip(struct drm_device *dev,
8720 struct drm_crtc *crtc,
8721 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008722 struct drm_i915_gem_object *obj,
8723 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008724{
8725 struct drm_i915_private *dev_priv = dev->dev_private;
8726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8727 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008728 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008729 int ret;
8730
Daniel Vetter6d90c952012-04-26 23:28:05 +02008731 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008732 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008733 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008734
Daniel Vetter6d90c952012-04-26 23:28:05 +02008735 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008736 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008737 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008738
8739 /* i965+ uses the linear or tiled offsets from the
8740 * Display Registers (which do not change across a page-flip)
8741 * so we need only reprogram the base address.
8742 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008743 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8744 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8745 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008746 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008747 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008748 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008749
8750 /* XXX Enabling the panel-fitter across page-flip is so far
8751 * untested on non-native modes, so ignore it for now.
8752 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8753 */
8754 pf = 0;
8755 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008756 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008757
8758 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008759 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008760 return 0;
8761
8762err_unpin:
8763 intel_unpin_fb_obj(obj);
8764err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008765 return ret;
8766}
8767
8768static int intel_gen6_queue_flip(struct drm_device *dev,
8769 struct drm_crtc *crtc,
8770 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008771 struct drm_i915_gem_object *obj,
8772 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008773{
8774 struct drm_i915_private *dev_priv = dev->dev_private;
8775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008776 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008777 uint32_t pf, pipesrc;
8778 int ret;
8779
Daniel Vetter6d90c952012-04-26 23:28:05 +02008780 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008781 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008782 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008783
Daniel Vetter6d90c952012-04-26 23:28:05 +02008784 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008785 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008786 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008787
Daniel Vetter6d90c952012-04-26 23:28:05 +02008788 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8789 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8790 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008791 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008792
Chris Wilson99d9acd2012-04-17 20:37:00 +01008793 /* Contrary to the suggestions in the documentation,
8794 * "Enable Panel Fitter" does not seem to be required when page
8795 * flipping with a non-native mode, and worse causes a normal
8796 * modeset to fail.
8797 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8798 */
8799 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008800 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008801 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008802
8803 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008804 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008805 return 0;
8806
8807err_unpin:
8808 intel_unpin_fb_obj(obj);
8809err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008810 return ret;
8811}
8812
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008813static int intel_gen7_queue_flip(struct drm_device *dev,
8814 struct drm_crtc *crtc,
8815 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008816 struct drm_i915_gem_object *obj,
8817 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008818{
8819 struct drm_i915_private *dev_priv = dev->dev_private;
8820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008821 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008822 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008823 int len, ret;
8824
8825 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008826 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008827 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008828
8829 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8830 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008831 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008832
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008833 switch(intel_crtc->plane) {
8834 case PLANE_A:
8835 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8836 break;
8837 case PLANE_B:
8838 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8839 break;
8840 case PLANE_C:
8841 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8842 break;
8843 default:
8844 WARN_ONCE(1, "unknown plane in flip command\n");
8845 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008846 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008847 }
8848
Chris Wilsonffe74d72013-08-26 20:58:12 +01008849 len = 4;
8850 if (ring->id == RCS)
8851 len += 6;
8852
8853 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008854 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008855 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008856
Chris Wilsonffe74d72013-08-26 20:58:12 +01008857 /* Unmask the flip-done completion message. Note that the bspec says that
8858 * we should do this for both the BCS and RCS, and that we must not unmask
8859 * more than one flip event at any time (or ensure that one flip message
8860 * can be sent by waiting for flip-done prior to queueing new flips).
8861 * Experimentation says that BCS works despite DERRMR masking all
8862 * flip-done completion events and that unmasking all planes at once
8863 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8864 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8865 */
8866 if (ring->id == RCS) {
8867 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8868 intel_ring_emit(ring, DERRMR);
8869 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8870 DERRMR_PIPEB_PRI_FLIP_DONE |
8871 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008872 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8873 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008874 intel_ring_emit(ring, DERRMR);
8875 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8876 }
8877
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008878 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008879 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008880 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008881 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008882
8883 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008884 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008885 return 0;
8886
8887err_unpin:
8888 intel_unpin_fb_obj(obj);
8889err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008890 return ret;
8891}
8892
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008893static int intel_default_queue_flip(struct drm_device *dev,
8894 struct drm_crtc *crtc,
8895 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008896 struct drm_i915_gem_object *obj,
8897 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008898{
8899 return -ENODEV;
8900}
8901
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008902static int intel_crtc_page_flip(struct drm_crtc *crtc,
8903 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008904 struct drm_pending_vblank_event *event,
8905 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008906{
8907 struct drm_device *dev = crtc->dev;
8908 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008909 struct drm_framebuffer *old_fb = crtc->fb;
8910 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8912 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008913 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008914 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008915
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008916 /* Can't change pixel format via MI display flips. */
8917 if (fb->pixel_format != crtc->fb->pixel_format)
8918 return -EINVAL;
8919
8920 /*
8921 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8922 * Note that pitch changes could also affect these register.
8923 */
8924 if (INTEL_INFO(dev)->gen > 3 &&
8925 (fb->offsets[0] != crtc->fb->offsets[0] ||
8926 fb->pitches[0] != crtc->fb->pitches[0]))
8927 return -EINVAL;
8928
Chris Wilsonf900db42014-02-20 09:26:13 +00008929 if (i915_terminally_wedged(&dev_priv->gpu_error))
8930 goto out_hang;
8931
Daniel Vetterb14c5672013-09-19 12:18:32 +02008932 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008933 if (work == NULL)
8934 return -ENOMEM;
8935
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008936 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008937 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008938 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008939 INIT_WORK(&work->work, intel_unpin_work_fn);
8940
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008941 ret = drm_vblank_get(dev, intel_crtc->pipe);
8942 if (ret)
8943 goto free_work;
8944
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008945 /* We borrow the event spin lock for protecting unpin_work */
8946 spin_lock_irqsave(&dev->event_lock, flags);
8947 if (intel_crtc->unpin_work) {
8948 spin_unlock_irqrestore(&dev->event_lock, flags);
8949 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008950 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008951
8952 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008953 return -EBUSY;
8954 }
8955 intel_crtc->unpin_work = work;
8956 spin_unlock_irqrestore(&dev->event_lock, flags);
8957
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008958 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8959 flush_workqueue(dev_priv->wq);
8960
Chris Wilson79158102012-05-23 11:13:58 +01008961 ret = i915_mutex_lock_interruptible(dev);
8962 if (ret)
8963 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008964
Jesse Barnes75dfca82010-02-10 15:09:44 -08008965 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008966 drm_gem_object_reference(&work->old_fb_obj->base);
8967 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008968
8969 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008970
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008971 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008972
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008973 work->enable_stall_check = true;
8974
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008975 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008976 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008977
Keith Packarded8d1972013-07-22 18:49:58 -07008978 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008979 if (ret)
8980 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008981
Chris Wilson7782de32011-07-08 12:22:41 +01008982 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008983 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008984 mutex_unlock(&dev->struct_mutex);
8985
Jesse Barnese5510fa2010-07-01 16:48:37 -07008986 trace_i915_flip_request(intel_crtc->plane, obj);
8987
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008988 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008989
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008990cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008991 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008992 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008993 drm_gem_object_unreference(&work->old_fb_obj->base);
8994 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008995 mutex_unlock(&dev->struct_mutex);
8996
Chris Wilson79158102012-05-23 11:13:58 +01008997cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008998 spin_lock_irqsave(&dev->event_lock, flags);
8999 intel_crtc->unpin_work = NULL;
9000 spin_unlock_irqrestore(&dev->event_lock, flags);
9001
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009002 drm_vblank_put(dev, intel_crtc->pipe);
9003free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009004 kfree(work);
9005
Chris Wilsonf900db42014-02-20 09:26:13 +00009006 if (ret == -EIO) {
9007out_hang:
9008 intel_crtc_wait_for_pending_flips(crtc);
9009 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9010 if (ret == 0 && event)
9011 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9012 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009013 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009014}
9015
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009016static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009017 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9018 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009019};
9020
Daniel Vetter9a935852012-07-05 22:34:27 +02009021/**
9022 * intel_modeset_update_staged_output_state
9023 *
9024 * Updates the staged output configuration state, e.g. after we've read out the
9025 * current hw state.
9026 */
9027static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9028{
Ville Syrjälä76688512014-01-10 11:28:06 +02009029 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009030 struct intel_encoder *encoder;
9031 struct intel_connector *connector;
9032
9033 list_for_each_entry(connector, &dev->mode_config.connector_list,
9034 base.head) {
9035 connector->new_encoder =
9036 to_intel_encoder(connector->base.encoder);
9037 }
9038
9039 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9040 base.head) {
9041 encoder->new_crtc =
9042 to_intel_crtc(encoder->base.crtc);
9043 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009044
9045 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9046 base.head) {
9047 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009048
9049 if (crtc->new_enabled)
9050 crtc->new_config = &crtc->config;
9051 else
9052 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009053 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009054}
9055
9056/**
9057 * intel_modeset_commit_output_state
9058 *
9059 * This function copies the stage display pipe configuration to the real one.
9060 */
9061static void intel_modeset_commit_output_state(struct drm_device *dev)
9062{
Ville Syrjälä76688512014-01-10 11:28:06 +02009063 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009064 struct intel_encoder *encoder;
9065 struct intel_connector *connector;
9066
9067 list_for_each_entry(connector, &dev->mode_config.connector_list,
9068 base.head) {
9069 connector->base.encoder = &connector->new_encoder->base;
9070 }
9071
9072 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9073 base.head) {
9074 encoder->base.crtc = &encoder->new_crtc->base;
9075 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009076
9077 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9078 base.head) {
9079 crtc->base.enabled = crtc->new_enabled;
9080 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009081}
9082
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009083static void
9084connected_sink_compute_bpp(struct intel_connector * connector,
9085 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009086{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009087 int bpp = pipe_config->pipe_bpp;
9088
9089 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9090 connector->base.base.id,
9091 drm_get_connector_name(&connector->base));
9092
9093 /* Don't use an invalid EDID bpc value */
9094 if (connector->base.display_info.bpc &&
9095 connector->base.display_info.bpc * 3 < bpp) {
9096 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9097 bpp, connector->base.display_info.bpc*3);
9098 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9099 }
9100
9101 /* Clamp bpp to 8 on screens without EDID 1.4 */
9102 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9103 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9104 bpp);
9105 pipe_config->pipe_bpp = 24;
9106 }
9107}
9108
9109static int
9110compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9111 struct drm_framebuffer *fb,
9112 struct intel_crtc_config *pipe_config)
9113{
9114 struct drm_device *dev = crtc->base.dev;
9115 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009116 int bpp;
9117
Daniel Vetterd42264b2013-03-28 16:38:08 +01009118 switch (fb->pixel_format) {
9119 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009120 bpp = 8*3; /* since we go through a colormap */
9121 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009122 case DRM_FORMAT_XRGB1555:
9123 case DRM_FORMAT_ARGB1555:
9124 /* checked in intel_framebuffer_init already */
9125 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9126 return -EINVAL;
9127 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009128 bpp = 6*3; /* min is 18bpp */
9129 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009130 case DRM_FORMAT_XBGR8888:
9131 case DRM_FORMAT_ABGR8888:
9132 /* checked in intel_framebuffer_init already */
9133 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9134 return -EINVAL;
9135 case DRM_FORMAT_XRGB8888:
9136 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009137 bpp = 8*3;
9138 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009139 case DRM_FORMAT_XRGB2101010:
9140 case DRM_FORMAT_ARGB2101010:
9141 case DRM_FORMAT_XBGR2101010:
9142 case DRM_FORMAT_ABGR2101010:
9143 /* checked in intel_framebuffer_init already */
9144 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009145 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009146 bpp = 10*3;
9147 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009148 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009149 default:
9150 DRM_DEBUG_KMS("unsupported depth\n");
9151 return -EINVAL;
9152 }
9153
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009154 pipe_config->pipe_bpp = bpp;
9155
9156 /* Clamp display bpp to EDID value */
9157 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009158 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009159 if (!connector->new_encoder ||
9160 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009161 continue;
9162
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009163 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009164 }
9165
9166 return bpp;
9167}
9168
Daniel Vetter644db712013-09-19 14:53:58 +02009169static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9170{
9171 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9172 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009173 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009174 mode->crtc_hdisplay, mode->crtc_hsync_start,
9175 mode->crtc_hsync_end, mode->crtc_htotal,
9176 mode->crtc_vdisplay, mode->crtc_vsync_start,
9177 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9178}
9179
Daniel Vetterc0b03412013-05-28 12:05:54 +02009180static void intel_dump_pipe_config(struct intel_crtc *crtc,
9181 struct intel_crtc_config *pipe_config,
9182 const char *context)
9183{
9184 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9185 context, pipe_name(crtc->pipe));
9186
9187 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9188 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9189 pipe_config->pipe_bpp, pipe_config->dither);
9190 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9191 pipe_config->has_pch_encoder,
9192 pipe_config->fdi_lanes,
9193 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9194 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9195 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009196 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9197 pipe_config->has_dp_encoder,
9198 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9199 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9200 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009201 DRM_DEBUG_KMS("requested mode:\n");
9202 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9203 DRM_DEBUG_KMS("adjusted mode:\n");
9204 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009205 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009206 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009207 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9208 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009209 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9210 pipe_config->gmch_pfit.control,
9211 pipe_config->gmch_pfit.pgm_ratios,
9212 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009213 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009214 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009215 pipe_config->pch_pfit.size,
9216 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009217 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009218 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009219}
9220
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009221static bool check_encoder_cloning(struct drm_crtc *crtc)
9222{
9223 int num_encoders = 0;
9224 bool uncloneable_encoders = false;
9225 struct intel_encoder *encoder;
9226
9227 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
9228 base.head) {
9229 if (&encoder->new_crtc->base != crtc)
9230 continue;
9231
9232 num_encoders++;
9233 if (!encoder->cloneable)
9234 uncloneable_encoders = true;
9235 }
9236
9237 return !(num_encoders > 1 && uncloneable_encoders);
9238}
9239
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009240static struct intel_crtc_config *
9241intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009242 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009243 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009244{
9245 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009246 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009247 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009248 int plane_bpp, ret = -EINVAL;
9249 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009250
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009251 if (!check_encoder_cloning(crtc)) {
9252 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9253 return ERR_PTR(-EINVAL);
9254 }
9255
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009256 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9257 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009258 return ERR_PTR(-ENOMEM);
9259
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009260 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9261 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009262
Daniel Vettere143a212013-07-04 12:01:15 +02009263 pipe_config->cpu_transcoder =
9264 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009265 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009266
Imre Deak2960bc92013-07-30 13:36:32 +03009267 /*
9268 * Sanitize sync polarity flags based on requested ones. If neither
9269 * positive or negative polarity is requested, treat this as meaning
9270 * negative polarity.
9271 */
9272 if (!(pipe_config->adjusted_mode.flags &
9273 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9274 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9275
9276 if (!(pipe_config->adjusted_mode.flags &
9277 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9278 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9279
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009280 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9281 * plane pixel format and any sink constraints into account. Returns the
9282 * source plane bpp so that dithering can be selected on mismatches
9283 * after encoders and crtc also have had their say. */
9284 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9285 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009286 if (plane_bpp < 0)
9287 goto fail;
9288
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009289 /*
9290 * Determine the real pipe dimensions. Note that stereo modes can
9291 * increase the actual pipe size due to the frame doubling and
9292 * insertion of additional space for blanks between the frame. This
9293 * is stored in the crtc timings. We use the requested mode to do this
9294 * computation to clearly distinguish it from the adjusted mode, which
9295 * can be changed by the connectors in the below retry loop.
9296 */
9297 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9298 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9299 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9300
Daniel Vettere29c22c2013-02-21 00:00:16 +01009301encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009302 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009303 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009304 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009305
Daniel Vetter135c81b2013-07-21 21:37:09 +02009306 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009307 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009308
Daniel Vetter7758a112012-07-08 19:40:39 +02009309 /* Pass our mode to the connectors and the CRTC to give them a chance to
9310 * adjust it according to limitations or connector properties, and also
9311 * a chance to reject the mode entirely.
9312 */
9313 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9314 base.head) {
9315
9316 if (&encoder->new_crtc->base != crtc)
9317 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009318
Daniel Vetterefea6e82013-07-21 21:36:59 +02009319 if (!(encoder->compute_config(encoder, pipe_config))) {
9320 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009321 goto fail;
9322 }
9323 }
9324
Daniel Vetterff9a6752013-06-01 17:16:21 +02009325 /* Set default port clock if not overwritten by the encoder. Needs to be
9326 * done afterwards in case the encoder adjusts the mode. */
9327 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009328 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9329 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009330
Daniel Vettera43f6e02013-06-07 23:10:32 +02009331 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009332 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009333 DRM_DEBUG_KMS("CRTC fixup failed\n");
9334 goto fail;
9335 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009336
9337 if (ret == RETRY) {
9338 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9339 ret = -EINVAL;
9340 goto fail;
9341 }
9342
9343 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9344 retry = false;
9345 goto encoder_retry;
9346 }
9347
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009348 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9349 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9350 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9351
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009352 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009353fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009354 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009355 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009356}
9357
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009358/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9359 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9360static void
9361intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9362 unsigned *prepare_pipes, unsigned *disable_pipes)
9363{
9364 struct intel_crtc *intel_crtc;
9365 struct drm_device *dev = crtc->dev;
9366 struct intel_encoder *encoder;
9367 struct intel_connector *connector;
9368 struct drm_crtc *tmp_crtc;
9369
9370 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9371
9372 /* Check which crtcs have changed outputs connected to them, these need
9373 * to be part of the prepare_pipes mask. We don't (yet) support global
9374 * modeset across multiple crtcs, so modeset_pipes will only have one
9375 * bit set at most. */
9376 list_for_each_entry(connector, &dev->mode_config.connector_list,
9377 base.head) {
9378 if (connector->base.encoder == &connector->new_encoder->base)
9379 continue;
9380
9381 if (connector->base.encoder) {
9382 tmp_crtc = connector->base.encoder->crtc;
9383
9384 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9385 }
9386
9387 if (connector->new_encoder)
9388 *prepare_pipes |=
9389 1 << connector->new_encoder->new_crtc->pipe;
9390 }
9391
9392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9393 base.head) {
9394 if (encoder->base.crtc == &encoder->new_crtc->base)
9395 continue;
9396
9397 if (encoder->base.crtc) {
9398 tmp_crtc = encoder->base.crtc;
9399
9400 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9401 }
9402
9403 if (encoder->new_crtc)
9404 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9405 }
9406
Ville Syrjälä76688512014-01-10 11:28:06 +02009407 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009408 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9409 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009410 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009411 continue;
9412
Ville Syrjälä76688512014-01-10 11:28:06 +02009413 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009414 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009415 else
9416 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009417 }
9418
9419
9420 /* set_mode is also used to update properties on life display pipes. */
9421 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009422 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009423 *prepare_pipes |= 1 << intel_crtc->pipe;
9424
Daniel Vetterb6c51642013-04-12 18:48:43 +02009425 /*
9426 * For simplicity do a full modeset on any pipe where the output routing
9427 * changed. We could be more clever, but that would require us to be
9428 * more careful with calling the relevant encoder->mode_set functions.
9429 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009430 if (*prepare_pipes)
9431 *modeset_pipes = *prepare_pipes;
9432
9433 /* ... and mask these out. */
9434 *modeset_pipes &= ~(*disable_pipes);
9435 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009436
9437 /*
9438 * HACK: We don't (yet) fully support global modesets. intel_set_config
9439 * obies this rule, but the modeset restore mode of
9440 * intel_modeset_setup_hw_state does not.
9441 */
9442 *modeset_pipes &= 1 << intel_crtc->pipe;
9443 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009444
9445 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9446 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009447}
9448
Daniel Vetterea9d7582012-07-10 10:42:52 +02009449static bool intel_crtc_in_use(struct drm_crtc *crtc)
9450{
9451 struct drm_encoder *encoder;
9452 struct drm_device *dev = crtc->dev;
9453
9454 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9455 if (encoder->crtc == crtc)
9456 return true;
9457
9458 return false;
9459}
9460
9461static void
9462intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9463{
9464 struct intel_encoder *intel_encoder;
9465 struct intel_crtc *intel_crtc;
9466 struct drm_connector *connector;
9467
9468 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9469 base.head) {
9470 if (!intel_encoder->base.crtc)
9471 continue;
9472
9473 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9474
9475 if (prepare_pipes & (1 << intel_crtc->pipe))
9476 intel_encoder->connectors_active = false;
9477 }
9478
9479 intel_modeset_commit_output_state(dev);
9480
Ville Syrjälä76688512014-01-10 11:28:06 +02009481 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009482 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9483 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009484 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009485 WARN_ON(intel_crtc->new_config &&
9486 intel_crtc->new_config != &intel_crtc->config);
9487 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009488 }
9489
9490 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9491 if (!connector->encoder || !connector->encoder->crtc)
9492 continue;
9493
9494 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9495
9496 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009497 struct drm_property *dpms_property =
9498 dev->mode_config.dpms_property;
9499
Daniel Vetterea9d7582012-07-10 10:42:52 +02009500 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009501 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009502 dpms_property,
9503 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009504
9505 intel_encoder = to_intel_encoder(connector->encoder);
9506 intel_encoder->connectors_active = true;
9507 }
9508 }
9509
9510}
9511
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009512static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009513{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009514 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009515
9516 if (clock1 == clock2)
9517 return true;
9518
9519 if (!clock1 || !clock2)
9520 return false;
9521
9522 diff = abs(clock1 - clock2);
9523
9524 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9525 return true;
9526
9527 return false;
9528}
9529
Daniel Vetter25c5b262012-07-08 22:08:04 +02009530#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9531 list_for_each_entry((intel_crtc), \
9532 &(dev)->mode_config.crtc_list, \
9533 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009534 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009535
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009536static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009537intel_pipe_config_compare(struct drm_device *dev,
9538 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009539 struct intel_crtc_config *pipe_config)
9540{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009541#define PIPE_CONF_CHECK_X(name) \
9542 if (current_config->name != pipe_config->name) { \
9543 DRM_ERROR("mismatch in " #name " " \
9544 "(expected 0x%08x, found 0x%08x)\n", \
9545 current_config->name, \
9546 pipe_config->name); \
9547 return false; \
9548 }
9549
Daniel Vetter08a24032013-04-19 11:25:34 +02009550#define PIPE_CONF_CHECK_I(name) \
9551 if (current_config->name != pipe_config->name) { \
9552 DRM_ERROR("mismatch in " #name " " \
9553 "(expected %i, found %i)\n", \
9554 current_config->name, \
9555 pipe_config->name); \
9556 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009557 }
9558
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009559#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9560 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009561 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009562 "(expected %i, found %i)\n", \
9563 current_config->name & (mask), \
9564 pipe_config->name & (mask)); \
9565 return false; \
9566 }
9567
Ville Syrjälä5e550652013-09-06 23:29:07 +03009568#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9569 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9570 DRM_ERROR("mismatch in " #name " " \
9571 "(expected %i, found %i)\n", \
9572 current_config->name, \
9573 pipe_config->name); \
9574 return false; \
9575 }
9576
Daniel Vetterbb760062013-06-06 14:55:52 +02009577#define PIPE_CONF_QUIRK(quirk) \
9578 ((current_config->quirks | pipe_config->quirks) & (quirk))
9579
Daniel Vettereccb1402013-05-22 00:50:22 +02009580 PIPE_CONF_CHECK_I(cpu_transcoder);
9581
Daniel Vetter08a24032013-04-19 11:25:34 +02009582 PIPE_CONF_CHECK_I(has_pch_encoder);
9583 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009584 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9585 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9586 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9587 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9588 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009589
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009590 PIPE_CONF_CHECK_I(has_dp_encoder);
9591 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9592 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9593 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9594 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9595 PIPE_CONF_CHECK_I(dp_m_n.tu);
9596
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9603
9604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9606 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9607 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9608 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9609 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9610
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009611 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009612
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009613 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9614 DRM_MODE_FLAG_INTERLACE);
9615
Daniel Vetterbb760062013-06-06 14:55:52 +02009616 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9617 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9618 DRM_MODE_FLAG_PHSYNC);
9619 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9620 DRM_MODE_FLAG_NHSYNC);
9621 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9622 DRM_MODE_FLAG_PVSYNC);
9623 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9624 DRM_MODE_FLAG_NVSYNC);
9625 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009626
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009627 PIPE_CONF_CHECK_I(pipe_src_w);
9628 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009629
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009630 PIPE_CONF_CHECK_I(gmch_pfit.control);
9631 /* pfit ratios are autocomputed by the hw on gen4+ */
9632 if (INTEL_INFO(dev)->gen < 4)
9633 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9634 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009635 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9636 if (current_config->pch_pfit.enabled) {
9637 PIPE_CONF_CHECK_I(pch_pfit.pos);
9638 PIPE_CONF_CHECK_I(pch_pfit.size);
9639 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009640
Jesse Barnese59150d2014-01-07 13:30:45 -08009641 /* BDW+ don't expose a synchronous way to read the state */
9642 if (IS_HASWELL(dev))
9643 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009644
Ville Syrjälä282740f2013-09-04 18:30:03 +03009645 PIPE_CONF_CHECK_I(double_wide);
9646
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009647 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009648 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009649 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009650 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9651 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009652
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009653 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9654 PIPE_CONF_CHECK_I(pipe_bpp);
9655
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009656 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9657 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009658
Daniel Vetter66e985c2013-06-05 13:34:20 +02009659#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009660#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009661#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009662#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009663#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009664
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009665 return true;
9666}
9667
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009668static void
9669check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009670{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009671 struct intel_connector *connector;
9672
9673 list_for_each_entry(connector, &dev->mode_config.connector_list,
9674 base.head) {
9675 /* This also checks the encoder/connector hw state with the
9676 * ->get_hw_state callbacks. */
9677 intel_connector_check_state(connector);
9678
9679 WARN(&connector->new_encoder->base != connector->base.encoder,
9680 "connector's staged encoder doesn't match current encoder\n");
9681 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009682}
9683
9684static void
9685check_encoder_state(struct drm_device *dev)
9686{
9687 struct intel_encoder *encoder;
9688 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009689
9690 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9691 base.head) {
9692 bool enabled = false;
9693 bool active = false;
9694 enum pipe pipe, tracked_pipe;
9695
9696 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9697 encoder->base.base.id,
9698 drm_get_encoder_name(&encoder->base));
9699
9700 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9701 "encoder's stage crtc doesn't match current crtc\n");
9702 WARN(encoder->connectors_active && !encoder->base.crtc,
9703 "encoder's active_connectors set, but no crtc\n");
9704
9705 list_for_each_entry(connector, &dev->mode_config.connector_list,
9706 base.head) {
9707 if (connector->base.encoder != &encoder->base)
9708 continue;
9709 enabled = true;
9710 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9711 active = true;
9712 }
9713 WARN(!!encoder->base.crtc != enabled,
9714 "encoder's enabled state mismatch "
9715 "(expected %i, found %i)\n",
9716 !!encoder->base.crtc, enabled);
9717 WARN(active && !encoder->base.crtc,
9718 "active encoder with no crtc\n");
9719
9720 WARN(encoder->connectors_active != active,
9721 "encoder's computed active state doesn't match tracked active state "
9722 "(expected %i, found %i)\n", active, encoder->connectors_active);
9723
9724 active = encoder->get_hw_state(encoder, &pipe);
9725 WARN(active != encoder->connectors_active,
9726 "encoder's hw state doesn't match sw tracking "
9727 "(expected %i, found %i)\n",
9728 encoder->connectors_active, active);
9729
9730 if (!encoder->base.crtc)
9731 continue;
9732
9733 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9734 WARN(active && pipe != tracked_pipe,
9735 "active encoder's pipe doesn't match"
9736 "(expected %i, found %i)\n",
9737 tracked_pipe, pipe);
9738
9739 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009740}
9741
9742static void
9743check_crtc_state(struct drm_device *dev)
9744{
9745 drm_i915_private_t *dev_priv = dev->dev_private;
9746 struct intel_crtc *crtc;
9747 struct intel_encoder *encoder;
9748 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009749
9750 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9751 base.head) {
9752 bool enabled = false;
9753 bool active = false;
9754
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009755 memset(&pipe_config, 0, sizeof(pipe_config));
9756
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009757 DRM_DEBUG_KMS("[CRTC:%d]\n",
9758 crtc->base.base.id);
9759
9760 WARN(crtc->active && !crtc->base.enabled,
9761 "active crtc, but not enabled in sw tracking\n");
9762
9763 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9764 base.head) {
9765 if (encoder->base.crtc != &crtc->base)
9766 continue;
9767 enabled = true;
9768 if (encoder->connectors_active)
9769 active = true;
9770 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009771
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009772 WARN(active != crtc->active,
9773 "crtc's computed active state doesn't match tracked active state "
9774 "(expected %i, found %i)\n", active, crtc->active);
9775 WARN(enabled != crtc->base.enabled,
9776 "crtc's computed enabled state doesn't match tracked enabled state "
9777 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9778
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009779 active = dev_priv->display.get_pipe_config(crtc,
9780 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009781
9782 /* hw state is inconsistent with the pipe A quirk */
9783 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9784 active = crtc->active;
9785
Daniel Vetter6c49f242013-06-06 12:45:25 +02009786 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9787 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009788 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009789 if (encoder->base.crtc != &crtc->base)
9790 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009791 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009792 encoder->get_config(encoder, &pipe_config);
9793 }
9794
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009795 WARN(crtc->active != active,
9796 "crtc active state doesn't match with hw state "
9797 "(expected %i, found %i)\n", crtc->active, active);
9798
Daniel Vetterc0b03412013-05-28 12:05:54 +02009799 if (active &&
9800 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9801 WARN(1, "pipe state doesn't match!\n");
9802 intel_dump_pipe_config(crtc, &pipe_config,
9803 "[hw state]");
9804 intel_dump_pipe_config(crtc, &crtc->config,
9805 "[sw state]");
9806 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009807 }
9808}
9809
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009810static void
9811check_shared_dpll_state(struct drm_device *dev)
9812{
9813 drm_i915_private_t *dev_priv = dev->dev_private;
9814 struct intel_crtc *crtc;
9815 struct intel_dpll_hw_state dpll_hw_state;
9816 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009817
9818 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9819 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9820 int enabled_crtcs = 0, active_crtcs = 0;
9821 bool active;
9822
9823 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9824
9825 DRM_DEBUG_KMS("%s\n", pll->name);
9826
9827 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9828
9829 WARN(pll->active > pll->refcount,
9830 "more active pll users than references: %i vs %i\n",
9831 pll->active, pll->refcount);
9832 WARN(pll->active && !pll->on,
9833 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009834 WARN(pll->on && !pll->active,
9835 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009836 WARN(pll->on != active,
9837 "pll on state mismatch (expected %i, found %i)\n",
9838 pll->on, active);
9839
9840 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9841 base.head) {
9842 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9843 enabled_crtcs++;
9844 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9845 active_crtcs++;
9846 }
9847 WARN(pll->active != active_crtcs,
9848 "pll active crtcs mismatch (expected %i, found %i)\n",
9849 pll->active, active_crtcs);
9850 WARN(pll->refcount != enabled_crtcs,
9851 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9852 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009853
9854 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9855 sizeof(dpll_hw_state)),
9856 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009857 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009858}
9859
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009860void
9861intel_modeset_check_state(struct drm_device *dev)
9862{
9863 check_connector_state(dev);
9864 check_encoder_state(dev);
9865 check_crtc_state(dev);
9866 check_shared_dpll_state(dev);
9867}
9868
Ville Syrjälä18442d02013-09-13 16:00:08 +03009869void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9870 int dotclock)
9871{
9872 /*
9873 * FDI already provided one idea for the dotclock.
9874 * Yell if the encoder disagrees.
9875 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009876 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009877 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009878 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009879}
9880
Daniel Vetterf30da182013-04-11 20:22:50 +02009881static int __intel_set_mode(struct drm_crtc *crtc,
9882 struct drm_display_mode *mode,
9883 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009884{
9885 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009886 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009887 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009888 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009889 struct intel_crtc *intel_crtc;
9890 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009891 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009892
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009893 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009894 if (!saved_mode)
9895 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009896
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009897 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009898 &prepare_pipes, &disable_pipes);
9899
Tim Gardner3ac18232012-12-07 07:54:26 -07009900 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009901
Daniel Vetter25c5b262012-07-08 22:08:04 +02009902 /* Hack: Because we don't (yet) support global modeset on multiple
9903 * crtcs, we don't keep track of the new mode for more than one crtc.
9904 * Hence simply check whether any bit is set in modeset_pipes in all the
9905 * pieces of code that are not yet converted to deal with mutliple crtcs
9906 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009907 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009908 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009909 if (IS_ERR(pipe_config)) {
9910 ret = PTR_ERR(pipe_config);
9911 pipe_config = NULL;
9912
Tim Gardner3ac18232012-12-07 07:54:26 -07009913 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009914 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009915 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9916 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009917 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009918 }
9919
Jesse Barnes30a970c2013-11-04 13:48:12 -08009920 /*
9921 * See if the config requires any additional preparation, e.g.
9922 * to adjust global state with pipes off. We need to do this
9923 * here so we can get the modeset_pipe updated config for the new
9924 * mode set on this crtc. For other crtcs we need to use the
9925 * adjusted_mode bits in the crtc directly.
9926 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009927 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009928 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009929
Ville Syrjäläc164f832013-11-05 22:34:12 +02009930 /* may have added more to prepare_pipes than we should */
9931 prepare_pipes &= ~disable_pipes;
9932 }
9933
Daniel Vetter460da9162013-03-27 00:44:51 +01009934 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9935 intel_crtc_disable(&intel_crtc->base);
9936
Daniel Vetterea9d7582012-07-10 10:42:52 +02009937 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9938 if (intel_crtc->base.enabled)
9939 dev_priv->display.crtc_disable(&intel_crtc->base);
9940 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009941
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009942 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9943 * to set it here already despite that we pass it down the callchain.
9944 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009945 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009946 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009947 /* mode_set/enable/disable functions rely on a correct pipe
9948 * config. */
9949 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009950 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009951
9952 /*
9953 * Calculate and store various constants which
9954 * are later needed by vblank and swap-completion
9955 * timestamping. They are derived from true hwmode.
9956 */
9957 drm_calc_timestamping_constants(crtc,
9958 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009959 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009960
Daniel Vetterea9d7582012-07-10 10:42:52 +02009961 /* Only after disabling all output pipelines that will be changed can we
9962 * update the the output configuration. */
9963 intel_modeset_update_state(dev, prepare_pipes);
9964
Daniel Vetter47fab732012-10-26 10:58:18 +02009965 if (dev_priv->display.modeset_global_resources)
9966 dev_priv->display.modeset_global_resources(dev);
9967
Daniel Vettera6778b32012-07-02 09:56:42 +02009968 /* Set up the DPLL and any encoders state that needs to adjust or depend
9969 * on the DPLL.
9970 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009971 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009972 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009973 x, y, fb);
9974 if (ret)
9975 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009976 }
9977
9978 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009979 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9980 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009981
Daniel Vettera6778b32012-07-02 09:56:42 +02009982 /* FIXME: add subpixel order */
9983done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009984 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009985 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009986
Tim Gardner3ac18232012-12-07 07:54:26 -07009987out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009988 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009989 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009990 return ret;
9991}
9992
Damien Lespiaue7457a92013-08-08 22:28:59 +01009993static int intel_set_mode(struct drm_crtc *crtc,
9994 struct drm_display_mode *mode,
9995 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009996{
9997 int ret;
9998
9999 ret = __intel_set_mode(crtc, mode, x, y, fb);
10000
10001 if (ret == 0)
10002 intel_modeset_check_state(crtc->dev);
10003
10004 return ret;
10005}
10006
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010007void intel_crtc_restore_mode(struct drm_crtc *crtc)
10008{
10009 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
10010}
10011
Daniel Vetter25c5b262012-07-08 22:08:04 +020010012#undef for_each_intel_crtc_masked
10013
Daniel Vetterd9e55602012-07-04 22:16:09 +020010014static void intel_set_config_free(struct intel_set_config *config)
10015{
10016 if (!config)
10017 return;
10018
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010019 kfree(config->save_connector_encoders);
10020 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010021 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010022 kfree(config);
10023}
10024
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010025static int intel_set_config_save_state(struct drm_device *dev,
10026 struct intel_set_config *config)
10027{
Ville Syrjälä76688512014-01-10 11:28:06 +020010028 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010029 struct drm_encoder *encoder;
10030 struct drm_connector *connector;
10031 int count;
10032
Ville Syrjälä76688512014-01-10 11:28:06 +020010033 config->save_crtc_enabled =
10034 kcalloc(dev->mode_config.num_crtc,
10035 sizeof(bool), GFP_KERNEL);
10036 if (!config->save_crtc_enabled)
10037 return -ENOMEM;
10038
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010039 config->save_encoder_crtcs =
10040 kcalloc(dev->mode_config.num_encoder,
10041 sizeof(struct drm_crtc *), GFP_KERNEL);
10042 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010043 return -ENOMEM;
10044
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010045 config->save_connector_encoders =
10046 kcalloc(dev->mode_config.num_connector,
10047 sizeof(struct drm_encoder *), GFP_KERNEL);
10048 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010049 return -ENOMEM;
10050
10051 /* Copy data. Note that driver private data is not affected.
10052 * Should anything bad happen only the expected state is
10053 * restored, not the drivers personal bookkeeping.
10054 */
10055 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010056 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10057 config->save_crtc_enabled[count++] = crtc->enabled;
10058 }
10059
10060 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010061 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010062 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010063 }
10064
10065 count = 0;
10066 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010067 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010068 }
10069
10070 return 0;
10071}
10072
10073static void intel_set_config_restore_state(struct drm_device *dev,
10074 struct intel_set_config *config)
10075{
Ville Syrjälä76688512014-01-10 11:28:06 +020010076 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010077 struct intel_encoder *encoder;
10078 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010079 int count;
10080
10081 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010082 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10083 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010084
10085 if (crtc->new_enabled)
10086 crtc->new_config = &crtc->config;
10087 else
10088 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010089 }
10090
10091 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010092 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10093 encoder->new_crtc =
10094 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010095 }
10096
10097 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010098 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10099 connector->new_encoder =
10100 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010101 }
10102}
10103
Imre Deake3de42b2013-05-03 19:44:07 +020010104static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010105is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010106{
10107 int i;
10108
Chris Wilson2e57f472013-07-17 12:14:40 +010010109 if (set->num_connectors == 0)
10110 return false;
10111
10112 if (WARN_ON(set->connectors == NULL))
10113 return false;
10114
10115 for (i = 0; i < set->num_connectors; i++)
10116 if (set->connectors[i]->encoder &&
10117 set->connectors[i]->encoder->crtc == set->crtc &&
10118 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010119 return true;
10120
10121 return false;
10122}
10123
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010124static void
10125intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10126 struct intel_set_config *config)
10127{
10128
10129 /* We should be able to check here if the fb has the same properties
10130 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010131 if (is_crtc_connector_off(set)) {
10132 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010133 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010134 /* If we have no fb then treat it as a full mode set */
10135 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010136 struct intel_crtc *intel_crtc =
10137 to_intel_crtc(set->crtc);
10138
Jani Nikulad330a952014-01-21 11:24:25 +020010139 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010140 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10141 config->fb_changed = true;
10142 } else {
10143 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10144 config->mode_changed = true;
10145 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010146 } else if (set->fb == NULL) {
10147 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010148 } else if (set->fb->pixel_format !=
10149 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010150 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010151 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010152 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010153 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010154 }
10155
Daniel Vetter835c5872012-07-10 18:11:08 +020010156 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010157 config->fb_changed = true;
10158
10159 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10160 DRM_DEBUG_KMS("modes are different, full mode set\n");
10161 drm_mode_debug_printmodeline(&set->crtc->mode);
10162 drm_mode_debug_printmodeline(set->mode);
10163 config->mode_changed = true;
10164 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010165
10166 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10167 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010168}
10169
Daniel Vetter2e431052012-07-04 22:42:15 +020010170static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010171intel_modeset_stage_output_state(struct drm_device *dev,
10172 struct drm_mode_set *set,
10173 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010174{
Daniel Vetter9a935852012-07-05 22:34:27 +020010175 struct intel_connector *connector;
10176 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010177 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010178 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010179
Damien Lespiau9abdda72013-02-13 13:29:23 +000010180 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010181 * of connectors. For paranoia, double-check this. */
10182 WARN_ON(!set->fb && (set->num_connectors != 0));
10183 WARN_ON(set->fb && (set->num_connectors == 0));
10184
Daniel Vetter9a935852012-07-05 22:34:27 +020010185 list_for_each_entry(connector, &dev->mode_config.connector_list,
10186 base.head) {
10187 /* Otherwise traverse passed in connector list and get encoders
10188 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010189 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010190 if (set->connectors[ro] == &connector->base) {
10191 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010192 break;
10193 }
10194 }
10195
Daniel Vetter9a935852012-07-05 22:34:27 +020010196 /* If we disable the crtc, disable all its connectors. Also, if
10197 * the connector is on the changing crtc but not on the new
10198 * connector list, disable it. */
10199 if ((!set->fb || ro == set->num_connectors) &&
10200 connector->base.encoder &&
10201 connector->base.encoder->crtc == set->crtc) {
10202 connector->new_encoder = NULL;
10203
10204 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10205 connector->base.base.id,
10206 drm_get_connector_name(&connector->base));
10207 }
10208
10209
10210 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010211 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010212 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010213 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010214 }
10215 /* connector->new_encoder is now updated for all connectors. */
10216
10217 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010218 list_for_each_entry(connector, &dev->mode_config.connector_list,
10219 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010220 struct drm_crtc *new_crtc;
10221
Daniel Vetter9a935852012-07-05 22:34:27 +020010222 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010223 continue;
10224
Daniel Vetter9a935852012-07-05 22:34:27 +020010225 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010226
10227 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010228 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010229 new_crtc = set->crtc;
10230 }
10231
10232 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010233 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10234 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010235 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010236 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010237 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10238
10239 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10240 connector->base.base.id,
10241 drm_get_connector_name(&connector->base),
10242 new_crtc->base.id);
10243 }
10244
10245 /* Check for any encoders that needs to be disabled. */
10246 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10247 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010248 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010249 list_for_each_entry(connector,
10250 &dev->mode_config.connector_list,
10251 base.head) {
10252 if (connector->new_encoder == encoder) {
10253 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010254 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010255 }
10256 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010257
10258 if (num_connectors == 0)
10259 encoder->new_crtc = NULL;
10260 else if (num_connectors > 1)
10261 return -EINVAL;
10262
Daniel Vetter9a935852012-07-05 22:34:27 +020010263 /* Only now check for crtc changes so we don't miss encoders
10264 * that will be disabled. */
10265 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010266 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010267 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010268 }
10269 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010270 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010271
Ville Syrjälä76688512014-01-10 11:28:06 +020010272 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10273 base.head) {
10274 crtc->new_enabled = false;
10275
10276 list_for_each_entry(encoder,
10277 &dev->mode_config.encoder_list,
10278 base.head) {
10279 if (encoder->new_crtc == crtc) {
10280 crtc->new_enabled = true;
10281 break;
10282 }
10283 }
10284
10285 if (crtc->new_enabled != crtc->base.enabled) {
10286 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10287 crtc->new_enabled ? "en" : "dis");
10288 config->mode_changed = true;
10289 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010290
10291 if (crtc->new_enabled)
10292 crtc->new_config = &crtc->config;
10293 else
10294 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010295 }
10296
Daniel Vetter2e431052012-07-04 22:42:15 +020010297 return 0;
10298}
10299
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010300static void disable_crtc_nofb(struct intel_crtc *crtc)
10301{
10302 struct drm_device *dev = crtc->base.dev;
10303 struct intel_encoder *encoder;
10304 struct intel_connector *connector;
10305
10306 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10307 pipe_name(crtc->pipe));
10308
10309 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10310 if (connector->new_encoder &&
10311 connector->new_encoder->new_crtc == crtc)
10312 connector->new_encoder = NULL;
10313 }
10314
10315 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10316 if (encoder->new_crtc == crtc)
10317 encoder->new_crtc = NULL;
10318 }
10319
10320 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010321 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010322}
10323
Daniel Vetter2e431052012-07-04 22:42:15 +020010324static int intel_crtc_set_config(struct drm_mode_set *set)
10325{
10326 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010327 struct drm_mode_set save_set;
10328 struct intel_set_config *config;
10329 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010330
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010331 BUG_ON(!set);
10332 BUG_ON(!set->crtc);
10333 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010334
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010335 /* Enforce sane interface api - has been abused by the fb helper. */
10336 BUG_ON(!set->mode && set->fb);
10337 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010338
Daniel Vetter2e431052012-07-04 22:42:15 +020010339 if (set->fb) {
10340 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10341 set->crtc->base.id, set->fb->base.id,
10342 (int)set->num_connectors, set->x, set->y);
10343 } else {
10344 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010345 }
10346
10347 dev = set->crtc->dev;
10348
10349 ret = -ENOMEM;
10350 config = kzalloc(sizeof(*config), GFP_KERNEL);
10351 if (!config)
10352 goto out_config;
10353
10354 ret = intel_set_config_save_state(dev, config);
10355 if (ret)
10356 goto out_config;
10357
10358 save_set.crtc = set->crtc;
10359 save_set.mode = &set->crtc->mode;
10360 save_set.x = set->crtc->x;
10361 save_set.y = set->crtc->y;
10362 save_set.fb = set->crtc->fb;
10363
10364 /* Compute whether we need a full modeset, only an fb base update or no
10365 * change at all. In the future we might also check whether only the
10366 * mode changed, e.g. for LVDS where we only change the panel fitter in
10367 * such cases. */
10368 intel_set_config_compute_mode_changes(set, config);
10369
Daniel Vetter9a935852012-07-05 22:34:27 +020010370 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010371 if (ret)
10372 goto fail;
10373
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010374 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010375 ret = intel_set_mode(set->crtc, set->mode,
10376 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010377 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010378 intel_crtc_wait_for_pending_flips(set->crtc);
10379
Daniel Vetter4f660f42012-07-02 09:47:37 +020010380 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010381 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010382 /*
10383 * In the fastboot case this may be our only check of the
10384 * state after boot. It would be better to only do it on
10385 * the first update, but we don't have a nice way of doing that
10386 * (and really, set_config isn't used much for high freq page
10387 * flipping, so increasing its cost here shouldn't be a big
10388 * deal).
10389 */
Jani Nikulad330a952014-01-21 11:24:25 +020010390 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010391 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010392 }
10393
Chris Wilson2d05eae2013-05-03 17:36:25 +010010394 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010395 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10396 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010397fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010398 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010399
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010400 /*
10401 * HACK: if the pipe was on, but we didn't have a framebuffer,
10402 * force the pipe off to avoid oopsing in the modeset code
10403 * due to fb==NULL. This should only happen during boot since
10404 * we don't yet reconstruct the FB from the hardware state.
10405 */
10406 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10407 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10408
Chris Wilson2d05eae2013-05-03 17:36:25 +010010409 /* Try to restore the config */
10410 if (config->mode_changed &&
10411 intel_set_mode(save_set.crtc, save_set.mode,
10412 save_set.x, save_set.y, save_set.fb))
10413 DRM_ERROR("failed to restore config after modeset failure\n");
10414 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010415
Daniel Vetterd9e55602012-07-04 22:16:09 +020010416out_config:
10417 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010418 return ret;
10419}
10420
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010421static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010422 .cursor_set = intel_crtc_cursor_set,
10423 .cursor_move = intel_crtc_cursor_move,
10424 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010425 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010426 .destroy = intel_crtc_destroy,
10427 .page_flip = intel_crtc_page_flip,
10428};
10429
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010430static void intel_cpu_pll_init(struct drm_device *dev)
10431{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010432 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010433 intel_ddi_pll_init(dev);
10434}
10435
Daniel Vetter53589012013-06-05 13:34:16 +020010436static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10437 struct intel_shared_dpll *pll,
10438 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010439{
Daniel Vetter53589012013-06-05 13:34:16 +020010440 uint32_t val;
10441
10442 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010443 hw_state->dpll = val;
10444 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10445 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010446
10447 return val & DPLL_VCO_ENABLE;
10448}
10449
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010450static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10451 struct intel_shared_dpll *pll)
10452{
10453 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10454 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10455}
10456
Daniel Vettere7b903d2013-06-05 13:34:14 +020010457static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10458 struct intel_shared_dpll *pll)
10459{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010460 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010461 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010462
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010463 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10464
10465 /* Wait for the clocks to stabilize. */
10466 POSTING_READ(PCH_DPLL(pll->id));
10467 udelay(150);
10468
10469 /* The pixel multiplier can only be updated once the
10470 * DPLL is enabled and the clocks are stable.
10471 *
10472 * So write it again.
10473 */
10474 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10475 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010476 udelay(200);
10477}
10478
10479static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10480 struct intel_shared_dpll *pll)
10481{
10482 struct drm_device *dev = dev_priv->dev;
10483 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010484
10485 /* Make sure no transcoder isn't still depending on us. */
10486 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10487 if (intel_crtc_to_shared_dpll(crtc) == pll)
10488 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10489 }
10490
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010491 I915_WRITE(PCH_DPLL(pll->id), 0);
10492 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010493 udelay(200);
10494}
10495
Daniel Vetter46edb022013-06-05 13:34:12 +020010496static char *ibx_pch_dpll_names[] = {
10497 "PCH DPLL A",
10498 "PCH DPLL B",
10499};
10500
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010501static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010502{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010503 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010504 int i;
10505
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010506 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010507
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010508 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010509 dev_priv->shared_dplls[i].id = i;
10510 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010511 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010512 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10513 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010514 dev_priv->shared_dplls[i].get_hw_state =
10515 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010516 }
10517}
10518
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010519static void intel_shared_dpll_init(struct drm_device *dev)
10520{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010522
10523 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10524 ibx_pch_dpll_init(dev);
10525 else
10526 dev_priv->num_shared_dpll = 0;
10527
10528 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010529}
10530
Hannes Ederb358d0a2008-12-18 21:18:47 +010010531static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010532{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010533 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010534 struct intel_crtc *intel_crtc;
10535 int i;
10536
Daniel Vetter955382f2013-09-19 14:05:45 +020010537 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010538 if (intel_crtc == NULL)
10539 return;
10540
10541 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10542
10543 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010544 for (i = 0; i < 256; i++) {
10545 intel_crtc->lut_r[i] = i;
10546 intel_crtc->lut_g[i] = i;
10547 intel_crtc->lut_b[i] = i;
10548 }
10549
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010550 /*
10551 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10552 * is hooked to plane B. Hence we want plane A feeding pipe B.
10553 */
Jesse Barnes80824002009-09-10 15:28:06 -070010554 intel_crtc->pipe = pipe;
10555 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010556 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010557 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010558 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010559 }
10560
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010561 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10562 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10563 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10564 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10565
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010567}
10568
Jesse Barnes752aa882013-10-31 18:55:49 +020010569enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10570{
10571 struct drm_encoder *encoder = connector->base.encoder;
10572
10573 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10574
10575 if (!encoder)
10576 return INVALID_PIPE;
10577
10578 return to_intel_crtc(encoder->crtc)->pipe;
10579}
10580
Carl Worth08d7b3d2009-04-29 14:43:54 -070010581int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010582 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010583{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010584 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010585 struct drm_mode_object *drmmode_obj;
10586 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010587
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010588 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10589 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010590
Daniel Vetterc05422d2009-08-11 16:05:30 +020010591 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10592 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010593
Daniel Vetterc05422d2009-08-11 16:05:30 +020010594 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010595 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010596 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010597 }
10598
Daniel Vetterc05422d2009-08-11 16:05:30 +020010599 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10600 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010601
Daniel Vetterc05422d2009-08-11 16:05:30 +020010602 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010603}
10604
Daniel Vetter66a92782012-07-12 20:08:18 +020010605static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010606{
Daniel Vetter66a92782012-07-12 20:08:18 +020010607 struct drm_device *dev = encoder->base.dev;
10608 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010610 int entry = 0;
10611
Daniel Vetter66a92782012-07-12 20:08:18 +020010612 list_for_each_entry(source_encoder,
10613 &dev->mode_config.encoder_list, base.head) {
10614
10615 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010616 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010617
10618 /* Intel hw has only one MUX where enocoders could be cloned. */
10619 if (encoder->cloneable && source_encoder->cloneable)
10620 index_mask |= (1 << entry);
10621
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 entry++;
10623 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010624
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 return index_mask;
10626}
10627
Chris Wilson4d302442010-12-14 19:21:29 +000010628static bool has_edp_a(struct drm_device *dev)
10629{
10630 struct drm_i915_private *dev_priv = dev->dev_private;
10631
10632 if (!IS_MOBILE(dev))
10633 return false;
10634
10635 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10636 return false;
10637
Damien Lespiaue3589902014-02-07 19:12:50 +000010638 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010639 return false;
10640
10641 return true;
10642}
10643
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010644const char *intel_output_name(int output)
10645{
10646 static const char *names[] = {
10647 [INTEL_OUTPUT_UNUSED] = "Unused",
10648 [INTEL_OUTPUT_ANALOG] = "Analog",
10649 [INTEL_OUTPUT_DVO] = "DVO",
10650 [INTEL_OUTPUT_SDVO] = "SDVO",
10651 [INTEL_OUTPUT_LVDS] = "LVDS",
10652 [INTEL_OUTPUT_TVOUT] = "TV",
10653 [INTEL_OUTPUT_HDMI] = "HDMI",
10654 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10655 [INTEL_OUTPUT_EDP] = "eDP",
10656 [INTEL_OUTPUT_DSI] = "DSI",
10657 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10658 };
10659
10660 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10661 return "Invalid";
10662
10663 return names[output];
10664}
10665
Jesse Barnes79e53942008-11-07 14:24:08 -080010666static void intel_setup_outputs(struct drm_device *dev)
10667{
Eric Anholt725e30a2009-01-22 13:01:02 -080010668 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010669 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010670 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010671
Daniel Vetterc9093352013-06-06 22:22:47 +020010672 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010673
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010674 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010675 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010676
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010677 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010678 int found;
10679
10680 /* Haswell uses DDI functions to detect digital outputs */
10681 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10682 /* DDI A only supports eDP */
10683 if (found)
10684 intel_ddi_init(dev, PORT_A);
10685
10686 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10687 * register */
10688 found = I915_READ(SFUSE_STRAP);
10689
10690 if (found & SFUSE_STRAP_DDIB_DETECTED)
10691 intel_ddi_init(dev, PORT_B);
10692 if (found & SFUSE_STRAP_DDIC_DETECTED)
10693 intel_ddi_init(dev, PORT_C);
10694 if (found & SFUSE_STRAP_DDID_DETECTED)
10695 intel_ddi_init(dev, PORT_D);
10696 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010697 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010698 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010699
10700 if (has_edp_a(dev))
10701 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010702
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010703 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010704 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010705 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010706 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010707 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010708 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010709 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010710 }
10711
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010712 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010713 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010714
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010715 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010716 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010717
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010718 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010719 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010720
Daniel Vetter270b3042012-10-27 15:52:05 +020010721 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010722 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010723 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010724 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10725 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10726 PORT_B);
10727 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10728 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10729 }
10730
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010731 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10732 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10733 PORT_C);
10734 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010735 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010736 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010737
Jani Nikula3cfca972013-08-27 15:12:26 +030010738 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010739 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010740 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010741
Paulo Zanonie2debe92013-02-18 19:00:27 -030010742 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010743 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010744 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010745 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10746 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010747 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010748 }
Ma Ling27185ae2009-08-24 13:50:23 +080010749
Imre Deake7281ea2013-05-08 13:14:08 +030010750 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010751 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010752 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010753
10754 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010755
Paulo Zanonie2debe92013-02-18 19:00:27 -030010756 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010757 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010758 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010759 }
Ma Ling27185ae2009-08-24 13:50:23 +080010760
Paulo Zanonie2debe92013-02-18 19:00:27 -030010761 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010762
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010763 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10764 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010765 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010766 }
Imre Deake7281ea2013-05-08 13:14:08 +030010767 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010768 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010769 }
Ma Ling27185ae2009-08-24 13:50:23 +080010770
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010771 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010772 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010773 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010774 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010775 intel_dvo_init(dev);
10776
Zhenyu Wang103a1962009-11-27 11:44:36 +080010777 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010778 intel_tv_init(dev);
10779
Chris Wilson4ef69c72010-09-09 15:14:28 +010010780 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10781 encoder->base.possible_crtcs = encoder->crtc_mask;
10782 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010783 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010784 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010785
Paulo Zanonidde86e22012-12-01 12:04:25 -020010786 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010787
10788 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010789}
10790
10791static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10792{
10793 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010794
Daniel Vetteref2d6332014-02-10 18:00:38 +010010795 drm_framebuffer_cleanup(fb);
10796 WARN_ON(!intel_fb->obj->framebuffer_references--);
10797 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010798 kfree(intel_fb);
10799}
10800
10801static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010802 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010803 unsigned int *handle)
10804{
10805 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010806 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010807
Chris Wilson05394f32010-11-08 19:18:58 +000010808 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010809}
10810
10811static const struct drm_framebuffer_funcs intel_fb_funcs = {
10812 .destroy = intel_user_framebuffer_destroy,
10813 .create_handle = intel_user_framebuffer_create_handle,
10814};
10815
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010816static int intel_framebuffer_init(struct drm_device *dev,
10817 struct intel_framebuffer *intel_fb,
10818 struct drm_mode_fb_cmd2 *mode_cmd,
10819 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010820{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010821 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010822 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010823 int ret;
10824
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010825 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10826
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010827 if (obj->tiling_mode == I915_TILING_Y) {
10828 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010829 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010830 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010831
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010832 if (mode_cmd->pitches[0] & 63) {
10833 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10834 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010835 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010836 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010837
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010838 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10839 pitch_limit = 32*1024;
10840 } else if (INTEL_INFO(dev)->gen >= 4) {
10841 if (obj->tiling_mode)
10842 pitch_limit = 16*1024;
10843 else
10844 pitch_limit = 32*1024;
10845 } else if (INTEL_INFO(dev)->gen >= 3) {
10846 if (obj->tiling_mode)
10847 pitch_limit = 8*1024;
10848 else
10849 pitch_limit = 16*1024;
10850 } else
10851 /* XXX DSPC is limited to 4k tiled */
10852 pitch_limit = 8*1024;
10853
10854 if (mode_cmd->pitches[0] > pitch_limit) {
10855 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10856 obj->tiling_mode ? "tiled" : "linear",
10857 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010858 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010859 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010860
10861 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010862 mode_cmd->pitches[0] != obj->stride) {
10863 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10864 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010865 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010866 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010867
Ville Syrjälä57779d02012-10-31 17:50:14 +020010868 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010869 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010870 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010871 case DRM_FORMAT_RGB565:
10872 case DRM_FORMAT_XRGB8888:
10873 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010874 break;
10875 case DRM_FORMAT_XRGB1555:
10876 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010877 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010878 DRM_DEBUG("unsupported pixel format: %s\n",
10879 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010880 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010881 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010882 break;
10883 case DRM_FORMAT_XBGR8888:
10884 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010885 case DRM_FORMAT_XRGB2101010:
10886 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010887 case DRM_FORMAT_XBGR2101010:
10888 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010889 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010890 DRM_DEBUG("unsupported pixel format: %s\n",
10891 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010892 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010893 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010894 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010895 case DRM_FORMAT_YUYV:
10896 case DRM_FORMAT_UYVY:
10897 case DRM_FORMAT_YVYU:
10898 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010899 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010900 DRM_DEBUG("unsupported pixel format: %s\n",
10901 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010902 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010903 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010904 break;
10905 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010906 DRM_DEBUG("unsupported pixel format: %s\n",
10907 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010908 return -EINVAL;
10909 }
10910
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010911 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10912 if (mode_cmd->offsets[0] != 0)
10913 return -EINVAL;
10914
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010915 aligned_height = intel_align_height(dev, mode_cmd->height,
10916 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010917 /* FIXME drm helper for size checks (especially planar formats)? */
10918 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10919 return -EINVAL;
10920
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010921 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10922 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010923 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010924
Jesse Barnes79e53942008-11-07 14:24:08 -080010925 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10926 if (ret) {
10927 DRM_ERROR("framebuffer init failed %d\n", ret);
10928 return ret;
10929 }
10930
Jesse Barnes79e53942008-11-07 14:24:08 -080010931 return 0;
10932}
10933
Jesse Barnes79e53942008-11-07 14:24:08 -080010934static struct drm_framebuffer *
10935intel_user_framebuffer_create(struct drm_device *dev,
10936 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010937 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010938{
Chris Wilson05394f32010-11-08 19:18:58 +000010939 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010940
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010941 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10942 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010943 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010944 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010945
Chris Wilsond2dff872011-04-19 08:36:26 +010010946 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010947}
10948
Daniel Vetter4520f532013-10-09 09:18:51 +020010949#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010950static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010951{
10952}
10953#endif
10954
Jesse Barnes79e53942008-11-07 14:24:08 -080010955static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010956 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010957 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010958};
10959
Jesse Barnese70236a2009-09-21 10:42:27 -070010960/* Set up chip specific display functions */
10961static void intel_init_display(struct drm_device *dev)
10962{
10963 struct drm_i915_private *dev_priv = dev->dev_private;
10964
Daniel Vetteree9300b2013-06-03 22:40:22 +020010965 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10966 dev_priv->display.find_dpll = g4x_find_best_dpll;
10967 else if (IS_VALLEYVIEW(dev))
10968 dev_priv->display.find_dpll = vlv_find_best_dpll;
10969 else if (IS_PINEVIEW(dev))
10970 dev_priv->display.find_dpll = pnv_find_best_dpll;
10971 else
10972 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10973
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010974 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010975 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010976 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010977 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010978 dev_priv->display.crtc_enable = haswell_crtc_enable;
10979 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010980 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010981 dev_priv->display.update_plane = ironlake_update_plane;
10982 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010983 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010984 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010985 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010986 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10987 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010988 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010989 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010990 } else if (IS_VALLEYVIEW(dev)) {
10991 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010992 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010993 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10994 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10995 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10996 dev_priv->display.off = i9xx_crtc_off;
10997 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010998 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010999 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011000 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011001 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011002 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11003 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011004 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070011005 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011006 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011007
Jesse Barnese70236a2009-09-21 10:42:27 -070011008 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011009 if (IS_VALLEYVIEW(dev))
11010 dev_priv->display.get_display_clock_speed =
11011 valleyview_get_display_clock_speed;
11012 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011013 dev_priv->display.get_display_clock_speed =
11014 i945_get_display_clock_speed;
11015 else if (IS_I915G(dev))
11016 dev_priv->display.get_display_clock_speed =
11017 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011018 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011019 dev_priv->display.get_display_clock_speed =
11020 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011021 else if (IS_PINEVIEW(dev))
11022 dev_priv->display.get_display_clock_speed =
11023 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011024 else if (IS_I915GM(dev))
11025 dev_priv->display.get_display_clock_speed =
11026 i915gm_get_display_clock_speed;
11027 else if (IS_I865G(dev))
11028 dev_priv->display.get_display_clock_speed =
11029 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011030 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011031 dev_priv->display.get_display_clock_speed =
11032 i855_get_display_clock_speed;
11033 else /* 852, 830 */
11034 dev_priv->display.get_display_clock_speed =
11035 i830_get_display_clock_speed;
11036
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011037 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011038 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011039 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011040 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011041 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011042 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011043 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070011044 } else if (IS_IVYBRIDGE(dev)) {
11045 /* FIXME: detect B0+ stepping and use auto training */
11046 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011047 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011048 dev_priv->display.modeset_global_resources =
11049 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011050 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011051 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011052 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011053 dev_priv->display.modeset_global_resources =
11054 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011055 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011056 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011057 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011058 } else if (IS_VALLEYVIEW(dev)) {
11059 dev_priv->display.modeset_global_resources =
11060 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011061 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011062 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063
11064 /* Default just returns -ENODEV to indicate unsupported */
11065 dev_priv->display.queue_flip = intel_default_queue_flip;
11066
11067 switch (INTEL_INFO(dev)->gen) {
11068 case 2:
11069 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11070 break;
11071
11072 case 3:
11073 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11074 break;
11075
11076 case 4:
11077 case 5:
11078 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11079 break;
11080
11081 case 6:
11082 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11083 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011084 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011085 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011086 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11087 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011088 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011089
11090 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011091}
11092
Jesse Barnesb690e962010-07-19 13:53:12 -070011093/*
11094 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11095 * resume, or other times. This quirk makes sure that's the case for
11096 * affected systems.
11097 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011098static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011099{
11100 struct drm_i915_private *dev_priv = dev->dev_private;
11101
11102 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011103 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011104}
11105
Keith Packard435793d2011-07-12 14:56:22 -070011106/*
11107 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11108 */
11109static void quirk_ssc_force_disable(struct drm_device *dev)
11110{
11111 struct drm_i915_private *dev_priv = dev->dev_private;
11112 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011113 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011114}
11115
Carsten Emde4dca20e2012-03-15 15:56:26 +010011116/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011117 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11118 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011119 */
11120static void quirk_invert_brightness(struct drm_device *dev)
11121{
11122 struct drm_i915_private *dev_priv = dev->dev_private;
11123 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011124 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011125}
11126
11127struct intel_quirk {
11128 int device;
11129 int subsystem_vendor;
11130 int subsystem_device;
11131 void (*hook)(struct drm_device *dev);
11132};
11133
Egbert Eich5f85f172012-10-14 15:46:38 +020011134/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11135struct intel_dmi_quirk {
11136 void (*hook)(struct drm_device *dev);
11137 const struct dmi_system_id (*dmi_id_list)[];
11138};
11139
11140static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11141{
11142 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11143 return 1;
11144}
11145
11146static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11147 {
11148 .dmi_id_list = &(const struct dmi_system_id[]) {
11149 {
11150 .callback = intel_dmi_reverse_brightness,
11151 .ident = "NCR Corporation",
11152 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11153 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11154 },
11155 },
11156 { } /* terminating entry */
11157 },
11158 .hook = quirk_invert_brightness,
11159 },
11160};
11161
Ben Widawskyc43b5632012-04-16 14:07:40 -070011162static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011163 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011164 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011165
Jesse Barnesb690e962010-07-19 13:53:12 -070011166 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11167 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11168
Jesse Barnesb690e962010-07-19 13:53:12 -070011169 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11170 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11171
Chris Wilsona4945f92013-10-08 11:16:59 +010011172 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011173 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011174
11175 /* Lenovo U160 cannot use SSC on LVDS */
11176 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011177
11178 /* Sony Vaio Y cannot use SSC on LVDS */
11179 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011180
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011181 /* Acer Aspire 5734Z must invert backlight brightness */
11182 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11183
11184 /* Acer/eMachines G725 */
11185 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11186
11187 /* Acer/eMachines e725 */
11188 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11189
11190 /* Acer/Packard Bell NCL20 */
11191 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11192
11193 /* Acer Aspire 4736Z */
11194 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011195
11196 /* Acer Aspire 5336 */
11197 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011198};
11199
11200static void intel_init_quirks(struct drm_device *dev)
11201{
11202 struct pci_dev *d = dev->pdev;
11203 int i;
11204
11205 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11206 struct intel_quirk *q = &intel_quirks[i];
11207
11208 if (d->device == q->device &&
11209 (d->subsystem_vendor == q->subsystem_vendor ||
11210 q->subsystem_vendor == PCI_ANY_ID) &&
11211 (d->subsystem_device == q->subsystem_device ||
11212 q->subsystem_device == PCI_ANY_ID))
11213 q->hook(dev);
11214 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011215 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11216 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11217 intel_dmi_quirks[i].hook(dev);
11218 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011219}
11220
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011221/* Disable the VGA plane that we never use */
11222static void i915_disable_vga(struct drm_device *dev)
11223{
11224 struct drm_i915_private *dev_priv = dev->dev_private;
11225 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011226 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011227
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011228 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011229 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011230 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011231 sr1 = inb(VGA_SR_DATA);
11232 outb(sr1 | 1<<5, VGA_SR_DATA);
11233 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11234 udelay(300);
11235
11236 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11237 POSTING_READ(vga_reg);
11238}
11239
Daniel Vetterf8175862012-04-10 15:50:11 +020011240void intel_modeset_init_hw(struct drm_device *dev)
11241{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011242 intel_prepare_ddi(dev);
11243
Daniel Vetterf8175862012-04-10 15:50:11 +020011244 intel_init_clock_gating(dev);
11245
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011246 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011247
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011248 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011249 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011250 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011251}
11252
Imre Deak7d708ee2013-04-17 14:04:50 +030011253void intel_modeset_suspend_hw(struct drm_device *dev)
11254{
11255 intel_suspend_hw(dev);
11256}
11257
Jesse Barnes79e53942008-11-07 14:24:08 -080011258void intel_modeset_init(struct drm_device *dev)
11259{
Jesse Barnes652c3932009-08-17 13:31:43 -070011260 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011261 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011262 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011263 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011264
11265 drm_mode_config_init(dev);
11266
11267 dev->mode_config.min_width = 0;
11268 dev->mode_config.min_height = 0;
11269
Dave Airlie019d96c2011-09-29 16:20:42 +010011270 dev->mode_config.preferred_depth = 24;
11271 dev->mode_config.prefer_shadow = 1;
11272
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011273 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011274
Jesse Barnesb690e962010-07-19 13:53:12 -070011275 intel_init_quirks(dev);
11276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011277 intel_init_pm(dev);
11278
Ben Widawskye3c74752013-04-05 13:12:39 -070011279 if (INTEL_INFO(dev)->num_pipes == 0)
11280 return;
11281
Jesse Barnese70236a2009-09-21 10:42:27 -070011282 intel_init_display(dev);
11283
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011284 if (IS_GEN2(dev)) {
11285 dev->mode_config.max_width = 2048;
11286 dev->mode_config.max_height = 2048;
11287 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011288 dev->mode_config.max_width = 4096;
11289 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011290 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011291 dev->mode_config.max_width = 8192;
11292 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011293 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011294 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011295
Zhao Yakui28c97732009-10-09 11:39:41 +080011296 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011297 INTEL_INFO(dev)->num_pipes,
11298 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011299
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011300 for_each_pipe(pipe) {
11301 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011302 for_each_sprite(pipe, sprite) {
11303 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011304 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011305 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011306 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011307 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011308 }
11309
Jesse Barnesf42bb702013-12-16 16:34:23 -080011310 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011311 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011312
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011313 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011314 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011315
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011316 /* Just disable it once at startup */
11317 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011318 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011319
11320 /* Just in case the BIOS is doing something questionable. */
11321 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011322
Jesse Barnes8b687df2014-02-21 13:13:39 -080011323 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011324 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011325 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011326
11327 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11328 base.head) {
11329 if (!crtc->active)
11330 continue;
11331
Jesse Barnes46f297f2014-03-07 08:57:48 -080011332 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011333 * Note that reserving the BIOS fb up front prevents us
11334 * from stuffing other stolen allocations like the ring
11335 * on top. This prevents some ugliness at boot time, and
11336 * can even allow for smooth boot transitions if the BIOS
11337 * fb is large enough for the active pipe configuration.
11338 */
11339 if (dev_priv->display.get_plane_config) {
11340 dev_priv->display.get_plane_config(crtc,
11341 &crtc->plane_config);
11342 /*
11343 * If the fb is shared between multiple heads, we'll
11344 * just get the first one.
11345 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011346 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011347 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011348 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011349}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011350
Daniel Vetter24929352012-07-02 20:28:59 +020011351static void
11352intel_connector_break_all_links(struct intel_connector *connector)
11353{
11354 connector->base.dpms = DRM_MODE_DPMS_OFF;
11355 connector->base.encoder = NULL;
11356 connector->encoder->connectors_active = false;
11357 connector->encoder->base.crtc = NULL;
11358}
11359
Daniel Vetter7fad7982012-07-04 17:51:47 +020011360static void intel_enable_pipe_a(struct drm_device *dev)
11361{
11362 struct intel_connector *connector;
11363 struct drm_connector *crt = NULL;
11364 struct intel_load_detect_pipe load_detect_temp;
11365
11366 /* We can't just switch on the pipe A, we need to set things up with a
11367 * proper mode and output configuration. As a gross hack, enable pipe A
11368 * by enabling the load detect pipe once. */
11369 list_for_each_entry(connector,
11370 &dev->mode_config.connector_list,
11371 base.head) {
11372 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11373 crt = &connector->base;
11374 break;
11375 }
11376 }
11377
11378 if (!crt)
11379 return;
11380
11381 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11382 intel_release_load_detect_pipe(crt, &load_detect_temp);
11383
11384
11385}
11386
Daniel Vetterfa555832012-10-10 23:14:00 +020011387static bool
11388intel_check_plane_mapping(struct intel_crtc *crtc)
11389{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011390 struct drm_device *dev = crtc->base.dev;
11391 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011392 u32 reg, val;
11393
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011394 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011395 return true;
11396
11397 reg = DSPCNTR(!crtc->plane);
11398 val = I915_READ(reg);
11399
11400 if ((val & DISPLAY_PLANE_ENABLE) &&
11401 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11402 return false;
11403
11404 return true;
11405}
11406
Daniel Vetter24929352012-07-02 20:28:59 +020011407static void intel_sanitize_crtc(struct intel_crtc *crtc)
11408{
11409 struct drm_device *dev = crtc->base.dev;
11410 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011411 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011412
Daniel Vetter24929352012-07-02 20:28:59 +020011413 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011414 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011415 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11416
11417 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011418 * disable the crtc (and hence change the state) if it is wrong. Note
11419 * that gen4+ has a fixed plane -> pipe mapping. */
11420 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011421 struct intel_connector *connector;
11422 bool plane;
11423
Daniel Vetter24929352012-07-02 20:28:59 +020011424 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11425 crtc->base.base.id);
11426
11427 /* Pipe has the wrong plane attached and the plane is active.
11428 * Temporarily change the plane mapping and disable everything
11429 * ... */
11430 plane = crtc->plane;
11431 crtc->plane = !plane;
11432 dev_priv->display.crtc_disable(&crtc->base);
11433 crtc->plane = plane;
11434
11435 /* ... and break all links. */
11436 list_for_each_entry(connector, &dev->mode_config.connector_list,
11437 base.head) {
11438 if (connector->encoder->base.crtc != &crtc->base)
11439 continue;
11440
11441 intel_connector_break_all_links(connector);
11442 }
11443
11444 WARN_ON(crtc->active);
11445 crtc->base.enabled = false;
11446 }
Daniel Vetter24929352012-07-02 20:28:59 +020011447
Daniel Vetter7fad7982012-07-04 17:51:47 +020011448 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11449 crtc->pipe == PIPE_A && !crtc->active) {
11450 /* BIOS forgot to enable pipe A, this mostly happens after
11451 * resume. Force-enable the pipe to fix this, the update_dpms
11452 * call below we restore the pipe to the right state, but leave
11453 * the required bits on. */
11454 intel_enable_pipe_a(dev);
11455 }
11456
Daniel Vetter24929352012-07-02 20:28:59 +020011457 /* Adjust the state of the output pipe according to whether we
11458 * have active connectors/encoders. */
11459 intel_crtc_update_dpms(&crtc->base);
11460
11461 if (crtc->active != crtc->base.enabled) {
11462 struct intel_encoder *encoder;
11463
11464 /* This can happen either due to bugs in the get_hw_state
11465 * functions or because the pipe is force-enabled due to the
11466 * pipe A quirk. */
11467 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11468 crtc->base.base.id,
11469 crtc->base.enabled ? "enabled" : "disabled",
11470 crtc->active ? "enabled" : "disabled");
11471
11472 crtc->base.enabled = crtc->active;
11473
11474 /* Because we only establish the connector -> encoder ->
11475 * crtc links if something is active, this means the
11476 * crtc is now deactivated. Break the links. connector
11477 * -> encoder links are only establish when things are
11478 * actually up, hence no need to break them. */
11479 WARN_ON(crtc->active);
11480
11481 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11482 WARN_ON(encoder->connectors_active);
11483 encoder->base.crtc = NULL;
11484 }
11485 }
11486}
11487
11488static void intel_sanitize_encoder(struct intel_encoder *encoder)
11489{
11490 struct intel_connector *connector;
11491 struct drm_device *dev = encoder->base.dev;
11492
11493 /* We need to check both for a crtc link (meaning that the
11494 * encoder is active and trying to read from a pipe) and the
11495 * pipe itself being active. */
11496 bool has_active_crtc = encoder->base.crtc &&
11497 to_intel_crtc(encoder->base.crtc)->active;
11498
11499 if (encoder->connectors_active && !has_active_crtc) {
11500 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11501 encoder->base.base.id,
11502 drm_get_encoder_name(&encoder->base));
11503
11504 /* Connector is active, but has no active pipe. This is
11505 * fallout from our resume register restoring. Disable
11506 * the encoder manually again. */
11507 if (encoder->base.crtc) {
11508 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11509 encoder->base.base.id,
11510 drm_get_encoder_name(&encoder->base));
11511 encoder->disable(encoder);
11512 }
11513
11514 /* Inconsistent output/port/pipe state happens presumably due to
11515 * a bug in one of the get_hw_state functions. Or someplace else
11516 * in our code, like the register restore mess on resume. Clamp
11517 * things to off as a safer default. */
11518 list_for_each_entry(connector,
11519 &dev->mode_config.connector_list,
11520 base.head) {
11521 if (connector->encoder != encoder)
11522 continue;
11523
11524 intel_connector_break_all_links(connector);
11525 }
11526 }
11527 /* Enabled encoders without active connectors will be fixed in
11528 * the crtc fixup. */
11529}
11530
Imre Deak04098752014-02-18 00:02:16 +020011531void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011532{
11533 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011534 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011535
Imre Deak04098752014-02-18 00:02:16 +020011536 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11537 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11538 i915_disable_vga(dev);
11539 }
11540}
11541
11542void i915_redisable_vga(struct drm_device *dev)
11543{
11544 struct drm_i915_private *dev_priv = dev->dev_private;
11545
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011546 /* This function can be called both from intel_modeset_setup_hw_state or
11547 * at a very early point in our resume sequence, where the power well
11548 * structures are not yet restored. Since this function is at a very
11549 * paranoid "someone might have enabled VGA while we were not looking"
11550 * level, just check if the power well is enabled instead of trying to
11551 * follow the "don't touch the power well if we don't need it" policy
11552 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011553 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011554 return;
11555
Imre Deak04098752014-02-18 00:02:16 +020011556 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011557}
11558
Daniel Vetter30e984d2013-06-05 13:34:17 +020011559static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011560{
11561 struct drm_i915_private *dev_priv = dev->dev_private;
11562 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011563 struct intel_crtc *crtc;
11564 struct intel_encoder *encoder;
11565 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011566 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011567
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011568 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11569 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011570 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011571
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011572 crtc->active = dev_priv->display.get_pipe_config(crtc,
11573 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011574
11575 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011576 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011577
11578 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11579 crtc->base.base.id,
11580 crtc->active ? "enabled" : "disabled");
11581 }
11582
Daniel Vetter53589012013-06-05 13:34:16 +020011583 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011584 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011585 intel_ddi_setup_hw_pll_state(dev);
11586
Daniel Vetter53589012013-06-05 13:34:16 +020011587 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11588 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11589
11590 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11591 pll->active = 0;
11592 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11593 base.head) {
11594 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11595 pll->active++;
11596 }
11597 pll->refcount = pll->active;
11598
Daniel Vetter35c95372013-07-17 06:55:04 +020011599 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11600 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011601 }
11602
Daniel Vetter24929352012-07-02 20:28:59 +020011603 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11604 base.head) {
11605 pipe = 0;
11606
11607 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011608 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11609 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011610 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011611 } else {
11612 encoder->base.crtc = NULL;
11613 }
11614
11615 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011616 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011617 encoder->base.base.id,
11618 drm_get_encoder_name(&encoder->base),
11619 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011620 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011621 }
11622
11623 list_for_each_entry(connector, &dev->mode_config.connector_list,
11624 base.head) {
11625 if (connector->get_hw_state(connector)) {
11626 connector->base.dpms = DRM_MODE_DPMS_ON;
11627 connector->encoder->connectors_active = true;
11628 connector->base.encoder = &connector->encoder->base;
11629 } else {
11630 connector->base.dpms = DRM_MODE_DPMS_OFF;
11631 connector->base.encoder = NULL;
11632 }
11633 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11634 connector->base.base.id,
11635 drm_get_connector_name(&connector->base),
11636 connector->base.encoder ? "enabled" : "disabled");
11637 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011638}
11639
11640/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11641 * and i915 state tracking structures. */
11642void intel_modeset_setup_hw_state(struct drm_device *dev,
11643 bool force_restore)
11644{
11645 struct drm_i915_private *dev_priv = dev->dev_private;
11646 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011647 struct intel_crtc *crtc;
11648 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011649 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011650
11651 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011652
Jesse Barnesbabea612013-06-26 18:57:38 +030011653 /*
11654 * Now that we have the config, copy it to each CRTC struct
11655 * Note that this could go away if we move to using crtc_config
11656 * checking everywhere.
11657 */
11658 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11659 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011660 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011661 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011662 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11663 crtc->base.base.id);
11664 drm_mode_debug_printmodeline(&crtc->base.mode);
11665 }
11666 }
11667
Daniel Vetter24929352012-07-02 20:28:59 +020011668 /* HW state is read out, now we need to sanitize this mess. */
11669 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11670 base.head) {
11671 intel_sanitize_encoder(encoder);
11672 }
11673
11674 for_each_pipe(pipe) {
11675 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11676 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011677 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011678 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011679
Daniel Vetter35c95372013-07-17 06:55:04 +020011680 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11681 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11682
11683 if (!pll->on || pll->active)
11684 continue;
11685
11686 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11687
11688 pll->disable(dev_priv, pll);
11689 pll->on = false;
11690 }
11691
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011692 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011693 ilk_wm_get_hw_state(dev);
11694
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011695 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011696 i915_redisable_vga(dev);
11697
Daniel Vetterf30da182013-04-11 20:22:50 +020011698 /*
11699 * We need to use raw interfaces for restoring state to avoid
11700 * checking (bogus) intermediate states.
11701 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011702 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011703 struct drm_crtc *crtc =
11704 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011705
11706 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11707 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011708 }
11709 } else {
11710 intel_modeset_update_staged_output_state(dev);
11711 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011712
11713 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011714}
11715
11716void intel_modeset_gem_init(struct drm_device *dev)
11717{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011718 struct drm_crtc *c;
11719 struct intel_framebuffer *fb;
11720
Chris Wilson1833b132012-05-09 11:56:28 +010011721 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011722
11723 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011724
11725 /*
11726 * Make sure any fbs we allocated at startup are properly
11727 * pinned & fenced. When we do the allocation it's too early
11728 * for this.
11729 */
11730 mutex_lock(&dev->struct_mutex);
11731 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
11732 if (!c->fb)
11733 continue;
11734
11735 fb = to_intel_framebuffer(c->fb);
11736 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11737 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11738 to_intel_crtc(c)->pipe);
11739 drm_framebuffer_unreference(c->fb);
11740 c->fb = NULL;
11741 }
11742 }
11743 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011744}
11745
Imre Deak4932e2c2014-02-11 17:12:48 +020011746void intel_connector_unregister(struct intel_connector *intel_connector)
11747{
11748 struct drm_connector *connector = &intel_connector->base;
11749
11750 intel_panel_destroy_backlight(connector);
11751 drm_sysfs_connector_remove(connector);
11752}
11753
Jesse Barnes79e53942008-11-07 14:24:08 -080011754void intel_modeset_cleanup(struct drm_device *dev)
11755{
Jesse Barnes652c3932009-08-17 13:31:43 -070011756 struct drm_i915_private *dev_priv = dev->dev_private;
11757 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011758 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011759
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011760 /*
11761 * Interrupts and polling as the first thing to avoid creating havoc.
11762 * Too much stuff here (turning of rps, connectors, ...) would
11763 * experience fancy races otherwise.
11764 */
11765 drm_irq_uninstall(dev);
11766 cancel_work_sync(&dev_priv->hotplug_work);
11767 /*
11768 * Due to the hpd irq storm handling the hotplug work can re-arm the
11769 * poll handlers. Hence disable polling after hpd handling is shut down.
11770 */
Keith Packardf87ea762010-10-03 19:36:26 -070011771 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011772
Jesse Barnes652c3932009-08-17 13:31:43 -070011773 mutex_lock(&dev->struct_mutex);
11774
Jesse Barnes723bfd72010-10-07 16:01:13 -070011775 intel_unregister_dsm_handler();
11776
Jesse Barnes652c3932009-08-17 13:31:43 -070011777 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11778 /* Skip inactive CRTCs */
11779 if (!crtc->fb)
11780 continue;
11781
Daniel Vetter3dec0092010-08-20 21:40:52 +020011782 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011783 }
11784
Chris Wilson973d04f2011-07-08 12:22:37 +010011785 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011786
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011787 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011788
Daniel Vetter930ebb42012-06-29 23:32:16 +020011789 ironlake_teardown_rc6(dev);
11790
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011791 mutex_unlock(&dev->struct_mutex);
11792
Chris Wilson1630fe72011-07-08 12:22:42 +010011793 /* flush any delayed tasks or pending work */
11794 flush_scheduled_work();
11795
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011796 /* destroy the backlight and sysfs files before encoders/connectors */
11797 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011798 struct intel_connector *intel_connector;
11799
11800 intel_connector = to_intel_connector(connector);
11801 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011802 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011803
Jesse Barnes79e53942008-11-07 14:24:08 -080011804 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011805
11806 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011807}
11808
Dave Airlie28d52042009-09-21 14:33:58 +100011809/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011810 * Return which encoder is currently attached for connector.
11811 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011812struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011813{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011814 return &intel_attached_encoder(connector)->base;
11815}
Jesse Barnes79e53942008-11-07 14:24:08 -080011816
Chris Wilsondf0e9242010-09-09 16:20:55 +010011817void intel_connector_attach_encoder(struct intel_connector *connector,
11818 struct intel_encoder *encoder)
11819{
11820 connector->encoder = encoder;
11821 drm_mode_connector_attach_encoder(&connector->base,
11822 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011823}
Dave Airlie28d52042009-09-21 14:33:58 +100011824
11825/*
11826 * set vga decode state - true == enable VGA decode
11827 */
11828int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11829{
11830 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011831 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011832 u16 gmch_ctrl;
11833
Chris Wilson75fa0412014-02-07 18:37:02 -020011834 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11835 DRM_ERROR("failed to read control word\n");
11836 return -EIO;
11837 }
11838
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011839 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11840 return 0;
11841
Dave Airlie28d52042009-09-21 14:33:58 +100011842 if (state)
11843 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11844 else
11845 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011846
11847 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11848 DRM_ERROR("failed to write control word\n");
11849 return -EIO;
11850 }
11851
Dave Airlie28d52042009-09-21 14:33:58 +100011852 return 0;
11853}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011854
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011855struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011856
11857 u32 power_well_driver;
11858
Chris Wilson63b66e52013-08-08 15:12:06 +020011859 int num_transcoders;
11860
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011861 struct intel_cursor_error_state {
11862 u32 control;
11863 u32 position;
11864 u32 base;
11865 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011866 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011867
11868 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011869 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011870 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011871 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011872
11873 struct intel_plane_error_state {
11874 u32 control;
11875 u32 stride;
11876 u32 size;
11877 u32 pos;
11878 u32 addr;
11879 u32 surface;
11880 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011881 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011882
11883 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011884 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011885 enum transcoder cpu_transcoder;
11886
11887 u32 conf;
11888
11889 u32 htotal;
11890 u32 hblank;
11891 u32 hsync;
11892 u32 vtotal;
11893 u32 vblank;
11894 u32 vsync;
11895 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011896};
11897
11898struct intel_display_error_state *
11899intel_display_capture_error_state(struct drm_device *dev)
11900{
Akshay Joshi0206e352011-08-16 15:34:10 -040011901 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011902 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011903 int transcoders[] = {
11904 TRANSCODER_A,
11905 TRANSCODER_B,
11906 TRANSCODER_C,
11907 TRANSCODER_EDP,
11908 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011909 int i;
11910
Chris Wilson63b66e52013-08-08 15:12:06 +020011911 if (INTEL_INFO(dev)->num_pipes == 0)
11912 return NULL;
11913
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011914 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011915 if (error == NULL)
11916 return NULL;
11917
Imre Deak190be112013-11-25 17:15:31 +020011918 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011919 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11920
Damien Lespiau52331302012-08-15 19:23:25 +010011921 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011922 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011923 intel_display_power_enabled_sw(dev_priv,
11924 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011925 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011926 continue;
11927
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011928 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11929 error->cursor[i].control = I915_READ(CURCNTR(i));
11930 error->cursor[i].position = I915_READ(CURPOS(i));
11931 error->cursor[i].base = I915_READ(CURBASE(i));
11932 } else {
11933 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11934 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11935 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11936 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011937
11938 error->plane[i].control = I915_READ(DSPCNTR(i));
11939 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011940 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011941 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011942 error->plane[i].pos = I915_READ(DSPPOS(i));
11943 }
Paulo Zanonica291362013-03-06 20:03:14 -030011944 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11945 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011946 if (INTEL_INFO(dev)->gen >= 4) {
11947 error->plane[i].surface = I915_READ(DSPSURF(i));
11948 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11949 }
11950
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011951 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011952 }
11953
11954 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11955 if (HAS_DDI(dev_priv->dev))
11956 error->num_transcoders++; /* Account for eDP. */
11957
11958 for (i = 0; i < error->num_transcoders; i++) {
11959 enum transcoder cpu_transcoder = transcoders[i];
11960
Imre Deakddf9c532013-11-27 22:02:02 +020011961 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011962 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011963 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011964 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011965 continue;
11966
Chris Wilson63b66e52013-08-08 15:12:06 +020011967 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11968
11969 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11970 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11971 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11972 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11973 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11974 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11975 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011976 }
11977
11978 return error;
11979}
11980
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011981#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11982
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011983void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011984intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011985 struct drm_device *dev,
11986 struct intel_display_error_state *error)
11987{
11988 int i;
11989
Chris Wilson63b66e52013-08-08 15:12:06 +020011990 if (!error)
11991 return;
11992
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011993 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011994 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011995 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011996 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011997 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011998 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011999 err_printf(m, " Power: %s\n",
12000 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012001 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012002
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012003 err_printf(m, "Plane [%d]:\n", i);
12004 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12005 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012006 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012007 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12008 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012009 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012010 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012011 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012012 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012013 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12014 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012015 }
12016
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012017 err_printf(m, "Cursor [%d]:\n", i);
12018 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12019 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12020 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012021 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012022
12023 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012024 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012025 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012026 err_printf(m, " Power: %s\n",
12027 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012028 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12029 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12030 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12031 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12032 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12033 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12034 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12035 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012036}