blob: 4e0a351bfbcadb7a1e0d13a591dcbafaac5ef80d [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
Oscar Mateob20385f2014-07-24 17:04:10 +0100136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000138#include "i915_gem_render_state.h"
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000139#include "i915_reset.h"
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100140#include "i915_vgpu.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800141#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300142#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700143#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000160 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100161
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100162/* Typical size of the average request (2 pipecontrols and a MI_BB) */
163#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100165#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100166
Chris Wilsonf9e9e9d2019-03-01 17:09:01 +0000167#define ACTIVE_PRIORITY (I915_PRIORITY_NEWCLIENT | I915_PRIORITY_NOSEMAPHORE)
Chris Wilson1e3f6972019-03-01 17:08:58 +0000168
Chris Wilson95f697e2019-03-08 13:25:20 +0000169static int execlists_context_deferred_alloc(struct intel_context *ce,
170 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100171static void execlists_init_reg_state(u32 *reg_state,
Chris Wilsonb146e5e2019-03-06 08:47:04 +0000172 struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +0100173 struct intel_engine_cs *engine,
174 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000175
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000176static inline struct i915_priolist *to_priolist(struct rb_node *rb)
177{
178 return rb_entry(rb, struct i915_priolist, node);
179}
180
181static inline int rq_prio(const struct i915_request *rq)
182{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100183 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000184}
185
Chris Wilsonb5773a362019-02-28 22:06:39 +0000186static int effective_prio(const struct i915_request *rq)
187{
Chris Wilson1e3f6972019-03-01 17:08:58 +0000188 int prio = rq_prio(rq);
189
190 /*
191 * On unwinding the active request, we give it a priority bump
192 * equivalent to a freshly submitted request. This protects it from
193 * being gazumped again, but it would be preferable if we didn't
194 * let it be gazumped in the first place!
195 *
196 * See __unwind_incomplete_requests()
197 */
198 if (~prio & ACTIVE_PRIORITY && __i915_request_has_started(rq)) {
199 /*
200 * After preemption, we insert the active request at the
201 * end of the new priority level. This means that we will be
202 * _lower_ priority than the preemptee all things equal (and
203 * so the preemption is valid), so adjust our comparison
204 * accordingly.
205 */
206 prio |= ACTIVE_PRIORITY;
207 prio--;
208 }
209
Chris Wilsonb5773a362019-02-28 22:06:39 +0000210 /* Restrict mere WAIT boosts from triggering preemption */
Chris Wilson1e3f6972019-03-01 17:08:58 +0000211 return prio | __NO_PREEMPTION;
Chris Wilsonb5773a362019-02-28 22:06:39 +0000212}
213
Chris Wilsonc9a64622019-01-29 18:54:52 +0000214static int queue_prio(const struct intel_engine_execlists *execlists)
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000215{
Chris Wilsonc9a64622019-01-29 18:54:52 +0000216 struct i915_priolist *p;
217 struct rb_node *rb;
218
219 rb = rb_first_cached(&execlists->queue);
220 if (!rb)
221 return INT_MIN;
222
223 /*
224 * As the priolist[] are inverted, with the highest priority in [0],
225 * we have to flip the index value to become priority.
226 */
227 p = to_priolist(rb);
228 return ((p->priority + 1) << I915_USER_PRIORITY_SHIFT) - ffs(p->used);
229}
230
231static inline bool need_preempt(const struct intel_engine_cs *engine,
232 const struct i915_request *rq)
233{
Chris Wilsonb5773a362019-02-28 22:06:39 +0000234 int last_prio;
Chris Wilsonc9a64622019-01-29 18:54:52 +0000235
Chris Wilsonbac24f52019-03-29 13:40:24 +0000236 if (!engine->preempt_context)
Chris Wilsonc9a64622019-01-29 18:54:52 +0000237 return false;
238
239 if (i915_request_completed(rq))
240 return false;
241
242 /*
243 * Check if the current priority hint merits a preemption attempt.
244 *
245 * We record the highest value priority we saw during rescheduling
246 * prior to this dequeue, therefore we know that if it is strictly
247 * less than the current tail of ESLP[0], we do not need to force
248 * a preempt-to-idle cycle.
249 *
250 * However, the priority hint is a mere hint that we may need to
251 * preempt. If that hint is stale or we may be trying to preempt
252 * ourselves, ignore the request.
253 */
Chris Wilsonb5773a362019-02-28 22:06:39 +0000254 last_prio = effective_prio(rq);
Chris Wilsonc9a64622019-01-29 18:54:52 +0000255 if (!__execlists_need_preempt(engine->execlists.queue_priority_hint,
256 last_prio))
257 return false;
258
259 /*
260 * Check against the first request in ELSP[1], it will, thanks to the
261 * power of PI, be the highest priority of that context.
262 */
263 if (!list_is_last(&rq->link, &engine->timeline.requests) &&
264 rq_prio(list_next_entry(rq, link)) > last_prio)
265 return true;
266
267 /*
268 * If the inflight context did not trigger the preemption, then maybe
269 * it was the set of queued requests? Pick the highest priority in
270 * the queue (the first active priolist) and see if it deserves to be
271 * running instead of ELSP[0].
272 *
273 * The highest priority request in the queue can not be either
274 * ELSP[0] or ELSP[1] as, thanks again to PI, if it was the same
275 * context, it's priority would not exceed ELSP[0] aka last_prio.
276 */
277 return queue_prio(&engine->execlists) > last_prio;
278}
279
280__maybe_unused static inline bool
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000281assert_priority_queue(const struct i915_request *prev,
Chris Wilsonc9a64622019-01-29 18:54:52 +0000282 const struct i915_request *next)
283{
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000284 const struct intel_engine_execlists *execlists =
285 &prev->engine->execlists;
Chris Wilsonc9a64622019-01-29 18:54:52 +0000286
287 /*
288 * Without preemption, the prev may refer to the still active element
289 * which we refuse to let go.
290 *
291 * Even with preemption, there are times when we think it is better not
292 * to preempt and leave an ostensibly lower priority request in flight.
293 */
294 if (port_request(execlists->port) == prev)
295 return true;
296
297 return rq_prio(prev) >= rq_prio(next);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000298}
299
Chris Wilson1fc44d92018-05-17 22:26:32 +0100300/*
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000301 * The context descriptor encodes various attributes of a context,
302 * including its GTT address and some flags. Because it's fairly
303 * expensive to calculate, we'll just do it once and cache the result,
304 * which remains valid until the context is unpinned.
305 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200306 * This is what a descriptor looks like, from LSB to MSB::
307 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200308 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200309 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Lionel Landwerlin218b5002018-06-02 12:29:45 +0100310 * bits 32-52: ctx ID, a globally unique tag (highest bit used by GuC)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200311 * bits 53-54: mbz, reserved for use by hardware
312 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200313 *
314 * Starting from Gen11, the upper dword of the descriptor has a new format:
315 *
316 * bits 32-36: reserved
317 * bits 37-47: SW context ID
318 * bits 48:53: engine instance
319 * bit 54: mbz, reserved for use by hardware
320 * bits 55-60: SW counter
321 * bits 61-63: engine class
322 *
323 * engine info, SW context ID and SW counter need to form a unique number
324 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000325 */
Chris Wilson95f697e2019-03-08 13:25:20 +0000326static u64
327lrc_descriptor(struct intel_context *ce, struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000328{
Chris Wilson95f697e2019-03-08 13:25:20 +0000329 struct i915_gem_context *ctx = ce->gem_context;
Chris Wilson7069b142016-04-28 09:56:52 +0100330 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200332 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
333 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100334
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200335 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200336 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
337
Michel Thierry0b29c752017-09-13 09:56:00 +0100338 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100339 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200340 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
341
Lionel Landwerlin61d56762018-06-02 12:29:46 +0100342 /*
343 * The following 32bits are copied into the OA reports (dword 2).
344 * Consider updating oa_get_render_ctx_id in i915_perf.c when changing
345 * anything below.
346 */
Chris Wilson95f697e2019-03-08 13:25:20 +0000347 if (INTEL_GEN(engine->i915) >= 11) {
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200348 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
349 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
350 /* bits 37-47 */
351
352 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
353 /* bits 48-53 */
354
355 /* TODO: decide what to do with SW counter (bits 55-60) */
356
357 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
358 /* bits 61-63 */
359 } else {
360 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
361 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
362 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000363
Chris Wilson95f697e2019-03-08 13:25:20 +0000364 return desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000365}
366
Chris Wilsone61e0f52018-02-21 09:56:36 +0000367static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100368{
369 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
370 assert_ring_tail_valid(rq->ring, rq->tail);
371}
372
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000373static struct i915_request *
374__unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100375{
Chris Wilsonb16c7652018-10-01 15:47:53 +0100376 struct i915_request *rq, *rn, *active = NULL;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100377 struct list_head *uninitialized_var(pl);
Chris Wilson1e3f6972019-03-01 17:08:58 +0000378 int prio = I915_PRIORITY_INVALID | ACTIVE_PRIORITY;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100379
Chris Wilsona89d1f92018-05-02 17:38:39 +0100380 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100381
382 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100383 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100384 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000385 if (i915_request_completed(rq))
Chris Wilsonb16c7652018-10-01 15:47:53 +0100386 break;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100387
Chris Wilsone61e0f52018-02-21 09:56:36 +0000388 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100389 unwind_wa_tail(rq);
390
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100391 GEM_BUG_ON(rq->hw_context->active);
392
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000393 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100394 if (rq_prio(rq) != prio) {
395 prio = rq_prio(rq);
Chris Wilsone2f34962018-10-01 15:47:54 +0100396 pl = i915_sched_lookup_priolist(engine, prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100397 }
Chris Wilson8db05f52018-09-19 20:55:16 +0100398 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Michał Winiarski097a9482017-09-28 20:39:01 +0100399
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100400 list_add(&rq->sched.link, pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100401
402 active = rq;
403 }
404
405 /*
406 * The active request is now effectively the start of a new client
407 * stream, so give it the equivalent small priority bump to prevent
408 * it being gazumped a second time by another peer.
Chris Wilson1e3f6972019-03-01 17:08:58 +0000409 *
410 * Note we have to be careful not to apply a priority boost to a request
411 * still spinning on its semaphores. If the request hasn't started, that
412 * means it is still waiting for its dependencies to be signaled, and
413 * if we apply a priority boost to this request, we will boost it past
414 * its signalers and so break PI.
415 *
416 * One consequence of this preemption boost is that we may jump
417 * over lesser priorities (such as I915_PRIORITY_WAIT), effectively
418 * making those priorities non-preemptible. They will be moved forward
419 * in the priority queue, but they will not gain immediate access to
420 * the GPU.
Chris Wilsonb16c7652018-10-01 15:47:53 +0100421 */
Chris Wilson1e3f6972019-03-01 17:08:58 +0000422 if (~prio & ACTIVE_PRIORITY && __i915_request_has_started(active)) {
423 prio |= ACTIVE_PRIORITY;
Chris Wilson6e062b62019-01-23 13:51:55 +0000424 active->sched.attr.priority = prio;
Chris Wilsonb16c7652018-10-01 15:47:53 +0100425 list_move_tail(&active->sched.link,
Chris Wilsone2f34962018-10-01 15:47:54 +0100426 i915_sched_lookup_priolist(engine, prio));
Chris Wilson7e4992a2017-09-28 20:38:59 +0100427 }
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000428
429 return active;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100430}
431
Chris Wilson292ad252019-04-11 14:05:14 +0100432struct i915_request *
Michał Winiarskia4598d12017-10-25 22:00:18 +0200433execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
434{
435 struct intel_engine_cs *engine =
436 container_of(execlists, typeof(*engine), execlists);
Chris Wilson4413c472018-05-08 22:03:17 +0100437
Chris Wilson292ad252019-04-11 14:05:14 +0100438 return __unwind_incomplete_requests(engine);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200439}
440
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100441static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000442execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100443{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100444 /*
445 * Only used when GVT-g is enabled now. When GVT-g is disabled,
446 * The compiler should eliminate this function as dead-code.
447 */
448 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
449 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100450
Changbin Du3fc03062017-03-13 10:47:11 +0800451 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
452 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100453}
454
Chris Wilsonf2605202018-03-31 14:06:26 +0100455inline void
456execlists_user_begin(struct intel_engine_execlists *execlists,
457 const struct execlist_port *port)
458{
459 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
460}
461
462inline void
463execlists_user_end(struct intel_engine_execlists *execlists)
464{
465 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
466}
467
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000468static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000469execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000470{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100471 GEM_BUG_ON(rq->hw_context->active);
472
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000473 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000474 intel_engine_context_in(rq->engine);
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100475 rq->hw_context->active = rq->engine;
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000476}
477
478static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100479execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000480{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100481 rq->hw_context->active = NULL;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000482 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100483 execlists_context_status_change(rq, status);
484 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000485}
486
Chris Wilsone61e0f52018-02-21 09:56:36 +0000487static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100488{
Chris Wilson1fc44d92018-05-17 22:26:32 +0100489 struct intel_context *ce = rq->hw_context;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100490
Chris Wilsone8894262018-12-07 09:02:13 +0000491 ce->lrc_reg_state[CTX_RING_TAIL + 1] =
492 intel_ring_set_tail(rq->ring, rq->tail);
Chris Wilson70c2a242016-09-09 14:11:46 +0100493
Chris Wilson987abd52018-11-08 08:17:38 +0000494 /*
495 * Make sure the context image is complete before we submit it to HW.
496 *
497 * Ostensibly, writes (including the WCB) should be flushed prior to
498 * an uncached write such as our mmio register access, the empirical
499 * evidence (esp. on Braswell) suggests that the WC write into memory
500 * may not be visible to the HW prior to the completion of the UC
501 * register write and that we may begin execution from the context
502 * before its image is complete leading to invalid PD chasing.
Chris Wilson490b8c62018-12-06 08:44:31 +0000503 *
504 * Furthermore, Braswell, at least, wants a full mb to be sure that
505 * the writes are coherent in memory (visible to the GPU) prior to
506 * execution, and not just visible to other CPUs (as is the result of
507 * wmb).
Chris Wilson987abd52018-11-08 08:17:38 +0000508 */
Chris Wilson490b8c62018-12-06 08:44:31 +0000509 mb();
Chris Wilson70c2a242016-09-09 14:11:46 +0100510 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100511}
512
Thomas Daniel05f0add2018-03-02 18:14:59 +0200513static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100514{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200515 if (execlists->ctrl_reg) {
516 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
517 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
518 } else {
519 writel(upper_32_bits(desc), execlists->submit_reg);
520 writel(lower_32_bits(desc), execlists->submit_reg);
521 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100522}
523
Chris Wilson70c2a242016-09-09 14:11:46 +0100524static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100525{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200526 struct intel_engine_execlists *execlists = &engine->execlists;
527 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100528 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100529
Thomas Daniel05f0add2018-03-02 18:14:59 +0200530 /*
Chris Wilsond78d3342018-07-19 08:50:29 +0100531 * We can skip acquiring intel_runtime_pm_get() here as it was taken
532 * on our behalf by the request (see i915_gem_mark_busy()) and it will
533 * not be relinquished until the device is idle (see
534 * i915_gem_idle_work_handler()). As a precaution, we make sure
535 * that all ELSP are drained i.e. we have processed the CSB,
536 * before allowing ourselves to idle and calling intel_runtime_pm_put().
537 */
538 GEM_BUG_ON(!engine->i915->gt.awake);
539
540 /*
Thomas Daniel05f0add2018-03-02 18:14:59 +0200541 * ELSQ note: the submit queue is not cleared after being submitted
542 * to the HW so we need to make sure we always clean it up. This is
543 * currently ensured by the fact that we always write the same number
544 * of elsq entries, keep this in mind before changing the loop below.
545 */
546 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000547 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100548 unsigned int count;
549 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100550
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100551 rq = port_unpack(&port[n], &count);
552 if (rq) {
553 GEM_BUG_ON(count > !n);
554 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000555 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100556 port_set(&port[n], port_pack(rq, count));
557 desc = execlists_update_context(rq);
558 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000559
Chris Wilsonb300fde2019-02-26 09:49:21 +0000560 GEM_TRACE("%s in[%d]: ctx=%d.%d, fence %llx:%lld (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000561 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000562 port[n].context_id, count,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100563 rq->fence.context, rq->fence.seqno,
Chris Wilson3adac462019-01-28 18:18:07 +0000564 hwsp_seqno(rq),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000565 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100566 } else {
567 GEM_BUG_ON(!n);
568 desc = 0;
569 }
570
Thomas Daniel05f0add2018-03-02 18:14:59 +0200571 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100572 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200573
574 /* we need to manually load the submit queue */
575 if (execlists->ctrl_reg)
576 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
577
578 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100579}
580
Chris Wilson1fc44d92018-05-17 22:26:32 +0100581static bool ctx_single_port_submission(const struct intel_context *ce)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100582{
Chris Wilson70c2a242016-09-09 14:11:46 +0100583 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson1fc44d92018-05-17 22:26:32 +0100584 i915_gem_context_force_single_submission(ce->gem_context));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100585}
586
Chris Wilson1fc44d92018-05-17 22:26:32 +0100587static bool can_merge_ctx(const struct intel_context *prev,
588 const struct intel_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100589{
Chris Wilson70c2a242016-09-09 14:11:46 +0100590 if (prev != next)
591 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100592
Chris Wilson70c2a242016-09-09 14:11:46 +0100593 if (ctx_single_port_submission(prev))
594 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100595
Chris Wilson70c2a242016-09-09 14:11:46 +0100596 return true;
597}
Peter Antoine779949f2015-05-11 16:03:27 +0100598
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000599static bool can_merge_rq(const struct i915_request *prev,
600 const struct i915_request *next)
601{
602 GEM_BUG_ON(!assert_priority_queue(prev, next));
603
604 if (!can_merge_ctx(prev->hw_context, next->hw_context))
605 return false;
606
607 return true;
608}
609
Chris Wilsone61e0f52018-02-21 09:56:36 +0000610static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100611{
612 GEM_BUG_ON(rq == port_request(port));
613
614 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000615 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100616
Chris Wilsone61e0f52018-02-21 09:56:36 +0000617 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100618}
619
Chris Wilsonbeecec92017-10-03 21:34:52 +0100620static void inject_preempt_context(struct intel_engine_cs *engine)
621{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200622 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilson9dbfea92019-03-08 13:25:21 +0000623 struct intel_context *ce = engine->preempt_context;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100624 unsigned int n;
625
Thomas Daniel05f0add2018-03-02 18:14:59 +0200626 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000627 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000628
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000629 /*
630 * Switch to our empty preempt context so
631 * the state of the GPU is known (idle).
632 */
Chris Wilson16a87392017-12-20 09:06:26 +0000633 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200634 for (n = execlists_num_ports(execlists); --n; )
635 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100636
Thomas Daniel05f0add2018-03-02 18:14:59 +0200637 write_desc(execlists, ce->lrc_desc, n);
638
639 /* we need to manually load the submit queue */
640 if (execlists->ctrl_reg)
641 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
642
Chris Wilsonef2fb722018-05-16 19:33:50 +0100643 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
644 execlists_set_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonc9a64622019-01-29 18:54:52 +0000645
646 (void)I915_SELFTEST_ONLY(execlists->preempt_hang.count++);
Chris Wilsonef2fb722018-05-16 19:33:50 +0100647}
648
649static void complete_preempt_context(struct intel_engine_execlists *execlists)
650{
651 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
652
Chris Wilson0f6b79f2018-07-16 14:21:54 +0100653 if (inject_preempt_hang(execlists))
654 return;
655
Chris Wilsonef2fb722018-05-16 19:33:50 +0100656 execlists_cancel_port_requests(execlists);
Chris Wilson9512f982018-06-28 21:12:11 +0100657 __unwind_incomplete_requests(container_of(execlists,
658 struct intel_engine_cs,
659 execlists));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100660}
661
Chris Wilson9512f982018-06-28 21:12:11 +0100662static void execlists_dequeue(struct intel_engine_cs *engine)
Chris Wilson70c2a242016-09-09 14:11:46 +0100663{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300664 struct intel_engine_execlists * const execlists = &engine->execlists;
665 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300666 const struct execlist_port * const last_port =
667 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000668 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000669 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100670 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100671
Chris Wilson9512f982018-06-28 21:12:11 +0100672 /*
673 * Hardware submission is through 2 ports. Conceptually each port
Chris Wilson70c2a242016-09-09 14:11:46 +0100674 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
675 * static for a context, and unique to each, so we only execute
676 * requests belonging to a single context from each ring. RING_HEAD
677 * is maintained by the CS in the context image, it marks the place
678 * where it got up to last time, and through RING_TAIL we tell the CS
679 * where we want to execute up to this time.
680 *
681 * In this list the requests are in order of execution. Consecutive
682 * requests from the same context are adjacent in the ringbuffer. We
683 * can combine these requests into a single RING_TAIL update:
684 *
685 * RING_HEAD...req1...req2
686 * ^- RING_TAIL
687 * since to execute req2 the CS must first execute req1.
688 *
689 * Our goal then is to point each port to the end of a consecutive
690 * sequence of requests as being the most optimal (fewest wake ups
691 * and context switches) submission.
692 */
693
Chris Wilsonbeecec92017-10-03 21:34:52 +0100694 if (last) {
695 /*
696 * Don't resubmit or switch until all outstanding
697 * preemptions (lite-restore) are seen. Then we
698 * know the next preemption status we see corresponds
699 * to this ELSP update.
700 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000701 GEM_BUG_ON(!execlists_is_active(execlists,
702 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000703 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100704
Michel Thierryba74cb12017-11-20 12:34:58 +0000705 /*
706 * If we write to ELSP a second time before the HW has had
707 * a chance to respond to the previous write, we can confuse
708 * the HW and hit "undefined behaviour". After writing to ELSP,
709 * we must then wait until we see a context-switch event from
710 * the HW to indicate that it has had a chance to respond.
711 */
712 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100713 return;
Michel Thierryba74cb12017-11-20 12:34:58 +0000714
Chris Wilsonc9a64622019-01-29 18:54:52 +0000715 if (need_preempt(engine, last)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100716 inject_preempt_context(engine);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100717 return;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100718 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000719
720 /*
721 * In theory, we could coalesce more requests onto
722 * the second port (the first port is active, with
723 * no preemptions pending). However, that means we
724 * then have to deal with the possible lite-restore
725 * of the second port (as we submit the ELSP, there
726 * may be a context-switch) but also we may complete
727 * the resubmission before the context-switch. Ergo,
728 * coalescing onto the second port will cause a
729 * preemption event, but we cannot predict whether
730 * that will affect port[0] or port[1].
731 *
732 * If the second port is already active, we can wait
733 * until the next context-switch before contemplating
734 * new requests. The GPU will be busy and we should be
735 * able to resubmit the new ELSP before it idles,
736 * avoiding pipeline bubbles (momentary pauses where
737 * the driver is unable to keep up the supply of new
738 * work). However, we have to double check that the
739 * priorities of the ports haven't been switch.
740 */
741 if (port_count(&port[1]))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100742 return;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000743
744 /*
745 * WaIdleLiteRestore:bdw,skl
746 * Apply the wa NOOPs to prevent
747 * ring:HEAD == rq:TAIL as we resubmit the
Chris Wilson85474442019-01-29 18:54:50 +0000748 * request. See gen8_emit_fini_breadcrumb() for
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000749 * where we prepare the padding after the
750 * end of the request.
751 */
752 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100753 }
754
Chris Wilson655250a2018-06-29 08:53:20 +0100755 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000756 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000757 struct i915_request *rq, *rn;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100758 int i;
Chris Wilson20311bd2016-11-14 20:41:03 +0000759
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100760 priolist_for_each_request_consume(rq, rn, p, i) {
Chris Wilson6c067572017-05-17 13:10:03 +0100761 /*
762 * Can we combine this request with the current port?
763 * It has to be the same context/ringbuffer and not
764 * have any exceptions (e.g. GVT saying never to
765 * combine contexts).
766 *
767 * If we can combine the requests, we can execute both
768 * by updating the RING_TAIL to point to the end of the
769 * second request, and so we never need to tell the
770 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100771 */
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000772 if (last && !can_merge_rq(last, rq)) {
Chris Wilson6c067572017-05-17 13:10:03 +0100773 /*
774 * If we are on the second port and cannot
775 * combine this request with the last, then we
776 * are done.
777 */
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100778 if (port == last_port)
Chris Wilson6c067572017-05-17 13:10:03 +0100779 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100780
Chris Wilson6c067572017-05-17 13:10:03 +0100781 /*
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000782 * We must not populate both ELSP[] with the
783 * same LRCA, i.e. we must submit 2 different
784 * contexts if we submit 2 ELSP.
785 */
786 if (last->hw_context == rq->hw_context)
787 goto done;
788
789 /*
Chris Wilson6c067572017-05-17 13:10:03 +0100790 * If GVT overrides us we only ever submit
791 * port[0], leaving port[1] empty. Note that we
792 * also have to be careful that we don't queue
793 * the same context (even though a different
794 * request) to the second port.
795 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100796 if (ctx_single_port_submission(last->hw_context) ||
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100797 ctx_single_port_submission(rq->hw_context))
Chris Wilson6c067572017-05-17 13:10:03 +0100798 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100799
Chris Wilson70c2a242016-09-09 14:11:46 +0100800
Chris Wilson6c067572017-05-17 13:10:03 +0100801 if (submit)
802 port_assign(port, last);
803 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300804
805 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100806 }
807
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100808 list_del_init(&rq->sched.link);
809
Chris Wilsone61e0f52018-02-21 09:56:36 +0000810 __i915_request_submit(rq);
811 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100812
Chris Wilson6c067572017-05-17 13:10:03 +0100813 last = rq;
814 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100815 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000816
Chris Wilson655250a2018-06-29 08:53:20 +0100817 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson32eb6bc2019-02-28 10:20:33 +0000818 i915_priolist_free(p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000819 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100820
Chris Wilson6c067572017-05-17 13:10:03 +0100821done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100822 /*
823 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
824 *
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000825 * We choose the priority hint such that if we add a request of greater
Chris Wilson15c83c42018-04-11 11:39:29 +0100826 * priority than this, we kick the submission tasklet to decide on
827 * the right order of submitting the requests to hardware. We must
828 * also be prepared to reorder requests as they are in-flight on the
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000829 * HW. We derive the priority hint then as the first "hole" in
Chris Wilson15c83c42018-04-11 11:39:29 +0100830 * the HW submission ports and if there are no available slots,
831 * the priority of the lowest executing request, i.e. last.
832 *
833 * When we do receive a higher priority request ready to run from the
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000834 * user, see queue_request(), the priority hint is bumped to that
Chris Wilson15c83c42018-04-11 11:39:29 +0100835 * request triggering preemption on the next dequeue (or subsequent
836 * interrupt for secondary ports).
837 */
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000838 execlists->queue_priority_hint = queue_prio(execlists);
Chris Wilson15c83c42018-04-11 11:39:29 +0100839
Chris Wilson0b02bef2018-06-28 21:12:04 +0100840 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100841 port_assign(port, last);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100842 execlists_submit_ports(engine);
843 }
Chris Wilson339ccd32018-02-15 16:25:53 +0000844
845 /* We must always keep the beast fed if we have work piled up */
Chris Wilson655250a2018-06-29 08:53:20 +0100846 GEM_BUG_ON(rb_first_cached(&execlists->queue) &&
847 !port_isset(execlists->port));
Chris Wilson339ccd32018-02-15 16:25:53 +0000848
Chris Wilson4413c472018-05-08 22:03:17 +0100849 /* Re-evaluate the executing context setup after each preemptive kick */
850 if (last)
Chris Wilsonf2605202018-03-31 14:06:26 +0100851 execlists_user_begin(execlists, execlists->port);
Chris Wilson4413c472018-05-08 22:03:17 +0100852
Chris Wilson0b02bef2018-06-28 21:12:04 +0100853 /* If the engine is now idle, so should be the flag; and vice versa. */
854 GEM_BUG_ON(execlists_is_active(&engine->execlists,
855 EXECLISTS_ACTIVE_USER) ==
856 !port_isset(engine->execlists.port));
Chris Wilson4413c472018-05-08 22:03:17 +0100857}
858
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200859void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200860execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300861{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100862 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300863 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300864
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100865 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000866 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100867
Chris Wilsonb300fde2019-02-26 09:49:21 +0000868 GEM_TRACE("%s:port%u fence %llx:%lld, (current %d)\n",
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100869 rq->engine->name,
870 (unsigned int)(port - execlists->port),
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100871 rq->fence.context, rq->fence.seqno,
Chris Wilson8892f472019-02-26 09:49:20 +0000872 hwsp_seqno(rq));
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100873
Chris Wilson4a118ec2017-10-23 22:32:36 +0100874 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100875 execlists_context_schedule_out(rq,
876 i915_request_completed(rq) ?
877 INTEL_CONTEXT_SCHEDULE_OUT :
878 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800879
Chris Wilsone61e0f52018-02-21 09:56:36 +0000880 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100881
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100882 memset(port, 0, sizeof(*port));
883 port++;
884 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000885
Chris Wilson00511632018-07-16 13:54:24 +0100886 execlists_clear_all_active(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300887}
888
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200889static inline void
890invalidate_csb_entries(const u32 *first, const u32 *last)
891{
892 clflush((void *)first);
893 clflush((void *)last);
894}
895
Chris Wilson9512f982018-06-28 21:12:11 +0100896static inline bool
897reset_in_progress(const struct intel_engine_execlists *execlists)
898{
899 return unlikely(!__tasklet_is_enabled(&execlists->tasklet));
900}
901
Chris Wilson73377db2018-05-16 19:33:53 +0100902static void process_csb(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100903{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300904 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100905 struct execlist_port *port = execlists->port;
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100906 const u32 * const buf = execlists->csb_status;
Mika Kuoppala7d4c75d2019-04-05 21:46:56 +0100907 const u8 num_entries = execlists->csb_size;
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100908 u8 head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100909
Chris Wilsonc9a64622019-01-29 18:54:52 +0000910 lockdep_assert_held(&engine->timeline.lock);
911
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100912 /*
913 * Note that csb_write, csb_status may be either in HWSP or mmio.
914 * When reading from the csb_write mmio register, we have to be
915 * careful to only use the GEN8_CSB_WRITE_PTR portion, which is
916 * the low 4bits. As it happens we know the next 4bits are always
917 * zero and so we can simply masked off the low u8 of the register
918 * and treat it identically to reading from the HWSP (without having
919 * to use explicit shifting and masking, and probably bifurcating
920 * the code to handle the legacy mmio read).
921 */
922 head = execlists->csb_head;
923 tail = READ_ONCE(*execlists->csb_write);
924 GEM_TRACE("%s cs-irq head=%d, tail=%d\n", engine->name, head, tail);
925 if (unlikely(head == tail))
926 return;
Chris Wilson9153e6b2018-03-21 09:10:27 +0000927
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100928 /*
929 * Hopefully paired with a wmb() in HW!
930 *
931 * We must complete the read of the write pointer before any reads
932 * from the CSB, so that we do not see stale values. Without an rmb
933 * (lfence) the HW may speculatively perform the CSB[] reads *before*
934 * we perform the READ_ONCE(*csb_write).
935 */
936 rmb();
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000937
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100938 do {
Chris Wilson8ea397f2018-06-28 21:12:06 +0100939 struct i915_request *rq;
940 unsigned int status;
941 unsigned int count;
942
Mika Kuoppala7d4c75d2019-04-05 21:46:56 +0100943 if (++head == num_entries)
Chris Wilson8ea397f2018-06-28 21:12:06 +0100944 head = 0;
945
946 /*
947 * We are flying near dragons again.
948 *
949 * We hold a reference to the request in execlist_port[]
950 * but no more than that. We are operating in softirq
951 * context and so cannot hold any mutex or sleep. That
952 * prevents us stopping the requests we are processing
953 * in port[] from being retired simultaneously (the
954 * breadcrumb will be complete before we see the
955 * context-switch). As we only hold the reference to the
956 * request, any pointer chasing underneath the request
957 * is subject to a potential use-after-free. Thus we
958 * store all of the bookkeeping within port[] as
959 * required, and avoid using unguarded pointers beneath
960 * request itself. The same applies to the atomic
961 * status notifier.
962 */
963
Chris Wilson8ea397f2018-06-28 21:12:06 +0100964 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
965 engine->name, head,
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100966 buf[2 * head + 0], buf[2 * head + 1],
Chris Wilson8ea397f2018-06-28 21:12:06 +0100967 execlists->active);
968
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100969 status = buf[2 * head];
Chris Wilson8ea397f2018-06-28 21:12:06 +0100970 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
971 GEN8_CTX_STATUS_PREEMPTED))
972 execlists_set_active(execlists,
973 EXECLISTS_ACTIVE_HWACK);
974 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
975 execlists_clear_active(execlists,
976 EXECLISTS_ACTIVE_HWACK);
977
978 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
979 continue;
980
981 /* We should never get a COMPLETED | IDLE_ACTIVE! */
982 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
983
984 if (status & GEN8_CTX_STATUS_COMPLETE &&
985 buf[2*head + 1] == execlists->preempt_complete_status) {
986 GEM_TRACE("%s preempt-idle\n", engine->name);
987 complete_preempt_context(execlists);
988 continue;
Chris Wilson767a9832017-09-13 09:56:05 +0100989 }
Chris Wilson8ea397f2018-06-28 21:12:06 +0100990
991 if (status & GEN8_CTX_STATUS_PREEMPTED &&
992 execlists_is_active(execlists,
993 EXECLISTS_ACTIVE_PREEMPT))
994 continue;
995
996 GEM_BUG_ON(!execlists_is_active(execlists,
997 EXECLISTS_ACTIVE_USER));
998
999 rq = port_unpack(port, &count);
Chris Wilsonb300fde2019-02-26 09:49:21 +00001000 GEM_TRACE("%s out[0]: ctx=%d.%d, fence %llx:%lld (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001001 engine->name,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001002 port->context_id, count,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001003 rq ? rq->fence.context : 0,
1004 rq ? rq->fence.seqno : 0,
Chris Wilson3adac462019-01-28 18:18:07 +00001005 rq ? hwsp_seqno(rq) : 0,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001006 rq ? rq_prio(rq) : 0);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001007
Chris Wilson8ea397f2018-06-28 21:12:06 +01001008 /* Check the context/desc id for this event matches */
1009 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilsona37951a2017-01-24 11:00:06 +00001010
Chris Wilson8ea397f2018-06-28 21:12:06 +01001011 GEM_BUG_ON(count == 0);
1012 if (--count == 0) {
1013 /*
1014 * On the final event corresponding to the
1015 * submission of this context, we expect either
1016 * an element-switch event or a completion
1017 * event (and on completion, the active-idle
1018 * marker). No more preemptions, lite-restore
1019 * or otherwise.
1020 */
1021 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
1022 GEM_BUG_ON(port_isset(&port[1]) &&
1023 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
1024 GEM_BUG_ON(!port_isset(&port[1]) &&
1025 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001026
Chris Wilson73377db2018-05-16 19:33:53 +01001027 /*
Chris Wilson8ea397f2018-06-28 21:12:06 +01001028 * We rely on the hardware being strongly
1029 * ordered, that the breadcrumb write is
1030 * coherent (visible from the CPU) before the
1031 * user interrupt and CSB is processed.
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001032 */
Chris Wilson8ea397f2018-06-28 21:12:06 +01001033 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001034
Chris Wilson8ea397f2018-06-28 21:12:06 +01001035 execlists_context_schedule_out(rq,
1036 INTEL_CONTEXT_SCHEDULE_OUT);
1037 i915_request_put(rq);
Michel Thierryba74cb12017-11-20 12:34:58 +00001038
Chris Wilson8ea397f2018-06-28 21:12:06 +01001039 GEM_TRACE("%s completed ctx=%d\n",
1040 engine->name, port->context_id);
Michel Thierryba74cb12017-11-20 12:34:58 +00001041
Chris Wilson8ea397f2018-06-28 21:12:06 +01001042 port = execlists_port_complete(execlists, port);
1043 if (port_isset(port))
1044 execlists_user_begin(execlists, port);
1045 else
1046 execlists_user_end(execlists);
1047 } else {
1048 port_set(port, port_pack(rq, count));
Chris Wilson4af0d722017-03-25 20:10:53 +00001049 }
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001050 } while (head != tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001051
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001052 execlists->csb_head = head;
Mika Kuoppalad8f505312018-12-05 15:46:12 +02001053
1054 /*
1055 * Gen11 has proven to fail wrt global observation point between
1056 * entry and tail update, failing on the ordering and thus
1057 * we see an old entry in the context status buffer.
1058 *
1059 * Forcibly evict out entries for the next gpu csb update,
1060 * to increase the odds that we get a fresh entries with non
1061 * working hardware. The cost for doing so comes out mostly with
1062 * the wash as hardware, working or not, will need to do the
1063 * invalidation before.
1064 */
Chris Wilson1863e302019-04-11 14:05:15 +01001065 invalidate_csb_entries(&buf[0], &buf[num_entries - 1]);
Chris Wilson73377db2018-05-16 19:33:53 +01001066}
1067
Chris Wilson9512f982018-06-28 21:12:11 +01001068static void __execlists_submission_tasklet(struct intel_engine_cs *const engine)
Chris Wilson73377db2018-05-16 19:33:53 +01001069{
Chris Wilson9512f982018-06-28 21:12:11 +01001070 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson73377db2018-05-16 19:33:53 +01001071
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001072 process_csb(engine);
Chris Wilson73377db2018-05-16 19:33:53 +01001073 if (!execlists_is_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001074 execlists_dequeue(engine);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001075}
1076
Chris Wilson9512f982018-06-28 21:12:11 +01001077/*
1078 * Check the unread Context Status Buffers and manage the submission of new
1079 * contexts to the ELSP accordingly.
1080 */
1081static void execlists_submission_tasklet(unsigned long data)
1082{
1083 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
1084 unsigned long flags;
1085
1086 GEM_TRACE("%s awake?=%d, active=%x\n",
1087 engine->name,
Chris Wilson8d761e72019-01-14 14:21:28 +00001088 !!engine->i915->gt.awake,
Chris Wilson9512f982018-06-28 21:12:11 +01001089 engine->execlists.active);
1090
1091 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsond78d3342018-07-19 08:50:29 +01001092 __execlists_submission_tasklet(engine);
Chris Wilson9512f982018-06-28 21:12:11 +01001093 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1094}
1095
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001096static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001097 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001098 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001099{
Chris Wilsone2f34962018-10-01 15:47:54 +01001100 list_add_tail(&node->link, i915_sched_lookup_priolist(engine, prio));
Chris Wilson9512f982018-06-28 21:12:11 +01001101}
1102
1103static void __submit_queue_imm(struct intel_engine_cs *engine)
1104{
1105 struct intel_engine_execlists * const execlists = &engine->execlists;
1106
1107 if (reset_in_progress(execlists))
1108 return; /* defer until we restart the engine following reset */
1109
1110 if (execlists->tasklet.func == execlists_submission_tasklet)
1111 __execlists_submission_tasklet(engine);
1112 else
1113 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001114}
1115
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001116static void submit_queue(struct intel_engine_cs *engine, int prio)
1117{
Chris Wilson4d97cbe02019-01-29 18:54:51 +00001118 if (prio > engine->execlists.queue_priority_hint) {
1119 engine->execlists.queue_priority_hint = prio;
Chris Wilson9512f982018-06-28 21:12:11 +01001120 __submit_queue_imm(engine);
1121 }
Chris Wilson27606fd2017-09-16 21:44:13 +01001122}
1123
Chris Wilsone61e0f52018-02-21 09:56:36 +00001124static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001125{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001126 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001127 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001128
Chris Wilson663f71e2016-11-14 20:41:00 +00001129 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001130 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001131
Chris Wilson0c7112a2018-04-18 19:40:51 +01001132 queue_request(engine, &request->sched, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001133
Chris Wilson655250a2018-06-29 08:53:20 +01001134 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Chris Wilson0c7112a2018-04-18 19:40:51 +01001135 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001136
Chris Wilson9512f982018-06-28 21:12:11 +01001137 submit_queue(engine, rq_prio(request));
1138
Chris Wilsona89d1f92018-05-02 17:38:39 +01001139 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001140}
1141
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001142static void __execlists_context_fini(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001143{
Chris Wilson65baf0e2019-03-18 09:51:46 +00001144 intel_ring_put(ce->ring);
Chris Wilsonefe79d42018-06-25 11:06:04 +01001145
1146 GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
1147 i915_gem_object_put(ce->state->obj);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001148}
1149
Chris Wilson4c5896d2019-03-18 21:23:47 +00001150static void execlists_context_destroy(struct kref *kref)
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001151{
Chris Wilson4c5896d2019-03-18 21:23:47 +00001152 struct intel_context *ce = container_of(kref, typeof(*ce), ref);
1153
Chris Wilson08819542019-03-08 13:25:22 +00001154 GEM_BUG_ON(intel_context_is_pinned(ce));
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001155
1156 if (ce->state)
1157 __execlists_context_fini(ce);
1158
1159 intel_context_free(ce);
1160}
1161
Chris Wilsona679f582019-03-21 16:19:07 +00001162static int __context_pin(struct i915_vma *vma)
1163{
1164 unsigned int flags;
1165 int err;
1166
1167 flags = PIN_GLOBAL | PIN_HIGH;
1168 flags |= PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);
1169
1170 err = i915_vma_pin(vma, 0, 0, flags);
1171 if (err)
1172 return err;
1173
1174 vma->obj->pin_global++;
1175 vma->obj->mm.dirty = true;
1176
1177 return 0;
1178}
1179
1180static void __context_unpin(struct i915_vma *vma)
1181{
1182 vma->obj->pin_global--;
1183 __i915_vma_unpin(vma);
1184}
1185
Chris Wilson867985d2018-05-17 22:26:33 +01001186static void execlists_context_unpin(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001187{
Chris Wilsonbc2477f2018-10-03 12:09:41 +01001188 struct intel_engine_cs *engine;
1189
1190 /*
1191 * The tasklet may still be using a pointer to our state, via an
1192 * old request. However, since we know we only unpin the context
1193 * on retirement of the following request, we know that the last
1194 * request referencing us will have had a completion CS interrupt.
1195 * If we see that it is still active, it means that the tasklet hasn't
1196 * had the chance to run yet; let it run before we teardown the
1197 * reference it may use.
1198 */
1199 engine = READ_ONCE(ce->active);
1200 if (unlikely(engine)) {
1201 unsigned long flags;
1202
1203 spin_lock_irqsave(&engine->timeline.lock, flags);
1204 process_csb(engine);
1205 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1206
1207 GEM_BUG_ON(READ_ONCE(ce->active));
1208 }
1209
Chris Wilson288f1ce2018-09-04 16:31:17 +01001210 i915_gem_context_unpin_hw_id(ce->gem_context);
1211
Chris Wilson1fc44d92018-05-17 22:26:32 +01001212 intel_ring_unpin(ce->ring);
1213
Chris Wilson1fc44d92018-05-17 22:26:32 +01001214 i915_gem_object_unpin_map(ce->state->obj);
Chris Wilsona679f582019-03-21 16:19:07 +00001215 __context_unpin(ce->state);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001216}
1217
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001218static void
Chris Wilson95f697e2019-03-08 13:25:20 +00001219__execlists_update_reg_state(struct intel_context *ce,
1220 struct intel_engine_cs *engine)
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001221{
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001222 struct intel_ring *ring = ce->ring;
Chris Wilson95f697e2019-03-08 13:25:20 +00001223 u32 *regs = ce->lrc_reg_state;
1224
1225 GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->head));
1226 GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->tail));
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001227
1228 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(ring->vma);
1229 regs[CTX_RING_HEAD + 1] = ring->head;
1230 regs[CTX_RING_TAIL + 1] = ring->tail;
1231
1232 /* RPCS */
1233 if (engine->class == RENDER_CLASS)
Chris Wilsonb146e5e2019-03-06 08:47:04 +00001234 regs[CTX_R_PWR_CLK_STATE + 1] =
1235 gen8_make_rpcs(engine->i915, &ce->sseu);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001236}
1237
Chris Wilson95f697e2019-03-08 13:25:20 +00001238static int
1239__execlists_context_pin(struct intel_context *ce,
1240 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001241{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001242 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001243 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001244
Chris Wilson95f697e2019-03-08 13:25:20 +00001245 GEM_BUG_ON(!ce->gem_context->ppgtt);
1246
1247 ret = execlists_context_deferred_alloc(ce, engine);
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001248 if (ret)
1249 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001250 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001251
Chris Wilson95f697e2019-03-08 13:25:20 +00001252 ret = __context_pin(ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001253 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001254 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001255
Chris Wilson666424a2018-09-14 13:35:04 +01001256 vaddr = i915_gem_object_pin_map(ce->state->obj,
Chris Wilson95f697e2019-03-08 13:25:20 +00001257 i915_coherent_map_type(engine->i915) |
Chris Wilson666424a2018-09-14 13:35:04 +01001258 I915_MAP_OVERRIDE);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001259 if (IS_ERR(vaddr)) {
1260 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001261 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001262 }
1263
Chris Wilson5503cb02018-07-27 16:55:01 +01001264 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001265 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001266 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001267
Chris Wilson95f697e2019-03-08 13:25:20 +00001268 ret = i915_gem_context_pin_hw_id(ce->gem_context);
Chris Wilson288f1ce2018-09-04 16:31:17 +01001269 if (ret)
1270 goto unpin_ring;
1271
Chris Wilson95f697e2019-03-08 13:25:20 +00001272 ce->lrc_desc = lrc_descriptor(ce, engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001273 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Chris Wilson95f697e2019-03-08 13:25:20 +00001274 __execlists_update_reg_state(ce, engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001275
Chris Wilson95f697e2019-03-08 13:25:20 +00001276 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001277
Chris Wilson288f1ce2018-09-04 16:31:17 +01001278unpin_ring:
1279 intel_ring_unpin(ce->ring);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001280unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001281 i915_gem_object_unpin_map(ce->state->obj);
1282unpin_vma:
Chris Wilsona679f582019-03-21 16:19:07 +00001283 __context_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001284err:
Chris Wilson95f697e2019-03-08 13:25:20 +00001285 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001286}
1287
Chris Wilson95f697e2019-03-08 13:25:20 +00001288static int execlists_context_pin(struct intel_context *ce)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001289{
Chris Wilson95f697e2019-03-08 13:25:20 +00001290 return __execlists_context_pin(ce, ce->engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001291}
1292
Chris Wilson97269202019-04-10 20:01:20 +01001293static void execlists_context_reset(struct intel_context *ce)
1294{
1295 /*
1296 * Because we emit WA_TAIL_DWORDS there may be a disparity
1297 * between our bookkeeping in ce->ring->head and ce->ring->tail and
1298 * that stored in context. As we only write new commands from
1299 * ce->ring->tail onwards, everything before that is junk. If the GPU
1300 * starts reading from its RING_HEAD from the context, it may try to
1301 * execute that junk and die.
1302 *
1303 * The contexts that are stilled pinned on resume belong to the
1304 * kernel, and are local to each engine. All other contexts will
1305 * have their head/tail sanitized upon pinning before use, so they
1306 * will never see garbage,
1307 *
1308 * So to avoid that we reset the context images upon resume. For
1309 * simplicity, we just zero everything out.
1310 */
1311 intel_ring_reset(ce->ring, 0);
1312 __execlists_update_reg_state(ce, ce->engine);
1313}
1314
Chris Wilson4dc84b72019-03-08 13:25:18 +00001315static const struct intel_context_ops execlists_context_ops = {
Chris Wilson95f697e2019-03-08 13:25:20 +00001316 .pin = execlists_context_pin,
Chris Wilson4dc84b72019-03-08 13:25:18 +00001317 .unpin = execlists_context_unpin,
Chris Wilson97269202019-04-10 20:01:20 +01001318
1319 .reset = execlists_context_reset,
Chris Wilson4dc84b72019-03-08 13:25:18 +00001320 .destroy = execlists_context_destroy,
1321};
1322
Chris Wilson85474442019-01-29 18:54:50 +00001323static int gen8_emit_init_breadcrumb(struct i915_request *rq)
1324{
1325 u32 *cs;
1326
1327 GEM_BUG_ON(!rq->timeline->has_initial_breadcrumb);
1328
1329 cs = intel_ring_begin(rq, 6);
1330 if (IS_ERR(cs))
1331 return PTR_ERR(cs);
1332
1333 /*
1334 * Check if we have been preempted before we even get started.
1335 *
1336 * After this point i915_request_started() reports true, even if
1337 * we get preempted and so are no longer running.
1338 */
1339 *cs++ = MI_ARB_CHECK;
1340 *cs++ = MI_NOOP;
1341
1342 *cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
1343 *cs++ = rq->timeline->hwsp_offset;
1344 *cs++ = 0;
1345 *cs++ = rq->fence.seqno - 1;
1346
1347 intel_ring_advance(rq, cs);
Chris Wilson21182b3c2019-02-08 15:37:08 +00001348
1349 /* Record the updated position of the request's payload */
1350 rq->infix = intel_ring_offset(rq, cs);
1351
Chris Wilson85474442019-01-29 18:54:50 +00001352 return 0;
1353}
1354
Chris Wilsone8894262018-12-07 09:02:13 +00001355static int emit_pdps(struct i915_request *rq)
1356{
1357 const struct intel_engine_cs * const engine = rq->engine;
1358 struct i915_hw_ppgtt * const ppgtt = rq->gem_context->ppgtt;
1359 int err, i;
1360 u32 *cs;
1361
1362 GEM_BUG_ON(intel_vgpu_active(rq->i915));
1363
1364 /*
1365 * Beware ye of the dragons, this sequence is magic!
1366 *
1367 * Small changes to this sequence can cause anything from
1368 * GPU hangs to forcewake errors and machine lockups!
1369 */
1370
1371 /* Flush any residual operations from the context load */
1372 err = engine->emit_flush(rq, EMIT_FLUSH);
1373 if (err)
1374 return err;
1375
1376 /* Magic required to prevent forcewake errors! */
1377 err = engine->emit_flush(rq, EMIT_INVALIDATE);
1378 if (err)
1379 return err;
1380
1381 cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
1382 if (IS_ERR(cs))
1383 return PTR_ERR(cs);
1384
1385 /* Ensure the LRI have landed before we invalidate & continue */
1386 *cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1387 for (i = GEN8_3LVL_PDPES; i--; ) {
1388 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
Chris Wilson6d425722019-04-05 13:38:31 +01001389 u32 base = engine->mmio_base;
Chris Wilsone8894262018-12-07 09:02:13 +00001390
Chris Wilson6d425722019-04-05 13:38:31 +01001391 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(base, i));
Chris Wilsone8894262018-12-07 09:02:13 +00001392 *cs++ = upper_32_bits(pd_daddr);
Chris Wilson6d425722019-04-05 13:38:31 +01001393 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(base, i));
Chris Wilsone8894262018-12-07 09:02:13 +00001394 *cs++ = lower_32_bits(pd_daddr);
1395 }
1396 *cs++ = MI_NOOP;
1397
1398 intel_ring_advance(rq, cs);
1399
1400 /* Be doubly sure the LRI have landed before proceeding */
1401 err = engine->emit_flush(rq, EMIT_FLUSH);
1402 if (err)
1403 return err;
1404
1405 /* Re-invalidate the TLB for luck */
1406 return engine->emit_flush(rq, EMIT_INVALIDATE);
1407}
1408
Chris Wilsone61e0f52018-02-21 09:56:36 +00001409static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001410{
Chris Wilsonfd138212017-11-15 15:12:04 +00001411 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001412
Chris Wilson08819542019-03-08 13:25:22 +00001413 GEM_BUG_ON(!intel_context_is_pinned(request->hw_context));
Chris Wilsone8a9c582016-12-18 15:37:20 +00001414
Chris Wilson5f5800a2018-12-07 09:02:11 +00001415 /*
1416 * Flush enough space to reduce the likelihood of waiting after
Chris Wilsonef11c012016-12-18 15:37:19 +00001417 * we start building the request - in which case we will just
1418 * have to repeat work.
1419 */
1420 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1421
Chris Wilson5f5800a2018-12-07 09:02:11 +00001422 /*
1423 * Note that after this point, we have committed to using
Chris Wilsonef11c012016-12-18 15:37:19 +00001424 * this request as it is being used to both track the
1425 * state of engine initialisation and liveness of the
1426 * golden renderstate above. Think twice before you try
1427 * to cancel/unwind this request now.
1428 */
1429
Chris Wilsone8894262018-12-07 09:02:13 +00001430 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilsona9fe9ca2019-03-14 22:38:38 +00001431 if (i915_vm_is_4lvl(&request->gem_context->ppgtt->vm))
Chris Wilsone8894262018-12-07 09:02:13 +00001432 ret = request->engine->emit_flush(request, EMIT_INVALIDATE);
1433 else
1434 ret = emit_pdps(request);
1435 if (ret)
1436 return ret;
1437
Chris Wilsonef11c012016-12-18 15:37:19 +00001438 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1439 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001440}
1441
Arun Siluvery9e000842015-07-03 14:27:31 +01001442/*
1443 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1444 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1445 * but there is a slight complication as this is applied in WA batch where the
1446 * values are only initialized once so we cannot take register value at the
1447 * beginning and reuse it further; hence we save its value to memory, upload a
1448 * constant value with bit21 set and then we restore it back with the saved value.
1449 * To simplify the WA, a constant value is formed by using the default value
1450 * of this register. This shouldn't be a problem because we are only modifying
1451 * it for a short period and this batch in non-premptible. We can ofcourse
1452 * use additional instructions that read the actual value of the register
1453 * at that time and set our bit of interest but it makes the WA complicated.
1454 *
1455 * This WA is also required for Gen9 so extracting as a function avoids
1456 * code duplication.
1457 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001458static u32 *
1459gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001460{
Chris Wilson51797492018-12-04 14:15:16 +00001461 /* NB no one else is allowed to scribble over scratch + 256! */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001462 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1463 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001464 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001465 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001466
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001467 *batch++ = MI_LOAD_REGISTER_IMM(1);
1468 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1469 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001470
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001471 batch = gen8_emit_pipe_control(batch,
1472 PIPE_CONTROL_CS_STALL |
1473 PIPE_CONTROL_DC_FLUSH_ENABLE,
1474 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001475
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001476 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1477 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001478 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001479 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001480
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001481 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001482}
1483
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001484/*
1485 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1486 * initialized at the beginning and shared across all contexts but this field
1487 * helps us to have multiple batches at different offsets and select them based
1488 * on a criteria. At the moment this batch always start at the beginning of the page
1489 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001490 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001491 * The number of WA applied are not known at the beginning; we use this field
1492 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001493 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001494 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1495 * so it adds NOOPs as padding to make it cacheline aligned.
1496 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1497 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001498 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001499static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001500{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001501 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001502 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001503
Arun Siluveryc82435b2015-06-19 18:37:13 +01001504 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001505 if (IS_BROADWELL(engine->i915))
1506 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001507
Arun Siluvery0160f052015-06-23 15:46:57 +01001508 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1509 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001510 batch = gen8_emit_pipe_control(batch,
1511 PIPE_CONTROL_FLUSH_L3 |
1512 PIPE_CONTROL_GLOBAL_GTT_IVB |
1513 PIPE_CONTROL_CS_STALL |
1514 PIPE_CONTROL_QW_WRITE,
Chris Wilson51797492018-12-04 14:15:16 +00001515 i915_scratch_offset(engine->i915) +
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001516 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001517
Chris Wilsonbeecec92017-10-03 21:34:52 +01001518 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1519
Arun Siluvery17ee9502015-06-19 19:07:01 +01001520 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001521 while ((unsigned long)batch % CACHELINE_BYTES)
1522 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001523
1524 /*
1525 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1526 * execution depends on the length specified in terms of cache lines
1527 * in the register CTX_RCS_INDIRECT_CTX
1528 */
1529
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001530 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001531}
1532
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001533struct lri {
1534 i915_reg_t reg;
1535 u32 value;
1536};
1537
1538static u32 *emit_lri(u32 *batch, const struct lri *lri, unsigned int count)
1539{
1540 GEM_BUG_ON(!count || count > 63);
1541
1542 *batch++ = MI_LOAD_REGISTER_IMM(count);
1543 do {
1544 *batch++ = i915_mmio_reg_offset(lri->reg);
1545 *batch++ = lri->value;
1546 } while (lri++, --count);
1547 *batch++ = MI_NOOP;
1548
1549 return batch;
1550}
1551
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001552static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001553{
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001554 static const struct lri lri[] = {
1555 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
1556 {
1557 COMMON_SLICE_CHICKEN2,
1558 __MASKED_FIELD(GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE,
1559 0),
1560 },
1561
1562 /* BSpec: 11391 */
1563 {
1564 FF_SLICE_CHICKEN,
1565 __MASKED_FIELD(FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX,
1566 FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX),
1567 },
1568
1569 /* BSpec: 11299 */
1570 {
1571 _3D_CHICKEN3,
1572 __MASKED_FIELD(_3D_CHICKEN_SF_PROVOKING_VERTEX_FIX,
1573 _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX),
1574 }
1575 };
1576
Chris Wilsonbeecec92017-10-03 21:34:52 +01001577 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1578
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001579 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001580 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001581
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001582 batch = emit_lri(batch, lri, ARRAY_SIZE(lri));
Mika Kuoppala873e8172016-07-20 14:26:13 +03001583
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001584 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001585 if (HAS_POOLED_EU(engine->i915)) {
1586 /*
1587 * EU pool configuration is setup along with golden context
1588 * during context initialization. This value depends on
1589 * device type (2x6 or 3x6) and needs to be updated based
1590 * on which subslice is disabled especially for 2x6
1591 * devices, however it is safe to load default
1592 * configuration of 3x6 device instead of masking off
1593 * corresponding bits because HW ignores bits of a disabled
1594 * subslice and drops down to appropriate config. Please
1595 * see render_state_setup() in i915_gem_render_state.c for
1596 * possible configurations, to avoid duplication they are
1597 * not shown here again.
1598 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001599 *batch++ = GEN9_MEDIA_POOL_STATE;
1600 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1601 *batch++ = 0x00777000;
1602 *batch++ = 0;
1603 *batch++ = 0;
1604 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001605 }
1606
Chris Wilsonbeecec92017-10-03 21:34:52 +01001607 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1608
Arun Siluvery0504cff2015-07-14 15:01:27 +01001609 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001610 while ((unsigned long)batch % CACHELINE_BYTES)
1611 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001612
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001613 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001614}
1615
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001616static u32 *
1617gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1618{
1619 int i;
1620
1621 /*
1622 * WaPipeControlBefore3DStateSamplePattern: cnl
1623 *
1624 * Ensure the engine is idle prior to programming a
1625 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1626 */
1627 batch = gen8_emit_pipe_control(batch,
1628 PIPE_CONTROL_CS_STALL,
1629 0);
1630 /*
1631 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1632 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1633 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1634 * confusing. Since gen8_emit_pipe_control() already advances the
1635 * batch by 6 dwords, we advance the other 10 here, completing a
1636 * cacheline. It's not clear if the workaround requires this padding
1637 * before other commands, or if it's just the regular padding we would
1638 * already have for the workaround bb, so leave it here for now.
1639 */
1640 for (i = 0; i < 10; i++)
1641 *batch++ = MI_NOOP;
1642
1643 /* Pad to end of cacheline */
1644 while ((unsigned long)batch % CACHELINE_BYTES)
1645 *batch++ = MI_NOOP;
1646
1647 return batch;
1648}
1649
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001650#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1651
1652static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001653{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001654 struct drm_i915_gem_object *obj;
1655 struct i915_vma *vma;
1656 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001657
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001658 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001659 if (IS_ERR(obj))
1660 return PTR_ERR(obj);
1661
Chris Wilson82ad6442018-06-05 16:37:58 +01001662 vma = i915_vma_instance(obj, &engine->i915->ggtt.vm, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001663 if (IS_ERR(vma)) {
1664 err = PTR_ERR(vma);
1665 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001666 }
1667
Chris Wilson7a859c62018-07-27 10:18:55 +01001668 err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001669 if (err)
1670 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001671
Chris Wilson48bb74e2016-08-15 10:49:04 +01001672 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001673 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001674
1675err:
1676 i915_gem_object_put(obj);
1677 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001678}
1679
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001680static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001681{
Chris Wilson6a2f59e2018-07-21 13:50:37 +01001682 i915_vma_unpin_and_release(&engine->wa_ctx.vma, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001683}
1684
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001685typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1686
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001687static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001688{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001689 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001690 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1691 &wa_ctx->per_ctx };
1692 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001693 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001694 void *batch, *batch_ptr;
1695 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001696 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001697
Chris Wilson8a68d462019-03-05 18:03:30 +00001698 if (GEM_DEBUG_WARN_ON(engine->id != RCS0))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001699 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001700
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001701 switch (INTEL_GEN(engine->i915)) {
Oscar Mateocc38cae2018-05-08 14:29:23 -07001702 case 11:
1703 return 0;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001704 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001705 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1706 wa_bb_fn[1] = NULL;
1707 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001708 case 9:
1709 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001710 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001711 break;
1712 case 8:
1713 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001714 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001715 break;
1716 default:
1717 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001718 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001719 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001720
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001721 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001722 if (ret) {
1723 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1724 return ret;
1725 }
1726
Chris Wilson48bb74e2016-08-15 10:49:04 +01001727 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001728 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001729
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001730 /*
1731 * Emit the two workaround batch buffers, recording the offset from the
1732 * start of the workaround batch buffer object for each and their
1733 * respective sizes.
1734 */
1735 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1736 wa_bb[i]->offset = batch_ptr - batch;
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001737 if (GEM_DEBUG_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1738 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001739 ret = -EINVAL;
1740 break;
1741 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001742 if (wa_bb_fn[i])
1743 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001744 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001745 }
1746
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001747 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1748
Arun Siluvery17ee9502015-06-19 19:07:01 +01001749 kunmap_atomic(batch);
1750 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001751 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001752
1753 return ret;
1754}
1755
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001756static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001757{
Chris Wilsonc0336662016-05-06 15:40:21 +01001758 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001759
Chris Wilson060f2322018-12-18 10:27:12 +00001760 intel_engine_set_hwsp_writemask(engine, ~0u); /* HWSTAM */
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001761
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001762 if (INTEL_GEN(dev_priv) >= 11)
1763 I915_WRITE(RING_MODE_GEN7(engine),
Mika Kuoppala632c7ad2019-04-05 21:46:57 +01001764 _MASKED_BIT_ENABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001765 else
1766 I915_WRITE(RING_MODE_GEN7(engine),
1767 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1768
Chris Wilson9a4dc802018-05-18 11:09:33 +01001769 I915_WRITE(RING_MI_MODE(engine->mmio_base),
1770 _MASKED_BIT_DISABLE(STOP_RING));
1771
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001772 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson0ca88ba2019-01-28 10:23:55 +00001773 i915_ggtt_offset(engine->status_page.vma));
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001774 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1775}
1776
Chris Wilson9a4dc802018-05-18 11:09:33 +01001777static bool unexpected_starting_state(struct intel_engine_cs *engine)
1778{
1779 struct drm_i915_private *dev_priv = engine->i915;
1780 bool unexpected = false;
1781
1782 if (I915_READ(RING_MI_MODE(engine->mmio_base)) & STOP_RING) {
1783 DRM_DEBUG_DRIVER("STOP_RING still set in RING_MI_MODE\n");
1784 unexpected = true;
1785 }
1786
1787 return unexpected;
1788}
1789
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001790static int gen8_init_common_ring(struct intel_engine_cs *engine)
1791{
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001792 intel_engine_apply_workarounds(engine);
Chris Wilson5a688ee2018-12-06 18:07:13 +00001793 intel_engine_apply_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001794
Chris Wilson805615d2018-08-15 19:42:51 +01001795 intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001796
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001797 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001798
Chris Wilson9a4dc802018-05-18 11:09:33 +01001799 if (GEM_SHOW_DEBUG() && unexpected_starting_state(engine)) {
1800 struct drm_printer p = drm_debug_printer(__func__);
1801
1802 intel_engine_dump(engine, &p, NULL);
1803 }
1804
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001805 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001806
Chris Wilson821ed7d2016-09-09 14:11:53 +01001807 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001808}
1809
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001810static void execlists_reset_prepare(struct intel_engine_cs *engine)
Chris Wilson5adfb772018-05-16 19:33:51 +01001811{
1812 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson9512f982018-06-28 21:12:11 +01001813 unsigned long flags;
Chris Wilson5adfb772018-05-16 19:33:51 +01001814
Chris Wilson66fc8292018-08-15 14:58:27 +01001815 GEM_TRACE("%s: depth<-%d\n", engine->name,
1816 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01001817
1818 /*
1819 * Prevent request submission to the hardware until we have
1820 * completed the reset in i915_gem_reset_finish(). If a request
1821 * is completed by one engine, it may then queue a request
1822 * to a second via its execlists->tasklet *just* as we are
1823 * calling engine->init_hw() and also writing the ELSP.
1824 * Turning off the execlists->tasklet until the reset is over
1825 * prevents the race.
1826 */
1827 __tasklet_disable_sync_once(&execlists->tasklet);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001828 GEM_BUG_ON(!reset_in_progress(execlists));
Chris Wilson5adfb772018-05-16 19:33:51 +01001829
Chris Wilson9a3b19a2019-02-13 23:20:47 +00001830 intel_engine_stop_cs(engine);
1831
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001832 /* And flush any current direct submission. */
Chris Wilson9512f982018-06-28 21:12:11 +01001833 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson9512f982018-06-28 21:12:11 +01001834 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson5adfb772018-05-16 19:33:51 +01001835}
1836
Chris Wilson21182b3c2019-02-08 15:37:08 +00001837static bool lrc_regs_ok(const struct i915_request *rq)
1838{
1839 const struct intel_ring *ring = rq->ring;
1840 const u32 *regs = rq->hw_context->lrc_reg_state;
1841
1842 /* Quick spot check for the common signs of context corruption */
1843
1844 if (regs[CTX_RING_BUFFER_CONTROL + 1] !=
1845 (RING_CTL_SIZE(ring->size) | RING_VALID))
1846 return false;
1847
1848 if (regs[CTX_RING_BUFFER_START + 1] != i915_ggtt_offset(ring->vma))
1849 return false;
1850
1851 return true;
1852}
1853
Chris Wilson1863e302019-04-11 14:05:15 +01001854static void reset_csb_pointers(struct intel_engine_execlists *execlists)
1855{
1856 const unsigned int reset_value = execlists->csb_size - 1;
1857
1858 /*
1859 * After a reset, the HW starts writing into CSB entry [0]. We
1860 * therefore have to set our HEAD pointer back one entry so that
1861 * the *first* entry we check is entry 0. To complicate this further,
1862 * as we don't wait for the first interrupt after reset, we have to
1863 * fake the HW write to point back to the last entry so that our
1864 * inline comparison of our cached head position against the last HW
1865 * write works even before the first interrupt.
1866 */
1867 execlists->csb_head = reset_value;
1868 WRITE_ONCE(*execlists->csb_write, reset_value);
Chris Wilson0edda1d2019-04-12 12:01:59 +01001869 wmb(); /* Make sure this is visible to HW (paranoia?) */
Chris Wilson1863e302019-04-11 14:05:15 +01001870
1871 invalidate_csb_entries(&execlists->csb_status[0],
1872 &execlists->csb_status[reset_value]);
1873}
1874
1875static void __execlists_reset(struct intel_engine_cs *engine, bool stalled)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001876{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001877 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson1863e302019-04-11 14:05:15 +01001878 struct intel_context *ce;
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001879 struct i915_request *rq;
Chris Wilson56922512018-04-28 12:15:32 +01001880 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001881
Chris Wilson1863e302019-04-11 14:05:15 +01001882 process_csb(engine); /* drain preemption events */
1883
1884 /* Following the reset, we need to reload the CSB read/write pointers */
1885 reset_csb_pointers(&engine->execlists);
1886
1887 /*
1888 * Save the currently executing context, even if we completed
1889 * its request, it was still running at the time of the
1890 * reset and will have been clobbered.
1891 */
1892 if (!port_isset(execlists->port))
1893 goto out_clear;
1894
1895 ce = port_request(execlists->port)->hw_context;
Chris Wilson221ab97192017-09-16 21:44:14 +01001896
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001897 /*
1898 * Catch up with any missed context-switch interrupts.
1899 *
1900 * Ideally we would just read the remaining CSB entries now that we
1901 * know the gpu is idle. However, the CSB registers are sometimes^W
1902 * often trashed across a GPU reset! Instead we have to rely on
1903 * guessing the missed context-switch events by looking at what
1904 * requests were completed.
1905 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001906 execlists_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001907
1908 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001909 rq = __unwind_incomplete_requests(engine);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001910 if (!rq)
Chris Wilson1863e302019-04-11 14:05:15 +01001911 goto out_replay;
1912
1913 if (rq->hw_context != ce) { /* caught just before a CS event */
1914 rq = NULL;
1915 goto out_replay;
1916 }
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001917
Chris Wilsona3e38832018-03-02 14:32:45 +00001918 /*
Chris Wilson21182b3c2019-02-08 15:37:08 +00001919 * If this request hasn't started yet, e.g. it is waiting on a
1920 * semaphore, we need to avoid skipping the request or else we
1921 * break the signaling chain. However, if the context is corrupt
1922 * the request will not restart and we will be stuck with a wedged
1923 * device. It is quite often the case that if we issue a reset
1924 * while the GPU is loading the context image, that the context
1925 * image becomes corrupt.
1926 *
1927 * Otherwise, if we have not started yet, the request should replay
1928 * perfectly and we do not need to flag the result as being erroneous.
1929 */
1930 if (!i915_request_started(rq) && lrc_regs_ok(rq))
Chris Wilson1863e302019-04-11 14:05:15 +01001931 goto out_replay;
Chris Wilson21182b3c2019-02-08 15:37:08 +00001932
1933 /*
Chris Wilsona3e38832018-03-02 14:32:45 +00001934 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001935 * and will try to replay it on restarting. The context image may
1936 * have been corrupted by the reset, in which case we may have
1937 * to service a new GPU hang, but more likely we can continue on
1938 * without impact.
1939 *
1940 * If the request was guilty, we presume the context is corrupt
1941 * and have to at least restore the RING register in the context
1942 * image back to the expected values to skip over the guilty request.
1943 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001944 i915_reset_request(rq, stalled);
Chris Wilson21182b3c2019-02-08 15:37:08 +00001945 if (!stalled && lrc_regs_ok(rq))
Chris Wilson1863e302019-04-11 14:05:15 +01001946 goto out_replay;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001947
Chris Wilsona3e38832018-03-02 14:32:45 +00001948 /*
1949 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001950 * We cannot rely on the context being intact across the GPU hang,
1951 * so clear it and rebuild just what we need for the breadcrumb.
1952 * All pending requests for this context will be zapped, and any
1953 * future request will be after userspace has had the opportunity
1954 * to recreate its own state.
1955 */
Chris Wilson1863e302019-04-11 14:05:15 +01001956 regs = ce->lrc_reg_state;
Chris Wilsonfe0c4932018-05-18 10:02:11 +01001957 if (engine->pinned_default_state) {
1958 memcpy(regs, /* skip restoring the vanilla PPHWSP */
1959 engine->pinned_default_state + LRC_STATE_PN * PAGE_SIZE,
1960 engine->context_size - PAGE_SIZE);
Chris Wilson56922512018-04-28 12:15:32 +01001961 }
Chris Wilson1863e302019-04-11 14:05:15 +01001962 execlists_init_reg_state(regs, ce, engine, ce->ring);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001963
Chris Wilson21182b3c2019-02-08 15:37:08 +00001964 /* Rerun the request; its payload has been neutered (if guilty). */
Chris Wilson1863e302019-04-11 14:05:15 +01001965out_replay:
1966 ce->ring->head =
1967 rq ? intel_ring_wrap(ce->ring, rq->head) : ce->ring->tail;
1968 intel_ring_update_space(ce->ring);
1969 __execlists_update_reg_state(ce, engine);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001970
Chris Wilson1863e302019-04-11 14:05:15 +01001971out_clear:
1972 execlists_clear_all_active(execlists);
1973}
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001974
Chris Wilson1863e302019-04-11 14:05:15 +01001975static void execlists_reset(struct intel_engine_cs *engine, bool stalled)
1976{
1977 unsigned long flags;
1978
1979 GEM_TRACE("%s\n", engine->name);
1980
1981 spin_lock_irqsave(&engine->timeline.lock, flags);
1982
1983 __execlists_reset(engine, stalled);
1984
1985 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1986}
1987
1988static void nop_submission_tasklet(unsigned long data)
1989{
1990 /* The driver is wedged; don't process any more events. */
1991}
1992
1993static void execlists_cancel_requests(struct intel_engine_cs *engine)
1994{
1995 struct intel_engine_execlists * const execlists = &engine->execlists;
1996 struct i915_request *rq, *rn;
1997 struct rb_node *rb;
1998 unsigned long flags;
1999
2000 GEM_TRACE("%s\n", engine->name);
2001
2002 /*
2003 * Before we call engine->cancel_requests(), we should have exclusive
2004 * access to the submission state. This is arranged for us by the
2005 * caller disabling the interrupt generation, the tasklet and other
2006 * threads that may then access the same state, giving us a free hand
2007 * to reset state. However, we still need to let lockdep be aware that
2008 * we know this state may be accessed in hardirq context, so we
2009 * disable the irq around this manipulation and we want to keep
2010 * the spinlock focused on its duties and not accidentally conflate
2011 * coverage to the submission's irq state. (Similarly, although we
2012 * shouldn't need to disable irq around the manipulation of the
2013 * submission's irq state, we also wish to remind ourselves that
2014 * it is irq state.)
2015 */
2016 spin_lock_irqsave(&engine->timeline.lock, flags);
2017
2018 __execlists_reset(engine, true);
2019
2020 /* Mark all executing requests as skipped. */
2021 list_for_each_entry(rq, &engine->timeline.requests, link) {
2022 if (!i915_request_signaled(rq))
2023 dma_fence_set_error(&rq->fence, -EIO);
2024
2025 i915_request_mark_complete(rq);
2026 }
2027
2028 /* Flush the queued requests to the timeline list (for retiring). */
2029 while ((rb = rb_first_cached(&execlists->queue))) {
2030 struct i915_priolist *p = to_priolist(rb);
2031 int i;
2032
2033 priolist_for_each_request_consume(rq, rn, p, i) {
2034 list_del_init(&rq->sched.link);
2035 __i915_request_submit(rq);
2036 dma_fence_set_error(&rq->fence, -EIO);
2037 i915_request_mark_complete(rq);
2038 }
2039
2040 rb_erase_cached(&p->node, &execlists->queue);
2041 i915_priolist_free(p);
2042 }
2043
2044 /* Remaining _unready_ requests will be nop'ed when submitted */
2045
2046 execlists->queue_priority_hint = INT_MIN;
2047 execlists->queue = RB_ROOT_CACHED;
2048 GEM_BUG_ON(port_isset(execlists->port));
2049
2050 GEM_BUG_ON(__tasklet_is_enabled(&execlists->tasklet));
2051 execlists->tasklet.func = nop_submission_tasklet;
2052
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002053 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002054}
2055
Chris Wilson5adfb772018-05-16 19:33:51 +01002056static void execlists_reset_finish(struct intel_engine_cs *engine)
2057{
Chris Wilson5db1d4e2018-06-04 08:34:40 +01002058 struct intel_engine_execlists * const execlists = &engine->execlists;
2059
Chris Wilsonfe25f302018-05-22 11:19:37 +01002060 /*
Chris Wilson9e4fa012018-08-28 16:27:02 +01002061 * After a GPU reset, we may have requests to replay. Do so now while
2062 * we still have the forcewake to be sure that the GPU is not allowed
2063 * to sleep before we restart and reload a context.
Chris Wilsonfe25f302018-05-22 11:19:37 +01002064 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002065 GEM_BUG_ON(!reset_in_progress(execlists));
Chris Wilson9e4fa012018-08-28 16:27:02 +01002066 if (!RB_EMPTY_ROOT(&execlists->queue.rb_root))
2067 execlists->tasklet.func(execlists->tasklet.data);
Chris Wilson5adfb772018-05-16 19:33:51 +01002068
Chris Wilson41a1bde2019-03-13 16:28:35 +00002069 if (__tasklet_enable(&execlists->tasklet))
2070 /* And kick in case we missed a new request submission. */
2071 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilson66fc8292018-08-15 14:58:27 +01002072 GEM_TRACE("%s: depth->%d\n", engine->name,
2073 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01002074}
2075
Chris Wilsone61e0f52018-02-21 09:56:36 +00002076static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01002077 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002078 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01002079{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002080 u32 *cs;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002081
Chris Wilsonbac24f52019-03-29 13:40:24 +00002082 cs = intel_ring_begin(rq, 4);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002083 if (IS_ERR(cs))
2084 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002085
Chris Wilson279f5a02017-10-05 20:10:05 +01002086 /*
2087 * WaDisableCtxRestoreArbitration:bdw,chv
2088 *
2089 * We don't need to perform MI_ARB_ENABLE as often as we do (in
2090 * particular all the gen that do not need the w/a at all!), if we
2091 * took care to make sure that on every switch into this context
2092 * (both ordinary and for preemption) that arbitrartion was enabled
Chris Wilsonbac24f52019-03-29 13:40:24 +00002093 * we would be fine. However, for gen8 there is another w/a that
2094 * requires us to not preempt inside GPGPU execution, so we keep
2095 * arbitration disabled for gen8 batches. Arbitration will be
2096 * re-enabled before we close the request
2097 * (engine->emit_fini_breadcrumb).
Chris Wilson279f5a02017-10-05 20:10:05 +01002098 */
Chris Wilsonbac24f52019-03-29 13:40:24 +00002099 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
2100
2101 /* FIXME(BDW+): Address space and security selectors. */
2102 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
2103 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8));
2104 *cs++ = lower_32_bits(offset);
2105 *cs++ = upper_32_bits(offset);
2106
2107 intel_ring_advance(rq, cs);
2108
2109 return 0;
2110}
2111
2112static int gen9_emit_bb_start(struct i915_request *rq,
2113 u64 offset, u32 len,
2114 const unsigned int flags)
2115{
2116 u32 *cs;
2117
2118 cs = intel_ring_begin(rq, 6);
2119 if (IS_ERR(cs))
2120 return PTR_ERR(cs);
2121
Chris Wilson3ad7b522017-10-03 21:34:49 +01002122 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
2123
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002124 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002125 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002126 *cs++ = lower_32_bits(offset);
2127 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01002128
2129 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
2130 *cs++ = MI_NOOP;
Chris Wilsone8894262018-12-07 09:02:13 +00002131
Chris Wilsone61e0f52018-02-21 09:56:36 +00002132 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002133
2134 return 0;
2135}
2136
Chris Wilson31bb59c2016-07-01 17:23:27 +01002137static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002138{
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002139 ENGINE_WRITE(engine, RING_IMR,
2140 ~(engine->irq_enable_mask | engine->irq_keep_mask));
2141 ENGINE_POSTING_READ(engine, RING_IMR);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002142}
2143
Chris Wilson31bb59c2016-07-01 17:23:27 +01002144static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002145{
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002146 ENGINE_WRITE(engine, RING_IMR, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002147}
2148
Chris Wilsone61e0f52018-02-21 09:56:36 +00002149static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002150{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002151 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01002152
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002153 cs = intel_ring_begin(request, 4);
2154 if (IS_ERR(cs))
2155 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002156
2157 cmd = MI_FLUSH_DW + 1;
2158
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002159 /* We always require a command barrier so that subsequent
2160 * commands, such as breadcrumb interrupts, are strictly ordered
2161 * wrt the contents of the write cache being flushed to memory
2162 * (and thus being coherent from the CPU).
2163 */
2164 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2165
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002166 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002167 cmd |= MI_INVALIDATE_TLB;
Chris Wilson5fc28052018-11-08 14:00:39 +00002168 if (request->engine->class == VIDEO_DECODE_CLASS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002169 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01002170 }
2171
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002172 *cs++ = cmd;
2173 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2174 *cs++ = 0; /* upper addr */
2175 *cs++ = 0; /* value */
2176 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002177
2178 return 0;
2179}
2180
Chris Wilsone61e0f52018-02-21 09:56:36 +00002181static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002182 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002183{
Chris Wilsonb5321f32016-08-02 22:50:18 +01002184 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002185 u32 scratch_addr =
Chris Wilson51797492018-12-04 14:15:16 +00002186 i915_scratch_offset(engine->i915) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002187 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002188 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002189 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01002190
2191 flags |= PIPE_CONTROL_CS_STALL;
2192
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002193 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01002194 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
2195 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08002196 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01002197 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01002198 }
2199
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002200 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01002201 flags |= PIPE_CONTROL_TLB_INVALIDATE;
2202 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
2203 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
2204 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
2205 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
2206 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
2207 flags |= PIPE_CONTROL_QW_WRITE;
2208 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01002209
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002210 /*
2211 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
2212 * pipe control.
2213 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002214 if (IS_GEN(request->i915, 9))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002215 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002216
2217 /* WaForGAMHang:kbl */
2218 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
2219 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002220 }
Imre Deak9647ff32015-01-25 13:27:11 -08002221
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002222 len = 6;
2223
2224 if (vf_flush_wa)
2225 len += 6;
2226
2227 if (dc_flush_wa)
2228 len += 12;
2229
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002230 cs = intel_ring_begin(request, len);
2231 if (IS_ERR(cs))
2232 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002233
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002234 if (vf_flush_wa)
2235 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002236
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002237 if (dc_flush_wa)
2238 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2239 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002240
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002241 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002242
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002243 if (dc_flush_wa)
2244 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002245
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002246 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002247
2248 return 0;
2249}
2250
Chris Wilson7c17d372016-01-20 15:43:35 +02002251/*
2252 * Reserve space for 2 NOOPs at the end of each request to be
2253 * used as a workaround for not being allowed to do lite
2254 * restore with HEAD==TAIL (WaIdleLiteRestore).
2255 */
Chris Wilsone1a73a52019-01-25 10:05:20 +00002256static u32 *gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002257{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002258 /* Ensure there's always at least one preemption point per-request. */
2259 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002260 *cs++ = MI_NOOP;
2261 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsone1a73a52019-01-25 10:05:20 +00002262
2263 return cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002264}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002265
Chris Wilson85474442019-01-29 18:54:50 +00002266static u32 *gen8_emit_fini_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002267{
Chris Wilson5013eb82019-01-28 18:18:11 +00002268 cs = gen8_emit_ggtt_write(cs,
2269 request->fence.seqno,
Chris Wilson54939ea02019-03-18 09:51:51 +00002270 request->timeline->hwsp_offset,
2271 0);
Chris Wilson5013eb82019-01-28 18:18:11 +00002272
2273 cs = gen8_emit_ggtt_write(cs,
Chris Wilson89531e72019-02-26 09:49:19 +00002274 intel_engine_next_hangcheck_seqno(request->engine),
Chris Wilson54939ea02019-03-18 09:51:51 +00002275 I915_GEM_HWS_HANGCHECK_ADDR,
2276 MI_FLUSH_DW_STORE_INDEX);
2277
Chris Wilson89531e72019-02-26 09:49:19 +00002278
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002279 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002280 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson5013eb82019-01-28 18:18:11 +00002281
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002282 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002283 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002284
Chris Wilsone1a73a52019-01-25 10:05:20 +00002285 return gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002286}
Chris Wilson98f29e82016-10-28 13:58:51 +01002287
Chris Wilson85474442019-01-29 18:54:50 +00002288static u32 *gen8_emit_fini_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002289{
Chris Wilson6a623722018-12-28 15:31:13 +00002290 cs = gen8_emit_ggtt_write_rcs(cs,
Chris Wilson5013eb82019-01-28 18:18:11 +00002291 request->fence.seqno,
2292 request->timeline->hwsp_offset,
Chris Wilson6a623722018-12-28 15:31:13 +00002293 PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH |
2294 PIPE_CONTROL_DEPTH_CACHE_FLUSH |
2295 PIPE_CONTROL_DC_FLUSH_ENABLE |
2296 PIPE_CONTROL_FLUSH_ENABLE |
2297 PIPE_CONTROL_CS_STALL);
2298
Chris Wilson5013eb82019-01-28 18:18:11 +00002299 cs = gen8_emit_ggtt_write_rcs(cs,
Chris Wilson89531e72019-02-26 09:49:19 +00002300 intel_engine_next_hangcheck_seqno(request->engine),
Chris Wilson54939ea02019-03-18 09:51:51 +00002301 I915_GEM_HWS_HANGCHECK_ADDR,
2302 PIPE_CONTROL_STORE_DATA_INDEX);
Chris Wilson89531e72019-02-26 09:49:19 +00002303
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002304 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002305 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson6a623722018-12-28 15:31:13 +00002306
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002307 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002308 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002309
Chris Wilsone1a73a52019-01-25 10:05:20 +00002310 return gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002311}
Chris Wilson98f29e82016-10-28 13:58:51 +01002312
Chris Wilsone61e0f52018-02-21 09:56:36 +00002313static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002314{
2315 int ret;
2316
Tvrtko Ursulin452420d2018-12-03 13:33:57 +00002317 ret = intel_engine_emit_ctx_wa(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002318 if (ret)
2319 return ret;
2320
Chris Wilsone61e0f52018-02-21 09:56:36 +00002321 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002322 /*
2323 * Failing to program the MOCS is non-fatal.The system will not
2324 * run at peak performance. So generate an error and carry on.
2325 */
2326 if (ret)
2327 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2328
Chris Wilsone61e0f52018-02-21 09:56:36 +00002329 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002330}
2331
Oscar Mateo73e4d072014-07-24 17:04:48 +01002332/**
2333 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002334 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002335 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002336void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002337{
John Harrison6402c332014-10-31 12:00:26 +00002338 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002339
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002340 /*
2341 * Tasklet cannot be active at this point due intel_mark_active/idle
2342 * so this is just for documentation.
2343 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302344 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2345 &engine->execlists.tasklet.state)))
2346 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002347
Chris Wilsonc0336662016-05-06 15:40:21 +01002348 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002349
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002350 if (engine->buffer) {
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002351 WARN_ON((ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002352 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002353
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002354 if (engine->cleanup)
2355 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002356
Chris Wilsone8a9c582016-12-18 15:37:20 +00002357 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002358
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002359 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002360
Chris Wilsonc0336662016-05-06 15:40:21 +01002361 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302362 dev_priv->engine[engine->id] = NULL;
2363 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002364}
2365
Chris Wilson209b7952018-07-17 21:29:32 +01002366void intel_execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002367{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002368 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002369 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsone2f34962018-10-01 15:47:54 +01002370 engine->schedule = i915_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302371 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002372
Chris Wilson13291152018-05-16 19:33:52 +01002373 engine->reset.prepare = execlists_reset_prepare;
Chris Wilson292ad252019-04-11 14:05:14 +01002374 engine->reset.reset = execlists_reset;
2375 engine->reset.finish = execlists_reset_finish;
Chris Wilson13291152018-05-16 19:33:52 +01002376
Chris Wilsonaba5e272017-10-25 15:39:41 +01002377 engine->park = NULL;
2378 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002379
2380 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Zhenyu Wanga2deb872019-03-27 17:06:36 +08002381 if (!intel_vgpu_active(engine->i915))
2382 engine->flags |= I915_ENGINE_HAS_SEMAPHORES;
Chris Wilsonbac24f52019-03-29 13:40:24 +00002383 if (engine->preempt_context &&
2384 HAS_LOGICAL_RING_PREEMPTION(engine->i915))
Chris Wilson2a694fe2018-04-03 19:35:37 +01002385 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002386}
2387
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002388static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002389logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002390{
2391 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002392 engine->init_hw = gen8_init_common_ring;
Chris Wilson5adfb772018-05-16 19:33:51 +01002393
2394 engine->reset.prepare = execlists_reset_prepare;
2395 engine->reset.reset = execlists_reset;
2396 engine->reset.finish = execlists_reset_finish;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002397
Chris Wilson4dc84b72019-03-08 13:25:18 +00002398 engine->cops = &execlists_context_ops;
Chris Wilsonf73e7392016-12-18 15:37:24 +00002399 engine->request_alloc = execlists_request_alloc;
2400
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002401 engine->emit_flush = gen8_emit_flush;
Chris Wilson85474442019-01-29 18:54:50 +00002402 engine->emit_init_breadcrumb = gen8_emit_init_breadcrumb;
2403 engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002404
Chris Wilson209b7952018-07-17 21:29:32 +01002405 engine->set_default_submission = intel_execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002406
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002407 if (INTEL_GEN(engine->i915) < 11) {
2408 engine->irq_enable = gen8_logical_ring_enable_irq;
2409 engine->irq_disable = gen8_logical_ring_disable_irq;
2410 } else {
2411 /*
2412 * TODO: On Gen11 interrupt masks need to be clear
2413 * to allow C6 entry. Keep interrupts enabled at
2414 * and take the hit of generating extra interrupts
2415 * until a more refined solution exists.
2416 */
2417 }
Chris Wilsonbac24f52019-03-29 13:40:24 +00002418 if (IS_GEN(engine->i915, 8))
2419 engine->emit_bb_start = gen8_emit_bb_start;
2420 else
2421 engine->emit_bb_start = gen9_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002422}
2423
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002424static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002425logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002426{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002427 unsigned int shift = 0;
2428
2429 if (INTEL_GEN(engine->i915) < 11) {
2430 const u8 irq_shifts[] = {
Chris Wilson8a68d462019-03-05 18:03:30 +00002431 [RCS0] = GEN8_RCS_IRQ_SHIFT,
2432 [BCS0] = GEN8_BCS_IRQ_SHIFT,
2433 [VCS0] = GEN8_VCS0_IRQ_SHIFT,
2434 [VCS1] = GEN8_VCS1_IRQ_SHIFT,
2435 [VECS0] = GEN8_VECS_IRQ_SHIFT,
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002436 };
2437
2438 shift = irq_shifts[engine->id];
2439 }
2440
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002441 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2442 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002443}
2444
Chris Wilson52954ed2019-01-28 18:18:09 +00002445static int
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002446logical_ring_setup(struct intel_engine_cs *engine)
2447{
Chris Wilson52954ed2019-01-28 18:18:09 +00002448 int err;
2449
2450 err = intel_engine_setup_common(engine);
2451 if (err)
2452 return err;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002453
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002454 /* Intentionally left blank. */
2455 engine->buffer = NULL;
2456
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302457 tasklet_init(&engine->execlists.tasklet,
2458 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002459
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002460 logical_ring_default_vfuncs(engine);
2461 logical_ring_default_irqs(engine);
Chris Wilson52954ed2019-01-28 18:18:09 +00002462
2463 return 0;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002464}
2465
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002466static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002467{
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002468 struct drm_i915_private *i915 = engine->i915;
2469 struct intel_engine_execlists * const execlists = &engine->execlists;
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002470 u32 base = engine->mmio_base;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002471 int ret;
2472
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002473 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002474 if (ret)
Chris Wilsonb2164e42018-09-20 20:59:48 +01002475 return ret;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002476
Daniele Ceraolo Spurioa60acb22019-01-09 17:32:32 -08002477 intel_engine_init_workarounds(engine);
2478
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002479 if (HAS_LOGICAL_RING_ELSQ(i915)) {
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07002480 execlists->submit_reg = i915->uncore.regs +
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002481 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(base));
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07002482 execlists->ctrl_reg = i915->uncore.regs +
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002483 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(base));
Thomas Daniel05f0add2018-03-02 18:14:59 +02002484 } else {
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07002485 execlists->submit_reg = i915->uncore.regs +
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002486 i915_mmio_reg_offset(RING_ELSP(base));
Thomas Daniel05f0add2018-03-02 18:14:59 +02002487 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002488
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002489 execlists->preempt_complete_status = ~0u;
Chris Wilson9dbfea92019-03-08 13:25:21 +00002490 if (engine->preempt_context)
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002491 execlists->preempt_complete_status =
Chris Wilson9dbfea92019-03-08 13:25:21 +00002492 upper_32_bits(engine->preempt_context->lrc_desc);
Chris Wilsond6376372018-02-07 21:05:44 +00002493
Chris Wilson46592892018-11-30 12:59:54 +00002494 execlists->csb_status =
Chris Wilson0ca88ba2019-01-28 10:23:55 +00002495 &engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002496
Chris Wilson46592892018-11-30 12:59:54 +00002497 execlists->csb_write =
Chris Wilson0ca88ba2019-01-28 10:23:55 +00002498 &engine->status_page.addr[intel_hws_csb_write_index(i915)];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002499
Mika Kuoppala632c7ad2019-04-05 21:46:57 +01002500 if (INTEL_GEN(engine->i915) < 11)
2501 execlists->csb_size = GEN8_CSB_ENTRIES;
2502 else
2503 execlists->csb_size = GEN11_CSB_ENTRIES;
Mika Kuoppala7d4c75d2019-04-05 21:46:56 +01002504
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002505 reset_csb_pointers(execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01002506
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002507 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002508}
2509
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002510int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002511{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002512 int ret;
2513
Chris Wilson52954ed2019-01-28 18:18:09 +00002514 ret = logical_ring_setup(engine);
2515 if (ret)
2516 return ret;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002517
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002518 /* Override some for render ring. */
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002519 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002520 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson85474442019-01-29 18:54:50 +00002521 engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb_rcs;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002522
Chris Wilsonb2164e42018-09-20 20:59:48 +01002523 ret = logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002524 if (ret)
2525 return ret;
2526
2527 ret = intel_init_workaround_bb(engine);
2528 if (ret) {
2529 /*
2530 * We continue even if we fail to initialize WA batch
2531 * because we only expect rare glitches but nothing
2532 * critical to prevent us from using GPU
2533 */
2534 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2535 ret);
2536 }
2537
Tvrtko Ursulin69bcdec2018-12-03 12:50:12 +00002538 intel_engine_init_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00002539
Chris Wilsonb2164e42018-09-20 20:59:48 +01002540 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002541}
2542
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002543int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002544{
Chris Wilson52954ed2019-01-28 18:18:09 +00002545 int err;
2546
2547 err = logical_ring_setup(engine);
2548 if (err)
2549 return err;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002550
2551 return logical_ring_init(engine);
2552}
2553
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002554u32 gen8_make_rpcs(struct drm_i915_private *i915, struct intel_sseu *req_sseu)
Jeff McGee0cea6502015-02-13 10:27:56 -06002555{
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002556 const struct sseu_dev_info *sseu = &RUNTIME_INFO(i915)->sseu;
2557 bool subslice_pg = sseu->has_subslice_pg;
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002558 struct intel_sseu ctx_sseu;
2559 u8 slices, subslices;
Jeff McGee0cea6502015-02-13 10:27:56 -06002560 u32 rpcs = 0;
2561
2562 /*
2563 * No explicit RPCS request is needed to ensure full
2564 * slice/subslice/EU enablement prior to Gen9.
2565 */
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002566 if (INTEL_GEN(i915) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002567 return 0;
2568
2569 /*
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002570 * If i915/perf is active, we want a stable powergating configuration
2571 * on the system.
2572 *
2573 * We could choose full enablement, but on ICL we know there are use
2574 * cases which disable slices for functional, apart for performance
2575 * reasons. So in this case we select a known stable subset.
2576 */
2577 if (!i915->perf.oa.exclusive_stream) {
2578 ctx_sseu = *req_sseu;
2579 } else {
2580 ctx_sseu = intel_device_default_sseu(i915);
2581
2582 if (IS_GEN(i915, 11)) {
2583 /*
2584 * We only need subslice count so it doesn't matter
2585 * which ones we select - just turn off low bits in the
2586 * amount of half of all available subslices per slice.
2587 */
2588 ctx_sseu.subslice_mask =
2589 ~(~0 << (hweight8(ctx_sseu.subslice_mask) / 2));
2590 ctx_sseu.slice_mask = 0x1;
2591 }
2592 }
2593
2594 slices = hweight8(ctx_sseu.slice_mask);
2595 subslices = hweight8(ctx_sseu.subslice_mask);
2596
2597 /*
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002598 * Since the SScount bitfield in GEN8_R_PWR_CLK_STATE is only three bits
2599 * wide and Icelake has up to eight subslices, specfial programming is
2600 * needed in order to correctly enable all subslices.
2601 *
2602 * According to documentation software must consider the configuration
2603 * as 2x4x8 and hardware will translate this to 1x8x8.
2604 *
2605 * Furthemore, even though SScount is three bits, maximum documented
2606 * value for it is four. From this some rules/restrictions follow:
2607 *
2608 * 1.
2609 * If enabled subslice count is greater than four, two whole slices must
2610 * be enabled instead.
2611 *
2612 * 2.
2613 * When more than one slice is enabled, hardware ignores the subslice
2614 * count altogether.
2615 *
2616 * From these restrictions it follows that it is not possible to enable
2617 * a count of subslices between the SScount maximum of four restriction,
2618 * and the maximum available number on a particular SKU. Either all
2619 * subslices are enabled, or a count between one and four on the first
2620 * slice.
2621 */
Tvrtko Ursuline46c2e92019-02-05 09:50:31 +00002622 if (IS_GEN(i915, 11) &&
2623 slices == 1 &&
2624 subslices > min_t(u8, 4, hweight8(sseu->subslice_mask[0]) / 2)) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002625 GEM_BUG_ON(subslices & 1);
2626
2627 subslice_pg = false;
2628 slices *= 2;
2629 }
2630
2631 /*
Jeff McGee0cea6502015-02-13 10:27:56 -06002632 * Starting in Gen9, render power gating can leave
2633 * slice/subslice/EU in a partially enabled state. We
2634 * must make an explicit request through RPCS for full
2635 * enablement.
2636 */
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002637 if (sseu->has_slice_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002638 u32 mask, val = slices;
2639
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002640 if (INTEL_GEN(i915) >= 11) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002641 mask = GEN11_RPCS_S_CNT_MASK;
2642 val <<= GEN11_RPCS_S_CNT_SHIFT;
2643 } else {
2644 mask = GEN8_RPCS_S_CNT_MASK;
2645 val <<= GEN8_RPCS_S_CNT_SHIFT;
2646 }
2647
2648 GEM_BUG_ON(val & ~mask);
2649 val &= mask;
2650
2651 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_S_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002652 }
2653
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002654 if (subslice_pg) {
2655 u32 val = subslices;
2656
2657 val <<= GEN8_RPCS_SS_CNT_SHIFT;
2658
2659 GEM_BUG_ON(val & ~GEN8_RPCS_SS_CNT_MASK);
2660 val &= GEN8_RPCS_SS_CNT_MASK;
2661
2662 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_SS_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002663 }
2664
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002665 if (sseu->has_eu_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002666 u32 val;
2667
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002668 val = ctx_sseu.min_eus_per_subslice << GEN8_RPCS_EU_MIN_SHIFT;
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002669 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MIN_MASK);
2670 val &= GEN8_RPCS_EU_MIN_MASK;
2671
2672 rpcs |= val;
2673
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002674 val = ctx_sseu.max_eus_per_subslice << GEN8_RPCS_EU_MAX_SHIFT;
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002675 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MAX_MASK);
2676 val &= GEN8_RPCS_EU_MAX_MASK;
2677
2678 rpcs |= val;
2679
Jeff McGee0cea6502015-02-13 10:27:56 -06002680 rpcs |= GEN8_RPCS_ENABLE;
2681 }
2682
2683 return rpcs;
2684}
2685
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002686static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002687{
2688 u32 indirect_ctx_offset;
2689
Chris Wilsonc0336662016-05-06 15:40:21 +01002690 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002691 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002692 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002693 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002694 case 11:
2695 indirect_ctx_offset =
2696 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2697 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002698 case 10:
2699 indirect_ctx_offset =
2700 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2701 break;
Michel Thierry71562912016-02-23 10:31:49 +00002702 case 9:
2703 indirect_ctx_offset =
2704 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2705 break;
2706 case 8:
2707 indirect_ctx_offset =
2708 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2709 break;
2710 }
2711
2712 return indirect_ctx_offset;
2713}
2714
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002715static void execlists_init_reg_state(u32 *regs,
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002716 struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002717 struct intel_engine_cs *engine,
2718 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002719{
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002720 struct i915_hw_ppgtt *ppgtt = ce->gem_context->ppgtt;
Chris Wilson1fc44d92018-05-17 22:26:32 +01002721 bool rcs = engine->class == RENDER_CLASS;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002722 u32 base = engine->mmio_base;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002723
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002724 /* A context is actually a big batch buffer with several
2725 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2726 * values we are setting here are only for the first context restore:
2727 * on a subsequent save, the GPU will recreate this batchbuffer with new
2728 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2729 * we are not initializing here).
2730 */
2731 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2732 MI_LRI_FORCE_POSTED;
2733
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002734 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(base),
Paulo Zanoniee435832018-08-09 16:58:52 -07002735 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT) |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002736 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH));
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002737 if (INTEL_GEN(engine->i915) < 11) {
Paulo Zanoniee435832018-08-09 16:58:52 -07002738 regs[CTX_CONTEXT_CONTROL + 1] |=
2739 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT |
2740 CTX_CTRL_RS_CTX_ENABLE);
2741 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002742 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2743 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2744 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2745 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2746 RING_CTL_SIZE(ring->size) | RING_VALID);
2747 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2748 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2749 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2750 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2751 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2752 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2753 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002754 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2755
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002756 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2757 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2758 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002759 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002760 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002761
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002762 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002763 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2764 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002765
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002766 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002767 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002768 }
2769
2770 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2771 if (wa_ctx->per_ctx.size) {
2772 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002773
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002774 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002775 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002776 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002777 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002778
2779 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2780
2781 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002782 /* PDP values well be assigned later if needed */
Chris Wilson6d425722019-04-05 13:38:31 +01002783 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(base, 3), 0);
2784 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(base, 3), 0);
2785 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(base, 2), 0);
2786 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(base, 2), 0);
2787 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(base, 1), 0);
2788 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(base, 1), 0);
2789 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(base, 0), 0);
2790 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(base, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002791
Chris Wilsona9fe9ca2019-03-14 22:38:38 +00002792 if (i915_vm_is_4lvl(&ppgtt->vm)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002793 /* 64b PPGTT (48bit canonical)
2794 * PDP0_DESCRIPTOR contains the base address to PML4 and
2795 * other PDP Descriptors are ignored.
2796 */
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002797 ASSIGN_CTX_PML4(ppgtt, regs);
Chris Wilsone8894262018-12-07 09:02:13 +00002798 } else {
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002799 ASSIGN_CTX_PDP(ppgtt, regs, 3);
2800 ASSIGN_CTX_PDP(ppgtt, regs, 2);
2801 ASSIGN_CTX_PDP(ppgtt, regs, 1);
2802 ASSIGN_CTX_PDP(ppgtt, regs, 0);
Michel Thierry2dba3232015-07-30 11:06:23 +01002803 }
2804
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002805 if (rcs) {
2806 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002807 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE, 0);
Robert Bragg19f81df2017-06-13 12:23:03 +01002808
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002809 i915_oa_init_reg_state(engine, ce, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002810 }
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002811
2812 regs[CTX_END] = MI_BATCH_BUFFER_END;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002813 if (INTEL_GEN(engine->i915) >= 10)
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002814 regs[CTX_END] |= BIT(0);
Chris Wilsona3aabe82016-10-04 21:11:26 +01002815}
2816
2817static int
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002818populate_lr_context(struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002819 struct drm_i915_gem_object *ctx_obj,
2820 struct intel_engine_cs *engine,
2821 struct intel_ring *ring)
2822{
2823 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002824 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002825 int ret;
2826
Chris Wilsona3aabe82016-10-04 21:11:26 +01002827 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2828 if (IS_ERR(vaddr)) {
2829 ret = PTR_ERR(vaddr);
2830 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2831 return ret;
2832 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002833
Chris Wilsond2b4b972017-11-10 14:26:33 +00002834 if (engine->default_state) {
2835 /*
2836 * We only want to copy over the template context state;
2837 * skipping over the headers reserved for GuC communication,
2838 * leaving those as zero.
2839 */
2840 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2841 void *defaults;
2842
2843 defaults = i915_gem_object_pin_map(engine->default_state,
2844 I915_MAP_WB);
Matthew Auldaaefa062018-03-01 11:46:39 +00002845 if (IS_ERR(defaults)) {
2846 ret = PTR_ERR(defaults);
2847 goto err_unpin_ctx;
2848 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00002849
2850 memcpy(vaddr + start, defaults + start, engine->context_size);
2851 i915_gem_object_unpin_map(engine->default_state);
2852 }
2853
Chris Wilsona3aabe82016-10-04 21:11:26 +01002854 /* The second page of the context object contains some fields which must
2855 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002856 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002857 execlists_init_reg_state(regs, ce, engine, ring);
Chris Wilsond2b4b972017-11-10 14:26:33 +00002858 if (!engine->default_state)
2859 regs[CTX_CONTEXT_CONTROL + 1] |=
2860 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002861 if (ce->gem_context == engine->i915->preempt_context &&
2862 INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002863 regs[CTX_CONTEXT_CONTROL + 1] |=
2864 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2865 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002866
Chris Wilsona679f582019-03-21 16:19:07 +00002867 ret = 0;
Matthew Auldaaefa062018-03-01 11:46:39 +00002868err_unpin_ctx:
Chris Wilsona679f582019-03-21 16:19:07 +00002869 __i915_gem_object_flush_map(ctx_obj,
2870 LRC_HEADER_PAGES * PAGE_SIZE,
2871 engine->context_size);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002872 i915_gem_object_unpin_map(ctx_obj);
Matthew Auldaaefa062018-03-01 11:46:39 +00002873 return ret;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002874}
2875
Chris Wilson95f697e2019-03-08 13:25:20 +00002876static struct i915_timeline *get_timeline(struct i915_gem_context *ctx)
2877{
Chris Wilsonea593db2019-03-22 09:23:25 +00002878 if (ctx->timeline)
2879 return i915_timeline_get(ctx->timeline);
2880 else
2881 return i915_timeline_create(ctx->i915, NULL);
Chris Wilson95f697e2019-03-08 13:25:20 +00002882}
2883
2884static int execlists_context_deferred_alloc(struct intel_context *ce,
2885 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002886{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002887 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002888 struct i915_vma *vma;
Jani Nikula739f3ab2019-01-16 11:15:19 +02002889 u32 context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002890 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002891 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002892 int ret;
2893
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002894 if (ce->state)
2895 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002896
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002897 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002898
Michel Thierry0b29c752017-09-13 09:56:00 +01002899 /*
2900 * Before the actual start of the context image, we insert a few pages
2901 * for our own use and for sharing with the GuC.
2902 */
2903 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002904
Chris Wilson95f697e2019-03-08 13:25:20 +00002905 ctx_obj = i915_gem_object_create(engine->i915, context_size);
Chris Wilson467d3572018-06-11 16:33:32 +01002906 if (IS_ERR(ctx_obj))
2907 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002908
Chris Wilson95f697e2019-03-08 13:25:20 +00002909 vma = i915_vma_instance(ctx_obj, &engine->i915->ggtt.vm, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002910 if (IS_ERR(vma)) {
2911 ret = PTR_ERR(vma);
2912 goto error_deref_obj;
2913 }
2914
Chris Wilson95f697e2019-03-08 13:25:20 +00002915 timeline = get_timeline(ce->gem_context);
Chris Wilsona89d1f92018-05-02 17:38:39 +01002916 if (IS_ERR(timeline)) {
2917 ret = PTR_ERR(timeline);
2918 goto error_deref_obj;
2919 }
2920
Chris Wilson95f697e2019-03-08 13:25:20 +00002921 ring = intel_engine_create_ring(engine,
2922 timeline,
2923 ce->gem_context->ring_size);
Chris Wilsona89d1f92018-05-02 17:38:39 +01002924 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002925 if (IS_ERR(ring)) {
2926 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002927 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002928 }
2929
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002930 ret = populate_lr_context(ce, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002931 if (ret) {
2932 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002933 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002934 }
2935
Chris Wilsondca33ec2016-08-02 22:50:20 +01002936 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002937 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002938
2939 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002940
Chris Wilsondca33ec2016-08-02 22:50:20 +01002941error_ring_free:
Chris Wilson65baf0e2019-03-18 09:51:46 +00002942 intel_ring_put(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002943error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002944 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002945 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002946}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002947
Chris Wilson0212bde2019-01-15 21:29:48 +00002948void intel_execlists_show_requests(struct intel_engine_cs *engine,
2949 struct drm_printer *m,
2950 void (*show_request)(struct drm_printer *m,
2951 struct i915_request *rq,
2952 const char *prefix),
2953 unsigned int max)
2954{
2955 const struct intel_engine_execlists *execlists = &engine->execlists;
2956 struct i915_request *rq, *last;
2957 unsigned long flags;
2958 unsigned int count;
2959 struct rb_node *rb;
2960
2961 spin_lock_irqsave(&engine->timeline.lock, flags);
2962
2963 last = NULL;
2964 count = 0;
2965 list_for_each_entry(rq, &engine->timeline.requests, link) {
2966 if (count++ < max - 1)
2967 show_request(m, rq, "\t\tE ");
2968 else
2969 last = rq;
2970 }
2971 if (last) {
2972 if (count > max) {
2973 drm_printf(m,
2974 "\t\t...skipping %d executing requests...\n",
2975 count - max);
2976 }
2977 show_request(m, last, "\t\tE ");
2978 }
2979
2980 last = NULL;
2981 count = 0;
Chris Wilson4d97cbe02019-01-29 18:54:51 +00002982 if (execlists->queue_priority_hint != INT_MIN)
2983 drm_printf(m, "\t\tQueue priority hint: %d\n",
2984 execlists->queue_priority_hint);
Chris Wilson0212bde2019-01-15 21:29:48 +00002985 for (rb = rb_first_cached(&execlists->queue); rb; rb = rb_next(rb)) {
2986 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
2987 int i;
2988
2989 priolist_for_each_request(rq, p, i) {
2990 if (count++ < max - 1)
2991 show_request(m, rq, "\t\tQ ");
2992 else
2993 last = rq;
2994 }
2995 }
2996 if (last) {
2997 if (count > max) {
2998 drm_printf(m,
2999 "\t\t...skipping %d queued requests...\n",
3000 count - max);
3001 }
3002 show_request(m, last, "\t\tQ ");
3003 }
3004
3005 spin_unlock_irqrestore(&engine->timeline.lock, flags);
3006}
3007
Chris Wilson292ad252019-04-11 14:05:14 +01003008void intel_lr_context_reset(struct intel_engine_cs *engine,
3009 struct intel_context *ce,
3010 u32 head,
3011 bool scrub)
3012{
3013 /*
3014 * We want a simple context + ring to execute the breadcrumb update.
3015 * We cannot rely on the context being intact across the GPU hang,
3016 * so clear it and rebuild just what we need for the breadcrumb.
3017 * All pending requests for this context will be zapped, and any
3018 * future request will be after userspace has had the opportunity
3019 * to recreate its own state.
3020 */
3021 if (scrub) {
3022 u32 *regs = ce->lrc_reg_state;
3023
3024 if (engine->pinned_default_state) {
3025 memcpy(regs, /* skip restoring the vanilla PPHWSP */
3026 engine->pinned_default_state + LRC_STATE_PN * PAGE_SIZE,
3027 engine->context_size - PAGE_SIZE);
3028 }
3029 execlists_init_reg_state(regs, ce, engine, ce->ring);
3030 }
3031
3032 /* Rerun the request; its payload has been neutered (if guilty). */
3033 ce->ring->head = head;
3034 intel_ring_update_space(ce->ring);
3035
3036 __execlists_update_reg_state(ce, engine);
3037}
3038
Chris Wilson2c665552018-04-04 10:33:29 +01003039#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3040#include "selftests/intel_lrc.c"
3041#endif