blob: e54e0064b2d6ca0e9fc21dd3e151120699fd5876 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
Oscar Mateob20385f2014-07-24 17:04:10 +0100136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000138#include "i915_gem_render_state.h"
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000139#include "i915_reset.h"
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100140#include "i915_vgpu.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800141#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300142#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700143#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000160 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100161
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100162/* Typical size of the average request (2 pipecontrols and a MI_BB) */
163#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100165#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100166
Chris Wilsonf9e9e9d2019-03-01 17:09:01 +0000167#define ACTIVE_PRIORITY (I915_PRIORITY_NEWCLIENT | I915_PRIORITY_NOSEMAPHORE)
Chris Wilson1e3f6972019-03-01 17:08:58 +0000168
Chris Wilson95f697e2019-03-08 13:25:20 +0000169static int execlists_context_deferred_alloc(struct intel_context *ce,
170 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100171static void execlists_init_reg_state(u32 *reg_state,
Chris Wilsonb146e5e2019-03-06 08:47:04 +0000172 struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +0100173 struct intel_engine_cs *engine,
174 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000175
Chris Wilson89531e72019-02-26 09:49:19 +0000176static inline u32 intel_hws_hangcheck_address(struct intel_engine_cs *engine)
177{
178 return (i915_ggtt_offset(engine->status_page.vma) +
179 I915_GEM_HWS_HANGCHECK_ADDR);
180}
181
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000182static inline struct i915_priolist *to_priolist(struct rb_node *rb)
183{
184 return rb_entry(rb, struct i915_priolist, node);
185}
186
187static inline int rq_prio(const struct i915_request *rq)
188{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100189 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000190}
191
Chris Wilsonb5773a362019-02-28 22:06:39 +0000192static int effective_prio(const struct i915_request *rq)
193{
Chris Wilson1e3f6972019-03-01 17:08:58 +0000194 int prio = rq_prio(rq);
195
196 /*
197 * On unwinding the active request, we give it a priority bump
198 * equivalent to a freshly submitted request. This protects it from
199 * being gazumped again, but it would be preferable if we didn't
200 * let it be gazumped in the first place!
201 *
202 * See __unwind_incomplete_requests()
203 */
204 if (~prio & ACTIVE_PRIORITY && __i915_request_has_started(rq)) {
205 /*
206 * After preemption, we insert the active request at the
207 * end of the new priority level. This means that we will be
208 * _lower_ priority than the preemptee all things equal (and
209 * so the preemption is valid), so adjust our comparison
210 * accordingly.
211 */
212 prio |= ACTIVE_PRIORITY;
213 prio--;
214 }
215
Chris Wilsonb5773a362019-02-28 22:06:39 +0000216 /* Restrict mere WAIT boosts from triggering preemption */
Chris Wilson1e3f6972019-03-01 17:08:58 +0000217 return prio | __NO_PREEMPTION;
Chris Wilsonb5773a362019-02-28 22:06:39 +0000218}
219
Chris Wilsonc9a64622019-01-29 18:54:52 +0000220static int queue_prio(const struct intel_engine_execlists *execlists)
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000221{
Chris Wilsonc9a64622019-01-29 18:54:52 +0000222 struct i915_priolist *p;
223 struct rb_node *rb;
224
225 rb = rb_first_cached(&execlists->queue);
226 if (!rb)
227 return INT_MIN;
228
229 /*
230 * As the priolist[] are inverted, with the highest priority in [0],
231 * we have to flip the index value to become priority.
232 */
233 p = to_priolist(rb);
234 return ((p->priority + 1) << I915_USER_PRIORITY_SHIFT) - ffs(p->used);
235}
236
237static inline bool need_preempt(const struct intel_engine_cs *engine,
238 const struct i915_request *rq)
239{
Chris Wilsonb5773a362019-02-28 22:06:39 +0000240 int last_prio;
Chris Wilsonc9a64622019-01-29 18:54:52 +0000241
242 if (!intel_engine_has_preemption(engine))
243 return false;
244
245 if (i915_request_completed(rq))
246 return false;
247
248 /*
249 * Check if the current priority hint merits a preemption attempt.
250 *
251 * We record the highest value priority we saw during rescheduling
252 * prior to this dequeue, therefore we know that if it is strictly
253 * less than the current tail of ESLP[0], we do not need to force
254 * a preempt-to-idle cycle.
255 *
256 * However, the priority hint is a mere hint that we may need to
257 * preempt. If that hint is stale or we may be trying to preempt
258 * ourselves, ignore the request.
259 */
Chris Wilsonb5773a362019-02-28 22:06:39 +0000260 last_prio = effective_prio(rq);
Chris Wilsonc9a64622019-01-29 18:54:52 +0000261 if (!__execlists_need_preempt(engine->execlists.queue_priority_hint,
262 last_prio))
263 return false;
264
265 /*
266 * Check against the first request in ELSP[1], it will, thanks to the
267 * power of PI, be the highest priority of that context.
268 */
269 if (!list_is_last(&rq->link, &engine->timeline.requests) &&
270 rq_prio(list_next_entry(rq, link)) > last_prio)
271 return true;
272
273 /*
274 * If the inflight context did not trigger the preemption, then maybe
275 * it was the set of queued requests? Pick the highest priority in
276 * the queue (the first active priolist) and see if it deserves to be
277 * running instead of ELSP[0].
278 *
279 * The highest priority request in the queue can not be either
280 * ELSP[0] or ELSP[1] as, thanks again to PI, if it was the same
281 * context, it's priority would not exceed ELSP[0] aka last_prio.
282 */
283 return queue_prio(&engine->execlists) > last_prio;
284}
285
286__maybe_unused static inline bool
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000287assert_priority_queue(const struct i915_request *prev,
Chris Wilsonc9a64622019-01-29 18:54:52 +0000288 const struct i915_request *next)
289{
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000290 const struct intel_engine_execlists *execlists =
291 &prev->engine->execlists;
Chris Wilsonc9a64622019-01-29 18:54:52 +0000292
293 /*
294 * Without preemption, the prev may refer to the still active element
295 * which we refuse to let go.
296 *
297 * Even with preemption, there are times when we think it is better not
298 * to preempt and leave an ostensibly lower priority request in flight.
299 */
300 if (port_request(execlists->port) == prev)
301 return true;
302
303 return rq_prio(prev) >= rq_prio(next);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000304}
305
Chris Wilson1fc44d92018-05-17 22:26:32 +0100306/*
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000307 * The context descriptor encodes various attributes of a context,
308 * including its GTT address and some flags. Because it's fairly
309 * expensive to calculate, we'll just do it once and cache the result,
310 * which remains valid until the context is unpinned.
311 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200312 * This is what a descriptor looks like, from LSB to MSB::
313 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200314 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200315 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Lionel Landwerlin218b5002018-06-02 12:29:45 +0100316 * bits 32-52: ctx ID, a globally unique tag (highest bit used by GuC)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200317 * bits 53-54: mbz, reserved for use by hardware
318 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200319 *
320 * Starting from Gen11, the upper dword of the descriptor has a new format:
321 *
322 * bits 32-36: reserved
323 * bits 37-47: SW context ID
324 * bits 48:53: engine instance
325 * bit 54: mbz, reserved for use by hardware
326 * bits 55-60: SW counter
327 * bits 61-63: engine class
328 *
329 * engine info, SW context ID and SW counter need to form a unique number
330 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331 */
Chris Wilson95f697e2019-03-08 13:25:20 +0000332static u64
333lrc_descriptor(struct intel_context *ce, struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000334{
Chris Wilson95f697e2019-03-08 13:25:20 +0000335 struct i915_gem_context *ctx = ce->gem_context;
Chris Wilson7069b142016-04-28 09:56:52 +0100336 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000337
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200338 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
339 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100340
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200341 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200342 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
343
Michel Thierry0b29c752017-09-13 09:56:00 +0100344 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100345 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200346 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
347
Lionel Landwerlin61d56762018-06-02 12:29:46 +0100348 /*
349 * The following 32bits are copied into the OA reports (dword 2).
350 * Consider updating oa_get_render_ctx_id in i915_perf.c when changing
351 * anything below.
352 */
Chris Wilson95f697e2019-03-08 13:25:20 +0000353 if (INTEL_GEN(engine->i915) >= 11) {
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200354 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
355 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
356 /* bits 37-47 */
357
358 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
359 /* bits 48-53 */
360
361 /* TODO: decide what to do with SW counter (bits 55-60) */
362
363 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
364 /* bits 61-63 */
365 } else {
366 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
367 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
368 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000369
Chris Wilson95f697e2019-03-08 13:25:20 +0000370 return desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000371}
372
Chris Wilsone61e0f52018-02-21 09:56:36 +0000373static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100374{
375 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
376 assert_ring_tail_valid(rq->ring, rq->tail);
377}
378
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000379static struct i915_request *
380__unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100381{
Chris Wilsonb16c7652018-10-01 15:47:53 +0100382 struct i915_request *rq, *rn, *active = NULL;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100383 struct list_head *uninitialized_var(pl);
Chris Wilson1e3f6972019-03-01 17:08:58 +0000384 int prio = I915_PRIORITY_INVALID | ACTIVE_PRIORITY;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100385
Chris Wilsona89d1f92018-05-02 17:38:39 +0100386 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100387
388 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100389 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100390 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000391 if (i915_request_completed(rq))
Chris Wilsonb16c7652018-10-01 15:47:53 +0100392 break;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100393
Chris Wilsone61e0f52018-02-21 09:56:36 +0000394 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100395 unwind_wa_tail(rq);
396
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100397 GEM_BUG_ON(rq->hw_context->active);
398
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000399 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100400 if (rq_prio(rq) != prio) {
401 prio = rq_prio(rq);
Chris Wilsone2f34962018-10-01 15:47:54 +0100402 pl = i915_sched_lookup_priolist(engine, prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100403 }
Chris Wilson8db05f52018-09-19 20:55:16 +0100404 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Michał Winiarski097a9482017-09-28 20:39:01 +0100405
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100406 list_add(&rq->sched.link, pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100407
408 active = rq;
409 }
410
411 /*
412 * The active request is now effectively the start of a new client
413 * stream, so give it the equivalent small priority bump to prevent
414 * it being gazumped a second time by another peer.
Chris Wilson1e3f6972019-03-01 17:08:58 +0000415 *
416 * Note we have to be careful not to apply a priority boost to a request
417 * still spinning on its semaphores. If the request hasn't started, that
418 * means it is still waiting for its dependencies to be signaled, and
419 * if we apply a priority boost to this request, we will boost it past
420 * its signalers and so break PI.
421 *
422 * One consequence of this preemption boost is that we may jump
423 * over lesser priorities (such as I915_PRIORITY_WAIT), effectively
424 * making those priorities non-preemptible. They will be moved forward
425 * in the priority queue, but they will not gain immediate access to
426 * the GPU.
Chris Wilsonb16c7652018-10-01 15:47:53 +0100427 */
Chris Wilson1e3f6972019-03-01 17:08:58 +0000428 if (~prio & ACTIVE_PRIORITY && __i915_request_has_started(active)) {
429 prio |= ACTIVE_PRIORITY;
Chris Wilson6e062b62019-01-23 13:51:55 +0000430 active->sched.attr.priority = prio;
Chris Wilsonb16c7652018-10-01 15:47:53 +0100431 list_move_tail(&active->sched.link,
Chris Wilsone2f34962018-10-01 15:47:54 +0100432 i915_sched_lookup_priolist(engine, prio));
Chris Wilson7e4992a2017-09-28 20:38:59 +0100433 }
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000434
435 return active;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100436}
437
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200438void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200439execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
440{
441 struct intel_engine_cs *engine =
442 container_of(execlists, typeof(*engine), execlists);
Chris Wilson4413c472018-05-08 22:03:17 +0100443
Michał Winiarskia4598d12017-10-25 22:00:18 +0200444 __unwind_incomplete_requests(engine);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200445}
446
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100447static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000448execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100449{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100450 /*
451 * Only used when GVT-g is enabled now. When GVT-g is disabled,
452 * The compiler should eliminate this function as dead-code.
453 */
454 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
455 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100456
Changbin Du3fc03062017-03-13 10:47:11 +0800457 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
458 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100459}
460
Chris Wilsonf2605202018-03-31 14:06:26 +0100461inline void
462execlists_user_begin(struct intel_engine_execlists *execlists,
463 const struct execlist_port *port)
464{
465 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
466}
467
468inline void
469execlists_user_end(struct intel_engine_execlists *execlists)
470{
471 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
472}
473
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000474static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000475execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000476{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100477 GEM_BUG_ON(rq->hw_context->active);
478
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000479 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000480 intel_engine_context_in(rq->engine);
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100481 rq->hw_context->active = rq->engine;
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000482}
483
484static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100485execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000486{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100487 rq->hw_context->active = NULL;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000488 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100489 execlists_context_status_change(rq, status);
490 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000491}
492
Chris Wilsone61e0f52018-02-21 09:56:36 +0000493static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100494{
Chris Wilson1fc44d92018-05-17 22:26:32 +0100495 struct intel_context *ce = rq->hw_context;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100496
Chris Wilsone8894262018-12-07 09:02:13 +0000497 ce->lrc_reg_state[CTX_RING_TAIL + 1] =
498 intel_ring_set_tail(rq->ring, rq->tail);
Chris Wilson70c2a242016-09-09 14:11:46 +0100499
Chris Wilson987abd52018-11-08 08:17:38 +0000500 /*
501 * Make sure the context image is complete before we submit it to HW.
502 *
503 * Ostensibly, writes (including the WCB) should be flushed prior to
504 * an uncached write such as our mmio register access, the empirical
505 * evidence (esp. on Braswell) suggests that the WC write into memory
506 * may not be visible to the HW prior to the completion of the UC
507 * register write and that we may begin execution from the context
508 * before its image is complete leading to invalid PD chasing.
Chris Wilson490b8c62018-12-06 08:44:31 +0000509 *
510 * Furthermore, Braswell, at least, wants a full mb to be sure that
511 * the writes are coherent in memory (visible to the GPU) prior to
512 * execution, and not just visible to other CPUs (as is the result of
513 * wmb).
Chris Wilson987abd52018-11-08 08:17:38 +0000514 */
Chris Wilson490b8c62018-12-06 08:44:31 +0000515 mb();
Chris Wilson70c2a242016-09-09 14:11:46 +0100516 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100517}
518
Thomas Daniel05f0add2018-03-02 18:14:59 +0200519static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100520{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200521 if (execlists->ctrl_reg) {
522 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
523 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
524 } else {
525 writel(upper_32_bits(desc), execlists->submit_reg);
526 writel(lower_32_bits(desc), execlists->submit_reg);
527 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100528}
529
Chris Wilson70c2a242016-09-09 14:11:46 +0100530static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100531{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200532 struct intel_engine_execlists *execlists = &engine->execlists;
533 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100534 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100535
Thomas Daniel05f0add2018-03-02 18:14:59 +0200536 /*
Chris Wilsond78d3342018-07-19 08:50:29 +0100537 * We can skip acquiring intel_runtime_pm_get() here as it was taken
538 * on our behalf by the request (see i915_gem_mark_busy()) and it will
539 * not be relinquished until the device is idle (see
540 * i915_gem_idle_work_handler()). As a precaution, we make sure
541 * that all ELSP are drained i.e. we have processed the CSB,
542 * before allowing ourselves to idle and calling intel_runtime_pm_put().
543 */
544 GEM_BUG_ON(!engine->i915->gt.awake);
545
546 /*
Thomas Daniel05f0add2018-03-02 18:14:59 +0200547 * ELSQ note: the submit queue is not cleared after being submitted
548 * to the HW so we need to make sure we always clean it up. This is
549 * currently ensured by the fact that we always write the same number
550 * of elsq entries, keep this in mind before changing the loop below.
551 */
552 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000553 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100554 unsigned int count;
555 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100556
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100557 rq = port_unpack(&port[n], &count);
558 if (rq) {
559 GEM_BUG_ON(count > !n);
560 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000561 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100562 port_set(&port[n], port_pack(rq, count));
563 desc = execlists_update_context(rq);
564 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000565
Chris Wilsonb300fde2019-02-26 09:49:21 +0000566 GEM_TRACE("%s in[%d]: ctx=%d.%d, fence %llx:%lld (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000567 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000568 port[n].context_id, count,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100569 rq->fence.context, rq->fence.seqno,
Chris Wilson3adac462019-01-28 18:18:07 +0000570 hwsp_seqno(rq),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000571 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100572 } else {
573 GEM_BUG_ON(!n);
574 desc = 0;
575 }
576
Thomas Daniel05f0add2018-03-02 18:14:59 +0200577 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100578 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200579
580 /* we need to manually load the submit queue */
581 if (execlists->ctrl_reg)
582 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
583
584 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100585}
586
Chris Wilson1fc44d92018-05-17 22:26:32 +0100587static bool ctx_single_port_submission(const struct intel_context *ce)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100588{
Chris Wilson70c2a242016-09-09 14:11:46 +0100589 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson1fc44d92018-05-17 22:26:32 +0100590 i915_gem_context_force_single_submission(ce->gem_context));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100591}
592
Chris Wilson1fc44d92018-05-17 22:26:32 +0100593static bool can_merge_ctx(const struct intel_context *prev,
594 const struct intel_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100595{
Chris Wilson70c2a242016-09-09 14:11:46 +0100596 if (prev != next)
597 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100598
Chris Wilson70c2a242016-09-09 14:11:46 +0100599 if (ctx_single_port_submission(prev))
600 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100601
Chris Wilson70c2a242016-09-09 14:11:46 +0100602 return true;
603}
Peter Antoine779949f2015-05-11 16:03:27 +0100604
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000605static bool can_merge_rq(const struct i915_request *prev,
606 const struct i915_request *next)
607{
608 GEM_BUG_ON(!assert_priority_queue(prev, next));
609
610 if (!can_merge_ctx(prev->hw_context, next->hw_context))
611 return false;
612
613 return true;
614}
615
Chris Wilsone61e0f52018-02-21 09:56:36 +0000616static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100617{
618 GEM_BUG_ON(rq == port_request(port));
619
620 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000621 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100622
Chris Wilsone61e0f52018-02-21 09:56:36 +0000623 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100624}
625
Chris Wilsonbeecec92017-10-03 21:34:52 +0100626static void inject_preempt_context(struct intel_engine_cs *engine)
627{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200628 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilson9dbfea92019-03-08 13:25:21 +0000629 struct intel_context *ce = engine->preempt_context;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100630 unsigned int n;
631
Thomas Daniel05f0add2018-03-02 18:14:59 +0200632 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000633 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000634
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000635 /*
636 * Switch to our empty preempt context so
637 * the state of the GPU is known (idle).
638 */
Chris Wilson16a87392017-12-20 09:06:26 +0000639 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200640 for (n = execlists_num_ports(execlists); --n; )
641 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100642
Thomas Daniel05f0add2018-03-02 18:14:59 +0200643 write_desc(execlists, ce->lrc_desc, n);
644
645 /* we need to manually load the submit queue */
646 if (execlists->ctrl_reg)
647 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
648
Chris Wilsonef2fb722018-05-16 19:33:50 +0100649 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
650 execlists_set_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonc9a64622019-01-29 18:54:52 +0000651
652 (void)I915_SELFTEST_ONLY(execlists->preempt_hang.count++);
Chris Wilsonef2fb722018-05-16 19:33:50 +0100653}
654
655static void complete_preempt_context(struct intel_engine_execlists *execlists)
656{
657 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
658
Chris Wilson0f6b79f2018-07-16 14:21:54 +0100659 if (inject_preempt_hang(execlists))
660 return;
661
Chris Wilsonef2fb722018-05-16 19:33:50 +0100662 execlists_cancel_port_requests(execlists);
Chris Wilson9512f982018-06-28 21:12:11 +0100663 __unwind_incomplete_requests(container_of(execlists,
664 struct intel_engine_cs,
665 execlists));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100666}
667
Chris Wilson9512f982018-06-28 21:12:11 +0100668static void execlists_dequeue(struct intel_engine_cs *engine)
Chris Wilson70c2a242016-09-09 14:11:46 +0100669{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300670 struct intel_engine_execlists * const execlists = &engine->execlists;
671 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300672 const struct execlist_port * const last_port =
673 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000674 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000675 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100676 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100677
Chris Wilson9512f982018-06-28 21:12:11 +0100678 /*
679 * Hardware submission is through 2 ports. Conceptually each port
Chris Wilson70c2a242016-09-09 14:11:46 +0100680 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
681 * static for a context, and unique to each, so we only execute
682 * requests belonging to a single context from each ring. RING_HEAD
683 * is maintained by the CS in the context image, it marks the place
684 * where it got up to last time, and through RING_TAIL we tell the CS
685 * where we want to execute up to this time.
686 *
687 * In this list the requests are in order of execution. Consecutive
688 * requests from the same context are adjacent in the ringbuffer. We
689 * can combine these requests into a single RING_TAIL update:
690 *
691 * RING_HEAD...req1...req2
692 * ^- RING_TAIL
693 * since to execute req2 the CS must first execute req1.
694 *
695 * Our goal then is to point each port to the end of a consecutive
696 * sequence of requests as being the most optimal (fewest wake ups
697 * and context switches) submission.
698 */
699
Chris Wilsonbeecec92017-10-03 21:34:52 +0100700 if (last) {
701 /*
702 * Don't resubmit or switch until all outstanding
703 * preemptions (lite-restore) are seen. Then we
704 * know the next preemption status we see corresponds
705 * to this ELSP update.
706 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000707 GEM_BUG_ON(!execlists_is_active(execlists,
708 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000709 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100710
Michel Thierryba74cb12017-11-20 12:34:58 +0000711 /*
712 * If we write to ELSP a second time before the HW has had
713 * a chance to respond to the previous write, we can confuse
714 * the HW and hit "undefined behaviour". After writing to ELSP,
715 * we must then wait until we see a context-switch event from
716 * the HW to indicate that it has had a chance to respond.
717 */
718 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100719 return;
Michel Thierryba74cb12017-11-20 12:34:58 +0000720
Chris Wilsonc9a64622019-01-29 18:54:52 +0000721 if (need_preempt(engine, last)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100722 inject_preempt_context(engine);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100723 return;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100724 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000725
726 /*
727 * In theory, we could coalesce more requests onto
728 * the second port (the first port is active, with
729 * no preemptions pending). However, that means we
730 * then have to deal with the possible lite-restore
731 * of the second port (as we submit the ELSP, there
732 * may be a context-switch) but also we may complete
733 * the resubmission before the context-switch. Ergo,
734 * coalescing onto the second port will cause a
735 * preemption event, but we cannot predict whether
736 * that will affect port[0] or port[1].
737 *
738 * If the second port is already active, we can wait
739 * until the next context-switch before contemplating
740 * new requests. The GPU will be busy and we should be
741 * able to resubmit the new ELSP before it idles,
742 * avoiding pipeline bubbles (momentary pauses where
743 * the driver is unable to keep up the supply of new
744 * work). However, we have to double check that the
745 * priorities of the ports haven't been switch.
746 */
747 if (port_count(&port[1]))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100748 return;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000749
750 /*
751 * WaIdleLiteRestore:bdw,skl
752 * Apply the wa NOOPs to prevent
753 * ring:HEAD == rq:TAIL as we resubmit the
Chris Wilson85474442019-01-29 18:54:50 +0000754 * request. See gen8_emit_fini_breadcrumb() for
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000755 * where we prepare the padding after the
756 * end of the request.
757 */
758 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100759 }
760
Chris Wilson655250a2018-06-29 08:53:20 +0100761 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000762 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000763 struct i915_request *rq, *rn;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100764 int i;
Chris Wilson20311bd2016-11-14 20:41:03 +0000765
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100766 priolist_for_each_request_consume(rq, rn, p, i) {
Chris Wilson6c067572017-05-17 13:10:03 +0100767 /*
768 * Can we combine this request with the current port?
769 * It has to be the same context/ringbuffer and not
770 * have any exceptions (e.g. GVT saying never to
771 * combine contexts).
772 *
773 * If we can combine the requests, we can execute both
774 * by updating the RING_TAIL to point to the end of the
775 * second request, and so we never need to tell the
776 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100777 */
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000778 if (last && !can_merge_rq(last, rq)) {
Chris Wilson6c067572017-05-17 13:10:03 +0100779 /*
780 * If we are on the second port and cannot
781 * combine this request with the last, then we
782 * are done.
783 */
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100784 if (port == last_port)
Chris Wilson6c067572017-05-17 13:10:03 +0100785 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100786
Chris Wilson6c067572017-05-17 13:10:03 +0100787 /*
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000788 * We must not populate both ELSP[] with the
789 * same LRCA, i.e. we must submit 2 different
790 * contexts if we submit 2 ELSP.
791 */
792 if (last->hw_context == rq->hw_context)
793 goto done;
794
795 /*
Chris Wilson6c067572017-05-17 13:10:03 +0100796 * If GVT overrides us we only ever submit
797 * port[0], leaving port[1] empty. Note that we
798 * also have to be careful that we don't queue
799 * the same context (even though a different
800 * request) to the second port.
801 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100802 if (ctx_single_port_submission(last->hw_context) ||
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100803 ctx_single_port_submission(rq->hw_context))
Chris Wilson6c067572017-05-17 13:10:03 +0100804 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100805
Chris Wilson70c2a242016-09-09 14:11:46 +0100806
Chris Wilson6c067572017-05-17 13:10:03 +0100807 if (submit)
808 port_assign(port, last);
809 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300810
811 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100812 }
813
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100814 list_del_init(&rq->sched.link);
815
Chris Wilsone61e0f52018-02-21 09:56:36 +0000816 __i915_request_submit(rq);
817 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100818
Chris Wilson6c067572017-05-17 13:10:03 +0100819 last = rq;
820 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100821 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000822
Chris Wilson655250a2018-06-29 08:53:20 +0100823 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson32eb6bc2019-02-28 10:20:33 +0000824 i915_priolist_free(p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000825 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100826
Chris Wilson6c067572017-05-17 13:10:03 +0100827done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100828 /*
829 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
830 *
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000831 * We choose the priority hint such that if we add a request of greater
Chris Wilson15c83c42018-04-11 11:39:29 +0100832 * priority than this, we kick the submission tasklet to decide on
833 * the right order of submitting the requests to hardware. We must
834 * also be prepared to reorder requests as they are in-flight on the
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000835 * HW. We derive the priority hint then as the first "hole" in
Chris Wilson15c83c42018-04-11 11:39:29 +0100836 * the HW submission ports and if there are no available slots,
837 * the priority of the lowest executing request, i.e. last.
838 *
839 * When we do receive a higher priority request ready to run from the
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000840 * user, see queue_request(), the priority hint is bumped to that
Chris Wilson15c83c42018-04-11 11:39:29 +0100841 * request triggering preemption on the next dequeue (or subsequent
842 * interrupt for secondary ports).
843 */
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000844 execlists->queue_priority_hint = queue_prio(execlists);
Chris Wilson15c83c42018-04-11 11:39:29 +0100845
Chris Wilson0b02bef2018-06-28 21:12:04 +0100846 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100847 port_assign(port, last);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100848 execlists_submit_ports(engine);
849 }
Chris Wilson339ccd32018-02-15 16:25:53 +0000850
851 /* We must always keep the beast fed if we have work piled up */
Chris Wilson655250a2018-06-29 08:53:20 +0100852 GEM_BUG_ON(rb_first_cached(&execlists->queue) &&
853 !port_isset(execlists->port));
Chris Wilson339ccd32018-02-15 16:25:53 +0000854
Chris Wilson4413c472018-05-08 22:03:17 +0100855 /* Re-evaluate the executing context setup after each preemptive kick */
856 if (last)
Chris Wilsonf2605202018-03-31 14:06:26 +0100857 execlists_user_begin(execlists, execlists->port);
Chris Wilson4413c472018-05-08 22:03:17 +0100858
Chris Wilson0b02bef2018-06-28 21:12:04 +0100859 /* If the engine is now idle, so should be the flag; and vice versa. */
860 GEM_BUG_ON(execlists_is_active(&engine->execlists,
861 EXECLISTS_ACTIVE_USER) ==
862 !port_isset(engine->execlists.port));
Chris Wilson4413c472018-05-08 22:03:17 +0100863}
864
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200865void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200866execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300867{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100868 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300869 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300870
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100871 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000872 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100873
Chris Wilsonb300fde2019-02-26 09:49:21 +0000874 GEM_TRACE("%s:port%u fence %llx:%lld, (current %d)\n",
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100875 rq->engine->name,
876 (unsigned int)(port - execlists->port),
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100877 rq->fence.context, rq->fence.seqno,
Chris Wilson8892f472019-02-26 09:49:20 +0000878 hwsp_seqno(rq));
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100879
Chris Wilson4a118ec2017-10-23 22:32:36 +0100880 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100881 execlists_context_schedule_out(rq,
882 i915_request_completed(rq) ?
883 INTEL_CONTEXT_SCHEDULE_OUT :
884 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800885
Chris Wilsone61e0f52018-02-21 09:56:36 +0000886 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100887
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100888 memset(port, 0, sizeof(*port));
889 port++;
890 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000891
Chris Wilson00511632018-07-16 13:54:24 +0100892 execlists_clear_all_active(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300893}
894
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200895static inline void
896invalidate_csb_entries(const u32 *first, const u32 *last)
897{
898 clflush((void *)first);
899 clflush((void *)last);
900}
901
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100902static void reset_csb_pointers(struct intel_engine_execlists *execlists)
903{
Chris Wilson46592892018-11-30 12:59:54 +0000904 const unsigned int reset_value = GEN8_CSB_ENTRIES - 1;
905
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100906 /*
907 * After a reset, the HW starts writing into CSB entry [0]. We
908 * therefore have to set our HEAD pointer back one entry so that
909 * the *first* entry we check is entry 0. To complicate this further,
910 * as we don't wait for the first interrupt after reset, we have to
911 * fake the HW write to point back to the last entry so that our
912 * inline comparison of our cached head position against the last HW
913 * write works even before the first interrupt.
914 */
Chris Wilson46592892018-11-30 12:59:54 +0000915 execlists->csb_head = reset_value;
916 WRITE_ONCE(*execlists->csb_write, reset_value);
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200917
918 invalidate_csb_entries(&execlists->csb_status[0],
919 &execlists->csb_status[GEN8_CSB_ENTRIES - 1]);
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100920}
921
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100922static void nop_submission_tasklet(unsigned long data)
923{
924 /* The driver is wedged; don't process any more events. */
925}
926
Chris Wilson27a5f612017-09-15 18:31:00 +0100927static void execlists_cancel_requests(struct intel_engine_cs *engine)
928{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300929 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000930 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100931 struct rb_node *rb;
932 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100933
Chris Wilson8892f472019-02-26 09:49:20 +0000934 GEM_TRACE("%s\n", engine->name);
Chris Wilson963ddd62018-03-02 11:33:24 +0000935
Chris Wilsona3e38832018-03-02 14:32:45 +0000936 /*
937 * Before we call engine->cancel_requests(), we should have exclusive
938 * access to the submission state. This is arranged for us by the
939 * caller disabling the interrupt generation, the tasklet and other
940 * threads that may then access the same state, giving us a free hand
941 * to reset state. However, we still need to let lockdep be aware that
942 * we know this state may be accessed in hardirq context, so we
943 * disable the irq around this manipulation and we want to keep
944 * the spinlock focused on its duties and not accidentally conflate
945 * coverage to the submission's irq state. (Similarly, although we
946 * shouldn't need to disable irq around the manipulation of the
947 * submission's irq state, we also wish to remind ourselves that
948 * it is irq state.)
949 */
Chris Wilsond8857d52018-06-28 21:12:05 +0100950 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100951
952 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200953 execlists_cancel_port_requests(execlists);
Chris Wilson00511632018-07-16 13:54:24 +0100954 execlists_user_end(execlists);
Chris Wilson27a5f612017-09-15 18:31:00 +0100955
956 /* Mark all executing requests as skipped. */
Chris Wilsona89d1f92018-05-02 17:38:39 +0100957 list_for_each_entry(rq, &engine->timeline.requests, link) {
Chris Wilson5013eb82019-01-28 18:18:11 +0000958 if (!i915_request_signaled(rq))
959 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilson38009602018-12-03 11:36:55 +0000960
Chris Wilson5013eb82019-01-28 18:18:11 +0000961 i915_request_mark_complete(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100962 }
963
964 /* Flush the queued requests to the timeline list (for retiring). */
Chris Wilson655250a2018-06-29 08:53:20 +0100965 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000966 struct i915_priolist *p = to_priolist(rb);
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100967 int i;
Chris Wilson27a5f612017-09-15 18:31:00 +0100968
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100969 priolist_for_each_request_consume(rq, rn, p, i) {
970 list_del_init(&rq->sched.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000971 __i915_request_submit(rq);
Chris Wilson5013eb82019-01-28 18:18:11 +0000972 dma_fence_set_error(&rq->fence, -EIO);
973 i915_request_mark_complete(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100974 }
975
Chris Wilson655250a2018-06-29 08:53:20 +0100976 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson32eb6bc2019-02-28 10:20:33 +0000977 i915_priolist_free(p);
Chris Wilson27a5f612017-09-15 18:31:00 +0100978 }
979
980 /* Remaining _unready_ requests will be nop'ed when submitted */
981
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000982 execlists->queue_priority_hint = INT_MIN;
Chris Wilson655250a2018-06-29 08:53:20 +0100983 execlists->queue = RB_ROOT_CACHED;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100984 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100985
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100986 GEM_BUG_ON(__tasklet_is_enabled(&execlists->tasklet));
987 execlists->tasklet.func = nop_submission_tasklet;
988
Chris Wilsond8857d52018-06-28 21:12:05 +0100989 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100990}
991
Chris Wilson9512f982018-06-28 21:12:11 +0100992static inline bool
993reset_in_progress(const struct intel_engine_execlists *execlists)
994{
995 return unlikely(!__tasklet_is_enabled(&execlists->tasklet));
996}
997
Chris Wilson73377db2018-05-16 19:33:53 +0100998static void process_csb(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100999{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001000 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +01001001 struct execlist_port *port = execlists->port;
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001002 const u32 * const buf = execlists->csb_status;
1003 u8 head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001004
Chris Wilsonc9a64622019-01-29 18:54:52 +00001005 lockdep_assert_held(&engine->timeline.lock);
1006
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001007 /*
1008 * Note that csb_write, csb_status may be either in HWSP or mmio.
1009 * When reading from the csb_write mmio register, we have to be
1010 * careful to only use the GEN8_CSB_WRITE_PTR portion, which is
1011 * the low 4bits. As it happens we know the next 4bits are always
1012 * zero and so we can simply masked off the low u8 of the register
1013 * and treat it identically to reading from the HWSP (without having
1014 * to use explicit shifting and masking, and probably bifurcating
1015 * the code to handle the legacy mmio read).
1016 */
1017 head = execlists->csb_head;
1018 tail = READ_ONCE(*execlists->csb_write);
1019 GEM_TRACE("%s cs-irq head=%d, tail=%d\n", engine->name, head, tail);
1020 if (unlikely(head == tail))
1021 return;
Chris Wilson9153e6b2018-03-21 09:10:27 +00001022
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001023 /*
1024 * Hopefully paired with a wmb() in HW!
1025 *
1026 * We must complete the read of the write pointer before any reads
1027 * from the CSB, so that we do not see stale values. Without an rmb
1028 * (lfence) the HW may speculatively perform the CSB[] reads *before*
1029 * we perform the READ_ONCE(*csb_write).
1030 */
1031 rmb();
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001032
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001033 do {
Chris Wilson8ea397f2018-06-28 21:12:06 +01001034 struct i915_request *rq;
1035 unsigned int status;
1036 unsigned int count;
1037
1038 if (++head == GEN8_CSB_ENTRIES)
1039 head = 0;
1040
1041 /*
1042 * We are flying near dragons again.
1043 *
1044 * We hold a reference to the request in execlist_port[]
1045 * but no more than that. We are operating in softirq
1046 * context and so cannot hold any mutex or sleep. That
1047 * prevents us stopping the requests we are processing
1048 * in port[] from being retired simultaneously (the
1049 * breadcrumb will be complete before we see the
1050 * context-switch). As we only hold the reference to the
1051 * request, any pointer chasing underneath the request
1052 * is subject to a potential use-after-free. Thus we
1053 * store all of the bookkeeping within port[] as
1054 * required, and avoid using unguarded pointers beneath
1055 * request itself. The same applies to the atomic
1056 * status notifier.
1057 */
1058
Chris Wilson8ea397f2018-06-28 21:12:06 +01001059 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
1060 engine->name, head,
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001061 buf[2 * head + 0], buf[2 * head + 1],
Chris Wilson8ea397f2018-06-28 21:12:06 +01001062 execlists->active);
1063
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001064 status = buf[2 * head];
Chris Wilson8ea397f2018-06-28 21:12:06 +01001065 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
1066 GEN8_CTX_STATUS_PREEMPTED))
1067 execlists_set_active(execlists,
1068 EXECLISTS_ACTIVE_HWACK);
1069 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
1070 execlists_clear_active(execlists,
1071 EXECLISTS_ACTIVE_HWACK);
1072
1073 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
1074 continue;
1075
1076 /* We should never get a COMPLETED | IDLE_ACTIVE! */
1077 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
1078
1079 if (status & GEN8_CTX_STATUS_COMPLETE &&
1080 buf[2*head + 1] == execlists->preempt_complete_status) {
1081 GEM_TRACE("%s preempt-idle\n", engine->name);
1082 complete_preempt_context(execlists);
1083 continue;
Chris Wilson767a9832017-09-13 09:56:05 +01001084 }
Chris Wilson8ea397f2018-06-28 21:12:06 +01001085
1086 if (status & GEN8_CTX_STATUS_PREEMPTED &&
1087 execlists_is_active(execlists,
1088 EXECLISTS_ACTIVE_PREEMPT))
1089 continue;
1090
1091 GEM_BUG_ON(!execlists_is_active(execlists,
1092 EXECLISTS_ACTIVE_USER));
1093
1094 rq = port_unpack(port, &count);
Chris Wilsonb300fde2019-02-26 09:49:21 +00001095 GEM_TRACE("%s out[0]: ctx=%d.%d, fence %llx:%lld (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001096 engine->name,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001097 port->context_id, count,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001098 rq ? rq->fence.context : 0,
1099 rq ? rq->fence.seqno : 0,
Chris Wilson3adac462019-01-28 18:18:07 +00001100 rq ? hwsp_seqno(rq) : 0,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001101 rq ? rq_prio(rq) : 0);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001102
Chris Wilson8ea397f2018-06-28 21:12:06 +01001103 /* Check the context/desc id for this event matches */
1104 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilsona37951a2017-01-24 11:00:06 +00001105
Chris Wilson8ea397f2018-06-28 21:12:06 +01001106 GEM_BUG_ON(count == 0);
1107 if (--count == 0) {
1108 /*
1109 * On the final event corresponding to the
1110 * submission of this context, we expect either
1111 * an element-switch event or a completion
1112 * event (and on completion, the active-idle
1113 * marker). No more preemptions, lite-restore
1114 * or otherwise.
1115 */
1116 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
1117 GEM_BUG_ON(port_isset(&port[1]) &&
1118 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
1119 GEM_BUG_ON(!port_isset(&port[1]) &&
1120 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001121
Chris Wilson73377db2018-05-16 19:33:53 +01001122 /*
Chris Wilson8ea397f2018-06-28 21:12:06 +01001123 * We rely on the hardware being strongly
1124 * ordered, that the breadcrumb write is
1125 * coherent (visible from the CPU) before the
1126 * user interrupt and CSB is processed.
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001127 */
Chris Wilson8ea397f2018-06-28 21:12:06 +01001128 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001129
Chris Wilson8ea397f2018-06-28 21:12:06 +01001130 execlists_context_schedule_out(rq,
1131 INTEL_CONTEXT_SCHEDULE_OUT);
1132 i915_request_put(rq);
Michel Thierryba74cb12017-11-20 12:34:58 +00001133
Chris Wilson8ea397f2018-06-28 21:12:06 +01001134 GEM_TRACE("%s completed ctx=%d\n",
1135 engine->name, port->context_id);
Michel Thierryba74cb12017-11-20 12:34:58 +00001136
Chris Wilson8ea397f2018-06-28 21:12:06 +01001137 port = execlists_port_complete(execlists, port);
1138 if (port_isset(port))
1139 execlists_user_begin(execlists, port);
1140 else
1141 execlists_user_end(execlists);
1142 } else {
1143 port_set(port, port_pack(rq, count));
Chris Wilson4af0d722017-03-25 20:10:53 +00001144 }
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001145 } while (head != tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001146
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001147 execlists->csb_head = head;
Mika Kuoppalad8f505312018-12-05 15:46:12 +02001148
1149 /*
1150 * Gen11 has proven to fail wrt global observation point between
1151 * entry and tail update, failing on the ordering and thus
1152 * we see an old entry in the context status buffer.
1153 *
1154 * Forcibly evict out entries for the next gpu csb update,
1155 * to increase the odds that we get a fresh entries with non
1156 * working hardware. The cost for doing so comes out mostly with
1157 * the wash as hardware, working or not, will need to do the
1158 * invalidation before.
1159 */
1160 invalidate_csb_entries(&buf[0], &buf[GEN8_CSB_ENTRIES - 1]);
Chris Wilson73377db2018-05-16 19:33:53 +01001161}
1162
Chris Wilson9512f982018-06-28 21:12:11 +01001163static void __execlists_submission_tasklet(struct intel_engine_cs *const engine)
Chris Wilson73377db2018-05-16 19:33:53 +01001164{
Chris Wilson9512f982018-06-28 21:12:11 +01001165 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson73377db2018-05-16 19:33:53 +01001166
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001167 process_csb(engine);
Chris Wilson73377db2018-05-16 19:33:53 +01001168 if (!execlists_is_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001169 execlists_dequeue(engine);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001170}
1171
Chris Wilson9512f982018-06-28 21:12:11 +01001172/*
1173 * Check the unread Context Status Buffers and manage the submission of new
1174 * contexts to the ELSP accordingly.
1175 */
1176static void execlists_submission_tasklet(unsigned long data)
1177{
1178 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
1179 unsigned long flags;
1180
1181 GEM_TRACE("%s awake?=%d, active=%x\n",
1182 engine->name,
Chris Wilson8d761e72019-01-14 14:21:28 +00001183 !!engine->i915->gt.awake,
Chris Wilson9512f982018-06-28 21:12:11 +01001184 engine->execlists.active);
1185
1186 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsond78d3342018-07-19 08:50:29 +01001187 __execlists_submission_tasklet(engine);
Chris Wilson9512f982018-06-28 21:12:11 +01001188 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1189}
1190
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001191static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001192 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001193 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001194{
Chris Wilsone2f34962018-10-01 15:47:54 +01001195 list_add_tail(&node->link, i915_sched_lookup_priolist(engine, prio));
Chris Wilson9512f982018-06-28 21:12:11 +01001196}
1197
1198static void __submit_queue_imm(struct intel_engine_cs *engine)
1199{
1200 struct intel_engine_execlists * const execlists = &engine->execlists;
1201
1202 if (reset_in_progress(execlists))
1203 return; /* defer until we restart the engine following reset */
1204
1205 if (execlists->tasklet.func == execlists_submission_tasklet)
1206 __execlists_submission_tasklet(engine);
1207 else
1208 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001209}
1210
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001211static void submit_queue(struct intel_engine_cs *engine, int prio)
1212{
Chris Wilson4d97cbe02019-01-29 18:54:51 +00001213 if (prio > engine->execlists.queue_priority_hint) {
1214 engine->execlists.queue_priority_hint = prio;
Chris Wilson9512f982018-06-28 21:12:11 +01001215 __submit_queue_imm(engine);
1216 }
Chris Wilson27606fd2017-09-16 21:44:13 +01001217}
1218
Chris Wilsone61e0f52018-02-21 09:56:36 +00001219static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001220{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001221 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001222 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001223
Chris Wilson663f71e2016-11-14 20:41:00 +00001224 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001225 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001226
Chris Wilson0c7112a2018-04-18 19:40:51 +01001227 queue_request(engine, &request->sched, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001228
Chris Wilson655250a2018-06-29 08:53:20 +01001229 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Chris Wilson0c7112a2018-04-18 19:40:51 +01001230 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001231
Chris Wilson9512f982018-06-28 21:12:11 +01001232 submit_queue(engine, rq_prio(request));
1233
Chris Wilsona89d1f92018-05-02 17:38:39 +01001234 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001235}
1236
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001237static void __execlists_context_fini(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001238{
Chris Wilson1fc44d92018-05-17 22:26:32 +01001239 intel_ring_free(ce->ring);
Chris Wilsonefe79d42018-06-25 11:06:04 +01001240
1241 GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
1242 i915_gem_object_put(ce->state->obj);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001243}
1244
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001245static void execlists_context_destroy(struct intel_context *ce)
1246{
Chris Wilson08819542019-03-08 13:25:22 +00001247 GEM_BUG_ON(intel_context_is_pinned(ce));
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001248
1249 if (ce->state)
1250 __execlists_context_fini(ce);
1251
1252 intel_context_free(ce);
1253}
1254
Chris Wilson867985d2018-05-17 22:26:33 +01001255static void execlists_context_unpin(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001256{
Chris Wilsonbc2477f2018-10-03 12:09:41 +01001257 struct intel_engine_cs *engine;
1258
1259 /*
1260 * The tasklet may still be using a pointer to our state, via an
1261 * old request. However, since we know we only unpin the context
1262 * on retirement of the following request, we know that the last
1263 * request referencing us will have had a completion CS interrupt.
1264 * If we see that it is still active, it means that the tasklet hasn't
1265 * had the chance to run yet; let it run before we teardown the
1266 * reference it may use.
1267 */
1268 engine = READ_ONCE(ce->active);
1269 if (unlikely(engine)) {
1270 unsigned long flags;
1271
1272 spin_lock_irqsave(&engine->timeline.lock, flags);
1273 process_csb(engine);
1274 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1275
1276 GEM_BUG_ON(READ_ONCE(ce->active));
1277 }
1278
Chris Wilson288f1ce2018-09-04 16:31:17 +01001279 i915_gem_context_unpin_hw_id(ce->gem_context);
1280
Chris Wilson1fc44d92018-05-17 22:26:32 +01001281 intel_ring_unpin(ce->ring);
1282
1283 ce->state->obj->pin_global--;
1284 i915_gem_object_unpin_map(ce->state->obj);
1285 i915_vma_unpin(ce->state);
1286
Chris Wilson7e3d9a52019-03-08 13:25:16 +00001287 list_del(&ce->active_link);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001288 i915_gem_context_put(ce->gem_context);
1289}
1290
Chris Wilson95f697e2019-03-08 13:25:20 +00001291static int __context_pin(struct i915_vma *vma)
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001292{
1293 unsigned int flags;
1294 int err;
1295
1296 /*
1297 * Clear this page out of any CPU caches for coherent swap-in/out.
1298 * We only want to do this on the first bind so that we do not stall
1299 * on an active context (which by nature is already on the GPU).
1300 */
1301 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
Chris Wilson666424a2018-09-14 13:35:04 +01001302 err = i915_gem_object_set_to_wc_domain(vma->obj, true);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001303 if (err)
1304 return err;
1305 }
1306
1307 flags = PIN_GLOBAL | PIN_HIGH;
Jakub Bartmiński496bcce2018-07-27 16:11:46 +02001308 flags |= PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001309
Chris Wilsonc00db492018-07-27 10:29:47 +01001310 return i915_vma_pin(vma, 0, 0, flags);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001311}
1312
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001313static void
Chris Wilson95f697e2019-03-08 13:25:20 +00001314__execlists_update_reg_state(struct intel_context *ce,
1315 struct intel_engine_cs *engine)
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001316{
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001317 struct intel_ring *ring = ce->ring;
Chris Wilson95f697e2019-03-08 13:25:20 +00001318 u32 *regs = ce->lrc_reg_state;
1319
1320 GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->head));
1321 GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->tail));
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001322
1323 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(ring->vma);
1324 regs[CTX_RING_HEAD + 1] = ring->head;
1325 regs[CTX_RING_TAIL + 1] = ring->tail;
1326
1327 /* RPCS */
1328 if (engine->class == RENDER_CLASS)
Chris Wilsonb146e5e2019-03-06 08:47:04 +00001329 regs[CTX_R_PWR_CLK_STATE + 1] =
1330 gen8_make_rpcs(engine->i915, &ce->sseu);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001331}
1332
Chris Wilson95f697e2019-03-08 13:25:20 +00001333static int
1334__execlists_context_pin(struct intel_context *ce,
1335 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001336{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001337 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001338 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001339
Chris Wilson95f697e2019-03-08 13:25:20 +00001340 GEM_BUG_ON(!ce->gem_context->ppgtt);
1341
1342 ret = execlists_context_deferred_alloc(ce, engine);
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001343 if (ret)
1344 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001345 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001346
Chris Wilson95f697e2019-03-08 13:25:20 +00001347 ret = __context_pin(ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001348 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001349 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001350
Chris Wilson666424a2018-09-14 13:35:04 +01001351 vaddr = i915_gem_object_pin_map(ce->state->obj,
Chris Wilson95f697e2019-03-08 13:25:20 +00001352 i915_coherent_map_type(engine->i915) |
Chris Wilson666424a2018-09-14 13:35:04 +01001353 I915_MAP_OVERRIDE);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001354 if (IS_ERR(vaddr)) {
1355 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001356 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001357 }
1358
Chris Wilson5503cb02018-07-27 16:55:01 +01001359 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001360 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001361 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001362
Chris Wilson95f697e2019-03-08 13:25:20 +00001363 ret = i915_gem_context_pin_hw_id(ce->gem_context);
Chris Wilson288f1ce2018-09-04 16:31:17 +01001364 if (ret)
1365 goto unpin_ring;
1366
Chris Wilson95f697e2019-03-08 13:25:20 +00001367 ce->lrc_desc = lrc_descriptor(ce, engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001368 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Chris Wilson95f697e2019-03-08 13:25:20 +00001369 __execlists_update_reg_state(ce, engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001370
Chris Wilson3d574a62017-10-13 21:26:16 +01001371 ce->state->obj->pin_global++;
Chris Wilson95f697e2019-03-08 13:25:20 +00001372 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001373
Chris Wilson288f1ce2018-09-04 16:31:17 +01001374unpin_ring:
1375 intel_ring_unpin(ce->ring);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001376unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001377 i915_gem_object_unpin_map(ce->state->obj);
1378unpin_vma:
1379 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001380err:
Chris Wilson95f697e2019-03-08 13:25:20 +00001381 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001382}
1383
Chris Wilson95f697e2019-03-08 13:25:20 +00001384static int execlists_context_pin(struct intel_context *ce)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001385{
Chris Wilson95f697e2019-03-08 13:25:20 +00001386 return __execlists_context_pin(ce, ce->engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001387}
1388
Chris Wilson4dc84b72019-03-08 13:25:18 +00001389static const struct intel_context_ops execlists_context_ops = {
Chris Wilson95f697e2019-03-08 13:25:20 +00001390 .pin = execlists_context_pin,
Chris Wilson4dc84b72019-03-08 13:25:18 +00001391 .unpin = execlists_context_unpin,
1392 .destroy = execlists_context_destroy,
1393};
1394
Chris Wilson85474442019-01-29 18:54:50 +00001395static int gen8_emit_init_breadcrumb(struct i915_request *rq)
1396{
1397 u32 *cs;
1398
1399 GEM_BUG_ON(!rq->timeline->has_initial_breadcrumb);
1400
1401 cs = intel_ring_begin(rq, 6);
1402 if (IS_ERR(cs))
1403 return PTR_ERR(cs);
1404
1405 /*
1406 * Check if we have been preempted before we even get started.
1407 *
1408 * After this point i915_request_started() reports true, even if
1409 * we get preempted and so are no longer running.
1410 */
1411 *cs++ = MI_ARB_CHECK;
1412 *cs++ = MI_NOOP;
1413
1414 *cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
1415 *cs++ = rq->timeline->hwsp_offset;
1416 *cs++ = 0;
1417 *cs++ = rq->fence.seqno - 1;
1418
1419 intel_ring_advance(rq, cs);
Chris Wilson21182b3c2019-02-08 15:37:08 +00001420
1421 /* Record the updated position of the request's payload */
1422 rq->infix = intel_ring_offset(rq, cs);
1423
Chris Wilson85474442019-01-29 18:54:50 +00001424 return 0;
1425}
1426
Chris Wilsone8894262018-12-07 09:02:13 +00001427static int emit_pdps(struct i915_request *rq)
1428{
1429 const struct intel_engine_cs * const engine = rq->engine;
1430 struct i915_hw_ppgtt * const ppgtt = rq->gem_context->ppgtt;
1431 int err, i;
1432 u32 *cs;
1433
1434 GEM_BUG_ON(intel_vgpu_active(rq->i915));
1435
1436 /*
1437 * Beware ye of the dragons, this sequence is magic!
1438 *
1439 * Small changes to this sequence can cause anything from
1440 * GPU hangs to forcewake errors and machine lockups!
1441 */
1442
1443 /* Flush any residual operations from the context load */
1444 err = engine->emit_flush(rq, EMIT_FLUSH);
1445 if (err)
1446 return err;
1447
1448 /* Magic required to prevent forcewake errors! */
1449 err = engine->emit_flush(rq, EMIT_INVALIDATE);
1450 if (err)
1451 return err;
1452
1453 cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
1454 if (IS_ERR(cs))
1455 return PTR_ERR(cs);
1456
1457 /* Ensure the LRI have landed before we invalidate & continue */
1458 *cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1459 for (i = GEN8_3LVL_PDPES; i--; ) {
1460 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1461
1462 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1463 *cs++ = upper_32_bits(pd_daddr);
1464 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1465 *cs++ = lower_32_bits(pd_daddr);
1466 }
1467 *cs++ = MI_NOOP;
1468
1469 intel_ring_advance(rq, cs);
1470
1471 /* Be doubly sure the LRI have landed before proceeding */
1472 err = engine->emit_flush(rq, EMIT_FLUSH);
1473 if (err)
1474 return err;
1475
1476 /* Re-invalidate the TLB for luck */
1477 return engine->emit_flush(rq, EMIT_INVALIDATE);
1478}
1479
Chris Wilsone61e0f52018-02-21 09:56:36 +00001480static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001481{
Chris Wilsonfd138212017-11-15 15:12:04 +00001482 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001483
Chris Wilson08819542019-03-08 13:25:22 +00001484 GEM_BUG_ON(!intel_context_is_pinned(request->hw_context));
Chris Wilsone8a9c582016-12-18 15:37:20 +00001485
Chris Wilson5f5800a2018-12-07 09:02:11 +00001486 /*
1487 * Flush enough space to reduce the likelihood of waiting after
Chris Wilsonef11c012016-12-18 15:37:19 +00001488 * we start building the request - in which case we will just
1489 * have to repeat work.
1490 */
1491 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1492
Chris Wilson5f5800a2018-12-07 09:02:11 +00001493 /*
1494 * Note that after this point, we have committed to using
Chris Wilsonef11c012016-12-18 15:37:19 +00001495 * this request as it is being used to both track the
1496 * state of engine initialisation and liveness of the
1497 * golden renderstate above. Think twice before you try
1498 * to cancel/unwind this request now.
1499 */
1500
Chris Wilsone8894262018-12-07 09:02:13 +00001501 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilsona9fe9ca2019-03-14 22:38:38 +00001502 if (i915_vm_is_4lvl(&request->gem_context->ppgtt->vm))
Chris Wilsone8894262018-12-07 09:02:13 +00001503 ret = request->engine->emit_flush(request, EMIT_INVALIDATE);
1504 else
1505 ret = emit_pdps(request);
1506 if (ret)
1507 return ret;
1508
Chris Wilsonef11c012016-12-18 15:37:19 +00001509 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1510 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001511}
1512
Arun Siluvery9e000842015-07-03 14:27:31 +01001513/*
1514 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1515 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1516 * but there is a slight complication as this is applied in WA batch where the
1517 * values are only initialized once so we cannot take register value at the
1518 * beginning and reuse it further; hence we save its value to memory, upload a
1519 * constant value with bit21 set and then we restore it back with the saved value.
1520 * To simplify the WA, a constant value is formed by using the default value
1521 * of this register. This shouldn't be a problem because we are only modifying
1522 * it for a short period and this batch in non-premptible. We can ofcourse
1523 * use additional instructions that read the actual value of the register
1524 * at that time and set our bit of interest but it makes the WA complicated.
1525 *
1526 * This WA is also required for Gen9 so extracting as a function avoids
1527 * code duplication.
1528 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001529static u32 *
1530gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001531{
Chris Wilson51797492018-12-04 14:15:16 +00001532 /* NB no one else is allowed to scribble over scratch + 256! */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001533 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1534 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001535 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001536 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001537
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001538 *batch++ = MI_LOAD_REGISTER_IMM(1);
1539 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1540 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001541
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001542 batch = gen8_emit_pipe_control(batch,
1543 PIPE_CONTROL_CS_STALL |
1544 PIPE_CONTROL_DC_FLUSH_ENABLE,
1545 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001546
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001547 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1548 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001549 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001550 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001551
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001552 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001553}
1554
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001555/*
1556 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1557 * initialized at the beginning and shared across all contexts but this field
1558 * helps us to have multiple batches at different offsets and select them based
1559 * on a criteria. At the moment this batch always start at the beginning of the page
1560 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001561 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001562 * The number of WA applied are not known at the beginning; we use this field
1563 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001564 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001565 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1566 * so it adds NOOPs as padding to make it cacheline aligned.
1567 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1568 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001569 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001570static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001571{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001572 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001573 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001574
Arun Siluveryc82435b2015-06-19 18:37:13 +01001575 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001576 if (IS_BROADWELL(engine->i915))
1577 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001578
Arun Siluvery0160f052015-06-23 15:46:57 +01001579 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1580 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001581 batch = gen8_emit_pipe_control(batch,
1582 PIPE_CONTROL_FLUSH_L3 |
1583 PIPE_CONTROL_GLOBAL_GTT_IVB |
1584 PIPE_CONTROL_CS_STALL |
1585 PIPE_CONTROL_QW_WRITE,
Chris Wilson51797492018-12-04 14:15:16 +00001586 i915_scratch_offset(engine->i915) +
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001587 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001588
Chris Wilsonbeecec92017-10-03 21:34:52 +01001589 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1590
Arun Siluvery17ee9502015-06-19 19:07:01 +01001591 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001592 while ((unsigned long)batch % CACHELINE_BYTES)
1593 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001594
1595 /*
1596 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1597 * execution depends on the length specified in terms of cache lines
1598 * in the register CTX_RCS_INDIRECT_CTX
1599 */
1600
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001601 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001602}
1603
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001604struct lri {
1605 i915_reg_t reg;
1606 u32 value;
1607};
1608
1609static u32 *emit_lri(u32 *batch, const struct lri *lri, unsigned int count)
1610{
1611 GEM_BUG_ON(!count || count > 63);
1612
1613 *batch++ = MI_LOAD_REGISTER_IMM(count);
1614 do {
1615 *batch++ = i915_mmio_reg_offset(lri->reg);
1616 *batch++ = lri->value;
1617 } while (lri++, --count);
1618 *batch++ = MI_NOOP;
1619
1620 return batch;
1621}
1622
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001623static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001624{
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001625 static const struct lri lri[] = {
1626 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
1627 {
1628 COMMON_SLICE_CHICKEN2,
1629 __MASKED_FIELD(GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE,
1630 0),
1631 },
1632
1633 /* BSpec: 11391 */
1634 {
1635 FF_SLICE_CHICKEN,
1636 __MASKED_FIELD(FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX,
1637 FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX),
1638 },
1639
1640 /* BSpec: 11299 */
1641 {
1642 _3D_CHICKEN3,
1643 __MASKED_FIELD(_3D_CHICKEN_SF_PROVOKING_VERTEX_FIX,
1644 _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX),
1645 }
1646 };
1647
Chris Wilsonbeecec92017-10-03 21:34:52 +01001648 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1649
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001650 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001651 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001652
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001653 batch = emit_lri(batch, lri, ARRAY_SIZE(lri));
Mika Kuoppala873e8172016-07-20 14:26:13 +03001654
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001655 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001656 if (HAS_POOLED_EU(engine->i915)) {
1657 /*
1658 * EU pool configuration is setup along with golden context
1659 * during context initialization. This value depends on
1660 * device type (2x6 or 3x6) and needs to be updated based
1661 * on which subslice is disabled especially for 2x6
1662 * devices, however it is safe to load default
1663 * configuration of 3x6 device instead of masking off
1664 * corresponding bits because HW ignores bits of a disabled
1665 * subslice and drops down to appropriate config. Please
1666 * see render_state_setup() in i915_gem_render_state.c for
1667 * possible configurations, to avoid duplication they are
1668 * not shown here again.
1669 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001670 *batch++ = GEN9_MEDIA_POOL_STATE;
1671 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1672 *batch++ = 0x00777000;
1673 *batch++ = 0;
1674 *batch++ = 0;
1675 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001676 }
1677
Chris Wilsonbeecec92017-10-03 21:34:52 +01001678 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1679
Arun Siluvery0504cff2015-07-14 15:01:27 +01001680 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001681 while ((unsigned long)batch % CACHELINE_BYTES)
1682 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001683
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001684 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001685}
1686
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001687static u32 *
1688gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1689{
1690 int i;
1691
1692 /*
1693 * WaPipeControlBefore3DStateSamplePattern: cnl
1694 *
1695 * Ensure the engine is idle prior to programming a
1696 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1697 */
1698 batch = gen8_emit_pipe_control(batch,
1699 PIPE_CONTROL_CS_STALL,
1700 0);
1701 /*
1702 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1703 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1704 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1705 * confusing. Since gen8_emit_pipe_control() already advances the
1706 * batch by 6 dwords, we advance the other 10 here, completing a
1707 * cacheline. It's not clear if the workaround requires this padding
1708 * before other commands, or if it's just the regular padding we would
1709 * already have for the workaround bb, so leave it here for now.
1710 */
1711 for (i = 0; i < 10; i++)
1712 *batch++ = MI_NOOP;
1713
1714 /* Pad to end of cacheline */
1715 while ((unsigned long)batch % CACHELINE_BYTES)
1716 *batch++ = MI_NOOP;
1717
1718 return batch;
1719}
1720
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001721#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1722
1723static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001724{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001725 struct drm_i915_gem_object *obj;
1726 struct i915_vma *vma;
1727 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001728
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001729 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001730 if (IS_ERR(obj))
1731 return PTR_ERR(obj);
1732
Chris Wilson82ad6442018-06-05 16:37:58 +01001733 vma = i915_vma_instance(obj, &engine->i915->ggtt.vm, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001734 if (IS_ERR(vma)) {
1735 err = PTR_ERR(vma);
1736 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001737 }
1738
Chris Wilson7a859c62018-07-27 10:18:55 +01001739 err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001740 if (err)
1741 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001742
Chris Wilson48bb74e2016-08-15 10:49:04 +01001743 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001744 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001745
1746err:
1747 i915_gem_object_put(obj);
1748 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001749}
1750
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001751static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001752{
Chris Wilson6a2f59e2018-07-21 13:50:37 +01001753 i915_vma_unpin_and_release(&engine->wa_ctx.vma, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001754}
1755
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001756typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1757
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001758static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001759{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001760 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001761 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1762 &wa_ctx->per_ctx };
1763 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001764 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001765 void *batch, *batch_ptr;
1766 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001767 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001768
Chris Wilson8a68d462019-03-05 18:03:30 +00001769 if (GEM_DEBUG_WARN_ON(engine->id != RCS0))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001770 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001771
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001772 switch (INTEL_GEN(engine->i915)) {
Oscar Mateocc38cae2018-05-08 14:29:23 -07001773 case 11:
1774 return 0;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001775 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001776 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1777 wa_bb_fn[1] = NULL;
1778 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001779 case 9:
1780 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001781 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001782 break;
1783 case 8:
1784 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001785 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001786 break;
1787 default:
1788 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001789 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001790 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001791
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001792 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001793 if (ret) {
1794 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1795 return ret;
1796 }
1797
Chris Wilson48bb74e2016-08-15 10:49:04 +01001798 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001799 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001800
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001801 /*
1802 * Emit the two workaround batch buffers, recording the offset from the
1803 * start of the workaround batch buffer object for each and their
1804 * respective sizes.
1805 */
1806 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1807 wa_bb[i]->offset = batch_ptr - batch;
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001808 if (GEM_DEBUG_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1809 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001810 ret = -EINVAL;
1811 break;
1812 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001813 if (wa_bb_fn[i])
1814 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001815 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001816 }
1817
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001818 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1819
Arun Siluvery17ee9502015-06-19 19:07:01 +01001820 kunmap_atomic(batch);
1821 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001822 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001823
1824 return ret;
1825}
1826
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001827static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001828{
Chris Wilsonc0336662016-05-06 15:40:21 +01001829 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001830
Chris Wilson060f2322018-12-18 10:27:12 +00001831 intel_engine_set_hwsp_writemask(engine, ~0u); /* HWSTAM */
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001832
1833 /*
1834 * Make sure we're not enabling the new 12-deep CSB
1835 * FIFO as that requires a slightly updated handling
1836 * in the ctx switch irq. Since we're currently only
1837 * using only 2 elements of the enhanced execlists the
1838 * deeper FIFO it's not needed and it's not worth adding
1839 * more statements to the irq handler to support it.
1840 */
1841 if (INTEL_GEN(dev_priv) >= 11)
1842 I915_WRITE(RING_MODE_GEN7(engine),
1843 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1844 else
1845 I915_WRITE(RING_MODE_GEN7(engine),
1846 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1847
Chris Wilson9a4dc802018-05-18 11:09:33 +01001848 I915_WRITE(RING_MI_MODE(engine->mmio_base),
1849 _MASKED_BIT_DISABLE(STOP_RING));
1850
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001851 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson0ca88ba2019-01-28 10:23:55 +00001852 i915_ggtt_offset(engine->status_page.vma));
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001853 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1854}
1855
Chris Wilson9a4dc802018-05-18 11:09:33 +01001856static bool unexpected_starting_state(struct intel_engine_cs *engine)
1857{
1858 struct drm_i915_private *dev_priv = engine->i915;
1859 bool unexpected = false;
1860
1861 if (I915_READ(RING_MI_MODE(engine->mmio_base)) & STOP_RING) {
1862 DRM_DEBUG_DRIVER("STOP_RING still set in RING_MI_MODE\n");
1863 unexpected = true;
1864 }
1865
1866 return unexpected;
1867}
1868
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001869static int gen8_init_common_ring(struct intel_engine_cs *engine)
1870{
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001871 intel_engine_apply_workarounds(engine);
Chris Wilson5a688ee2018-12-06 18:07:13 +00001872 intel_engine_apply_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001873
Chris Wilson805615d2018-08-15 19:42:51 +01001874 intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001875
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001876 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001877
Chris Wilson9a4dc802018-05-18 11:09:33 +01001878 if (GEM_SHOW_DEBUG() && unexpected_starting_state(engine)) {
1879 struct drm_printer p = drm_debug_printer(__func__);
1880
1881 intel_engine_dump(engine, &p, NULL);
1882 }
1883
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001884 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001885
Chris Wilson821ed7d2016-09-09 14:11:53 +01001886 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001887}
1888
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001889static void execlists_reset_prepare(struct intel_engine_cs *engine)
Chris Wilson5adfb772018-05-16 19:33:51 +01001890{
1891 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson9512f982018-06-28 21:12:11 +01001892 unsigned long flags;
Chris Wilson5adfb772018-05-16 19:33:51 +01001893
Chris Wilson66fc8292018-08-15 14:58:27 +01001894 GEM_TRACE("%s: depth<-%d\n", engine->name,
1895 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01001896
1897 /*
1898 * Prevent request submission to the hardware until we have
1899 * completed the reset in i915_gem_reset_finish(). If a request
1900 * is completed by one engine, it may then queue a request
1901 * to a second via its execlists->tasklet *just* as we are
1902 * calling engine->init_hw() and also writing the ELSP.
1903 * Turning off the execlists->tasklet until the reset is over
1904 * prevents the race.
1905 */
1906 __tasklet_disable_sync_once(&execlists->tasklet);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001907 GEM_BUG_ON(!reset_in_progress(execlists));
Chris Wilson5adfb772018-05-16 19:33:51 +01001908
Chris Wilson9a3b19a2019-02-13 23:20:47 +00001909 intel_engine_stop_cs(engine);
1910
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001911 /* And flush any current direct submission. */
Chris Wilson9512f982018-06-28 21:12:11 +01001912 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001913 process_csb(engine); /* drain preemption events */
Chris Wilson9512f982018-06-28 21:12:11 +01001914 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson5adfb772018-05-16 19:33:51 +01001915}
1916
Chris Wilson21182b3c2019-02-08 15:37:08 +00001917static bool lrc_regs_ok(const struct i915_request *rq)
1918{
1919 const struct intel_ring *ring = rq->ring;
1920 const u32 *regs = rq->hw_context->lrc_reg_state;
1921
1922 /* Quick spot check for the common signs of context corruption */
1923
1924 if (regs[CTX_RING_BUFFER_CONTROL + 1] !=
1925 (RING_CTL_SIZE(ring->size) | RING_VALID))
1926 return false;
1927
1928 if (regs[CTX_RING_BUFFER_START + 1] != i915_ggtt_offset(ring->vma))
1929 return false;
1930
1931 return true;
1932}
1933
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001934static void execlists_reset(struct intel_engine_cs *engine, bool stalled)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001935{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001936 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001937 struct i915_request *rq;
Chris Wilson221ab97192017-09-16 21:44:14 +01001938 unsigned long flags;
Chris Wilson56922512018-04-28 12:15:32 +01001939 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001940
Chris Wilsond8857d52018-06-28 21:12:05 +01001941 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001942
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001943 /*
1944 * Catch up with any missed context-switch interrupts.
1945 *
1946 * Ideally we would just read the remaining CSB entries now that we
1947 * know the gpu is idle. However, the CSB registers are sometimes^W
1948 * often trashed across a GPU reset! Instead we have to rely on
1949 * guessing the missed context-switch events by looking at what
1950 * requests were completed.
1951 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001952 execlists_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001953
1954 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001955 rq = __unwind_incomplete_requests(engine);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001956
Chris Wilsonc3160da2018-05-31 09:22:45 +01001957 /* Following the reset, we need to reload the CSB read/write pointers */
Chris Wilsonf4b58f02018-06-28 21:12:08 +01001958 reset_csb_pointers(&engine->execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01001959
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001960 if (!rq)
1961 goto out_unlock;
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001962
Chris Wilsona3e38832018-03-02 14:32:45 +00001963 /*
Chris Wilson21182b3c2019-02-08 15:37:08 +00001964 * If this request hasn't started yet, e.g. it is waiting on a
1965 * semaphore, we need to avoid skipping the request or else we
1966 * break the signaling chain. However, if the context is corrupt
1967 * the request will not restart and we will be stuck with a wedged
1968 * device. It is quite often the case that if we issue a reset
1969 * while the GPU is loading the context image, that the context
1970 * image becomes corrupt.
1971 *
1972 * Otherwise, if we have not started yet, the request should replay
1973 * perfectly and we do not need to flag the result as being erroneous.
1974 */
1975 if (!i915_request_started(rq) && lrc_regs_ok(rq))
1976 goto out_unlock;
1977
1978 /*
Chris Wilsona3e38832018-03-02 14:32:45 +00001979 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001980 * and will try to replay it on restarting. The context image may
1981 * have been corrupted by the reset, in which case we may have
1982 * to service a new GPU hang, but more likely we can continue on
1983 * without impact.
1984 *
1985 * If the request was guilty, we presume the context is corrupt
1986 * and have to at least restore the RING register in the context
1987 * image back to the expected values to skip over the guilty request.
1988 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001989 i915_reset_request(rq, stalled);
Chris Wilson21182b3c2019-02-08 15:37:08 +00001990 if (!stalled && lrc_regs_ok(rq))
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001991 goto out_unlock;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001992
Chris Wilsona3e38832018-03-02 14:32:45 +00001993 /*
1994 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001995 * We cannot rely on the context being intact across the GPU hang,
1996 * so clear it and rebuild just what we need for the breadcrumb.
1997 * All pending requests for this context will be zapped, and any
1998 * future request will be after userspace has had the opportunity
1999 * to recreate its own state.
2000 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002001 regs = rq->hw_context->lrc_reg_state;
Chris Wilsonfe0c4932018-05-18 10:02:11 +01002002 if (engine->pinned_default_state) {
2003 memcpy(regs, /* skip restoring the vanilla PPHWSP */
2004 engine->pinned_default_state + LRC_STATE_PN * PAGE_SIZE,
2005 engine->context_size - PAGE_SIZE);
Chris Wilson56922512018-04-28 12:15:32 +01002006 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002007
Chris Wilson21182b3c2019-02-08 15:37:08 +00002008 /* Rerun the request; its payload has been neutered (if guilty). */
2009 rq->ring->head = intel_ring_wrap(rq->ring, rq->head);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002010 intel_ring_update_space(rq->ring);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002011
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002012 execlists_init_reg_state(regs, rq->hw_context, engine, rq->ring);
Chris Wilson95f697e2019-03-08 13:25:20 +00002013 __execlists_update_reg_state(rq->hw_context, engine);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002014
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002015out_unlock:
2016 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002017}
2018
Chris Wilson5adfb772018-05-16 19:33:51 +01002019static void execlists_reset_finish(struct intel_engine_cs *engine)
2020{
Chris Wilson5db1d4e2018-06-04 08:34:40 +01002021 struct intel_engine_execlists * const execlists = &engine->execlists;
2022
Chris Wilsonfe25f302018-05-22 11:19:37 +01002023 /*
Chris Wilson9e4fa012018-08-28 16:27:02 +01002024 * After a GPU reset, we may have requests to replay. Do so now while
2025 * we still have the forcewake to be sure that the GPU is not allowed
2026 * to sleep before we restart and reload a context.
Chris Wilsonfe25f302018-05-22 11:19:37 +01002027 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002028 GEM_BUG_ON(!reset_in_progress(execlists));
Chris Wilson9e4fa012018-08-28 16:27:02 +01002029 if (!RB_EMPTY_ROOT(&execlists->queue.rb_root))
2030 execlists->tasklet.func(execlists->tasklet.data);
Chris Wilson5adfb772018-05-16 19:33:51 +01002031
Chris Wilson41a1bde2019-03-13 16:28:35 +00002032 if (__tasklet_enable(&execlists->tasklet))
2033 /* And kick in case we missed a new request submission. */
2034 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilson66fc8292018-08-15 14:58:27 +01002035 GEM_TRACE("%s: depth->%d\n", engine->name,
2036 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01002037}
2038
Chris Wilsone61e0f52018-02-21 09:56:36 +00002039static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01002040 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002041 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01002042{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002043 u32 *cs;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002044
Chris Wilson74f9474122018-05-03 20:54:16 +01002045 cs = intel_ring_begin(rq, 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002046 if (IS_ERR(cs))
2047 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002048
Chris Wilson279f5a02017-10-05 20:10:05 +01002049 /*
2050 * WaDisableCtxRestoreArbitration:bdw,chv
2051 *
2052 * We don't need to perform MI_ARB_ENABLE as often as we do (in
2053 * particular all the gen that do not need the w/a at all!), if we
2054 * took care to make sure that on every switch into this context
2055 * (both ordinary and for preemption) that arbitrartion was enabled
2056 * we would be fine. However, there doesn't seem to be a downside to
2057 * being paranoid and making sure it is set before each batch and
2058 * every context-switch.
2059 *
2060 * Note that if we fail to enable arbitration before the request
2061 * is complete, then we do not see the context-switch interrupt and
2062 * the engine hangs (with RING_HEAD == RING_TAIL).
2063 *
2064 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
2065 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01002066 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
2067
Oscar Mateo15648582014-07-24 17:04:32 +01002068 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002069 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002070 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002071 *cs++ = lower_32_bits(offset);
2072 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01002073
2074 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
2075 *cs++ = MI_NOOP;
Chris Wilsone8894262018-12-07 09:02:13 +00002076
Chris Wilsone61e0f52018-02-21 09:56:36 +00002077 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002078
2079 return 0;
2080}
2081
Chris Wilson31bb59c2016-07-01 17:23:27 +01002082static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002083{
Chris Wilsonc0336662016-05-06 15:40:21 +01002084 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002085 I915_WRITE_IMR(engine,
2086 ~(engine->irq_enable_mask | engine->irq_keep_mask));
2087 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01002088}
2089
Chris Wilson31bb59c2016-07-01 17:23:27 +01002090static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002091{
Chris Wilsonc0336662016-05-06 15:40:21 +01002092 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002093 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002094}
2095
Chris Wilsone61e0f52018-02-21 09:56:36 +00002096static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002097{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002098 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01002099
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002100 cs = intel_ring_begin(request, 4);
2101 if (IS_ERR(cs))
2102 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002103
2104 cmd = MI_FLUSH_DW + 1;
2105
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002106 /* We always require a command barrier so that subsequent
2107 * commands, such as breadcrumb interrupts, are strictly ordered
2108 * wrt the contents of the write cache being flushed to memory
2109 * (and thus being coherent from the CPU).
2110 */
2111 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2112
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002113 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002114 cmd |= MI_INVALIDATE_TLB;
Chris Wilson5fc28052018-11-08 14:00:39 +00002115 if (request->engine->class == VIDEO_DECODE_CLASS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002116 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01002117 }
2118
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002119 *cs++ = cmd;
2120 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2121 *cs++ = 0; /* upper addr */
2122 *cs++ = 0; /* value */
2123 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002124
2125 return 0;
2126}
2127
Chris Wilsone61e0f52018-02-21 09:56:36 +00002128static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002129 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002130{
Chris Wilsonb5321f32016-08-02 22:50:18 +01002131 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002132 u32 scratch_addr =
Chris Wilson51797492018-12-04 14:15:16 +00002133 i915_scratch_offset(engine->i915) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002134 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002135 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002136 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01002137
2138 flags |= PIPE_CONTROL_CS_STALL;
2139
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002140 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01002141 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
2142 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08002143 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01002144 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01002145 }
2146
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002147 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01002148 flags |= PIPE_CONTROL_TLB_INVALIDATE;
2149 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
2150 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
2151 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
2152 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
2153 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
2154 flags |= PIPE_CONTROL_QW_WRITE;
2155 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01002156
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002157 /*
2158 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
2159 * pipe control.
2160 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002161 if (IS_GEN(request->i915, 9))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002162 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002163
2164 /* WaForGAMHang:kbl */
2165 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
2166 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002167 }
Imre Deak9647ff32015-01-25 13:27:11 -08002168
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002169 len = 6;
2170
2171 if (vf_flush_wa)
2172 len += 6;
2173
2174 if (dc_flush_wa)
2175 len += 12;
2176
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002177 cs = intel_ring_begin(request, len);
2178 if (IS_ERR(cs))
2179 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002180
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002181 if (vf_flush_wa)
2182 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002183
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002184 if (dc_flush_wa)
2185 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2186 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002187
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002188 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002189
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002190 if (dc_flush_wa)
2191 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002192
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002193 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002194
2195 return 0;
2196}
2197
Chris Wilson7c17d372016-01-20 15:43:35 +02002198/*
2199 * Reserve space for 2 NOOPs at the end of each request to be
2200 * used as a workaround for not being allowed to do lite
2201 * restore with HEAD==TAIL (WaIdleLiteRestore).
2202 */
Chris Wilsone1a73a52019-01-25 10:05:20 +00002203static u32 *gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002204{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002205 /* Ensure there's always at least one preemption point per-request. */
2206 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002207 *cs++ = MI_NOOP;
2208 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsone1a73a52019-01-25 10:05:20 +00002209
2210 return cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002211}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002212
Chris Wilson85474442019-01-29 18:54:50 +00002213static u32 *gen8_emit_fini_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002214{
Chris Wilson5013eb82019-01-28 18:18:11 +00002215 cs = gen8_emit_ggtt_write(cs,
2216 request->fence.seqno,
2217 request->timeline->hwsp_offset);
2218
2219 cs = gen8_emit_ggtt_write(cs,
Chris Wilson89531e72019-02-26 09:49:19 +00002220 intel_engine_next_hangcheck_seqno(request->engine),
2221 intel_hws_hangcheck_address(request->engine));
2222
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002223 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002224 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson5013eb82019-01-28 18:18:11 +00002225
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002226 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002227 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002228
Chris Wilsone1a73a52019-01-25 10:05:20 +00002229 return gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002230}
Chris Wilson98f29e82016-10-28 13:58:51 +01002231
Chris Wilson85474442019-01-29 18:54:50 +00002232static u32 *gen8_emit_fini_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002233{
Chris Wilson6a623722018-12-28 15:31:13 +00002234 cs = gen8_emit_ggtt_write_rcs(cs,
Chris Wilson5013eb82019-01-28 18:18:11 +00002235 request->fence.seqno,
2236 request->timeline->hwsp_offset,
Chris Wilson6a623722018-12-28 15:31:13 +00002237 PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH |
2238 PIPE_CONTROL_DEPTH_CACHE_FLUSH |
2239 PIPE_CONTROL_DC_FLUSH_ENABLE |
2240 PIPE_CONTROL_FLUSH_ENABLE |
2241 PIPE_CONTROL_CS_STALL);
2242
Chris Wilson5013eb82019-01-28 18:18:11 +00002243 cs = gen8_emit_ggtt_write_rcs(cs,
Chris Wilson89531e72019-02-26 09:49:19 +00002244 intel_engine_next_hangcheck_seqno(request->engine),
2245 intel_hws_hangcheck_address(request->engine),
2246 0);
2247
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002248 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002249 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson6a623722018-12-28 15:31:13 +00002250
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002251 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002252 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002253
Chris Wilsone1a73a52019-01-25 10:05:20 +00002254 return gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002255}
Chris Wilson98f29e82016-10-28 13:58:51 +01002256
Chris Wilsone61e0f52018-02-21 09:56:36 +00002257static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002258{
2259 int ret;
2260
Tvrtko Ursulin452420d2018-12-03 13:33:57 +00002261 ret = intel_engine_emit_ctx_wa(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002262 if (ret)
2263 return ret;
2264
Chris Wilsone61e0f52018-02-21 09:56:36 +00002265 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002266 /*
2267 * Failing to program the MOCS is non-fatal.The system will not
2268 * run at peak performance. So generate an error and carry on.
2269 */
2270 if (ret)
2271 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2272
Chris Wilsone61e0f52018-02-21 09:56:36 +00002273 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002274}
2275
Oscar Mateo73e4d072014-07-24 17:04:48 +01002276/**
2277 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002278 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002279 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002280void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002281{
John Harrison6402c332014-10-31 12:00:26 +00002282 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002283
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002284 /*
2285 * Tasklet cannot be active at this point due intel_mark_active/idle
2286 * so this is just for documentation.
2287 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302288 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2289 &engine->execlists.tasklet.state)))
2290 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002291
Chris Wilsonc0336662016-05-06 15:40:21 +01002292 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002293
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002294 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002295 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002296 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002297
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002298 if (engine->cleanup)
2299 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002300
Chris Wilsone8a9c582016-12-18 15:37:20 +00002301 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002302
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002303 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002304
Chris Wilsonc0336662016-05-06 15:40:21 +01002305 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302306 dev_priv->engine[engine->id] = NULL;
2307 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002308}
2309
Chris Wilson209b7952018-07-17 21:29:32 +01002310void intel_execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002311{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002312 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002313 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsone2f34962018-10-01 15:47:54 +01002314 engine->schedule = i915_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302315 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002316
Chris Wilson13291152018-05-16 19:33:52 +01002317 engine->reset.prepare = execlists_reset_prepare;
2318
Chris Wilsonaba5e272017-10-25 15:39:41 +01002319 engine->park = NULL;
2320 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002321
Chris Wilsone8861962019-03-01 17:09:00 +00002322 engine->flags |= I915_ENGINE_HAS_SEMAPHORES;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002323 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson9dbfea92019-03-08 13:25:21 +00002324 if (engine->preempt_context)
Chris Wilson2a694fe2018-04-03 19:35:37 +01002325 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002326}
2327
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002328static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002329logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002330{
2331 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002332 engine->init_hw = gen8_init_common_ring;
Chris Wilson5adfb772018-05-16 19:33:51 +01002333
2334 engine->reset.prepare = execlists_reset_prepare;
2335 engine->reset.reset = execlists_reset;
2336 engine->reset.finish = execlists_reset_finish;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002337
Chris Wilson4dc84b72019-03-08 13:25:18 +00002338 engine->cops = &execlists_context_ops;
Chris Wilsonf73e7392016-12-18 15:37:24 +00002339 engine->request_alloc = execlists_request_alloc;
2340
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002341 engine->emit_flush = gen8_emit_flush;
Chris Wilson85474442019-01-29 18:54:50 +00002342 engine->emit_init_breadcrumb = gen8_emit_init_breadcrumb;
2343 engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002344
Chris Wilson209b7952018-07-17 21:29:32 +01002345 engine->set_default_submission = intel_execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002346
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002347 if (INTEL_GEN(engine->i915) < 11) {
2348 engine->irq_enable = gen8_logical_ring_enable_irq;
2349 engine->irq_disable = gen8_logical_ring_disable_irq;
2350 } else {
2351 /*
2352 * TODO: On Gen11 interrupt masks need to be clear
2353 * to allow C6 entry. Keep interrupts enabled at
2354 * and take the hit of generating extra interrupts
2355 * until a more refined solution exists.
2356 */
2357 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002358 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002359}
2360
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002361static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002362logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002363{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002364 unsigned int shift = 0;
2365
2366 if (INTEL_GEN(engine->i915) < 11) {
2367 const u8 irq_shifts[] = {
Chris Wilson8a68d462019-03-05 18:03:30 +00002368 [RCS0] = GEN8_RCS_IRQ_SHIFT,
2369 [BCS0] = GEN8_BCS_IRQ_SHIFT,
2370 [VCS0] = GEN8_VCS0_IRQ_SHIFT,
2371 [VCS1] = GEN8_VCS1_IRQ_SHIFT,
2372 [VECS0] = GEN8_VECS_IRQ_SHIFT,
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002373 };
2374
2375 shift = irq_shifts[engine->id];
2376 }
2377
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002378 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2379 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002380}
2381
Chris Wilson52954ed2019-01-28 18:18:09 +00002382static int
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002383logical_ring_setup(struct intel_engine_cs *engine)
2384{
Chris Wilson52954ed2019-01-28 18:18:09 +00002385 int err;
2386
2387 err = intel_engine_setup_common(engine);
2388 if (err)
2389 return err;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002390
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002391 /* Intentionally left blank. */
2392 engine->buffer = NULL;
2393
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302394 tasklet_init(&engine->execlists.tasklet,
2395 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002396
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002397 logical_ring_default_vfuncs(engine);
2398 logical_ring_default_irqs(engine);
Chris Wilson52954ed2019-01-28 18:18:09 +00002399
2400 return 0;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002401}
2402
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002403static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002404{
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002405 struct drm_i915_private *i915 = engine->i915;
2406 struct intel_engine_execlists * const execlists = &engine->execlists;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002407 int ret;
2408
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002409 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002410 if (ret)
Chris Wilsonb2164e42018-09-20 20:59:48 +01002411 return ret;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002412
Daniele Ceraolo Spurioa60acb22019-01-09 17:32:32 -08002413 intel_engine_init_workarounds(engine);
2414
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002415 if (HAS_LOGICAL_RING_ELSQ(i915)) {
2416 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002417 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002418 execlists->ctrl_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002419 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2420 } else {
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002421 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002422 i915_mmio_reg_offset(RING_ELSP(engine));
2423 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002424
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002425 execlists->preempt_complete_status = ~0u;
Chris Wilson9dbfea92019-03-08 13:25:21 +00002426 if (engine->preempt_context)
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002427 execlists->preempt_complete_status =
Chris Wilson9dbfea92019-03-08 13:25:21 +00002428 upper_32_bits(engine->preempt_context->lrc_desc);
Chris Wilsond6376372018-02-07 21:05:44 +00002429
Chris Wilson46592892018-11-30 12:59:54 +00002430 execlists->csb_status =
Chris Wilson0ca88ba2019-01-28 10:23:55 +00002431 &engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002432
Chris Wilson46592892018-11-30 12:59:54 +00002433 execlists->csb_write =
Chris Wilson0ca88ba2019-01-28 10:23:55 +00002434 &engine->status_page.addr[intel_hws_csb_write_index(i915)];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002435
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002436 reset_csb_pointers(execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01002437
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002438 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002439}
2440
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002441int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002442{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002443 int ret;
2444
Chris Wilson52954ed2019-01-28 18:18:09 +00002445 ret = logical_ring_setup(engine);
2446 if (ret)
2447 return ret;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002448
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002449 /* Override some for render ring. */
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002450 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002451 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson85474442019-01-29 18:54:50 +00002452 engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb_rcs;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002453
Chris Wilsonb2164e42018-09-20 20:59:48 +01002454 ret = logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002455 if (ret)
2456 return ret;
2457
2458 ret = intel_init_workaround_bb(engine);
2459 if (ret) {
2460 /*
2461 * We continue even if we fail to initialize WA batch
2462 * because we only expect rare glitches but nothing
2463 * critical to prevent us from using GPU
2464 */
2465 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2466 ret);
2467 }
2468
Tvrtko Ursulin69bcdec2018-12-03 12:50:12 +00002469 intel_engine_init_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00002470
Chris Wilsonb2164e42018-09-20 20:59:48 +01002471 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002472}
2473
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002474int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002475{
Chris Wilson52954ed2019-01-28 18:18:09 +00002476 int err;
2477
2478 err = logical_ring_setup(engine);
2479 if (err)
2480 return err;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002481
2482 return logical_ring_init(engine);
2483}
2484
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002485u32 gen8_make_rpcs(struct drm_i915_private *i915, struct intel_sseu *req_sseu)
Jeff McGee0cea6502015-02-13 10:27:56 -06002486{
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002487 const struct sseu_dev_info *sseu = &RUNTIME_INFO(i915)->sseu;
2488 bool subslice_pg = sseu->has_subslice_pg;
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002489 struct intel_sseu ctx_sseu;
2490 u8 slices, subslices;
Jeff McGee0cea6502015-02-13 10:27:56 -06002491 u32 rpcs = 0;
2492
2493 /*
2494 * No explicit RPCS request is needed to ensure full
2495 * slice/subslice/EU enablement prior to Gen9.
2496 */
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002497 if (INTEL_GEN(i915) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002498 return 0;
2499
2500 /*
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002501 * If i915/perf is active, we want a stable powergating configuration
2502 * on the system.
2503 *
2504 * We could choose full enablement, but on ICL we know there are use
2505 * cases which disable slices for functional, apart for performance
2506 * reasons. So in this case we select a known stable subset.
2507 */
2508 if (!i915->perf.oa.exclusive_stream) {
2509 ctx_sseu = *req_sseu;
2510 } else {
2511 ctx_sseu = intel_device_default_sseu(i915);
2512
2513 if (IS_GEN(i915, 11)) {
2514 /*
2515 * We only need subslice count so it doesn't matter
2516 * which ones we select - just turn off low bits in the
2517 * amount of half of all available subslices per slice.
2518 */
2519 ctx_sseu.subslice_mask =
2520 ~(~0 << (hweight8(ctx_sseu.subslice_mask) / 2));
2521 ctx_sseu.slice_mask = 0x1;
2522 }
2523 }
2524
2525 slices = hweight8(ctx_sseu.slice_mask);
2526 subslices = hweight8(ctx_sseu.subslice_mask);
2527
2528 /*
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002529 * Since the SScount bitfield in GEN8_R_PWR_CLK_STATE is only three bits
2530 * wide and Icelake has up to eight subslices, specfial programming is
2531 * needed in order to correctly enable all subslices.
2532 *
2533 * According to documentation software must consider the configuration
2534 * as 2x4x8 and hardware will translate this to 1x8x8.
2535 *
2536 * Furthemore, even though SScount is three bits, maximum documented
2537 * value for it is four. From this some rules/restrictions follow:
2538 *
2539 * 1.
2540 * If enabled subslice count is greater than four, two whole slices must
2541 * be enabled instead.
2542 *
2543 * 2.
2544 * When more than one slice is enabled, hardware ignores the subslice
2545 * count altogether.
2546 *
2547 * From these restrictions it follows that it is not possible to enable
2548 * a count of subslices between the SScount maximum of four restriction,
2549 * and the maximum available number on a particular SKU. Either all
2550 * subslices are enabled, or a count between one and four on the first
2551 * slice.
2552 */
Tvrtko Ursuline46c2e92019-02-05 09:50:31 +00002553 if (IS_GEN(i915, 11) &&
2554 slices == 1 &&
2555 subslices > min_t(u8, 4, hweight8(sseu->subslice_mask[0]) / 2)) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002556 GEM_BUG_ON(subslices & 1);
2557
2558 subslice_pg = false;
2559 slices *= 2;
2560 }
2561
2562 /*
Jeff McGee0cea6502015-02-13 10:27:56 -06002563 * Starting in Gen9, render power gating can leave
2564 * slice/subslice/EU in a partially enabled state. We
2565 * must make an explicit request through RPCS for full
2566 * enablement.
2567 */
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002568 if (sseu->has_slice_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002569 u32 mask, val = slices;
2570
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002571 if (INTEL_GEN(i915) >= 11) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002572 mask = GEN11_RPCS_S_CNT_MASK;
2573 val <<= GEN11_RPCS_S_CNT_SHIFT;
2574 } else {
2575 mask = GEN8_RPCS_S_CNT_MASK;
2576 val <<= GEN8_RPCS_S_CNT_SHIFT;
2577 }
2578
2579 GEM_BUG_ON(val & ~mask);
2580 val &= mask;
2581
2582 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_S_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002583 }
2584
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002585 if (subslice_pg) {
2586 u32 val = subslices;
2587
2588 val <<= GEN8_RPCS_SS_CNT_SHIFT;
2589
2590 GEM_BUG_ON(val & ~GEN8_RPCS_SS_CNT_MASK);
2591 val &= GEN8_RPCS_SS_CNT_MASK;
2592
2593 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_SS_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002594 }
2595
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002596 if (sseu->has_eu_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002597 u32 val;
2598
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002599 val = ctx_sseu.min_eus_per_subslice << GEN8_RPCS_EU_MIN_SHIFT;
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002600 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MIN_MASK);
2601 val &= GEN8_RPCS_EU_MIN_MASK;
2602
2603 rpcs |= val;
2604
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002605 val = ctx_sseu.max_eus_per_subslice << GEN8_RPCS_EU_MAX_SHIFT;
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002606 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MAX_MASK);
2607 val &= GEN8_RPCS_EU_MAX_MASK;
2608
2609 rpcs |= val;
2610
Jeff McGee0cea6502015-02-13 10:27:56 -06002611 rpcs |= GEN8_RPCS_ENABLE;
2612 }
2613
2614 return rpcs;
2615}
2616
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002617static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002618{
2619 u32 indirect_ctx_offset;
2620
Chris Wilsonc0336662016-05-06 15:40:21 +01002621 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002622 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002623 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002624 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002625 case 11:
2626 indirect_ctx_offset =
2627 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2628 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002629 case 10:
2630 indirect_ctx_offset =
2631 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2632 break;
Michel Thierry71562912016-02-23 10:31:49 +00002633 case 9:
2634 indirect_ctx_offset =
2635 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2636 break;
2637 case 8:
2638 indirect_ctx_offset =
2639 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2640 break;
2641 }
2642
2643 return indirect_ctx_offset;
2644}
2645
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002646static void execlists_init_reg_state(u32 *regs,
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002647 struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002648 struct intel_engine_cs *engine,
2649 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002650{
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002651 struct i915_hw_ppgtt *ppgtt = ce->gem_context->ppgtt;
Chris Wilson1fc44d92018-05-17 22:26:32 +01002652 bool rcs = engine->class == RENDER_CLASS;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002653 u32 base = engine->mmio_base;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002654
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002655 /* A context is actually a big batch buffer with several
2656 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2657 * values we are setting here are only for the first context restore:
2658 * on a subsequent save, the GPU will recreate this batchbuffer with new
2659 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2660 * we are not initializing here).
2661 */
2662 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2663 MI_LRI_FORCE_POSTED;
2664
2665 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Paulo Zanoniee435832018-08-09 16:58:52 -07002666 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT) |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002667 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH));
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002668 if (INTEL_GEN(engine->i915) < 11) {
Paulo Zanoniee435832018-08-09 16:58:52 -07002669 regs[CTX_CONTEXT_CONTROL + 1] |=
2670 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT |
2671 CTX_CTRL_RS_CTX_ENABLE);
2672 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002673 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2674 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2675 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2676 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2677 RING_CTL_SIZE(ring->size) | RING_VALID);
2678 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2679 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2680 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2681 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2682 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2683 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2684 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002685 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2686
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002687 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2688 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2689 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002690 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002691 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002692
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002693 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002694 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2695 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002696
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002697 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002698 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002699 }
2700
2701 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2702 if (wa_ctx->per_ctx.size) {
2703 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002704
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002705 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002706 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002707 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002708 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002709
2710 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2711
2712 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002713 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002714 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2715 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2716 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2717 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2718 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2719 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2720 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2721 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002722
Chris Wilsona9fe9ca2019-03-14 22:38:38 +00002723 if (i915_vm_is_4lvl(&ppgtt->vm)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002724 /* 64b PPGTT (48bit canonical)
2725 * PDP0_DESCRIPTOR contains the base address to PML4 and
2726 * other PDP Descriptors are ignored.
2727 */
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002728 ASSIGN_CTX_PML4(ppgtt, regs);
Chris Wilsone8894262018-12-07 09:02:13 +00002729 } else {
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002730 ASSIGN_CTX_PDP(ppgtt, regs, 3);
2731 ASSIGN_CTX_PDP(ppgtt, regs, 2);
2732 ASSIGN_CTX_PDP(ppgtt, regs, 1);
2733 ASSIGN_CTX_PDP(ppgtt, regs, 0);
Michel Thierry2dba3232015-07-30 11:06:23 +01002734 }
2735
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002736 if (rcs) {
2737 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002738 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE, 0);
Robert Bragg19f81df2017-06-13 12:23:03 +01002739
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002740 i915_oa_init_reg_state(engine, ce, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002741 }
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002742
2743 regs[CTX_END] = MI_BATCH_BUFFER_END;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002744 if (INTEL_GEN(engine->i915) >= 10)
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002745 regs[CTX_END] |= BIT(0);
Chris Wilsona3aabe82016-10-04 21:11:26 +01002746}
2747
2748static int
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002749populate_lr_context(struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002750 struct drm_i915_gem_object *ctx_obj,
2751 struct intel_engine_cs *engine,
2752 struct intel_ring *ring)
2753{
2754 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002755 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002756 int ret;
2757
2758 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2759 if (ret) {
2760 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2761 return ret;
2762 }
2763
2764 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2765 if (IS_ERR(vaddr)) {
2766 ret = PTR_ERR(vaddr);
2767 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2768 return ret;
2769 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002770 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002771
Chris Wilsond2b4b972017-11-10 14:26:33 +00002772 if (engine->default_state) {
2773 /*
2774 * We only want to copy over the template context state;
2775 * skipping over the headers reserved for GuC communication,
2776 * leaving those as zero.
2777 */
2778 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2779 void *defaults;
2780
2781 defaults = i915_gem_object_pin_map(engine->default_state,
2782 I915_MAP_WB);
Matthew Auldaaefa062018-03-01 11:46:39 +00002783 if (IS_ERR(defaults)) {
2784 ret = PTR_ERR(defaults);
2785 goto err_unpin_ctx;
2786 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00002787
2788 memcpy(vaddr + start, defaults + start, engine->context_size);
2789 i915_gem_object_unpin_map(engine->default_state);
2790 }
2791
Chris Wilsona3aabe82016-10-04 21:11:26 +01002792 /* The second page of the context object contains some fields which must
2793 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002794 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002795 execlists_init_reg_state(regs, ce, engine, ring);
Chris Wilsond2b4b972017-11-10 14:26:33 +00002796 if (!engine->default_state)
2797 regs[CTX_CONTEXT_CONTROL + 1] |=
2798 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002799 if (ce->gem_context == engine->i915->preempt_context &&
2800 INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002801 regs[CTX_CONTEXT_CONTROL + 1] |=
2802 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2803 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002804
Matthew Auldaaefa062018-03-01 11:46:39 +00002805err_unpin_ctx:
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002806 i915_gem_object_unpin_map(ctx_obj);
Matthew Auldaaefa062018-03-01 11:46:39 +00002807 return ret;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002808}
2809
Chris Wilson95f697e2019-03-08 13:25:20 +00002810static struct i915_timeline *get_timeline(struct i915_gem_context *ctx)
2811{
2812 return i915_timeline_create(ctx->i915, ctx->name, NULL);
2813}
2814
2815static int execlists_context_deferred_alloc(struct intel_context *ce,
2816 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002817{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002818 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002819 struct i915_vma *vma;
Jani Nikula739f3ab2019-01-16 11:15:19 +02002820 u32 context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002821 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002822 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002823 int ret;
2824
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002825 if (ce->state)
2826 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002827
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002828 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002829
Michel Thierry0b29c752017-09-13 09:56:00 +01002830 /*
2831 * Before the actual start of the context image, we insert a few pages
2832 * for our own use and for sharing with the GuC.
2833 */
2834 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002835
Chris Wilson95f697e2019-03-08 13:25:20 +00002836 ctx_obj = i915_gem_object_create(engine->i915, context_size);
Chris Wilson467d3572018-06-11 16:33:32 +01002837 if (IS_ERR(ctx_obj))
2838 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002839
Chris Wilson95f697e2019-03-08 13:25:20 +00002840 vma = i915_vma_instance(ctx_obj, &engine->i915->ggtt.vm, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002841 if (IS_ERR(vma)) {
2842 ret = PTR_ERR(vma);
2843 goto error_deref_obj;
2844 }
2845
Chris Wilson95f697e2019-03-08 13:25:20 +00002846 timeline = get_timeline(ce->gem_context);
Chris Wilsona89d1f92018-05-02 17:38:39 +01002847 if (IS_ERR(timeline)) {
2848 ret = PTR_ERR(timeline);
2849 goto error_deref_obj;
2850 }
2851
Chris Wilson95f697e2019-03-08 13:25:20 +00002852 ring = intel_engine_create_ring(engine,
2853 timeline,
2854 ce->gem_context->ring_size);
Chris Wilsona89d1f92018-05-02 17:38:39 +01002855 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002856 if (IS_ERR(ring)) {
2857 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002858 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002859 }
2860
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002861 ret = populate_lr_context(ce, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002862 if (ret) {
2863 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002864 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002865 }
2866
Chris Wilsondca33ec2016-08-02 22:50:20 +01002867 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002868 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002869
2870 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002871
Chris Wilsondca33ec2016-08-02 22:50:20 +01002872error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002873 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002874error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002875 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002876 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002877}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002878
Chris Wilsondee60ca2018-09-14 13:35:02 +01002879void intel_lr_context_resume(struct drm_i915_private *i915)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002880{
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002881 struct i915_gem_context *ctx;
Chris Wilson7e3d9a52019-03-08 13:25:16 +00002882 struct intel_context *ce;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002883
Chris Wilsondee60ca2018-09-14 13:35:02 +01002884 /*
2885 * Because we emit WA_TAIL_DWORDS there may be a disparity
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002886 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2887 * that stored in context. As we only write new commands from
2888 * ce->ring->tail onwards, everything before that is junk. If the GPU
2889 * starts reading from its RING_HEAD from the context, it may try to
2890 * execute that junk and die.
2891 *
2892 * So to avoid that we reset the context images upon resume. For
2893 * simplicity, we just zero everything out.
2894 */
Chris Wilsondee60ca2018-09-14 13:35:02 +01002895 list_for_each_entry(ctx, &i915->contexts.list, link) {
Chris Wilson7e3d9a52019-03-08 13:25:16 +00002896 list_for_each_entry(ce, &ctx->active_engines, active_link) {
2897 GEM_BUG_ON(!ce->ring);
Chris Wilsone6ba9992017-04-25 14:00:49 +01002898 intel_ring_reset(ce->ring, 0);
Chris Wilson95f697e2019-03-08 13:25:20 +00002899 __execlists_update_reg_state(ce, ce->engine);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002900 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002901 }
2902}
Chris Wilson2c665552018-04-04 10:33:29 +01002903
Chris Wilson0212bde2019-01-15 21:29:48 +00002904void intel_execlists_show_requests(struct intel_engine_cs *engine,
2905 struct drm_printer *m,
2906 void (*show_request)(struct drm_printer *m,
2907 struct i915_request *rq,
2908 const char *prefix),
2909 unsigned int max)
2910{
2911 const struct intel_engine_execlists *execlists = &engine->execlists;
2912 struct i915_request *rq, *last;
2913 unsigned long flags;
2914 unsigned int count;
2915 struct rb_node *rb;
2916
2917 spin_lock_irqsave(&engine->timeline.lock, flags);
2918
2919 last = NULL;
2920 count = 0;
2921 list_for_each_entry(rq, &engine->timeline.requests, link) {
2922 if (count++ < max - 1)
2923 show_request(m, rq, "\t\tE ");
2924 else
2925 last = rq;
2926 }
2927 if (last) {
2928 if (count > max) {
2929 drm_printf(m,
2930 "\t\t...skipping %d executing requests...\n",
2931 count - max);
2932 }
2933 show_request(m, last, "\t\tE ");
2934 }
2935
2936 last = NULL;
2937 count = 0;
Chris Wilson4d97cbe02019-01-29 18:54:51 +00002938 if (execlists->queue_priority_hint != INT_MIN)
2939 drm_printf(m, "\t\tQueue priority hint: %d\n",
2940 execlists->queue_priority_hint);
Chris Wilson0212bde2019-01-15 21:29:48 +00002941 for (rb = rb_first_cached(&execlists->queue); rb; rb = rb_next(rb)) {
2942 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
2943 int i;
2944
2945 priolist_for_each_request(rq, p, i) {
2946 if (count++ < max - 1)
2947 show_request(m, rq, "\t\tQ ");
2948 else
2949 last = rq;
2950 }
2951 }
2952 if (last) {
2953 if (count > max) {
2954 drm_printf(m,
2955 "\t\t...skipping %d queued requests...\n",
2956 count - max);
2957 }
2958 show_request(m, last, "\t\tQ ");
2959 }
2960
2961 spin_unlock_irqrestore(&engine->timeline.lock, flags);
2962}
2963
Chris Wilson2c665552018-04-04 10:33:29 +01002964#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2965#include "selftests/intel_lrc.c"
2966#endif