blob: 34a0866959c5799dd96604ca748bc803c0d323c0 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
Oscar Mateob20385f2014-07-24 17:04:10 +0100136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000138#include "i915_gem_render_state.h"
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000139#include "i915_reset.h"
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100140#include "i915_vgpu.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800141#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300142#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700143#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000160 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100161
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100162/* Typical size of the average request (2 pipecontrols and a MI_BB) */
163#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100165#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100166
Chris Wilsone2efd132016-05-24 14:53:34 +0100167static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +0100168 struct intel_engine_cs *engine,
169 struct intel_context *ce);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100170static void execlists_init_reg_state(u32 *reg_state,
171 struct i915_gem_context *ctx,
172 struct intel_engine_cs *engine,
173 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000174
Chris Wilson0ca88ba2019-01-28 10:23:55 +0000175static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
176{
177 return (i915_ggtt_offset(engine->status_page.vma) +
178 I915_GEM_HWS_INDEX_ADDR);
179}
180
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000181static inline struct i915_priolist *to_priolist(struct rb_node *rb)
182{
183 return rb_entry(rb, struct i915_priolist, node);
184}
185
186static inline int rq_prio(const struct i915_request *rq)
187{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100188 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000189}
190
Chris Wilsonc9a64622019-01-29 18:54:52 +0000191static int queue_prio(const struct intel_engine_execlists *execlists)
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000192{
Chris Wilsonc9a64622019-01-29 18:54:52 +0000193 struct i915_priolist *p;
194 struct rb_node *rb;
195
196 rb = rb_first_cached(&execlists->queue);
197 if (!rb)
198 return INT_MIN;
199
200 /*
201 * As the priolist[] are inverted, with the highest priority in [0],
202 * we have to flip the index value to become priority.
203 */
204 p = to_priolist(rb);
205 return ((p->priority + 1) << I915_USER_PRIORITY_SHIFT) - ffs(p->used);
206}
207
208static inline bool need_preempt(const struct intel_engine_cs *engine,
209 const struct i915_request *rq)
210{
211 const int last_prio = rq_prio(rq);
212
213 if (!intel_engine_has_preemption(engine))
214 return false;
215
216 if (i915_request_completed(rq))
217 return false;
218
219 /*
220 * Check if the current priority hint merits a preemption attempt.
221 *
222 * We record the highest value priority we saw during rescheduling
223 * prior to this dequeue, therefore we know that if it is strictly
224 * less than the current tail of ESLP[0], we do not need to force
225 * a preempt-to-idle cycle.
226 *
227 * However, the priority hint is a mere hint that we may need to
228 * preempt. If that hint is stale or we may be trying to preempt
229 * ourselves, ignore the request.
230 */
231 if (!__execlists_need_preempt(engine->execlists.queue_priority_hint,
232 last_prio))
233 return false;
234
235 /*
236 * Check against the first request in ELSP[1], it will, thanks to the
237 * power of PI, be the highest priority of that context.
238 */
239 if (!list_is_last(&rq->link, &engine->timeline.requests) &&
240 rq_prio(list_next_entry(rq, link)) > last_prio)
241 return true;
242
243 /*
244 * If the inflight context did not trigger the preemption, then maybe
245 * it was the set of queued requests? Pick the highest priority in
246 * the queue (the first active priolist) and see if it deserves to be
247 * running instead of ELSP[0].
248 *
249 * The highest priority request in the queue can not be either
250 * ELSP[0] or ELSP[1] as, thanks again to PI, if it was the same
251 * context, it's priority would not exceed ELSP[0] aka last_prio.
252 */
253 return queue_prio(&engine->execlists) > last_prio;
254}
255
256__maybe_unused static inline bool
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000257assert_priority_queue(const struct i915_request *prev,
Chris Wilsonc9a64622019-01-29 18:54:52 +0000258 const struct i915_request *next)
259{
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000260 const struct intel_engine_execlists *execlists =
261 &prev->engine->execlists;
Chris Wilsonc9a64622019-01-29 18:54:52 +0000262
263 /*
264 * Without preemption, the prev may refer to the still active element
265 * which we refuse to let go.
266 *
267 * Even with preemption, there are times when we think it is better not
268 * to preempt and leave an ostensibly lower priority request in flight.
269 */
270 if (port_request(execlists->port) == prev)
271 return true;
272
273 return rq_prio(prev) >= rq_prio(next);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000274}
275
Chris Wilson1fc44d92018-05-17 22:26:32 +0100276/*
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277 * The context descriptor encodes various attributes of a context,
278 * including its GTT address and some flags. Because it's fairly
279 * expensive to calculate, we'll just do it once and cache the result,
280 * which remains valid until the context is unpinned.
281 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200282 * This is what a descriptor looks like, from LSB to MSB::
283 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200285 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Lionel Landwerlin218b5002018-06-02 12:29:45 +0100286 * bits 32-52: ctx ID, a globally unique tag (highest bit used by GuC)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200287 * bits 53-54: mbz, reserved for use by hardware
288 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200289 *
290 * Starting from Gen11, the upper dword of the descriptor has a new format:
291 *
292 * bits 32-36: reserved
293 * bits 37-47: SW context ID
294 * bits 48:53: engine instance
295 * bit 54: mbz, reserved for use by hardware
296 * bits 55-60: SW counter
297 * bits 61-63: engine class
298 *
299 * engine info, SW context ID and SW counter need to form a unique number
300 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000301 */
302static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100303intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +0100304 struct intel_engine_cs *engine,
305 struct intel_context *ce)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000306{
Chris Wilson7069b142016-04-28 09:56:52 +0100307 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000308
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200309 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
310 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100311
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200312 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200313 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
314
Michel Thierry0b29c752017-09-13 09:56:00 +0100315 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100316 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200317 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
318
Lionel Landwerlin61d56762018-06-02 12:29:46 +0100319 /*
320 * The following 32bits are copied into the OA reports (dword 2).
321 * Consider updating oa_get_render_ctx_id in i915_perf.c when changing
322 * anything below.
323 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200324 if (INTEL_GEN(ctx->i915) >= 11) {
325 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
326 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
327 /* bits 37-47 */
328
329 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
330 /* bits 48-53 */
331
332 /* TODO: decide what to do with SW counter (bits 55-60) */
333
334 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
335 /* bits 61-63 */
336 } else {
337 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
338 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
339 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000340
Chris Wilson9021ad02016-05-24 14:53:37 +0100341 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000342}
343
Chris Wilsone61e0f52018-02-21 09:56:36 +0000344static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100345{
346 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
347 assert_ring_tail_valid(rq->ring, rq->tail);
348}
349
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000350static struct i915_request *
351__unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100352{
Chris Wilsonb16c7652018-10-01 15:47:53 +0100353 struct i915_request *rq, *rn, *active = NULL;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100354 struct list_head *uninitialized_var(pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100355 int prio = I915_PRIORITY_INVALID | I915_PRIORITY_NEWCLIENT;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100356
Chris Wilsona89d1f92018-05-02 17:38:39 +0100357 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100358
359 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100360 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100361 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000362 if (i915_request_completed(rq))
Chris Wilsonb16c7652018-10-01 15:47:53 +0100363 break;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100364
Chris Wilsone61e0f52018-02-21 09:56:36 +0000365 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100366 unwind_wa_tail(rq);
367
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100368 GEM_BUG_ON(rq->hw_context->active);
369
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000370 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100371 if (rq_prio(rq) != prio) {
372 prio = rq_prio(rq);
Chris Wilsone2f34962018-10-01 15:47:54 +0100373 pl = i915_sched_lookup_priolist(engine, prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100374 }
Chris Wilson8db05f52018-09-19 20:55:16 +0100375 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Michał Winiarski097a9482017-09-28 20:39:01 +0100376
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100377 list_add(&rq->sched.link, pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100378
379 active = rq;
380 }
381
382 /*
383 * The active request is now effectively the start of a new client
384 * stream, so give it the equivalent small priority bump to prevent
385 * it being gazumped a second time by another peer.
386 */
387 if (!(prio & I915_PRIORITY_NEWCLIENT)) {
388 prio |= I915_PRIORITY_NEWCLIENT;
Chris Wilson6e062b62019-01-23 13:51:55 +0000389 active->sched.attr.priority = prio;
Chris Wilsonb16c7652018-10-01 15:47:53 +0100390 list_move_tail(&active->sched.link,
Chris Wilsone2f34962018-10-01 15:47:54 +0100391 i915_sched_lookup_priolist(engine, prio));
Chris Wilson7e4992a2017-09-28 20:38:59 +0100392 }
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000393
394 return active;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100395}
396
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200397void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200398execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
399{
400 struct intel_engine_cs *engine =
401 container_of(execlists, typeof(*engine), execlists);
Chris Wilson4413c472018-05-08 22:03:17 +0100402
Michał Winiarskia4598d12017-10-25 22:00:18 +0200403 __unwind_incomplete_requests(engine);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200404}
405
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100406static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000407execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100408{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100409 /*
410 * Only used when GVT-g is enabled now. When GVT-g is disabled,
411 * The compiler should eliminate this function as dead-code.
412 */
413 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
414 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100415
Changbin Du3fc03062017-03-13 10:47:11 +0800416 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
417 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100418}
419
Chris Wilsonf2605202018-03-31 14:06:26 +0100420inline void
421execlists_user_begin(struct intel_engine_execlists *execlists,
422 const struct execlist_port *port)
423{
424 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
425}
426
427inline void
428execlists_user_end(struct intel_engine_execlists *execlists)
429{
430 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
431}
432
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000433static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000434execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000435{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100436 GEM_BUG_ON(rq->hw_context->active);
437
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000438 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000439 intel_engine_context_in(rq->engine);
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100440 rq->hw_context->active = rq->engine;
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000441}
442
443static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100444execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000445{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100446 rq->hw_context->active = NULL;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000447 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100448 execlists_context_status_change(rq, status);
449 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000450}
451
Chris Wilsone61e0f52018-02-21 09:56:36 +0000452static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100453{
Chris Wilson1fc44d92018-05-17 22:26:32 +0100454 struct intel_context *ce = rq->hw_context;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100455
Chris Wilsone8894262018-12-07 09:02:13 +0000456 ce->lrc_reg_state[CTX_RING_TAIL + 1] =
457 intel_ring_set_tail(rq->ring, rq->tail);
Chris Wilson70c2a242016-09-09 14:11:46 +0100458
Chris Wilson987abd52018-11-08 08:17:38 +0000459 /*
460 * Make sure the context image is complete before we submit it to HW.
461 *
462 * Ostensibly, writes (including the WCB) should be flushed prior to
463 * an uncached write such as our mmio register access, the empirical
464 * evidence (esp. on Braswell) suggests that the WC write into memory
465 * may not be visible to the HW prior to the completion of the UC
466 * register write and that we may begin execution from the context
467 * before its image is complete leading to invalid PD chasing.
Chris Wilson490b8c62018-12-06 08:44:31 +0000468 *
469 * Furthermore, Braswell, at least, wants a full mb to be sure that
470 * the writes are coherent in memory (visible to the GPU) prior to
471 * execution, and not just visible to other CPUs (as is the result of
472 * wmb).
Chris Wilson987abd52018-11-08 08:17:38 +0000473 */
Chris Wilson490b8c62018-12-06 08:44:31 +0000474 mb();
Chris Wilson70c2a242016-09-09 14:11:46 +0100475 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100476}
477
Thomas Daniel05f0add2018-03-02 18:14:59 +0200478static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100479{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200480 if (execlists->ctrl_reg) {
481 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
482 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
483 } else {
484 writel(upper_32_bits(desc), execlists->submit_reg);
485 writel(lower_32_bits(desc), execlists->submit_reg);
486 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100487}
488
Chris Wilson70c2a242016-09-09 14:11:46 +0100489static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100490{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200491 struct intel_engine_execlists *execlists = &engine->execlists;
492 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100493 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100494
Thomas Daniel05f0add2018-03-02 18:14:59 +0200495 /*
Chris Wilsond78d3342018-07-19 08:50:29 +0100496 * We can skip acquiring intel_runtime_pm_get() here as it was taken
497 * on our behalf by the request (see i915_gem_mark_busy()) and it will
498 * not be relinquished until the device is idle (see
499 * i915_gem_idle_work_handler()). As a precaution, we make sure
500 * that all ELSP are drained i.e. we have processed the CSB,
501 * before allowing ourselves to idle and calling intel_runtime_pm_put().
502 */
503 GEM_BUG_ON(!engine->i915->gt.awake);
504
505 /*
Thomas Daniel05f0add2018-03-02 18:14:59 +0200506 * ELSQ note: the submit queue is not cleared after being submitted
507 * to the HW so we need to make sure we always clean it up. This is
508 * currently ensured by the fact that we always write the same number
509 * of elsq entries, keep this in mind before changing the loop below.
510 */
511 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000512 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100513 unsigned int count;
514 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100515
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100516 rq = port_unpack(&port[n], &count);
517 if (rq) {
518 GEM_BUG_ON(count > !n);
519 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000520 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100521 port_set(&port[n], port_pack(rq, count));
522 desc = execlists_update_context(rq);
523 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000524
Chris Wilson3adac462019-01-28 18:18:07 +0000525 GEM_TRACE("%s in[%d]: ctx=%d.%d, global=%d (fence %llx:%lld) (current %d:%d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000526 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000527 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000528 rq->global_seqno,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100529 rq->fence.context, rq->fence.seqno,
Chris Wilson3adac462019-01-28 18:18:07 +0000530 hwsp_seqno(rq),
Chris Wilsone7702762018-03-27 22:01:57 +0100531 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000532 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100533 } else {
534 GEM_BUG_ON(!n);
535 desc = 0;
536 }
537
Thomas Daniel05f0add2018-03-02 18:14:59 +0200538 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100539 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200540
541 /* we need to manually load the submit queue */
542 if (execlists->ctrl_reg)
543 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
544
545 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100546}
547
Chris Wilson1fc44d92018-05-17 22:26:32 +0100548static bool ctx_single_port_submission(const struct intel_context *ce)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100549{
Chris Wilson70c2a242016-09-09 14:11:46 +0100550 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson1fc44d92018-05-17 22:26:32 +0100551 i915_gem_context_force_single_submission(ce->gem_context));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100552}
553
Chris Wilson1fc44d92018-05-17 22:26:32 +0100554static bool can_merge_ctx(const struct intel_context *prev,
555 const struct intel_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100556{
Chris Wilson70c2a242016-09-09 14:11:46 +0100557 if (prev != next)
558 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559
Chris Wilson70c2a242016-09-09 14:11:46 +0100560 if (ctx_single_port_submission(prev))
561 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100562
Chris Wilson70c2a242016-09-09 14:11:46 +0100563 return true;
564}
Peter Antoine779949f2015-05-11 16:03:27 +0100565
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000566static bool can_merge_rq(const struct i915_request *prev,
567 const struct i915_request *next)
568{
569 GEM_BUG_ON(!assert_priority_queue(prev, next));
570
571 if (!can_merge_ctx(prev->hw_context, next->hw_context))
572 return false;
573
574 return true;
575}
576
Chris Wilsone61e0f52018-02-21 09:56:36 +0000577static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100578{
579 GEM_BUG_ON(rq == port_request(port));
580
581 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000582 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100583
Chris Wilsone61e0f52018-02-21 09:56:36 +0000584 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100585}
586
Chris Wilsonbeecec92017-10-03 21:34:52 +0100587static void inject_preempt_context(struct intel_engine_cs *engine)
588{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200589 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100590 struct intel_context *ce =
Chris Wilsonab82a062018-04-30 14:15:01 +0100591 to_intel_context(engine->i915->preempt_context, engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100592 unsigned int n;
593
Thomas Daniel05f0add2018-03-02 18:14:59 +0200594 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000595 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000596
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000597 /*
598 * Switch to our empty preempt context so
599 * the state of the GPU is known (idle).
600 */
Chris Wilson16a87392017-12-20 09:06:26 +0000601 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200602 for (n = execlists_num_ports(execlists); --n; )
603 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100604
Thomas Daniel05f0add2018-03-02 18:14:59 +0200605 write_desc(execlists, ce->lrc_desc, n);
606
607 /* we need to manually load the submit queue */
608 if (execlists->ctrl_reg)
609 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
610
Chris Wilsonef2fb722018-05-16 19:33:50 +0100611 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
612 execlists_set_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonc9a64622019-01-29 18:54:52 +0000613
614 (void)I915_SELFTEST_ONLY(execlists->preempt_hang.count++);
Chris Wilsonef2fb722018-05-16 19:33:50 +0100615}
616
617static void complete_preempt_context(struct intel_engine_execlists *execlists)
618{
619 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
620
Chris Wilson0f6b79f2018-07-16 14:21:54 +0100621 if (inject_preempt_hang(execlists))
622 return;
623
Chris Wilsonef2fb722018-05-16 19:33:50 +0100624 execlists_cancel_port_requests(execlists);
Chris Wilson9512f982018-06-28 21:12:11 +0100625 __unwind_incomplete_requests(container_of(execlists,
626 struct intel_engine_cs,
627 execlists));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100628}
629
Chris Wilson9512f982018-06-28 21:12:11 +0100630static void execlists_dequeue(struct intel_engine_cs *engine)
Chris Wilson70c2a242016-09-09 14:11:46 +0100631{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300632 struct intel_engine_execlists * const execlists = &engine->execlists;
633 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300634 const struct execlist_port * const last_port =
635 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000636 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000637 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100638 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100639
Chris Wilson9512f982018-06-28 21:12:11 +0100640 /*
641 * Hardware submission is through 2 ports. Conceptually each port
Chris Wilson70c2a242016-09-09 14:11:46 +0100642 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
643 * static for a context, and unique to each, so we only execute
644 * requests belonging to a single context from each ring. RING_HEAD
645 * is maintained by the CS in the context image, it marks the place
646 * where it got up to last time, and through RING_TAIL we tell the CS
647 * where we want to execute up to this time.
648 *
649 * In this list the requests are in order of execution. Consecutive
650 * requests from the same context are adjacent in the ringbuffer. We
651 * can combine these requests into a single RING_TAIL update:
652 *
653 * RING_HEAD...req1...req2
654 * ^- RING_TAIL
655 * since to execute req2 the CS must first execute req1.
656 *
657 * Our goal then is to point each port to the end of a consecutive
658 * sequence of requests as being the most optimal (fewest wake ups
659 * and context switches) submission.
660 */
661
Chris Wilsonbeecec92017-10-03 21:34:52 +0100662 if (last) {
663 /*
664 * Don't resubmit or switch until all outstanding
665 * preemptions (lite-restore) are seen. Then we
666 * know the next preemption status we see corresponds
667 * to this ELSP update.
668 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000669 GEM_BUG_ON(!execlists_is_active(execlists,
670 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000671 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100672
Michel Thierryba74cb12017-11-20 12:34:58 +0000673 /*
674 * If we write to ELSP a second time before the HW has had
675 * a chance to respond to the previous write, we can confuse
676 * the HW and hit "undefined behaviour". After writing to ELSP,
677 * we must then wait until we see a context-switch event from
678 * the HW to indicate that it has had a chance to respond.
679 */
680 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100681 return;
Michel Thierryba74cb12017-11-20 12:34:58 +0000682
Chris Wilsonc9a64622019-01-29 18:54:52 +0000683 if (need_preempt(engine, last)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100684 inject_preempt_context(engine);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100685 return;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100686 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000687
688 /*
689 * In theory, we could coalesce more requests onto
690 * the second port (the first port is active, with
691 * no preemptions pending). However, that means we
692 * then have to deal with the possible lite-restore
693 * of the second port (as we submit the ELSP, there
694 * may be a context-switch) but also we may complete
695 * the resubmission before the context-switch. Ergo,
696 * coalescing onto the second port will cause a
697 * preemption event, but we cannot predict whether
698 * that will affect port[0] or port[1].
699 *
700 * If the second port is already active, we can wait
701 * until the next context-switch before contemplating
702 * new requests. The GPU will be busy and we should be
703 * able to resubmit the new ELSP before it idles,
704 * avoiding pipeline bubbles (momentary pauses where
705 * the driver is unable to keep up the supply of new
706 * work). However, we have to double check that the
707 * priorities of the ports haven't been switch.
708 */
709 if (port_count(&port[1]))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100710 return;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000711
712 /*
713 * WaIdleLiteRestore:bdw,skl
714 * Apply the wa NOOPs to prevent
715 * ring:HEAD == rq:TAIL as we resubmit the
Chris Wilson85474442019-01-29 18:54:50 +0000716 * request. See gen8_emit_fini_breadcrumb() for
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000717 * where we prepare the padding after the
718 * end of the request.
719 */
720 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100721 }
722
Chris Wilson655250a2018-06-29 08:53:20 +0100723 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000724 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000725 struct i915_request *rq, *rn;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100726 int i;
Chris Wilson20311bd2016-11-14 20:41:03 +0000727
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100728 priolist_for_each_request_consume(rq, rn, p, i) {
Chris Wilson6c067572017-05-17 13:10:03 +0100729 /*
730 * Can we combine this request with the current port?
731 * It has to be the same context/ringbuffer and not
732 * have any exceptions (e.g. GVT saying never to
733 * combine contexts).
734 *
735 * If we can combine the requests, we can execute both
736 * by updating the RING_TAIL to point to the end of the
737 * second request, and so we never need to tell the
738 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100739 */
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000740 if (last && !can_merge_rq(last, rq)) {
Chris Wilson6c067572017-05-17 13:10:03 +0100741 /*
742 * If we are on the second port and cannot
743 * combine this request with the last, then we
744 * are done.
745 */
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100746 if (port == last_port)
Chris Wilson6c067572017-05-17 13:10:03 +0100747 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100748
Chris Wilson6c067572017-05-17 13:10:03 +0100749 /*
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000750 * We must not populate both ELSP[] with the
751 * same LRCA, i.e. we must submit 2 different
752 * contexts if we submit 2 ELSP.
753 */
754 if (last->hw_context == rq->hw_context)
755 goto done;
756
757 /*
Chris Wilson6c067572017-05-17 13:10:03 +0100758 * If GVT overrides us we only ever submit
759 * port[0], leaving port[1] empty. Note that we
760 * also have to be careful that we don't queue
761 * the same context (even though a different
762 * request) to the second port.
763 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100764 if (ctx_single_port_submission(last->hw_context) ||
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100765 ctx_single_port_submission(rq->hw_context))
Chris Wilson6c067572017-05-17 13:10:03 +0100766 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100767
Chris Wilson70c2a242016-09-09 14:11:46 +0100768
Chris Wilson6c067572017-05-17 13:10:03 +0100769 if (submit)
770 port_assign(port, last);
771 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300772
773 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100774 }
775
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100776 list_del_init(&rq->sched.link);
777
Chris Wilsone61e0f52018-02-21 09:56:36 +0000778 __i915_request_submit(rq);
779 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100780
Chris Wilson6c067572017-05-17 13:10:03 +0100781 last = rq;
782 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100783 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000784
Chris Wilson655250a2018-06-29 08:53:20 +0100785 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100786 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100787 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000788 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100789
Chris Wilson6c067572017-05-17 13:10:03 +0100790done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100791 /*
792 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
793 *
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000794 * We choose the priority hint such that if we add a request of greater
Chris Wilson15c83c42018-04-11 11:39:29 +0100795 * priority than this, we kick the submission tasklet to decide on
796 * the right order of submitting the requests to hardware. We must
797 * also be prepared to reorder requests as they are in-flight on the
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000798 * HW. We derive the priority hint then as the first "hole" in
Chris Wilson15c83c42018-04-11 11:39:29 +0100799 * the HW submission ports and if there are no available slots,
800 * the priority of the lowest executing request, i.e. last.
801 *
802 * When we do receive a higher priority request ready to run from the
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000803 * user, see queue_request(), the priority hint is bumped to that
Chris Wilson15c83c42018-04-11 11:39:29 +0100804 * request triggering preemption on the next dequeue (or subsequent
805 * interrupt for secondary ports).
806 */
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000807 execlists->queue_priority_hint = queue_prio(execlists);
Chris Wilson15c83c42018-04-11 11:39:29 +0100808
Chris Wilson0b02bef2018-06-28 21:12:04 +0100809 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100810 port_assign(port, last);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100811 execlists_submit_ports(engine);
812 }
Chris Wilson339ccd32018-02-15 16:25:53 +0000813
814 /* We must always keep the beast fed if we have work piled up */
Chris Wilson655250a2018-06-29 08:53:20 +0100815 GEM_BUG_ON(rb_first_cached(&execlists->queue) &&
816 !port_isset(execlists->port));
Chris Wilson339ccd32018-02-15 16:25:53 +0000817
Chris Wilson4413c472018-05-08 22:03:17 +0100818 /* Re-evaluate the executing context setup after each preemptive kick */
819 if (last)
Chris Wilsonf2605202018-03-31 14:06:26 +0100820 execlists_user_begin(execlists, execlists->port);
Chris Wilson4413c472018-05-08 22:03:17 +0100821
Chris Wilson0b02bef2018-06-28 21:12:04 +0100822 /* If the engine is now idle, so should be the flag; and vice versa. */
823 GEM_BUG_ON(execlists_is_active(&engine->execlists,
824 EXECLISTS_ACTIVE_USER) ==
825 !port_isset(engine->execlists.port));
Chris Wilson4413c472018-05-08 22:03:17 +0100826}
827
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200828void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200829execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300830{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100831 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300832 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300833
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100834 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000835 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100836
Chris Wilson3adac462019-01-28 18:18:07 +0000837 GEM_TRACE("%s:port%u global=%d (fence %llx:%lld), (current %d:%d)\n",
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100838 rq->engine->name,
839 (unsigned int)(port - execlists->port),
840 rq->global_seqno,
841 rq->fence.context, rq->fence.seqno,
Chris Wilson3adac462019-01-28 18:18:07 +0000842 hwsp_seqno(rq),
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100843 intel_engine_get_seqno(rq->engine));
844
Chris Wilson4a118ec2017-10-23 22:32:36 +0100845 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100846 execlists_context_schedule_out(rq,
847 i915_request_completed(rq) ?
848 INTEL_CONTEXT_SCHEDULE_OUT :
849 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800850
Chris Wilsone61e0f52018-02-21 09:56:36 +0000851 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100852
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100853 memset(port, 0, sizeof(*port));
854 port++;
855 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000856
Chris Wilson00511632018-07-16 13:54:24 +0100857 execlists_clear_all_active(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300858}
859
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200860static inline void
861invalidate_csb_entries(const u32 *first, const u32 *last)
862{
863 clflush((void *)first);
864 clflush((void *)last);
865}
866
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100867static void reset_csb_pointers(struct intel_engine_execlists *execlists)
868{
Chris Wilson46592892018-11-30 12:59:54 +0000869 const unsigned int reset_value = GEN8_CSB_ENTRIES - 1;
870
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100871 /*
872 * After a reset, the HW starts writing into CSB entry [0]. We
873 * therefore have to set our HEAD pointer back one entry so that
874 * the *first* entry we check is entry 0. To complicate this further,
875 * as we don't wait for the first interrupt after reset, we have to
876 * fake the HW write to point back to the last entry so that our
877 * inline comparison of our cached head position against the last HW
878 * write works even before the first interrupt.
879 */
Chris Wilson46592892018-11-30 12:59:54 +0000880 execlists->csb_head = reset_value;
881 WRITE_ONCE(*execlists->csb_write, reset_value);
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200882
883 invalidate_csb_entries(&execlists->csb_status[0],
884 &execlists->csb_status[GEN8_CSB_ENTRIES - 1]);
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100885}
886
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100887static void nop_submission_tasklet(unsigned long data)
888{
889 /* The driver is wedged; don't process any more events. */
890}
891
Chris Wilson27a5f612017-09-15 18:31:00 +0100892static void execlists_cancel_requests(struct intel_engine_cs *engine)
893{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300894 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000895 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100896 struct rb_node *rb;
897 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100898
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100899 GEM_TRACE("%s current %d\n",
900 engine->name, intel_engine_get_seqno(engine));
Chris Wilson963ddd62018-03-02 11:33:24 +0000901
Chris Wilsona3e38832018-03-02 14:32:45 +0000902 /*
903 * Before we call engine->cancel_requests(), we should have exclusive
904 * access to the submission state. This is arranged for us by the
905 * caller disabling the interrupt generation, the tasklet and other
906 * threads that may then access the same state, giving us a free hand
907 * to reset state. However, we still need to let lockdep be aware that
908 * we know this state may be accessed in hardirq context, so we
909 * disable the irq around this manipulation and we want to keep
910 * the spinlock focused on its duties and not accidentally conflate
911 * coverage to the submission's irq state. (Similarly, although we
912 * shouldn't need to disable irq around the manipulation of the
913 * submission's irq state, we also wish to remind ourselves that
914 * it is irq state.)
915 */
Chris Wilsond8857d52018-06-28 21:12:05 +0100916 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100917
918 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200919 execlists_cancel_port_requests(execlists);
Chris Wilson00511632018-07-16 13:54:24 +0100920 execlists_user_end(execlists);
Chris Wilson27a5f612017-09-15 18:31:00 +0100921
922 /* Mark all executing requests as skipped. */
Chris Wilsona89d1f92018-05-02 17:38:39 +0100923 list_for_each_entry(rq, &engine->timeline.requests, link) {
Chris Wilson27a5f612017-09-15 18:31:00 +0100924 GEM_BUG_ON(!rq->global_seqno);
Chris Wilson38009602018-12-03 11:36:55 +0000925
Chris Wilson5013eb82019-01-28 18:18:11 +0000926 if (!i915_request_signaled(rq))
927 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilson38009602018-12-03 11:36:55 +0000928
Chris Wilson5013eb82019-01-28 18:18:11 +0000929 i915_request_mark_complete(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100930 }
931
932 /* Flush the queued requests to the timeline list (for retiring). */
Chris Wilson655250a2018-06-29 08:53:20 +0100933 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000934 struct i915_priolist *p = to_priolist(rb);
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100935 int i;
Chris Wilson27a5f612017-09-15 18:31:00 +0100936
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100937 priolist_for_each_request_consume(rq, rn, p, i) {
938 list_del_init(&rq->sched.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000939 __i915_request_submit(rq);
Chris Wilson5013eb82019-01-28 18:18:11 +0000940 dma_fence_set_error(&rq->fence, -EIO);
941 i915_request_mark_complete(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100942 }
943
Chris Wilson655250a2018-06-29 08:53:20 +0100944 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100945 if (p->priority != I915_PRIORITY_NORMAL)
946 kmem_cache_free(engine->i915->priorities, p);
947 }
948
Chris Wilson38009602018-12-03 11:36:55 +0000949 intel_write_status_page(engine,
950 I915_GEM_HWS_INDEX,
951 intel_engine_last_submit(engine));
952
Chris Wilson27a5f612017-09-15 18:31:00 +0100953 /* Remaining _unready_ requests will be nop'ed when submitted */
954
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000955 execlists->queue_priority_hint = INT_MIN;
Chris Wilson655250a2018-06-29 08:53:20 +0100956 execlists->queue = RB_ROOT_CACHED;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100957 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100958
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100959 GEM_BUG_ON(__tasklet_is_enabled(&execlists->tasklet));
960 execlists->tasklet.func = nop_submission_tasklet;
961
Chris Wilsond8857d52018-06-28 21:12:05 +0100962 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100963}
964
Chris Wilson9512f982018-06-28 21:12:11 +0100965static inline bool
966reset_in_progress(const struct intel_engine_execlists *execlists)
967{
968 return unlikely(!__tasklet_is_enabled(&execlists->tasklet));
969}
970
Chris Wilson73377db2018-05-16 19:33:53 +0100971static void process_csb(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100972{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300973 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100974 struct execlist_port *port = execlists->port;
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100975 const u32 * const buf = execlists->csb_status;
976 u8 head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100977
Chris Wilsonc9a64622019-01-29 18:54:52 +0000978 lockdep_assert_held(&engine->timeline.lock);
979
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100980 /*
981 * Note that csb_write, csb_status may be either in HWSP or mmio.
982 * When reading from the csb_write mmio register, we have to be
983 * careful to only use the GEN8_CSB_WRITE_PTR portion, which is
984 * the low 4bits. As it happens we know the next 4bits are always
985 * zero and so we can simply masked off the low u8 of the register
986 * and treat it identically to reading from the HWSP (without having
987 * to use explicit shifting and masking, and probably bifurcating
988 * the code to handle the legacy mmio read).
989 */
990 head = execlists->csb_head;
991 tail = READ_ONCE(*execlists->csb_write);
992 GEM_TRACE("%s cs-irq head=%d, tail=%d\n", engine->name, head, tail);
993 if (unlikely(head == tail))
994 return;
Chris Wilson9153e6b2018-03-21 09:10:27 +0000995
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100996 /*
997 * Hopefully paired with a wmb() in HW!
998 *
999 * We must complete the read of the write pointer before any reads
1000 * from the CSB, so that we do not see stale values. Without an rmb
1001 * (lfence) the HW may speculatively perform the CSB[] reads *before*
1002 * we perform the READ_ONCE(*csb_write).
1003 */
1004 rmb();
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001005
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001006 do {
Chris Wilson8ea397f2018-06-28 21:12:06 +01001007 struct i915_request *rq;
1008 unsigned int status;
1009 unsigned int count;
1010
1011 if (++head == GEN8_CSB_ENTRIES)
1012 head = 0;
1013
1014 /*
1015 * We are flying near dragons again.
1016 *
1017 * We hold a reference to the request in execlist_port[]
1018 * but no more than that. We are operating in softirq
1019 * context and so cannot hold any mutex or sleep. That
1020 * prevents us stopping the requests we are processing
1021 * in port[] from being retired simultaneously (the
1022 * breadcrumb will be complete before we see the
1023 * context-switch). As we only hold the reference to the
1024 * request, any pointer chasing underneath the request
1025 * is subject to a potential use-after-free. Thus we
1026 * store all of the bookkeeping within port[] as
1027 * required, and avoid using unguarded pointers beneath
1028 * request itself. The same applies to the atomic
1029 * status notifier.
1030 */
1031
Chris Wilson8ea397f2018-06-28 21:12:06 +01001032 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
1033 engine->name, head,
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001034 buf[2 * head + 0], buf[2 * head + 1],
Chris Wilson8ea397f2018-06-28 21:12:06 +01001035 execlists->active);
1036
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001037 status = buf[2 * head];
Chris Wilson8ea397f2018-06-28 21:12:06 +01001038 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
1039 GEN8_CTX_STATUS_PREEMPTED))
1040 execlists_set_active(execlists,
1041 EXECLISTS_ACTIVE_HWACK);
1042 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
1043 execlists_clear_active(execlists,
1044 EXECLISTS_ACTIVE_HWACK);
1045
1046 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
1047 continue;
1048
1049 /* We should never get a COMPLETED | IDLE_ACTIVE! */
1050 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
1051
1052 if (status & GEN8_CTX_STATUS_COMPLETE &&
1053 buf[2*head + 1] == execlists->preempt_complete_status) {
1054 GEM_TRACE("%s preempt-idle\n", engine->name);
1055 complete_preempt_context(execlists);
1056 continue;
Chris Wilson767a9832017-09-13 09:56:05 +01001057 }
Chris Wilson8ea397f2018-06-28 21:12:06 +01001058
1059 if (status & GEN8_CTX_STATUS_PREEMPTED &&
1060 execlists_is_active(execlists,
1061 EXECLISTS_ACTIVE_PREEMPT))
1062 continue;
1063
1064 GEM_BUG_ON(!execlists_is_active(execlists,
1065 EXECLISTS_ACTIVE_USER));
1066
1067 rq = port_unpack(port, &count);
Chris Wilson3adac462019-01-28 18:18:07 +00001068 GEM_TRACE("%s out[0]: ctx=%d.%d, global=%d (fence %llx:%lld) (current %d:%d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001069 engine->name,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001070 port->context_id, count,
1071 rq ? rq->global_seqno : 0,
1072 rq ? rq->fence.context : 0,
1073 rq ? rq->fence.seqno : 0,
Chris Wilson3adac462019-01-28 18:18:07 +00001074 rq ? hwsp_seqno(rq) : 0,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001075 intel_engine_get_seqno(engine),
1076 rq ? rq_prio(rq) : 0);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001077
Chris Wilson8ea397f2018-06-28 21:12:06 +01001078 /* Check the context/desc id for this event matches */
1079 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilsona37951a2017-01-24 11:00:06 +00001080
Chris Wilson8ea397f2018-06-28 21:12:06 +01001081 GEM_BUG_ON(count == 0);
1082 if (--count == 0) {
1083 /*
1084 * On the final event corresponding to the
1085 * submission of this context, we expect either
1086 * an element-switch event or a completion
1087 * event (and on completion, the active-idle
1088 * marker). No more preemptions, lite-restore
1089 * or otherwise.
1090 */
1091 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
1092 GEM_BUG_ON(port_isset(&port[1]) &&
1093 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
1094 GEM_BUG_ON(!port_isset(&port[1]) &&
1095 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001096
Chris Wilson73377db2018-05-16 19:33:53 +01001097 /*
Chris Wilson8ea397f2018-06-28 21:12:06 +01001098 * We rely on the hardware being strongly
1099 * ordered, that the breadcrumb write is
1100 * coherent (visible from the CPU) before the
1101 * user interrupt and CSB is processed.
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001102 */
Chris Wilson8ea397f2018-06-28 21:12:06 +01001103 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001104
Chris Wilson8ea397f2018-06-28 21:12:06 +01001105 execlists_context_schedule_out(rq,
1106 INTEL_CONTEXT_SCHEDULE_OUT);
1107 i915_request_put(rq);
Michel Thierryba74cb12017-11-20 12:34:58 +00001108
Chris Wilson8ea397f2018-06-28 21:12:06 +01001109 GEM_TRACE("%s completed ctx=%d\n",
1110 engine->name, port->context_id);
Michel Thierryba74cb12017-11-20 12:34:58 +00001111
Chris Wilson8ea397f2018-06-28 21:12:06 +01001112 port = execlists_port_complete(execlists, port);
1113 if (port_isset(port))
1114 execlists_user_begin(execlists, port);
1115 else
1116 execlists_user_end(execlists);
1117 } else {
1118 port_set(port, port_pack(rq, count));
Chris Wilson4af0d722017-03-25 20:10:53 +00001119 }
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001120 } while (head != tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001121
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001122 execlists->csb_head = head;
Mika Kuoppalad8f505312018-12-05 15:46:12 +02001123
1124 /*
1125 * Gen11 has proven to fail wrt global observation point between
1126 * entry and tail update, failing on the ordering and thus
1127 * we see an old entry in the context status buffer.
1128 *
1129 * Forcibly evict out entries for the next gpu csb update,
1130 * to increase the odds that we get a fresh entries with non
1131 * working hardware. The cost for doing so comes out mostly with
1132 * the wash as hardware, working or not, will need to do the
1133 * invalidation before.
1134 */
1135 invalidate_csb_entries(&buf[0], &buf[GEN8_CSB_ENTRIES - 1]);
Chris Wilson73377db2018-05-16 19:33:53 +01001136}
1137
Chris Wilson9512f982018-06-28 21:12:11 +01001138static void __execlists_submission_tasklet(struct intel_engine_cs *const engine)
Chris Wilson73377db2018-05-16 19:33:53 +01001139{
Chris Wilson9512f982018-06-28 21:12:11 +01001140 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson73377db2018-05-16 19:33:53 +01001141
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001142 process_csb(engine);
Chris Wilson73377db2018-05-16 19:33:53 +01001143 if (!execlists_is_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001144 execlists_dequeue(engine);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001145}
1146
Chris Wilson9512f982018-06-28 21:12:11 +01001147/*
1148 * Check the unread Context Status Buffers and manage the submission of new
1149 * contexts to the ELSP accordingly.
1150 */
1151static void execlists_submission_tasklet(unsigned long data)
1152{
1153 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
1154 unsigned long flags;
1155
1156 GEM_TRACE("%s awake?=%d, active=%x\n",
1157 engine->name,
Chris Wilson8d761e72019-01-14 14:21:28 +00001158 !!engine->i915->gt.awake,
Chris Wilson9512f982018-06-28 21:12:11 +01001159 engine->execlists.active);
1160
1161 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsond78d3342018-07-19 08:50:29 +01001162 __execlists_submission_tasklet(engine);
Chris Wilson9512f982018-06-28 21:12:11 +01001163 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1164}
1165
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001166static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001167 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001168 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001169{
Chris Wilsone2f34962018-10-01 15:47:54 +01001170 list_add_tail(&node->link, i915_sched_lookup_priolist(engine, prio));
Chris Wilson9512f982018-06-28 21:12:11 +01001171}
1172
1173static void __submit_queue_imm(struct intel_engine_cs *engine)
1174{
1175 struct intel_engine_execlists * const execlists = &engine->execlists;
1176
1177 if (reset_in_progress(execlists))
1178 return; /* defer until we restart the engine following reset */
1179
1180 if (execlists->tasklet.func == execlists_submission_tasklet)
1181 __execlists_submission_tasklet(engine);
1182 else
1183 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001184}
1185
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001186static void submit_queue(struct intel_engine_cs *engine, int prio)
1187{
Chris Wilson4d97cbe02019-01-29 18:54:51 +00001188 if (prio > engine->execlists.queue_priority_hint) {
1189 engine->execlists.queue_priority_hint = prio;
Chris Wilson9512f982018-06-28 21:12:11 +01001190 __submit_queue_imm(engine);
1191 }
Chris Wilson27606fd2017-09-16 21:44:13 +01001192}
1193
Chris Wilsone61e0f52018-02-21 09:56:36 +00001194static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001195{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001196 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001197 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001198
Chris Wilson663f71e2016-11-14 20:41:00 +00001199 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001200 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001201
Chris Wilson0c7112a2018-04-18 19:40:51 +01001202 queue_request(engine, &request->sched, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001203
Chris Wilson655250a2018-06-29 08:53:20 +01001204 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Chris Wilson0c7112a2018-04-18 19:40:51 +01001205 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001206
Chris Wilson9512f982018-06-28 21:12:11 +01001207 submit_queue(engine, rq_prio(request));
1208
Chris Wilsona89d1f92018-05-02 17:38:39 +01001209 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001210}
1211
Chris Wilson1fc44d92018-05-17 22:26:32 +01001212static void execlists_context_destroy(struct intel_context *ce)
1213{
Chris Wilson1fc44d92018-05-17 22:26:32 +01001214 GEM_BUG_ON(ce->pin_count);
1215
Chris Wilsondd12c6c2018-06-25 11:06:03 +01001216 if (!ce->state)
1217 return;
1218
Chris Wilson1fc44d92018-05-17 22:26:32 +01001219 intel_ring_free(ce->ring);
Chris Wilsonefe79d42018-06-25 11:06:04 +01001220
1221 GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
1222 i915_gem_object_put(ce->state->obj);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001223}
1224
Chris Wilson867985d2018-05-17 22:26:33 +01001225static void execlists_context_unpin(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001226{
Chris Wilsonbc2477f2018-10-03 12:09:41 +01001227 struct intel_engine_cs *engine;
1228
1229 /*
1230 * The tasklet may still be using a pointer to our state, via an
1231 * old request. However, since we know we only unpin the context
1232 * on retirement of the following request, we know that the last
1233 * request referencing us will have had a completion CS interrupt.
1234 * If we see that it is still active, it means that the tasklet hasn't
1235 * had the chance to run yet; let it run before we teardown the
1236 * reference it may use.
1237 */
1238 engine = READ_ONCE(ce->active);
1239 if (unlikely(engine)) {
1240 unsigned long flags;
1241
1242 spin_lock_irqsave(&engine->timeline.lock, flags);
1243 process_csb(engine);
1244 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1245
1246 GEM_BUG_ON(READ_ONCE(ce->active));
1247 }
1248
Chris Wilson288f1ce2018-09-04 16:31:17 +01001249 i915_gem_context_unpin_hw_id(ce->gem_context);
1250
Chris Wilson1fc44d92018-05-17 22:26:32 +01001251 intel_ring_unpin(ce->ring);
1252
1253 ce->state->obj->pin_global--;
1254 i915_gem_object_unpin_map(ce->state->obj);
1255 i915_vma_unpin(ce->state);
1256
1257 i915_gem_context_put(ce->gem_context);
1258}
1259
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001260static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1261{
1262 unsigned int flags;
1263 int err;
1264
1265 /*
1266 * Clear this page out of any CPU caches for coherent swap-in/out.
1267 * We only want to do this on the first bind so that we do not stall
1268 * on an active context (which by nature is already on the GPU).
1269 */
1270 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
Chris Wilson666424a2018-09-14 13:35:04 +01001271 err = i915_gem_object_set_to_wc_domain(vma->obj, true);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001272 if (err)
1273 return err;
1274 }
1275
1276 flags = PIN_GLOBAL | PIN_HIGH;
Jakub Bartmiński496bcce2018-07-27 16:11:46 +02001277 flags |= PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001278
Chris Wilsonc00db492018-07-27 10:29:47 +01001279 return i915_vma_pin(vma, 0, 0, flags);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001280}
1281
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001282static void
1283__execlists_update_reg_state(struct intel_engine_cs *engine,
1284 struct intel_context *ce)
1285{
1286 u32 *regs = ce->lrc_reg_state;
1287 struct intel_ring *ring = ce->ring;
1288
1289 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(ring->vma);
1290 regs[CTX_RING_HEAD + 1] = ring->head;
1291 regs[CTX_RING_TAIL + 1] = ring->tail;
1292
1293 /* RPCS */
1294 if (engine->class == RENDER_CLASS)
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00001295 regs[CTX_R_PWR_CLK_STATE + 1] = gen8_make_rpcs(engine->i915,
1296 &ce->sseu);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001297}
1298
Chris Wilson1fc44d92018-05-17 22:26:32 +01001299static struct intel_context *
1300__execlists_context_pin(struct intel_engine_cs *engine,
1301 struct i915_gem_context *ctx,
1302 struct intel_context *ce)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001303{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001304 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001305 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001306
Chris Wilson1fc44d92018-05-17 22:26:32 +01001307 ret = execlists_context_deferred_alloc(ctx, engine, ce);
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001308 if (ret)
1309 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001310 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001311
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001312 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001313 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001314 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001315
Chris Wilson666424a2018-09-14 13:35:04 +01001316 vaddr = i915_gem_object_pin_map(ce->state->obj,
1317 i915_coherent_map_type(ctx->i915) |
1318 I915_MAP_OVERRIDE);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001319 if (IS_ERR(vaddr)) {
1320 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001321 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001322 }
1323
Chris Wilson5503cb02018-07-27 16:55:01 +01001324 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001325 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001326 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001327
Chris Wilson288f1ce2018-09-04 16:31:17 +01001328 ret = i915_gem_context_pin_hw_id(ctx);
1329 if (ret)
1330 goto unpin_ring;
1331
Chris Wilson1fc44d92018-05-17 22:26:32 +01001332 intel_lr_context_descriptor_update(ctx, engine, ce);
Chris Wilson9021ad02016-05-24 14:53:37 +01001333
Chris Wilsondee60ca2018-09-14 13:35:02 +01001334 GEM_BUG_ON(!intel_ring_offset_valid(ce->ring, ce->ring->head));
1335
Chris Wilsona3aabe82016-10-04 21:11:26 +01001336 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001337
1338 __execlists_update_reg_state(engine, ce);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001339
Chris Wilson3d574a62017-10-13 21:26:16 +01001340 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001341 i915_gem_context_get(ctx);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001342 return ce;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001343
Chris Wilson288f1ce2018-09-04 16:31:17 +01001344unpin_ring:
1345 intel_ring_unpin(ce->ring);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001346unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001347 i915_gem_object_unpin_map(ce->state->obj);
1348unpin_vma:
1349 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001350err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001351 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001352 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001353}
1354
Chris Wilson1fc44d92018-05-17 22:26:32 +01001355static const struct intel_context_ops execlists_context_ops = {
1356 .unpin = execlists_context_unpin,
1357 .destroy = execlists_context_destroy,
1358};
1359
1360static struct intel_context *
1361execlists_context_pin(struct intel_engine_cs *engine,
1362 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001363{
Chris Wilsonab82a062018-04-30 14:15:01 +01001364 struct intel_context *ce = to_intel_context(ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001365
Chris Wilson91c8a322016-07-05 10:40:23 +01001366 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson4bdafb92018-09-26 21:12:22 +01001367 GEM_BUG_ON(!ctx->ppgtt);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001368
Chris Wilson1fc44d92018-05-17 22:26:32 +01001369 if (likely(ce->pin_count++))
1370 return ce;
1371 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001372
Chris Wilson1fc44d92018-05-17 22:26:32 +01001373 ce->ops = &execlists_context_ops;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001374
Chris Wilson1fc44d92018-05-17 22:26:32 +01001375 return __execlists_context_pin(engine, ctx, ce);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001376}
1377
Chris Wilson85474442019-01-29 18:54:50 +00001378static int gen8_emit_init_breadcrumb(struct i915_request *rq)
1379{
1380 u32 *cs;
1381
1382 GEM_BUG_ON(!rq->timeline->has_initial_breadcrumb);
1383
1384 cs = intel_ring_begin(rq, 6);
1385 if (IS_ERR(cs))
1386 return PTR_ERR(cs);
1387
1388 /*
1389 * Check if we have been preempted before we even get started.
1390 *
1391 * After this point i915_request_started() reports true, even if
1392 * we get preempted and so are no longer running.
1393 */
1394 *cs++ = MI_ARB_CHECK;
1395 *cs++ = MI_NOOP;
1396
1397 *cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
1398 *cs++ = rq->timeline->hwsp_offset;
1399 *cs++ = 0;
1400 *cs++ = rq->fence.seqno - 1;
1401
1402 intel_ring_advance(rq, cs);
Chris Wilson21182b3c2019-02-08 15:37:08 +00001403
1404 /* Record the updated position of the request's payload */
1405 rq->infix = intel_ring_offset(rq, cs);
1406
Chris Wilson85474442019-01-29 18:54:50 +00001407 return 0;
1408}
1409
Chris Wilsone8894262018-12-07 09:02:13 +00001410static int emit_pdps(struct i915_request *rq)
1411{
1412 const struct intel_engine_cs * const engine = rq->engine;
1413 struct i915_hw_ppgtt * const ppgtt = rq->gem_context->ppgtt;
1414 int err, i;
1415 u32 *cs;
1416
1417 GEM_BUG_ON(intel_vgpu_active(rq->i915));
1418
1419 /*
1420 * Beware ye of the dragons, this sequence is magic!
1421 *
1422 * Small changes to this sequence can cause anything from
1423 * GPU hangs to forcewake errors and machine lockups!
1424 */
1425
1426 /* Flush any residual operations from the context load */
1427 err = engine->emit_flush(rq, EMIT_FLUSH);
1428 if (err)
1429 return err;
1430
1431 /* Magic required to prevent forcewake errors! */
1432 err = engine->emit_flush(rq, EMIT_INVALIDATE);
1433 if (err)
1434 return err;
1435
1436 cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
1437 if (IS_ERR(cs))
1438 return PTR_ERR(cs);
1439
1440 /* Ensure the LRI have landed before we invalidate & continue */
1441 *cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1442 for (i = GEN8_3LVL_PDPES; i--; ) {
1443 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1444
1445 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1446 *cs++ = upper_32_bits(pd_daddr);
1447 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1448 *cs++ = lower_32_bits(pd_daddr);
1449 }
1450 *cs++ = MI_NOOP;
1451
1452 intel_ring_advance(rq, cs);
1453
1454 /* Be doubly sure the LRI have landed before proceeding */
1455 err = engine->emit_flush(rq, EMIT_FLUSH);
1456 if (err)
1457 return err;
1458
1459 /* Re-invalidate the TLB for luck */
1460 return engine->emit_flush(rq, EMIT_INVALIDATE);
1461}
1462
Chris Wilsone61e0f52018-02-21 09:56:36 +00001463static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001464{
Chris Wilsonfd138212017-11-15 15:12:04 +00001465 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001466
Chris Wilson1fc44d92018-05-17 22:26:32 +01001467 GEM_BUG_ON(!request->hw_context->pin_count);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001468
Chris Wilson5f5800a2018-12-07 09:02:11 +00001469 /*
1470 * Flush enough space to reduce the likelihood of waiting after
Chris Wilsonef11c012016-12-18 15:37:19 +00001471 * we start building the request - in which case we will just
1472 * have to repeat work.
1473 */
1474 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1475
Chris Wilson5f5800a2018-12-07 09:02:11 +00001476 /*
1477 * Note that after this point, we have committed to using
Chris Wilsonef11c012016-12-18 15:37:19 +00001478 * this request as it is being used to both track the
1479 * state of engine initialisation and liveness of the
1480 * golden renderstate above. Think twice before you try
1481 * to cancel/unwind this request now.
1482 */
1483
Chris Wilsone8894262018-12-07 09:02:13 +00001484 /* Unconditionally invalidate GPU caches and TLBs. */
1485 if (i915_vm_is_48bit(&request->gem_context->ppgtt->vm))
1486 ret = request->engine->emit_flush(request, EMIT_INVALIDATE);
1487 else
1488 ret = emit_pdps(request);
1489 if (ret)
1490 return ret;
1491
Chris Wilsonef11c012016-12-18 15:37:19 +00001492 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1493 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001494}
1495
Arun Siluvery9e000842015-07-03 14:27:31 +01001496/*
1497 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1498 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1499 * but there is a slight complication as this is applied in WA batch where the
1500 * values are only initialized once so we cannot take register value at the
1501 * beginning and reuse it further; hence we save its value to memory, upload a
1502 * constant value with bit21 set and then we restore it back with the saved value.
1503 * To simplify the WA, a constant value is formed by using the default value
1504 * of this register. This shouldn't be a problem because we are only modifying
1505 * it for a short period and this batch in non-premptible. We can ofcourse
1506 * use additional instructions that read the actual value of the register
1507 * at that time and set our bit of interest but it makes the WA complicated.
1508 *
1509 * This WA is also required for Gen9 so extracting as a function avoids
1510 * code duplication.
1511 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001512static u32 *
1513gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001514{
Chris Wilson51797492018-12-04 14:15:16 +00001515 /* NB no one else is allowed to scribble over scratch + 256! */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001516 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1517 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001518 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001519 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001520
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001521 *batch++ = MI_LOAD_REGISTER_IMM(1);
1522 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1523 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001524
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001525 batch = gen8_emit_pipe_control(batch,
1526 PIPE_CONTROL_CS_STALL |
1527 PIPE_CONTROL_DC_FLUSH_ENABLE,
1528 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001529
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001530 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1531 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001532 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001533 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001534
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001535 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001536}
1537
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001538/*
1539 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1540 * initialized at the beginning and shared across all contexts but this field
1541 * helps us to have multiple batches at different offsets and select them based
1542 * on a criteria. At the moment this batch always start at the beginning of the page
1543 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001544 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001545 * The number of WA applied are not known at the beginning; we use this field
1546 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001547 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001548 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1549 * so it adds NOOPs as padding to make it cacheline aligned.
1550 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1551 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001552 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001553static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001554{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001555 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001556 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001557
Arun Siluveryc82435b2015-06-19 18:37:13 +01001558 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001559 if (IS_BROADWELL(engine->i915))
1560 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001561
Arun Siluvery0160f052015-06-23 15:46:57 +01001562 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1563 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001564 batch = gen8_emit_pipe_control(batch,
1565 PIPE_CONTROL_FLUSH_L3 |
1566 PIPE_CONTROL_GLOBAL_GTT_IVB |
1567 PIPE_CONTROL_CS_STALL |
1568 PIPE_CONTROL_QW_WRITE,
Chris Wilson51797492018-12-04 14:15:16 +00001569 i915_scratch_offset(engine->i915) +
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001570 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001571
Chris Wilsonbeecec92017-10-03 21:34:52 +01001572 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1573
Arun Siluvery17ee9502015-06-19 19:07:01 +01001574 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001575 while ((unsigned long)batch % CACHELINE_BYTES)
1576 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001577
1578 /*
1579 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1580 * execution depends on the length specified in terms of cache lines
1581 * in the register CTX_RCS_INDIRECT_CTX
1582 */
1583
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001584 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001585}
1586
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001587struct lri {
1588 i915_reg_t reg;
1589 u32 value;
1590};
1591
1592static u32 *emit_lri(u32 *batch, const struct lri *lri, unsigned int count)
1593{
1594 GEM_BUG_ON(!count || count > 63);
1595
1596 *batch++ = MI_LOAD_REGISTER_IMM(count);
1597 do {
1598 *batch++ = i915_mmio_reg_offset(lri->reg);
1599 *batch++ = lri->value;
1600 } while (lri++, --count);
1601 *batch++ = MI_NOOP;
1602
1603 return batch;
1604}
1605
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001606static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001607{
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001608 static const struct lri lri[] = {
1609 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
1610 {
1611 COMMON_SLICE_CHICKEN2,
1612 __MASKED_FIELD(GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE,
1613 0),
1614 },
1615
1616 /* BSpec: 11391 */
1617 {
1618 FF_SLICE_CHICKEN,
1619 __MASKED_FIELD(FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX,
1620 FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX),
1621 },
1622
1623 /* BSpec: 11299 */
1624 {
1625 _3D_CHICKEN3,
1626 __MASKED_FIELD(_3D_CHICKEN_SF_PROVOKING_VERTEX_FIX,
1627 _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX),
1628 }
1629 };
1630
Chris Wilsonbeecec92017-10-03 21:34:52 +01001631 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1632
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001633 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001634 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001635
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001636 batch = emit_lri(batch, lri, ARRAY_SIZE(lri));
Mika Kuoppala873e8172016-07-20 14:26:13 +03001637
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001638 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001639 if (HAS_POOLED_EU(engine->i915)) {
1640 /*
1641 * EU pool configuration is setup along with golden context
1642 * during context initialization. This value depends on
1643 * device type (2x6 or 3x6) and needs to be updated based
1644 * on which subslice is disabled especially for 2x6
1645 * devices, however it is safe to load default
1646 * configuration of 3x6 device instead of masking off
1647 * corresponding bits because HW ignores bits of a disabled
1648 * subslice and drops down to appropriate config. Please
1649 * see render_state_setup() in i915_gem_render_state.c for
1650 * possible configurations, to avoid duplication they are
1651 * not shown here again.
1652 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001653 *batch++ = GEN9_MEDIA_POOL_STATE;
1654 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1655 *batch++ = 0x00777000;
1656 *batch++ = 0;
1657 *batch++ = 0;
1658 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001659 }
1660
Chris Wilsonbeecec92017-10-03 21:34:52 +01001661 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1662
Arun Siluvery0504cff2015-07-14 15:01:27 +01001663 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001664 while ((unsigned long)batch % CACHELINE_BYTES)
1665 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001666
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001667 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001668}
1669
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001670static u32 *
1671gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1672{
1673 int i;
1674
1675 /*
1676 * WaPipeControlBefore3DStateSamplePattern: cnl
1677 *
1678 * Ensure the engine is idle prior to programming a
1679 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1680 */
1681 batch = gen8_emit_pipe_control(batch,
1682 PIPE_CONTROL_CS_STALL,
1683 0);
1684 /*
1685 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1686 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1687 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1688 * confusing. Since gen8_emit_pipe_control() already advances the
1689 * batch by 6 dwords, we advance the other 10 here, completing a
1690 * cacheline. It's not clear if the workaround requires this padding
1691 * before other commands, or if it's just the regular padding we would
1692 * already have for the workaround bb, so leave it here for now.
1693 */
1694 for (i = 0; i < 10; i++)
1695 *batch++ = MI_NOOP;
1696
1697 /* Pad to end of cacheline */
1698 while ((unsigned long)batch % CACHELINE_BYTES)
1699 *batch++ = MI_NOOP;
1700
1701 return batch;
1702}
1703
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001704#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1705
1706static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001707{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001708 struct drm_i915_gem_object *obj;
1709 struct i915_vma *vma;
1710 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001711
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001712 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001713 if (IS_ERR(obj))
1714 return PTR_ERR(obj);
1715
Chris Wilson82ad6442018-06-05 16:37:58 +01001716 vma = i915_vma_instance(obj, &engine->i915->ggtt.vm, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001717 if (IS_ERR(vma)) {
1718 err = PTR_ERR(vma);
1719 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001720 }
1721
Chris Wilson7a859c62018-07-27 10:18:55 +01001722 err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001723 if (err)
1724 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001725
Chris Wilson48bb74e2016-08-15 10:49:04 +01001726 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001727 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001728
1729err:
1730 i915_gem_object_put(obj);
1731 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001732}
1733
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001734static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001735{
Chris Wilson6a2f59e2018-07-21 13:50:37 +01001736 i915_vma_unpin_and_release(&engine->wa_ctx.vma, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001737}
1738
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001739typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1740
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001741static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001742{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001743 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001744 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1745 &wa_ctx->per_ctx };
1746 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001747 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001748 void *batch, *batch_ptr;
1749 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001750 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001751
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001752 if (GEM_DEBUG_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001753 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001754
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001755 switch (INTEL_GEN(engine->i915)) {
Oscar Mateocc38cae2018-05-08 14:29:23 -07001756 case 11:
1757 return 0;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001758 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001759 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1760 wa_bb_fn[1] = NULL;
1761 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001762 case 9:
1763 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001764 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001765 break;
1766 case 8:
1767 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001768 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001769 break;
1770 default:
1771 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001772 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001773 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001774
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001775 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001776 if (ret) {
1777 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1778 return ret;
1779 }
1780
Chris Wilson48bb74e2016-08-15 10:49:04 +01001781 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001782 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001783
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001784 /*
1785 * Emit the two workaround batch buffers, recording the offset from the
1786 * start of the workaround batch buffer object for each and their
1787 * respective sizes.
1788 */
1789 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1790 wa_bb[i]->offset = batch_ptr - batch;
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001791 if (GEM_DEBUG_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1792 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001793 ret = -EINVAL;
1794 break;
1795 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001796 if (wa_bb_fn[i])
1797 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001798 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001799 }
1800
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001801 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1802
Arun Siluvery17ee9502015-06-19 19:07:01 +01001803 kunmap_atomic(batch);
1804 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001805 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001806
1807 return ret;
1808}
1809
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001810static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001811{
Chris Wilsonc0336662016-05-06 15:40:21 +01001812 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001813
Chris Wilson060f2322018-12-18 10:27:12 +00001814 intel_engine_set_hwsp_writemask(engine, ~0u); /* HWSTAM */
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001815
1816 /*
1817 * Make sure we're not enabling the new 12-deep CSB
1818 * FIFO as that requires a slightly updated handling
1819 * in the ctx switch irq. Since we're currently only
1820 * using only 2 elements of the enhanced execlists the
1821 * deeper FIFO it's not needed and it's not worth adding
1822 * more statements to the irq handler to support it.
1823 */
1824 if (INTEL_GEN(dev_priv) >= 11)
1825 I915_WRITE(RING_MODE_GEN7(engine),
1826 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1827 else
1828 I915_WRITE(RING_MODE_GEN7(engine),
1829 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1830
Chris Wilson9a4dc802018-05-18 11:09:33 +01001831 I915_WRITE(RING_MI_MODE(engine->mmio_base),
1832 _MASKED_BIT_DISABLE(STOP_RING));
1833
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001834 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson0ca88ba2019-01-28 10:23:55 +00001835 i915_ggtt_offset(engine->status_page.vma));
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001836 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1837}
1838
Chris Wilson9a4dc802018-05-18 11:09:33 +01001839static bool unexpected_starting_state(struct intel_engine_cs *engine)
1840{
1841 struct drm_i915_private *dev_priv = engine->i915;
1842 bool unexpected = false;
1843
1844 if (I915_READ(RING_MI_MODE(engine->mmio_base)) & STOP_RING) {
1845 DRM_DEBUG_DRIVER("STOP_RING still set in RING_MI_MODE\n");
1846 unexpected = true;
1847 }
1848
1849 return unexpected;
1850}
1851
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001852static int gen8_init_common_ring(struct intel_engine_cs *engine)
1853{
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001854 intel_engine_apply_workarounds(engine);
Chris Wilson5a688ee2018-12-06 18:07:13 +00001855 intel_engine_apply_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001856
Chris Wilson805615d2018-08-15 19:42:51 +01001857 intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001858
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001859 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001860
Chris Wilson9a4dc802018-05-18 11:09:33 +01001861 if (GEM_SHOW_DEBUG() && unexpected_starting_state(engine)) {
1862 struct drm_printer p = drm_debug_printer(__func__);
1863
1864 intel_engine_dump(engine, &p, NULL);
1865 }
1866
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001867 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001868
Chris Wilson821ed7d2016-09-09 14:11:53 +01001869 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001870}
1871
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001872static void execlists_reset_prepare(struct intel_engine_cs *engine)
Chris Wilson5adfb772018-05-16 19:33:51 +01001873{
1874 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson9512f982018-06-28 21:12:11 +01001875 unsigned long flags;
Chris Wilson5adfb772018-05-16 19:33:51 +01001876
Chris Wilson66fc8292018-08-15 14:58:27 +01001877 GEM_TRACE("%s: depth<-%d\n", engine->name,
1878 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01001879
1880 /*
1881 * Prevent request submission to the hardware until we have
1882 * completed the reset in i915_gem_reset_finish(). If a request
1883 * is completed by one engine, it may then queue a request
1884 * to a second via its execlists->tasklet *just* as we are
1885 * calling engine->init_hw() and also writing the ELSP.
1886 * Turning off the execlists->tasklet until the reset is over
1887 * prevents the race.
1888 */
1889 __tasklet_disable_sync_once(&execlists->tasklet);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001890 GEM_BUG_ON(!reset_in_progress(execlists));
Chris Wilson5adfb772018-05-16 19:33:51 +01001891
Chris Wilson9a3b19a2019-02-13 23:20:47 +00001892 intel_engine_stop_cs(engine);
1893
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001894 /* And flush any current direct submission. */
Chris Wilson9512f982018-06-28 21:12:11 +01001895 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001896 process_csb(engine); /* drain preemption events */
Chris Wilson9512f982018-06-28 21:12:11 +01001897 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson5adfb772018-05-16 19:33:51 +01001898}
1899
Chris Wilson21182b3c2019-02-08 15:37:08 +00001900static bool lrc_regs_ok(const struct i915_request *rq)
1901{
1902 const struct intel_ring *ring = rq->ring;
1903 const u32 *regs = rq->hw_context->lrc_reg_state;
1904
1905 /* Quick spot check for the common signs of context corruption */
1906
1907 if (regs[CTX_RING_BUFFER_CONTROL + 1] !=
1908 (RING_CTL_SIZE(ring->size) | RING_VALID))
1909 return false;
1910
1911 if (regs[CTX_RING_BUFFER_START + 1] != i915_ggtt_offset(ring->vma))
1912 return false;
1913
1914 return true;
1915}
1916
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001917static void execlists_reset(struct intel_engine_cs *engine, bool stalled)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001918{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001919 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001920 struct i915_request *rq;
Chris Wilson221ab97192017-09-16 21:44:14 +01001921 unsigned long flags;
Chris Wilson56922512018-04-28 12:15:32 +01001922 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001923
Chris Wilsond8857d52018-06-28 21:12:05 +01001924 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001925
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001926 /*
1927 * Catch up with any missed context-switch interrupts.
1928 *
1929 * Ideally we would just read the remaining CSB entries now that we
1930 * know the gpu is idle. However, the CSB registers are sometimes^W
1931 * often trashed across a GPU reset! Instead we have to rely on
1932 * guessing the missed context-switch events by looking at what
1933 * requests were completed.
1934 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001935 execlists_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001936
1937 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001938 rq = __unwind_incomplete_requests(engine);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001939
Chris Wilsonc3160da2018-05-31 09:22:45 +01001940 /* Following the reset, we need to reload the CSB read/write pointers */
Chris Wilsonf4b58f02018-06-28 21:12:08 +01001941 reset_csb_pointers(&engine->execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01001942
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001943 GEM_TRACE("%s seqno=%d, current=%d, stalled? %s\n",
1944 engine->name,
1945 rq ? rq->global_seqno : 0,
1946 intel_engine_get_seqno(engine),
1947 yesno(stalled));
1948 if (!rq)
1949 goto out_unlock;
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001950
Chris Wilsona3e38832018-03-02 14:32:45 +00001951 /*
Chris Wilson21182b3c2019-02-08 15:37:08 +00001952 * If this request hasn't started yet, e.g. it is waiting on a
1953 * semaphore, we need to avoid skipping the request or else we
1954 * break the signaling chain. However, if the context is corrupt
1955 * the request will not restart and we will be stuck with a wedged
1956 * device. It is quite often the case that if we issue a reset
1957 * while the GPU is loading the context image, that the context
1958 * image becomes corrupt.
1959 *
1960 * Otherwise, if we have not started yet, the request should replay
1961 * perfectly and we do not need to flag the result as being erroneous.
1962 */
1963 if (!i915_request_started(rq) && lrc_regs_ok(rq))
1964 goto out_unlock;
1965
1966 /*
Chris Wilsona3e38832018-03-02 14:32:45 +00001967 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001968 * and will try to replay it on restarting. The context image may
1969 * have been corrupted by the reset, in which case we may have
1970 * to service a new GPU hang, but more likely we can continue on
1971 * without impact.
1972 *
1973 * If the request was guilty, we presume the context is corrupt
1974 * and have to at least restore the RING register in the context
1975 * image back to the expected values to skip over the guilty request.
1976 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001977 i915_reset_request(rq, stalled);
Chris Wilson21182b3c2019-02-08 15:37:08 +00001978 if (!stalled && lrc_regs_ok(rq))
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001979 goto out_unlock;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001980
Chris Wilsona3e38832018-03-02 14:32:45 +00001981 /*
1982 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001983 * We cannot rely on the context being intact across the GPU hang,
1984 * so clear it and rebuild just what we need for the breadcrumb.
1985 * All pending requests for this context will be zapped, and any
1986 * future request will be after userspace has had the opportunity
1987 * to recreate its own state.
1988 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001989 regs = rq->hw_context->lrc_reg_state;
Chris Wilsonfe0c4932018-05-18 10:02:11 +01001990 if (engine->pinned_default_state) {
1991 memcpy(regs, /* skip restoring the vanilla PPHWSP */
1992 engine->pinned_default_state + LRC_STATE_PN * PAGE_SIZE,
1993 engine->context_size - PAGE_SIZE);
Chris Wilson56922512018-04-28 12:15:32 +01001994 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001995
Chris Wilson21182b3c2019-02-08 15:37:08 +00001996 /* Rerun the request; its payload has been neutered (if guilty). */
1997 rq->ring->head = intel_ring_wrap(rq->ring, rq->head);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001998 intel_ring_update_space(rq->ring);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001999
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002000 execlists_init_reg_state(regs, rq->gem_context, engine, rq->ring);
2001 __execlists_update_reg_state(engine, rq->hw_context);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002002
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002003out_unlock:
2004 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002005}
2006
Chris Wilson5adfb772018-05-16 19:33:51 +01002007static void execlists_reset_finish(struct intel_engine_cs *engine)
2008{
Chris Wilson5db1d4e2018-06-04 08:34:40 +01002009 struct intel_engine_execlists * const execlists = &engine->execlists;
2010
Chris Wilsonfe25f302018-05-22 11:19:37 +01002011 /*
Chris Wilson9e4fa012018-08-28 16:27:02 +01002012 * After a GPU reset, we may have requests to replay. Do so now while
2013 * we still have the forcewake to be sure that the GPU is not allowed
2014 * to sleep before we restart and reload a context.
Chris Wilsonfe25f302018-05-22 11:19:37 +01002015 *
Chris Wilsonfe25f302018-05-22 11:19:37 +01002016 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002017 GEM_BUG_ON(!reset_in_progress(execlists));
Chris Wilson9e4fa012018-08-28 16:27:02 +01002018 if (!RB_EMPTY_ROOT(&execlists->queue.rb_root))
2019 execlists->tasklet.func(execlists->tasklet.data);
Chris Wilson5adfb772018-05-16 19:33:51 +01002020
Chris Wilson9e4fa012018-08-28 16:27:02 +01002021 tasklet_enable(&execlists->tasklet);
Chris Wilson66fc8292018-08-15 14:58:27 +01002022 GEM_TRACE("%s: depth->%d\n", engine->name,
2023 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01002024}
2025
Chris Wilsone61e0f52018-02-21 09:56:36 +00002026static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01002027 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002028 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01002029{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002030 u32 *cs;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002031
Chris Wilson74f9474122018-05-03 20:54:16 +01002032 cs = intel_ring_begin(rq, 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002033 if (IS_ERR(cs))
2034 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002035
Chris Wilson279f5a02017-10-05 20:10:05 +01002036 /*
2037 * WaDisableCtxRestoreArbitration:bdw,chv
2038 *
2039 * We don't need to perform MI_ARB_ENABLE as often as we do (in
2040 * particular all the gen that do not need the w/a at all!), if we
2041 * took care to make sure that on every switch into this context
2042 * (both ordinary and for preemption) that arbitrartion was enabled
2043 * we would be fine. However, there doesn't seem to be a downside to
2044 * being paranoid and making sure it is set before each batch and
2045 * every context-switch.
2046 *
2047 * Note that if we fail to enable arbitration before the request
2048 * is complete, then we do not see the context-switch interrupt and
2049 * the engine hangs (with RING_HEAD == RING_TAIL).
2050 *
2051 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
2052 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01002053 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
2054
Oscar Mateo15648582014-07-24 17:04:32 +01002055 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002056 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002057 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002058 *cs++ = lower_32_bits(offset);
2059 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01002060
2061 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
2062 *cs++ = MI_NOOP;
Chris Wilsone8894262018-12-07 09:02:13 +00002063
Chris Wilsone61e0f52018-02-21 09:56:36 +00002064 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002065
2066 return 0;
2067}
2068
Chris Wilson31bb59c2016-07-01 17:23:27 +01002069static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002070{
Chris Wilsonc0336662016-05-06 15:40:21 +01002071 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002072 I915_WRITE_IMR(engine,
2073 ~(engine->irq_enable_mask | engine->irq_keep_mask));
2074 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01002075}
2076
Chris Wilson31bb59c2016-07-01 17:23:27 +01002077static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002078{
Chris Wilsonc0336662016-05-06 15:40:21 +01002079 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002080 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002081}
2082
Chris Wilsone61e0f52018-02-21 09:56:36 +00002083static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002084{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002085 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01002086
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002087 cs = intel_ring_begin(request, 4);
2088 if (IS_ERR(cs))
2089 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002090
2091 cmd = MI_FLUSH_DW + 1;
2092
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002093 /* We always require a command barrier so that subsequent
2094 * commands, such as breadcrumb interrupts, are strictly ordered
2095 * wrt the contents of the write cache being flushed to memory
2096 * (and thus being coherent from the CPU).
2097 */
2098 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2099
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002100 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002101 cmd |= MI_INVALIDATE_TLB;
Chris Wilson5fc28052018-11-08 14:00:39 +00002102 if (request->engine->class == VIDEO_DECODE_CLASS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002103 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01002104 }
2105
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002106 *cs++ = cmd;
2107 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2108 *cs++ = 0; /* upper addr */
2109 *cs++ = 0; /* value */
2110 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002111
2112 return 0;
2113}
2114
Chris Wilsone61e0f52018-02-21 09:56:36 +00002115static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002116 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002117{
Chris Wilsonb5321f32016-08-02 22:50:18 +01002118 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002119 u32 scratch_addr =
Chris Wilson51797492018-12-04 14:15:16 +00002120 i915_scratch_offset(engine->i915) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002121 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002122 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002123 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01002124
2125 flags |= PIPE_CONTROL_CS_STALL;
2126
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002127 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01002128 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
2129 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08002130 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01002131 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01002132 }
2133
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002134 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01002135 flags |= PIPE_CONTROL_TLB_INVALIDATE;
2136 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
2137 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
2138 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
2139 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
2140 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
2141 flags |= PIPE_CONTROL_QW_WRITE;
2142 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01002143
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002144 /*
2145 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
2146 * pipe control.
2147 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002148 if (IS_GEN(request->i915, 9))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002149 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002150
2151 /* WaForGAMHang:kbl */
2152 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
2153 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002154 }
Imre Deak9647ff32015-01-25 13:27:11 -08002155
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002156 len = 6;
2157
2158 if (vf_flush_wa)
2159 len += 6;
2160
2161 if (dc_flush_wa)
2162 len += 12;
2163
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002164 cs = intel_ring_begin(request, len);
2165 if (IS_ERR(cs))
2166 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002167
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002168 if (vf_flush_wa)
2169 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002170
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002171 if (dc_flush_wa)
2172 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2173 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002174
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002175 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002176
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002177 if (dc_flush_wa)
2178 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002179
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002180 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002181
2182 return 0;
2183}
2184
Chris Wilson7c17d372016-01-20 15:43:35 +02002185/*
2186 * Reserve space for 2 NOOPs at the end of each request to be
2187 * used as a workaround for not being allowed to do lite
2188 * restore with HEAD==TAIL (WaIdleLiteRestore).
2189 */
Chris Wilsone1a73a52019-01-25 10:05:20 +00002190static u32 *gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002191{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002192 /* Ensure there's always at least one preemption point per-request. */
2193 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002194 *cs++ = MI_NOOP;
2195 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsone1a73a52019-01-25 10:05:20 +00002196
2197 return cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002198}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002199
Chris Wilson85474442019-01-29 18:54:50 +00002200static u32 *gen8_emit_fini_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002201{
Chris Wilson7c17d372016-01-20 15:43:35 +02002202 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
2203 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01002204
Chris Wilson5013eb82019-01-28 18:18:11 +00002205 cs = gen8_emit_ggtt_write(cs,
2206 request->fence.seqno,
2207 request->timeline->hwsp_offset);
2208
2209 cs = gen8_emit_ggtt_write(cs,
2210 request->global_seqno,
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002211 intel_hws_seqno_address(request->engine));
Chris Wilson5013eb82019-01-28 18:18:11 +00002212
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002213 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002214 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson5013eb82019-01-28 18:18:11 +00002215
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002216 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002217 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002218
Chris Wilsone1a73a52019-01-25 10:05:20 +00002219 return gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002220}
Chris Wilson98f29e82016-10-28 13:58:51 +01002221
Chris Wilson85474442019-01-29 18:54:50 +00002222static u32 *gen8_emit_fini_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002223{
Chris Wilson6a623722018-12-28 15:31:13 +00002224 cs = gen8_emit_ggtt_write_rcs(cs,
Chris Wilson5013eb82019-01-28 18:18:11 +00002225 request->fence.seqno,
2226 request->timeline->hwsp_offset,
Chris Wilson6a623722018-12-28 15:31:13 +00002227 PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH |
2228 PIPE_CONTROL_DEPTH_CACHE_FLUSH |
2229 PIPE_CONTROL_DC_FLUSH_ENABLE |
2230 PIPE_CONTROL_FLUSH_ENABLE |
2231 PIPE_CONTROL_CS_STALL);
2232
Chris Wilson5013eb82019-01-28 18:18:11 +00002233 cs = gen8_emit_ggtt_write_rcs(cs,
2234 request->global_seqno,
2235 intel_hws_seqno_address(request->engine),
2236 PIPE_CONTROL_CS_STALL);
2237
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002238 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002239 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson6a623722018-12-28 15:31:13 +00002240
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002241 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002242 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002243
Chris Wilsone1a73a52019-01-25 10:05:20 +00002244 return gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002245}
Chris Wilson98f29e82016-10-28 13:58:51 +01002246
Chris Wilsone61e0f52018-02-21 09:56:36 +00002247static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002248{
2249 int ret;
2250
Tvrtko Ursulin452420d2018-12-03 13:33:57 +00002251 ret = intel_engine_emit_ctx_wa(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002252 if (ret)
2253 return ret;
2254
Chris Wilsone61e0f52018-02-21 09:56:36 +00002255 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002256 /*
2257 * Failing to program the MOCS is non-fatal.The system will not
2258 * run at peak performance. So generate an error and carry on.
2259 */
2260 if (ret)
2261 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2262
Chris Wilsone61e0f52018-02-21 09:56:36 +00002263 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002264}
2265
Oscar Mateo73e4d072014-07-24 17:04:48 +01002266/**
2267 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002268 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002269 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002270void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002271{
John Harrison6402c332014-10-31 12:00:26 +00002272 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002273
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002274 /*
2275 * Tasklet cannot be active at this point due intel_mark_active/idle
2276 * so this is just for documentation.
2277 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302278 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2279 &engine->execlists.tasklet.state)))
2280 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002281
Chris Wilsonc0336662016-05-06 15:40:21 +01002282 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002283
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002284 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002285 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002286 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002288 if (engine->cleanup)
2289 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002290
Chris Wilsone8a9c582016-12-18 15:37:20 +00002291 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002292
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002293 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002294
Chris Wilsonc0336662016-05-06 15:40:21 +01002295 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302296 dev_priv->engine[engine->id] = NULL;
2297 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002298}
2299
Chris Wilson209b7952018-07-17 21:29:32 +01002300void intel_execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002301{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002302 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002303 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsone2f34962018-10-01 15:47:54 +01002304 engine->schedule = i915_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302305 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002306
Chris Wilson13291152018-05-16 19:33:52 +01002307 engine->reset.prepare = execlists_reset_prepare;
2308
Chris Wilsonaba5e272017-10-25 15:39:41 +01002309 engine->park = NULL;
2310 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002311
2312 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002313 if (engine->i915->preempt_context)
2314 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilson3fed1802018-02-07 21:05:43 +00002315
2316 engine->i915->caps.scheduler =
2317 I915_SCHEDULER_CAP_ENABLED |
2318 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002319 if (intel_engine_has_preemption(engine))
Chris Wilson3fed1802018-02-07 21:05:43 +00002320 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002321}
2322
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002323static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002324logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002325{
2326 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002327 engine->init_hw = gen8_init_common_ring;
Chris Wilson5adfb772018-05-16 19:33:51 +01002328
2329 engine->reset.prepare = execlists_reset_prepare;
2330 engine->reset.reset = execlists_reset;
2331 engine->reset.finish = execlists_reset_finish;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002332
2333 engine->context_pin = execlists_context_pin;
Chris Wilsonf73e7392016-12-18 15:37:24 +00002334 engine->request_alloc = execlists_request_alloc;
2335
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002336 engine->emit_flush = gen8_emit_flush;
Chris Wilson85474442019-01-29 18:54:50 +00002337 engine->emit_init_breadcrumb = gen8_emit_init_breadcrumb;
2338 engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002339
Chris Wilson209b7952018-07-17 21:29:32 +01002340 engine->set_default_submission = intel_execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002341
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002342 if (INTEL_GEN(engine->i915) < 11) {
2343 engine->irq_enable = gen8_logical_ring_enable_irq;
2344 engine->irq_disable = gen8_logical_ring_disable_irq;
2345 } else {
2346 /*
2347 * TODO: On Gen11 interrupt masks need to be clear
2348 * to allow C6 entry. Keep interrupts enabled at
2349 * and take the hit of generating extra interrupts
2350 * until a more refined solution exists.
2351 */
2352 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002353 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002354}
2355
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002356static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002357logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002358{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002359 unsigned int shift = 0;
2360
2361 if (INTEL_GEN(engine->i915) < 11) {
2362 const u8 irq_shifts[] = {
2363 [RCS] = GEN8_RCS_IRQ_SHIFT,
2364 [BCS] = GEN8_BCS_IRQ_SHIFT,
2365 [VCS] = GEN8_VCS1_IRQ_SHIFT,
2366 [VCS2] = GEN8_VCS2_IRQ_SHIFT,
2367 [VECS] = GEN8_VECS_IRQ_SHIFT,
2368 };
2369
2370 shift = irq_shifts[engine->id];
2371 }
2372
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002373 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2374 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002375}
2376
Chris Wilson52954ed2019-01-28 18:18:09 +00002377static int
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002378logical_ring_setup(struct intel_engine_cs *engine)
2379{
Chris Wilson52954ed2019-01-28 18:18:09 +00002380 int err;
2381
2382 err = intel_engine_setup_common(engine);
2383 if (err)
2384 return err;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002385
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002386 /* Intentionally left blank. */
2387 engine->buffer = NULL;
2388
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302389 tasklet_init(&engine->execlists.tasklet,
2390 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002391
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002392 logical_ring_default_vfuncs(engine);
2393 logical_ring_default_irqs(engine);
Chris Wilson52954ed2019-01-28 18:18:09 +00002394
2395 return 0;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002396}
2397
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002398static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002399{
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002400 struct drm_i915_private *i915 = engine->i915;
2401 struct intel_engine_execlists * const execlists = &engine->execlists;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002402 int ret;
2403
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002404 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002405 if (ret)
Chris Wilsonb2164e42018-09-20 20:59:48 +01002406 return ret;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002407
Daniele Ceraolo Spurioa60acb22019-01-09 17:32:32 -08002408 intel_engine_init_workarounds(engine);
2409
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002410 if (HAS_LOGICAL_RING_ELSQ(i915)) {
2411 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002412 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002413 execlists->ctrl_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002414 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2415 } else {
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002416 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002417 i915_mmio_reg_offset(RING_ELSP(engine));
2418 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002419
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002420 execlists->preempt_complete_status = ~0u;
2421 if (i915->preempt_context) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002422 struct intel_context *ce =
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002423 to_intel_context(i915->preempt_context, engine);
Chris Wilsonab82a062018-04-30 14:15:01 +01002424
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002425 execlists->preempt_complete_status =
Chris Wilsonab82a062018-04-30 14:15:01 +01002426 upper_32_bits(ce->lrc_desc);
2427 }
Chris Wilsond6376372018-02-07 21:05:44 +00002428
Chris Wilson46592892018-11-30 12:59:54 +00002429 execlists->csb_status =
Chris Wilson0ca88ba2019-01-28 10:23:55 +00002430 &engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002431
Chris Wilson46592892018-11-30 12:59:54 +00002432 execlists->csb_write =
Chris Wilson0ca88ba2019-01-28 10:23:55 +00002433 &engine->status_page.addr[intel_hws_csb_write_index(i915)];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002434
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002435 reset_csb_pointers(execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01002436
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002437 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002438}
2439
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002440int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002441{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002442 int ret;
2443
Chris Wilson52954ed2019-01-28 18:18:09 +00002444 ret = logical_ring_setup(engine);
2445 if (ret)
2446 return ret;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002447
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002448 /* Override some for render ring. */
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002449 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002450 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson85474442019-01-29 18:54:50 +00002451 engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb_rcs;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002452
Chris Wilsonb2164e42018-09-20 20:59:48 +01002453 ret = logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002454 if (ret)
2455 return ret;
2456
2457 ret = intel_init_workaround_bb(engine);
2458 if (ret) {
2459 /*
2460 * We continue even if we fail to initialize WA batch
2461 * because we only expect rare glitches but nothing
2462 * critical to prevent us from using GPU
2463 */
2464 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2465 ret);
2466 }
2467
Tvrtko Ursulin69bcdec2018-12-03 12:50:12 +00002468 intel_engine_init_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00002469
Chris Wilsonb2164e42018-09-20 20:59:48 +01002470 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002471}
2472
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002473int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002474{
Chris Wilson52954ed2019-01-28 18:18:09 +00002475 int err;
2476
2477 err = logical_ring_setup(engine);
2478 if (err)
2479 return err;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002480
2481 return logical_ring_init(engine);
2482}
2483
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002484u32 gen8_make_rpcs(struct drm_i915_private *i915, struct intel_sseu *req_sseu)
Jeff McGee0cea6502015-02-13 10:27:56 -06002485{
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002486 const struct sseu_dev_info *sseu = &RUNTIME_INFO(i915)->sseu;
2487 bool subslice_pg = sseu->has_subslice_pg;
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002488 struct intel_sseu ctx_sseu;
2489 u8 slices, subslices;
Jeff McGee0cea6502015-02-13 10:27:56 -06002490 u32 rpcs = 0;
2491
2492 /*
2493 * No explicit RPCS request is needed to ensure full
2494 * slice/subslice/EU enablement prior to Gen9.
2495 */
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002496 if (INTEL_GEN(i915) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002497 return 0;
2498
2499 /*
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002500 * If i915/perf is active, we want a stable powergating configuration
2501 * on the system.
2502 *
2503 * We could choose full enablement, but on ICL we know there are use
2504 * cases which disable slices for functional, apart for performance
2505 * reasons. So in this case we select a known stable subset.
2506 */
2507 if (!i915->perf.oa.exclusive_stream) {
2508 ctx_sseu = *req_sseu;
2509 } else {
2510 ctx_sseu = intel_device_default_sseu(i915);
2511
2512 if (IS_GEN(i915, 11)) {
2513 /*
2514 * We only need subslice count so it doesn't matter
2515 * which ones we select - just turn off low bits in the
2516 * amount of half of all available subslices per slice.
2517 */
2518 ctx_sseu.subslice_mask =
2519 ~(~0 << (hweight8(ctx_sseu.subslice_mask) / 2));
2520 ctx_sseu.slice_mask = 0x1;
2521 }
2522 }
2523
2524 slices = hweight8(ctx_sseu.slice_mask);
2525 subslices = hweight8(ctx_sseu.subslice_mask);
2526
2527 /*
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002528 * Since the SScount bitfield in GEN8_R_PWR_CLK_STATE is only three bits
2529 * wide and Icelake has up to eight subslices, specfial programming is
2530 * needed in order to correctly enable all subslices.
2531 *
2532 * According to documentation software must consider the configuration
2533 * as 2x4x8 and hardware will translate this to 1x8x8.
2534 *
2535 * Furthemore, even though SScount is three bits, maximum documented
2536 * value for it is four. From this some rules/restrictions follow:
2537 *
2538 * 1.
2539 * If enabled subslice count is greater than four, two whole slices must
2540 * be enabled instead.
2541 *
2542 * 2.
2543 * When more than one slice is enabled, hardware ignores the subslice
2544 * count altogether.
2545 *
2546 * From these restrictions it follows that it is not possible to enable
2547 * a count of subslices between the SScount maximum of four restriction,
2548 * and the maximum available number on a particular SKU. Either all
2549 * subslices are enabled, or a count between one and four on the first
2550 * slice.
2551 */
Tvrtko Ursuline46c2e92019-02-05 09:50:31 +00002552 if (IS_GEN(i915, 11) &&
2553 slices == 1 &&
2554 subslices > min_t(u8, 4, hweight8(sseu->subslice_mask[0]) / 2)) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002555 GEM_BUG_ON(subslices & 1);
2556
2557 subslice_pg = false;
2558 slices *= 2;
2559 }
2560
2561 /*
Jeff McGee0cea6502015-02-13 10:27:56 -06002562 * Starting in Gen9, render power gating can leave
2563 * slice/subslice/EU in a partially enabled state. We
2564 * must make an explicit request through RPCS for full
2565 * enablement.
2566 */
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002567 if (sseu->has_slice_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002568 u32 mask, val = slices;
2569
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002570 if (INTEL_GEN(i915) >= 11) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002571 mask = GEN11_RPCS_S_CNT_MASK;
2572 val <<= GEN11_RPCS_S_CNT_SHIFT;
2573 } else {
2574 mask = GEN8_RPCS_S_CNT_MASK;
2575 val <<= GEN8_RPCS_S_CNT_SHIFT;
2576 }
2577
2578 GEM_BUG_ON(val & ~mask);
2579 val &= mask;
2580
2581 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_S_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002582 }
2583
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002584 if (subslice_pg) {
2585 u32 val = subslices;
2586
2587 val <<= GEN8_RPCS_SS_CNT_SHIFT;
2588
2589 GEM_BUG_ON(val & ~GEN8_RPCS_SS_CNT_MASK);
2590 val &= GEN8_RPCS_SS_CNT_MASK;
2591
2592 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_SS_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002593 }
2594
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002595 if (sseu->has_eu_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002596 u32 val;
2597
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002598 val = ctx_sseu.min_eus_per_subslice << GEN8_RPCS_EU_MIN_SHIFT;
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002599 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MIN_MASK);
2600 val &= GEN8_RPCS_EU_MIN_MASK;
2601
2602 rpcs |= val;
2603
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002604 val = ctx_sseu.max_eus_per_subslice << GEN8_RPCS_EU_MAX_SHIFT;
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002605 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MAX_MASK);
2606 val &= GEN8_RPCS_EU_MAX_MASK;
2607
2608 rpcs |= val;
2609
Jeff McGee0cea6502015-02-13 10:27:56 -06002610 rpcs |= GEN8_RPCS_ENABLE;
2611 }
2612
2613 return rpcs;
2614}
2615
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002616static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002617{
2618 u32 indirect_ctx_offset;
2619
Chris Wilsonc0336662016-05-06 15:40:21 +01002620 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002621 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002622 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002623 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002624 case 11:
2625 indirect_ctx_offset =
2626 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2627 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002628 case 10:
2629 indirect_ctx_offset =
2630 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2631 break;
Michel Thierry71562912016-02-23 10:31:49 +00002632 case 9:
2633 indirect_ctx_offset =
2634 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2635 break;
2636 case 8:
2637 indirect_ctx_offset =
2638 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2639 break;
2640 }
2641
2642 return indirect_ctx_offset;
2643}
2644
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002645static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002646 struct i915_gem_context *ctx,
2647 struct intel_engine_cs *engine,
2648 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002649{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002650 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002651 u32 base = engine->mmio_base;
Chris Wilson1fc44d92018-05-17 22:26:32 +01002652 bool rcs = engine->class == RENDER_CLASS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002653
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002654 /* A context is actually a big batch buffer with several
2655 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2656 * values we are setting here are only for the first context restore:
2657 * on a subsequent save, the GPU will recreate this batchbuffer with new
2658 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2659 * we are not initializing here).
2660 */
2661 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2662 MI_LRI_FORCE_POSTED;
2663
2664 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Paulo Zanoniee435832018-08-09 16:58:52 -07002665 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT) |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002666 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH));
Paulo Zanoniee435832018-08-09 16:58:52 -07002667 if (INTEL_GEN(dev_priv) < 11) {
2668 regs[CTX_CONTEXT_CONTROL + 1] |=
2669 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT |
2670 CTX_CTRL_RS_CTX_ENABLE);
2671 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002672 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2673 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2674 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2675 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2676 RING_CTL_SIZE(ring->size) | RING_VALID);
2677 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2678 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2679 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2680 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2681 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2682 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2683 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002684 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2685
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002686 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2687 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2688 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002689 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002690 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002691
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002692 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002693 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2694 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002695
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002696 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002697 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002698 }
2699
2700 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2701 if (wa_ctx->per_ctx.size) {
2702 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002703
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002704 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002705 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002706 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002707 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002708
2709 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2710
2711 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002712 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002713 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2714 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2715 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2716 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2717 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2718 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2719 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2720 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002721
Chris Wilson4bdafb92018-09-26 21:12:22 +01002722 if (i915_vm_is_48bit(&ctx->ppgtt->vm)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002723 /* 64b PPGTT (48bit canonical)
2724 * PDP0_DESCRIPTOR contains the base address to PML4 and
2725 * other PDP Descriptors are ignored.
2726 */
Chris Wilson4bdafb92018-09-26 21:12:22 +01002727 ASSIGN_CTX_PML4(ctx->ppgtt, regs);
Chris Wilsone8894262018-12-07 09:02:13 +00002728 } else {
2729 ASSIGN_CTX_PDP(ctx->ppgtt, regs, 3);
2730 ASSIGN_CTX_PDP(ctx->ppgtt, regs, 2);
2731 ASSIGN_CTX_PDP(ctx->ppgtt, regs, 1);
2732 ASSIGN_CTX_PDP(ctx->ppgtt, regs, 0);
Michel Thierry2dba3232015-07-30 11:06:23 +01002733 }
2734
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002735 if (rcs) {
2736 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002737 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE, 0);
Robert Bragg19f81df2017-06-13 12:23:03 +01002738
2739 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002740 }
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002741
2742 regs[CTX_END] = MI_BATCH_BUFFER_END;
2743 if (INTEL_GEN(dev_priv) >= 10)
2744 regs[CTX_END] |= BIT(0);
Chris Wilsona3aabe82016-10-04 21:11:26 +01002745}
2746
2747static int
2748populate_lr_context(struct i915_gem_context *ctx,
2749 struct drm_i915_gem_object *ctx_obj,
2750 struct intel_engine_cs *engine,
2751 struct intel_ring *ring)
2752{
2753 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002754 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002755 int ret;
2756
2757 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2758 if (ret) {
2759 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2760 return ret;
2761 }
2762
2763 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2764 if (IS_ERR(vaddr)) {
2765 ret = PTR_ERR(vaddr);
2766 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2767 return ret;
2768 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002769 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002770
Chris Wilsond2b4b972017-11-10 14:26:33 +00002771 if (engine->default_state) {
2772 /*
2773 * We only want to copy over the template context state;
2774 * skipping over the headers reserved for GuC communication,
2775 * leaving those as zero.
2776 */
2777 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2778 void *defaults;
2779
2780 defaults = i915_gem_object_pin_map(engine->default_state,
2781 I915_MAP_WB);
Matthew Auldaaefa062018-03-01 11:46:39 +00002782 if (IS_ERR(defaults)) {
2783 ret = PTR_ERR(defaults);
2784 goto err_unpin_ctx;
2785 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00002786
2787 memcpy(vaddr + start, defaults + start, engine->context_size);
2788 i915_gem_object_unpin_map(engine->default_state);
2789 }
2790
Chris Wilsona3aabe82016-10-04 21:11:26 +01002791 /* The second page of the context object contains some fields which must
2792 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002793 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2794 execlists_init_reg_state(regs, ctx, engine, ring);
2795 if (!engine->default_state)
2796 regs[CTX_CONTEXT_CONTROL + 1] |=
2797 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002798 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002799 regs[CTX_CONTEXT_CONTROL + 1] |=
2800 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2801 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002802
Matthew Auldaaefa062018-03-01 11:46:39 +00002803err_unpin_ctx:
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002804 i915_gem_object_unpin_map(ctx_obj);
Matthew Auldaaefa062018-03-01 11:46:39 +00002805 return ret;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002806}
2807
Chris Wilsone2efd132016-05-24 14:53:34 +01002808static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +01002809 struct intel_engine_cs *engine,
2810 struct intel_context *ce)
Oscar Mateoede7d422014-07-24 17:04:12 +01002811{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002812 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002813 struct i915_vma *vma;
Jani Nikula739f3ab2019-01-16 11:15:19 +02002814 u32 context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002815 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002816 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002817 int ret;
2818
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002819 if (ce->state)
2820 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002821
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002822 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002823
Michel Thierry0b29c752017-09-13 09:56:00 +01002824 /*
2825 * Before the actual start of the context image, we insert a few pages
2826 * for our own use and for sharing with the GuC.
2827 */
2828 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002829
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002830 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilson467d3572018-06-11 16:33:32 +01002831 if (IS_ERR(ctx_obj))
2832 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002833
Chris Wilson82ad6442018-06-05 16:37:58 +01002834 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.vm, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002835 if (IS_ERR(vma)) {
2836 ret = PTR_ERR(vma);
2837 goto error_deref_obj;
2838 }
2839
Chris Wilson52954ed2019-01-28 18:18:09 +00002840 timeline = i915_timeline_create(ctx->i915, ctx->name, NULL);
Chris Wilsona89d1f92018-05-02 17:38:39 +01002841 if (IS_ERR(timeline)) {
2842 ret = PTR_ERR(timeline);
2843 goto error_deref_obj;
2844 }
2845
2846 ring = intel_engine_create_ring(engine, timeline, ctx->ring_size);
2847 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002848 if (IS_ERR(ring)) {
2849 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002850 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002851 }
2852
Chris Wilsondca33ec2016-08-02 22:50:20 +01002853 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002854 if (ret) {
2855 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002856 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002857 }
2858
Chris Wilsondca33ec2016-08-02 22:50:20 +01002859 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002860 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002861
2862 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002863
Chris Wilsondca33ec2016-08-02 22:50:20 +01002864error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002865 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002866error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002867 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002868 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002869}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002870
Chris Wilsondee60ca2018-09-14 13:35:02 +01002871void intel_lr_context_resume(struct drm_i915_private *i915)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002872{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002873 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002874 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302875 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002876
Chris Wilsondee60ca2018-09-14 13:35:02 +01002877 /*
2878 * Because we emit WA_TAIL_DWORDS there may be a disparity
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002879 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2880 * that stored in context. As we only write new commands from
2881 * ce->ring->tail onwards, everything before that is junk. If the GPU
2882 * starts reading from its RING_HEAD from the context, it may try to
2883 * execute that junk and die.
2884 *
2885 * So to avoid that we reset the context images upon resume. For
2886 * simplicity, we just zero everything out.
2887 */
Chris Wilsondee60ca2018-09-14 13:35:02 +01002888 list_for_each_entry(ctx, &i915->contexts.list, link) {
2889 for_each_engine(engine, i915, id) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002890 struct intel_context *ce =
2891 to_intel_context(ctx, engine);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002892
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002893 if (!ce->state)
2894 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002895
Chris Wilsone6ba9992017-04-25 14:00:49 +01002896 intel_ring_reset(ce->ring, 0);
Chris Wilsondee60ca2018-09-14 13:35:02 +01002897
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002898 if (ce->pin_count) /* otherwise done in context_pin */
2899 __execlists_update_reg_state(engine, ce);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002900 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002901 }
2902}
Chris Wilson2c665552018-04-04 10:33:29 +01002903
Chris Wilson0212bde2019-01-15 21:29:48 +00002904void intel_execlists_show_requests(struct intel_engine_cs *engine,
2905 struct drm_printer *m,
2906 void (*show_request)(struct drm_printer *m,
2907 struct i915_request *rq,
2908 const char *prefix),
2909 unsigned int max)
2910{
2911 const struct intel_engine_execlists *execlists = &engine->execlists;
2912 struct i915_request *rq, *last;
2913 unsigned long flags;
2914 unsigned int count;
2915 struct rb_node *rb;
2916
2917 spin_lock_irqsave(&engine->timeline.lock, flags);
2918
2919 last = NULL;
2920 count = 0;
2921 list_for_each_entry(rq, &engine->timeline.requests, link) {
2922 if (count++ < max - 1)
2923 show_request(m, rq, "\t\tE ");
2924 else
2925 last = rq;
2926 }
2927 if (last) {
2928 if (count > max) {
2929 drm_printf(m,
2930 "\t\t...skipping %d executing requests...\n",
2931 count - max);
2932 }
2933 show_request(m, last, "\t\tE ");
2934 }
2935
2936 last = NULL;
2937 count = 0;
Chris Wilson4d97cbe02019-01-29 18:54:51 +00002938 if (execlists->queue_priority_hint != INT_MIN)
2939 drm_printf(m, "\t\tQueue priority hint: %d\n",
2940 execlists->queue_priority_hint);
Chris Wilson0212bde2019-01-15 21:29:48 +00002941 for (rb = rb_first_cached(&execlists->queue); rb; rb = rb_next(rb)) {
2942 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
2943 int i;
2944
2945 priolist_for_each_request(rq, p, i) {
2946 if (count++ < max - 1)
2947 show_request(m, rq, "\t\tQ ");
2948 else
2949 last = rq;
2950 }
2951 }
2952 if (last) {
2953 if (count > max) {
2954 drm_printf(m,
2955 "\t\t...skipping %d queued requests...\n",
2956 count - max);
2957 }
2958 show_request(m, last, "\t\tQ ");
2959 }
2960
2961 spin_unlock_irqrestore(&engine->timeline.lock, flags);
2962}
2963
Chris Wilson2c665552018-04-04 10:33:29 +01002964#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2965#include "selftests/intel_lrc.c"
2966#endif