blob: b848b5f205ce50e82f8d1b930630b1c0110b5af3 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ben Widawsky84b790f2014-07-24 17:04:36 +0100193#define GEN8_CTX_VALID (1<<0)
194#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
195#define GEN8_CTX_FORCE_RESTORE (1<<2)
196#define GEN8_CTX_L3LLC_COHERENT (1<<5)
197#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100198
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200199#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200200 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200201 (reg_state)[(pos)+1] = (val); \
202} while (0)
203
204#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300205 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100206 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
207 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100209
Ville Syrjälä9244a812015-11-04 23:20:09 +0200210#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
212 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200213} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100214
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100216 FAULT_AND_HANG = 0,
217 FAULT_AND_HALT, /* Debug only */
218 FAULT_AND_STREAM,
219 FAULT_AND_CONTINUE /* Unsupported */
220};
221#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100222#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000223#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
224#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100225
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100226/* Typical size of the average request (2 pipecontrols and a MI_BB) */
227#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
228
Chris Wilsona3aabe82016-10-04 21:11:26 +0100229#define WA_TAIL_DWORDS 2
230
Chris Wilsone2efd132016-05-24 14:53:34 +0100231static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100232 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100233static void execlists_init_reg_state(u32 *reg_state,
234 struct i915_gem_context *ctx,
235 struct intel_engine_cs *engine,
236 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000237
Oscar Mateo73e4d072014-07-24 17:04:48 +0100238/**
239 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100240 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100241 * @enable_execlists: value of i915.enable_execlists module parameter.
242 *
243 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000244 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100245 *
246 * Return: 1 if Execlists is supported and has to be enabled.
247 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100248int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100249{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800250 /* On platforms with execlist available, vGPU will only
251 * support execlist mode, no ring buffer mode.
252 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800254 return 1;
255
Chris Wilsonc0336662016-05-06 15:40:21 +0100256 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000257 return 1;
258
Oscar Mateo127f1002014-07-24 17:04:11 +0100259 if (enable_execlists == 0)
260 return 0;
261
Daniel Vetter5a21b662016-05-24 17:13:53 +0200262 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
263 USES_PPGTT(dev_priv) &&
264 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100265 return 1;
266
267 return 0;
268}
Oscar Mateoede7d422014-07-24 17:04:12 +0100269
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272{
Chris Wilsonc0336662016-05-06 15:40:21 +0100273 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274
Chris Wilson70c2a242016-09-09 14:11:46 +0100275 engine->disable_lite_restore_wa =
Jani Nikulaa117f372016-09-16 16:59:44 +0300276 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) &&
Chris Wilson70c2a242016-09-09 14:11:46 +0100277 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000279 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100280 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000281 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
282 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000283
284 /* TODO: WaDisableLiteRestore when we start using semaphore
285 * signalling between Command Streamers */
286 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
287
288 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
289 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000290 if (engine->disable_lite_restore_wa)
291 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000292}
293
294/**
295 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
296 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000297 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100298 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000299 *
300 * The context descriptor encodes various attributes of a context,
301 * including its GTT address and some flags. Because it's fairly
302 * expensive to calculate, we'll just do it once and cache the result,
303 * which remains valid until the context is unpinned.
304 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200305 * This is what a descriptor looks like, from LSB to MSB::
306 *
307 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
308 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
309 * bits 32-52: ctx ID, a globally unique tag
310 * bits 53-54: mbz, reserved for use by hardware
311 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000312 */
313static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100314intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000315 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000316{
Chris Wilson9021ad02016-05-24 14:53:37 +0100317 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100318 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000319
Chris Wilson7069b142016-04-28 09:56:52 +0100320 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
321
Zhi Wangc01fc532016-06-16 08:07:02 -0400322 desc = ctx->desc_template; /* bits 3-4 */
323 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100324 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100325 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100326 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327
Chris Wilson9021ad02016-05-24 14:53:37 +0100328 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329}
330
Chris Wilsone2efd132016-05-24 14:53:34 +0100331uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000332 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000333{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000334 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000335}
336
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100337static inline void
338execlists_context_status_change(struct drm_i915_gem_request *rq,
339 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100340{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100341 /*
342 * Only used when GVT-g is enabled now. When GVT-g is disabled,
343 * The compiler should eliminate this function as dead-code.
344 */
345 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
346 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100347
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100348 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100349}
350
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000351static void
352execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
353{
354 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
355 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
356 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
357 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
358}
359
Chris Wilson70c2a242016-09-09 14:11:46 +0100360static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100361{
Chris Wilson70c2a242016-09-09 14:11:46 +0100362 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Mika Kuoppala05d98242015-07-03 17:09:33 +0300363 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100364 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100365
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100366 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100367
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000368 /* True 32b PPGTT with dynamic page allocation: update PDP
369 * registers and point the unallocated PDPs to scratch page.
370 * PML4 is allocated during ppgtt init, so this is not needed
371 * in 48-bit mode.
372 */
373 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
374 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100375
376 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377}
378
Chris Wilson70c2a242016-09-09 14:11:46 +0100379static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100380{
Chris Wilson70c2a242016-09-09 14:11:46 +0100381 struct drm_i915_private *dev_priv = engine->i915;
382 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100383 u32 __iomem *elsp =
384 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
385 u64 desc[2];
386
Chris Wilson70c2a242016-09-09 14:11:46 +0100387 if (!port[0].count)
388 execlists_context_status_change(port[0].request,
389 INTEL_CONTEXT_SCHEDULE_IN);
390 desc[0] = execlists_update_context(port[0].request);
391 engine->preempt_wa = port[0].count++; /* bdw only? fixed on skl? */
392
393 if (port[1].request) {
394 GEM_BUG_ON(port[1].count);
395 execlists_context_status_change(port[1].request,
396 INTEL_CONTEXT_SCHEDULE_IN);
397 desc[1] = execlists_update_context(port[1].request);
398 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100399 } else {
400 desc[1] = 0;
401 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100402 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100403
404 /* You must always write both descriptors in the order below. */
405 writel(upper_32_bits(desc[1]), elsp);
406 writel(lower_32_bits(desc[1]), elsp);
407
408 writel(upper_32_bits(desc[0]), elsp);
409 /* The context is automatically loaded after the following */
410 writel(lower_32_bits(desc[0]), elsp);
411}
412
Chris Wilson70c2a242016-09-09 14:11:46 +0100413static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100414{
Chris Wilson70c2a242016-09-09 14:11:46 +0100415 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
416 ctx->execlists_force_single_submission);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100417}
418
Chris Wilson70c2a242016-09-09 14:11:46 +0100419static bool can_merge_ctx(const struct i915_gem_context *prev,
420 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100421{
Chris Wilson70c2a242016-09-09 14:11:46 +0100422 if (prev != next)
423 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100424
Chris Wilson70c2a242016-09-09 14:11:46 +0100425 if (ctx_single_port_submission(prev))
426 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100427
Chris Wilson70c2a242016-09-09 14:11:46 +0100428 return true;
429}
Peter Antoine779949f2015-05-11 16:03:27 +0100430
Chris Wilson70c2a242016-09-09 14:11:46 +0100431static void execlists_dequeue(struct intel_engine_cs *engine)
432{
Chris Wilson20311bd2016-11-14 20:41:03 +0000433 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100434 struct execlist_port *port = engine->execlist_port;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000435 unsigned long flags;
Chris Wilson20311bd2016-11-14 20:41:03 +0000436 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100437 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100438
Chris Wilson70c2a242016-09-09 14:11:46 +0100439 last = port->request;
440 if (last)
441 /* WaIdleLiteRestore:bdw,skl
442 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100443 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100444 * for where we prepare the padding after the end of the
445 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100446 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100447 last->tail = last->wa_tail;
448
449 GEM_BUG_ON(port[1].request);
450
451 /* Hardware submission is through 2 ports. Conceptually each port
452 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
453 * static for a context, and unique to each, so we only execute
454 * requests belonging to a single context from each ring. RING_HEAD
455 * is maintained by the CS in the context image, it marks the place
456 * where it got up to last time, and through RING_TAIL we tell the CS
457 * where we want to execute up to this time.
458 *
459 * In this list the requests are in order of execution. Consecutive
460 * requests from the same context are adjacent in the ringbuffer. We
461 * can combine these requests into a single RING_TAIL update:
462 *
463 * RING_HEAD...req1...req2
464 * ^- RING_TAIL
465 * since to execute req2 the CS must first execute req1.
466 *
467 * Our goal then is to point each port to the end of a consecutive
468 * sequence of requests as being the most optimal (fewest wake ups
469 * and context switches) submission.
470 */
471
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000472 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson20311bd2016-11-14 20:41:03 +0000473 rb = engine->execlist_first;
474 while (rb) {
475 struct drm_i915_gem_request *cursor =
476 rb_entry(rb, typeof(*cursor), priotree.node);
477
Chris Wilson70c2a242016-09-09 14:11:46 +0100478 /* Can we combine this request with the current port? It has to
479 * be the same context/ringbuffer and not have any exceptions
480 * (e.g. GVT saying never to combine contexts).
481 *
482 * If we can combine the requests, we can execute both by
483 * updating the RING_TAIL to point to the end of the second
484 * request, and so we never need to tell the hardware about
485 * the first.
486 */
487 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
488 /* If we are on the second port and cannot combine
489 * this request with the last, then we are done.
490 */
491 if (port != engine->execlist_port)
492 break;
493
494 /* If GVT overrides us we only ever submit port[0],
495 * leaving port[1] empty. Note that we also have
496 * to be careful that we don't queue the same
497 * context (even though a different request) to
498 * the second port.
499 */
Min Hed7ab9922016-11-16 22:05:04 +0800500 if (ctx_single_port_submission(last->ctx) ||
501 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100502 break;
503
504 GEM_BUG_ON(last->ctx == cursor->ctx);
505
506 i915_gem_request_assign(&port->request, last);
507 port++;
508 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000509
Chris Wilson20311bd2016-11-14 20:41:03 +0000510 rb = rb_next(rb);
511 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
512 RB_CLEAR_NODE(&cursor->priotree.node);
513 cursor->priotree.priority = INT_MAX;
514
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000515 /* We keep the previous context alive until we retire the
516 * following request. This ensures that any the context object
517 * is still pinned for any residual writes the HW makes into it
518 * on the context switch into the next object following the
519 * breadcrumb. Otherwise, we may retire the context too early.
520 */
521 cursor->previous_context = engine->last_context;
522 engine->last_context = cursor->ctx;
523
524 __i915_gem_request_submit(cursor);
Chris Wilson70c2a242016-09-09 14:11:46 +0100525 last = cursor;
526 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100527 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100528 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100529 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000530 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100531 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000532 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson70c2a242016-09-09 14:11:46 +0100533
534 if (submit)
535 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100536}
537
Chris Wilson70c2a242016-09-09 14:11:46 +0100538static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100539{
Chris Wilson70c2a242016-09-09 14:11:46 +0100540 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541}
542
Imre Deak0cb56702016-11-07 11:20:04 +0200543/**
544 * intel_execlists_idle() - Determine if all engine submission ports are idle
545 * @dev_priv: i915 device private
546 *
547 * Return true if there are no requests pending on any of the submission ports
548 * of any engines.
549 */
550bool intel_execlists_idle(struct drm_i915_private *dev_priv)
551{
552 struct intel_engine_cs *engine;
553 enum intel_engine_id id;
554
555 if (!i915.enable_execlists)
556 return true;
557
558 for_each_engine(engine, dev_priv, id)
559 if (!execlists_elsp_idle(engine))
560 return false;
561
562 return true;
563}
564
Chris Wilson70c2a242016-09-09 14:11:46 +0100565static bool execlists_elsp_ready(struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800566{
Chris Wilson70c2a242016-09-09 14:11:46 +0100567 int port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800568
Chris Wilson70c2a242016-09-09 14:11:46 +0100569 port = 1; /* wait for a free slot */
570 if (engine->disable_lite_restore_wa || engine->preempt_wa)
571 port = 0; /* wait for GPU to be idle before continuing */
Ben Widawsky91a41032016-01-05 10:30:07 -0800572
Chris Wilson70c2a242016-09-09 14:11:46 +0100573 return !engine->execlist_port[port].request;
Ben Widawsky91a41032016-01-05 10:30:07 -0800574}
575
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200576/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100577 * Check the unread Context Status Buffers and manage the submission of new
578 * contexts to the ELSP accordingly.
579 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100580static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100581{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100582 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100583 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100584 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100585
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100586 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000587
Chris Wilson70c2a242016-09-09 14:11:46 +0100588 if (!execlists_elsp_idle(engine)) {
589 u32 __iomem *csb_mmio =
590 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
591 u32 __iomem *buf =
592 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
593 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100594
Chris Wilson70c2a242016-09-09 14:11:46 +0100595 csb = readl(csb_mmio);
596 head = GEN8_CSB_READ_PTR(csb);
597 tail = GEN8_CSB_WRITE_PTR(csb);
598 if (tail < head)
599 tail += GEN8_CSB_ENTRIES;
600 while (head < tail) {
601 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
602 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100603
Chris Wilson70c2a242016-09-09 14:11:46 +0100604 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
605 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100606
Chris Wilson70c2a242016-09-09 14:11:46 +0100607 GEM_BUG_ON(port[0].count == 0);
608 if (--port[0].count == 0) {
609 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
610 execlists_context_status_change(port[0].request,
611 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100612
Chris Wilson70c2a242016-09-09 14:11:46 +0100613 i915_gem_request_put(port[0].request);
614 port[0] = port[1];
615 memset(&port[1], 0, sizeof(port[1]));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000616
Chris Wilson70c2a242016-09-09 14:11:46 +0100617 engine->preempt_wa = false;
618 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000619
Chris Wilson70c2a242016-09-09 14:11:46 +0100620 GEM_BUG_ON(port[0].count == 0 &&
621 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000622 }
623
Chris Wilson70c2a242016-09-09 14:11:46 +0100624 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
625 GEN8_CSB_WRITE_PTR(csb) << 8),
626 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000627 }
628
Chris Wilson70c2a242016-09-09 14:11:46 +0100629 if (execlists_elsp_ready(engine))
630 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000631
Chris Wilson70c2a242016-09-09 14:11:46 +0100632 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100633}
634
Chris Wilson20311bd2016-11-14 20:41:03 +0000635static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
636{
637 struct rb_node **p, *rb;
638 bool first = true;
639
640 /* most positive priority is scheduled first, equal priorities fifo */
641 rb = NULL;
642 p = &root->rb_node;
643 while (*p) {
644 struct i915_priotree *pos;
645
646 rb = *p;
647 pos = rb_entry(rb, typeof(*pos), node);
648 if (pt->priority > pos->priority) {
649 p = &rb->rb_left;
650 } else {
651 p = &rb->rb_right;
652 first = false;
653 }
654 }
655 rb_link_node(&pt->node, rb, p);
656 rb_insert_color(&pt->node, root);
657
658 return first;
659}
660
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100661static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100662{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000663 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100664 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100665
Chris Wilson663f71e2016-11-14 20:41:00 +0000666 /* Will be called from irq-context when using foreign fences. */
667 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100668
Chris Wilson20311bd2016-11-14 20:41:03 +0000669 if (insert_request(&request->priotree, &engine->execlist_queue))
670 engine->execlist_first = &request->priotree.node;
Chris Wilson70c2a242016-09-09 14:11:46 +0100671 if (execlists_elsp_idle(engine))
672 tasklet_hi_schedule(&engine->irq_tasklet);
Michel Thierryacdd8842014-07-24 17:04:38 +0100673
Chris Wilson663f71e2016-11-14 20:41:00 +0000674 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100675}
676
Chris Wilson20311bd2016-11-14 20:41:03 +0000677static struct intel_engine_cs *
678pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
679{
680 struct intel_engine_cs *engine;
681
682 engine = container_of(pt,
683 struct drm_i915_gem_request,
684 priotree)->engine;
685 if (engine != locked) {
686 if (locked)
687 spin_unlock_irq(&locked->timeline->lock);
688 spin_lock_irq(&engine->timeline->lock);
689 }
690
691 return engine;
692}
693
694static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
695{
696 struct intel_engine_cs *engine = NULL;
697 struct i915_dependency *dep, *p;
698 struct i915_dependency stack;
699 LIST_HEAD(dfs);
700
701 if (prio <= READ_ONCE(request->priotree.priority))
702 return;
703
Chris Wilson70cd1472016-11-28 14:36:49 +0000704 /* Need BKL in order to use the temporary link inside i915_dependency */
705 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000706
707 stack.signaler = &request->priotree;
708 list_add(&stack.dfs_link, &dfs);
709
710 /* Recursively bump all dependent priorities to match the new request.
711 *
712 * A naive approach would be to use recursion:
713 * static void update_priorities(struct i915_priotree *pt, prio) {
714 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
715 * update_priorities(dep->signal, prio)
716 * insert_request(pt);
717 * }
718 * but that may have unlimited recursion depth and so runs a very
719 * real risk of overunning the kernel stack. Instead, we build
720 * a flat list of all dependencies starting with the current request.
721 * As we walk the list of dependencies, we add all of its dependencies
722 * to the end of the list (this may include an already visited
723 * request) and continue to walk onwards onto the new dependencies. The
724 * end result is a topological list of requests in reverse order, the
725 * last element in the list is the request we must execute first.
726 */
727 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
728 struct i915_priotree *pt = dep->signaler;
729
730 list_for_each_entry(p, &pt->signalers_list, signal_link)
731 if (prio > READ_ONCE(p->signaler->priority))
732 list_move_tail(&p->dfs_link, &dfs);
733
Chris Wilson0798cff2016-12-05 14:29:41 +0000734 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000735 if (!RB_EMPTY_NODE(&pt->node))
736 continue;
737
738 engine = pt_lock_engine(pt, engine);
739
740 /* If it is not already in the rbtree, we can update the
741 * priority inplace and skip over it (and its dependencies)
742 * if it is referenced *again* as we descend the dfs.
743 */
744 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
745 pt->priority = prio;
746 list_del_init(&dep->dfs_link);
747 }
748 }
749
750 /* Fifo and depth-first replacement ensure our deps execute before us */
751 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
752 struct i915_priotree *pt = dep->signaler;
753
754 INIT_LIST_HEAD(&dep->dfs_link);
755
756 engine = pt_lock_engine(pt, engine);
757
758 if (prio <= pt->priority)
759 continue;
760
761 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
762
763 pt->priority = prio;
764 rb_erase(&pt->node, &engine->execlist_queue);
765 if (insert_request(pt, &engine->execlist_queue))
766 engine->execlist_first = &pt->node;
767 }
768
769 if (engine)
770 spin_unlock_irq(&engine->timeline->lock);
771
772 /* XXX Do we need to preempt to make room for us and our deps? */
773}
774
Chris Wilsone2efd132016-05-24 14:53:34 +0100775static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100776 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000777{
Chris Wilson9021ad02016-05-24 14:53:37 +0100778 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100779 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000780 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000781
Chris Wilson91c8a322016-07-05 10:40:23 +0100782 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000783
Chris Wilson9021ad02016-05-24 14:53:37 +0100784 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100785 return 0;
786
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100787 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
788 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100789 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100790 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000791
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100792 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100793 if (IS_ERR(vaddr)) {
794 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100795 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000796 }
797
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100798 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100799 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100800 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100801
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000802 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100803
Chris Wilsona3aabe82016-10-04 21:11:26 +0100804 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
805 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100806 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100807
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100808 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200809
Nick Hoathe84fe802015-09-11 12:53:46 +0100810 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100811 if (i915.enable_guc_submission) {
812 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100813 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100814 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000815
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100816 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100817 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000818
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100819unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100820 i915_gem_object_unpin_map(ce->state->obj);
821unpin_vma:
822 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100823err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100824 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000825 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000826}
827
Chris Wilsone2efd132016-05-24 14:53:34 +0100828void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000829 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000830{
Chris Wilson9021ad02016-05-24 14:53:37 +0100831 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100832
Chris Wilson91c8a322016-07-05 10:40:23 +0100833 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100834 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000835
Chris Wilson9021ad02016-05-24 14:53:37 +0100836 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100837 return;
838
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100839 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100840
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100841 i915_gem_object_unpin_map(ce->state->obj);
842 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100843
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100844 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000845}
846
Chris Wilsonef11c012016-12-18 15:37:19 +0000847int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
848{
849 struct intel_engine_cs *engine = request->engine;
850 struct intel_context *ce = &request->ctx->engine[engine->id];
851 int ret;
852
853 /* Flush enough space to reduce the likelihood of waiting after
854 * we start building the request - in which case we will just
855 * have to repeat work.
856 */
857 request->reserved_space += EXECLISTS_REQUEST_SIZE;
858
859 if (!ce->state) {
860 ret = execlists_context_deferred_alloc(request->ctx, engine);
861 if (ret)
862 return ret;
863 }
864
865 request->ring = ce->ring;
866
867 ret = intel_lr_context_pin(request->ctx, engine);
868 if (ret)
869 return ret;
870
871 if (i915.enable_guc_submission) {
872 /*
873 * Check that the GuC has space for the request before
874 * going any further, as the i915_add_request() call
875 * later on mustn't fail ...
876 */
877 ret = i915_guc_wq_reserve(request);
878 if (ret)
879 goto err_unpin;
880 }
881
882 ret = intel_ring_begin(request, 0);
883 if (ret)
884 goto err_unreserve;
885
886 if (!ce->initialised) {
887 ret = engine->init_context(request);
888 if (ret)
889 goto err_unreserve;
890
891 ce->initialised = true;
892 }
893
894 /* Note that after this point, we have committed to using
895 * this request as it is being used to both track the
896 * state of engine initialisation and liveness of the
897 * golden renderstate above. Think twice before you try
898 * to cancel/unwind this request now.
899 */
900
901 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
902 return 0;
903
904err_unreserve:
905 if (i915.enable_guc_submission)
906 i915_guc_wq_unreserve(request);
907err_unpin:
908 intel_lr_context_unpin(request->ctx, engine);
909 return ret;
910}
911
John Harrisone2be4fa2015-05-29 17:43:54 +0100912static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000913{
914 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100915 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100916 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000917
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800918 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000919 return 0;
920
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100921 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000922 if (ret)
923 return ret;
924
Chris Wilson987046a2016-04-28 09:56:46 +0100925 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000926 if (ret)
927 return ret;
928
Chris Wilson1dae2df2016-08-02 22:50:19 +0100929 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000930 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100931 intel_ring_emit_reg(ring, w->reg[i].addr);
932 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000933 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100934 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000935
Chris Wilson1dae2df2016-08-02 22:50:19 +0100936 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000937
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100938 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000939 if (ret)
940 return ret;
941
942 return 0;
943}
944
Arun Siluvery83b8a982015-07-08 10:27:05 +0100945#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100946 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100947 int __index = (index)++; \
948 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100949 return -ENOSPC; \
950 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100951 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100952 } while (0)
953
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200954#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200955 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100956
957/*
958 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
959 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
960 * but there is a slight complication as this is applied in WA batch where the
961 * values are only initialized once so we cannot take register value at the
962 * beginning and reuse it further; hence we save its value to memory, upload a
963 * constant value with bit21 set and then we restore it back with the saved value.
964 * To simplify the WA, a constant value is formed by using the default value
965 * of this register. This shouldn't be a problem because we are only modifying
966 * it for a short period and this batch in non-premptible. We can ofcourse
967 * use additional instructions that read the actual value of the register
968 * at that time and set our bit of interest but it makes the WA complicated.
969 *
970 * This WA is also required for Gen9 so extracting as a function avoids
971 * code duplication.
972 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000973static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200974 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100975 uint32_t index)
976{
Dave Airlie5e580522016-07-26 17:26:29 +1000977 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100978 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
979
Arun Siluverya4106a72015-07-14 15:01:29 +0100980 /*
Jani Nikula3be192e2016-09-16 16:59:47 +0300981 * WaDisableLSQCROPERFforOCL:kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100982 * This WA is implemented in skl_init_clock_gating() but since
983 * this batch updates GEN8_L3SQCREG4 with default value we need to
984 * set this bit here to retain the WA during flush.
985 */
Jani Nikula3be192e2016-09-16 16:59:47 +0300986 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100987 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
988
Arun Siluveryf1afe242015-08-04 16:22:20 +0100989 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100990 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200991 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100992 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100993 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100994
Arun Siluvery83b8a982015-07-08 10:27:05 +0100995 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200996 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100997 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100998
Arun Siluvery83b8a982015-07-08 10:27:05 +0100999 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1000 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1001 PIPE_CONTROL_DC_FLUSH_ENABLE));
1002 wa_ctx_emit(batch, index, 0);
1003 wa_ctx_emit(batch, index, 0);
1004 wa_ctx_emit(batch, index, 0);
1005 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001006
Arun Siluveryf1afe242015-08-04 16:22:20 +01001007 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001008 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001009 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001010 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001011 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001012
1013 return index;
1014}
1015
Arun Siluvery17ee9502015-06-19 19:07:01 +01001016static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1017 uint32_t offset,
1018 uint32_t start_alignment)
1019{
1020 return wa_ctx->offset = ALIGN(offset, start_alignment);
1021}
1022
1023static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1024 uint32_t offset,
1025 uint32_t size_alignment)
1026{
1027 wa_ctx->size = offset - wa_ctx->offset;
1028
1029 WARN(wa_ctx->size % size_alignment,
1030 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1031 wa_ctx->size, size_alignment);
1032 return 0;
1033}
1034
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001035/*
1036 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1037 * initialized at the beginning and shared across all contexts but this field
1038 * helps us to have multiple batches at different offsets and select them based
1039 * on a criteria. At the moment this batch always start at the beginning of the page
1040 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001041 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001042 * The number of WA applied are not known at the beginning; we use this field
1043 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001044 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001045 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1046 * so it adds NOOPs as padding to make it cacheline aligned.
1047 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1048 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001049 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001050static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001051 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001052 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001053 uint32_t *offset)
1054{
Arun Siluvery0160f052015-06-23 15:46:57 +01001055 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001056 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1057
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001058 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001059 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001060
Arun Siluveryc82435b2015-06-19 18:37:13 +01001061 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001062 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001063 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001064 if (rc < 0)
1065 return rc;
1066 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001067 }
1068
Arun Siluvery0160f052015-06-23 15:46:57 +01001069 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1070 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001071 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001072
Arun Siluvery83b8a982015-07-08 10:27:05 +01001073 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1074 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1075 PIPE_CONTROL_GLOBAL_GTT_IVB |
1076 PIPE_CONTROL_CS_STALL |
1077 PIPE_CONTROL_QW_WRITE));
1078 wa_ctx_emit(batch, index, scratch_addr);
1079 wa_ctx_emit(batch, index, 0);
1080 wa_ctx_emit(batch, index, 0);
1081 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001082
Arun Siluvery17ee9502015-06-19 19:07:01 +01001083 /* Pad to end of cacheline */
1084 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001085 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001086
1087 /*
1088 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1089 * execution depends on the length specified in terms of cache lines
1090 * in the register CTX_RCS_INDIRECT_CTX
1091 */
1092
1093 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1094}
1095
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001096/*
1097 * This batch is started immediately after indirect_ctx batch. Since we ensure
1098 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001099 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001100 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001101 *
1102 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1103 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1104 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001105static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001106 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001107 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001108 uint32_t *offset)
1109{
1110 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1111
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001112 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001113 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001114
Arun Siluvery83b8a982015-07-08 10:27:05 +01001115 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001116
1117 return wa_ctx_end(wa_ctx, *offset = index, 1);
1118}
1119
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001120static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001121 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001122 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001123 uint32_t *offset)
1124{
Arun Siluverya4106a72015-07-14 15:01:29 +01001125 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001126 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001127 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1128
Jani Nikula9fc736e2016-09-16 16:59:46 +03001129 /* WaDisableCtxRestoreArbitration:bxt */
1130 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001131 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001132
Arun Siluverya4106a72015-07-14 15:01:29 +01001133 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001134 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001135 if (ret < 0)
1136 return ret;
1137 index = ret;
1138
Mika Kuoppala873e8172016-07-20 14:26:13 +03001139 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1140 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1141 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1142 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1143 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1144 wa_ctx_emit(batch, index, MI_NOOP);
1145
Mika Kuoppala066d4622016-06-07 17:19:15 +03001146 /* WaClearSlmSpaceAtContextSwitch:kbl */
1147 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001148 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001149 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001150 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001151
1152 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1153 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1154 PIPE_CONTROL_GLOBAL_GTT_IVB |
1155 PIPE_CONTROL_CS_STALL |
1156 PIPE_CONTROL_QW_WRITE));
1157 wa_ctx_emit(batch, index, scratch_addr);
1158 wa_ctx_emit(batch, index, 0);
1159 wa_ctx_emit(batch, index, 0);
1160 wa_ctx_emit(batch, index, 0);
1161 }
Tim Gore3485d992016-07-05 10:01:30 +01001162
1163 /* WaMediaPoolStateCmdInWABB:bxt */
1164 if (HAS_POOLED_EU(engine->i915)) {
1165 /*
1166 * EU pool configuration is setup along with golden context
1167 * during context initialization. This value depends on
1168 * device type (2x6 or 3x6) and needs to be updated based
1169 * on which subslice is disabled especially for 2x6
1170 * devices, however it is safe to load default
1171 * configuration of 3x6 device instead of masking off
1172 * corresponding bits because HW ignores bits of a disabled
1173 * subslice and drops down to appropriate config. Please
1174 * see render_state_setup() in i915_gem_render_state.c for
1175 * possible configurations, to avoid duplication they are
1176 * not shown here again.
1177 */
1178 u32 eu_pool_config = 0x00777000;
1179 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1180 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1181 wa_ctx_emit(batch, index, eu_pool_config);
1182 wa_ctx_emit(batch, index, 0);
1183 wa_ctx_emit(batch, index, 0);
1184 wa_ctx_emit(batch, index, 0);
1185 }
1186
Arun Siluvery0504cff2015-07-14 15:01:27 +01001187 /* Pad to end of cacheline */
1188 while (index % CACHELINE_DWORDS)
1189 wa_ctx_emit(batch, index, MI_NOOP);
1190
1191 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1192}
1193
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001194static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001195 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001196 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001197 uint32_t *offset)
1198{
1199 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1200
Jani Nikulaa117f372016-09-16 16:59:44 +03001201 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
1202 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001203 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001204 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001205 wa_ctx_emit(batch, index,
1206 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1207 wa_ctx_emit(batch, index, MI_NOOP);
1208 }
1209
Tim Goreb1e429f2016-03-21 14:37:29 +00001210 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001211 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001212 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1213
1214 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1215 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1216
1217 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1218 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1219
1220 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1221 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1222
1223 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1224 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1225 wa_ctx_emit(batch, index, 0x0);
1226 wa_ctx_emit(batch, index, MI_NOOP);
1227 }
1228
Jani Nikula9fc736e2016-09-16 16:59:46 +03001229 /* WaDisableCtxRestoreArbitration:bxt */
1230 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001231 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1232
Arun Siluvery0504cff2015-07-14 15:01:27 +01001233 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1234
1235 return wa_ctx_end(wa_ctx, *offset = index, 1);
1236}
1237
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001238static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001239{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001240 struct drm_i915_gem_object *obj;
1241 struct i915_vma *vma;
1242 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001243
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001244 obj = i915_gem_object_create(engine->i915, PAGE_ALIGN(size));
Chris Wilson48bb74e2016-08-15 10:49:04 +01001245 if (IS_ERR(obj))
1246 return PTR_ERR(obj);
1247
1248 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1249 if (IS_ERR(vma)) {
1250 err = PTR_ERR(vma);
1251 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001252 }
1253
Chris Wilson48bb74e2016-08-15 10:49:04 +01001254 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1255 if (err)
1256 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001257
Chris Wilson48bb74e2016-08-15 10:49:04 +01001258 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001259 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001260
1261err:
1262 i915_gem_object_put(obj);
1263 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001264}
1265
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001266static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001267{
Chris Wilson19880c42016-08-15 10:49:05 +01001268 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001269}
1270
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001271static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001272{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001273 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001274 uint32_t *batch;
1275 uint32_t offset;
1276 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001277 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001278
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001279 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001280
Arun Siluvery5e60d792015-06-23 15:50:44 +01001281 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001282 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001283 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001284 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001285 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001286 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001287
Arun Siluveryc4db7592015-06-19 18:37:11 +01001288 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001289 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001290 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001291 return -EINVAL;
1292 }
1293
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001294 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001295 if (ret) {
1296 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1297 return ret;
1298 }
1299
Chris Wilson48bb74e2016-08-15 10:49:04 +01001300 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001301 batch = kmap_atomic(page);
1302 offset = 0;
1303
Chris Wilsonc0336662016-05-06 15:40:21 +01001304 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001305 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001306 &wa_ctx->indirect_ctx,
1307 batch,
1308 &offset);
1309 if (ret)
1310 goto out;
1311
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001312 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001313 &wa_ctx->per_ctx,
1314 batch,
1315 &offset);
1316 if (ret)
1317 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001318 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001319 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001320 &wa_ctx->indirect_ctx,
1321 batch,
1322 &offset);
1323 if (ret)
1324 goto out;
1325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001326 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001327 &wa_ctx->per_ctx,
1328 batch,
1329 &offset);
1330 if (ret)
1331 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001332 }
1333
1334out:
1335 kunmap_atomic(batch);
1336 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001337 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001338
1339 return ret;
1340}
1341
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001342static void lrc_init_hws(struct intel_engine_cs *engine)
1343{
Chris Wilsonc0336662016-05-06 15:40:21 +01001344 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001345
1346 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001347 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001348 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1349}
1350
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001351static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001352{
Chris Wilsonc0336662016-05-06 15:40:21 +01001353 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001354 int ret;
1355
1356 ret = intel_mocs_init_engine(engine);
1357 if (ret)
1358 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001359
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001360 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001361
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001362 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001363
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001364 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001365
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001366 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001367 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1368 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001369
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001370 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001371
Tomas Elffc0768c2016-03-21 16:26:59 +00001372 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001373
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001374 /* After a GPU reset, we may have requests to replay */
1375 if (!execlists_elsp_idle(engine)) {
1376 engine->execlist_port[0].count = 0;
1377 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001378 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001379 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001380
1381 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001382}
1383
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001384static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001385{
Chris Wilsonc0336662016-05-06 15:40:21 +01001386 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001387 int ret;
1388
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001389 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001390 if (ret)
1391 return ret;
1392
1393 /* We need to disable the AsyncFlip performance optimisations in order
1394 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1395 * programmed to '1' on all products.
1396 *
1397 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1398 */
1399 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1400
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001401 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1402
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001403 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001404}
1405
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001406static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001407{
1408 int ret;
1409
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001410 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001411 if (ret)
1412 return ret;
1413
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001414 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001415}
1416
Chris Wilson821ed7d2016-09-09 14:11:53 +01001417static void reset_common_ring(struct intel_engine_cs *engine,
1418 struct drm_i915_gem_request *request)
1419{
1420 struct drm_i915_private *dev_priv = engine->i915;
1421 struct execlist_port *port = engine->execlist_port;
1422 struct intel_context *ce = &request->ctx->engine[engine->id];
1423
Chris Wilsona3aabe82016-10-04 21:11:26 +01001424 /* We want a simple context + ring to execute the breadcrumb update.
1425 * We cannot rely on the context being intact across the GPU hang,
1426 * so clear it and rebuild just what we need for the breadcrumb.
1427 * All pending requests for this context will be zapped, and any
1428 * future request will be after userspace has had the opportunity
1429 * to recreate its own state.
1430 */
1431 execlists_init_reg_state(ce->lrc_reg_state,
1432 request->ctx, engine, ce->ring);
1433
Chris Wilson821ed7d2016-09-09 14:11:53 +01001434 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001435 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1436 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001437 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001438
Chris Wilson821ed7d2016-09-09 14:11:53 +01001439 request->ring->head = request->postfix;
1440 request->ring->last_retired_head = -1;
1441 intel_ring_update_space(request->ring);
1442
1443 if (i915.enable_guc_submission)
1444 return;
1445
1446 /* Catch up with any missed context-switch interrupts */
1447 I915_WRITE(RING_CONTEXT_STATUS_PTR(engine), _MASKED_FIELD(0xffff, 0));
1448 if (request->ctx != port[0].request->ctx) {
1449 i915_gem_request_put(port[0].request);
1450 port[0] = port[1];
1451 memset(&port[1], 0, sizeof(port[1]));
1452 }
1453
Chris Wilson821ed7d2016-09-09 14:11:53 +01001454 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001455
1456 /* Reset WaIdleLiteRestore:bdw,skl as well */
1457 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001458}
1459
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001460static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1461{
1462 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001463 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001464 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001465 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1466 int i, ret;
1467
Chris Wilson987046a2016-04-28 09:56:46 +01001468 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001469 if (ret)
1470 return ret;
1471
Chris Wilsonb5321f32016-08-02 22:50:18 +01001472 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001473 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1474 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1475
Chris Wilsonb5321f32016-08-02 22:50:18 +01001476 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1477 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1478 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1479 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001480 }
1481
Chris Wilsonb5321f32016-08-02 22:50:18 +01001482 intel_ring_emit(ring, MI_NOOP);
1483 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001484
1485 return 0;
1486}
1487
John Harrisonbe795fc2015-05-29 17:44:03 +01001488static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001489 u64 offset, u32 len,
1490 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001491{
Chris Wilson7e37f882016-08-02 22:50:21 +01001492 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001493 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001494 int ret;
1495
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001496 /* Don't rely in hw updating PDPs, specially in lite-restore.
1497 * Ideally, we should set Force PD Restore in ctx descriptor,
1498 * but we can't. Force Restore would be a second option, but
1499 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001500 * not idle). PML4 is allocated during ppgtt init so this is
1501 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001502 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001503 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001504 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001505 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001506 ret = intel_logical_ring_emit_pdps(req);
1507 if (ret)
1508 return ret;
1509 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001510
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001511 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001512 }
1513
Chris Wilson987046a2016-04-28 09:56:46 +01001514 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001515 if (ret)
1516 return ret;
1517
1518 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001519 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1520 (ppgtt<<8) |
1521 (dispatch_flags & I915_DISPATCH_RS ?
1522 MI_BATCH_RESOURCE_STREAMER : 0));
1523 intel_ring_emit(ring, lower_32_bits(offset));
1524 intel_ring_emit(ring, upper_32_bits(offset));
1525 intel_ring_emit(ring, MI_NOOP);
1526 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001527
1528 return 0;
1529}
1530
Chris Wilson31bb59c2016-07-01 17:23:27 +01001531static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001532{
Chris Wilsonc0336662016-05-06 15:40:21 +01001533 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001534 I915_WRITE_IMR(engine,
1535 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1536 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001537}
1538
Chris Wilson31bb59c2016-07-01 17:23:27 +01001539static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001540{
Chris Wilsonc0336662016-05-06 15:40:21 +01001541 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001542 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001543}
1544
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001545static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001546{
Chris Wilson7e37f882016-08-02 22:50:21 +01001547 struct intel_ring *ring = request->ring;
1548 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001549 int ret;
1550
Chris Wilson987046a2016-04-28 09:56:46 +01001551 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001552 if (ret)
1553 return ret;
1554
1555 cmd = MI_FLUSH_DW + 1;
1556
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001557 /* We always require a command barrier so that subsequent
1558 * commands, such as breadcrumb interrupts, are strictly ordered
1559 * wrt the contents of the write cache being flushed to memory
1560 * (and thus being coherent from the CPU).
1561 */
1562 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1563
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001564 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001565 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001566 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001567 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001568 }
1569
Chris Wilsonb5321f32016-08-02 22:50:18 +01001570 intel_ring_emit(ring, cmd);
1571 intel_ring_emit(ring,
1572 I915_GEM_HWS_SCRATCH_ADDR |
1573 MI_FLUSH_DW_USE_GTT);
1574 intel_ring_emit(ring, 0); /* upper addr */
1575 intel_ring_emit(ring, 0); /* value */
1576 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001577
1578 return 0;
1579}
1580
John Harrison7deb4d32015-05-29 17:43:59 +01001581static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001582 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001583{
Chris Wilson7e37f882016-08-02 22:50:21 +01001584 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001585 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001586 u32 scratch_addr =
1587 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001588 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001589 u32 flags = 0;
1590 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001591 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001592
1593 flags |= PIPE_CONTROL_CS_STALL;
1594
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001595 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001596 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1597 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001598 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001599 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001600 }
1601
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001602 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001603 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1604 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1605 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1606 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1607 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1608 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1609 flags |= PIPE_CONTROL_QW_WRITE;
1610 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001611
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001612 /*
1613 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1614 * pipe control.
1615 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001616 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001617 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001618
1619 /* WaForGAMHang:kbl */
1620 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1621 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001622 }
Imre Deak9647ff32015-01-25 13:27:11 -08001623
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001624 len = 6;
1625
1626 if (vf_flush_wa)
1627 len += 6;
1628
1629 if (dc_flush_wa)
1630 len += 12;
1631
1632 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001633 if (ret)
1634 return ret;
1635
Imre Deak9647ff32015-01-25 13:27:11 -08001636 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001637 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1638 intel_ring_emit(ring, 0);
1639 intel_ring_emit(ring, 0);
1640 intel_ring_emit(ring, 0);
1641 intel_ring_emit(ring, 0);
1642 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001643 }
1644
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001645 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001646 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1647 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1648 intel_ring_emit(ring, 0);
1649 intel_ring_emit(ring, 0);
1650 intel_ring_emit(ring, 0);
1651 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001652 }
1653
Chris Wilsonb5321f32016-08-02 22:50:18 +01001654 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1655 intel_ring_emit(ring, flags);
1656 intel_ring_emit(ring, scratch_addr);
1657 intel_ring_emit(ring, 0);
1658 intel_ring_emit(ring, 0);
1659 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001660
1661 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001662 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1663 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1664 intel_ring_emit(ring, 0);
1665 intel_ring_emit(ring, 0);
1666 intel_ring_emit(ring, 0);
1667 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001668 }
1669
Chris Wilsonb5321f32016-08-02 22:50:18 +01001670 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001671
1672 return 0;
1673}
1674
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001675static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001676{
Imre Deak319404d2015-08-14 18:35:27 +03001677 /*
1678 * On BXT A steppings there is a HW coherency issue whereby the
1679 * MI_STORE_DATA_IMM storing the completed request's seqno
1680 * occasionally doesn't invalidate the CPU cache. Work around this by
1681 * clflushing the corresponding cacheline whenever the caller wants
1682 * the coherency to be guaranteed. Note that this cacheline is known
1683 * to be clean at this point, since we only write it in
1684 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1685 * this clflush in practice becomes an invalidate operation.
1686 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001687 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001688}
1689
Chris Wilson7c17d372016-01-20 15:43:35 +02001690/*
1691 * Reserve space for 2 NOOPs at the end of each request to be
1692 * used as a workaround for not being allowed to do lite
1693 * restore with HEAD==TAIL (WaIdleLiteRestore).
1694 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001695static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *out)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001696{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001697 *out++ = MI_NOOP;
1698 *out++ = MI_NOOP;
1699 request->wa_tail = intel_ring_offset(request->ring, out);
1700}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001701
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001702static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request,
1703 u32 *out)
1704{
Chris Wilson7c17d372016-01-20 15:43:35 +02001705 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1706 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001707
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001708 *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1709 *out++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1710 *out++ = 0;
1711 *out++ = request->global_seqno;
1712 *out++ = MI_USER_INTERRUPT;
1713 *out++ = MI_NOOP;
1714 request->tail = intel_ring_offset(request->ring, out);
1715
1716 gen8_emit_wa_tail(request, out);
Chris Wilson7c17d372016-01-20 15:43:35 +02001717}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001718
Chris Wilson98f29e82016-10-28 13:58:51 +01001719static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1720
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001721static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
1722 u32 *out)
Chris Wilson7c17d372016-01-20 15:43:35 +02001723{
Michał Winiarskice81a652016-04-12 15:51:55 +02001724 /* We're using qword write, seqno should be aligned to 8 bytes. */
1725 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1726
Chris Wilson7c17d372016-01-20 15:43:35 +02001727 /* w/a for post sync ops following a GPGPU operation we
1728 * need a prior CS_STALL, which is emitted by the flush
1729 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001730 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001731 *out++ = GFX_OP_PIPE_CONTROL(6);
1732 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
1733 PIPE_CONTROL_CS_STALL |
1734 PIPE_CONTROL_QW_WRITE);
1735 *out++ = intel_hws_seqno_address(request->engine);
1736 *out++ = 0;
1737 *out++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001738 /* We're thrashing one dword of HWS. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001739 *out++ = 0;
1740 *out++ = MI_USER_INTERRUPT;
1741 *out++ = MI_NOOP;
1742 request->tail = intel_ring_offset(request->ring, out);
1743
1744 gen8_emit_wa_tail(request, out);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001745}
1746
Chris Wilson98f29e82016-10-28 13:58:51 +01001747static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1748
John Harrison87531812015-05-29 17:43:44 +01001749static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001750{
1751 int ret;
1752
John Harrisone2be4fa2015-05-29 17:43:54 +01001753 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001754 if (ret)
1755 return ret;
1756
Peter Antoine3bbaba02015-07-10 20:13:11 +03001757 ret = intel_rcs_context_init_mocs(req);
1758 /*
1759 * Failing to program the MOCS is non-fatal.The system will not
1760 * run at peak performance. So generate an error and carry on.
1761 */
1762 if (ret)
1763 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1764
Chris Wilson4e50f082016-10-28 13:58:31 +01001765 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001766}
1767
Oscar Mateo73e4d072014-07-24 17:04:48 +01001768/**
1769 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001770 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001771 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001772void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001773{
John Harrison6402c332014-10-31 12:00:26 +00001774 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001775
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001776 /*
1777 * Tasklet cannot be active at this point due intel_mark_active/idle
1778 * so this is just for documentation.
1779 */
1780 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1781 tasklet_kill(&engine->irq_tasklet);
1782
Chris Wilsonc0336662016-05-06 15:40:21 +01001783 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001784
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001785 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001786 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001787 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001788
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001789 if (engine->cleanup)
1790 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001791
Chris Wilson96a945a2016-08-03 13:19:16 +01001792 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001793
Chris Wilson57e88532016-08-15 10:48:57 +01001794 if (engine->status_page.vma) {
1795 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1796 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001797 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001798 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001799
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001800 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001801 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301802 dev_priv->engine[engine->id] = NULL;
1803 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001804}
1805
Chris Wilsonddd66c52016-08-02 22:50:31 +01001806void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1807{
1808 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301809 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001810
Chris Wilson20311bd2016-11-14 20:41:03 +00001811 for_each_engine(engine, dev_priv, id) {
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001812 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001813 engine->schedule = execlists_schedule;
1814 }
Chris Wilsonddd66c52016-08-02 22:50:31 +01001815}
1816
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001817static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001818logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001819{
1820 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001821 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001822 engine->reset_hw = reset_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001823 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001824 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001825 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001826 engine->submit_request = execlists_submit_request;
Chris Wilson20311bd2016-11-14 20:41:03 +00001827 engine->schedule = execlists_schedule;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001828
Chris Wilson31bb59c2016-07-01 17:23:27 +01001829 engine->irq_enable = gen8_logical_ring_enable_irq;
1830 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001831 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001832 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001833 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001834}
1835
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001836static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001837logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001838{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001839 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001840 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1841 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001842}
1843
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001844static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001845lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001846{
Chris Wilson57e88532016-08-15 10:48:57 +01001847 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001848 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001849
1850 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001851 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001852 if (IS_ERR(hws))
1853 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001854
1855 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001856 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001857 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001858
1859 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001860}
1861
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001862static void
1863logical_ring_setup(struct intel_engine_cs *engine)
1864{
1865 struct drm_i915_private *dev_priv = engine->i915;
1866 enum forcewake_domains fw_domains;
1867
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001868 intel_engine_setup_common(engine);
1869
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001870 /* Intentionally left blank. */
1871 engine->buffer = NULL;
1872
1873 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1874 RING_ELSP(engine),
1875 FW_REG_WRITE);
1876
1877 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1878 RING_CONTEXT_STATUS_PTR(engine),
1879 FW_REG_READ | FW_REG_WRITE);
1880
1881 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1882 RING_CONTEXT_STATUS_BUF_BASE(engine),
1883 FW_REG_READ);
1884
1885 engine->fw_domains = fw_domains;
1886
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001887 tasklet_init(&engine->irq_tasklet,
1888 intel_lrc_irq_handler, (unsigned long)engine);
1889
1890 logical_ring_init_platform_invariants(engine);
1891 logical_ring_default_vfuncs(engine);
1892 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001893}
1894
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001895static int
1896logical_ring_init(struct intel_engine_cs *engine)
1897{
1898 struct i915_gem_context *dctx = engine->i915->kernel_context;
1899 int ret;
1900
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001901 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001902 if (ret)
1903 goto error;
1904
1905 ret = execlists_context_deferred_alloc(dctx, engine);
1906 if (ret)
1907 goto error;
1908
1909 /* As this is the default context, always pin it */
1910 ret = intel_lr_context_pin(dctx, engine);
1911 if (ret) {
1912 DRM_ERROR("Failed to pin context for %s: %d\n",
1913 engine->name, ret);
1914 goto error;
1915 }
1916
1917 /* And setup the hardware status page. */
1918 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1919 if (ret) {
1920 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1921 goto error;
1922 }
1923
1924 return 0;
1925
1926error:
1927 intel_logical_ring_cleanup(engine);
1928 return ret;
1929}
1930
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001931int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001932{
1933 struct drm_i915_private *dev_priv = engine->i915;
1934 int ret;
1935
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001936 logical_ring_setup(engine);
1937
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001938 if (HAS_L3_DPF(dev_priv))
1939 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1940
1941 /* Override some for render ring. */
1942 if (INTEL_GEN(dev_priv) >= 9)
1943 engine->init_hw = gen9_init_render_ring;
1944 else
1945 engine->init_hw = gen8_init_render_ring;
1946 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001947 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001948 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001949 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001950
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001951 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001952 if (ret)
1953 return ret;
1954
1955 ret = intel_init_workaround_bb(engine);
1956 if (ret) {
1957 /*
1958 * We continue even if we fail to initialize WA batch
1959 * because we only expect rare glitches but nothing
1960 * critical to prevent us from using GPU
1961 */
1962 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1963 ret);
1964 }
1965
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001966 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001967}
1968
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001969int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001970{
1971 logical_ring_setup(engine);
1972
1973 return logical_ring_init(engine);
1974}
1975
Jeff McGee0cea6502015-02-13 10:27:56 -06001976static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001977make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001978{
1979 u32 rpcs = 0;
1980
1981 /*
1982 * No explicit RPCS request is needed to ensure full
1983 * slice/subslice/EU enablement prior to Gen9.
1984 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001985 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001986 return 0;
1987
1988 /*
1989 * Starting in Gen9, render power gating can leave
1990 * slice/subslice/EU in a partially enabled state. We
1991 * must make an explicit request through RPCS for full
1992 * enablement.
1993 */
Imre Deak43b67992016-08-31 19:13:02 +03001994 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001995 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001996 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001997 GEN8_RPCS_S_CNT_SHIFT;
1998 rpcs |= GEN8_RPCS_ENABLE;
1999 }
2000
Imre Deak43b67992016-08-31 19:13:02 +03002001 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002002 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03002003 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002004 GEN8_RPCS_SS_CNT_SHIFT;
2005 rpcs |= GEN8_RPCS_ENABLE;
2006 }
2007
Imre Deak43b67992016-08-31 19:13:02 +03002008 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2009 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002010 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002011 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002012 GEN8_RPCS_EU_MAX_SHIFT;
2013 rpcs |= GEN8_RPCS_ENABLE;
2014 }
2015
2016 return rpcs;
2017}
2018
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002019static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002020{
2021 u32 indirect_ctx_offset;
2022
Chris Wilsonc0336662016-05-06 15:40:21 +01002023 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002024 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002025 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002026 /* fall through */
2027 case 9:
2028 indirect_ctx_offset =
2029 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2030 break;
2031 case 8:
2032 indirect_ctx_offset =
2033 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2034 break;
2035 }
2036
2037 return indirect_ctx_offset;
2038}
2039
Chris Wilsona3aabe82016-10-04 21:11:26 +01002040static void execlists_init_reg_state(u32 *reg_state,
2041 struct i915_gem_context *ctx,
2042 struct intel_engine_cs *engine,
2043 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002044{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002045 struct drm_i915_private *dev_priv = engine->i915;
2046 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002047
2048 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2049 * commands followed by (reg, value) pairs. The values we are setting here are
2050 * only for the first context restore: on a subsequent save, the GPU will
2051 * recreate this batchbuffer with new values (including all the missing
2052 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002053 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002054 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2055 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2056 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002057 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2058 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01002059 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01002060 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002061 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2062 0);
2063 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2064 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002065 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2066 RING_START(engine->mmio_base), 0);
2067 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2068 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01002069 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002070 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2071 RING_BBADDR_UDW(engine->mmio_base), 0);
2072 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2073 RING_BBADDR(engine->mmio_base), 0);
2074 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2075 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002076 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002077 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2078 RING_SBBADDR_UDW(engine->mmio_base), 0);
2079 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2080 RING_SBBADDR(engine->mmio_base), 0);
2081 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2082 RING_SBBSTATE(engine->mmio_base), 0);
2083 if (engine->id == RCS) {
2084 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2085 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2086 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2087 RING_INDIRECT_CTX(engine->mmio_base), 0);
2088 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2089 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01002090 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002091 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002092 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002093
2094 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2095 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2096 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2097
2098 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002099 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002100
2101 reg_state[CTX_BB_PER_CTX_PTR+1] =
2102 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2103 0x01;
2104 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002105 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002106 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002107 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2108 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002109 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002110 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2111 0);
2112 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2113 0);
2114 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2115 0);
2116 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2117 0);
2118 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2119 0);
2120 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2121 0);
2122 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2123 0);
2124 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2125 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002126
Michel Thierry2dba3232015-07-30 11:06:23 +01002127 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2128 /* 64b PPGTT (48bit canonical)
2129 * PDP0_DESCRIPTOR contains the base address to PML4 and
2130 * other PDP Descriptors are ignored.
2131 */
2132 ASSIGN_CTX_PML4(ppgtt, reg_state);
2133 } else {
2134 /* 32b PPGTT
2135 * PDP*_DESCRIPTOR contains the base address of space supported.
2136 * With dynamic page allocation, PDPs may not be allocated at
2137 * this point. Point the unallocated PDPs to the scratch page
2138 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002139 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002140 }
2141
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002142 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002143 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002144 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002145 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002146 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002147}
2148
2149static int
2150populate_lr_context(struct i915_gem_context *ctx,
2151 struct drm_i915_gem_object *ctx_obj,
2152 struct intel_engine_cs *engine,
2153 struct intel_ring *ring)
2154{
2155 void *vaddr;
2156 int ret;
2157
2158 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2159 if (ret) {
2160 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2161 return ret;
2162 }
2163
2164 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2165 if (IS_ERR(vaddr)) {
2166 ret = PTR_ERR(vaddr);
2167 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2168 return ret;
2169 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002170 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002171
2172 /* The second page of the context object contains some fields which must
2173 * be set up prior to the first execution. */
2174
2175 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2176 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002177
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002178 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002179
2180 return 0;
2181}
2182
Oscar Mateo73e4d072014-07-24 17:04:48 +01002183/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002184 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002185 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002186 *
2187 * Each engine may require a different amount of space for a context image,
2188 * so when allocating (or copying) an image, this function can be used to
2189 * find the right size for the specific engine.
2190 *
2191 * Return: size (in bytes) of an engine-specific context image
2192 *
2193 * Note: this size includes the HWSP, which is part of the context image
2194 * in LRC mode, but does not include the "shared data page" used with
2195 * GuC submission. The caller should account for this if using the GuC.
2196 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002197uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002198{
2199 int ret = 0;
2200
Chris Wilsonc0336662016-05-06 15:40:21 +01002201 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002202
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002203 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002204 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002205 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002206 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2207 else
2208 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002209 break;
2210 case VCS:
2211 case BCS:
2212 case VECS:
2213 case VCS2:
2214 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2215 break;
2216 }
2217
2218 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002219}
2220
Chris Wilsone2efd132016-05-24 14:53:34 +01002221static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002222 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002223{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002224 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002225 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002226 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002227 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002228 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002229 int ret;
2230
Chris Wilson9021ad02016-05-24 14:53:37 +01002231 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002232
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002233 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002234
Alex Daid1675192015-08-12 15:43:43 +01002235 /* One extra page as the sharing data between driver and GuC */
2236 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2237
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002238 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002239 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002240 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002241 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002242 }
2243
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002244 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2245 if (IS_ERR(vma)) {
2246 ret = PTR_ERR(vma);
2247 goto error_deref_obj;
2248 }
2249
Chris Wilson7e37f882016-08-02 22:50:21 +01002250 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002251 if (IS_ERR(ring)) {
2252 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002253 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002254 }
2255
Chris Wilsondca33ec2016-08-02 22:50:20 +01002256 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002257 if (ret) {
2258 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002259 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002260 }
2261
Chris Wilsondca33ec2016-08-02 22:50:20 +01002262 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002263 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002264 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002265
2266 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002267
Chris Wilsondca33ec2016-08-02 22:50:20 +01002268error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002269 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002270error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002271 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002272 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002273}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002274
Chris Wilson821ed7d2016-09-09 14:11:53 +01002275void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002276{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002277 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002278 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302279 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002280
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002281 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2282 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2283 * that stored in context. As we only write new commands from
2284 * ce->ring->tail onwards, everything before that is junk. If the GPU
2285 * starts reading from its RING_HEAD from the context, it may try to
2286 * execute that junk and die.
2287 *
2288 * So to avoid that we reset the context images upon resume. For
2289 * simplicity, we just zero everything out.
2290 */
2291 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302292 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002293 struct intel_context *ce = &ctx->engine[engine->id];
2294 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002295
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002296 if (!ce->state)
2297 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002298
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002299 reg = i915_gem_object_pin_map(ce->state->obj,
2300 I915_MAP_WB);
2301 if (WARN_ON(IS_ERR(reg)))
2302 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002303
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002304 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2305 reg[CTX_RING_HEAD+1] = 0;
2306 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002307
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002308 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002309 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002310
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002311 ce->ring->head = ce->ring->tail = 0;
2312 ce->ring->last_retired_head = -1;
2313 intel_ring_update_space(ce->ring);
2314 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002315 }
2316}