blob: 3870215061997e29c5251d6f940803c42fbc741f [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
Oscar Mateob20385f2014-07-24 17:04:10 +0100136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000138#include "i915_gem_render_state.h"
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000139#include "i915_reset.h"
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100140#include "i915_vgpu.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800141#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300142#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700143#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000160 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100161
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100162/* Typical size of the average request (2 pipecontrols and a MI_BB) */
163#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100165#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100166
Chris Wilsonf9e9e9d2019-03-01 17:09:01 +0000167#define ACTIVE_PRIORITY (I915_PRIORITY_NEWCLIENT | I915_PRIORITY_NOSEMAPHORE)
Chris Wilson1e3f6972019-03-01 17:08:58 +0000168
Chris Wilson95f697e2019-03-08 13:25:20 +0000169static int execlists_context_deferred_alloc(struct intel_context *ce,
170 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100171static void execlists_init_reg_state(u32 *reg_state,
Chris Wilsonb146e5e2019-03-06 08:47:04 +0000172 struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +0100173 struct intel_engine_cs *engine,
174 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000175
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000176static inline struct i915_priolist *to_priolist(struct rb_node *rb)
177{
178 return rb_entry(rb, struct i915_priolist, node);
179}
180
181static inline int rq_prio(const struct i915_request *rq)
182{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100183 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000184}
185
Chris Wilsonb5773a362019-02-28 22:06:39 +0000186static int effective_prio(const struct i915_request *rq)
187{
Chris Wilson1e3f6972019-03-01 17:08:58 +0000188 int prio = rq_prio(rq);
189
190 /*
191 * On unwinding the active request, we give it a priority bump
192 * equivalent to a freshly submitted request. This protects it from
193 * being gazumped again, but it would be preferable if we didn't
194 * let it be gazumped in the first place!
195 *
196 * See __unwind_incomplete_requests()
197 */
198 if (~prio & ACTIVE_PRIORITY && __i915_request_has_started(rq)) {
199 /*
200 * After preemption, we insert the active request at the
201 * end of the new priority level. This means that we will be
202 * _lower_ priority than the preemptee all things equal (and
203 * so the preemption is valid), so adjust our comparison
204 * accordingly.
205 */
206 prio |= ACTIVE_PRIORITY;
207 prio--;
208 }
209
Chris Wilsonb5773a362019-02-28 22:06:39 +0000210 /* Restrict mere WAIT boosts from triggering preemption */
Chris Wilson1e3f6972019-03-01 17:08:58 +0000211 return prio | __NO_PREEMPTION;
Chris Wilsonb5773a362019-02-28 22:06:39 +0000212}
213
Chris Wilsonc9a64622019-01-29 18:54:52 +0000214static int queue_prio(const struct intel_engine_execlists *execlists)
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000215{
Chris Wilsonc9a64622019-01-29 18:54:52 +0000216 struct i915_priolist *p;
217 struct rb_node *rb;
218
219 rb = rb_first_cached(&execlists->queue);
220 if (!rb)
221 return INT_MIN;
222
223 /*
224 * As the priolist[] are inverted, with the highest priority in [0],
225 * we have to flip the index value to become priority.
226 */
227 p = to_priolist(rb);
228 return ((p->priority + 1) << I915_USER_PRIORITY_SHIFT) - ffs(p->used);
229}
230
231static inline bool need_preempt(const struct intel_engine_cs *engine,
232 const struct i915_request *rq)
233{
Chris Wilsonb5773a362019-02-28 22:06:39 +0000234 int last_prio;
Chris Wilsonc9a64622019-01-29 18:54:52 +0000235
236 if (!intel_engine_has_preemption(engine))
237 return false;
238
239 if (i915_request_completed(rq))
240 return false;
241
242 /*
243 * Check if the current priority hint merits a preemption attempt.
244 *
245 * We record the highest value priority we saw during rescheduling
246 * prior to this dequeue, therefore we know that if it is strictly
247 * less than the current tail of ESLP[0], we do not need to force
248 * a preempt-to-idle cycle.
249 *
250 * However, the priority hint is a mere hint that we may need to
251 * preempt. If that hint is stale or we may be trying to preempt
252 * ourselves, ignore the request.
253 */
Chris Wilsonb5773a362019-02-28 22:06:39 +0000254 last_prio = effective_prio(rq);
Chris Wilsonc9a64622019-01-29 18:54:52 +0000255 if (!__execlists_need_preempt(engine->execlists.queue_priority_hint,
256 last_prio))
257 return false;
258
259 /*
260 * Check against the first request in ELSP[1], it will, thanks to the
261 * power of PI, be the highest priority of that context.
262 */
263 if (!list_is_last(&rq->link, &engine->timeline.requests) &&
264 rq_prio(list_next_entry(rq, link)) > last_prio)
265 return true;
266
267 /*
268 * If the inflight context did not trigger the preemption, then maybe
269 * it was the set of queued requests? Pick the highest priority in
270 * the queue (the first active priolist) and see if it deserves to be
271 * running instead of ELSP[0].
272 *
273 * The highest priority request in the queue can not be either
274 * ELSP[0] or ELSP[1] as, thanks again to PI, if it was the same
275 * context, it's priority would not exceed ELSP[0] aka last_prio.
276 */
277 return queue_prio(&engine->execlists) > last_prio;
278}
279
280__maybe_unused static inline bool
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000281assert_priority_queue(const struct i915_request *prev,
Chris Wilsonc9a64622019-01-29 18:54:52 +0000282 const struct i915_request *next)
283{
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000284 const struct intel_engine_execlists *execlists =
285 &prev->engine->execlists;
Chris Wilsonc9a64622019-01-29 18:54:52 +0000286
287 /*
288 * Without preemption, the prev may refer to the still active element
289 * which we refuse to let go.
290 *
291 * Even with preemption, there are times when we think it is better not
292 * to preempt and leave an ostensibly lower priority request in flight.
293 */
294 if (port_request(execlists->port) == prev)
295 return true;
296
297 return rq_prio(prev) >= rq_prio(next);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000298}
299
Chris Wilson1fc44d92018-05-17 22:26:32 +0100300/*
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000301 * The context descriptor encodes various attributes of a context,
302 * including its GTT address and some flags. Because it's fairly
303 * expensive to calculate, we'll just do it once and cache the result,
304 * which remains valid until the context is unpinned.
305 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200306 * This is what a descriptor looks like, from LSB to MSB::
307 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200308 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200309 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Lionel Landwerlin218b5002018-06-02 12:29:45 +0100310 * bits 32-52: ctx ID, a globally unique tag (highest bit used by GuC)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200311 * bits 53-54: mbz, reserved for use by hardware
312 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200313 *
314 * Starting from Gen11, the upper dword of the descriptor has a new format:
315 *
316 * bits 32-36: reserved
317 * bits 37-47: SW context ID
318 * bits 48:53: engine instance
319 * bit 54: mbz, reserved for use by hardware
320 * bits 55-60: SW counter
321 * bits 61-63: engine class
322 *
323 * engine info, SW context ID and SW counter need to form a unique number
324 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000325 */
Chris Wilson95f697e2019-03-08 13:25:20 +0000326static u64
327lrc_descriptor(struct intel_context *ce, struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000328{
Chris Wilson95f697e2019-03-08 13:25:20 +0000329 struct i915_gem_context *ctx = ce->gem_context;
Chris Wilson7069b142016-04-28 09:56:52 +0100330 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200332 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
333 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100334
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200335 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200336 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
337
Michel Thierry0b29c752017-09-13 09:56:00 +0100338 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100339 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200340 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
341
Lionel Landwerlin61d56762018-06-02 12:29:46 +0100342 /*
343 * The following 32bits are copied into the OA reports (dword 2).
344 * Consider updating oa_get_render_ctx_id in i915_perf.c when changing
345 * anything below.
346 */
Chris Wilson95f697e2019-03-08 13:25:20 +0000347 if (INTEL_GEN(engine->i915) >= 11) {
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200348 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
349 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
350 /* bits 37-47 */
351
352 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
353 /* bits 48-53 */
354
355 /* TODO: decide what to do with SW counter (bits 55-60) */
356
357 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
358 /* bits 61-63 */
359 } else {
360 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
361 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
362 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000363
Chris Wilson95f697e2019-03-08 13:25:20 +0000364 return desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000365}
366
Chris Wilsone61e0f52018-02-21 09:56:36 +0000367static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100368{
369 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
370 assert_ring_tail_valid(rq->ring, rq->tail);
371}
372
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000373static struct i915_request *
374__unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100375{
Chris Wilsonb16c7652018-10-01 15:47:53 +0100376 struct i915_request *rq, *rn, *active = NULL;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100377 struct list_head *uninitialized_var(pl);
Chris Wilson1e3f6972019-03-01 17:08:58 +0000378 int prio = I915_PRIORITY_INVALID | ACTIVE_PRIORITY;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100379
Chris Wilsona89d1f92018-05-02 17:38:39 +0100380 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100381
382 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100383 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100384 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000385 if (i915_request_completed(rq))
Chris Wilsonb16c7652018-10-01 15:47:53 +0100386 break;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100387
Chris Wilsone61e0f52018-02-21 09:56:36 +0000388 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100389 unwind_wa_tail(rq);
390
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100391 GEM_BUG_ON(rq->hw_context->active);
392
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000393 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100394 if (rq_prio(rq) != prio) {
395 prio = rq_prio(rq);
Chris Wilsone2f34962018-10-01 15:47:54 +0100396 pl = i915_sched_lookup_priolist(engine, prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100397 }
Chris Wilson8db05f52018-09-19 20:55:16 +0100398 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Michał Winiarski097a9482017-09-28 20:39:01 +0100399
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100400 list_add(&rq->sched.link, pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100401
402 active = rq;
403 }
404
405 /*
406 * The active request is now effectively the start of a new client
407 * stream, so give it the equivalent small priority bump to prevent
408 * it being gazumped a second time by another peer.
Chris Wilson1e3f6972019-03-01 17:08:58 +0000409 *
410 * Note we have to be careful not to apply a priority boost to a request
411 * still spinning on its semaphores. If the request hasn't started, that
412 * means it is still waiting for its dependencies to be signaled, and
413 * if we apply a priority boost to this request, we will boost it past
414 * its signalers and so break PI.
415 *
416 * One consequence of this preemption boost is that we may jump
417 * over lesser priorities (such as I915_PRIORITY_WAIT), effectively
418 * making those priorities non-preemptible. They will be moved forward
419 * in the priority queue, but they will not gain immediate access to
420 * the GPU.
Chris Wilsonb16c7652018-10-01 15:47:53 +0100421 */
Chris Wilson1e3f6972019-03-01 17:08:58 +0000422 if (~prio & ACTIVE_PRIORITY && __i915_request_has_started(active)) {
423 prio |= ACTIVE_PRIORITY;
Chris Wilson6e062b62019-01-23 13:51:55 +0000424 active->sched.attr.priority = prio;
Chris Wilsonb16c7652018-10-01 15:47:53 +0100425 list_move_tail(&active->sched.link,
Chris Wilsone2f34962018-10-01 15:47:54 +0100426 i915_sched_lookup_priolist(engine, prio));
Chris Wilson7e4992a2017-09-28 20:38:59 +0100427 }
Chris Wilsoneb8d0f52019-01-25 13:22:28 +0000428
429 return active;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100430}
431
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200432void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200433execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
434{
435 struct intel_engine_cs *engine =
436 container_of(execlists, typeof(*engine), execlists);
Chris Wilson4413c472018-05-08 22:03:17 +0100437
Michał Winiarskia4598d12017-10-25 22:00:18 +0200438 __unwind_incomplete_requests(engine);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200439}
440
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100441static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000442execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100443{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100444 /*
445 * Only used when GVT-g is enabled now. When GVT-g is disabled,
446 * The compiler should eliminate this function as dead-code.
447 */
448 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
449 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100450
Changbin Du3fc03062017-03-13 10:47:11 +0800451 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
452 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100453}
454
Chris Wilsonf2605202018-03-31 14:06:26 +0100455inline void
456execlists_user_begin(struct intel_engine_execlists *execlists,
457 const struct execlist_port *port)
458{
459 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
460}
461
462inline void
463execlists_user_end(struct intel_engine_execlists *execlists)
464{
465 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
466}
467
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000468static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000469execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000470{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100471 GEM_BUG_ON(rq->hw_context->active);
472
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000473 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000474 intel_engine_context_in(rq->engine);
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100475 rq->hw_context->active = rq->engine;
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000476}
477
478static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100479execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000480{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100481 rq->hw_context->active = NULL;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000482 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100483 execlists_context_status_change(rq, status);
484 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000485}
486
Chris Wilsone61e0f52018-02-21 09:56:36 +0000487static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100488{
Chris Wilson1fc44d92018-05-17 22:26:32 +0100489 struct intel_context *ce = rq->hw_context;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100490
Chris Wilsone8894262018-12-07 09:02:13 +0000491 ce->lrc_reg_state[CTX_RING_TAIL + 1] =
492 intel_ring_set_tail(rq->ring, rq->tail);
Chris Wilson70c2a242016-09-09 14:11:46 +0100493
Chris Wilson987abd52018-11-08 08:17:38 +0000494 /*
495 * Make sure the context image is complete before we submit it to HW.
496 *
497 * Ostensibly, writes (including the WCB) should be flushed prior to
498 * an uncached write such as our mmio register access, the empirical
499 * evidence (esp. on Braswell) suggests that the WC write into memory
500 * may not be visible to the HW prior to the completion of the UC
501 * register write and that we may begin execution from the context
502 * before its image is complete leading to invalid PD chasing.
Chris Wilson490b8c62018-12-06 08:44:31 +0000503 *
504 * Furthermore, Braswell, at least, wants a full mb to be sure that
505 * the writes are coherent in memory (visible to the GPU) prior to
506 * execution, and not just visible to other CPUs (as is the result of
507 * wmb).
Chris Wilson987abd52018-11-08 08:17:38 +0000508 */
Chris Wilson490b8c62018-12-06 08:44:31 +0000509 mb();
Chris Wilson70c2a242016-09-09 14:11:46 +0100510 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100511}
512
Thomas Daniel05f0add2018-03-02 18:14:59 +0200513static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100514{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200515 if (execlists->ctrl_reg) {
516 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
517 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
518 } else {
519 writel(upper_32_bits(desc), execlists->submit_reg);
520 writel(lower_32_bits(desc), execlists->submit_reg);
521 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100522}
523
Chris Wilson70c2a242016-09-09 14:11:46 +0100524static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100525{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200526 struct intel_engine_execlists *execlists = &engine->execlists;
527 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100528 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100529
Thomas Daniel05f0add2018-03-02 18:14:59 +0200530 /*
Chris Wilsond78d3342018-07-19 08:50:29 +0100531 * We can skip acquiring intel_runtime_pm_get() here as it was taken
532 * on our behalf by the request (see i915_gem_mark_busy()) and it will
533 * not be relinquished until the device is idle (see
534 * i915_gem_idle_work_handler()). As a precaution, we make sure
535 * that all ELSP are drained i.e. we have processed the CSB,
536 * before allowing ourselves to idle and calling intel_runtime_pm_put().
537 */
538 GEM_BUG_ON(!engine->i915->gt.awake);
539
540 /*
Thomas Daniel05f0add2018-03-02 18:14:59 +0200541 * ELSQ note: the submit queue is not cleared after being submitted
542 * to the HW so we need to make sure we always clean it up. This is
543 * currently ensured by the fact that we always write the same number
544 * of elsq entries, keep this in mind before changing the loop below.
545 */
546 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000547 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100548 unsigned int count;
549 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100550
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100551 rq = port_unpack(&port[n], &count);
552 if (rq) {
553 GEM_BUG_ON(count > !n);
554 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000555 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100556 port_set(&port[n], port_pack(rq, count));
557 desc = execlists_update_context(rq);
558 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000559
Chris Wilsonb300fde2019-02-26 09:49:21 +0000560 GEM_TRACE("%s in[%d]: ctx=%d.%d, fence %llx:%lld (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000561 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000562 port[n].context_id, count,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100563 rq->fence.context, rq->fence.seqno,
Chris Wilson3adac462019-01-28 18:18:07 +0000564 hwsp_seqno(rq),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000565 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100566 } else {
567 GEM_BUG_ON(!n);
568 desc = 0;
569 }
570
Thomas Daniel05f0add2018-03-02 18:14:59 +0200571 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100572 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200573
574 /* we need to manually load the submit queue */
575 if (execlists->ctrl_reg)
576 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
577
578 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100579}
580
Chris Wilson1fc44d92018-05-17 22:26:32 +0100581static bool ctx_single_port_submission(const struct intel_context *ce)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100582{
Chris Wilson70c2a242016-09-09 14:11:46 +0100583 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson1fc44d92018-05-17 22:26:32 +0100584 i915_gem_context_force_single_submission(ce->gem_context));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100585}
586
Chris Wilson1fc44d92018-05-17 22:26:32 +0100587static bool can_merge_ctx(const struct intel_context *prev,
588 const struct intel_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100589{
Chris Wilson70c2a242016-09-09 14:11:46 +0100590 if (prev != next)
591 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100592
Chris Wilson70c2a242016-09-09 14:11:46 +0100593 if (ctx_single_port_submission(prev))
594 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100595
Chris Wilson70c2a242016-09-09 14:11:46 +0100596 return true;
597}
Peter Antoine779949f2015-05-11 16:03:27 +0100598
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000599static bool can_merge_rq(const struct i915_request *prev,
600 const struct i915_request *next)
601{
602 GEM_BUG_ON(!assert_priority_queue(prev, next));
603
604 if (!can_merge_ctx(prev->hw_context, next->hw_context))
605 return false;
606
607 return true;
608}
609
Chris Wilsone61e0f52018-02-21 09:56:36 +0000610static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100611{
612 GEM_BUG_ON(rq == port_request(port));
613
614 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000615 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100616
Chris Wilsone61e0f52018-02-21 09:56:36 +0000617 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100618}
619
Chris Wilsonbeecec92017-10-03 21:34:52 +0100620static void inject_preempt_context(struct intel_engine_cs *engine)
621{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200622 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilson9dbfea92019-03-08 13:25:21 +0000623 struct intel_context *ce = engine->preempt_context;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100624 unsigned int n;
625
Thomas Daniel05f0add2018-03-02 18:14:59 +0200626 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000627 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000628
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000629 /*
630 * Switch to our empty preempt context so
631 * the state of the GPU is known (idle).
632 */
Chris Wilson16a87392017-12-20 09:06:26 +0000633 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200634 for (n = execlists_num_ports(execlists); --n; )
635 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100636
Thomas Daniel05f0add2018-03-02 18:14:59 +0200637 write_desc(execlists, ce->lrc_desc, n);
638
639 /* we need to manually load the submit queue */
640 if (execlists->ctrl_reg)
641 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
642
Chris Wilsonef2fb722018-05-16 19:33:50 +0100643 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
644 execlists_set_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonc9a64622019-01-29 18:54:52 +0000645
646 (void)I915_SELFTEST_ONLY(execlists->preempt_hang.count++);
Chris Wilsonef2fb722018-05-16 19:33:50 +0100647}
648
649static void complete_preempt_context(struct intel_engine_execlists *execlists)
650{
651 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
652
Chris Wilson0f6b79f2018-07-16 14:21:54 +0100653 if (inject_preempt_hang(execlists))
654 return;
655
Chris Wilsonef2fb722018-05-16 19:33:50 +0100656 execlists_cancel_port_requests(execlists);
Chris Wilson9512f982018-06-28 21:12:11 +0100657 __unwind_incomplete_requests(container_of(execlists,
658 struct intel_engine_cs,
659 execlists));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100660}
661
Chris Wilson9512f982018-06-28 21:12:11 +0100662static void execlists_dequeue(struct intel_engine_cs *engine)
Chris Wilson70c2a242016-09-09 14:11:46 +0100663{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300664 struct intel_engine_execlists * const execlists = &engine->execlists;
665 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300666 const struct execlist_port * const last_port =
667 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000668 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000669 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100670 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100671
Chris Wilson9512f982018-06-28 21:12:11 +0100672 /*
673 * Hardware submission is through 2 ports. Conceptually each port
Chris Wilson70c2a242016-09-09 14:11:46 +0100674 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
675 * static for a context, and unique to each, so we only execute
676 * requests belonging to a single context from each ring. RING_HEAD
677 * is maintained by the CS in the context image, it marks the place
678 * where it got up to last time, and through RING_TAIL we tell the CS
679 * where we want to execute up to this time.
680 *
681 * In this list the requests are in order of execution. Consecutive
682 * requests from the same context are adjacent in the ringbuffer. We
683 * can combine these requests into a single RING_TAIL update:
684 *
685 * RING_HEAD...req1...req2
686 * ^- RING_TAIL
687 * since to execute req2 the CS must first execute req1.
688 *
689 * Our goal then is to point each port to the end of a consecutive
690 * sequence of requests as being the most optimal (fewest wake ups
691 * and context switches) submission.
692 */
693
Chris Wilsonbeecec92017-10-03 21:34:52 +0100694 if (last) {
695 /*
696 * Don't resubmit or switch until all outstanding
697 * preemptions (lite-restore) are seen. Then we
698 * know the next preemption status we see corresponds
699 * to this ELSP update.
700 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000701 GEM_BUG_ON(!execlists_is_active(execlists,
702 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000703 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100704
Michel Thierryba74cb12017-11-20 12:34:58 +0000705 /*
706 * If we write to ELSP a second time before the HW has had
707 * a chance to respond to the previous write, we can confuse
708 * the HW and hit "undefined behaviour". After writing to ELSP,
709 * we must then wait until we see a context-switch event from
710 * the HW to indicate that it has had a chance to respond.
711 */
712 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100713 return;
Michel Thierryba74cb12017-11-20 12:34:58 +0000714
Chris Wilsonc9a64622019-01-29 18:54:52 +0000715 if (need_preempt(engine, last)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100716 inject_preempt_context(engine);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100717 return;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100718 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000719
720 /*
721 * In theory, we could coalesce more requests onto
722 * the second port (the first port is active, with
723 * no preemptions pending). However, that means we
724 * then have to deal with the possible lite-restore
725 * of the second port (as we submit the ELSP, there
726 * may be a context-switch) but also we may complete
727 * the resubmission before the context-switch. Ergo,
728 * coalescing onto the second port will cause a
729 * preemption event, but we cannot predict whether
730 * that will affect port[0] or port[1].
731 *
732 * If the second port is already active, we can wait
733 * until the next context-switch before contemplating
734 * new requests. The GPU will be busy and we should be
735 * able to resubmit the new ELSP before it idles,
736 * avoiding pipeline bubbles (momentary pauses where
737 * the driver is unable to keep up the supply of new
738 * work). However, we have to double check that the
739 * priorities of the ports haven't been switch.
740 */
741 if (port_count(&port[1]))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100742 return;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000743
744 /*
745 * WaIdleLiteRestore:bdw,skl
746 * Apply the wa NOOPs to prevent
747 * ring:HEAD == rq:TAIL as we resubmit the
Chris Wilson85474442019-01-29 18:54:50 +0000748 * request. See gen8_emit_fini_breadcrumb() for
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000749 * where we prepare the padding after the
750 * end of the request.
751 */
752 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100753 }
754
Chris Wilson655250a2018-06-29 08:53:20 +0100755 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000756 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000757 struct i915_request *rq, *rn;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100758 int i;
Chris Wilson20311bd2016-11-14 20:41:03 +0000759
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100760 priolist_for_each_request_consume(rq, rn, p, i) {
Chris Wilson6c067572017-05-17 13:10:03 +0100761 /*
762 * Can we combine this request with the current port?
763 * It has to be the same context/ringbuffer and not
764 * have any exceptions (e.g. GVT saying never to
765 * combine contexts).
766 *
767 * If we can combine the requests, we can execute both
768 * by updating the RING_TAIL to point to the end of the
769 * second request, and so we never need to tell the
770 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100771 */
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000772 if (last && !can_merge_rq(last, rq)) {
Chris Wilson6c067572017-05-17 13:10:03 +0100773 /*
774 * If we are on the second port and cannot
775 * combine this request with the last, then we
776 * are done.
777 */
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100778 if (port == last_port)
Chris Wilson6c067572017-05-17 13:10:03 +0100779 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100780
Chris Wilson6c067572017-05-17 13:10:03 +0100781 /*
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000782 * We must not populate both ELSP[] with the
783 * same LRCA, i.e. we must submit 2 different
784 * contexts if we submit 2 ELSP.
785 */
786 if (last->hw_context == rq->hw_context)
787 goto done;
788
789 /*
Chris Wilson6c067572017-05-17 13:10:03 +0100790 * If GVT overrides us we only ever submit
791 * port[0], leaving port[1] empty. Note that we
792 * also have to be careful that we don't queue
793 * the same context (even though a different
794 * request) to the second port.
795 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100796 if (ctx_single_port_submission(last->hw_context) ||
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100797 ctx_single_port_submission(rq->hw_context))
Chris Wilson6c067572017-05-17 13:10:03 +0100798 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100799
Chris Wilson70c2a242016-09-09 14:11:46 +0100800
Chris Wilson6c067572017-05-17 13:10:03 +0100801 if (submit)
802 port_assign(port, last);
803 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300804
805 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100806 }
807
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100808 list_del_init(&rq->sched.link);
809
Chris Wilsone61e0f52018-02-21 09:56:36 +0000810 __i915_request_submit(rq);
811 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100812
Chris Wilson6c067572017-05-17 13:10:03 +0100813 last = rq;
814 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100815 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000816
Chris Wilson655250a2018-06-29 08:53:20 +0100817 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson32eb6bc2019-02-28 10:20:33 +0000818 i915_priolist_free(p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000819 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100820
Chris Wilson6c067572017-05-17 13:10:03 +0100821done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100822 /*
823 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
824 *
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000825 * We choose the priority hint such that if we add a request of greater
Chris Wilson15c83c42018-04-11 11:39:29 +0100826 * priority than this, we kick the submission tasklet to decide on
827 * the right order of submitting the requests to hardware. We must
828 * also be prepared to reorder requests as they are in-flight on the
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000829 * HW. We derive the priority hint then as the first "hole" in
Chris Wilson15c83c42018-04-11 11:39:29 +0100830 * the HW submission ports and if there are no available slots,
831 * the priority of the lowest executing request, i.e. last.
832 *
833 * When we do receive a higher priority request ready to run from the
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000834 * user, see queue_request(), the priority hint is bumped to that
Chris Wilson15c83c42018-04-11 11:39:29 +0100835 * request triggering preemption on the next dequeue (or subsequent
836 * interrupt for secondary ports).
837 */
Chris Wilsonc10c78a2019-02-08 23:51:08 +0000838 execlists->queue_priority_hint = queue_prio(execlists);
Chris Wilson15c83c42018-04-11 11:39:29 +0100839
Chris Wilson0b02bef2018-06-28 21:12:04 +0100840 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100841 port_assign(port, last);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100842 execlists_submit_ports(engine);
843 }
Chris Wilson339ccd32018-02-15 16:25:53 +0000844
845 /* We must always keep the beast fed if we have work piled up */
Chris Wilson655250a2018-06-29 08:53:20 +0100846 GEM_BUG_ON(rb_first_cached(&execlists->queue) &&
847 !port_isset(execlists->port));
Chris Wilson339ccd32018-02-15 16:25:53 +0000848
Chris Wilson4413c472018-05-08 22:03:17 +0100849 /* Re-evaluate the executing context setup after each preemptive kick */
850 if (last)
Chris Wilsonf2605202018-03-31 14:06:26 +0100851 execlists_user_begin(execlists, execlists->port);
Chris Wilson4413c472018-05-08 22:03:17 +0100852
Chris Wilson0b02bef2018-06-28 21:12:04 +0100853 /* If the engine is now idle, so should be the flag; and vice versa. */
854 GEM_BUG_ON(execlists_is_active(&engine->execlists,
855 EXECLISTS_ACTIVE_USER) ==
856 !port_isset(engine->execlists.port));
Chris Wilson4413c472018-05-08 22:03:17 +0100857}
858
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200859void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200860execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300861{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100862 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300863 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300864
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100865 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000866 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100867
Chris Wilsonb300fde2019-02-26 09:49:21 +0000868 GEM_TRACE("%s:port%u fence %llx:%lld, (current %d)\n",
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100869 rq->engine->name,
870 (unsigned int)(port - execlists->port),
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100871 rq->fence.context, rq->fence.seqno,
Chris Wilson8892f472019-02-26 09:49:20 +0000872 hwsp_seqno(rq));
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100873
Chris Wilson4a118ec2017-10-23 22:32:36 +0100874 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100875 execlists_context_schedule_out(rq,
876 i915_request_completed(rq) ?
877 INTEL_CONTEXT_SCHEDULE_OUT :
878 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800879
Chris Wilsone61e0f52018-02-21 09:56:36 +0000880 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100881
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100882 memset(port, 0, sizeof(*port));
883 port++;
884 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000885
Chris Wilson00511632018-07-16 13:54:24 +0100886 execlists_clear_all_active(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300887}
888
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200889static inline void
890invalidate_csb_entries(const u32 *first, const u32 *last)
891{
892 clflush((void *)first);
893 clflush((void *)last);
894}
895
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100896static void reset_csb_pointers(struct intel_engine_execlists *execlists)
897{
Chris Wilson46592892018-11-30 12:59:54 +0000898 const unsigned int reset_value = GEN8_CSB_ENTRIES - 1;
899
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100900 /*
901 * After a reset, the HW starts writing into CSB entry [0]. We
902 * therefore have to set our HEAD pointer back one entry so that
903 * the *first* entry we check is entry 0. To complicate this further,
904 * as we don't wait for the first interrupt after reset, we have to
905 * fake the HW write to point back to the last entry so that our
906 * inline comparison of our cached head position against the last HW
907 * write works even before the first interrupt.
908 */
Chris Wilson46592892018-11-30 12:59:54 +0000909 execlists->csb_head = reset_value;
910 WRITE_ONCE(*execlists->csb_write, reset_value);
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200911
912 invalidate_csb_entries(&execlists->csb_status[0],
913 &execlists->csb_status[GEN8_CSB_ENTRIES - 1]);
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100914}
915
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100916static void nop_submission_tasklet(unsigned long data)
917{
918 /* The driver is wedged; don't process any more events. */
919}
920
Chris Wilson27a5f612017-09-15 18:31:00 +0100921static void execlists_cancel_requests(struct intel_engine_cs *engine)
922{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300923 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000924 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100925 struct rb_node *rb;
926 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100927
Chris Wilson8892f472019-02-26 09:49:20 +0000928 GEM_TRACE("%s\n", engine->name);
Chris Wilson963ddd62018-03-02 11:33:24 +0000929
Chris Wilsona3e38832018-03-02 14:32:45 +0000930 /*
931 * Before we call engine->cancel_requests(), we should have exclusive
932 * access to the submission state. This is arranged for us by the
933 * caller disabling the interrupt generation, the tasklet and other
934 * threads that may then access the same state, giving us a free hand
935 * to reset state. However, we still need to let lockdep be aware that
936 * we know this state may be accessed in hardirq context, so we
937 * disable the irq around this manipulation and we want to keep
938 * the spinlock focused on its duties and not accidentally conflate
939 * coverage to the submission's irq state. (Similarly, although we
940 * shouldn't need to disable irq around the manipulation of the
941 * submission's irq state, we also wish to remind ourselves that
942 * it is irq state.)
943 */
Chris Wilsond8857d52018-06-28 21:12:05 +0100944 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100945
946 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200947 execlists_cancel_port_requests(execlists);
Chris Wilson00511632018-07-16 13:54:24 +0100948 execlists_user_end(execlists);
Chris Wilson27a5f612017-09-15 18:31:00 +0100949
950 /* Mark all executing requests as skipped. */
Chris Wilsona89d1f92018-05-02 17:38:39 +0100951 list_for_each_entry(rq, &engine->timeline.requests, link) {
Chris Wilson5013eb82019-01-28 18:18:11 +0000952 if (!i915_request_signaled(rq))
953 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilson38009602018-12-03 11:36:55 +0000954
Chris Wilson5013eb82019-01-28 18:18:11 +0000955 i915_request_mark_complete(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100956 }
957
958 /* Flush the queued requests to the timeline list (for retiring). */
Chris Wilson655250a2018-06-29 08:53:20 +0100959 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000960 struct i915_priolist *p = to_priolist(rb);
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100961 int i;
Chris Wilson27a5f612017-09-15 18:31:00 +0100962
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100963 priolist_for_each_request_consume(rq, rn, p, i) {
964 list_del_init(&rq->sched.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000965 __i915_request_submit(rq);
Chris Wilson5013eb82019-01-28 18:18:11 +0000966 dma_fence_set_error(&rq->fence, -EIO);
967 i915_request_mark_complete(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100968 }
969
Chris Wilson655250a2018-06-29 08:53:20 +0100970 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson32eb6bc2019-02-28 10:20:33 +0000971 i915_priolist_free(p);
Chris Wilson27a5f612017-09-15 18:31:00 +0100972 }
973
974 /* Remaining _unready_ requests will be nop'ed when submitted */
975
Chris Wilson4d97cbe02019-01-29 18:54:51 +0000976 execlists->queue_priority_hint = INT_MIN;
Chris Wilson655250a2018-06-29 08:53:20 +0100977 execlists->queue = RB_ROOT_CACHED;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100978 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100979
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100980 GEM_BUG_ON(__tasklet_is_enabled(&execlists->tasklet));
981 execlists->tasklet.func = nop_submission_tasklet;
982
Chris Wilsond8857d52018-06-28 21:12:05 +0100983 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100984}
985
Chris Wilson9512f982018-06-28 21:12:11 +0100986static inline bool
987reset_in_progress(const struct intel_engine_execlists *execlists)
988{
989 return unlikely(!__tasklet_is_enabled(&execlists->tasklet));
990}
991
Chris Wilson73377db2018-05-16 19:33:53 +0100992static void process_csb(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100993{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300994 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100995 struct execlist_port *port = execlists->port;
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100996 const u32 * const buf = execlists->csb_status;
997 u8 head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100998
Chris Wilsonc9a64622019-01-29 18:54:52 +0000999 lockdep_assert_held(&engine->timeline.lock);
1000
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001001 /*
1002 * Note that csb_write, csb_status may be either in HWSP or mmio.
1003 * When reading from the csb_write mmio register, we have to be
1004 * careful to only use the GEN8_CSB_WRITE_PTR portion, which is
1005 * the low 4bits. As it happens we know the next 4bits are always
1006 * zero and so we can simply masked off the low u8 of the register
1007 * and treat it identically to reading from the HWSP (without having
1008 * to use explicit shifting and masking, and probably bifurcating
1009 * the code to handle the legacy mmio read).
1010 */
1011 head = execlists->csb_head;
1012 tail = READ_ONCE(*execlists->csb_write);
1013 GEM_TRACE("%s cs-irq head=%d, tail=%d\n", engine->name, head, tail);
1014 if (unlikely(head == tail))
1015 return;
Chris Wilson9153e6b2018-03-21 09:10:27 +00001016
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001017 /*
1018 * Hopefully paired with a wmb() in HW!
1019 *
1020 * We must complete the read of the write pointer before any reads
1021 * from the CSB, so that we do not see stale values. Without an rmb
1022 * (lfence) the HW may speculatively perform the CSB[] reads *before*
1023 * we perform the READ_ONCE(*csb_write).
1024 */
1025 rmb();
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001026
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001027 do {
Chris Wilson8ea397f2018-06-28 21:12:06 +01001028 struct i915_request *rq;
1029 unsigned int status;
1030 unsigned int count;
1031
1032 if (++head == GEN8_CSB_ENTRIES)
1033 head = 0;
1034
1035 /*
1036 * We are flying near dragons again.
1037 *
1038 * We hold a reference to the request in execlist_port[]
1039 * but no more than that. We are operating in softirq
1040 * context and so cannot hold any mutex or sleep. That
1041 * prevents us stopping the requests we are processing
1042 * in port[] from being retired simultaneously (the
1043 * breadcrumb will be complete before we see the
1044 * context-switch). As we only hold the reference to the
1045 * request, any pointer chasing underneath the request
1046 * is subject to a potential use-after-free. Thus we
1047 * store all of the bookkeeping within port[] as
1048 * required, and avoid using unguarded pointers beneath
1049 * request itself. The same applies to the atomic
1050 * status notifier.
1051 */
1052
Chris Wilson8ea397f2018-06-28 21:12:06 +01001053 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
1054 engine->name, head,
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001055 buf[2 * head + 0], buf[2 * head + 1],
Chris Wilson8ea397f2018-06-28 21:12:06 +01001056 execlists->active);
1057
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001058 status = buf[2 * head];
Chris Wilson8ea397f2018-06-28 21:12:06 +01001059 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
1060 GEN8_CTX_STATUS_PREEMPTED))
1061 execlists_set_active(execlists,
1062 EXECLISTS_ACTIVE_HWACK);
1063 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
1064 execlists_clear_active(execlists,
1065 EXECLISTS_ACTIVE_HWACK);
1066
1067 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
1068 continue;
1069
1070 /* We should never get a COMPLETED | IDLE_ACTIVE! */
1071 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
1072
1073 if (status & GEN8_CTX_STATUS_COMPLETE &&
1074 buf[2*head + 1] == execlists->preempt_complete_status) {
1075 GEM_TRACE("%s preempt-idle\n", engine->name);
1076 complete_preempt_context(execlists);
1077 continue;
Chris Wilson767a9832017-09-13 09:56:05 +01001078 }
Chris Wilson8ea397f2018-06-28 21:12:06 +01001079
1080 if (status & GEN8_CTX_STATUS_PREEMPTED &&
1081 execlists_is_active(execlists,
1082 EXECLISTS_ACTIVE_PREEMPT))
1083 continue;
1084
1085 GEM_BUG_ON(!execlists_is_active(execlists,
1086 EXECLISTS_ACTIVE_USER));
1087
1088 rq = port_unpack(port, &count);
Chris Wilsonb300fde2019-02-26 09:49:21 +00001089 GEM_TRACE("%s out[0]: ctx=%d.%d, fence %llx:%lld (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001090 engine->name,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001091 port->context_id, count,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001092 rq ? rq->fence.context : 0,
1093 rq ? rq->fence.seqno : 0,
Chris Wilson3adac462019-01-28 18:18:07 +00001094 rq ? hwsp_seqno(rq) : 0,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001095 rq ? rq_prio(rq) : 0);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001096
Chris Wilson8ea397f2018-06-28 21:12:06 +01001097 /* Check the context/desc id for this event matches */
1098 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilsona37951a2017-01-24 11:00:06 +00001099
Chris Wilson8ea397f2018-06-28 21:12:06 +01001100 GEM_BUG_ON(count == 0);
1101 if (--count == 0) {
1102 /*
1103 * On the final event corresponding to the
1104 * submission of this context, we expect either
1105 * an element-switch event or a completion
1106 * event (and on completion, the active-idle
1107 * marker). No more preemptions, lite-restore
1108 * or otherwise.
1109 */
1110 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
1111 GEM_BUG_ON(port_isset(&port[1]) &&
1112 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
1113 GEM_BUG_ON(!port_isset(&port[1]) &&
1114 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001115
Chris Wilson73377db2018-05-16 19:33:53 +01001116 /*
Chris Wilson8ea397f2018-06-28 21:12:06 +01001117 * We rely on the hardware being strongly
1118 * ordered, that the breadcrumb write is
1119 * coherent (visible from the CPU) before the
1120 * user interrupt and CSB is processed.
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001121 */
Chris Wilson8ea397f2018-06-28 21:12:06 +01001122 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001123
Chris Wilson8ea397f2018-06-28 21:12:06 +01001124 execlists_context_schedule_out(rq,
1125 INTEL_CONTEXT_SCHEDULE_OUT);
1126 i915_request_put(rq);
Michel Thierryba74cb12017-11-20 12:34:58 +00001127
Chris Wilson8ea397f2018-06-28 21:12:06 +01001128 GEM_TRACE("%s completed ctx=%d\n",
1129 engine->name, port->context_id);
Michel Thierryba74cb12017-11-20 12:34:58 +00001130
Chris Wilson8ea397f2018-06-28 21:12:06 +01001131 port = execlists_port_complete(execlists, port);
1132 if (port_isset(port))
1133 execlists_user_begin(execlists, port);
1134 else
1135 execlists_user_end(execlists);
1136 } else {
1137 port_set(port, port_pack(rq, count));
Chris Wilson4af0d722017-03-25 20:10:53 +00001138 }
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001139 } while (head != tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001140
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001141 execlists->csb_head = head;
Mika Kuoppalad8f505312018-12-05 15:46:12 +02001142
1143 /*
1144 * Gen11 has proven to fail wrt global observation point between
1145 * entry and tail update, failing on the ordering and thus
1146 * we see an old entry in the context status buffer.
1147 *
1148 * Forcibly evict out entries for the next gpu csb update,
1149 * to increase the odds that we get a fresh entries with non
1150 * working hardware. The cost for doing so comes out mostly with
1151 * the wash as hardware, working or not, will need to do the
1152 * invalidation before.
1153 */
1154 invalidate_csb_entries(&buf[0], &buf[GEN8_CSB_ENTRIES - 1]);
Chris Wilson73377db2018-05-16 19:33:53 +01001155}
1156
Chris Wilson9512f982018-06-28 21:12:11 +01001157static void __execlists_submission_tasklet(struct intel_engine_cs *const engine)
Chris Wilson73377db2018-05-16 19:33:53 +01001158{
Chris Wilson9512f982018-06-28 21:12:11 +01001159 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson73377db2018-05-16 19:33:53 +01001160
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001161 process_csb(engine);
Chris Wilson73377db2018-05-16 19:33:53 +01001162 if (!execlists_is_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001163 execlists_dequeue(engine);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001164}
1165
Chris Wilson9512f982018-06-28 21:12:11 +01001166/*
1167 * Check the unread Context Status Buffers and manage the submission of new
1168 * contexts to the ELSP accordingly.
1169 */
1170static void execlists_submission_tasklet(unsigned long data)
1171{
1172 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
1173 unsigned long flags;
1174
1175 GEM_TRACE("%s awake?=%d, active=%x\n",
1176 engine->name,
Chris Wilson8d761e72019-01-14 14:21:28 +00001177 !!engine->i915->gt.awake,
Chris Wilson9512f982018-06-28 21:12:11 +01001178 engine->execlists.active);
1179
1180 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsond78d3342018-07-19 08:50:29 +01001181 __execlists_submission_tasklet(engine);
Chris Wilson9512f982018-06-28 21:12:11 +01001182 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1183}
1184
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001185static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001186 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001187 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001188{
Chris Wilsone2f34962018-10-01 15:47:54 +01001189 list_add_tail(&node->link, i915_sched_lookup_priolist(engine, prio));
Chris Wilson9512f982018-06-28 21:12:11 +01001190}
1191
1192static void __submit_queue_imm(struct intel_engine_cs *engine)
1193{
1194 struct intel_engine_execlists * const execlists = &engine->execlists;
1195
1196 if (reset_in_progress(execlists))
1197 return; /* defer until we restart the engine following reset */
1198
1199 if (execlists->tasklet.func == execlists_submission_tasklet)
1200 __execlists_submission_tasklet(engine);
1201 else
1202 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001203}
1204
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001205static void submit_queue(struct intel_engine_cs *engine, int prio)
1206{
Chris Wilson4d97cbe02019-01-29 18:54:51 +00001207 if (prio > engine->execlists.queue_priority_hint) {
1208 engine->execlists.queue_priority_hint = prio;
Chris Wilson9512f982018-06-28 21:12:11 +01001209 __submit_queue_imm(engine);
1210 }
Chris Wilson27606fd2017-09-16 21:44:13 +01001211}
1212
Chris Wilsone61e0f52018-02-21 09:56:36 +00001213static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001214{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001215 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001216 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001217
Chris Wilson663f71e2016-11-14 20:41:00 +00001218 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001219 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001220
Chris Wilson0c7112a2018-04-18 19:40:51 +01001221 queue_request(engine, &request->sched, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001222
Chris Wilson655250a2018-06-29 08:53:20 +01001223 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Chris Wilson0c7112a2018-04-18 19:40:51 +01001224 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001225
Chris Wilson9512f982018-06-28 21:12:11 +01001226 submit_queue(engine, rq_prio(request));
1227
Chris Wilsona89d1f92018-05-02 17:38:39 +01001228 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001229}
1230
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001231static void __execlists_context_fini(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001232{
Chris Wilson65baf0e2019-03-18 09:51:46 +00001233 intel_ring_put(ce->ring);
Chris Wilsonefe79d42018-06-25 11:06:04 +01001234
1235 GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
1236 i915_gem_object_put(ce->state->obj);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001237}
1238
Chris Wilson4c5896d2019-03-18 21:23:47 +00001239static void execlists_context_destroy(struct kref *kref)
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001240{
Chris Wilson4c5896d2019-03-18 21:23:47 +00001241 struct intel_context *ce = container_of(kref, typeof(*ce), ref);
1242
Chris Wilson08819542019-03-08 13:25:22 +00001243 GEM_BUG_ON(intel_context_is_pinned(ce));
Chris Wilsonc4d52fe2019-03-08 13:25:19 +00001244
1245 if (ce->state)
1246 __execlists_context_fini(ce);
1247
1248 intel_context_free(ce);
1249}
1250
Chris Wilsona679f582019-03-21 16:19:07 +00001251static int __context_pin(struct i915_vma *vma)
1252{
1253 unsigned int flags;
1254 int err;
1255
1256 flags = PIN_GLOBAL | PIN_HIGH;
1257 flags |= PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);
1258
1259 err = i915_vma_pin(vma, 0, 0, flags);
1260 if (err)
1261 return err;
1262
1263 vma->obj->pin_global++;
1264 vma->obj->mm.dirty = true;
1265
1266 return 0;
1267}
1268
1269static void __context_unpin(struct i915_vma *vma)
1270{
1271 vma->obj->pin_global--;
1272 __i915_vma_unpin(vma);
1273}
1274
Chris Wilson867985d2018-05-17 22:26:33 +01001275static void execlists_context_unpin(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001276{
Chris Wilsonbc2477f2018-10-03 12:09:41 +01001277 struct intel_engine_cs *engine;
1278
1279 /*
1280 * The tasklet may still be using a pointer to our state, via an
1281 * old request. However, since we know we only unpin the context
1282 * on retirement of the following request, we know that the last
1283 * request referencing us will have had a completion CS interrupt.
1284 * If we see that it is still active, it means that the tasklet hasn't
1285 * had the chance to run yet; let it run before we teardown the
1286 * reference it may use.
1287 */
1288 engine = READ_ONCE(ce->active);
1289 if (unlikely(engine)) {
1290 unsigned long flags;
1291
1292 spin_lock_irqsave(&engine->timeline.lock, flags);
1293 process_csb(engine);
1294 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1295
1296 GEM_BUG_ON(READ_ONCE(ce->active));
1297 }
1298
Chris Wilson288f1ce2018-09-04 16:31:17 +01001299 i915_gem_context_unpin_hw_id(ce->gem_context);
1300
Chris Wilson1fc44d92018-05-17 22:26:32 +01001301 intel_ring_unpin(ce->ring);
1302
Chris Wilson1fc44d92018-05-17 22:26:32 +01001303 i915_gem_object_unpin_map(ce->state->obj);
Chris Wilsona679f582019-03-21 16:19:07 +00001304 __context_unpin(ce->state);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001305}
1306
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001307static void
Chris Wilson95f697e2019-03-08 13:25:20 +00001308__execlists_update_reg_state(struct intel_context *ce,
1309 struct intel_engine_cs *engine)
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001310{
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001311 struct intel_ring *ring = ce->ring;
Chris Wilson95f697e2019-03-08 13:25:20 +00001312 u32 *regs = ce->lrc_reg_state;
1313
1314 GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->head));
1315 GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->tail));
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001316
1317 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(ring->vma);
1318 regs[CTX_RING_HEAD + 1] = ring->head;
1319 regs[CTX_RING_TAIL + 1] = ring->tail;
1320
1321 /* RPCS */
1322 if (engine->class == RENDER_CLASS)
Chris Wilsonb146e5e2019-03-06 08:47:04 +00001323 regs[CTX_R_PWR_CLK_STATE + 1] =
1324 gen8_make_rpcs(engine->i915, &ce->sseu);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00001325}
1326
Chris Wilson95f697e2019-03-08 13:25:20 +00001327static int
1328__execlists_context_pin(struct intel_context *ce,
1329 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001330{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001331 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001332 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001333
Chris Wilson95f697e2019-03-08 13:25:20 +00001334 GEM_BUG_ON(!ce->gem_context->ppgtt);
1335
1336 ret = execlists_context_deferred_alloc(ce, engine);
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001337 if (ret)
1338 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001339 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001340
Chris Wilson95f697e2019-03-08 13:25:20 +00001341 ret = __context_pin(ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001342 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001343 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001344
Chris Wilson666424a2018-09-14 13:35:04 +01001345 vaddr = i915_gem_object_pin_map(ce->state->obj,
Chris Wilson95f697e2019-03-08 13:25:20 +00001346 i915_coherent_map_type(engine->i915) |
Chris Wilson666424a2018-09-14 13:35:04 +01001347 I915_MAP_OVERRIDE);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001348 if (IS_ERR(vaddr)) {
1349 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001350 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001351 }
1352
Chris Wilson5503cb02018-07-27 16:55:01 +01001353 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001354 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001355 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001356
Chris Wilson95f697e2019-03-08 13:25:20 +00001357 ret = i915_gem_context_pin_hw_id(ce->gem_context);
Chris Wilson288f1ce2018-09-04 16:31:17 +01001358 if (ret)
1359 goto unpin_ring;
1360
Chris Wilson95f697e2019-03-08 13:25:20 +00001361 ce->lrc_desc = lrc_descriptor(ce, engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001362 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Chris Wilson95f697e2019-03-08 13:25:20 +00001363 __execlists_update_reg_state(ce, engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001364
Chris Wilson95f697e2019-03-08 13:25:20 +00001365 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001366
Chris Wilson288f1ce2018-09-04 16:31:17 +01001367unpin_ring:
1368 intel_ring_unpin(ce->ring);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001369unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001370 i915_gem_object_unpin_map(ce->state->obj);
1371unpin_vma:
Chris Wilsona679f582019-03-21 16:19:07 +00001372 __context_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001373err:
Chris Wilson95f697e2019-03-08 13:25:20 +00001374 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001375}
1376
Chris Wilson95f697e2019-03-08 13:25:20 +00001377static int execlists_context_pin(struct intel_context *ce)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001378{
Chris Wilson95f697e2019-03-08 13:25:20 +00001379 return __execlists_context_pin(ce, ce->engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001380}
1381
Chris Wilson4dc84b72019-03-08 13:25:18 +00001382static const struct intel_context_ops execlists_context_ops = {
Chris Wilson95f697e2019-03-08 13:25:20 +00001383 .pin = execlists_context_pin,
Chris Wilson4dc84b72019-03-08 13:25:18 +00001384 .unpin = execlists_context_unpin,
1385 .destroy = execlists_context_destroy,
1386};
1387
Chris Wilson85474442019-01-29 18:54:50 +00001388static int gen8_emit_init_breadcrumb(struct i915_request *rq)
1389{
1390 u32 *cs;
1391
1392 GEM_BUG_ON(!rq->timeline->has_initial_breadcrumb);
1393
1394 cs = intel_ring_begin(rq, 6);
1395 if (IS_ERR(cs))
1396 return PTR_ERR(cs);
1397
1398 /*
1399 * Check if we have been preempted before we even get started.
1400 *
1401 * After this point i915_request_started() reports true, even if
1402 * we get preempted and so are no longer running.
1403 */
1404 *cs++ = MI_ARB_CHECK;
1405 *cs++ = MI_NOOP;
1406
1407 *cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
1408 *cs++ = rq->timeline->hwsp_offset;
1409 *cs++ = 0;
1410 *cs++ = rq->fence.seqno - 1;
1411
1412 intel_ring_advance(rq, cs);
Chris Wilson21182b3c2019-02-08 15:37:08 +00001413
1414 /* Record the updated position of the request's payload */
1415 rq->infix = intel_ring_offset(rq, cs);
1416
Chris Wilson85474442019-01-29 18:54:50 +00001417 return 0;
1418}
1419
Chris Wilsone8894262018-12-07 09:02:13 +00001420static int emit_pdps(struct i915_request *rq)
1421{
1422 const struct intel_engine_cs * const engine = rq->engine;
1423 struct i915_hw_ppgtt * const ppgtt = rq->gem_context->ppgtt;
1424 int err, i;
1425 u32 *cs;
1426
1427 GEM_BUG_ON(intel_vgpu_active(rq->i915));
1428
1429 /*
1430 * Beware ye of the dragons, this sequence is magic!
1431 *
1432 * Small changes to this sequence can cause anything from
1433 * GPU hangs to forcewake errors and machine lockups!
1434 */
1435
1436 /* Flush any residual operations from the context load */
1437 err = engine->emit_flush(rq, EMIT_FLUSH);
1438 if (err)
1439 return err;
1440
1441 /* Magic required to prevent forcewake errors! */
1442 err = engine->emit_flush(rq, EMIT_INVALIDATE);
1443 if (err)
1444 return err;
1445
1446 cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
1447 if (IS_ERR(cs))
1448 return PTR_ERR(cs);
1449
1450 /* Ensure the LRI have landed before we invalidate & continue */
1451 *cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1452 for (i = GEN8_3LVL_PDPES; i--; ) {
1453 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1454
1455 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1456 *cs++ = upper_32_bits(pd_daddr);
1457 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1458 *cs++ = lower_32_bits(pd_daddr);
1459 }
1460 *cs++ = MI_NOOP;
1461
1462 intel_ring_advance(rq, cs);
1463
1464 /* Be doubly sure the LRI have landed before proceeding */
1465 err = engine->emit_flush(rq, EMIT_FLUSH);
1466 if (err)
1467 return err;
1468
1469 /* Re-invalidate the TLB for luck */
1470 return engine->emit_flush(rq, EMIT_INVALIDATE);
1471}
1472
Chris Wilsone61e0f52018-02-21 09:56:36 +00001473static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001474{
Chris Wilsonfd138212017-11-15 15:12:04 +00001475 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001476
Chris Wilson08819542019-03-08 13:25:22 +00001477 GEM_BUG_ON(!intel_context_is_pinned(request->hw_context));
Chris Wilsone8a9c582016-12-18 15:37:20 +00001478
Chris Wilson5f5800a2018-12-07 09:02:11 +00001479 /*
1480 * Flush enough space to reduce the likelihood of waiting after
Chris Wilsonef11c012016-12-18 15:37:19 +00001481 * we start building the request - in which case we will just
1482 * have to repeat work.
1483 */
1484 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1485
Chris Wilson5f5800a2018-12-07 09:02:11 +00001486 /*
1487 * Note that after this point, we have committed to using
Chris Wilsonef11c012016-12-18 15:37:19 +00001488 * this request as it is being used to both track the
1489 * state of engine initialisation and liveness of the
1490 * golden renderstate above. Think twice before you try
1491 * to cancel/unwind this request now.
1492 */
1493
Chris Wilsone8894262018-12-07 09:02:13 +00001494 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilsona9fe9ca2019-03-14 22:38:38 +00001495 if (i915_vm_is_4lvl(&request->gem_context->ppgtt->vm))
Chris Wilsone8894262018-12-07 09:02:13 +00001496 ret = request->engine->emit_flush(request, EMIT_INVALIDATE);
1497 else
1498 ret = emit_pdps(request);
1499 if (ret)
1500 return ret;
1501
Chris Wilsonef11c012016-12-18 15:37:19 +00001502 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1503 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001504}
1505
Arun Siluvery9e000842015-07-03 14:27:31 +01001506/*
1507 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1508 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1509 * but there is a slight complication as this is applied in WA batch where the
1510 * values are only initialized once so we cannot take register value at the
1511 * beginning and reuse it further; hence we save its value to memory, upload a
1512 * constant value with bit21 set and then we restore it back with the saved value.
1513 * To simplify the WA, a constant value is formed by using the default value
1514 * of this register. This shouldn't be a problem because we are only modifying
1515 * it for a short period and this batch in non-premptible. We can ofcourse
1516 * use additional instructions that read the actual value of the register
1517 * at that time and set our bit of interest but it makes the WA complicated.
1518 *
1519 * This WA is also required for Gen9 so extracting as a function avoids
1520 * code duplication.
1521 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001522static u32 *
1523gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001524{
Chris Wilson51797492018-12-04 14:15:16 +00001525 /* NB no one else is allowed to scribble over scratch + 256! */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001526 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1527 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001528 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001529 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001530
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001531 *batch++ = MI_LOAD_REGISTER_IMM(1);
1532 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1533 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001534
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001535 batch = gen8_emit_pipe_control(batch,
1536 PIPE_CONTROL_CS_STALL |
1537 PIPE_CONTROL_DC_FLUSH_ENABLE,
1538 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001539
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001540 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1541 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001542 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001543 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001544
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001545 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001546}
1547
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001548/*
1549 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1550 * initialized at the beginning and shared across all contexts but this field
1551 * helps us to have multiple batches at different offsets and select them based
1552 * on a criteria. At the moment this batch always start at the beginning of the page
1553 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001554 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001555 * The number of WA applied are not known at the beginning; we use this field
1556 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001557 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001558 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1559 * so it adds NOOPs as padding to make it cacheline aligned.
1560 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1561 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001562 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001563static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001564{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001565 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001566 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001567
Arun Siluveryc82435b2015-06-19 18:37:13 +01001568 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001569 if (IS_BROADWELL(engine->i915))
1570 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001571
Arun Siluvery0160f052015-06-23 15:46:57 +01001572 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1573 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001574 batch = gen8_emit_pipe_control(batch,
1575 PIPE_CONTROL_FLUSH_L3 |
1576 PIPE_CONTROL_GLOBAL_GTT_IVB |
1577 PIPE_CONTROL_CS_STALL |
1578 PIPE_CONTROL_QW_WRITE,
Chris Wilson51797492018-12-04 14:15:16 +00001579 i915_scratch_offset(engine->i915) +
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001580 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001581
Chris Wilsonbeecec92017-10-03 21:34:52 +01001582 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1583
Arun Siluvery17ee9502015-06-19 19:07:01 +01001584 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001585 while ((unsigned long)batch % CACHELINE_BYTES)
1586 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001587
1588 /*
1589 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1590 * execution depends on the length specified in terms of cache lines
1591 * in the register CTX_RCS_INDIRECT_CTX
1592 */
1593
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001594 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001595}
1596
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001597struct lri {
1598 i915_reg_t reg;
1599 u32 value;
1600};
1601
1602static u32 *emit_lri(u32 *batch, const struct lri *lri, unsigned int count)
1603{
1604 GEM_BUG_ON(!count || count > 63);
1605
1606 *batch++ = MI_LOAD_REGISTER_IMM(count);
1607 do {
1608 *batch++ = i915_mmio_reg_offset(lri->reg);
1609 *batch++ = lri->value;
1610 } while (lri++, --count);
1611 *batch++ = MI_NOOP;
1612
1613 return batch;
1614}
1615
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001616static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001617{
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001618 static const struct lri lri[] = {
1619 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
1620 {
1621 COMMON_SLICE_CHICKEN2,
1622 __MASKED_FIELD(GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE,
1623 0),
1624 },
1625
1626 /* BSpec: 11391 */
1627 {
1628 FF_SLICE_CHICKEN,
1629 __MASKED_FIELD(FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX,
1630 FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX),
1631 },
1632
1633 /* BSpec: 11299 */
1634 {
1635 _3D_CHICKEN3,
1636 __MASKED_FIELD(_3D_CHICKEN_SF_PROVOKING_VERTEX_FIX,
1637 _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX),
1638 }
1639 };
1640
Chris Wilsonbeecec92017-10-03 21:34:52 +01001641 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1642
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001643 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001644 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001645
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001646 batch = emit_lri(batch, lri, ARRAY_SIZE(lri));
Mika Kuoppala873e8172016-07-20 14:26:13 +03001647
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001648 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001649 if (HAS_POOLED_EU(engine->i915)) {
1650 /*
1651 * EU pool configuration is setup along with golden context
1652 * during context initialization. This value depends on
1653 * device type (2x6 or 3x6) and needs to be updated based
1654 * on which subslice is disabled especially for 2x6
1655 * devices, however it is safe to load default
1656 * configuration of 3x6 device instead of masking off
1657 * corresponding bits because HW ignores bits of a disabled
1658 * subslice and drops down to appropriate config. Please
1659 * see render_state_setup() in i915_gem_render_state.c for
1660 * possible configurations, to avoid duplication they are
1661 * not shown here again.
1662 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001663 *batch++ = GEN9_MEDIA_POOL_STATE;
1664 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1665 *batch++ = 0x00777000;
1666 *batch++ = 0;
1667 *batch++ = 0;
1668 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001669 }
1670
Chris Wilsonbeecec92017-10-03 21:34:52 +01001671 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1672
Arun Siluvery0504cff2015-07-14 15:01:27 +01001673 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001674 while ((unsigned long)batch % CACHELINE_BYTES)
1675 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001676
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001677 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001678}
1679
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001680static u32 *
1681gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1682{
1683 int i;
1684
1685 /*
1686 * WaPipeControlBefore3DStateSamplePattern: cnl
1687 *
1688 * Ensure the engine is idle prior to programming a
1689 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1690 */
1691 batch = gen8_emit_pipe_control(batch,
1692 PIPE_CONTROL_CS_STALL,
1693 0);
1694 /*
1695 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1696 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1697 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1698 * confusing. Since gen8_emit_pipe_control() already advances the
1699 * batch by 6 dwords, we advance the other 10 here, completing a
1700 * cacheline. It's not clear if the workaround requires this padding
1701 * before other commands, or if it's just the regular padding we would
1702 * already have for the workaround bb, so leave it here for now.
1703 */
1704 for (i = 0; i < 10; i++)
1705 *batch++ = MI_NOOP;
1706
1707 /* Pad to end of cacheline */
1708 while ((unsigned long)batch % CACHELINE_BYTES)
1709 *batch++ = MI_NOOP;
1710
1711 return batch;
1712}
1713
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001714#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1715
1716static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001717{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001718 struct drm_i915_gem_object *obj;
1719 struct i915_vma *vma;
1720 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001721
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001722 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001723 if (IS_ERR(obj))
1724 return PTR_ERR(obj);
1725
Chris Wilson82ad6442018-06-05 16:37:58 +01001726 vma = i915_vma_instance(obj, &engine->i915->ggtt.vm, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001727 if (IS_ERR(vma)) {
1728 err = PTR_ERR(vma);
1729 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001730 }
1731
Chris Wilson7a859c62018-07-27 10:18:55 +01001732 err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001733 if (err)
1734 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001735
Chris Wilson48bb74e2016-08-15 10:49:04 +01001736 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001737 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001738
1739err:
1740 i915_gem_object_put(obj);
1741 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001742}
1743
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001744static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001745{
Chris Wilson6a2f59e2018-07-21 13:50:37 +01001746 i915_vma_unpin_and_release(&engine->wa_ctx.vma, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001747}
1748
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001749typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1750
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001751static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001752{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001753 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001754 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1755 &wa_ctx->per_ctx };
1756 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001757 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001758 void *batch, *batch_ptr;
1759 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001760 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001761
Chris Wilson8a68d462019-03-05 18:03:30 +00001762 if (GEM_DEBUG_WARN_ON(engine->id != RCS0))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001763 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001764
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001765 switch (INTEL_GEN(engine->i915)) {
Oscar Mateocc38cae2018-05-08 14:29:23 -07001766 case 11:
1767 return 0;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001768 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001769 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1770 wa_bb_fn[1] = NULL;
1771 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001772 case 9:
1773 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001774 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001775 break;
1776 case 8:
1777 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001778 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001779 break;
1780 default:
1781 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001782 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001783 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001784
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001785 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001786 if (ret) {
1787 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1788 return ret;
1789 }
1790
Chris Wilson48bb74e2016-08-15 10:49:04 +01001791 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001792 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001793
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001794 /*
1795 * Emit the two workaround batch buffers, recording the offset from the
1796 * start of the workaround batch buffer object for each and their
1797 * respective sizes.
1798 */
1799 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1800 wa_bb[i]->offset = batch_ptr - batch;
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001801 if (GEM_DEBUG_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1802 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001803 ret = -EINVAL;
1804 break;
1805 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001806 if (wa_bb_fn[i])
1807 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001808 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001809 }
1810
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001811 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1812
Arun Siluvery17ee9502015-06-19 19:07:01 +01001813 kunmap_atomic(batch);
1814 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001815 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001816
1817 return ret;
1818}
1819
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001820static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001821{
Chris Wilsonc0336662016-05-06 15:40:21 +01001822 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001823
Chris Wilson060f2322018-12-18 10:27:12 +00001824 intel_engine_set_hwsp_writemask(engine, ~0u); /* HWSTAM */
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001825
1826 /*
1827 * Make sure we're not enabling the new 12-deep CSB
1828 * FIFO as that requires a slightly updated handling
1829 * in the ctx switch irq. Since we're currently only
1830 * using only 2 elements of the enhanced execlists the
1831 * deeper FIFO it's not needed and it's not worth adding
1832 * more statements to the irq handler to support it.
1833 */
1834 if (INTEL_GEN(dev_priv) >= 11)
1835 I915_WRITE(RING_MODE_GEN7(engine),
1836 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1837 else
1838 I915_WRITE(RING_MODE_GEN7(engine),
1839 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1840
Chris Wilson9a4dc802018-05-18 11:09:33 +01001841 I915_WRITE(RING_MI_MODE(engine->mmio_base),
1842 _MASKED_BIT_DISABLE(STOP_RING));
1843
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001844 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson0ca88ba2019-01-28 10:23:55 +00001845 i915_ggtt_offset(engine->status_page.vma));
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001846 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1847}
1848
Chris Wilson9a4dc802018-05-18 11:09:33 +01001849static bool unexpected_starting_state(struct intel_engine_cs *engine)
1850{
1851 struct drm_i915_private *dev_priv = engine->i915;
1852 bool unexpected = false;
1853
1854 if (I915_READ(RING_MI_MODE(engine->mmio_base)) & STOP_RING) {
1855 DRM_DEBUG_DRIVER("STOP_RING still set in RING_MI_MODE\n");
1856 unexpected = true;
1857 }
1858
1859 return unexpected;
1860}
1861
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001862static int gen8_init_common_ring(struct intel_engine_cs *engine)
1863{
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001864 intel_engine_apply_workarounds(engine);
Chris Wilson5a688ee2018-12-06 18:07:13 +00001865 intel_engine_apply_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001866
Chris Wilson805615d2018-08-15 19:42:51 +01001867 intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001868
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001869 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001870
Chris Wilson9a4dc802018-05-18 11:09:33 +01001871 if (GEM_SHOW_DEBUG() && unexpected_starting_state(engine)) {
1872 struct drm_printer p = drm_debug_printer(__func__);
1873
1874 intel_engine_dump(engine, &p, NULL);
1875 }
1876
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001877 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001878
Chris Wilson821ed7d2016-09-09 14:11:53 +01001879 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001880}
1881
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001882static void execlists_reset_prepare(struct intel_engine_cs *engine)
Chris Wilson5adfb772018-05-16 19:33:51 +01001883{
1884 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson9512f982018-06-28 21:12:11 +01001885 unsigned long flags;
Chris Wilson5adfb772018-05-16 19:33:51 +01001886
Chris Wilson66fc8292018-08-15 14:58:27 +01001887 GEM_TRACE("%s: depth<-%d\n", engine->name,
1888 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01001889
1890 /*
1891 * Prevent request submission to the hardware until we have
1892 * completed the reset in i915_gem_reset_finish(). If a request
1893 * is completed by one engine, it may then queue a request
1894 * to a second via its execlists->tasklet *just* as we are
1895 * calling engine->init_hw() and also writing the ELSP.
1896 * Turning off the execlists->tasklet until the reset is over
1897 * prevents the race.
1898 */
1899 __tasklet_disable_sync_once(&execlists->tasklet);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001900 GEM_BUG_ON(!reset_in_progress(execlists));
Chris Wilson5adfb772018-05-16 19:33:51 +01001901
Chris Wilson9a3b19a2019-02-13 23:20:47 +00001902 intel_engine_stop_cs(engine);
1903
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001904 /* And flush any current direct submission. */
Chris Wilson9512f982018-06-28 21:12:11 +01001905 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001906 process_csb(engine); /* drain preemption events */
Chris Wilson9512f982018-06-28 21:12:11 +01001907 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson5adfb772018-05-16 19:33:51 +01001908}
1909
Chris Wilson21182b3c2019-02-08 15:37:08 +00001910static bool lrc_regs_ok(const struct i915_request *rq)
1911{
1912 const struct intel_ring *ring = rq->ring;
1913 const u32 *regs = rq->hw_context->lrc_reg_state;
1914
1915 /* Quick spot check for the common signs of context corruption */
1916
1917 if (regs[CTX_RING_BUFFER_CONTROL + 1] !=
1918 (RING_CTL_SIZE(ring->size) | RING_VALID))
1919 return false;
1920
1921 if (regs[CTX_RING_BUFFER_START + 1] != i915_ggtt_offset(ring->vma))
1922 return false;
1923
1924 return true;
1925}
1926
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001927static void execlists_reset(struct intel_engine_cs *engine, bool stalled)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001928{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001929 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001930 struct i915_request *rq;
Chris Wilson221ab97192017-09-16 21:44:14 +01001931 unsigned long flags;
Chris Wilson56922512018-04-28 12:15:32 +01001932 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001933
Chris Wilsond8857d52018-06-28 21:12:05 +01001934 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001935
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001936 /*
1937 * Catch up with any missed context-switch interrupts.
1938 *
1939 * Ideally we would just read the remaining CSB entries now that we
1940 * know the gpu is idle. However, the CSB registers are sometimes^W
1941 * often trashed across a GPU reset! Instead we have to rely on
1942 * guessing the missed context-switch events by looking at what
1943 * requests were completed.
1944 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001945 execlists_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001946
1947 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001948 rq = __unwind_incomplete_requests(engine);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001949
Chris Wilsonc3160da2018-05-31 09:22:45 +01001950 /* Following the reset, we need to reload the CSB read/write pointers */
Chris Wilsonf4b58f02018-06-28 21:12:08 +01001951 reset_csb_pointers(&engine->execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01001952
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001953 if (!rq)
1954 goto out_unlock;
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001955
Chris Wilsona3e38832018-03-02 14:32:45 +00001956 /*
Chris Wilson21182b3c2019-02-08 15:37:08 +00001957 * If this request hasn't started yet, e.g. it is waiting on a
1958 * semaphore, we need to avoid skipping the request or else we
1959 * break the signaling chain. However, if the context is corrupt
1960 * the request will not restart and we will be stuck with a wedged
1961 * device. It is quite often the case that if we issue a reset
1962 * while the GPU is loading the context image, that the context
1963 * image becomes corrupt.
1964 *
1965 * Otherwise, if we have not started yet, the request should replay
1966 * perfectly and we do not need to flag the result as being erroneous.
1967 */
1968 if (!i915_request_started(rq) && lrc_regs_ok(rq))
1969 goto out_unlock;
1970
1971 /*
Chris Wilsona3e38832018-03-02 14:32:45 +00001972 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001973 * and will try to replay it on restarting. The context image may
1974 * have been corrupted by the reset, in which case we may have
1975 * to service a new GPU hang, but more likely we can continue on
1976 * without impact.
1977 *
1978 * If the request was guilty, we presume the context is corrupt
1979 * and have to at least restore the RING register in the context
1980 * image back to the expected values to skip over the guilty request.
1981 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001982 i915_reset_request(rq, stalled);
Chris Wilson21182b3c2019-02-08 15:37:08 +00001983 if (!stalled && lrc_regs_ok(rq))
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001984 goto out_unlock;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001985
Chris Wilsona3e38832018-03-02 14:32:45 +00001986 /*
1987 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001988 * We cannot rely on the context being intact across the GPU hang,
1989 * so clear it and rebuild just what we need for the breadcrumb.
1990 * All pending requests for this context will be zapped, and any
1991 * future request will be after userspace has had the opportunity
1992 * to recreate its own state.
1993 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00001994 regs = rq->hw_context->lrc_reg_state;
Chris Wilsonfe0c4932018-05-18 10:02:11 +01001995 if (engine->pinned_default_state) {
1996 memcpy(regs, /* skip restoring the vanilla PPHWSP */
1997 engine->pinned_default_state + LRC_STATE_PN * PAGE_SIZE,
1998 engine->context_size - PAGE_SIZE);
Chris Wilson56922512018-04-28 12:15:32 +01001999 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002000
Chris Wilson21182b3c2019-02-08 15:37:08 +00002001 /* Rerun the request; its payload has been neutered (if guilty). */
2002 rq->ring->head = intel_ring_wrap(rq->ring, rq->head);
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002003 intel_ring_update_space(rq->ring);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002004
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002005 execlists_init_reg_state(regs, rq->hw_context, engine, rq->ring);
Chris Wilson95f697e2019-03-08 13:25:20 +00002006 __execlists_update_reg_state(rq->hw_context, engine);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002007
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002008out_unlock:
2009 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002010}
2011
Chris Wilson5adfb772018-05-16 19:33:51 +01002012static void execlists_reset_finish(struct intel_engine_cs *engine)
2013{
Chris Wilson5db1d4e2018-06-04 08:34:40 +01002014 struct intel_engine_execlists * const execlists = &engine->execlists;
2015
Chris Wilsonfe25f302018-05-22 11:19:37 +01002016 /*
Chris Wilson9e4fa012018-08-28 16:27:02 +01002017 * After a GPU reset, we may have requests to replay. Do so now while
2018 * we still have the forcewake to be sure that the GPU is not allowed
2019 * to sleep before we restart and reload a context.
Chris Wilsonfe25f302018-05-22 11:19:37 +01002020 */
Chris Wilsoneb8d0f52019-01-25 13:22:28 +00002021 GEM_BUG_ON(!reset_in_progress(execlists));
Chris Wilson9e4fa012018-08-28 16:27:02 +01002022 if (!RB_EMPTY_ROOT(&execlists->queue.rb_root))
2023 execlists->tasklet.func(execlists->tasklet.data);
Chris Wilson5adfb772018-05-16 19:33:51 +01002024
Chris Wilson41a1bde2019-03-13 16:28:35 +00002025 if (__tasklet_enable(&execlists->tasklet))
2026 /* And kick in case we missed a new request submission. */
2027 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilson66fc8292018-08-15 14:58:27 +01002028 GEM_TRACE("%s: depth->%d\n", engine->name,
2029 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01002030}
2031
Chris Wilsone61e0f52018-02-21 09:56:36 +00002032static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01002033 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002034 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01002035{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002036 u32 *cs;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002037
Chris Wilson74f9474122018-05-03 20:54:16 +01002038 cs = intel_ring_begin(rq, 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002039 if (IS_ERR(cs))
2040 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002041
Chris Wilson279f5a02017-10-05 20:10:05 +01002042 /*
2043 * WaDisableCtxRestoreArbitration:bdw,chv
2044 *
2045 * We don't need to perform MI_ARB_ENABLE as often as we do (in
2046 * particular all the gen that do not need the w/a at all!), if we
2047 * took care to make sure that on every switch into this context
2048 * (both ordinary and for preemption) that arbitrartion was enabled
2049 * we would be fine. However, there doesn't seem to be a downside to
2050 * being paranoid and making sure it is set before each batch and
2051 * every context-switch.
2052 *
2053 * Note that if we fail to enable arbitration before the request
2054 * is complete, then we do not see the context-switch interrupt and
2055 * the engine hangs (with RING_HEAD == RING_TAIL).
2056 *
2057 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
2058 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01002059 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
2060
Oscar Mateo15648582014-07-24 17:04:32 +01002061 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002062 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002063 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002064 *cs++ = lower_32_bits(offset);
2065 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01002066
2067 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
2068 *cs++ = MI_NOOP;
Chris Wilsone8894262018-12-07 09:02:13 +00002069
Chris Wilsone61e0f52018-02-21 09:56:36 +00002070 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002071
2072 return 0;
2073}
2074
Chris Wilson31bb59c2016-07-01 17:23:27 +01002075static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002076{
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002077 ENGINE_WRITE(engine, RING_IMR,
2078 ~(engine->irq_enable_mask | engine->irq_keep_mask));
2079 ENGINE_POSTING_READ(engine, RING_IMR);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002080}
2081
Chris Wilson31bb59c2016-07-01 17:23:27 +01002082static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002083{
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002084 ENGINE_WRITE(engine, RING_IMR, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002085}
2086
Chris Wilsone61e0f52018-02-21 09:56:36 +00002087static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002088{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002089 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01002090
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002091 cs = intel_ring_begin(request, 4);
2092 if (IS_ERR(cs))
2093 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002094
2095 cmd = MI_FLUSH_DW + 1;
2096
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002097 /* We always require a command barrier so that subsequent
2098 * commands, such as breadcrumb interrupts, are strictly ordered
2099 * wrt the contents of the write cache being flushed to memory
2100 * (and thus being coherent from the CPU).
2101 */
2102 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2103
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002104 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002105 cmd |= MI_INVALIDATE_TLB;
Chris Wilson5fc28052018-11-08 14:00:39 +00002106 if (request->engine->class == VIDEO_DECODE_CLASS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002107 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01002108 }
2109
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002110 *cs++ = cmd;
2111 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2112 *cs++ = 0; /* upper addr */
2113 *cs++ = 0; /* value */
2114 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002115
2116 return 0;
2117}
2118
Chris Wilsone61e0f52018-02-21 09:56:36 +00002119static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002120 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002121{
Chris Wilsonb5321f32016-08-02 22:50:18 +01002122 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002123 u32 scratch_addr =
Chris Wilson51797492018-12-04 14:15:16 +00002124 i915_scratch_offset(engine->i915) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002125 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002126 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002127 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01002128
2129 flags |= PIPE_CONTROL_CS_STALL;
2130
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002131 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01002132 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
2133 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08002134 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01002135 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01002136 }
2137
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002138 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01002139 flags |= PIPE_CONTROL_TLB_INVALIDATE;
2140 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
2141 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
2142 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
2143 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
2144 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
2145 flags |= PIPE_CONTROL_QW_WRITE;
2146 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01002147
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002148 /*
2149 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
2150 * pipe control.
2151 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002152 if (IS_GEN(request->i915, 9))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002153 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002154
2155 /* WaForGAMHang:kbl */
2156 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
2157 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002158 }
Imre Deak9647ff32015-01-25 13:27:11 -08002159
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002160 len = 6;
2161
2162 if (vf_flush_wa)
2163 len += 6;
2164
2165 if (dc_flush_wa)
2166 len += 12;
2167
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002168 cs = intel_ring_begin(request, len);
2169 if (IS_ERR(cs))
2170 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002171
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002172 if (vf_flush_wa)
2173 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002174
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002175 if (dc_flush_wa)
2176 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2177 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002178
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002179 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002180
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002181 if (dc_flush_wa)
2182 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002183
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002184 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002185
2186 return 0;
2187}
2188
Chris Wilson7c17d372016-01-20 15:43:35 +02002189/*
2190 * Reserve space for 2 NOOPs at the end of each request to be
2191 * used as a workaround for not being allowed to do lite
2192 * restore with HEAD==TAIL (WaIdleLiteRestore).
2193 */
Chris Wilsone1a73a52019-01-25 10:05:20 +00002194static u32 *gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002195{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002196 /* Ensure there's always at least one preemption point per-request. */
2197 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002198 *cs++ = MI_NOOP;
2199 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsone1a73a52019-01-25 10:05:20 +00002200
2201 return cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002202}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002203
Chris Wilson85474442019-01-29 18:54:50 +00002204static u32 *gen8_emit_fini_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002205{
Chris Wilson5013eb82019-01-28 18:18:11 +00002206 cs = gen8_emit_ggtt_write(cs,
2207 request->fence.seqno,
Chris Wilson54939ea02019-03-18 09:51:51 +00002208 request->timeline->hwsp_offset,
2209 0);
Chris Wilson5013eb82019-01-28 18:18:11 +00002210
2211 cs = gen8_emit_ggtt_write(cs,
Chris Wilson89531e72019-02-26 09:49:19 +00002212 intel_engine_next_hangcheck_seqno(request->engine),
Chris Wilson54939ea02019-03-18 09:51:51 +00002213 I915_GEM_HWS_HANGCHECK_ADDR,
2214 MI_FLUSH_DW_STORE_INDEX);
2215
Chris Wilson89531e72019-02-26 09:49:19 +00002216
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002217 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002218 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson5013eb82019-01-28 18:18:11 +00002219
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002220 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002221 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002222
Chris Wilsone1a73a52019-01-25 10:05:20 +00002223 return gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002224}
Chris Wilson98f29e82016-10-28 13:58:51 +01002225
Chris Wilson85474442019-01-29 18:54:50 +00002226static u32 *gen8_emit_fini_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002227{
Chris Wilson6a623722018-12-28 15:31:13 +00002228 cs = gen8_emit_ggtt_write_rcs(cs,
Chris Wilson5013eb82019-01-28 18:18:11 +00002229 request->fence.seqno,
2230 request->timeline->hwsp_offset,
Chris Wilson6a623722018-12-28 15:31:13 +00002231 PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH |
2232 PIPE_CONTROL_DEPTH_CACHE_FLUSH |
2233 PIPE_CONTROL_DC_FLUSH_ENABLE |
2234 PIPE_CONTROL_FLUSH_ENABLE |
2235 PIPE_CONTROL_CS_STALL);
2236
Chris Wilson5013eb82019-01-28 18:18:11 +00002237 cs = gen8_emit_ggtt_write_rcs(cs,
Chris Wilson89531e72019-02-26 09:49:19 +00002238 intel_engine_next_hangcheck_seqno(request->engine),
Chris Wilson54939ea02019-03-18 09:51:51 +00002239 I915_GEM_HWS_HANGCHECK_ADDR,
2240 PIPE_CONTROL_STORE_DATA_INDEX);
Chris Wilson89531e72019-02-26 09:49:19 +00002241
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002242 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002243 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson6a623722018-12-28 15:31:13 +00002244
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002245 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002246 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002247
Chris Wilsone1a73a52019-01-25 10:05:20 +00002248 return gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002249}
Chris Wilson98f29e82016-10-28 13:58:51 +01002250
Chris Wilsone61e0f52018-02-21 09:56:36 +00002251static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002252{
2253 int ret;
2254
Tvrtko Ursulin452420d2018-12-03 13:33:57 +00002255 ret = intel_engine_emit_ctx_wa(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002256 if (ret)
2257 return ret;
2258
Chris Wilsone61e0f52018-02-21 09:56:36 +00002259 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002260 /*
2261 * Failing to program the MOCS is non-fatal.The system will not
2262 * run at peak performance. So generate an error and carry on.
2263 */
2264 if (ret)
2265 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2266
Chris Wilsone61e0f52018-02-21 09:56:36 +00002267 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002268}
2269
Oscar Mateo73e4d072014-07-24 17:04:48 +01002270/**
2271 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002272 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002273 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002274void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002275{
John Harrison6402c332014-10-31 12:00:26 +00002276 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002277
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002278 /*
2279 * Tasklet cannot be active at this point due intel_mark_active/idle
2280 * so this is just for documentation.
2281 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302282 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2283 &engine->execlists.tasklet.state)))
2284 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002285
Chris Wilsonc0336662016-05-06 15:40:21 +01002286 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002288 if (engine->buffer) {
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002289 WARN_ON((ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002290 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002291
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002292 if (engine->cleanup)
2293 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002294
Chris Wilsone8a9c582016-12-18 15:37:20 +00002295 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002296
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002297 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002298
Chris Wilsonc0336662016-05-06 15:40:21 +01002299 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302300 dev_priv->engine[engine->id] = NULL;
2301 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002302}
2303
Chris Wilson209b7952018-07-17 21:29:32 +01002304void intel_execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002305{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002306 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002307 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsone2f34962018-10-01 15:47:54 +01002308 engine->schedule = i915_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302309 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002310
Chris Wilson13291152018-05-16 19:33:52 +01002311 engine->reset.prepare = execlists_reset_prepare;
2312
Chris Wilsonaba5e272017-10-25 15:39:41 +01002313 engine->park = NULL;
2314 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002315
Chris Wilsone8861962019-03-01 17:09:00 +00002316 engine->flags |= I915_ENGINE_HAS_SEMAPHORES;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002317 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson9dbfea92019-03-08 13:25:21 +00002318 if (engine->preempt_context)
Chris Wilson2a694fe2018-04-03 19:35:37 +01002319 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002320}
2321
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002322static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002323logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002324{
2325 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002326 engine->init_hw = gen8_init_common_ring;
Chris Wilson5adfb772018-05-16 19:33:51 +01002327
2328 engine->reset.prepare = execlists_reset_prepare;
2329 engine->reset.reset = execlists_reset;
2330 engine->reset.finish = execlists_reset_finish;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002331
Chris Wilson4dc84b72019-03-08 13:25:18 +00002332 engine->cops = &execlists_context_ops;
Chris Wilsonf73e7392016-12-18 15:37:24 +00002333 engine->request_alloc = execlists_request_alloc;
2334
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002335 engine->emit_flush = gen8_emit_flush;
Chris Wilson85474442019-01-29 18:54:50 +00002336 engine->emit_init_breadcrumb = gen8_emit_init_breadcrumb;
2337 engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002338
Chris Wilson209b7952018-07-17 21:29:32 +01002339 engine->set_default_submission = intel_execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002340
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002341 if (INTEL_GEN(engine->i915) < 11) {
2342 engine->irq_enable = gen8_logical_ring_enable_irq;
2343 engine->irq_disable = gen8_logical_ring_disable_irq;
2344 } else {
2345 /*
2346 * TODO: On Gen11 interrupt masks need to be clear
2347 * to allow C6 entry. Keep interrupts enabled at
2348 * and take the hit of generating extra interrupts
2349 * until a more refined solution exists.
2350 */
2351 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002352 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002353}
2354
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002355static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002356logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002357{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002358 unsigned int shift = 0;
2359
2360 if (INTEL_GEN(engine->i915) < 11) {
2361 const u8 irq_shifts[] = {
Chris Wilson8a68d462019-03-05 18:03:30 +00002362 [RCS0] = GEN8_RCS_IRQ_SHIFT,
2363 [BCS0] = GEN8_BCS_IRQ_SHIFT,
2364 [VCS0] = GEN8_VCS0_IRQ_SHIFT,
2365 [VCS1] = GEN8_VCS1_IRQ_SHIFT,
2366 [VECS0] = GEN8_VECS_IRQ_SHIFT,
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002367 };
2368
2369 shift = irq_shifts[engine->id];
2370 }
2371
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002372 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2373 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002374}
2375
Chris Wilson52954ed2019-01-28 18:18:09 +00002376static int
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002377logical_ring_setup(struct intel_engine_cs *engine)
2378{
Chris Wilson52954ed2019-01-28 18:18:09 +00002379 int err;
2380
2381 err = intel_engine_setup_common(engine);
2382 if (err)
2383 return err;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002384
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002385 /* Intentionally left blank. */
2386 engine->buffer = NULL;
2387
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302388 tasklet_init(&engine->execlists.tasklet,
2389 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002390
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002391 logical_ring_default_vfuncs(engine);
2392 logical_ring_default_irqs(engine);
Chris Wilson52954ed2019-01-28 18:18:09 +00002393
2394 return 0;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002395}
2396
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002397static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002398{
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002399 struct drm_i915_private *i915 = engine->i915;
2400 struct intel_engine_execlists * const execlists = &engine->execlists;
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002401 u32 base = engine->mmio_base;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002402 int ret;
2403
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002404 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002405 if (ret)
Chris Wilsonb2164e42018-09-20 20:59:48 +01002406 return ret;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002407
Daniele Ceraolo Spurioa60acb22019-01-09 17:32:32 -08002408 intel_engine_init_workarounds(engine);
2409
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002410 if (HAS_LOGICAL_RING_ELSQ(i915)) {
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07002411 execlists->submit_reg = i915->uncore.regs +
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002412 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(base));
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07002413 execlists->ctrl_reg = i915->uncore.regs +
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002414 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(base));
Thomas Daniel05f0add2018-03-02 18:14:59 +02002415 } else {
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07002416 execlists->submit_reg = i915->uncore.regs +
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002417 i915_mmio_reg_offset(RING_ELSP(base));
Thomas Daniel05f0add2018-03-02 18:14:59 +02002418 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002419
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002420 execlists->preempt_complete_status = ~0u;
Chris Wilson9dbfea92019-03-08 13:25:21 +00002421 if (engine->preempt_context)
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002422 execlists->preempt_complete_status =
Chris Wilson9dbfea92019-03-08 13:25:21 +00002423 upper_32_bits(engine->preempt_context->lrc_desc);
Chris Wilsond6376372018-02-07 21:05:44 +00002424
Chris Wilson46592892018-11-30 12:59:54 +00002425 execlists->csb_status =
Chris Wilson0ca88ba2019-01-28 10:23:55 +00002426 &engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002427
Chris Wilson46592892018-11-30 12:59:54 +00002428 execlists->csb_write =
Chris Wilson0ca88ba2019-01-28 10:23:55 +00002429 &engine->status_page.addr[intel_hws_csb_write_index(i915)];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002430
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002431 reset_csb_pointers(execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01002432
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002433 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002434}
2435
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002436int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002437{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002438 int ret;
2439
Chris Wilson52954ed2019-01-28 18:18:09 +00002440 ret = logical_ring_setup(engine);
2441 if (ret)
2442 return ret;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002443
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002444 /* Override some for render ring. */
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002445 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002446 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson85474442019-01-29 18:54:50 +00002447 engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb_rcs;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002448
Chris Wilsonb2164e42018-09-20 20:59:48 +01002449 ret = logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002450 if (ret)
2451 return ret;
2452
2453 ret = intel_init_workaround_bb(engine);
2454 if (ret) {
2455 /*
2456 * We continue even if we fail to initialize WA batch
2457 * because we only expect rare glitches but nothing
2458 * critical to prevent us from using GPU
2459 */
2460 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2461 ret);
2462 }
2463
Tvrtko Ursulin69bcdec2018-12-03 12:50:12 +00002464 intel_engine_init_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00002465
Chris Wilsonb2164e42018-09-20 20:59:48 +01002466 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002467}
2468
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002469int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002470{
Chris Wilson52954ed2019-01-28 18:18:09 +00002471 int err;
2472
2473 err = logical_ring_setup(engine);
2474 if (err)
2475 return err;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002476
2477 return logical_ring_init(engine);
2478}
2479
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002480u32 gen8_make_rpcs(struct drm_i915_private *i915, struct intel_sseu *req_sseu)
Jeff McGee0cea6502015-02-13 10:27:56 -06002481{
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002482 const struct sseu_dev_info *sseu = &RUNTIME_INFO(i915)->sseu;
2483 bool subslice_pg = sseu->has_subslice_pg;
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002484 struct intel_sseu ctx_sseu;
2485 u8 slices, subslices;
Jeff McGee0cea6502015-02-13 10:27:56 -06002486 u32 rpcs = 0;
2487
2488 /*
2489 * No explicit RPCS request is needed to ensure full
2490 * slice/subslice/EU enablement prior to Gen9.
2491 */
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002492 if (INTEL_GEN(i915) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002493 return 0;
2494
2495 /*
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002496 * If i915/perf is active, we want a stable powergating configuration
2497 * on the system.
2498 *
2499 * We could choose full enablement, but on ICL we know there are use
2500 * cases which disable slices for functional, apart for performance
2501 * reasons. So in this case we select a known stable subset.
2502 */
2503 if (!i915->perf.oa.exclusive_stream) {
2504 ctx_sseu = *req_sseu;
2505 } else {
2506 ctx_sseu = intel_device_default_sseu(i915);
2507
2508 if (IS_GEN(i915, 11)) {
2509 /*
2510 * We only need subslice count so it doesn't matter
2511 * which ones we select - just turn off low bits in the
2512 * amount of half of all available subslices per slice.
2513 */
2514 ctx_sseu.subslice_mask =
2515 ~(~0 << (hweight8(ctx_sseu.subslice_mask) / 2));
2516 ctx_sseu.slice_mask = 0x1;
2517 }
2518 }
2519
2520 slices = hweight8(ctx_sseu.slice_mask);
2521 subslices = hweight8(ctx_sseu.subslice_mask);
2522
2523 /*
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002524 * Since the SScount bitfield in GEN8_R_PWR_CLK_STATE is only three bits
2525 * wide and Icelake has up to eight subslices, specfial programming is
2526 * needed in order to correctly enable all subslices.
2527 *
2528 * According to documentation software must consider the configuration
2529 * as 2x4x8 and hardware will translate this to 1x8x8.
2530 *
2531 * Furthemore, even though SScount is three bits, maximum documented
2532 * value for it is four. From this some rules/restrictions follow:
2533 *
2534 * 1.
2535 * If enabled subslice count is greater than four, two whole slices must
2536 * be enabled instead.
2537 *
2538 * 2.
2539 * When more than one slice is enabled, hardware ignores the subslice
2540 * count altogether.
2541 *
2542 * From these restrictions it follows that it is not possible to enable
2543 * a count of subslices between the SScount maximum of four restriction,
2544 * and the maximum available number on a particular SKU. Either all
2545 * subslices are enabled, or a count between one and four on the first
2546 * slice.
2547 */
Tvrtko Ursuline46c2e92019-02-05 09:50:31 +00002548 if (IS_GEN(i915, 11) &&
2549 slices == 1 &&
2550 subslices > min_t(u8, 4, hweight8(sseu->subslice_mask[0]) / 2)) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002551 GEM_BUG_ON(subslices & 1);
2552
2553 subslice_pg = false;
2554 slices *= 2;
2555 }
2556
2557 /*
Jeff McGee0cea6502015-02-13 10:27:56 -06002558 * Starting in Gen9, render power gating can leave
2559 * slice/subslice/EU in a partially enabled state. We
2560 * must make an explicit request through RPCS for full
2561 * enablement.
2562 */
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002563 if (sseu->has_slice_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002564 u32 mask, val = slices;
2565
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002566 if (INTEL_GEN(i915) >= 11) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002567 mask = GEN11_RPCS_S_CNT_MASK;
2568 val <<= GEN11_RPCS_S_CNT_SHIFT;
2569 } else {
2570 mask = GEN8_RPCS_S_CNT_MASK;
2571 val <<= GEN8_RPCS_S_CNT_SHIFT;
2572 }
2573
2574 GEM_BUG_ON(val & ~mask);
2575 val &= mask;
2576
2577 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_S_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002578 }
2579
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002580 if (subslice_pg) {
2581 u32 val = subslices;
2582
2583 val <<= GEN8_RPCS_SS_CNT_SHIFT;
2584
2585 GEM_BUG_ON(val & ~GEN8_RPCS_SS_CNT_MASK);
2586 val &= GEN8_RPCS_SS_CNT_MASK;
2587
2588 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_SS_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002589 }
2590
Lionel Landwerlin87f1ef22019-02-05 09:50:28 +00002591 if (sseu->has_eu_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002592 u32 val;
2593
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002594 val = ctx_sseu.min_eus_per_subslice << GEN8_RPCS_EU_MIN_SHIFT;
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002595 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MIN_MASK);
2596 val &= GEN8_RPCS_EU_MIN_MASK;
2597
2598 rpcs |= val;
2599
Lionel Landwerlinec431ea2019-02-05 09:50:29 +00002600 val = ctx_sseu.max_eus_per_subslice << GEN8_RPCS_EU_MAX_SHIFT;
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002601 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MAX_MASK);
2602 val &= GEN8_RPCS_EU_MAX_MASK;
2603
2604 rpcs |= val;
2605
Jeff McGee0cea6502015-02-13 10:27:56 -06002606 rpcs |= GEN8_RPCS_ENABLE;
2607 }
2608
2609 return rpcs;
2610}
2611
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002612static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002613{
2614 u32 indirect_ctx_offset;
2615
Chris Wilsonc0336662016-05-06 15:40:21 +01002616 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002617 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002618 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002619 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002620 case 11:
2621 indirect_ctx_offset =
2622 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2623 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002624 case 10:
2625 indirect_ctx_offset =
2626 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2627 break;
Michel Thierry71562912016-02-23 10:31:49 +00002628 case 9:
2629 indirect_ctx_offset =
2630 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2631 break;
2632 case 8:
2633 indirect_ctx_offset =
2634 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2635 break;
2636 }
2637
2638 return indirect_ctx_offset;
2639}
2640
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002641static void execlists_init_reg_state(u32 *regs,
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002642 struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002643 struct intel_engine_cs *engine,
2644 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002645{
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002646 struct i915_hw_ppgtt *ppgtt = ce->gem_context->ppgtt;
Chris Wilson1fc44d92018-05-17 22:26:32 +01002647 bool rcs = engine->class == RENDER_CLASS;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002648 u32 base = engine->mmio_base;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002649
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002650 /* A context is actually a big batch buffer with several
2651 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2652 * values we are setting here are only for the first context restore:
2653 * on a subsequent save, the GPU will recreate this batchbuffer with new
2654 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2655 * we are not initializing here).
2656 */
2657 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2658 MI_LRI_FORCE_POSTED;
2659
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002660 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(base),
Paulo Zanoniee435832018-08-09 16:58:52 -07002661 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT) |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002662 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH));
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002663 if (INTEL_GEN(engine->i915) < 11) {
Paulo Zanoniee435832018-08-09 16:58:52 -07002664 regs[CTX_CONTEXT_CONTROL + 1] |=
2665 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT |
2666 CTX_CTRL_RS_CTX_ENABLE);
2667 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002668 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2669 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2670 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2671 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2672 RING_CTL_SIZE(ring->size) | RING_VALID);
2673 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2674 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2675 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2676 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2677 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2678 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2679 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002680 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2681
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002682 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2683 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2684 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002685 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002686 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002687
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002688 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002689 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2690 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002691
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002692 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002693 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002694 }
2695
2696 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2697 if (wa_ctx->per_ctx.size) {
2698 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002699
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002700 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002701 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002702 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002703 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002704
2705 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2706
2707 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002708 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002709 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2710 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2711 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2712 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2713 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2714 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2715 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2716 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002717
Chris Wilsona9fe9ca2019-03-14 22:38:38 +00002718 if (i915_vm_is_4lvl(&ppgtt->vm)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002719 /* 64b PPGTT (48bit canonical)
2720 * PDP0_DESCRIPTOR contains the base address to PML4 and
2721 * other PDP Descriptors are ignored.
2722 */
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002723 ASSIGN_CTX_PML4(ppgtt, regs);
Chris Wilsone8894262018-12-07 09:02:13 +00002724 } else {
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002725 ASSIGN_CTX_PDP(ppgtt, regs, 3);
2726 ASSIGN_CTX_PDP(ppgtt, regs, 2);
2727 ASSIGN_CTX_PDP(ppgtt, regs, 1);
2728 ASSIGN_CTX_PDP(ppgtt, regs, 0);
Michel Thierry2dba3232015-07-30 11:06:23 +01002729 }
2730
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002731 if (rcs) {
2732 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Tvrtko Ursulin8e525cb2019-01-25 02:29:33 +00002733 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE, 0);
Robert Bragg19f81df2017-06-13 12:23:03 +01002734
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002735 i915_oa_init_reg_state(engine, ce, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002736 }
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002737
2738 regs[CTX_END] = MI_BATCH_BUFFER_END;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002739 if (INTEL_GEN(engine->i915) >= 10)
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002740 regs[CTX_END] |= BIT(0);
Chris Wilsona3aabe82016-10-04 21:11:26 +01002741}
2742
2743static int
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002744populate_lr_context(struct intel_context *ce,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002745 struct drm_i915_gem_object *ctx_obj,
2746 struct intel_engine_cs *engine,
2747 struct intel_ring *ring)
2748{
2749 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002750 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002751 int ret;
2752
Chris Wilsona3aabe82016-10-04 21:11:26 +01002753 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2754 if (IS_ERR(vaddr)) {
2755 ret = PTR_ERR(vaddr);
2756 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2757 return ret;
2758 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002759
Chris Wilsond2b4b972017-11-10 14:26:33 +00002760 if (engine->default_state) {
2761 /*
2762 * We only want to copy over the template context state;
2763 * skipping over the headers reserved for GuC communication,
2764 * leaving those as zero.
2765 */
2766 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2767 void *defaults;
2768
2769 defaults = i915_gem_object_pin_map(engine->default_state,
2770 I915_MAP_WB);
Matthew Auldaaefa062018-03-01 11:46:39 +00002771 if (IS_ERR(defaults)) {
2772 ret = PTR_ERR(defaults);
2773 goto err_unpin_ctx;
2774 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00002775
2776 memcpy(vaddr + start, defaults + start, engine->context_size);
2777 i915_gem_object_unpin_map(engine->default_state);
2778 }
2779
Chris Wilsona3aabe82016-10-04 21:11:26 +01002780 /* The second page of the context object contains some fields which must
2781 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002782 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002783 execlists_init_reg_state(regs, ce, engine, ring);
Chris Wilsond2b4b972017-11-10 14:26:33 +00002784 if (!engine->default_state)
2785 regs[CTX_CONTEXT_CONTROL + 1] |=
2786 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002787 if (ce->gem_context == engine->i915->preempt_context &&
2788 INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002789 regs[CTX_CONTEXT_CONTROL + 1] |=
2790 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2791 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002792
Chris Wilsona679f582019-03-21 16:19:07 +00002793 ret = 0;
Matthew Auldaaefa062018-03-01 11:46:39 +00002794err_unpin_ctx:
Chris Wilsona679f582019-03-21 16:19:07 +00002795 __i915_gem_object_flush_map(ctx_obj,
2796 LRC_HEADER_PAGES * PAGE_SIZE,
2797 engine->context_size);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002798 i915_gem_object_unpin_map(ctx_obj);
Matthew Auldaaefa062018-03-01 11:46:39 +00002799 return ret;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002800}
2801
Chris Wilson95f697e2019-03-08 13:25:20 +00002802static struct i915_timeline *get_timeline(struct i915_gem_context *ctx)
2803{
Chris Wilsonea593db2019-03-22 09:23:25 +00002804 if (ctx->timeline)
2805 return i915_timeline_get(ctx->timeline);
2806 else
2807 return i915_timeline_create(ctx->i915, NULL);
Chris Wilson95f697e2019-03-08 13:25:20 +00002808}
2809
2810static int execlists_context_deferred_alloc(struct intel_context *ce,
2811 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002812{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002813 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002814 struct i915_vma *vma;
Jani Nikula739f3ab2019-01-16 11:15:19 +02002815 u32 context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002816 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002817 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002818 int ret;
2819
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002820 if (ce->state)
2821 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002822
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002823 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002824
Michel Thierry0b29c752017-09-13 09:56:00 +01002825 /*
2826 * Before the actual start of the context image, we insert a few pages
2827 * for our own use and for sharing with the GuC.
2828 */
2829 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002830
Chris Wilson95f697e2019-03-08 13:25:20 +00002831 ctx_obj = i915_gem_object_create(engine->i915, context_size);
Chris Wilson467d3572018-06-11 16:33:32 +01002832 if (IS_ERR(ctx_obj))
2833 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002834
Chris Wilson95f697e2019-03-08 13:25:20 +00002835 vma = i915_vma_instance(ctx_obj, &engine->i915->ggtt.vm, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002836 if (IS_ERR(vma)) {
2837 ret = PTR_ERR(vma);
2838 goto error_deref_obj;
2839 }
2840
Chris Wilson95f697e2019-03-08 13:25:20 +00002841 timeline = get_timeline(ce->gem_context);
Chris Wilsona89d1f92018-05-02 17:38:39 +01002842 if (IS_ERR(timeline)) {
2843 ret = PTR_ERR(timeline);
2844 goto error_deref_obj;
2845 }
2846
Chris Wilson95f697e2019-03-08 13:25:20 +00002847 ring = intel_engine_create_ring(engine,
2848 timeline,
2849 ce->gem_context->ring_size);
Chris Wilsona89d1f92018-05-02 17:38:39 +01002850 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002851 if (IS_ERR(ring)) {
2852 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002853 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002854 }
2855
Chris Wilsonb146e5e2019-03-06 08:47:04 +00002856 ret = populate_lr_context(ce, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002857 if (ret) {
2858 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002859 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002860 }
2861
Chris Wilsondca33ec2016-08-02 22:50:20 +01002862 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002863 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002864
2865 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002866
Chris Wilsondca33ec2016-08-02 22:50:20 +01002867error_ring_free:
Chris Wilson65baf0e2019-03-18 09:51:46 +00002868 intel_ring_put(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002869error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002870 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002871 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002872}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002873
Chris Wilsondee60ca2018-09-14 13:35:02 +01002874void intel_lr_context_resume(struct drm_i915_private *i915)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002875{
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002876 struct i915_gem_context *ctx;
Chris Wilson7e3d9a52019-03-08 13:25:16 +00002877 struct intel_context *ce;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002878
Chris Wilsondee60ca2018-09-14 13:35:02 +01002879 /*
2880 * Because we emit WA_TAIL_DWORDS there may be a disparity
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002881 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2882 * that stored in context. As we only write new commands from
2883 * ce->ring->tail onwards, everything before that is junk. If the GPU
2884 * starts reading from its RING_HEAD from the context, it may try to
2885 * execute that junk and die.
2886 *
2887 * So to avoid that we reset the context images upon resume. For
2888 * simplicity, we just zero everything out.
2889 */
Chris Wilsondee60ca2018-09-14 13:35:02 +01002890 list_for_each_entry(ctx, &i915->contexts.list, link) {
Chris Wilson7e3d9a52019-03-08 13:25:16 +00002891 list_for_each_entry(ce, &ctx->active_engines, active_link) {
2892 GEM_BUG_ON(!ce->ring);
Chris Wilsone6ba9992017-04-25 14:00:49 +01002893 intel_ring_reset(ce->ring, 0);
Chris Wilson95f697e2019-03-08 13:25:20 +00002894 __execlists_update_reg_state(ce, ce->engine);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002895 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002896 }
2897}
Chris Wilson2c665552018-04-04 10:33:29 +01002898
Chris Wilson0212bde2019-01-15 21:29:48 +00002899void intel_execlists_show_requests(struct intel_engine_cs *engine,
2900 struct drm_printer *m,
2901 void (*show_request)(struct drm_printer *m,
2902 struct i915_request *rq,
2903 const char *prefix),
2904 unsigned int max)
2905{
2906 const struct intel_engine_execlists *execlists = &engine->execlists;
2907 struct i915_request *rq, *last;
2908 unsigned long flags;
2909 unsigned int count;
2910 struct rb_node *rb;
2911
2912 spin_lock_irqsave(&engine->timeline.lock, flags);
2913
2914 last = NULL;
2915 count = 0;
2916 list_for_each_entry(rq, &engine->timeline.requests, link) {
2917 if (count++ < max - 1)
2918 show_request(m, rq, "\t\tE ");
2919 else
2920 last = rq;
2921 }
2922 if (last) {
2923 if (count > max) {
2924 drm_printf(m,
2925 "\t\t...skipping %d executing requests...\n",
2926 count - max);
2927 }
2928 show_request(m, last, "\t\tE ");
2929 }
2930
2931 last = NULL;
2932 count = 0;
Chris Wilson4d97cbe02019-01-29 18:54:51 +00002933 if (execlists->queue_priority_hint != INT_MIN)
2934 drm_printf(m, "\t\tQueue priority hint: %d\n",
2935 execlists->queue_priority_hint);
Chris Wilson0212bde2019-01-15 21:29:48 +00002936 for (rb = rb_first_cached(&execlists->queue); rb; rb = rb_next(rb)) {
2937 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
2938 int i;
2939
2940 priolist_for_each_request(rq, p, i) {
2941 if (count++ < max - 1)
2942 show_request(m, rq, "\t\tQ ");
2943 else
2944 last = rq;
2945 }
2946 }
2947 if (last) {
2948 if (count > max) {
2949 drm_printf(m,
2950 "\t\t...skipping %d queued requests...\n",
2951 count - max);
2952 }
2953 show_request(m, last, "\t\tQ ");
2954 }
2955
2956 spin_unlock_irqrestore(&engine->timeline.lock, flags);
2957}
2958
Chris Wilson2c665552018-04-04 10:33:29 +01002959#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2960#include "selftests/intel_lrc.c"
2961#endif