blob: 53ec0d5713adc377f1360ccae27ab0252cfc9df4 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Thomas Daniele981e7b2014-07-24 17:04:39 +0100141#define RING_EXECLIST_QFULL (1 << 0x2)
142#define RING_EXECLIST1_VALID (1 << 0x3)
143#define RING_EXECLIST0_VALID (1 << 0x4)
144#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
145#define RING_EXECLIST1_ACTIVE (1 << 0x11)
146#define RING_EXECLIST0_ACTIVE (1 << 0x12)
147
148#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
149#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
150#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
151#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
152#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
153#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100154
Chris Wilson70c2a242016-09-09 14:11:46 +0100155#define GEN8_CTX_STATUS_COMPLETED_MASK \
156 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
157 GEN8_CTX_STATUS_PREEMPTED | \
158 GEN8_CTX_STATUS_ELEMENT_SWITCH)
159
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100160#define CTX_LRI_HEADER_0 0x01
161#define CTX_CONTEXT_CONTROL 0x02
162#define CTX_RING_HEAD 0x04
163#define CTX_RING_TAIL 0x06
164#define CTX_RING_BUFFER_START 0x08
165#define CTX_RING_BUFFER_CONTROL 0x0a
166#define CTX_BB_HEAD_U 0x0c
167#define CTX_BB_HEAD_L 0x0e
168#define CTX_BB_STATE 0x10
169#define CTX_SECOND_BB_HEAD_U 0x12
170#define CTX_SECOND_BB_HEAD_L 0x14
171#define CTX_SECOND_BB_STATE 0x16
172#define CTX_BB_PER_CTX_PTR 0x18
173#define CTX_RCS_INDIRECT_CTX 0x1a
174#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
175#define CTX_LRI_HEADER_1 0x21
176#define CTX_CTX_TIMESTAMP 0x22
177#define CTX_PDP3_UDW 0x24
178#define CTX_PDP3_LDW 0x26
179#define CTX_PDP2_UDW 0x28
180#define CTX_PDP2_LDW 0x2a
181#define CTX_PDP1_UDW 0x2c
182#define CTX_PDP1_LDW 0x2e
183#define CTX_PDP0_UDW 0x30
184#define CTX_PDP0_LDW 0x32
185#define CTX_LRI_HEADER_2 0x41
186#define CTX_R_PWR_CLK_STATE 0x42
187#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
188
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +0000189#define CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200191 (reg_state)[(pos)+1] = (val); \
192} while (0)
193
194#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300195 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100196 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
197 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200198} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100199
Ville Syrjälä9244a812015-11-04 23:20:09 +0200200#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100201 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
202 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100204
Michel Thierry71562912016-02-23 10:31:49 +0000205#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
206#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100207
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100208/* Typical size of the average request (2 pipecontrols and a MI_BB) */
209#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
210
Chris Wilsona3aabe82016-10-04 21:11:26 +0100211#define WA_TAIL_DWORDS 2
212
Chris Wilsone2efd132016-05-24 14:53:34 +0100213static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100214 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215static void execlists_init_reg_state(u32 *reg_state,
216 struct i915_gem_context *ctx,
217 struct intel_engine_cs *engine,
218 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000219
Oscar Mateo73e4d072014-07-24 17:04:48 +0100220/**
221 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100222 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100223 * @enable_execlists: value of i915.enable_execlists module parameter.
224 *
225 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000226 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 *
228 * Return: 1 if Execlists is supported and has to be enabled.
229 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100230int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100231{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800232 /* On platforms with execlist available, vGPU will only
233 * support execlist mode, no ring buffer mode.
234 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100235 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 return 1;
237
Chris Wilsonc0336662016-05-06 15:40:21 +0100238 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000239 return 1;
240
Oscar Mateo127f1002014-07-24 17:04:11 +0100241 if (enable_execlists == 0)
242 return 0;
243
Daniel Vetter5a21b662016-05-24 17:13:53 +0200244 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
245 USES_PPGTT(dev_priv) &&
246 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100247 return 1;
248
249 return 0;
250}
Oscar Mateoede7d422014-07-24 17:04:12 +0100251
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000252/**
253 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
254 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000255 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100256 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000257 *
258 * The context descriptor encodes various attributes of a context,
259 * including its GTT address and some flags. Because it's fairly
260 * expensive to calculate, we'll just do it once and cache the result,
261 * which remains valid until the context is unpinned.
262 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200263 * This is what a descriptor looks like, from LSB to MSB::
264 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200265 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200266 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
267 * bits 32-52: ctx ID, a globally unique tag
268 * bits 53-54: mbz, reserved for use by hardware
269 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270 */
271static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100272intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274{
Chris Wilson9021ad02016-05-24 14:53:37 +0100275 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100276 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
Chris Wilson7069b142016-04-28 09:56:52 +0100278 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
279
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200280 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100281 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100282 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100283 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000284
Chris Wilson9021ad02016-05-24 14:53:37 +0100285 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286}
287
Chris Wilsone2efd132016-05-24 14:53:34 +0100288uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000289 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000291 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000292}
293
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100294static inline void
295execlists_context_status_change(struct drm_i915_gem_request *rq,
296 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100297{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298 /*
299 * Only used when GVT-g is enabled now. When GVT-g is disabled,
300 * The compiler should eliminate this function as dead-code.
301 */
302 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
303 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100304
Changbin Du3fc03062017-03-13 10:47:11 +0800305 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
306 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100307}
308
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000309static void
310execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
311{
312 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
313 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
314 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
315 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
316}
317
Chris Wilson70c2a242016-09-09 14:11:46 +0100318static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100319{
Chris Wilson70c2a242016-09-09 14:11:46 +0100320 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800321 struct i915_hw_ppgtt *ppgtt =
322 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100323 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100324
Chris Wilsone6ba9992017-04-25 14:00:49 +0100325 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100326
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000327 /* True 32b PPGTT with dynamic page allocation: update PDP
328 * registers and point the unallocated PDPs to scratch page.
329 * PML4 is allocated during ppgtt init, so this is not needed
330 * in 48-bit mode.
331 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000332 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000333 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100334
335 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100336}
337
Chris Wilson70c2a242016-09-09 14:11:46 +0100338static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100339{
Chris Wilson70c2a242016-09-09 14:11:46 +0100340 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100341 u32 __iomem *elsp =
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100342 engine->i915->regs + i915_mmio_reg_offset(RING_ELSP(engine));
343 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100344
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100345 for (n = ARRAY_SIZE(engine->execlist_port); n--; ) {
346 struct drm_i915_gem_request *rq;
347 unsigned int count;
348 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100349
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100350 rq = port_unpack(&port[n], &count);
351 if (rq) {
352 GEM_BUG_ON(count > !n);
353 if (!count++)
354 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
355 port_set(&port[n], port_pack(rq, count));
356 desc = execlists_update_context(rq);
357 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
358 } else {
359 GEM_BUG_ON(!n);
360 desc = 0;
361 }
362
363 writel(upper_32_bits(desc), elsp);
364 writel(lower_32_bits(desc), elsp);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100365 }
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100366}
367
Chris Wilson70c2a242016-09-09 14:11:46 +0100368static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100369{
Chris Wilson70c2a242016-09-09 14:11:46 +0100370 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000371 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372}
373
Chris Wilson70c2a242016-09-09 14:11:46 +0100374static bool can_merge_ctx(const struct i915_gem_context *prev,
375 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100376{
Chris Wilson70c2a242016-09-09 14:11:46 +0100377 if (prev != next)
378 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100379
Chris Wilson70c2a242016-09-09 14:11:46 +0100380 if (ctx_single_port_submission(prev))
381 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100382
Chris Wilson70c2a242016-09-09 14:11:46 +0100383 return true;
384}
Peter Antoine779949f2015-05-11 16:03:27 +0100385
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100386static void port_assign(struct execlist_port *port,
387 struct drm_i915_gem_request *rq)
388{
389 GEM_BUG_ON(rq == port_request(port));
390
391 if (port_isset(port))
392 i915_gem_request_put(port_request(port));
393
394 port_set(port, port_pack(i915_gem_request_get(rq), port_count(port)));
395}
396
Chris Wilson70c2a242016-09-09 14:11:46 +0100397static void execlists_dequeue(struct intel_engine_cs *engine)
398{
Chris Wilson20311bd2016-11-14 20:41:03 +0000399 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100400 struct execlist_port *port = engine->execlist_port;
Chris Wilson20311bd2016-11-14 20:41:03 +0000401 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100402 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100403
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100404 last = port_request(port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100405 if (last)
406 /* WaIdleLiteRestore:bdw,skl
407 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100408 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100409 * for where we prepare the padding after the end of the
410 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100411 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100412 last->tail = last->wa_tail;
413
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100414 GEM_BUG_ON(port_isset(&port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100415
416 /* Hardware submission is through 2 ports. Conceptually each port
417 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
418 * static for a context, and unique to each, so we only execute
419 * requests belonging to a single context from each ring. RING_HEAD
420 * is maintained by the CS in the context image, it marks the place
421 * where it got up to last time, and through RING_TAIL we tell the CS
422 * where we want to execute up to this time.
423 *
424 * In this list the requests are in order of execution. Consecutive
425 * requests from the same context are adjacent in the ringbuffer. We
426 * can combine these requests into a single RING_TAIL update:
427 *
428 * RING_HEAD...req1...req2
429 * ^- RING_TAIL
430 * since to execute req2 the CS must first execute req1.
431 *
432 * Our goal then is to point each port to the end of a consecutive
433 * sequence of requests as being the most optimal (fewest wake ups
434 * and context switches) submission.
435 */
436
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000437 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000438 rb = engine->execlist_first;
439 while (rb) {
440 struct drm_i915_gem_request *cursor =
441 rb_entry(rb, typeof(*cursor), priotree.node);
442
Chris Wilson70c2a242016-09-09 14:11:46 +0100443 /* Can we combine this request with the current port? It has to
444 * be the same context/ringbuffer and not have any exceptions
445 * (e.g. GVT saying never to combine contexts).
446 *
447 * If we can combine the requests, we can execute both by
448 * updating the RING_TAIL to point to the end of the second
449 * request, and so we never need to tell the hardware about
450 * the first.
451 */
452 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
453 /* If we are on the second port and cannot combine
454 * this request with the last, then we are done.
455 */
456 if (port != engine->execlist_port)
457 break;
458
459 /* If GVT overrides us we only ever submit port[0],
460 * leaving port[1] empty. Note that we also have
461 * to be careful that we don't queue the same
462 * context (even though a different request) to
463 * the second port.
464 */
Min Hed7ab9922016-11-16 22:05:04 +0800465 if (ctx_single_port_submission(last->ctx) ||
466 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100467 break;
468
469 GEM_BUG_ON(last->ctx == cursor->ctx);
470
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100471 if (submit)
472 port_assign(port, last);
Chris Wilson70c2a242016-09-09 14:11:46 +0100473 port++;
474 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000475
Chris Wilson20311bd2016-11-14 20:41:03 +0000476 rb = rb_next(rb);
477 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
478 RB_CLEAR_NODE(&cursor->priotree.node);
479 cursor->priotree.priority = INT_MAX;
480
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000481 __i915_gem_request_submit(cursor);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100482 trace_i915_gem_request_in(cursor, port_index(port, engine));
Chris Wilson70c2a242016-09-09 14:11:46 +0100483 last = cursor;
484 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100485 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100486 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100487 port_assign(port, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000488 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100489 }
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000490 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100491
492 if (submit)
493 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100494}
495
Chris Wilson816ee792017-01-24 11:00:03 +0000496static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800497{
Chris Wilson816ee792017-01-24 11:00:03 +0000498 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800499
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100500 return port_count(&port[0]) + port_count(&port[1]) < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800501}
502
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200503/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100504 * Check the unread Context Status Buffers and manage the submission of new
505 * contexts to the ELSP accordingly.
506 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100507static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100508{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100509 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100510 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100511 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100512
Chris Wilson48921262017-04-11 18:58:50 +0100513 /* We can skip acquiring intel_runtime_pm_get() here as it was taken
514 * on our behalf by the request (see i915_gem_mark_busy()) and it will
515 * not be relinquished until the device is idle (see
516 * i915_gem_idle_work_handler()). As a precaution, we make sure
517 * that all ELSP are drained i.e. we have processed the CSB,
518 * before allowing ourselves to idle and calling intel_runtime_pm_put().
519 */
520 GEM_BUG_ON(!dev_priv->gt.awake);
521
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100522 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000523
Chris Wilson899f6202017-03-21 11:33:20 +0000524 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
525 * imposing the cost of a locked atomic transaction when submitting a
526 * new request (outside of the context-switch interrupt).
527 */
528 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100529 u32 __iomem *csb_mmio =
530 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
531 u32 __iomem *buf =
532 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
Chris Wilson4af0d722017-03-25 20:10:53 +0000533 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100534
Chris Wilson2e70b8c2017-03-23 13:48:03 +0000535 /* The write will be ordered by the uncached read (itself
536 * a memory barrier), so we do not need another in the form
537 * of a locked instruction. The race between the interrupt
538 * handler and the split test/clear is harmless as we order
539 * our clear before the CSB read. If the interrupt arrived
540 * first between the test and the clear, we read the updated
541 * CSB and clear the bit. If the interrupt arrives as we read
542 * the CSB or later (i.e. after we had cleared the bit) the bit
543 * is set and we do a new loop.
544 */
545 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson4af0d722017-03-25 20:10:53 +0000546 head = readl(csb_mmio);
547 tail = GEN8_CSB_WRITE_PTR(head);
548 head = GEN8_CSB_READ_PTR(head);
549 while (head != tail) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100550 struct drm_i915_gem_request *rq;
Chris Wilson4af0d722017-03-25 20:10:53 +0000551 unsigned int status;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100552 unsigned int count;
Chris Wilsona37951a2017-01-24 11:00:06 +0000553
Chris Wilson4af0d722017-03-25 20:10:53 +0000554 if (++head == GEN8_CSB_ENTRIES)
555 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000557 /* We are flying near dragons again.
558 *
559 * We hold a reference to the request in execlist_port[]
560 * but no more than that. We are operating in softirq
561 * context and so cannot hold any mutex or sleep. That
562 * prevents us stopping the requests we are processing
563 * in port[] from being retired simultaneously (the
564 * breadcrumb will be complete before we see the
565 * context-switch). As we only hold the reference to the
566 * request, any pointer chasing underneath the request
567 * is subject to a potential use-after-free. Thus we
568 * store all of the bookkeeping within port[] as
569 * required, and avoid using unguarded pointers beneath
570 * request itself. The same applies to the atomic
571 * status notifier.
572 */
573
Chris Wilson4af0d722017-03-25 20:10:53 +0000574 status = readl(buf + 2 * head);
Chris Wilson70c2a242016-09-09 14:11:46 +0100575 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
576 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100577
Chris Wilson86aa7e72017-01-23 11:31:32 +0000578 /* Check the context/desc id for this event matches */
Chris Wilson4af0d722017-03-25 20:10:53 +0000579 GEM_DEBUG_BUG_ON(readl(buf + 2 * head + 1) !=
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100580 port->context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000581
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100582 rq = port_unpack(port, &count);
583 GEM_BUG_ON(count == 0);
584 if (--count == 0) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100585 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100586 GEM_BUG_ON(!i915_gem_request_completed(rq));
587 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100588
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100589 trace_i915_gem_request_out(rq);
590 i915_gem_request_put(rq);
591
Chris Wilson70c2a242016-09-09 14:11:46 +0100592 port[0] = port[1];
593 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100594 } else {
595 port_set(port, port_pack(rq, count));
Chris Wilson70c2a242016-09-09 14:11:46 +0100596 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000597
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100598 /* After the final element, the hw should be idle */
599 GEM_BUG_ON(port_count(port) == 0 &&
Chris Wilson70c2a242016-09-09 14:11:46 +0100600 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilson4af0d722017-03-25 20:10:53 +0000601 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000602
Chris Wilson4af0d722017-03-25 20:10:53 +0000603 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
Chris Wilson70c2a242016-09-09 14:11:46 +0100604 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000605 }
606
Chris Wilson70c2a242016-09-09 14:11:46 +0100607 if (execlists_elsp_ready(engine))
608 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000609
Chris Wilson70c2a242016-09-09 14:11:46 +0100610 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100611}
612
Chris Wilson20311bd2016-11-14 20:41:03 +0000613static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
614{
615 struct rb_node **p, *rb;
616 bool first = true;
617
618 /* most positive priority is scheduled first, equal priorities fifo */
619 rb = NULL;
620 p = &root->rb_node;
621 while (*p) {
622 struct i915_priotree *pos;
623
624 rb = *p;
625 pos = rb_entry(rb, typeof(*pos), node);
626 if (pt->priority > pos->priority) {
627 p = &rb->rb_left;
628 } else {
629 p = &rb->rb_right;
630 first = false;
631 }
632 }
633 rb_link_node(&pt->node, rb, p);
634 rb_insert_color(&pt->node, root);
635
636 return first;
637}
638
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100639static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100640{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000641 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100642 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100643
Chris Wilson663f71e2016-11-14 20:41:00 +0000644 /* Will be called from irq-context when using foreign fences. */
645 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100646
Chris Wilson38332812017-01-24 11:00:07 +0000647 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000648 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000649 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000650 tasklet_hi_schedule(&engine->irq_tasklet);
651 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100652
Chris Wilson663f71e2016-11-14 20:41:00 +0000653 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100654}
655
Chris Wilson20311bd2016-11-14 20:41:03 +0000656static struct intel_engine_cs *
657pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
658{
Chris Wilsona79a5242017-03-27 21:21:43 +0100659 struct intel_engine_cs *engine =
660 container_of(pt, struct drm_i915_gem_request, priotree)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000661
Chris Wilsona79a5242017-03-27 21:21:43 +0100662 GEM_BUG_ON(!locked);
663
Chris Wilson20311bd2016-11-14 20:41:03 +0000664 if (engine != locked) {
Chris Wilsona79a5242017-03-27 21:21:43 +0100665 spin_unlock(&locked->timeline->lock);
666 spin_lock(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000667 }
668
669 return engine;
670}
671
672static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
673{
Chris Wilsona79a5242017-03-27 21:21:43 +0100674 struct intel_engine_cs *engine;
Chris Wilson20311bd2016-11-14 20:41:03 +0000675 struct i915_dependency *dep, *p;
676 struct i915_dependency stack;
677 LIST_HEAD(dfs);
678
679 if (prio <= READ_ONCE(request->priotree.priority))
680 return;
681
Chris Wilson70cd1472016-11-28 14:36:49 +0000682 /* Need BKL in order to use the temporary link inside i915_dependency */
683 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000684
685 stack.signaler = &request->priotree;
686 list_add(&stack.dfs_link, &dfs);
687
688 /* Recursively bump all dependent priorities to match the new request.
689 *
690 * A naive approach would be to use recursion:
691 * static void update_priorities(struct i915_priotree *pt, prio) {
692 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
693 * update_priorities(dep->signal, prio)
694 * insert_request(pt);
695 * }
696 * but that may have unlimited recursion depth and so runs a very
697 * real risk of overunning the kernel stack. Instead, we build
698 * a flat list of all dependencies starting with the current request.
699 * As we walk the list of dependencies, we add all of its dependencies
700 * to the end of the list (this may include an already visited
701 * request) and continue to walk onwards onto the new dependencies. The
702 * end result is a topological list of requests in reverse order, the
703 * last element in the list is the request we must execute first.
704 */
705 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
706 struct i915_priotree *pt = dep->signaler;
707
Chris Wilsona79a5242017-03-27 21:21:43 +0100708 /* Within an engine, there can be no cycle, but we may
709 * refer to the same dependency chain multiple times
710 * (redundant dependencies are not eliminated) and across
711 * engines.
712 */
713 list_for_each_entry(p, &pt->signalers_list, signal_link) {
714 GEM_BUG_ON(p->signaler->priority < pt->priority);
Chris Wilson20311bd2016-11-14 20:41:03 +0000715 if (prio > READ_ONCE(p->signaler->priority))
716 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +0100717 }
Chris Wilson20311bd2016-11-14 20:41:03 +0000718
Chris Wilson0798cff2016-12-05 14:29:41 +0000719 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000720 }
721
Chris Wilsona79a5242017-03-27 21:21:43 +0100722 engine = request->engine;
723 spin_lock_irq(&engine->timeline->lock);
724
Chris Wilson20311bd2016-11-14 20:41:03 +0000725 /* Fifo and depth-first replacement ensure our deps execute before us */
726 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
727 struct i915_priotree *pt = dep->signaler;
728
729 INIT_LIST_HEAD(&dep->dfs_link);
730
731 engine = pt_lock_engine(pt, engine);
732
733 if (prio <= pt->priority)
734 continue;
735
Chris Wilson20311bd2016-11-14 20:41:03 +0000736 pt->priority = prio;
Chris Wilsona79a5242017-03-27 21:21:43 +0100737 if (!RB_EMPTY_NODE(&pt->node)) {
738 rb_erase(&pt->node, &engine->execlist_queue);
739 if (insert_request(pt, &engine->execlist_queue))
740 engine->execlist_first = &pt->node;
741 }
Chris Wilson20311bd2016-11-14 20:41:03 +0000742 }
743
Chris Wilsona79a5242017-03-27 21:21:43 +0100744 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000745
746 /* XXX Do we need to preempt to make room for us and our deps? */
747}
748
Chris Wilson266a2402017-05-04 10:33:08 +0100749static struct intel_ring *
750execlists_context_pin(struct intel_engine_cs *engine,
751 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000752{
Chris Wilson9021ad02016-05-24 14:53:37 +0100753 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000754 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100755 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000756 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000757
Chris Wilson91c8a322016-07-05 10:40:23 +0100758 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000759
Chris Wilson266a2402017-05-04 10:33:08 +0100760 if (likely(ce->pin_count++))
761 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +0000762 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100763
Chris Wilsone8a9c582016-12-18 15:37:20 +0000764 if (!ce->state) {
765 ret = execlists_context_deferred_alloc(ctx, engine);
766 if (ret)
767 goto err;
768 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000769 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000770
Chris Wilson72b72ae2017-02-10 10:14:22 +0000771 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800772 if (ctx->ggtt_offset_bias)
773 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +0000774
775 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100776 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100777 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000778
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100779 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100780 if (IS_ERR(vaddr)) {
781 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100782 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000783 }
784
Chris Wilsond822bb12017-04-03 12:34:25 +0100785 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100786 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100787 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100788
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000789 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100790
Chris Wilsona3aabe82016-10-04 21:11:26 +0100791 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
792 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100793 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100794
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100795 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200796
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100797 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +0100798out:
799 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000800
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100801unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100802 i915_gem_object_unpin_map(ce->state->obj);
803unpin_vma:
804 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100805err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100806 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +0100807 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000808}
809
Chris Wilsone8a9c582016-12-18 15:37:20 +0000810static void execlists_context_unpin(struct intel_engine_cs *engine,
811 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000812{
Chris Wilson9021ad02016-05-24 14:53:37 +0100813 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100814
Chris Wilson91c8a322016-07-05 10:40:23 +0100815 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100816 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000817
Chris Wilson9021ad02016-05-24 14:53:37 +0100818 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100819 return;
820
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100821 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100822
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100823 i915_gem_object_unpin_map(ce->state->obj);
824 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100825
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100826 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000827}
828
Chris Wilsonf73e7392016-12-18 15:37:24 +0000829static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000830{
831 struct intel_engine_cs *engine = request->engine;
832 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000833 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +0000834 int ret;
835
Chris Wilsone8a9c582016-12-18 15:37:20 +0000836 GEM_BUG_ON(!ce->pin_count);
837
Chris Wilsonef11c012016-12-18 15:37:19 +0000838 /* Flush enough space to reduce the likelihood of waiting after
839 * we start building the request - in which case we will just
840 * have to repeat work.
841 */
842 request->reserved_space += EXECLISTS_REQUEST_SIZE;
843
Chris Wilsonef11c012016-12-18 15:37:19 +0000844 if (i915.enable_guc_submission) {
845 /*
846 * Check that the GuC has space for the request before
847 * going any further, as the i915_add_request() call
848 * later on mustn't fail ...
849 */
850 ret = i915_guc_wq_reserve(request);
851 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000852 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000853 }
854
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000855 cs = intel_ring_begin(request, 0);
856 if (IS_ERR(cs)) {
857 ret = PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +0000858 goto err_unreserve;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000859 }
Chris Wilsonef11c012016-12-18 15:37:19 +0000860
861 if (!ce->initialised) {
862 ret = engine->init_context(request);
863 if (ret)
864 goto err_unreserve;
865
866 ce->initialised = true;
867 }
868
869 /* Note that after this point, we have committed to using
870 * this request as it is being used to both track the
871 * state of engine initialisation and liveness of the
872 * golden renderstate above. Think twice before you try
873 * to cancel/unwind this request now.
874 */
875
876 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
877 return 0;
878
879err_unreserve:
880 if (i915.enable_guc_submission)
881 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000882err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000883 return ret;
884}
885
Arun Siluvery9e000842015-07-03 14:27:31 +0100886/*
887 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
888 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
889 * but there is a slight complication as this is applied in WA batch where the
890 * values are only initialized once so we cannot take register value at the
891 * beginning and reuse it further; hence we save its value to memory, upload a
892 * constant value with bit21 set and then we restore it back with the saved value.
893 * To simplify the WA, a constant value is formed by using the default value
894 * of this register. This shouldn't be a problem because we are only modifying
895 * it for a short period and this batch in non-premptible. We can ofcourse
896 * use additional instructions that read the actual value of the register
897 * at that time and set our bit of interest but it makes the WA complicated.
898 *
899 * This WA is also required for Gen9 so extracting as a function avoids
900 * code duplication.
901 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000902static u32 *
903gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +0100904{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000905 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
906 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
907 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
908 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100909
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000910 *batch++ = MI_LOAD_REGISTER_IMM(1);
911 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
912 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +0100913
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000914 batch = gen8_emit_pipe_control(batch,
915 PIPE_CONTROL_CS_STALL |
916 PIPE_CONTROL_DC_FLUSH_ENABLE,
917 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100918
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000919 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
920 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
921 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
922 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100923
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000924 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100925}
926
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200927/*
928 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
929 * initialized at the beginning and shared across all contexts but this field
930 * helps us to have multiple batches at different offsets and select them based
931 * on a criteria. At the moment this batch always start at the beginning of the page
932 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100933 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200934 * The number of WA applied are not known at the beginning; we use this field
935 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100936 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200937 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
938 * so it adds NOOPs as padding to make it cacheline aligned.
939 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
940 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100941 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000942static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100943{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100944 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000945 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100946
Arun Siluveryc82435b2015-06-19 18:37:13 +0100947 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000948 if (IS_BROADWELL(engine->i915))
949 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +0100950
Arun Siluvery0160f052015-06-23 15:46:57 +0100951 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
952 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000953 batch = gen8_emit_pipe_control(batch,
954 PIPE_CONTROL_FLUSH_L3 |
955 PIPE_CONTROL_GLOBAL_GTT_IVB |
956 PIPE_CONTROL_CS_STALL |
957 PIPE_CONTROL_QW_WRITE,
958 i915_ggtt_offset(engine->scratch) +
959 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +0100960
Arun Siluvery17ee9502015-06-19 19:07:01 +0100961 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000962 while ((unsigned long)batch % CACHELINE_BYTES)
963 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100964
965 /*
966 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
967 * execution depends on the length specified in terms of cache lines
968 * in the register CTX_RCS_INDIRECT_CTX
969 */
970
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000971 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100972}
973
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200974/*
975 * This batch is started immediately after indirect_ctx batch. Since we ensure
976 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100977 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200978 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100979 *
980 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
981 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
982 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000983static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100984{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100985 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000986 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
987 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100988
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000989 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100990}
991
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000992static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +0100993{
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200994 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000995 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +0100996
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200997 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000998 *batch++ = MI_LOAD_REGISTER_IMM(1);
999 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1000 *batch++ = _MASKED_BIT_DISABLE(
1001 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1002 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001003
Mika Kuoppala066d4622016-06-07 17:19:15 +03001004 /* WaClearSlmSpaceAtContextSwitch:kbl */
1005 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001006 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001007 batch = gen8_emit_pipe_control(batch,
1008 PIPE_CONTROL_FLUSH_L3 |
1009 PIPE_CONTROL_GLOBAL_GTT_IVB |
1010 PIPE_CONTROL_CS_STALL |
1011 PIPE_CONTROL_QW_WRITE,
1012 i915_ggtt_offset(engine->scratch)
1013 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001014 }
Tim Gore3485d992016-07-05 10:01:30 +01001015
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001016 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001017 if (HAS_POOLED_EU(engine->i915)) {
1018 /*
1019 * EU pool configuration is setup along with golden context
1020 * during context initialization. This value depends on
1021 * device type (2x6 or 3x6) and needs to be updated based
1022 * on which subslice is disabled especially for 2x6
1023 * devices, however it is safe to load default
1024 * configuration of 3x6 device instead of masking off
1025 * corresponding bits because HW ignores bits of a disabled
1026 * subslice and drops down to appropriate config. Please
1027 * see render_state_setup() in i915_gem_render_state.c for
1028 * possible configurations, to avoid duplication they are
1029 * not shown here again.
1030 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001031 *batch++ = GEN9_MEDIA_POOL_STATE;
1032 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1033 *batch++ = 0x00777000;
1034 *batch++ = 0;
1035 *batch++ = 0;
1036 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001037 }
1038
Arun Siluvery0504cff2015-07-14 15:01:27 +01001039 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001040 while ((unsigned long)batch % CACHELINE_BYTES)
1041 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001042
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001043 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001044}
1045
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001046static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001047{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001048 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001049
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001050 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001051}
1052
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001053#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1054
1055static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001056{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001057 struct drm_i915_gem_object *obj;
1058 struct i915_vma *vma;
1059 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001060
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001061 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001062 if (IS_ERR(obj))
1063 return PTR_ERR(obj);
1064
Chris Wilsona01cb37a2017-01-16 15:21:30 +00001065 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001066 if (IS_ERR(vma)) {
1067 err = PTR_ERR(vma);
1068 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001069 }
1070
Chris Wilson48bb74e2016-08-15 10:49:04 +01001071 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1072 if (err)
1073 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001074
Chris Wilson48bb74e2016-08-15 10:49:04 +01001075 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001076 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001077
1078err:
1079 i915_gem_object_put(obj);
1080 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001081}
1082
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001083static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001084{
Chris Wilson19880c42016-08-15 10:49:05 +01001085 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001086}
1087
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001088typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1089
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001090static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001091{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001092 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001093 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1094 &wa_ctx->per_ctx };
1095 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001096 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001097 void *batch, *batch_ptr;
1098 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001099 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001100
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001101 if (WARN_ON(engine->id != RCS || !engine->scratch))
1102 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001103
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001104 switch (INTEL_GEN(engine->i915)) {
1105 case 9:
1106 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1107 wa_bb_fn[1] = gen9_init_perctx_bb;
1108 break;
1109 case 8:
1110 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1111 wa_bb_fn[1] = gen8_init_perctx_bb;
1112 break;
1113 default:
1114 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001115 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001116 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001117
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001118 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001119 if (ret) {
1120 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1121 return ret;
1122 }
1123
Chris Wilson48bb74e2016-08-15 10:49:04 +01001124 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001125 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001126
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001127 /*
1128 * Emit the two workaround batch buffers, recording the offset from the
1129 * start of the workaround batch buffer object for each and their
1130 * respective sizes.
1131 */
1132 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1133 wa_bb[i]->offset = batch_ptr - batch;
1134 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1135 ret = -EINVAL;
1136 break;
1137 }
1138 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1139 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001140 }
1141
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001142 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1143
Arun Siluvery17ee9502015-06-19 19:07:01 +01001144 kunmap_atomic(batch);
1145 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001146 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001147
1148 return ret;
1149}
1150
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001151static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001152{
Chris Wilsonc0336662016-05-06 15:40:21 +01001153 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson6b764a52017-04-25 11:38:35 +01001154 struct execlist_port *port = engine->execlist_port;
1155 unsigned int n;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001156 bool submit;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001157 int ret;
1158
1159 ret = intel_mocs_init_engine(engine);
1160 if (ret)
1161 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001162
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001163 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001164 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001165
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001166 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001167 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001168 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001169 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1170 engine->status_page.ggtt_offset);
1171 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001172
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001173 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001174
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001175 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001176 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson6b764a52017-04-25 11:38:35 +01001177
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001178 submit = false;
Chris Wilson6b764a52017-04-25 11:38:35 +01001179 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001180 if (!port_isset(&port[n]))
Chris Wilson6b764a52017-04-25 11:38:35 +01001181 break;
1182
1183 DRM_DEBUG_DRIVER("Restarting %s:%d from 0x%x\n",
1184 engine->name, n,
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001185 port_request(&port[n])->global_seqno);
Chris Wilson6b764a52017-04-25 11:38:35 +01001186
1187 /* Discard the current inflight count */
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001188 port_set(&port[n], port_request(&port[n]));
1189 submit = true;
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001190 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001191
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001192 if (submit && !i915.enable_guc_submission)
Chris Wilson6b764a52017-04-25 11:38:35 +01001193 execlists_submit_ports(engine);
1194
Chris Wilson821ed7d2016-09-09 14:11:53 +01001195 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001196}
1197
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001198static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001199{
Chris Wilsonc0336662016-05-06 15:40:21 +01001200 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001201 int ret;
1202
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001203 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001204 if (ret)
1205 return ret;
1206
1207 /* We need to disable the AsyncFlip performance optimisations in order
1208 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1209 * programmed to '1' on all products.
1210 *
1211 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1212 */
1213 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1214
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001215 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1216
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001217 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001218}
1219
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001220static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001221{
1222 int ret;
1223
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001224 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001225 if (ret)
1226 return ret;
1227
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001228 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001229}
1230
Chris Wilson821ed7d2016-09-09 14:11:53 +01001231static void reset_common_ring(struct intel_engine_cs *engine,
1232 struct drm_i915_gem_request *request)
1233{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001234 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001235 struct intel_context *ce;
1236
1237 /* If the request was innocent, we leave the request in the ELSP
1238 * and will try to replay it on restarting. The context image may
1239 * have been corrupted by the reset, in which case we may have
1240 * to service a new GPU hang, but more likely we can continue on
1241 * without impact.
1242 *
1243 * If the request was guilty, we presume the context is corrupt
1244 * and have to at least restore the RING register in the context
1245 * image back to the expected values to skip over the guilty request.
1246 */
1247 if (!request || request->fence.error != -EIO)
1248 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001249
Chris Wilsona3aabe82016-10-04 21:11:26 +01001250 /* We want a simple context + ring to execute the breadcrumb update.
1251 * We cannot rely on the context being intact across the GPU hang,
1252 * so clear it and rebuild just what we need for the breadcrumb.
1253 * All pending requests for this context will be zapped, and any
1254 * future request will be after userspace has had the opportunity
1255 * to recreate its own state.
1256 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001257 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001258 execlists_init_reg_state(ce->lrc_reg_state,
1259 request->ctx, engine, ce->ring);
1260
Chris Wilson821ed7d2016-09-09 14:11:53 +01001261 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001262 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1263 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001264 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001265
Chris Wilson821ed7d2016-09-09 14:11:53 +01001266 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001267 intel_ring_update_space(request->ring);
1268
Chris Wilson821ed7d2016-09-09 14:11:53 +01001269 /* Catch up with any missed context-switch interrupts */
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001270 if (request->ctx != port_request(port)->ctx) {
1271 i915_gem_request_put(port_request(port));
Chris Wilson821ed7d2016-09-09 14:11:53 +01001272 port[0] = port[1];
1273 memset(&port[1], 0, sizeof(port[1]));
1274 }
1275
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001276 GEM_BUG_ON(request->ctx != port_request(port)->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001277
1278 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson450362d2017-03-27 14:00:07 +01001279 request->tail =
1280 intel_ring_wrap(request->ring,
1281 request->wa_tail - WA_TAIL_DWORDS*sizeof(u32));
Chris Wilsoned1501d2017-03-27 14:14:12 +01001282 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001283}
1284
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001285static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1286{
1287 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001288 struct intel_engine_cs *engine = req->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001289 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001290 u32 *cs;
1291 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001292
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001293 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1294 if (IS_ERR(cs))
1295 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001296
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001297 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001298 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001299 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1300
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001301 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1302 *cs++ = upper_32_bits(pd_daddr);
1303 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1304 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001305 }
1306
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001307 *cs++ = MI_NOOP;
1308 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001309
1310 return 0;
1311}
1312
John Harrisonbe795fc2015-05-29 17:44:03 +01001313static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001314 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001315 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001316{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001317 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001318 int ret;
1319
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001320 /* Don't rely in hw updating PDPs, specially in lite-restore.
1321 * Ideally, we should set Force PD Restore in ctx descriptor,
1322 * but we can't. Force Restore would be a second option, but
1323 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001324 * not idle). PML4 is allocated during ppgtt init so this is
1325 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001326 if (req->ctx->ppgtt &&
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001327 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) &&
1328 !i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
1329 !intel_vgpu_active(req->i915)) {
1330 ret = intel_logical_ring_emit_pdps(req);
1331 if (ret)
1332 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001333
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001334 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001335 }
1336
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001337 cs = intel_ring_begin(req, 4);
1338 if (IS_ERR(cs))
1339 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001340
1341 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001342 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1343 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1344 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001345 *cs++ = lower_32_bits(offset);
1346 *cs++ = upper_32_bits(offset);
1347 *cs++ = MI_NOOP;
1348 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001349
1350 return 0;
1351}
1352
Chris Wilson31bb59c2016-07-01 17:23:27 +01001353static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001354{
Chris Wilsonc0336662016-05-06 15:40:21 +01001355 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001356 I915_WRITE_IMR(engine,
1357 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1358 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001359}
1360
Chris Wilson31bb59c2016-07-01 17:23:27 +01001361static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001362{
Chris Wilsonc0336662016-05-06 15:40:21 +01001363 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001364 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001365}
1366
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001367static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001368{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001369 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001370
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001371 cs = intel_ring_begin(request, 4);
1372 if (IS_ERR(cs))
1373 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001374
1375 cmd = MI_FLUSH_DW + 1;
1376
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001377 /* We always require a command barrier so that subsequent
1378 * commands, such as breadcrumb interrupts, are strictly ordered
1379 * wrt the contents of the write cache being flushed to memory
1380 * (and thus being coherent from the CPU).
1381 */
1382 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1383
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001384 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001385 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001386 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001387 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001388 }
1389
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001390 *cs++ = cmd;
1391 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1392 *cs++ = 0; /* upper addr */
1393 *cs++ = 0; /* value */
1394 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001395
1396 return 0;
1397}
1398
John Harrison7deb4d32015-05-29 17:43:59 +01001399static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001400 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001401{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001402 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001403 u32 scratch_addr =
1404 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001405 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001406 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001407 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001408
1409 flags |= PIPE_CONTROL_CS_STALL;
1410
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001411 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001412 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1413 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001414 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001415 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001416 }
1417
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001418 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001419 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1420 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1421 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1422 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1423 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1424 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1425 flags |= PIPE_CONTROL_QW_WRITE;
1426 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001427
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001428 /*
1429 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1430 * pipe control.
1431 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001432 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001433 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001434
1435 /* WaForGAMHang:kbl */
1436 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1437 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001438 }
Imre Deak9647ff32015-01-25 13:27:11 -08001439
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001440 len = 6;
1441
1442 if (vf_flush_wa)
1443 len += 6;
1444
1445 if (dc_flush_wa)
1446 len += 12;
1447
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001448 cs = intel_ring_begin(request, len);
1449 if (IS_ERR(cs))
1450 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001451
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001452 if (vf_flush_wa)
1453 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001454
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001455 if (dc_flush_wa)
1456 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1457 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001458
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001459 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001460
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001461 if (dc_flush_wa)
1462 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001463
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001464 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001465
1466 return 0;
1467}
1468
Chris Wilson7c17d372016-01-20 15:43:35 +02001469/*
1470 * Reserve space for 2 NOOPs at the end of each request to be
1471 * used as a workaround for not being allowed to do lite
1472 * restore with HEAD==TAIL (WaIdleLiteRestore).
1473 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001474static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001475{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001476 *cs++ = MI_NOOP;
1477 *cs++ = MI_NOOP;
1478 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001479}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001480
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001481static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001482{
Chris Wilson7c17d372016-01-20 15:43:35 +02001483 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1484 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001485
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001486 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1487 *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1488 *cs++ = 0;
1489 *cs++ = request->global_seqno;
1490 *cs++ = MI_USER_INTERRUPT;
1491 *cs++ = MI_NOOP;
1492 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001493 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001494
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001495 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001496}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001497
Chris Wilson98f29e82016-10-28 13:58:51 +01001498static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1499
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001500static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001501 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001502{
Michał Winiarskice81a652016-04-12 15:51:55 +02001503 /* We're using qword write, seqno should be aligned to 8 bytes. */
1504 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1505
Chris Wilson7c17d372016-01-20 15:43:35 +02001506 /* w/a for post sync ops following a GPGPU operation we
1507 * need a prior CS_STALL, which is emitted by the flush
1508 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001509 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001510 *cs++ = GFX_OP_PIPE_CONTROL(6);
1511 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
1512 PIPE_CONTROL_QW_WRITE;
1513 *cs++ = intel_hws_seqno_address(request->engine);
1514 *cs++ = 0;
1515 *cs++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001516 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001517 *cs++ = 0;
1518 *cs++ = MI_USER_INTERRUPT;
1519 *cs++ = MI_NOOP;
1520 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001521 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001522
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001523 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001524}
1525
Chris Wilson98f29e82016-10-28 13:58:51 +01001526static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1527
John Harrison87531812015-05-29 17:43:44 +01001528static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001529{
1530 int ret;
1531
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001532 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001533 if (ret)
1534 return ret;
1535
Peter Antoine3bbaba02015-07-10 20:13:11 +03001536 ret = intel_rcs_context_init_mocs(req);
1537 /*
1538 * Failing to program the MOCS is non-fatal.The system will not
1539 * run at peak performance. So generate an error and carry on.
1540 */
1541 if (ret)
1542 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1543
Chris Wilson4e50f082016-10-28 13:58:31 +01001544 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001545}
1546
Oscar Mateo73e4d072014-07-24 17:04:48 +01001547/**
1548 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001549 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001550 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001551void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001552{
John Harrison6402c332014-10-31 12:00:26 +00001553 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001554
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001555 /*
1556 * Tasklet cannot be active at this point due intel_mark_active/idle
1557 * so this is just for documentation.
1558 */
1559 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1560 tasklet_kill(&engine->irq_tasklet);
1561
Chris Wilsonc0336662016-05-06 15:40:21 +01001562 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001563
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001564 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001565 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001566 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001567
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001568 if (engine->cleanup)
1569 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001570
Chris Wilson57e88532016-08-15 10:48:57 +01001571 if (engine->status_page.vma) {
1572 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1573 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001574 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001575
1576 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001577
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001578 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001579 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301580 dev_priv->engine[engine->id] = NULL;
1581 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001582}
1583
Chris Wilsonff44ad52017-03-16 17:13:03 +00001584static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01001585{
Chris Wilsonff44ad52017-03-16 17:13:03 +00001586 engine->submit_request = execlists_submit_request;
1587 engine->schedule = execlists_schedule;
Chris Wilsonc9203e82017-03-18 10:28:59 +00001588 engine->irq_tasklet.func = intel_lrc_irq_handler;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001589}
1590
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001591static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001592logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001593{
1594 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001595 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001596 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001597
1598 engine->context_pin = execlists_context_pin;
1599 engine->context_unpin = execlists_context_unpin;
1600
Chris Wilsonf73e7392016-12-18 15:37:24 +00001601 engine->request_alloc = execlists_request_alloc;
1602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001603 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001604 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001605 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001606
1607 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001608
Chris Wilson31bb59c2016-07-01 17:23:27 +01001609 engine->irq_enable = gen8_logical_ring_enable_irq;
1610 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001611 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001612}
1613
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001614static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001615logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001616{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001617 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001618 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1619 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001620}
1621
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001622static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001623lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001624{
Chris Wilson57e88532016-08-15 10:48:57 +01001625 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001626 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001627
1628 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001629 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001630 if (IS_ERR(hws))
1631 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001632
1633 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001634 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001635 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001636
1637 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001638}
1639
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001640static void
1641logical_ring_setup(struct intel_engine_cs *engine)
1642{
1643 struct drm_i915_private *dev_priv = engine->i915;
1644 enum forcewake_domains fw_domains;
1645
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001646 intel_engine_setup_common(engine);
1647
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001648 /* Intentionally left blank. */
1649 engine->buffer = NULL;
1650
1651 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1652 RING_ELSP(engine),
1653 FW_REG_WRITE);
1654
1655 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1656 RING_CONTEXT_STATUS_PTR(engine),
1657 FW_REG_READ | FW_REG_WRITE);
1658
1659 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1660 RING_CONTEXT_STATUS_BUF_BASE(engine),
1661 FW_REG_READ);
1662
1663 engine->fw_domains = fw_domains;
1664
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001665 tasklet_init(&engine->irq_tasklet,
1666 intel_lrc_irq_handler, (unsigned long)engine);
1667
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001668 logical_ring_default_vfuncs(engine);
1669 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001670}
1671
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001672static int
1673logical_ring_init(struct intel_engine_cs *engine)
1674{
1675 struct i915_gem_context *dctx = engine->i915->kernel_context;
1676 int ret;
1677
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001678 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001679 if (ret)
1680 goto error;
1681
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001682 /* And setup the hardware status page. */
1683 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1684 if (ret) {
1685 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1686 goto error;
1687 }
1688
1689 return 0;
1690
1691error:
1692 intel_logical_ring_cleanup(engine);
1693 return ret;
1694}
1695
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001696int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001697{
1698 struct drm_i915_private *dev_priv = engine->i915;
1699 int ret;
1700
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001701 logical_ring_setup(engine);
1702
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001703 if (HAS_L3_DPF(dev_priv))
1704 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1705
1706 /* Override some for render ring. */
1707 if (INTEL_GEN(dev_priv) >= 9)
1708 engine->init_hw = gen9_init_render_ring;
1709 else
1710 engine->init_hw = gen8_init_render_ring;
1711 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001712 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001713 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001714 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001715
Chris Wilsonf51455d2017-01-10 14:47:34 +00001716 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001717 if (ret)
1718 return ret;
1719
1720 ret = intel_init_workaround_bb(engine);
1721 if (ret) {
1722 /*
1723 * We continue even if we fail to initialize WA batch
1724 * because we only expect rare glitches but nothing
1725 * critical to prevent us from using GPU
1726 */
1727 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1728 ret);
1729 }
1730
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001731 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001732}
1733
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001734int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001735{
1736 logical_ring_setup(engine);
1737
1738 return logical_ring_init(engine);
1739}
1740
Jeff McGee0cea6502015-02-13 10:27:56 -06001741static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001742make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001743{
1744 u32 rpcs = 0;
1745
1746 /*
1747 * No explicit RPCS request is needed to ensure full
1748 * slice/subslice/EU enablement prior to Gen9.
1749 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001750 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001751 return 0;
1752
1753 /*
1754 * Starting in Gen9, render power gating can leave
1755 * slice/subslice/EU in a partially enabled state. We
1756 * must make an explicit request through RPCS for full
1757 * enablement.
1758 */
Imre Deak43b67992016-08-31 19:13:02 +03001759 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001760 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001761 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001762 GEN8_RPCS_S_CNT_SHIFT;
1763 rpcs |= GEN8_RPCS_ENABLE;
1764 }
1765
Imre Deak43b67992016-08-31 19:13:02 +03001766 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001767 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001768 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001769 GEN8_RPCS_SS_CNT_SHIFT;
1770 rpcs |= GEN8_RPCS_ENABLE;
1771 }
1772
Imre Deak43b67992016-08-31 19:13:02 +03001773 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1774 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001775 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001776 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001777 GEN8_RPCS_EU_MAX_SHIFT;
1778 rpcs |= GEN8_RPCS_ENABLE;
1779 }
1780
1781 return rpcs;
1782}
1783
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001784static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001785{
1786 u32 indirect_ctx_offset;
1787
Chris Wilsonc0336662016-05-06 15:40:21 +01001788 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001789 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001790 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001791 /* fall through */
1792 case 9:
1793 indirect_ctx_offset =
1794 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1795 break;
1796 case 8:
1797 indirect_ctx_offset =
1798 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1799 break;
1800 }
1801
1802 return indirect_ctx_offset;
1803}
1804
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001805static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01001806 struct i915_gem_context *ctx,
1807 struct intel_engine_cs *engine,
1808 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001809{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001810 struct drm_i915_private *dev_priv = engine->i915;
1811 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001812 u32 base = engine->mmio_base;
1813 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001814
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001815 /* A context is actually a big batch buffer with several
1816 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
1817 * values we are setting here are only for the first context restore:
1818 * on a subsequent save, the GPU will recreate this batchbuffer with new
1819 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
1820 * we are not initializing here).
1821 */
1822 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
1823 MI_LRI_FORCE_POSTED;
1824
1825 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
1826 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1827 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
1828 (HAS_RESOURCE_STREAMER(dev_priv) ?
1829 CTX_CTRL_RS_CTX_ENABLE : 0)));
1830 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
1831 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
1832 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
1833 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
1834 RING_CTL_SIZE(ring->size) | RING_VALID);
1835 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
1836 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
1837 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
1838 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
1839 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
1840 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
1841 if (rcs) {
1842 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
1843 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
1844 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
1845 RING_INDIRECT_CTX_OFFSET(base), 0);
1846
Chris Wilson48bb74e2016-08-15 10:49:04 +01001847 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001848 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001849 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001850
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001851 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001852 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
1853 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001854
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001855 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001856 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001857
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001858 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001859 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001860 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001861 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001862
1863 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
1864
1865 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001866 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001867 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
1868 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
1869 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
1870 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
1871 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
1872 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
1873 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
1874 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001875
Chris Wilson949e8ab2017-02-09 14:40:36 +00001876 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001877 /* 64b PPGTT (48bit canonical)
1878 * PDP0_DESCRIPTOR contains the base address to PML4 and
1879 * other PDP Descriptors are ignored.
1880 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001881 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01001882 }
1883
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001884 if (rcs) {
1885 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
1886 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
1887 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001888 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001889}
1890
1891static int
1892populate_lr_context(struct i915_gem_context *ctx,
1893 struct drm_i915_gem_object *ctx_obj,
1894 struct intel_engine_cs *engine,
1895 struct intel_ring *ring)
1896{
1897 void *vaddr;
1898 int ret;
1899
1900 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1901 if (ret) {
1902 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1903 return ret;
1904 }
1905
1906 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
1907 if (IS_ERR(vaddr)) {
1908 ret = PTR_ERR(vaddr);
1909 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
1910 return ret;
1911 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001912 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001913
1914 /* The second page of the context object contains some fields which must
1915 * be set up prior to the first execution. */
1916
1917 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
1918 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001919
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001920 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001921
1922 return 0;
1923}
1924
Chris Wilsone2efd132016-05-24 14:53:34 +01001925static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01001926 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01001927{
Oscar Mateo8c8579172014-07-24 17:04:14 +01001928 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01001929 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001930 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001931 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01001932 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001933 int ret;
1934
Chris Wilson9021ad02016-05-24 14:53:37 +01001935 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01001936
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001937 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001938
Alex Daid1675192015-08-12 15:43:43 +01001939 /* One extra page as the sharing data between driver and GuC */
1940 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
1941
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001942 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001943 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03001944 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001945 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001946 }
1947
Chris Wilsona01cb37a2017-01-16 15:21:30 +00001948 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001949 if (IS_ERR(vma)) {
1950 ret = PTR_ERR(vma);
1951 goto error_deref_obj;
1952 }
1953
Chris Wilson7e37f882016-08-02 22:50:21 +01001954 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001955 if (IS_ERR(ring)) {
1956 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001957 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001958 }
1959
Chris Wilsondca33ec2016-08-02 22:50:20 +01001960 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001961 if (ret) {
1962 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001963 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01001964 }
1965
Chris Wilsondca33ec2016-08-02 22:50:20 +01001966 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001967 ce->state = vma;
Chuanxiao Dong0d402a22017-05-11 18:07:42 +08001968 ce->initialised |= engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01001969
1970 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001971
Chris Wilsondca33ec2016-08-02 22:50:20 +01001972error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01001973 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001974error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001975 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001976 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01001977}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001978
Chris Wilson821ed7d2016-09-09 14:11:53 +01001979void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001980{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001981 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001982 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301983 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001984
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001985 /* Because we emit WA_TAIL_DWORDS there may be a disparity
1986 * between our bookkeeping in ce->ring->head and ce->ring->tail and
1987 * that stored in context. As we only write new commands from
1988 * ce->ring->tail onwards, everything before that is junk. If the GPU
1989 * starts reading from its RING_HEAD from the context, it may try to
1990 * execute that junk and die.
1991 *
1992 * So to avoid that we reset the context images upon resume. For
1993 * simplicity, we just zero everything out.
1994 */
1995 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301996 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01001997 struct intel_context *ce = &ctx->engine[engine->id];
1998 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00001999
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002000 if (!ce->state)
2001 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002002
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002003 reg = i915_gem_object_pin_map(ce->state->obj,
2004 I915_MAP_WB);
2005 if (WARN_ON(IS_ERR(reg)))
2006 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002007
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002008 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2009 reg[CTX_RING_HEAD+1] = 0;
2010 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002011
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002012 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002013 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002014
Chris Wilsone6ba9992017-04-25 14:00:49 +01002015 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002016 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002017 }
2018}