Oscar Mateo | b20385f | 2014-07-24 17:04:10 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Ben Widawsky <ben@bwidawsk.net> |
| 25 | * Michel Thierry <michel.thierry@intel.com> |
| 26 | * Thomas Daniel <thomas.daniel@intel.com> |
| 27 | * Oscar Mateo <oscar.mateo@intel.com> |
| 28 | * |
| 29 | */ |
| 30 | |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 31 | /** |
| 32 | * DOC: Logical Rings, Logical Ring Contexts and Execlists |
| 33 | * |
| 34 | * Motivation: |
Oscar Mateo | b20385f | 2014-07-24 17:04:10 +0100 | [diff] [blame] | 35 | * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts". |
| 36 | * These expanded contexts enable a number of new abilities, especially |
| 37 | * "Execlists" (also implemented in this file). |
| 38 | * |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 39 | * One of the main differences with the legacy HW contexts is that logical |
| 40 | * ring contexts incorporate many more things to the context's state, like |
| 41 | * PDPs or ringbuffer control registers: |
| 42 | * |
| 43 | * The reason why PDPs are included in the context is straightforward: as |
| 44 | * PPGTTs (per-process GTTs) are actually per-context, having the PDPs |
| 45 | * contained there mean you don't need to do a ppgtt->switch_mm yourself, |
| 46 | * instead, the GPU will do it for you on the context switch. |
| 47 | * |
| 48 | * But, what about the ringbuffer control registers (head, tail, etc..)? |
| 49 | * shouldn't we just need a set of those per engine command streamer? This is |
| 50 | * where the name "Logical Rings" starts to make sense: by virtualizing the |
| 51 | * rings, the engine cs shifts to a new "ring buffer" with every context |
| 52 | * switch. When you want to submit a workload to the GPU you: A) choose your |
| 53 | * context, B) find its appropriate virtualized ring, C) write commands to it |
| 54 | * and then, finally, D) tell the GPU to switch to that context. |
| 55 | * |
| 56 | * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch |
| 57 | * to a contexts is via a context execution list, ergo "Execlists". |
| 58 | * |
| 59 | * LRC implementation: |
| 60 | * Regarding the creation of contexts, we have: |
| 61 | * |
| 62 | * - One global default context. |
| 63 | * - One local default context for each opened fd. |
| 64 | * - One local extra context for each context create ioctl call. |
| 65 | * |
| 66 | * Now that ringbuffers belong per-context (and not per-engine, like before) |
| 67 | * and that contexts are uniquely tied to a given engine (and not reusable, |
| 68 | * like before) we need: |
| 69 | * |
| 70 | * - One ringbuffer per-engine inside each context. |
| 71 | * - One backing object per-engine inside each context. |
| 72 | * |
| 73 | * The global default context starts its life with these new objects fully |
| 74 | * allocated and populated. The local default context for each opened fd is |
| 75 | * more complex, because we don't know at creation time which engine is going |
| 76 | * to use them. To handle this, we have implemented a deferred creation of LR |
| 77 | * contexts: |
| 78 | * |
| 79 | * The local context starts its life as a hollow or blank holder, that only |
| 80 | * gets populated for a given engine once we receive an execbuffer. If later |
| 81 | * on we receive another execbuffer ioctl for the same context but a different |
| 82 | * engine, we allocate/populate a new ringbuffer and context backing object and |
| 83 | * so on. |
| 84 | * |
| 85 | * Finally, regarding local contexts created using the ioctl call: as they are |
| 86 | * only allowed with the render ring, we can allocate & populate them right |
| 87 | * away (no need to defer anything, at least for now). |
| 88 | * |
| 89 | * Execlists implementation: |
Oscar Mateo | b20385f | 2014-07-24 17:04:10 +0100 | [diff] [blame] | 90 | * Execlists are the new method by which, on gen8+ hardware, workloads are |
| 91 | * submitted for execution (as opposed to the legacy, ringbuffer-based, method). |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 92 | * This method works as follows: |
| 93 | * |
| 94 | * When a request is committed, its commands (the BB start and any leading or |
| 95 | * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer |
| 96 | * for the appropriate context. The tail pointer in the hardware context is not |
| 97 | * updated at this time, but instead, kept by the driver in the ringbuffer |
| 98 | * structure. A structure representing this request is added to a request queue |
| 99 | * for the appropriate engine: this structure contains a copy of the context's |
| 100 | * tail after the request was written to the ring buffer and a pointer to the |
| 101 | * context itself. |
| 102 | * |
| 103 | * If the engine's request queue was empty before the request was added, the |
| 104 | * queue is processed immediately. Otherwise the queue will be processed during |
| 105 | * a context switch interrupt. In any case, elements on the queue will get sent |
| 106 | * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a |
| 107 | * globally unique 20-bits submission ID. |
| 108 | * |
| 109 | * When execution of a request completes, the GPU updates the context status |
| 110 | * buffer with a context complete event and generates a context switch interrupt. |
| 111 | * During the interrupt handling, the driver examines the events in the buffer: |
| 112 | * for each context complete event, if the announced ID matches that on the head |
| 113 | * of the request queue, then that request is retired and removed from the queue. |
| 114 | * |
| 115 | * After processing, if any requests were retired and the queue is not empty |
| 116 | * then a new execution list can be submitted. The two requests at the front of |
| 117 | * the queue are next to be submitted but since a context may not occur twice in |
| 118 | * an execution list, if subsequent requests have the same ID as the first then |
| 119 | * the two requests must be combined. This is done simply by discarding requests |
| 120 | * at the head of the queue until either only one requests is left (in which case |
| 121 | * we use a NULL second context) or the first two requests have unique IDs. |
| 122 | * |
| 123 | * By always executing the first two requests in the queue the driver ensures |
| 124 | * that the GPU is kept as busy as possible. In the case where a single context |
| 125 | * completes but a second context is still executing, the request for this second |
| 126 | * context will be at the head of the queue when we remove the first one. This |
| 127 | * request will then be resubmitted along with a new request for a different context, |
| 128 | * which will cause the hardware to continue executing the second request and queue |
| 129 | * the new request (the GPU detects the condition of a context getting preempted |
| 130 | * with the same context and optimizes the context switch flow by not doing |
| 131 | * preemption, but just sampling the new tail pointer). |
| 132 | * |
Oscar Mateo | b20385f | 2014-07-24 17:04:10 +0100 | [diff] [blame] | 133 | */ |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 134 | #include <linux/interrupt.h> |
Oscar Mateo | b20385f | 2014-07-24 17:04:10 +0100 | [diff] [blame] | 135 | |
| 136 | #include <drm/drmP.h> |
| 137 | #include <drm/i915_drm.h> |
| 138 | #include "i915_drv.h" |
Peter Antoine | 3bbaba0 | 2015-07-10 20:13:11 +0300 | [diff] [blame] | 139 | #include "intel_mocs.h" |
Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 140 | |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 141 | #define RING_EXECLIST_QFULL (1 << 0x2) |
| 142 | #define RING_EXECLIST1_VALID (1 << 0x3) |
| 143 | #define RING_EXECLIST0_VALID (1 << 0x4) |
| 144 | #define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE) |
| 145 | #define RING_EXECLIST1_ACTIVE (1 << 0x11) |
| 146 | #define RING_EXECLIST0_ACTIVE (1 << 0x12) |
| 147 | |
| 148 | #define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0) |
| 149 | #define GEN8_CTX_STATUS_PREEMPTED (1 << 1) |
| 150 | #define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2) |
| 151 | #define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3) |
| 152 | #define GEN8_CTX_STATUS_COMPLETE (1 << 4) |
| 153 | #define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15) |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 154 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 155 | #define GEN8_CTX_STATUS_COMPLETED_MASK \ |
| 156 | (GEN8_CTX_STATUS_ACTIVE_IDLE | \ |
| 157 | GEN8_CTX_STATUS_PREEMPTED | \ |
| 158 | GEN8_CTX_STATUS_ELEMENT_SWITCH) |
| 159 | |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 160 | #define CTX_LRI_HEADER_0 0x01 |
| 161 | #define CTX_CONTEXT_CONTROL 0x02 |
| 162 | #define CTX_RING_HEAD 0x04 |
| 163 | #define CTX_RING_TAIL 0x06 |
| 164 | #define CTX_RING_BUFFER_START 0x08 |
| 165 | #define CTX_RING_BUFFER_CONTROL 0x0a |
| 166 | #define CTX_BB_HEAD_U 0x0c |
| 167 | #define CTX_BB_HEAD_L 0x0e |
| 168 | #define CTX_BB_STATE 0x10 |
| 169 | #define CTX_SECOND_BB_HEAD_U 0x12 |
| 170 | #define CTX_SECOND_BB_HEAD_L 0x14 |
| 171 | #define CTX_SECOND_BB_STATE 0x16 |
| 172 | #define CTX_BB_PER_CTX_PTR 0x18 |
| 173 | #define CTX_RCS_INDIRECT_CTX 0x1a |
| 174 | #define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c |
| 175 | #define CTX_LRI_HEADER_1 0x21 |
| 176 | #define CTX_CTX_TIMESTAMP 0x22 |
| 177 | #define CTX_PDP3_UDW 0x24 |
| 178 | #define CTX_PDP3_LDW 0x26 |
| 179 | #define CTX_PDP2_UDW 0x28 |
| 180 | #define CTX_PDP2_LDW 0x2a |
| 181 | #define CTX_PDP1_UDW 0x2c |
| 182 | #define CTX_PDP1_LDW 0x2e |
| 183 | #define CTX_PDP0_UDW 0x30 |
| 184 | #define CTX_PDP0_LDW 0x32 |
| 185 | #define CTX_LRI_HEADER_2 0x41 |
| 186 | #define CTX_R_PWR_CLK_STATE 0x42 |
| 187 | #define CTX_GPGPU_CSR_BASE_ADDRESS 0x44 |
| 188 | |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 189 | #define CTX_REG(reg_state, pos, reg, val) do { \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 190 | (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \ |
Ville Syrjälä | 0d925ea | 2015-11-04 23:20:11 +0200 | [diff] [blame] | 191 | (reg_state)[(pos)+1] = (val); \ |
| 192 | } while (0) |
| 193 | |
| 194 | #define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \ |
Mika Kuoppala | d852c7b | 2015-06-25 18:35:06 +0300 | [diff] [blame] | 195 | const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \ |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 196 | reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \ |
| 197 | reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \ |
Ville Syrjälä | 9244a81 | 2015-11-04 23:20:09 +0200 | [diff] [blame] | 198 | } while (0) |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 199 | |
Ville Syrjälä | 9244a81 | 2015-11-04 23:20:09 +0200 | [diff] [blame] | 200 | #define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \ |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 201 | reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \ |
| 202 | reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \ |
Ville Syrjälä | 9244a81 | 2015-11-04 23:20:09 +0200 | [diff] [blame] | 203 | } while (0) |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 204 | |
Michel Thierry | 7156291 | 2016-02-23 10:31:49 +0000 | [diff] [blame] | 205 | #define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17 |
| 206 | #define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26 |
Ben Widawsky | 84b790f | 2014-07-24 17:04:36 +0100 | [diff] [blame] | 207 | |
Chris Wilson | 0e93cdd | 2016-04-29 09:07:06 +0100 | [diff] [blame] | 208 | /* Typical size of the average request (2 pipecontrols and a MI_BB) */ |
| 209 | #define EXECLISTS_REQUEST_SIZE 64 /* bytes */ |
| 210 | |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 211 | #define WA_TAIL_DWORDS 2 |
| 212 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 213 | static int execlists_context_deferred_alloc(struct i915_gem_context *ctx, |
Chris Wilson | 978f1e0 | 2016-04-28 09:56:54 +0100 | [diff] [blame] | 214 | struct intel_engine_cs *engine); |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 215 | static void execlists_init_reg_state(u32 *reg_state, |
| 216 | struct i915_gem_context *ctx, |
| 217 | struct intel_engine_cs *engine, |
| 218 | struct intel_ring *ring); |
Thomas Daniel | 7ba717c | 2014-11-13 10:28:56 +0000 | [diff] [blame] | 219 | |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 220 | /** |
| 221 | * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 222 | * @dev_priv: i915 device private |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 223 | * @enable_execlists: value of i915.enable_execlists module parameter. |
| 224 | * |
| 225 | * Only certain platforms support Execlists (the prerequisites being |
Thomas Daniel | 27401d1 | 2014-12-11 12:48:35 +0000 | [diff] [blame] | 226 | * support for Logical Ring Contexts and Aliasing PPGTT or better). |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 227 | * |
| 228 | * Return: 1 if Execlists is supported and has to be enabled. |
| 229 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 230 | int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists) |
Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 231 | { |
Zhiyuan Lv | a0bd6c3 | 2015-08-28 15:41:16 +0800 | [diff] [blame] | 232 | /* On platforms with execlist available, vGPU will only |
| 233 | * support execlist mode, no ring buffer mode. |
| 234 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 235 | if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv)) |
Zhiyuan Lv | a0bd6c3 | 2015-08-28 15:41:16 +0800 | [diff] [blame] | 236 | return 1; |
| 237 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 238 | if (INTEL_GEN(dev_priv) >= 9) |
Damien Lespiau | 70ee45e | 2014-11-14 15:05:59 +0000 | [diff] [blame] | 239 | return 1; |
| 240 | |
Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 241 | if (enable_execlists == 0) |
| 242 | return 0; |
| 243 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 244 | if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && |
| 245 | USES_PPGTT(dev_priv) && |
| 246 | i915.use_mmio_flip >= 0) |
Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 247 | return 1; |
| 248 | |
| 249 | return 0; |
| 250 | } |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 251 | |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 252 | /** |
| 253 | * intel_lr_context_descriptor_update() - calculate & cache the descriptor |
| 254 | * descriptor for a pinned context |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 255 | * @ctx: Context to work on |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 256 | * @engine: Engine the descriptor will be used with |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 257 | * |
| 258 | * The context descriptor encodes various attributes of a context, |
| 259 | * including its GTT address and some flags. Because it's fairly |
| 260 | * expensive to calculate, we'll just do it once and cache the result, |
| 261 | * which remains valid until the context is unpinned. |
| 262 | * |
Daniel Vetter | 6e5248b | 2016-07-15 21:48:06 +0200 | [diff] [blame] | 263 | * This is what a descriptor looks like, from LSB to MSB:: |
| 264 | * |
Mika Kuoppala | 2355cf0 | 2017-01-27 15:03:09 +0200 | [diff] [blame] | 265 | * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template) |
Daniel Vetter | 6e5248b | 2016-07-15 21:48:06 +0200 | [diff] [blame] | 266 | * bits 12-31: LRCA, GTT address of (the HWSP of) this context |
| 267 | * bits 32-52: ctx ID, a globally unique tag |
| 268 | * bits 53-54: mbz, reserved for use by hardware |
| 269 | * bits 55-63: group ID, currently unused and set to 0 |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 270 | */ |
| 271 | static void |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 272 | intel_lr_context_descriptor_update(struct i915_gem_context *ctx, |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 273 | struct intel_engine_cs *engine) |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 274 | { |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 275 | struct intel_context *ce = &ctx->engine[engine->id]; |
Chris Wilson | 7069b14 | 2016-04-28 09:56:52 +0100 | [diff] [blame] | 276 | u64 desc; |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 277 | |
Chris Wilson | 7069b14 | 2016-04-28 09:56:52 +0100 | [diff] [blame] | 278 | BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH)); |
| 279 | |
Mika Kuoppala | 2355cf0 | 2017-01-27 15:03:09 +0200 | [diff] [blame] | 280 | desc = ctx->desc_template; /* bits 0-11 */ |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 281 | desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE; |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 282 | /* bits 12-31 */ |
Chris Wilson | 7069b14 | 2016-04-28 09:56:52 +0100 | [diff] [blame] | 283 | desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */ |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 284 | |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 285 | ce->lrc_desc = desc; |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 286 | } |
| 287 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 288 | uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx, |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 289 | struct intel_engine_cs *engine) |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 290 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 291 | return ctx->engine[engine->id].lrc_desc; |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 292 | } |
| 293 | |
Chris Wilson | bbd6c47 | 2016-09-09 14:11:45 +0100 | [diff] [blame] | 294 | static inline void |
| 295 | execlists_context_status_change(struct drm_i915_gem_request *rq, |
| 296 | unsigned long status) |
Ben Widawsky | 84b790f | 2014-07-24 17:04:36 +0100 | [diff] [blame] | 297 | { |
Chris Wilson | bbd6c47 | 2016-09-09 14:11:45 +0100 | [diff] [blame] | 298 | /* |
| 299 | * Only used when GVT-g is enabled now. When GVT-g is disabled, |
| 300 | * The compiler should eliminate this function as dead-code. |
| 301 | */ |
| 302 | if (!IS_ENABLED(CONFIG_DRM_I915_GVT)) |
| 303 | return; |
Ben Widawsky | 84b790f | 2014-07-24 17:04:36 +0100 | [diff] [blame] | 304 | |
Changbin Du | 3fc0306 | 2017-03-13 10:47:11 +0800 | [diff] [blame] | 305 | atomic_notifier_call_chain(&rq->engine->context_status_notifier, |
| 306 | status, rq); |
Ben Widawsky | 84b790f | 2014-07-24 17:04:36 +0100 | [diff] [blame] | 307 | } |
| 308 | |
Tvrtko Ursulin | c6a2ac7 | 2016-02-26 16:58:32 +0000 | [diff] [blame] | 309 | static void |
| 310 | execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state) |
| 311 | { |
| 312 | ASSIGN_CTX_PDP(ppgtt, reg_state, 3); |
| 313 | ASSIGN_CTX_PDP(ppgtt, reg_state, 2); |
| 314 | ASSIGN_CTX_PDP(ppgtt, reg_state, 1); |
| 315 | ASSIGN_CTX_PDP(ppgtt, reg_state, 0); |
| 316 | } |
| 317 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 318 | static u64 execlists_update_context(struct drm_i915_gem_request *rq) |
Oscar Mateo | ae1250b | 2014-07-24 17:04:37 +0100 | [diff] [blame] | 319 | { |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 320 | struct intel_context *ce = &rq->ctx->engine[rq->engine->id]; |
Zhi Wang | 04da811 | 2017-02-06 18:37:16 +0800 | [diff] [blame] | 321 | struct i915_hw_ppgtt *ppgtt = |
| 322 | rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 323 | u32 *reg_state = ce->lrc_reg_state; |
Oscar Mateo | ae1250b | 2014-07-24 17:04:37 +0100 | [diff] [blame] | 324 | |
Chris Wilson | e6ba999 | 2017-04-25 14:00:49 +0100 | [diff] [blame] | 325 | reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail); |
Oscar Mateo | ae1250b | 2014-07-24 17:04:37 +0100 | [diff] [blame] | 326 | |
Tvrtko Ursulin | c6a2ac7 | 2016-02-26 16:58:32 +0000 | [diff] [blame] | 327 | /* True 32b PPGTT with dynamic page allocation: update PDP |
| 328 | * registers and point the unallocated PDPs to scratch page. |
| 329 | * PML4 is allocated during ppgtt init, so this is not needed |
| 330 | * in 48-bit mode. |
| 331 | */ |
Chris Wilson | 949e8ab | 2017-02-09 14:40:36 +0000 | [diff] [blame] | 332 | if (ppgtt && !i915_vm_is_48bit(&ppgtt->base)) |
Tvrtko Ursulin | c6a2ac7 | 2016-02-26 16:58:32 +0000 | [diff] [blame] | 333 | execlists_update_context_pdps(ppgtt, reg_state); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 334 | |
| 335 | return ce->lrc_desc; |
Oscar Mateo | ae1250b | 2014-07-24 17:04:37 +0100 | [diff] [blame] | 336 | } |
| 337 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 338 | static void execlists_submit_ports(struct intel_engine_cs *engine) |
Chris Wilson | bbd6c47 | 2016-09-09 14:11:45 +0100 | [diff] [blame] | 339 | { |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 340 | struct execlist_port *port = engine->execlist_port; |
Chris Wilson | bbd6c47 | 2016-09-09 14:11:45 +0100 | [diff] [blame] | 341 | u32 __iomem *elsp = |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 342 | engine->i915->regs + i915_mmio_reg_offset(RING_ELSP(engine)); |
| 343 | unsigned int n; |
Chris Wilson | bbd6c47 | 2016-09-09 14:11:45 +0100 | [diff] [blame] | 344 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 345 | for (n = ARRAY_SIZE(engine->execlist_port); n--; ) { |
| 346 | struct drm_i915_gem_request *rq; |
| 347 | unsigned int count; |
| 348 | u64 desc; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 349 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 350 | rq = port_unpack(&port[n], &count); |
| 351 | if (rq) { |
| 352 | GEM_BUG_ON(count > !n); |
| 353 | if (!count++) |
| 354 | execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN); |
| 355 | port_set(&port[n], port_pack(rq, count)); |
| 356 | desc = execlists_update_context(rq); |
| 357 | GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc)); |
| 358 | } else { |
| 359 | GEM_BUG_ON(!n); |
| 360 | desc = 0; |
| 361 | } |
| 362 | |
| 363 | writel(upper_32_bits(desc), elsp); |
| 364 | writel(lower_32_bits(desc), elsp); |
Chris Wilson | bbd6c47 | 2016-09-09 14:11:45 +0100 | [diff] [blame] | 365 | } |
Chris Wilson | bbd6c47 | 2016-09-09 14:11:45 +0100 | [diff] [blame] | 366 | } |
| 367 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 368 | static bool ctx_single_port_submission(const struct i915_gem_context *ctx) |
Ben Widawsky | 84b790f | 2014-07-24 17:04:36 +0100 | [diff] [blame] | 369 | { |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 370 | return (IS_ENABLED(CONFIG_DRM_I915_GVT) && |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 371 | i915_gem_context_force_single_submission(ctx)); |
Ben Widawsky | 84b790f | 2014-07-24 17:04:36 +0100 | [diff] [blame] | 372 | } |
| 373 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 374 | static bool can_merge_ctx(const struct i915_gem_context *prev, |
| 375 | const struct i915_gem_context *next) |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 376 | { |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 377 | if (prev != next) |
| 378 | return false; |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 379 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 380 | if (ctx_single_port_submission(prev)) |
| 381 | return false; |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 382 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 383 | return true; |
| 384 | } |
Peter Antoine | 779949f | 2015-05-11 16:03:27 +0100 | [diff] [blame] | 385 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 386 | static void port_assign(struct execlist_port *port, |
| 387 | struct drm_i915_gem_request *rq) |
| 388 | { |
| 389 | GEM_BUG_ON(rq == port_request(port)); |
| 390 | |
| 391 | if (port_isset(port)) |
| 392 | i915_gem_request_put(port_request(port)); |
| 393 | |
| 394 | port_set(port, port_pack(i915_gem_request_get(rq), port_count(port))); |
| 395 | } |
| 396 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 397 | static void execlists_dequeue(struct intel_engine_cs *engine) |
| 398 | { |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 399 | struct drm_i915_gem_request *last; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 400 | struct execlist_port *port = engine->execlist_port; |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 401 | struct rb_node *rb; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 402 | bool submit = false; |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 403 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 404 | last = port_request(port); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 405 | if (last) |
| 406 | /* WaIdleLiteRestore:bdw,skl |
| 407 | * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL |
Chris Wilson | 9b81d55 | 2016-10-28 13:58:50 +0100 | [diff] [blame] | 408 | * as we resubmit the request. See gen8_emit_breadcrumb() |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 409 | * for where we prepare the padding after the end of the |
| 410 | * request. |
Michel Thierry | 53292cd | 2015-04-15 18:11:33 +0100 | [diff] [blame] | 411 | */ |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 412 | last->tail = last->wa_tail; |
| 413 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 414 | GEM_BUG_ON(port_isset(&port[1])); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 415 | |
| 416 | /* Hardware submission is through 2 ports. Conceptually each port |
| 417 | * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is |
| 418 | * static for a context, and unique to each, so we only execute |
| 419 | * requests belonging to a single context from each ring. RING_HEAD |
| 420 | * is maintained by the CS in the context image, it marks the place |
| 421 | * where it got up to last time, and through RING_TAIL we tell the CS |
| 422 | * where we want to execute up to this time. |
| 423 | * |
| 424 | * In this list the requests are in order of execution. Consecutive |
| 425 | * requests from the same context are adjacent in the ringbuffer. We |
| 426 | * can combine these requests into a single RING_TAIL update: |
| 427 | * |
| 428 | * RING_HEAD...req1...req2 |
| 429 | * ^- RING_TAIL |
| 430 | * since to execute req2 the CS must first execute req1. |
| 431 | * |
| 432 | * Our goal then is to point each port to the end of a consecutive |
| 433 | * sequence of requests as being the most optimal (fewest wake ups |
| 434 | * and context switches) submission. |
| 435 | */ |
| 436 | |
Tvrtko Ursulin | 9f7886d | 2017-03-21 10:55:11 +0000 | [diff] [blame] | 437 | spin_lock_irq(&engine->timeline->lock); |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 438 | rb = engine->execlist_first; |
| 439 | while (rb) { |
| 440 | struct drm_i915_gem_request *cursor = |
| 441 | rb_entry(rb, typeof(*cursor), priotree.node); |
| 442 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 443 | /* Can we combine this request with the current port? It has to |
| 444 | * be the same context/ringbuffer and not have any exceptions |
| 445 | * (e.g. GVT saying never to combine contexts). |
| 446 | * |
| 447 | * If we can combine the requests, we can execute both by |
| 448 | * updating the RING_TAIL to point to the end of the second |
| 449 | * request, and so we never need to tell the hardware about |
| 450 | * the first. |
| 451 | */ |
| 452 | if (last && !can_merge_ctx(cursor->ctx, last->ctx)) { |
| 453 | /* If we are on the second port and cannot combine |
| 454 | * this request with the last, then we are done. |
| 455 | */ |
| 456 | if (port != engine->execlist_port) |
| 457 | break; |
| 458 | |
| 459 | /* If GVT overrides us we only ever submit port[0], |
| 460 | * leaving port[1] empty. Note that we also have |
| 461 | * to be careful that we don't queue the same |
| 462 | * context (even though a different request) to |
| 463 | * the second port. |
| 464 | */ |
Min He | d7ab992 | 2016-11-16 22:05:04 +0800 | [diff] [blame] | 465 | if (ctx_single_port_submission(last->ctx) || |
| 466 | ctx_single_port_submission(cursor->ctx)) |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 467 | break; |
| 468 | |
| 469 | GEM_BUG_ON(last->ctx == cursor->ctx); |
| 470 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 471 | if (submit) |
| 472 | port_assign(port, last); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 473 | port++; |
| 474 | } |
Chris Wilson | d55ac5b | 2016-11-14 20:40:59 +0000 | [diff] [blame] | 475 | |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 476 | rb = rb_next(rb); |
| 477 | rb_erase(&cursor->priotree.node, &engine->execlist_queue); |
| 478 | RB_CLEAR_NODE(&cursor->priotree.node); |
| 479 | cursor->priotree.priority = INT_MAX; |
| 480 | |
Chris Wilson | d55ac5b | 2016-11-14 20:40:59 +0000 | [diff] [blame] | 481 | __i915_gem_request_submit(cursor); |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 482 | trace_i915_gem_request_in(cursor, port_index(port, engine)); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 483 | last = cursor; |
| 484 | submit = true; |
Michel Thierry | 53292cd | 2015-04-15 18:11:33 +0100 | [diff] [blame] | 485 | } |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 486 | if (submit) { |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 487 | port_assign(port, last); |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 488 | engine->execlist_first = rb; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 489 | } |
Tvrtko Ursulin | 9f7886d | 2017-03-21 10:55:11 +0000 | [diff] [blame] | 490 | spin_unlock_irq(&engine->timeline->lock); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 491 | |
| 492 | if (submit) |
| 493 | execlists_submit_ports(engine); |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 494 | } |
| 495 | |
Chris Wilson | 816ee79 | 2017-01-24 11:00:03 +0000 | [diff] [blame] | 496 | static bool execlists_elsp_ready(const struct intel_engine_cs *engine) |
Ben Widawsky | 91a4103 | 2016-01-05 10:30:07 -0800 | [diff] [blame] | 497 | { |
Chris Wilson | 816ee79 | 2017-01-24 11:00:03 +0000 | [diff] [blame] | 498 | const struct execlist_port *port = engine->execlist_port; |
Ben Widawsky | 91a4103 | 2016-01-05 10:30:07 -0800 | [diff] [blame] | 499 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 500 | return port_count(&port[0]) + port_count(&port[1]) < 2; |
Ben Widawsky | 91a4103 | 2016-01-05 10:30:07 -0800 | [diff] [blame] | 501 | } |
| 502 | |
Daniel Vetter | 6e5248b | 2016-07-15 21:48:06 +0200 | [diff] [blame] | 503 | /* |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 504 | * Check the unread Context Status Buffers and manage the submission of new |
| 505 | * contexts to the ELSP accordingly. |
| 506 | */ |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 507 | static void intel_lrc_irq_handler(unsigned long data) |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 508 | { |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 509 | struct intel_engine_cs *engine = (struct intel_engine_cs *)data; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 510 | struct execlist_port *port = engine->execlist_port; |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 511 | struct drm_i915_private *dev_priv = engine->i915; |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 512 | |
Chris Wilson | 4892126 | 2017-04-11 18:58:50 +0100 | [diff] [blame] | 513 | /* We can skip acquiring intel_runtime_pm_get() here as it was taken |
| 514 | * on our behalf by the request (see i915_gem_mark_busy()) and it will |
| 515 | * not be relinquished until the device is idle (see |
| 516 | * i915_gem_idle_work_handler()). As a precaution, we make sure |
| 517 | * that all ELSP are drained i.e. we have processed the CSB, |
| 518 | * before allowing ourselves to idle and calling intel_runtime_pm_put(). |
| 519 | */ |
| 520 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 521 | |
Tvrtko Ursulin | 3756685 | 2016-04-12 14:37:31 +0100 | [diff] [blame] | 522 | intel_uncore_forcewake_get(dev_priv, engine->fw_domains); |
Tvrtko Ursulin | c6a2ac7 | 2016-02-26 16:58:32 +0000 | [diff] [blame] | 523 | |
Chris Wilson | 899f620 | 2017-03-21 11:33:20 +0000 | [diff] [blame] | 524 | /* Prefer doing test_and_clear_bit() as a two stage operation to avoid |
| 525 | * imposing the cost of a locked atomic transaction when submitting a |
| 526 | * new request (outside of the context-switch interrupt). |
| 527 | */ |
| 528 | while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) { |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 529 | u32 __iomem *csb_mmio = |
| 530 | dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)); |
| 531 | u32 __iomem *buf = |
| 532 | dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)); |
Chris Wilson | 4af0d72 | 2017-03-25 20:10:53 +0000 | [diff] [blame] | 533 | unsigned int head, tail; |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 534 | |
Chris Wilson | 2e70b8c | 2017-03-23 13:48:03 +0000 | [diff] [blame] | 535 | /* The write will be ordered by the uncached read (itself |
| 536 | * a memory barrier), so we do not need another in the form |
| 537 | * of a locked instruction. The race between the interrupt |
| 538 | * handler and the split test/clear is harmless as we order |
| 539 | * our clear before the CSB read. If the interrupt arrived |
| 540 | * first between the test and the clear, we read the updated |
| 541 | * CSB and clear the bit. If the interrupt arrives as we read |
| 542 | * the CSB or later (i.e. after we had cleared the bit) the bit |
| 543 | * is set and we do a new loop. |
| 544 | */ |
| 545 | __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); |
Chris Wilson | 4af0d72 | 2017-03-25 20:10:53 +0000 | [diff] [blame] | 546 | head = readl(csb_mmio); |
| 547 | tail = GEN8_CSB_WRITE_PTR(head); |
| 548 | head = GEN8_CSB_READ_PTR(head); |
| 549 | while (head != tail) { |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 550 | struct drm_i915_gem_request *rq; |
Chris Wilson | 4af0d72 | 2017-03-25 20:10:53 +0000 | [diff] [blame] | 551 | unsigned int status; |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 552 | unsigned int count; |
Chris Wilson | a37951a | 2017-01-24 11:00:06 +0000 | [diff] [blame] | 553 | |
Chris Wilson | 4af0d72 | 2017-03-25 20:10:53 +0000 | [diff] [blame] | 554 | if (++head == GEN8_CSB_ENTRIES) |
| 555 | head = 0; |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 556 | |
Chris Wilson | 2ffe80a | 2017-02-06 17:05:02 +0000 | [diff] [blame] | 557 | /* We are flying near dragons again. |
| 558 | * |
| 559 | * We hold a reference to the request in execlist_port[] |
| 560 | * but no more than that. We are operating in softirq |
| 561 | * context and so cannot hold any mutex or sleep. That |
| 562 | * prevents us stopping the requests we are processing |
| 563 | * in port[] from being retired simultaneously (the |
| 564 | * breadcrumb will be complete before we see the |
| 565 | * context-switch). As we only hold the reference to the |
| 566 | * request, any pointer chasing underneath the request |
| 567 | * is subject to a potential use-after-free. Thus we |
| 568 | * store all of the bookkeeping within port[] as |
| 569 | * required, and avoid using unguarded pointers beneath |
| 570 | * request itself. The same applies to the atomic |
| 571 | * status notifier. |
| 572 | */ |
| 573 | |
Chris Wilson | 4af0d72 | 2017-03-25 20:10:53 +0000 | [diff] [blame] | 574 | status = readl(buf + 2 * head); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 575 | if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK)) |
| 576 | continue; |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 577 | |
Chris Wilson | 86aa7e7 | 2017-01-23 11:31:32 +0000 | [diff] [blame] | 578 | /* Check the context/desc id for this event matches */ |
Chris Wilson | 4af0d72 | 2017-03-25 20:10:53 +0000 | [diff] [blame] | 579 | GEM_DEBUG_BUG_ON(readl(buf + 2 * head + 1) != |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 580 | port->context_id); |
Chris Wilson | 86aa7e7 | 2017-01-23 11:31:32 +0000 | [diff] [blame] | 581 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 582 | rq = port_unpack(port, &count); |
| 583 | GEM_BUG_ON(count == 0); |
| 584 | if (--count == 0) { |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 585 | GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED); |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 586 | GEM_BUG_ON(!i915_gem_request_completed(rq)); |
| 587 | execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT); |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 588 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 589 | trace_i915_gem_request_out(rq); |
| 590 | i915_gem_request_put(rq); |
| 591 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 592 | port[0] = port[1]; |
| 593 | memset(&port[1], 0, sizeof(port[1])); |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 594 | } else { |
| 595 | port_set(port, port_pack(rq, count)); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 596 | } |
Tvrtko Ursulin | c6a2ac7 | 2016-02-26 16:58:32 +0000 | [diff] [blame] | 597 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 598 | /* After the final element, the hw should be idle */ |
| 599 | GEM_BUG_ON(port_count(port) == 0 && |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 600 | !(status & GEN8_CTX_STATUS_ACTIVE_IDLE)); |
Chris Wilson | 4af0d72 | 2017-03-25 20:10:53 +0000 | [diff] [blame] | 601 | } |
Tvrtko Ursulin | 26720ab | 2016-03-17 12:59:46 +0000 | [diff] [blame] | 602 | |
Chris Wilson | 4af0d72 | 2017-03-25 20:10:53 +0000 | [diff] [blame] | 603 | writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8), |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 604 | csb_mmio); |
Tvrtko Ursulin | 26720ab | 2016-03-17 12:59:46 +0000 | [diff] [blame] | 605 | } |
| 606 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 607 | if (execlists_elsp_ready(engine)) |
| 608 | execlists_dequeue(engine); |
Tvrtko Ursulin | 26720ab | 2016-03-17 12:59:46 +0000 | [diff] [blame] | 609 | |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 610 | intel_uncore_forcewake_put(dev_priv, engine->fw_domains); |
Thomas Daniel | e981e7b | 2014-07-24 17:04:39 +0100 | [diff] [blame] | 611 | } |
| 612 | |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 613 | static bool insert_request(struct i915_priotree *pt, struct rb_root *root) |
| 614 | { |
| 615 | struct rb_node **p, *rb; |
| 616 | bool first = true; |
| 617 | |
| 618 | /* most positive priority is scheduled first, equal priorities fifo */ |
| 619 | rb = NULL; |
| 620 | p = &root->rb_node; |
| 621 | while (*p) { |
| 622 | struct i915_priotree *pos; |
| 623 | |
| 624 | rb = *p; |
| 625 | pos = rb_entry(rb, typeof(*pos), node); |
| 626 | if (pt->priority > pos->priority) { |
| 627 | p = &rb->rb_left; |
| 628 | } else { |
| 629 | p = &rb->rb_right; |
| 630 | first = false; |
| 631 | } |
| 632 | } |
| 633 | rb_link_node(&pt->node, rb, p); |
| 634 | rb_insert_color(&pt->node, root); |
| 635 | |
| 636 | return first; |
| 637 | } |
| 638 | |
Chris Wilson | f4ea6bd | 2016-08-02 22:50:32 +0100 | [diff] [blame] | 639 | static void execlists_submit_request(struct drm_i915_gem_request *request) |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 640 | { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 641 | struct intel_engine_cs *engine = request->engine; |
Chris Wilson | 5590af3 | 2016-09-09 14:11:54 +0100 | [diff] [blame] | 642 | unsigned long flags; |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 643 | |
Chris Wilson | 663f71e | 2016-11-14 20:41:00 +0000 | [diff] [blame] | 644 | /* Will be called from irq-context when using foreign fences. */ |
| 645 | spin_lock_irqsave(&engine->timeline->lock, flags); |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 646 | |
Chris Wilson | 3833281 | 2017-01-24 11:00:07 +0000 | [diff] [blame] | 647 | if (insert_request(&request->priotree, &engine->execlist_queue)) { |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 648 | engine->execlist_first = &request->priotree.node; |
Chris Wilson | 48ea255 | 2017-01-24 11:00:08 +0000 | [diff] [blame] | 649 | if (execlists_elsp_ready(engine)) |
Chris Wilson | 3833281 | 2017-01-24 11:00:07 +0000 | [diff] [blame] | 650 | tasklet_hi_schedule(&engine->irq_tasklet); |
| 651 | } |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 652 | |
Chris Wilson | 663f71e | 2016-11-14 20:41:00 +0000 | [diff] [blame] | 653 | spin_unlock_irqrestore(&engine->timeline->lock, flags); |
Michel Thierry | acdd884 | 2014-07-24 17:04:38 +0100 | [diff] [blame] | 654 | } |
| 655 | |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 656 | static struct intel_engine_cs * |
| 657 | pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked) |
| 658 | { |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 659 | struct intel_engine_cs *engine = |
| 660 | container_of(pt, struct drm_i915_gem_request, priotree)->engine; |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 661 | |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 662 | GEM_BUG_ON(!locked); |
| 663 | |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 664 | if (engine != locked) { |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 665 | spin_unlock(&locked->timeline->lock); |
| 666 | spin_lock(&engine->timeline->lock); |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 667 | } |
| 668 | |
| 669 | return engine; |
| 670 | } |
| 671 | |
| 672 | static void execlists_schedule(struct drm_i915_gem_request *request, int prio) |
| 673 | { |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 674 | struct intel_engine_cs *engine; |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 675 | struct i915_dependency *dep, *p; |
| 676 | struct i915_dependency stack; |
| 677 | LIST_HEAD(dfs); |
| 678 | |
| 679 | if (prio <= READ_ONCE(request->priotree.priority)) |
| 680 | return; |
| 681 | |
Chris Wilson | 70cd147 | 2016-11-28 14:36:49 +0000 | [diff] [blame] | 682 | /* Need BKL in order to use the temporary link inside i915_dependency */ |
| 683 | lockdep_assert_held(&request->i915->drm.struct_mutex); |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 684 | |
| 685 | stack.signaler = &request->priotree; |
| 686 | list_add(&stack.dfs_link, &dfs); |
| 687 | |
| 688 | /* Recursively bump all dependent priorities to match the new request. |
| 689 | * |
| 690 | * A naive approach would be to use recursion: |
| 691 | * static void update_priorities(struct i915_priotree *pt, prio) { |
| 692 | * list_for_each_entry(dep, &pt->signalers_list, signal_link) |
| 693 | * update_priorities(dep->signal, prio) |
| 694 | * insert_request(pt); |
| 695 | * } |
| 696 | * but that may have unlimited recursion depth and so runs a very |
| 697 | * real risk of overunning the kernel stack. Instead, we build |
| 698 | * a flat list of all dependencies starting with the current request. |
| 699 | * As we walk the list of dependencies, we add all of its dependencies |
| 700 | * to the end of the list (this may include an already visited |
| 701 | * request) and continue to walk onwards onto the new dependencies. The |
| 702 | * end result is a topological list of requests in reverse order, the |
| 703 | * last element in the list is the request we must execute first. |
| 704 | */ |
| 705 | list_for_each_entry_safe(dep, p, &dfs, dfs_link) { |
| 706 | struct i915_priotree *pt = dep->signaler; |
| 707 | |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 708 | /* Within an engine, there can be no cycle, but we may |
| 709 | * refer to the same dependency chain multiple times |
| 710 | * (redundant dependencies are not eliminated) and across |
| 711 | * engines. |
| 712 | */ |
| 713 | list_for_each_entry(p, &pt->signalers_list, signal_link) { |
| 714 | GEM_BUG_ON(p->signaler->priority < pt->priority); |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 715 | if (prio > READ_ONCE(p->signaler->priority)) |
| 716 | list_move_tail(&p->dfs_link, &dfs); |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 717 | } |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 718 | |
Chris Wilson | 0798cff | 2016-12-05 14:29:41 +0000 | [diff] [blame] | 719 | list_safe_reset_next(dep, p, dfs_link); |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 720 | } |
| 721 | |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 722 | engine = request->engine; |
| 723 | spin_lock_irq(&engine->timeline->lock); |
| 724 | |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 725 | /* Fifo and depth-first replacement ensure our deps execute before us */ |
| 726 | list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) { |
| 727 | struct i915_priotree *pt = dep->signaler; |
| 728 | |
| 729 | INIT_LIST_HEAD(&dep->dfs_link); |
| 730 | |
| 731 | engine = pt_lock_engine(pt, engine); |
| 732 | |
| 733 | if (prio <= pt->priority) |
| 734 | continue; |
| 735 | |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 736 | pt->priority = prio; |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 737 | if (!RB_EMPTY_NODE(&pt->node)) { |
| 738 | rb_erase(&pt->node, &engine->execlist_queue); |
| 739 | if (insert_request(pt, &engine->execlist_queue)) |
| 740 | engine->execlist_first = &pt->node; |
| 741 | } |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 742 | } |
| 743 | |
Chris Wilson | a79a524 | 2017-03-27 21:21:43 +0100 | [diff] [blame] | 744 | spin_unlock_irq(&engine->timeline->lock); |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 745 | |
| 746 | /* XXX Do we need to preempt to make room for us and our deps? */ |
| 747 | } |
| 748 | |
Chris Wilson | 266a240 | 2017-05-04 10:33:08 +0100 | [diff] [blame] | 749 | static struct intel_ring * |
| 750 | execlists_context_pin(struct intel_engine_cs *engine, |
| 751 | struct i915_gem_context *ctx) |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 752 | { |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 753 | struct intel_context *ce = &ctx->engine[engine->id]; |
Chris Wilson | 2947e40 | 2016-12-18 15:37:23 +0000 | [diff] [blame] | 754 | unsigned int flags; |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 755 | void *vaddr; |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 756 | int ret; |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 757 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 758 | lockdep_assert_held(&ctx->i915->drm.struct_mutex); |
Tvrtko Ursulin | ca82580 | 2016-01-15 15:10:27 +0000 | [diff] [blame] | 759 | |
Chris Wilson | 266a240 | 2017-05-04 10:33:08 +0100 | [diff] [blame] | 760 | if (likely(ce->pin_count++)) |
| 761 | goto out; |
Chris Wilson | a533b4b | 2017-03-16 17:16:28 +0000 | [diff] [blame] | 762 | GEM_BUG_ON(!ce->pin_count); /* no overflow please! */ |
Chris Wilson | 24f1d3c | 2016-04-28 09:56:53 +0100 | [diff] [blame] | 763 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 764 | if (!ce->state) { |
| 765 | ret = execlists_context_deferred_alloc(ctx, engine); |
| 766 | if (ret) |
| 767 | goto err; |
| 768 | } |
Chris Wilson | 56f6e0a | 2017-01-05 15:30:20 +0000 | [diff] [blame] | 769 | GEM_BUG_ON(!ce->state); |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 770 | |
Chris Wilson | 72b72ae | 2017-02-10 10:14:22 +0000 | [diff] [blame] | 771 | flags = PIN_GLOBAL | PIN_HIGH; |
Daniele Ceraolo Spurio | feef2a7 | 2016-12-23 15:56:22 -0800 | [diff] [blame] | 772 | if (ctx->ggtt_offset_bias) |
| 773 | flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias; |
Chris Wilson | 2947e40 | 2016-12-18 15:37:23 +0000 | [diff] [blame] | 774 | |
| 775 | ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags); |
Nick Hoath | e84fe80 | 2015-09-11 12:53:46 +0100 | [diff] [blame] | 776 | if (ret) |
Chris Wilson | 24f1d3c | 2016-04-28 09:56:53 +0100 | [diff] [blame] | 777 | goto err; |
Thomas Daniel | 7ba717c | 2014-11-13 10:28:56 +0000 | [diff] [blame] | 778 | |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 779 | vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB); |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 780 | if (IS_ERR(vaddr)) { |
| 781 | ret = PTR_ERR(vaddr); |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 782 | goto unpin_vma; |
Tvrtko Ursulin | 82352e9 | 2016-01-15 17:12:45 +0000 | [diff] [blame] | 783 | } |
| 784 | |
Chris Wilson | d822bb1 | 2017-04-03 12:34:25 +0100 | [diff] [blame] | 785 | ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias); |
Nick Hoath | e84fe80 | 2015-09-11 12:53:46 +0100 | [diff] [blame] | 786 | if (ret) |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 787 | goto unpin_map; |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 788 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 789 | intel_lr_context_descriptor_update(ctx, engine); |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 790 | |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 791 | ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE; |
| 792 | ce->lrc_reg_state[CTX_RING_BUFFER_START+1] = |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 793 | i915_ggtt_offset(ce->ring->vma); |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 794 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 795 | ce->state->obj->mm.dirty = true; |
Daniel Vetter | e93c28f | 2015-09-02 14:33:42 +0200 | [diff] [blame] | 796 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 797 | i915_gem_context_get(ctx); |
Chris Wilson | 266a240 | 2017-05-04 10:33:08 +0100 | [diff] [blame] | 798 | out: |
| 799 | return ce->ring; |
Thomas Daniel | 7ba717c | 2014-11-13 10:28:56 +0000 | [diff] [blame] | 800 | |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 801 | unpin_map: |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 802 | i915_gem_object_unpin_map(ce->state->obj); |
| 803 | unpin_vma: |
| 804 | __i915_vma_unpin(ce->state); |
Chris Wilson | 24f1d3c | 2016-04-28 09:56:53 +0100 | [diff] [blame] | 805 | err: |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 806 | ce->pin_count = 0; |
Chris Wilson | 266a240 | 2017-05-04 10:33:08 +0100 | [diff] [blame] | 807 | return ERR_PTR(ret); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 808 | } |
| 809 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 810 | static void execlists_context_unpin(struct intel_engine_cs *engine, |
| 811 | struct i915_gem_context *ctx) |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 812 | { |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 813 | struct intel_context *ce = &ctx->engine[engine->id]; |
Daniel Vetter | af3302b | 2015-12-04 17:27:15 +0100 | [diff] [blame] | 814 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 815 | lockdep_assert_held(&ctx->i915->drm.struct_mutex); |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 816 | GEM_BUG_ON(ce->pin_count == 0); |
Tvrtko Ursulin | 321fe30 | 2016-01-28 10:29:55 +0000 | [diff] [blame] | 817 | |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 818 | if (--ce->pin_count) |
Chris Wilson | 24f1d3c | 2016-04-28 09:56:53 +0100 | [diff] [blame] | 819 | return; |
| 820 | |
Chris Wilson | aad29fb | 2016-08-02 22:50:23 +0100 | [diff] [blame] | 821 | intel_ring_unpin(ce->ring); |
Chris Wilson | 24f1d3c | 2016-04-28 09:56:53 +0100 | [diff] [blame] | 822 | |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 823 | i915_gem_object_unpin_map(ce->state->obj); |
| 824 | i915_vma_unpin(ce->state); |
Chris Wilson | 24f1d3c | 2016-04-28 09:56:53 +0100 | [diff] [blame] | 825 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 826 | i915_gem_context_put(ctx); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 827 | } |
| 828 | |
Chris Wilson | f73e739 | 2016-12-18 15:37:24 +0000 | [diff] [blame] | 829 | static int execlists_request_alloc(struct drm_i915_gem_request *request) |
Chris Wilson | ef11c01 | 2016-12-18 15:37:19 +0000 | [diff] [blame] | 830 | { |
| 831 | struct intel_engine_cs *engine = request->engine; |
| 832 | struct intel_context *ce = &request->ctx->engine[engine->id]; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 833 | u32 *cs; |
Chris Wilson | ef11c01 | 2016-12-18 15:37:19 +0000 | [diff] [blame] | 834 | int ret; |
| 835 | |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 836 | GEM_BUG_ON(!ce->pin_count); |
| 837 | |
Chris Wilson | ef11c01 | 2016-12-18 15:37:19 +0000 | [diff] [blame] | 838 | /* Flush enough space to reduce the likelihood of waiting after |
| 839 | * we start building the request - in which case we will just |
| 840 | * have to repeat work. |
| 841 | */ |
| 842 | request->reserved_space += EXECLISTS_REQUEST_SIZE; |
| 843 | |
Chris Wilson | ef11c01 | 2016-12-18 15:37:19 +0000 | [diff] [blame] | 844 | if (i915.enable_guc_submission) { |
| 845 | /* |
| 846 | * Check that the GuC has space for the request before |
| 847 | * going any further, as the i915_add_request() call |
| 848 | * later on mustn't fail ... |
| 849 | */ |
| 850 | ret = i915_guc_wq_reserve(request); |
| 851 | if (ret) |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 852 | goto err; |
Chris Wilson | ef11c01 | 2016-12-18 15:37:19 +0000 | [diff] [blame] | 853 | } |
| 854 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 855 | cs = intel_ring_begin(request, 0); |
| 856 | if (IS_ERR(cs)) { |
| 857 | ret = PTR_ERR(cs); |
Chris Wilson | ef11c01 | 2016-12-18 15:37:19 +0000 | [diff] [blame] | 858 | goto err_unreserve; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 859 | } |
Chris Wilson | ef11c01 | 2016-12-18 15:37:19 +0000 | [diff] [blame] | 860 | |
| 861 | if (!ce->initialised) { |
| 862 | ret = engine->init_context(request); |
| 863 | if (ret) |
| 864 | goto err_unreserve; |
| 865 | |
| 866 | ce->initialised = true; |
| 867 | } |
| 868 | |
| 869 | /* Note that after this point, we have committed to using |
| 870 | * this request as it is being used to both track the |
| 871 | * state of engine initialisation and liveness of the |
| 872 | * golden renderstate above. Think twice before you try |
| 873 | * to cancel/unwind this request now. |
| 874 | */ |
| 875 | |
| 876 | request->reserved_space -= EXECLISTS_REQUEST_SIZE; |
| 877 | return 0; |
| 878 | |
| 879 | err_unreserve: |
| 880 | if (i915.enable_guc_submission) |
| 881 | i915_guc_wq_unreserve(request); |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 882 | err: |
Chris Wilson | ef11c01 | 2016-12-18 15:37:19 +0000 | [diff] [blame] | 883 | return ret; |
| 884 | } |
| 885 | |
Arun Siluvery | 9e00084 | 2015-07-03 14:27:31 +0100 | [diff] [blame] | 886 | /* |
| 887 | * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after |
| 888 | * PIPE_CONTROL instruction. This is required for the flush to happen correctly |
| 889 | * but there is a slight complication as this is applied in WA batch where the |
| 890 | * values are only initialized once so we cannot take register value at the |
| 891 | * beginning and reuse it further; hence we save its value to memory, upload a |
| 892 | * constant value with bit21 set and then we restore it back with the saved value. |
| 893 | * To simplify the WA, a constant value is formed by using the default value |
| 894 | * of this register. This shouldn't be a problem because we are only modifying |
| 895 | * it for a short period and this batch in non-premptible. We can ofcourse |
| 896 | * use additional instructions that read the actual value of the register |
| 897 | * at that time and set our bit of interest but it makes the WA complicated. |
| 898 | * |
| 899 | * This WA is also required for Gen9 so extracting as a function avoids |
| 900 | * code duplication. |
| 901 | */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 902 | static u32 * |
| 903 | gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch) |
Arun Siluvery | 9e00084 | 2015-07-03 14:27:31 +0100 | [diff] [blame] | 904 | { |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 905 | *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT; |
| 906 | *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4); |
| 907 | *batch++ = i915_ggtt_offset(engine->scratch) + 256; |
| 908 | *batch++ = 0; |
Arun Siluvery | 9e00084 | 2015-07-03 14:27:31 +0100 | [diff] [blame] | 909 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 910 | *batch++ = MI_LOAD_REGISTER_IMM(1); |
| 911 | *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4); |
| 912 | *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES; |
Arun Siluvery | 9e00084 | 2015-07-03 14:27:31 +0100 | [diff] [blame] | 913 | |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 914 | batch = gen8_emit_pipe_control(batch, |
| 915 | PIPE_CONTROL_CS_STALL | |
| 916 | PIPE_CONTROL_DC_FLUSH_ENABLE, |
| 917 | 0); |
Arun Siluvery | 9e00084 | 2015-07-03 14:27:31 +0100 | [diff] [blame] | 918 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 919 | *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT; |
| 920 | *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4); |
| 921 | *batch++ = i915_ggtt_offset(engine->scratch) + 256; |
| 922 | *batch++ = 0; |
Arun Siluvery | 9e00084 | 2015-07-03 14:27:31 +0100 | [diff] [blame] | 923 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 924 | return batch; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 925 | } |
| 926 | |
Daniel Vetter | 6e5248b | 2016-07-15 21:48:06 +0200 | [diff] [blame] | 927 | /* |
| 928 | * Typically we only have one indirect_ctx and per_ctx batch buffer which are |
| 929 | * initialized at the beginning and shared across all contexts but this field |
| 930 | * helps us to have multiple batches at different offsets and select them based |
| 931 | * on a criteria. At the moment this batch always start at the beginning of the page |
| 932 | * and at this point we don't have multiple wa_ctx batch buffers. |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 933 | * |
Daniel Vetter | 6e5248b | 2016-07-15 21:48:06 +0200 | [diff] [blame] | 934 | * The number of WA applied are not known at the beginning; we use this field |
| 935 | * to return the no of DWORDS written. |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 936 | * |
Daniel Vetter | 6e5248b | 2016-07-15 21:48:06 +0200 | [diff] [blame] | 937 | * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END |
| 938 | * so it adds NOOPs as padding to make it cacheline aligned. |
| 939 | * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together |
| 940 | * makes a complete batch buffer. |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 941 | */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 942 | static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch) |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 943 | { |
Arun Siluvery | 7ad00d1 | 2015-06-19 18:37:12 +0100 | [diff] [blame] | 944 | /* WaDisableCtxRestoreArbitration:bdw,chv */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 945 | *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 946 | |
Arun Siluvery | c82435b | 2015-06-19 18:37:13 +0100 | [diff] [blame] | 947 | /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 948 | if (IS_BROADWELL(engine->i915)) |
| 949 | batch = gen8_emit_flush_coherentl3_wa(engine, batch); |
Arun Siluvery | c82435b | 2015-06-19 18:37:13 +0100 | [diff] [blame] | 950 | |
Arun Siluvery | 0160f05 | 2015-06-23 15:46:57 +0100 | [diff] [blame] | 951 | /* WaClearSlmSpaceAtContextSwitch:bdw,chv */ |
| 952 | /* Actual scratch location is at 128 bytes offset */ |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 953 | batch = gen8_emit_pipe_control(batch, |
| 954 | PIPE_CONTROL_FLUSH_L3 | |
| 955 | PIPE_CONTROL_GLOBAL_GTT_IVB | |
| 956 | PIPE_CONTROL_CS_STALL | |
| 957 | PIPE_CONTROL_QW_WRITE, |
| 958 | i915_ggtt_offset(engine->scratch) + |
| 959 | 2 * CACHELINE_BYTES); |
Arun Siluvery | 0160f05 | 2015-06-23 15:46:57 +0100 | [diff] [blame] | 960 | |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 961 | /* Pad to end of cacheline */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 962 | while ((unsigned long)batch % CACHELINE_BYTES) |
| 963 | *batch++ = MI_NOOP; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 964 | |
| 965 | /* |
| 966 | * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because |
| 967 | * execution depends on the length specified in terms of cache lines |
| 968 | * in the register CTX_RCS_INDIRECT_CTX |
| 969 | */ |
| 970 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 971 | return batch; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 972 | } |
| 973 | |
Daniel Vetter | 6e5248b | 2016-07-15 21:48:06 +0200 | [diff] [blame] | 974 | /* |
| 975 | * This batch is started immediately after indirect_ctx batch. Since we ensure |
| 976 | * that indirect_ctx ends on a cacheline this batch is aligned automatically. |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 977 | * |
Daniel Vetter | 6e5248b | 2016-07-15 21:48:06 +0200 | [diff] [blame] | 978 | * The number of DWORDS written are returned using this field. |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 979 | * |
| 980 | * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding |
| 981 | * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant. |
| 982 | */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 983 | static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch) |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 984 | { |
Arun Siluvery | 7ad00d1 | 2015-06-19 18:37:12 +0100 | [diff] [blame] | 985 | /* WaDisableCtxRestoreArbitration:bdw,chv */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 986 | *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE; |
| 987 | *batch++ = MI_BATCH_BUFFER_END; |
Arun Siluvery | 7ad00d1 | 2015-06-19 18:37:12 +0100 | [diff] [blame] | 988 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 989 | return batch; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 990 | } |
| 991 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 992 | static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch) |
Arun Siluvery | 0504cff | 2015-07-14 15:01:27 +0100 | [diff] [blame] | 993 | { |
Ander Conselvan de Oliveira | 9fb5026 | 2017-01-26 11:16:58 +0200 | [diff] [blame] | 994 | /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 995 | batch = gen8_emit_flush_coherentl3_wa(engine, batch); |
Arun Siluvery | a4106a7 | 2015-07-14 15:01:29 +0100 | [diff] [blame] | 996 | |
Ander Conselvan de Oliveira | 9fb5026 | 2017-01-26 11:16:58 +0200 | [diff] [blame] | 997 | /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 998 | *batch++ = MI_LOAD_REGISTER_IMM(1); |
| 999 | *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2); |
| 1000 | *batch++ = _MASKED_BIT_DISABLE( |
| 1001 | GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE); |
| 1002 | *batch++ = MI_NOOP; |
Mika Kuoppala | 873e817 | 2016-07-20 14:26:13 +0300 | [diff] [blame] | 1003 | |
Mika Kuoppala | 066d462 | 2016-06-07 17:19:15 +0300 | [diff] [blame] | 1004 | /* WaClearSlmSpaceAtContextSwitch:kbl */ |
| 1005 | /* Actual scratch location is at 128 bytes offset */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1006 | if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) { |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 1007 | batch = gen8_emit_pipe_control(batch, |
| 1008 | PIPE_CONTROL_FLUSH_L3 | |
| 1009 | PIPE_CONTROL_GLOBAL_GTT_IVB | |
| 1010 | PIPE_CONTROL_CS_STALL | |
| 1011 | PIPE_CONTROL_QW_WRITE, |
| 1012 | i915_ggtt_offset(engine->scratch) |
| 1013 | + 2 * CACHELINE_BYTES); |
Mika Kuoppala | 066d462 | 2016-06-07 17:19:15 +0300 | [diff] [blame] | 1014 | } |
Tim Gore | 3485d99 | 2016-07-05 10:01:30 +0100 | [diff] [blame] | 1015 | |
Ander Conselvan de Oliveira | 9fb5026 | 2017-01-26 11:16:58 +0200 | [diff] [blame] | 1016 | /* WaMediaPoolStateCmdInWABB:bxt,glk */ |
Tim Gore | 3485d99 | 2016-07-05 10:01:30 +0100 | [diff] [blame] | 1017 | if (HAS_POOLED_EU(engine->i915)) { |
| 1018 | /* |
| 1019 | * EU pool configuration is setup along with golden context |
| 1020 | * during context initialization. This value depends on |
| 1021 | * device type (2x6 or 3x6) and needs to be updated based |
| 1022 | * on which subslice is disabled especially for 2x6 |
| 1023 | * devices, however it is safe to load default |
| 1024 | * configuration of 3x6 device instead of masking off |
| 1025 | * corresponding bits because HW ignores bits of a disabled |
| 1026 | * subslice and drops down to appropriate config. Please |
| 1027 | * see render_state_setup() in i915_gem_render_state.c for |
| 1028 | * possible configurations, to avoid duplication they are |
| 1029 | * not shown here again. |
| 1030 | */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1031 | *batch++ = GEN9_MEDIA_POOL_STATE; |
| 1032 | *batch++ = GEN9_MEDIA_POOL_ENABLE; |
| 1033 | *batch++ = 0x00777000; |
| 1034 | *batch++ = 0; |
| 1035 | *batch++ = 0; |
| 1036 | *batch++ = 0; |
Tim Gore | 3485d99 | 2016-07-05 10:01:30 +0100 | [diff] [blame] | 1037 | } |
| 1038 | |
Arun Siluvery | 0504cff | 2015-07-14 15:01:27 +0100 | [diff] [blame] | 1039 | /* Pad to end of cacheline */ |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1040 | while ((unsigned long)batch % CACHELINE_BYTES) |
| 1041 | *batch++ = MI_NOOP; |
Arun Siluvery | 0504cff | 2015-07-14 15:01:27 +0100 | [diff] [blame] | 1042 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1043 | return batch; |
Arun Siluvery | 0504cff | 2015-07-14 15:01:27 +0100 | [diff] [blame] | 1044 | } |
| 1045 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1046 | static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch) |
Arun Siluvery | 0504cff | 2015-07-14 15:01:27 +0100 | [diff] [blame] | 1047 | { |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1048 | *batch++ = MI_BATCH_BUFFER_END; |
Arun Siluvery | 0504cff | 2015-07-14 15:01:27 +0100 | [diff] [blame] | 1049 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1050 | return batch; |
Arun Siluvery | 0504cff | 2015-07-14 15:01:27 +0100 | [diff] [blame] | 1051 | } |
| 1052 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1053 | #define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE) |
| 1054 | |
| 1055 | static int lrc_setup_wa_ctx(struct intel_engine_cs *engine) |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1056 | { |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1057 | struct drm_i915_gem_object *obj; |
| 1058 | struct i915_vma *vma; |
| 1059 | int err; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1060 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1061 | obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE); |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1062 | if (IS_ERR(obj)) |
| 1063 | return PTR_ERR(obj); |
| 1064 | |
Chris Wilson | a01cb37a | 2017-01-16 15:21:30 +0000 | [diff] [blame] | 1065 | vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL); |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1066 | if (IS_ERR(vma)) { |
| 1067 | err = PTR_ERR(vma); |
| 1068 | goto err; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1069 | } |
| 1070 | |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1071 | err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH); |
| 1072 | if (err) |
| 1073 | goto err; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1074 | |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1075 | engine->wa_ctx.vma = vma; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1076 | return 0; |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1077 | |
| 1078 | err: |
| 1079 | i915_gem_object_put(obj); |
| 1080 | return err; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1081 | } |
| 1082 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1083 | static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine) |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1084 | { |
Chris Wilson | 19880c4 | 2016-08-15 10:49:05 +0100 | [diff] [blame] | 1085 | i915_vma_unpin_and_release(&engine->wa_ctx.vma); |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1086 | } |
| 1087 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1088 | typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch); |
| 1089 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1090 | static int intel_init_workaround_bb(struct intel_engine_cs *engine) |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1091 | { |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1092 | struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx; |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1093 | struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx, |
| 1094 | &wa_ctx->per_ctx }; |
| 1095 | wa_bb_func_t wa_bb_fn[2]; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1096 | struct page *page; |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1097 | void *batch, *batch_ptr; |
| 1098 | unsigned int i; |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1099 | int ret; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1100 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1101 | if (WARN_ON(engine->id != RCS || !engine->scratch)) |
| 1102 | return -EINVAL; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1103 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1104 | switch (INTEL_GEN(engine->i915)) { |
| 1105 | case 9: |
| 1106 | wa_bb_fn[0] = gen9_init_indirectctx_bb; |
| 1107 | wa_bb_fn[1] = gen9_init_perctx_bb; |
| 1108 | break; |
| 1109 | case 8: |
| 1110 | wa_bb_fn[0] = gen8_init_indirectctx_bb; |
| 1111 | wa_bb_fn[1] = gen8_init_perctx_bb; |
| 1112 | break; |
| 1113 | default: |
| 1114 | MISSING_CASE(INTEL_GEN(engine->i915)); |
Arun Siluvery | 5e60d79 | 2015-06-23 15:50:44 +0100 | [diff] [blame] | 1115 | return 0; |
Arun Siluvery | 0504cff | 2015-07-14 15:01:27 +0100 | [diff] [blame] | 1116 | } |
Arun Siluvery | 5e60d79 | 2015-06-23 15:50:44 +0100 | [diff] [blame] | 1117 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1118 | ret = lrc_setup_wa_ctx(engine); |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1119 | if (ret) { |
| 1120 | DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret); |
| 1121 | return ret; |
| 1122 | } |
| 1123 | |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1124 | page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0); |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1125 | batch = batch_ptr = kmap_atomic(page); |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1126 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1127 | /* |
| 1128 | * Emit the two workaround batch buffers, recording the offset from the |
| 1129 | * start of the workaround batch buffer object for each and their |
| 1130 | * respective sizes. |
| 1131 | */ |
| 1132 | for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) { |
| 1133 | wa_bb[i]->offset = batch_ptr - batch; |
| 1134 | if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) { |
| 1135 | ret = -EINVAL; |
| 1136 | break; |
| 1137 | } |
| 1138 | batch_ptr = wa_bb_fn[i](engine, batch_ptr); |
| 1139 | wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset); |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1140 | } |
| 1141 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1142 | BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE); |
| 1143 | |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1144 | kunmap_atomic(batch); |
| 1145 | if (ret) |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1146 | lrc_destroy_wa_ctx(engine); |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1147 | |
| 1148 | return ret; |
| 1149 | } |
| 1150 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1151 | static int gen8_init_common_ring(struct intel_engine_cs *engine) |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1152 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1153 | struct drm_i915_private *dev_priv = engine->i915; |
Chris Wilson | 6b764a5 | 2017-04-25 11:38:35 +0100 | [diff] [blame] | 1154 | struct execlist_port *port = engine->execlist_port; |
| 1155 | unsigned int n; |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 1156 | bool submit; |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1157 | int ret; |
| 1158 | |
| 1159 | ret = intel_mocs_init_engine(engine); |
| 1160 | if (ret) |
| 1161 | return ret; |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1162 | |
Chris Wilson | ad07dfc | 2016-10-07 07:53:26 +0100 | [diff] [blame] | 1163 | intel_engine_reset_breadcrumbs(engine); |
Chris Wilson | f3b8f91 | 2017-01-05 15:30:21 +0000 | [diff] [blame] | 1164 | intel_engine_init_hangcheck(engine); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1165 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1166 | I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff); |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1167 | I915_WRITE(RING_MODE_GEN7(engine), |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1168 | _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE)); |
Chris Wilson | f3b8f91 | 2017-01-05 15:30:21 +0000 | [diff] [blame] | 1169 | I915_WRITE(RING_HWS_PGA(engine->mmio_base), |
| 1170 | engine->status_page.ggtt_offset); |
| 1171 | POSTING_READ(RING_HWS_PGA(engine->mmio_base)); |
Michel Thierry | dfc53c5 | 2015-09-28 13:25:12 +0100 | [diff] [blame] | 1172 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1173 | DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name); |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1174 | |
Chris Wilson | c87d50c | 2016-10-04 21:11:27 +0100 | [diff] [blame] | 1175 | /* After a GPU reset, we may have requests to replay */ |
Chris Wilson | f747026 | 2017-01-24 15:20:21 +0000 | [diff] [blame] | 1176 | clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); |
Chris Wilson | 6b764a5 | 2017-04-25 11:38:35 +0100 | [diff] [blame] | 1177 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 1178 | submit = false; |
Chris Wilson | 6b764a5 | 2017-04-25 11:38:35 +0100 | [diff] [blame] | 1179 | for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++) { |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 1180 | if (!port_isset(&port[n])) |
Chris Wilson | 6b764a5 | 2017-04-25 11:38:35 +0100 | [diff] [blame] | 1181 | break; |
| 1182 | |
| 1183 | DRM_DEBUG_DRIVER("Restarting %s:%d from 0x%x\n", |
| 1184 | engine->name, n, |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 1185 | port_request(&port[n])->global_seqno); |
Chris Wilson | 6b764a5 | 2017-04-25 11:38:35 +0100 | [diff] [blame] | 1186 | |
| 1187 | /* Discard the current inflight count */ |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 1188 | port_set(&port[n], port_request(&port[n])); |
| 1189 | submit = true; |
Chris Wilson | c87d50c | 2016-10-04 21:11:27 +0100 | [diff] [blame] | 1190 | } |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1191 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 1192 | if (submit && !i915.enable_guc_submission) |
Chris Wilson | 6b764a5 | 2017-04-25 11:38:35 +0100 | [diff] [blame] | 1193 | execlists_submit_ports(engine); |
| 1194 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1195 | return 0; |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1196 | } |
| 1197 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1198 | static int gen8_init_render_ring(struct intel_engine_cs *engine) |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1199 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1200 | struct drm_i915_private *dev_priv = engine->i915; |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1201 | int ret; |
| 1202 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1203 | ret = gen8_init_common_ring(engine); |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1204 | if (ret) |
| 1205 | return ret; |
| 1206 | |
| 1207 | /* We need to disable the AsyncFlip performance optimisations in order |
| 1208 | * to use MI_WAIT_FOR_EVENT within the CS. It should already be |
| 1209 | * programmed to '1' on all products. |
| 1210 | * |
| 1211 | * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv |
| 1212 | */ |
| 1213 | I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE)); |
| 1214 | |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1215 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING)); |
| 1216 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1217 | return init_workarounds_ring(engine); |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 1218 | } |
| 1219 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1220 | static int gen9_init_render_ring(struct intel_engine_cs *engine) |
Damien Lespiau | 82ef822 | 2015-02-09 19:33:08 +0000 | [diff] [blame] | 1221 | { |
| 1222 | int ret; |
| 1223 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1224 | ret = gen8_init_common_ring(engine); |
Damien Lespiau | 82ef822 | 2015-02-09 19:33:08 +0000 | [diff] [blame] | 1225 | if (ret) |
| 1226 | return ret; |
| 1227 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1228 | return init_workarounds_ring(engine); |
Damien Lespiau | 82ef822 | 2015-02-09 19:33:08 +0000 | [diff] [blame] | 1229 | } |
| 1230 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1231 | static void reset_common_ring(struct intel_engine_cs *engine, |
| 1232 | struct drm_i915_gem_request *request) |
| 1233 | { |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1234 | struct execlist_port *port = engine->execlist_port; |
Chris Wilson | c0dcb20 | 2017-02-07 15:24:37 +0000 | [diff] [blame] | 1235 | struct intel_context *ce; |
| 1236 | |
| 1237 | /* If the request was innocent, we leave the request in the ELSP |
| 1238 | * and will try to replay it on restarting. The context image may |
| 1239 | * have been corrupted by the reset, in which case we may have |
| 1240 | * to service a new GPU hang, but more likely we can continue on |
| 1241 | * without impact. |
| 1242 | * |
| 1243 | * If the request was guilty, we presume the context is corrupt |
| 1244 | * and have to at least restore the RING register in the context |
| 1245 | * image back to the expected values to skip over the guilty request. |
| 1246 | */ |
| 1247 | if (!request || request->fence.error != -EIO) |
| 1248 | return; |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1249 | |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1250 | /* We want a simple context + ring to execute the breadcrumb update. |
| 1251 | * We cannot rely on the context being intact across the GPU hang, |
| 1252 | * so clear it and rebuild just what we need for the breadcrumb. |
| 1253 | * All pending requests for this context will be zapped, and any |
| 1254 | * future request will be after userspace has had the opportunity |
| 1255 | * to recreate its own state. |
| 1256 | */ |
Chris Wilson | c0dcb20 | 2017-02-07 15:24:37 +0000 | [diff] [blame] | 1257 | ce = &request->ctx->engine[engine->id]; |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1258 | execlists_init_reg_state(ce->lrc_reg_state, |
| 1259 | request->ctx, engine, ce->ring); |
| 1260 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1261 | /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */ |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1262 | ce->lrc_reg_state[CTX_RING_BUFFER_START+1] = |
| 1263 | i915_ggtt_offset(ce->ring->vma); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1264 | ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix; |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1265 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1266 | request->ring->head = request->postfix; |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1267 | intel_ring_update_space(request->ring); |
| 1268 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1269 | /* Catch up with any missed context-switch interrupts */ |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 1270 | if (request->ctx != port_request(port)->ctx) { |
| 1271 | i915_gem_request_put(port_request(port)); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1272 | port[0] = port[1]; |
| 1273 | memset(&port[1], 0, sizeof(port[1])); |
| 1274 | } |
| 1275 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame^] | 1276 | GEM_BUG_ON(request->ctx != port_request(port)->ctx); |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1277 | |
| 1278 | /* Reset WaIdleLiteRestore:bdw,skl as well */ |
Chris Wilson | 450362d | 2017-03-27 14:00:07 +0100 | [diff] [blame] | 1279 | request->tail = |
| 1280 | intel_ring_wrap(request->ring, |
| 1281 | request->wa_tail - WA_TAIL_DWORDS*sizeof(u32)); |
Chris Wilson | ed1501d | 2017-03-27 14:14:12 +0100 | [diff] [blame] | 1282 | assert_ring_tail_valid(request->ring, request->tail); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1283 | } |
| 1284 | |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1285 | static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req) |
| 1286 | { |
| 1287 | struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 1288 | struct intel_engine_cs *engine = req->engine; |
Mika Kuoppala | e716776 | 2017-02-28 17:28:10 +0200 | [diff] [blame] | 1289 | const int num_lri_cmds = GEN8_3LVL_PDPES * 2; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1290 | u32 *cs; |
| 1291 | int i; |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1292 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1293 | cs = intel_ring_begin(req, num_lri_cmds * 2 + 2); |
| 1294 | if (IS_ERR(cs)) |
| 1295 | return PTR_ERR(cs); |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1296 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1297 | *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds); |
Mika Kuoppala | e716776 | 2017-02-28 17:28:10 +0200 | [diff] [blame] | 1298 | for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) { |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1299 | const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i); |
| 1300 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1301 | *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i)); |
| 1302 | *cs++ = upper_32_bits(pd_daddr); |
| 1303 | *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i)); |
| 1304 | *cs++ = lower_32_bits(pd_daddr); |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1305 | } |
| 1306 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1307 | *cs++ = MI_NOOP; |
| 1308 | intel_ring_advance(req, cs); |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1309 | |
| 1310 | return 0; |
| 1311 | } |
| 1312 | |
John Harrison | be795fc | 2015-05-29 17:44:03 +0100 | [diff] [blame] | 1313 | static int gen8_emit_bb_start(struct drm_i915_gem_request *req, |
Chris Wilson | 803688b | 2016-08-02 22:50:27 +0100 | [diff] [blame] | 1314 | u64 offset, u32 len, |
Mika Kuoppala | 54af56d | 2017-02-28 17:28:08 +0200 | [diff] [blame] | 1315 | const unsigned int flags) |
Oscar Mateo | 1564858 | 2014-07-24 17:04:32 +0100 | [diff] [blame] | 1316 | { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1317 | u32 *cs; |
Oscar Mateo | 1564858 | 2014-07-24 17:04:32 +0100 | [diff] [blame] | 1318 | int ret; |
| 1319 | |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1320 | /* Don't rely in hw updating PDPs, specially in lite-restore. |
| 1321 | * Ideally, we should set Force PD Restore in ctx descriptor, |
| 1322 | * but we can't. Force Restore would be a second option, but |
| 1323 | * it is unsafe in case of lite-restore (because the ctx is |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 1324 | * not idle). PML4 is allocated during ppgtt init so this is |
| 1325 | * not needed in 48-bit.*/ |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1326 | if (req->ctx->ppgtt && |
Mika Kuoppala | 54af56d | 2017-02-28 17:28:08 +0200 | [diff] [blame] | 1327 | (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) && |
| 1328 | !i915_vm_is_48bit(&req->ctx->ppgtt->base) && |
| 1329 | !intel_vgpu_active(req->i915)) { |
| 1330 | ret = intel_logical_ring_emit_pdps(req); |
| 1331 | if (ret) |
| 1332 | return ret; |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1333 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 1334 | req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine); |
Michel Thierry | 7a01a0a | 2015-06-26 13:46:14 +0100 | [diff] [blame] | 1335 | } |
| 1336 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1337 | cs = intel_ring_begin(req, 4); |
| 1338 | if (IS_ERR(cs)) |
| 1339 | return PTR_ERR(cs); |
Oscar Mateo | 1564858 | 2014-07-24 17:04:32 +0100 | [diff] [blame] | 1340 | |
| 1341 | /* FIXME(BDW): Address space and security selectors. */ |
Mika Kuoppala | 54af56d | 2017-02-28 17:28:08 +0200 | [diff] [blame] | 1342 | *cs++ = MI_BATCH_BUFFER_START_GEN8 | |
| 1343 | (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) | |
| 1344 | (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1345 | *cs++ = lower_32_bits(offset); |
| 1346 | *cs++ = upper_32_bits(offset); |
| 1347 | *cs++ = MI_NOOP; |
| 1348 | intel_ring_advance(req, cs); |
Oscar Mateo | 1564858 | 2014-07-24 17:04:32 +0100 | [diff] [blame] | 1349 | |
| 1350 | return 0; |
| 1351 | } |
| 1352 | |
Chris Wilson | 31bb59c | 2016-07-01 17:23:27 +0100 | [diff] [blame] | 1353 | static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine) |
Oscar Mateo | 73d477f | 2014-07-24 17:04:31 +0100 | [diff] [blame] | 1354 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1355 | struct drm_i915_private *dev_priv = engine->i915; |
Chris Wilson | 31bb59c | 2016-07-01 17:23:27 +0100 | [diff] [blame] | 1356 | I915_WRITE_IMR(engine, |
| 1357 | ~(engine->irq_enable_mask | engine->irq_keep_mask)); |
| 1358 | POSTING_READ_FW(RING_IMR(engine->mmio_base)); |
Oscar Mateo | 73d477f | 2014-07-24 17:04:31 +0100 | [diff] [blame] | 1359 | } |
| 1360 | |
Chris Wilson | 31bb59c | 2016-07-01 17:23:27 +0100 | [diff] [blame] | 1361 | static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine) |
Oscar Mateo | 73d477f | 2014-07-24 17:04:31 +0100 | [diff] [blame] | 1362 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1363 | struct drm_i915_private *dev_priv = engine->i915; |
Chris Wilson | 31bb59c | 2016-07-01 17:23:27 +0100 | [diff] [blame] | 1364 | I915_WRITE_IMR(engine, ~engine->irq_keep_mask); |
Oscar Mateo | 73d477f | 2014-07-24 17:04:31 +0100 | [diff] [blame] | 1365 | } |
| 1366 | |
Chris Wilson | 7c9cf4e | 2016-08-02 22:50:25 +0100 | [diff] [blame] | 1367 | static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode) |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1368 | { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1369 | u32 cmd, *cs; |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1370 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1371 | cs = intel_ring_begin(request, 4); |
| 1372 | if (IS_ERR(cs)) |
| 1373 | return PTR_ERR(cs); |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1374 | |
| 1375 | cmd = MI_FLUSH_DW + 1; |
| 1376 | |
Chris Wilson | f0a1fb1 | 2015-01-22 13:42:00 +0000 | [diff] [blame] | 1377 | /* We always require a command barrier so that subsequent |
| 1378 | * commands, such as breadcrumb interrupts, are strictly ordered |
| 1379 | * wrt the contents of the write cache being flushed to memory |
| 1380 | * (and thus being coherent from the CPU). |
| 1381 | */ |
| 1382 | cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW; |
| 1383 | |
Chris Wilson | 7c9cf4e | 2016-08-02 22:50:25 +0100 | [diff] [blame] | 1384 | if (mode & EMIT_INVALIDATE) { |
Chris Wilson | f0a1fb1 | 2015-01-22 13:42:00 +0000 | [diff] [blame] | 1385 | cmd |= MI_INVALIDATE_TLB; |
Chris Wilson | 1dae2df | 2016-08-02 22:50:19 +0100 | [diff] [blame] | 1386 | if (request->engine->id == VCS) |
Chris Wilson | f0a1fb1 | 2015-01-22 13:42:00 +0000 | [diff] [blame] | 1387 | cmd |= MI_INVALIDATE_BSD; |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1388 | } |
| 1389 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1390 | *cs++ = cmd; |
| 1391 | *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT; |
| 1392 | *cs++ = 0; /* upper addr */ |
| 1393 | *cs++ = 0; /* value */ |
| 1394 | intel_ring_advance(request, cs); |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1395 | |
| 1396 | return 0; |
| 1397 | } |
| 1398 | |
John Harrison | 7deb4d3 | 2015-05-29 17:43:59 +0100 | [diff] [blame] | 1399 | static int gen8_emit_flush_render(struct drm_i915_gem_request *request, |
Chris Wilson | 7c9cf4e | 2016-08-02 22:50:25 +0100 | [diff] [blame] | 1400 | u32 mode) |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1401 | { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1402 | struct intel_engine_cs *engine = request->engine; |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 1403 | u32 scratch_addr = |
| 1404 | i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES; |
Mika Kuoppala | 0b2d093 | 2016-06-07 17:19:10 +0300 | [diff] [blame] | 1405 | bool vf_flush_wa = false, dc_flush_wa = false; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1406 | u32 *cs, flags = 0; |
Mika Kuoppala | 0b2d093 | 2016-06-07 17:19:10 +0300 | [diff] [blame] | 1407 | int len; |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1408 | |
| 1409 | flags |= PIPE_CONTROL_CS_STALL; |
| 1410 | |
Chris Wilson | 7c9cf4e | 2016-08-02 22:50:25 +0100 | [diff] [blame] | 1411 | if (mode & EMIT_FLUSH) { |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1412 | flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH; |
| 1413 | flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH; |
Francisco Jerez | 965fd60 | 2016-01-13 18:59:39 -0800 | [diff] [blame] | 1414 | flags |= PIPE_CONTROL_DC_FLUSH_ENABLE; |
Chris Wilson | 40a2448 | 2015-08-21 16:08:41 +0100 | [diff] [blame] | 1415 | flags |= PIPE_CONTROL_FLUSH_ENABLE; |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1416 | } |
| 1417 | |
Chris Wilson | 7c9cf4e | 2016-08-02 22:50:25 +0100 | [diff] [blame] | 1418 | if (mode & EMIT_INVALIDATE) { |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1419 | flags |= PIPE_CONTROL_TLB_INVALIDATE; |
| 1420 | flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE; |
| 1421 | flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE; |
| 1422 | flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE; |
| 1423 | flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE; |
| 1424 | flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE; |
| 1425 | flags |= PIPE_CONTROL_QW_WRITE; |
| 1426 | flags |= PIPE_CONTROL_GLOBAL_GTT_IVB; |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1427 | |
Ben Widawsky | 1a5a9ce | 2015-12-17 09:49:57 -0800 | [diff] [blame] | 1428 | /* |
| 1429 | * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL |
| 1430 | * pipe control. |
| 1431 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1432 | if (IS_GEN9(request->i915)) |
Ben Widawsky | 1a5a9ce | 2015-12-17 09:49:57 -0800 | [diff] [blame] | 1433 | vf_flush_wa = true; |
Mika Kuoppala | 0b2d093 | 2016-06-07 17:19:10 +0300 | [diff] [blame] | 1434 | |
| 1435 | /* WaForGAMHang:kbl */ |
| 1436 | if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0)) |
| 1437 | dc_flush_wa = true; |
Ben Widawsky | 1a5a9ce | 2015-12-17 09:49:57 -0800 | [diff] [blame] | 1438 | } |
Imre Deak | 9647ff3 | 2015-01-25 13:27:11 -0800 | [diff] [blame] | 1439 | |
Mika Kuoppala | 0b2d093 | 2016-06-07 17:19:10 +0300 | [diff] [blame] | 1440 | len = 6; |
| 1441 | |
| 1442 | if (vf_flush_wa) |
| 1443 | len += 6; |
| 1444 | |
| 1445 | if (dc_flush_wa) |
| 1446 | len += 12; |
| 1447 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1448 | cs = intel_ring_begin(request, len); |
| 1449 | if (IS_ERR(cs)) |
| 1450 | return PTR_ERR(cs); |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1451 | |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 1452 | if (vf_flush_wa) |
| 1453 | cs = gen8_emit_pipe_control(cs, 0, 0); |
Imre Deak | 9647ff3 | 2015-01-25 13:27:11 -0800 | [diff] [blame] | 1454 | |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 1455 | if (dc_flush_wa) |
| 1456 | cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE, |
| 1457 | 0); |
Mika Kuoppala | 0b2d093 | 2016-06-07 17:19:10 +0300 | [diff] [blame] | 1458 | |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 1459 | cs = gen8_emit_pipe_control(cs, flags, scratch_addr); |
Mika Kuoppala | 0b2d093 | 2016-06-07 17:19:10 +0300 | [diff] [blame] | 1460 | |
Tvrtko Ursulin | 9f235df | 2017-02-16 12:23:25 +0000 | [diff] [blame] | 1461 | if (dc_flush_wa) |
| 1462 | cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0); |
Mika Kuoppala | 0b2d093 | 2016-06-07 17:19:10 +0300 | [diff] [blame] | 1463 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1464 | intel_ring_advance(request, cs); |
Oscar Mateo | 4712274 | 2014-07-24 17:04:28 +0100 | [diff] [blame] | 1465 | |
| 1466 | return 0; |
| 1467 | } |
| 1468 | |
Chris Wilson | 7c17d37 | 2016-01-20 15:43:35 +0200 | [diff] [blame] | 1469 | /* |
| 1470 | * Reserve space for 2 NOOPs at the end of each request to be |
| 1471 | * used as a workaround for not being allowed to do lite |
| 1472 | * restore with HEAD==TAIL (WaIdleLiteRestore). |
| 1473 | */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1474 | static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs) |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 1475 | { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1476 | *cs++ = MI_NOOP; |
| 1477 | *cs++ = MI_NOOP; |
| 1478 | request->wa_tail = intel_ring_offset(request, cs); |
Chris Wilson | caddfe7 | 2016-10-28 13:58:52 +0100 | [diff] [blame] | 1479 | } |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 1480 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1481 | static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs) |
Chris Wilson | caddfe7 | 2016-10-28 13:58:52 +0100 | [diff] [blame] | 1482 | { |
Chris Wilson | 7c17d37 | 2016-01-20 15:43:35 +0200 | [diff] [blame] | 1483 | /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */ |
| 1484 | BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5)); |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 1485 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1486 | *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW; |
| 1487 | *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT; |
| 1488 | *cs++ = 0; |
| 1489 | *cs++ = request->global_seqno; |
| 1490 | *cs++ = MI_USER_INTERRUPT; |
| 1491 | *cs++ = MI_NOOP; |
| 1492 | request->tail = intel_ring_offset(request, cs); |
Chris Wilson | ed1501d | 2017-03-27 14:14:12 +0100 | [diff] [blame] | 1493 | assert_ring_tail_valid(request->ring, request->tail); |
Chris Wilson | caddfe7 | 2016-10-28 13:58:52 +0100 | [diff] [blame] | 1494 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1495 | gen8_emit_wa_tail(request, cs); |
Chris Wilson | 7c17d37 | 2016-01-20 15:43:35 +0200 | [diff] [blame] | 1496 | } |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 1497 | |
Chris Wilson | 98f29e8 | 2016-10-28 13:58:51 +0100 | [diff] [blame] | 1498 | static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS; |
| 1499 | |
Chris Wilson | caddfe7 | 2016-10-28 13:58:52 +0100 | [diff] [blame] | 1500 | static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request, |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1501 | u32 *cs) |
Chris Wilson | 7c17d37 | 2016-01-20 15:43:35 +0200 | [diff] [blame] | 1502 | { |
Michał Winiarski | ce81a65 | 2016-04-12 15:51:55 +0200 | [diff] [blame] | 1503 | /* We're using qword write, seqno should be aligned to 8 bytes. */ |
| 1504 | BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1); |
| 1505 | |
Chris Wilson | 7c17d37 | 2016-01-20 15:43:35 +0200 | [diff] [blame] | 1506 | /* w/a for post sync ops following a GPGPU operation we |
| 1507 | * need a prior CS_STALL, which is emitted by the flush |
| 1508 | * following the batch. |
Michel Thierry | 53292cd | 2015-04-15 18:11:33 +0100 | [diff] [blame] | 1509 | */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1510 | *cs++ = GFX_OP_PIPE_CONTROL(6); |
| 1511 | *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL | |
| 1512 | PIPE_CONTROL_QW_WRITE; |
| 1513 | *cs++ = intel_hws_seqno_address(request->engine); |
| 1514 | *cs++ = 0; |
| 1515 | *cs++ = request->global_seqno; |
Michał Winiarski | ce81a65 | 2016-04-12 15:51:55 +0200 | [diff] [blame] | 1516 | /* We're thrashing one dword of HWS. */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1517 | *cs++ = 0; |
| 1518 | *cs++ = MI_USER_INTERRUPT; |
| 1519 | *cs++ = MI_NOOP; |
| 1520 | request->tail = intel_ring_offset(request, cs); |
Chris Wilson | ed1501d | 2017-03-27 14:14:12 +0100 | [diff] [blame] | 1521 | assert_ring_tail_valid(request->ring, request->tail); |
Chris Wilson | caddfe7 | 2016-10-28 13:58:52 +0100 | [diff] [blame] | 1522 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 1523 | gen8_emit_wa_tail(request, cs); |
Oscar Mateo | 4da46e1 | 2014-07-24 17:04:27 +0100 | [diff] [blame] | 1524 | } |
| 1525 | |
Chris Wilson | 98f29e8 | 2016-10-28 13:58:51 +0100 | [diff] [blame] | 1526 | static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS; |
| 1527 | |
John Harrison | 8753181 | 2015-05-29 17:43:44 +0100 | [diff] [blame] | 1528 | static int gen8_init_rcs_context(struct drm_i915_gem_request *req) |
Thomas Daniel | e7778be | 2014-12-02 12:50:48 +0000 | [diff] [blame] | 1529 | { |
| 1530 | int ret; |
| 1531 | |
Tvrtko Ursulin | 4ac9659 | 2017-02-14 15:00:17 +0000 | [diff] [blame] | 1532 | ret = intel_ring_workarounds_emit(req); |
Thomas Daniel | e7778be | 2014-12-02 12:50:48 +0000 | [diff] [blame] | 1533 | if (ret) |
| 1534 | return ret; |
| 1535 | |
Peter Antoine | 3bbaba0 | 2015-07-10 20:13:11 +0300 | [diff] [blame] | 1536 | ret = intel_rcs_context_init_mocs(req); |
| 1537 | /* |
| 1538 | * Failing to program the MOCS is non-fatal.The system will not |
| 1539 | * run at peak performance. So generate an error and carry on. |
| 1540 | */ |
| 1541 | if (ret) |
| 1542 | DRM_ERROR("MOCS failed to program: expect performance issues.\n"); |
| 1543 | |
Chris Wilson | 4e50f08 | 2016-10-28 13:58:31 +0100 | [diff] [blame] | 1544 | return i915_gem_render_state_emit(req); |
Thomas Daniel | e7778be | 2014-12-02 12:50:48 +0000 | [diff] [blame] | 1545 | } |
| 1546 | |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 1547 | /** |
| 1548 | * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1549 | * @engine: Engine Command Streamer. |
Oscar Mateo | 73e4d07 | 2014-07-24 17:04:48 +0100 | [diff] [blame] | 1550 | */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1551 | void intel_logical_ring_cleanup(struct intel_engine_cs *engine) |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 1552 | { |
John Harrison | 6402c33 | 2014-10-31 12:00:26 +0000 | [diff] [blame] | 1553 | struct drm_i915_private *dev_priv; |
Oscar Mateo | 9832b9d | 2014-07-24 17:04:30 +0100 | [diff] [blame] | 1554 | |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 1555 | /* |
| 1556 | * Tasklet cannot be active at this point due intel_mark_active/idle |
| 1557 | * so this is just for documentation. |
| 1558 | */ |
| 1559 | if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state))) |
| 1560 | tasklet_kill(&engine->irq_tasklet); |
| 1561 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1562 | dev_priv = engine->i915; |
John Harrison | 6402c33 | 2014-10-31 12:00:26 +0000 | [diff] [blame] | 1563 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1564 | if (engine->buffer) { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1565 | WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0); |
Dave Gordon | b0366a5 | 2015-12-08 15:02:36 +0000 | [diff] [blame] | 1566 | } |
Oscar Mateo | 48d8238 | 2014-07-24 17:04:23 +0100 | [diff] [blame] | 1567 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1568 | if (engine->cleanup) |
| 1569 | engine->cleanup(engine); |
Oscar Mateo | 48d8238 | 2014-07-24 17:04:23 +0100 | [diff] [blame] | 1570 | |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 1571 | if (engine->status_page.vma) { |
| 1572 | i915_gem_object_unpin_map(engine->status_page.vma->obj); |
| 1573 | engine->status_page.vma = NULL; |
Oscar Mateo | 48d8238 | 2014-07-24 17:04:23 +0100 | [diff] [blame] | 1574 | } |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 1575 | |
| 1576 | intel_engine_cleanup_common(engine); |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1577 | |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1578 | lrc_destroy_wa_ctx(engine); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1579 | engine->i915 = NULL; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1580 | dev_priv->engine[engine->id] = NULL; |
| 1581 | kfree(engine); |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 1582 | } |
| 1583 | |
Chris Wilson | ff44ad5 | 2017-03-16 17:13:03 +0000 | [diff] [blame] | 1584 | static void execlists_set_default_submission(struct intel_engine_cs *engine) |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 1585 | { |
Chris Wilson | ff44ad5 | 2017-03-16 17:13:03 +0000 | [diff] [blame] | 1586 | engine->submit_request = execlists_submit_request; |
| 1587 | engine->schedule = execlists_schedule; |
Chris Wilson | c9203e8 | 2017-03-18 10:28:59 +0000 | [diff] [blame] | 1588 | engine->irq_tasklet.func = intel_lrc_irq_handler; |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 1589 | } |
| 1590 | |
Tvrtko Ursulin | c9cacf9 | 2016-01-12 17:32:34 +0000 | [diff] [blame] | 1591 | static void |
Chris Wilson | e1382ef | 2016-05-06 15:40:20 +0100 | [diff] [blame] | 1592 | logical_ring_default_vfuncs(struct intel_engine_cs *engine) |
Tvrtko Ursulin | c9cacf9 | 2016-01-12 17:32:34 +0000 | [diff] [blame] | 1593 | { |
| 1594 | /* Default vfuncs which can be overriden by each engine. */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1595 | engine->init_hw = gen8_init_common_ring; |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1596 | engine->reset_hw = reset_common_ring; |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 1597 | |
| 1598 | engine->context_pin = execlists_context_pin; |
| 1599 | engine->context_unpin = execlists_context_unpin; |
| 1600 | |
Chris Wilson | f73e739 | 2016-12-18 15:37:24 +0000 | [diff] [blame] | 1601 | engine->request_alloc = execlists_request_alloc; |
| 1602 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1603 | engine->emit_flush = gen8_emit_flush; |
Chris Wilson | 9b81d55 | 2016-10-28 13:58:50 +0100 | [diff] [blame] | 1604 | engine->emit_breadcrumb = gen8_emit_breadcrumb; |
Chris Wilson | 98f29e8 | 2016-10-28 13:58:51 +0100 | [diff] [blame] | 1605 | engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz; |
Chris Wilson | ff44ad5 | 2017-03-16 17:13:03 +0000 | [diff] [blame] | 1606 | |
| 1607 | engine->set_default_submission = execlists_set_default_submission; |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 1608 | |
Chris Wilson | 31bb59c | 2016-07-01 17:23:27 +0100 | [diff] [blame] | 1609 | engine->irq_enable = gen8_logical_ring_enable_irq; |
| 1610 | engine->irq_disable = gen8_logical_ring_disable_irq; |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1611 | engine->emit_bb_start = gen8_emit_bb_start; |
Tvrtko Ursulin | c9cacf9 | 2016-01-12 17:32:34 +0000 | [diff] [blame] | 1612 | } |
| 1613 | |
Tvrtko Ursulin | d9f3af9 | 2016-01-12 17:32:35 +0000 | [diff] [blame] | 1614 | static inline void |
Dave Gordon | c2c7f24 | 2016-07-13 16:03:35 +0100 | [diff] [blame] | 1615 | logical_ring_default_irqs(struct intel_engine_cs *engine) |
Tvrtko Ursulin | d9f3af9 | 2016-01-12 17:32:35 +0000 | [diff] [blame] | 1616 | { |
Dave Gordon | c2c7f24 | 2016-07-13 16:03:35 +0100 | [diff] [blame] | 1617 | unsigned shift = engine->irq_shift; |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1618 | engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift; |
| 1619 | engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift; |
Tvrtko Ursulin | d9f3af9 | 2016-01-12 17:32:35 +0000 | [diff] [blame] | 1620 | } |
| 1621 | |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 1622 | static int |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 1623 | lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma) |
Tvrtko Ursulin | 04794ad | 2016-04-12 15:40:41 +0100 | [diff] [blame] | 1624 | { |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 1625 | const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE; |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 1626 | void *hws; |
Tvrtko Ursulin | 04794ad | 2016-04-12 15:40:41 +0100 | [diff] [blame] | 1627 | |
| 1628 | /* The HWSP is part of the default context object in LRC mode. */ |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 1629 | hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB); |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 1630 | if (IS_ERR(hws)) |
| 1631 | return PTR_ERR(hws); |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 1632 | |
| 1633 | engine->status_page.page_addr = hws + hws_offset; |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 1634 | engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset; |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 1635 | engine->status_page.vma = vma; |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 1636 | |
| 1637 | return 0; |
Tvrtko Ursulin | 04794ad | 2016-04-12 15:40:41 +0100 | [diff] [blame] | 1638 | } |
| 1639 | |
Tvrtko Ursulin | bb45438 | 2016-07-13 16:03:36 +0100 | [diff] [blame] | 1640 | static void |
| 1641 | logical_ring_setup(struct intel_engine_cs *engine) |
| 1642 | { |
| 1643 | struct drm_i915_private *dev_priv = engine->i915; |
| 1644 | enum forcewake_domains fw_domains; |
| 1645 | |
Tvrtko Ursulin | 019bf27 | 2016-07-13 16:03:41 +0100 | [diff] [blame] | 1646 | intel_engine_setup_common(engine); |
| 1647 | |
Tvrtko Ursulin | bb45438 | 2016-07-13 16:03:36 +0100 | [diff] [blame] | 1648 | /* Intentionally left blank. */ |
| 1649 | engine->buffer = NULL; |
| 1650 | |
| 1651 | fw_domains = intel_uncore_forcewake_for_reg(dev_priv, |
| 1652 | RING_ELSP(engine), |
| 1653 | FW_REG_WRITE); |
| 1654 | |
| 1655 | fw_domains |= intel_uncore_forcewake_for_reg(dev_priv, |
| 1656 | RING_CONTEXT_STATUS_PTR(engine), |
| 1657 | FW_REG_READ | FW_REG_WRITE); |
| 1658 | |
| 1659 | fw_domains |= intel_uncore_forcewake_for_reg(dev_priv, |
| 1660 | RING_CONTEXT_STATUS_BUF_BASE(engine), |
| 1661 | FW_REG_READ); |
| 1662 | |
| 1663 | engine->fw_domains = fw_domains; |
| 1664 | |
Tvrtko Ursulin | bb45438 | 2016-07-13 16:03:36 +0100 | [diff] [blame] | 1665 | tasklet_init(&engine->irq_tasklet, |
| 1666 | intel_lrc_irq_handler, (unsigned long)engine); |
| 1667 | |
Tvrtko Ursulin | bb45438 | 2016-07-13 16:03:36 +0100 | [diff] [blame] | 1668 | logical_ring_default_vfuncs(engine); |
| 1669 | logical_ring_default_irqs(engine); |
Tvrtko Ursulin | bb45438 | 2016-07-13 16:03:36 +0100 | [diff] [blame] | 1670 | } |
| 1671 | |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1672 | static int |
| 1673 | logical_ring_init(struct intel_engine_cs *engine) |
| 1674 | { |
| 1675 | struct i915_gem_context *dctx = engine->i915->kernel_context; |
| 1676 | int ret; |
| 1677 | |
Tvrtko Ursulin | 019bf27 | 2016-07-13 16:03:41 +0100 | [diff] [blame] | 1678 | ret = intel_engine_init_common(engine); |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1679 | if (ret) |
| 1680 | goto error; |
| 1681 | |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1682 | /* And setup the hardware status page. */ |
| 1683 | ret = lrc_setup_hws(engine, dctx->engine[engine->id].state); |
| 1684 | if (ret) { |
| 1685 | DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret); |
| 1686 | goto error; |
| 1687 | } |
| 1688 | |
| 1689 | return 0; |
| 1690 | |
| 1691 | error: |
| 1692 | intel_logical_ring_cleanup(engine); |
| 1693 | return ret; |
| 1694 | } |
| 1695 | |
Tvrtko Ursulin | 88d2ba2 | 2016-07-13 16:03:40 +0100 | [diff] [blame] | 1696 | int logical_render_ring_init(struct intel_engine_cs *engine) |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1697 | { |
| 1698 | struct drm_i915_private *dev_priv = engine->i915; |
| 1699 | int ret; |
| 1700 | |
Tvrtko Ursulin | bb45438 | 2016-07-13 16:03:36 +0100 | [diff] [blame] | 1701 | logical_ring_setup(engine); |
| 1702 | |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1703 | if (HAS_L3_DPF(dev_priv)) |
| 1704 | engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; |
| 1705 | |
| 1706 | /* Override some for render ring. */ |
| 1707 | if (INTEL_GEN(dev_priv) >= 9) |
| 1708 | engine->init_hw = gen9_init_render_ring; |
| 1709 | else |
| 1710 | engine->init_hw = gen8_init_render_ring; |
| 1711 | engine->init_context = gen8_init_rcs_context; |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1712 | engine->emit_flush = gen8_emit_flush_render; |
Chris Wilson | 9b81d55 | 2016-10-28 13:58:50 +0100 | [diff] [blame] | 1713 | engine->emit_breadcrumb = gen8_emit_breadcrumb_render; |
Chris Wilson | 98f29e8 | 2016-10-28 13:58:51 +0100 | [diff] [blame] | 1714 | engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz; |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1715 | |
Chris Wilson | f51455d | 2017-01-10 14:47:34 +0000 | [diff] [blame] | 1716 | ret = intel_engine_create_scratch(engine, PAGE_SIZE); |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1717 | if (ret) |
| 1718 | return ret; |
| 1719 | |
| 1720 | ret = intel_init_workaround_bb(engine); |
| 1721 | if (ret) { |
| 1722 | /* |
| 1723 | * We continue even if we fail to initialize WA batch |
| 1724 | * because we only expect rare glitches but nothing |
| 1725 | * critical to prevent us from using GPU |
| 1726 | */ |
| 1727 | DRM_ERROR("WA batch buffer initialization failed: %d\n", |
| 1728 | ret); |
| 1729 | } |
| 1730 | |
Tvrtko Ursulin | d038fc7 | 2016-12-16 13:18:42 +0000 | [diff] [blame] | 1731 | return logical_ring_init(engine); |
Tvrtko Ursulin | a19d6ff | 2016-06-23 14:52:41 +0100 | [diff] [blame] | 1732 | } |
| 1733 | |
Tvrtko Ursulin | 88d2ba2 | 2016-07-13 16:03:40 +0100 | [diff] [blame] | 1734 | int logical_xcs_ring_init(struct intel_engine_cs *engine) |
Tvrtko Ursulin | bb45438 | 2016-07-13 16:03:36 +0100 | [diff] [blame] | 1735 | { |
| 1736 | logical_ring_setup(engine); |
| 1737 | |
| 1738 | return logical_ring_init(engine); |
| 1739 | } |
| 1740 | |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1741 | static u32 |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1742 | make_rpcs(struct drm_i915_private *dev_priv) |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1743 | { |
| 1744 | u32 rpcs = 0; |
| 1745 | |
| 1746 | /* |
| 1747 | * No explicit RPCS request is needed to ensure full |
| 1748 | * slice/subslice/EU enablement prior to Gen9. |
| 1749 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1750 | if (INTEL_GEN(dev_priv) < 9) |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1751 | return 0; |
| 1752 | |
| 1753 | /* |
| 1754 | * Starting in Gen9, render power gating can leave |
| 1755 | * slice/subslice/EU in a partially enabled state. We |
| 1756 | * must make an explicit request through RPCS for full |
| 1757 | * enablement. |
| 1758 | */ |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 1759 | if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) { |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1760 | rpcs |= GEN8_RPCS_S_CNT_ENABLE; |
Imre Deak | f08a0c9 | 2016-08-31 19:13:04 +0300 | [diff] [blame] | 1761 | rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) << |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1762 | GEN8_RPCS_S_CNT_SHIFT; |
| 1763 | rpcs |= GEN8_RPCS_ENABLE; |
| 1764 | } |
| 1765 | |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 1766 | if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) { |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1767 | rpcs |= GEN8_RPCS_SS_CNT_ENABLE; |
Imre Deak | 57ec171 | 2016-08-31 19:13:05 +0300 | [diff] [blame] | 1768 | rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) << |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1769 | GEN8_RPCS_SS_CNT_SHIFT; |
| 1770 | rpcs |= GEN8_RPCS_ENABLE; |
| 1771 | } |
| 1772 | |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 1773 | if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) { |
| 1774 | rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice << |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1775 | GEN8_RPCS_EU_MIN_SHIFT; |
Imre Deak | 43b6799 | 2016-08-31 19:13:02 +0300 | [diff] [blame] | 1776 | rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice << |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 1777 | GEN8_RPCS_EU_MAX_SHIFT; |
| 1778 | rpcs |= GEN8_RPCS_ENABLE; |
| 1779 | } |
| 1780 | |
| 1781 | return rpcs; |
| 1782 | } |
| 1783 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1784 | static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine) |
Michel Thierry | 7156291 | 2016-02-23 10:31:49 +0000 | [diff] [blame] | 1785 | { |
| 1786 | u32 indirect_ctx_offset; |
| 1787 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1788 | switch (INTEL_GEN(engine->i915)) { |
Michel Thierry | 7156291 | 2016-02-23 10:31:49 +0000 | [diff] [blame] | 1789 | default: |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1790 | MISSING_CASE(INTEL_GEN(engine->i915)); |
Michel Thierry | 7156291 | 2016-02-23 10:31:49 +0000 | [diff] [blame] | 1791 | /* fall through */ |
| 1792 | case 9: |
| 1793 | indirect_ctx_offset = |
| 1794 | GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT; |
| 1795 | break; |
| 1796 | case 8: |
| 1797 | indirect_ctx_offset = |
| 1798 | GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT; |
| 1799 | break; |
| 1800 | } |
| 1801 | |
| 1802 | return indirect_ctx_offset; |
| 1803 | } |
| 1804 | |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1805 | static void execlists_init_reg_state(u32 *regs, |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1806 | struct i915_gem_context *ctx, |
| 1807 | struct intel_engine_cs *engine, |
| 1808 | struct intel_ring *ring) |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1809 | { |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1810 | struct drm_i915_private *dev_priv = engine->i915; |
| 1811 | struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt; |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1812 | u32 base = engine->mmio_base; |
| 1813 | bool rcs = engine->id == RCS; |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1814 | |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1815 | /* A context is actually a big batch buffer with several |
| 1816 | * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The |
| 1817 | * values we are setting here are only for the first context restore: |
| 1818 | * on a subsequent save, the GPU will recreate this batchbuffer with new |
| 1819 | * values (including all the missing MI_LOAD_REGISTER_IMM commands that |
| 1820 | * we are not initializing here). |
| 1821 | */ |
| 1822 | regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) | |
| 1823 | MI_LRI_FORCE_POSTED; |
| 1824 | |
| 1825 | CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine), |
| 1826 | _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH | |
| 1827 | CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT | |
| 1828 | (HAS_RESOURCE_STREAMER(dev_priv) ? |
| 1829 | CTX_CTRL_RS_CTX_ENABLE : 0))); |
| 1830 | CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0); |
| 1831 | CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0); |
| 1832 | CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0); |
| 1833 | CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base), |
| 1834 | RING_CTL_SIZE(ring->size) | RING_VALID); |
| 1835 | CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0); |
| 1836 | CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0); |
| 1837 | CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT); |
| 1838 | CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0); |
| 1839 | CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0); |
| 1840 | CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0); |
| 1841 | if (rcs) { |
| 1842 | CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0); |
| 1843 | CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0); |
| 1844 | CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET, |
| 1845 | RING_INDIRECT_CTX_OFFSET(base), 0); |
| 1846 | |
Chris Wilson | 48bb74e | 2016-08-15 10:49:04 +0100 | [diff] [blame] | 1847 | if (engine->wa_ctx.vma) { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1848 | struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx; |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 1849 | u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma); |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1850 | |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1851 | regs[CTX_RCS_INDIRECT_CTX + 1] = |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1852 | (ggtt_offset + wa_ctx->indirect_ctx.offset) | |
| 1853 | (wa_ctx->indirect_ctx.size / CACHELINE_BYTES); |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1854 | |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1855 | regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] = |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1856 | intel_lr_indirect_ctx_offset(engine) << 6; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1857 | |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1858 | regs[CTX_BB_PER_CTX_PTR + 1] = |
Tvrtko Ursulin | 097d4f1 | 2017-02-17 07:58:59 +0000 | [diff] [blame] | 1859 | (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01; |
Arun Siluvery | 17ee950 | 2015-06-19 19:07:01 +0100 | [diff] [blame] | 1860 | } |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1861 | } |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1862 | |
| 1863 | regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED; |
| 1864 | |
| 1865 | CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0); |
Ville Syrjälä | 0d925ea | 2015-11-04 23:20:11 +0200 | [diff] [blame] | 1866 | /* PDP values well be assigned later if needed */ |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1867 | CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0); |
| 1868 | CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0); |
| 1869 | CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0); |
| 1870 | CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0); |
| 1871 | CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0); |
| 1872 | CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0); |
| 1873 | CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0); |
| 1874 | CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1875 | |
Chris Wilson | 949e8ab | 2017-02-09 14:40:36 +0000 | [diff] [blame] | 1876 | if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) { |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 1877 | /* 64b PPGTT (48bit canonical) |
| 1878 | * PDP0_DESCRIPTOR contains the base address to PML4 and |
| 1879 | * other PDP Descriptors are ignored. |
| 1880 | */ |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1881 | ASSIGN_CTX_PML4(ppgtt, regs); |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame] | 1882 | } |
| 1883 | |
Tvrtko Ursulin | 56e51bf | 2017-02-21 09:58:39 +0000 | [diff] [blame] | 1884 | if (rcs) { |
| 1885 | regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1); |
| 1886 | CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE, |
| 1887 | make_rpcs(dev_priv)); |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1888 | } |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1889 | } |
| 1890 | |
| 1891 | static int |
| 1892 | populate_lr_context(struct i915_gem_context *ctx, |
| 1893 | struct drm_i915_gem_object *ctx_obj, |
| 1894 | struct intel_engine_cs *engine, |
| 1895 | struct intel_ring *ring) |
| 1896 | { |
| 1897 | void *vaddr; |
| 1898 | int ret; |
| 1899 | |
| 1900 | ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true); |
| 1901 | if (ret) { |
| 1902 | DRM_DEBUG_DRIVER("Could not set to CPU domain\n"); |
| 1903 | return ret; |
| 1904 | } |
| 1905 | |
| 1906 | vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB); |
| 1907 | if (IS_ERR(vaddr)) { |
| 1908 | ret = PTR_ERR(vaddr); |
| 1909 | DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret); |
| 1910 | return ret; |
| 1911 | } |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 1912 | ctx_obj->mm.dirty = true; |
Chris Wilson | a3aabe8 | 2016-10-04 21:11:26 +0100 | [diff] [blame] | 1913 | |
| 1914 | /* The second page of the context object contains some fields which must |
| 1915 | * be set up prior to the first execution. */ |
| 1916 | |
| 1917 | execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE, |
| 1918 | ctx, engine, ring); |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1919 | |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 1920 | i915_gem_object_unpin_map(ctx_obj); |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1921 | |
| 1922 | return 0; |
| 1923 | } |
| 1924 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1925 | static int execlists_context_deferred_alloc(struct i915_gem_context *ctx, |
Chris Wilson | 978f1e0 | 2016-04-28 09:56:54 +0100 | [diff] [blame] | 1926 | struct intel_engine_cs *engine) |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 1927 | { |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 1928 | struct drm_i915_gem_object *ctx_obj; |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 1929 | struct intel_context *ce = &ctx->engine[engine->id]; |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 1930 | struct i915_vma *vma; |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 1931 | uint32_t context_size; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 1932 | struct intel_ring *ring; |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 1933 | int ret; |
| 1934 | |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 1935 | WARN_ON(ce->state); |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 1936 | |
Joonas Lahtinen | 63ffbcd | 2017-04-28 10:53:36 +0300 | [diff] [blame] | 1937 | context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE); |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 1938 | |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 1939 | /* One extra page as the sharing data between driver and GuC */ |
| 1940 | context_size += PAGE_SIZE * LRC_PPHWSP_PN; |
| 1941 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 1942 | ctx_obj = i915_gem_object_create(ctx->i915, context_size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 1943 | if (IS_ERR(ctx_obj)) { |
Dan Carpenter | 3126a66 | 2015-04-30 17:30:50 +0300 | [diff] [blame] | 1944 | DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n"); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 1945 | return PTR_ERR(ctx_obj); |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 1946 | } |
| 1947 | |
Chris Wilson | a01cb37a | 2017-01-16 15:21:30 +0000 | [diff] [blame] | 1948 | vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL); |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 1949 | if (IS_ERR(vma)) { |
| 1950 | ret = PTR_ERR(vma); |
| 1951 | goto error_deref_obj; |
| 1952 | } |
| 1953 | |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 1954 | ring = intel_engine_create_ring(engine, ctx->ring_size); |
Chris Wilson | dca33ec | 2016-08-02 22:50:20 +0100 | [diff] [blame] | 1955 | if (IS_ERR(ring)) { |
| 1956 | ret = PTR_ERR(ring); |
Nick Hoath | e84fe80 | 2015-09-11 12:53:46 +0100 | [diff] [blame] | 1957 | goto error_deref_obj; |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1958 | } |
| 1959 | |
Chris Wilson | dca33ec | 2016-08-02 22:50:20 +0100 | [diff] [blame] | 1960 | ret = populate_lr_context(ctx, ctx_obj, engine, ring); |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1961 | if (ret) { |
| 1962 | DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret); |
Chris Wilson | dca33ec | 2016-08-02 22:50:20 +0100 | [diff] [blame] | 1963 | goto error_ring_free; |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 1964 | } |
| 1965 | |
Chris Wilson | dca33ec | 2016-08-02 22:50:20 +0100 | [diff] [blame] | 1966 | ce->ring = ring; |
Chris Wilson | bf3783e | 2016-08-15 10:48:54 +0100 | [diff] [blame] | 1967 | ce->state = vma; |
Chuanxiao Dong | 0d402a2 | 2017-05-11 18:07:42 +0800 | [diff] [blame] | 1968 | ce->initialised |= engine->init_context == NULL; |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 1969 | |
| 1970 | return 0; |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1971 | |
Chris Wilson | dca33ec | 2016-08-02 22:50:20 +0100 | [diff] [blame] | 1972 | error_ring_free: |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 1973 | intel_ring_free(ring); |
Nick Hoath | e84fe80 | 2015-09-11 12:53:46 +0100 | [diff] [blame] | 1974 | error_deref_obj: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1975 | i915_gem_object_put(ctx_obj); |
Oscar Mateo | 8670d6f | 2014-07-24 17:04:17 +0100 | [diff] [blame] | 1976 | return ret; |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 1977 | } |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 1978 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1979 | void intel_lr_context_resume(struct drm_i915_private *dev_priv) |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 1980 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1981 | struct intel_engine_cs *engine; |
Chris Wilson | bafb2f7 | 2016-09-21 14:51:08 +0100 | [diff] [blame] | 1982 | struct i915_gem_context *ctx; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1983 | enum intel_engine_id id; |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 1984 | |
Chris Wilson | bafb2f7 | 2016-09-21 14:51:08 +0100 | [diff] [blame] | 1985 | /* Because we emit WA_TAIL_DWORDS there may be a disparity |
| 1986 | * between our bookkeeping in ce->ring->head and ce->ring->tail and |
| 1987 | * that stored in context. As we only write new commands from |
| 1988 | * ce->ring->tail onwards, everything before that is junk. If the GPU |
| 1989 | * starts reading from its RING_HEAD from the context, it may try to |
| 1990 | * execute that junk and die. |
| 1991 | * |
| 1992 | * So to avoid that we reset the context images upon resume. For |
| 1993 | * simplicity, we just zero everything out. |
| 1994 | */ |
| 1995 | list_for_each_entry(ctx, &dev_priv->context_list, link) { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1996 | for_each_engine(engine, dev_priv, id) { |
Chris Wilson | bafb2f7 | 2016-09-21 14:51:08 +0100 | [diff] [blame] | 1997 | struct intel_context *ce = &ctx->engine[engine->id]; |
| 1998 | u32 *reg; |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 1999 | |
Chris Wilson | bafb2f7 | 2016-09-21 14:51:08 +0100 | [diff] [blame] | 2000 | if (!ce->state) |
| 2001 | continue; |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 2002 | |
Chris Wilson | bafb2f7 | 2016-09-21 14:51:08 +0100 | [diff] [blame] | 2003 | reg = i915_gem_object_pin_map(ce->state->obj, |
| 2004 | I915_MAP_WB); |
| 2005 | if (WARN_ON(IS_ERR(reg))) |
| 2006 | continue; |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 2007 | |
Chris Wilson | bafb2f7 | 2016-09-21 14:51:08 +0100 | [diff] [blame] | 2008 | reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg); |
| 2009 | reg[CTX_RING_HEAD+1] = 0; |
| 2010 | reg[CTX_RING_TAIL+1] = 0; |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 2011 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2012 | ce->state->obj->mm.dirty = true; |
Chris Wilson | bafb2f7 | 2016-09-21 14:51:08 +0100 | [diff] [blame] | 2013 | i915_gem_object_unpin_map(ce->state->obj); |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 2014 | |
Chris Wilson | e6ba999 | 2017-04-25 14:00:49 +0100 | [diff] [blame] | 2015 | intel_ring_reset(ce->ring, 0); |
Chris Wilson | bafb2f7 | 2016-09-21 14:51:08 +0100 | [diff] [blame] | 2016 | } |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 2017 | } |
| 2018 | } |