blob: 7bb743f79d18b5fda5b6a1b908edc2b8ca75cf1e [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211 FAULT_AND_HANG = 0,
212 FAULT_AND_HALT, /* Debug only */
213 FAULT_AND_STREAM,
214 FAULT_AND_CONTINUE /* Unsupported */
215};
216#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100217#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000218#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
219#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100221/* Typical size of the average request (2 pipecontrols and a MI_BB) */
222#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
223
Chris Wilsone2efd132016-05-24 14:53:34 +0100224static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100225 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100226static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000227 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000228
Oscar Mateo73e4d072014-07-24 17:04:48 +0100229/**
230 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100231 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100232 * @enable_execlists: value of i915.enable_execlists module parameter.
233 *
234 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000235 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100236 *
237 * Return: 1 if Execlists is supported and has to be enabled.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100240{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800241 /* On platforms with execlist available, vGPU will only
242 * support execlist mode, no ring buffer mode.
243 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100244 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800245 return 1;
246
Chris Wilsonc0336662016-05-06 15:40:21 +0100247 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000248 return 1;
249
Oscar Mateo127f1002014-07-24 17:04:11 +0100250 if (enable_execlists == 0)
251 return 0;
252
Daniel Vetter5a21b662016-05-24 17:13:53 +0200253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
254 USES_PPGTT(dev_priv) &&
255 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 return 1;
257
258 return 0;
259}
Oscar Mateoede7d422014-07-24 17:04:12 +0100260
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000262logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000263{
Chris Wilsonc0336662016-05-06 15:40:21 +0100264 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000265
Chris Wilsonc0336662016-05-06 15:40:21 +0100266 if (IS_GEN8(dev_priv) || IS_GEN9(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000268
Chris Wilsonc0336662016-05-06 15:40:21 +0100269 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
270 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100274 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
276 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
278 /* TODO: WaDisableLiteRestore when we start using semaphore
279 * signalling between Command Streamers */
280 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
281
282 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
283 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 if (engine->disable_lite_restore_wa)
285 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286}
287
288/**
289 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
290 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000291 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100292 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000293 *
294 * The context descriptor encodes various attributes of a context,
295 * including its GTT address and some flags. Because it's fairly
296 * expensive to calculate, we'll just do it once and cache the result,
297 * which remains valid until the context is unpinned.
298 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200299 * This is what a descriptor looks like, from LSB to MSB::
300 *
301 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
302 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
303 * bits 32-52: ctx ID, a globally unique tag
304 * bits 53-54: mbz, reserved for use by hardware
305 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000306 */
307static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100308intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000309 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000310{
Chris Wilson9021ad02016-05-24 14:53:37 +0100311 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100312 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000313
Chris Wilson7069b142016-04-28 09:56:52 +0100314 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
315
Zhi Wangc01fc532016-06-16 08:07:02 -0400316 desc = ctx->desc_template; /* bits 3-4 */
317 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100318 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100319 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100320 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000321
Chris Wilson9021ad02016-05-24 14:53:37 +0100322 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323}
324
Chris Wilsone2efd132016-05-24 14:53:34 +0100325uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000328 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329}
330
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100331static inline void
332execlists_context_status_change(struct drm_i915_gem_request *rq,
333 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100334{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100335 /*
336 * Only used when GVT-g is enabled now. When GVT-g is disabled,
337 * The compiler should eliminate this function as dead-code.
338 */
339 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
340 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100341
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100342 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100343}
344
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000345static void
346execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
347{
348 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
349 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
350 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
351 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
352}
353
354static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100355{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000356 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300357 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000358 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100359
Chris Wilson8f9420182016-08-02 22:50:30 +0100360 reg_state[CTX_RING_TAIL+1] = intel_ring_offset(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100361
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000362 /* True 32b PPGTT with dynamic page allocation: update PDP
363 * registers and point the unallocated PDPs to scratch page.
364 * PML4 is allocated during ppgtt init, so this is not needed
365 * in 48-bit mode.
366 */
367 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
368 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100369}
370
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100371static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
372 struct drm_i915_gem_request *rq1)
373{
374 struct intel_engine_cs *engine = rq0->engine;
375 struct drm_i915_private *dev_priv = rq0->i915;
376 u32 __iomem *elsp =
377 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
378 u64 desc[2];
379
380 if (rq1) {
381 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
382 rq1->elsp_submitted++;
383 } else {
384 desc[1] = 0;
385 }
386
387 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
388 rq0->elsp_submitted++;
389
390 /* You must always write both descriptors in the order below. */
391 writel(upper_32_bits(desc[1]), elsp);
392 writel(lower_32_bits(desc[1]), elsp);
393
394 writel(upper_32_bits(desc[0]), elsp);
395 /* The context is automatically loaded after the following */
396 writel(lower_32_bits(desc[0]), elsp);
397}
398
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100399static void execlists_elsp_submit_contexts(struct drm_i915_gem_request *rq0,
400 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100401{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000402 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100403 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000404
Mika Kuoppala05d98242015-07-03 17:09:33 +0300405 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100406
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300407 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300408 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100409
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100410 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100411 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000412
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300413 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000414
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100415 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100416 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100417}
418
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100419static void execlists_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100420{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000421 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000422 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100423
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000424 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100425
Peter Antoine779949f2015-05-11 16:03:27 +0100426 /*
427 * If irqs are not active generate a warning as batches that finish
428 * without the irqs may get lost and a GPU Hang may occur.
429 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100430 WARN_ON(!intel_irqs_enabled(engine->i915));
Peter Antoine779949f2015-05-11 16:03:27 +0100431
Michel Thierryacdd8842014-07-24 17:04:38 +0100432 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100434 execlist_link) {
435 if (!req0) {
436 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000437 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100438 /* Same ctx: ignore first request, as second request
439 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100440 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100441 list_del(&req0->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100442 i915_gem_request_put(req0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100443 req0 = cursor;
444 } else {
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400445 if (IS_ENABLED(CONFIG_DRM_I915_GVT)) {
446 /*
447 * req0 (after merged) ctx requires single
448 * submission, stop picking
449 */
450 if (req0->ctx->execlists_force_single_submission)
451 break;
452 /*
453 * req0 ctx doesn't require single submission,
454 * but next req ctx requires, stop picking
455 */
456 if (cursor->ctx->execlists_force_single_submission)
457 break;
458 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100459 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000460 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100461 break;
462 }
463 }
464
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000465 if (unlikely(!req0))
466 return;
467
Zhi Wang3c7ba632016-06-16 08:07:03 -0400468 execlists_context_status_change(req0, INTEL_CONTEXT_SCHEDULE_IN);
469
470 if (req1)
471 execlists_context_status_change(req1,
472 INTEL_CONTEXT_SCHEDULE_IN);
473
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000474 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100475 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000476 * WaIdleLiteRestore: make sure we never cause a lite restore
477 * with HEAD==TAIL.
478 *
479 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
480 * resubmit the request. See gen8_emit_request() for where we
481 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100482 */
Chris Wilsona52abd22016-09-09 14:11:43 +0100483 req0->tail = req0->wa_tail;
Michel Thierry53292cd2015-04-15 18:11:33 +0100484 }
485
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100486 execlists_elsp_submit_contexts(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100487}
488
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000489static unsigned int
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100490execlists_check_remove_request(struct intel_engine_cs *engine, u32 ctx_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100491{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000492 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100493
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000494 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000497 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100498 execlist_link);
499
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100500 if (WARN_ON(!head_req || (head_req->ctx_hw_id != ctx_id)))
501 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100502
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000503 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
504
505 if (--head_req->elsp_submitted > 0)
506 return 0;
507
Zhi Wang3c7ba632016-06-16 08:07:03 -0400508 execlists_context_status_change(head_req, INTEL_CONTEXT_SCHEDULE_OUT);
509
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100510 list_del(&head_req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100511 i915_gem_request_put(head_req);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000512
513 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100514}
515
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000516static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000517get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000518 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800519{
Chris Wilsonc0336662016-05-06 15:40:21 +0100520 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000521 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800522
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000523 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000525 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000526
527 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
528 return 0;
529
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000531 read_pointer));
532
533 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800534}
535
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200536/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100537 * Check the unread Context Status Buffers and manage the submission of new
538 * contexts to the ELSP accordingly.
539 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100540static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100542 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilsonc0336662016-05-06 15:40:21 +0100543 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000545 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000546 u32 csb[GEN8_CSB_ENTRIES][2];
547 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100549
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100550 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000552 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100553
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000554 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800555 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100557 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100558
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000560 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
561 break;
562 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
563 &csb[csb_read][1]);
564 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100565 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100568
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800569 /* Update the read pointer to the old write pointer. Manual ringbuffer
570 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000572 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000573 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000574
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100575 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000576
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000577 spin_lock(&engine->execlist_lock);
578
579 for (i = 0; i < csb_read; i++) {
580 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
581 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
582 if (execlists_check_remove_request(engine, csb[i][1]))
583 WARN(1, "Lite Restored request removed from queue\n");
584 } else
585 WARN(1, "Preemption without Lite Restore\n");
586 }
587
588 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
589 GEN8_CTX_STATUS_ELEMENT_SWITCH))
590 submit_contexts +=
591 execlists_check_remove_request(engine, csb[i][1]);
592 }
593
594 if (submit_contexts) {
595 if (!engine->disable_lite_restore_wa ||
596 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100597 execlists_unqueue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000598 }
599
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000600 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000601
602 if (unlikely(submit_contexts > 2))
603 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100604}
605
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100606static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100607{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000608 struct intel_engine_cs *engine = request->engine;
Michel Thierryacdd8842014-07-24 17:04:38 +0100609
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100610 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100611
Chris Wilsone8a261e2016-07-20 13:31:49 +0100612 i915_gem_request_get(request);
Tvrtko Ursulina3d12762016-04-28 09:56:57 +0100613 request->ctx_hw_id = request->ctx->hw_id;
Chris Wilsonba49b2f2016-09-09 14:11:42 +0100614
615 if (list_empty(&engine->execlist_queue))
616 tasklet_hi_schedule(&engine->irq_tasklet);
617 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Michel Thierryacdd8842014-07-24 17:04:38 +0100618
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100619 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100620}
621
John Harrison40e895c2015-05-29 17:43:26 +0100622int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000623{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100624 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100625 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100626 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000627
Chris Wilson63103462016-04-28 09:56:49 +0100628 /* Flush enough space to reduce the likelihood of waiting after
629 * we start building the request - in which case we will just
630 * have to repeat work.
631 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100632 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100633
Chris Wilson9021ad02016-05-24 14:53:37 +0100634 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100635 ret = execlists_context_deferred_alloc(request->ctx, engine);
636 if (ret)
637 return ret;
638 }
639
Chris Wilsondca33ec2016-08-02 22:50:20 +0100640 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300641
Alex Daia7e02192015-12-16 11:45:55 -0800642 if (i915.enable_guc_submission) {
643 /*
644 * Check that the GuC has space for the request before
645 * going any further, as the i915_add_request() call
646 * later on mustn't fail ...
647 */
Dave Gordon7c2c2702016-05-13 15:36:32 +0100648 ret = i915_guc_wq_check_space(request);
Alex Daia7e02192015-12-16 11:45:55 -0800649 if (ret)
650 return ret;
651 }
652
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100653 ret = intel_lr_context_pin(request->ctx, engine);
654 if (ret)
655 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000656
Chris Wilsonbfa01202016-04-28 09:56:48 +0100657 ret = intel_ring_begin(request, 0);
658 if (ret)
659 goto err_unpin;
660
Chris Wilson9021ad02016-05-24 14:53:37 +0100661 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100662 ret = engine->init_context(request);
663 if (ret)
664 goto err_unpin;
665
Chris Wilson9021ad02016-05-24 14:53:37 +0100666 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100667 }
668
669 /* Note that after this point, we have committed to using
670 * this request as it is being used to both track the
671 * state of engine initialisation and liveness of the
672 * golden renderstate above. Think twice before you try
673 * to cancel/unwind this request now.
674 */
675
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100676 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100677 return 0;
678
679err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100680 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000681 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000682}
683
John Harrisonbc0dce32015-03-19 12:30:07 +0000684/*
Chris Wilsonddd66c52016-08-02 22:50:31 +0100685 * intel_logical_ring_advance() - advance the tail and prepare for submission
John Harrisonae707972015-05-29 17:44:14 +0100686 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000687 *
688 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
689 * really happens during submission is that the context and current tail will be placed
690 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
691 * point, the tail *inside* the context is updated and the ELSP written to.
692 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200693static int
Chris Wilsonddd66c52016-08-02 22:50:31 +0100694intel_logical_ring_advance(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000695{
Chris Wilson7e37f882016-08-02 22:50:21 +0100696 struct intel_ring *ring = request->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000697 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000698
Chris Wilson1dae2df2016-08-02 22:50:19 +0100699 intel_ring_advance(ring);
700 request->tail = ring->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000701
Chris Wilson7c17d372016-01-20 15:43:35 +0200702 /*
703 * Here we add two extra NOOPs as padding to avoid
704 * lite restore of a context with HEAD==TAIL.
705 *
706 * Caller must reserve WA_TAIL_DWORDS for us!
707 */
Chris Wilson1dae2df2016-08-02 22:50:19 +0100708 intel_ring_emit(ring, MI_NOOP);
709 intel_ring_emit(ring, MI_NOOP);
710 intel_ring_advance(ring);
Chris Wilsona52abd22016-09-09 14:11:43 +0100711 request->wa_tail = ring->tail;
Alex Daid1675192015-08-12 15:43:43 +0100712
Chris Wilsona16a4052016-04-28 09:56:56 +0100713 /* We keep the previous context alive until we retire the following
714 * request. This ensures that any the context object is still pinned
715 * for any residual writes the HW makes into it on the context switch
716 * into the next object following the breadcrumb. Otherwise, we may
717 * retire the context too early.
718 */
719 request->previous_context = engine->last_context;
720 engine->last_context = request->ctx;
Chris Wilson7c17d372016-01-20 15:43:35 +0200721 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000722}
723
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100724void intel_execlists_cancel_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000725{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000726 struct drm_i915_gem_request *req, *tmp;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100727 LIST_HEAD(cancel_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000728
Chris Wilson91c8a322016-07-05 10:40:23 +0100729 WARN_ON(!mutex_is_locked(&engine->i915->drm.struct_mutex));
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000730
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100731 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100732 list_replace_init(&engine->execlist_queue, &cancel_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100733 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000734
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100735 list_for_each_entry_safe(req, tmp, &cancel_list, execlist_link) {
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000736 list_del(&req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100737 i915_gem_request_put(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000738 }
739}
740
Chris Wilsone2efd132016-05-24 14:53:34 +0100741static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100742 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000743{
Chris Wilson9021ad02016-05-24 14:53:37 +0100744 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100745 void *vaddr;
746 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000747 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000748
Chris Wilson91c8a322016-07-05 10:40:23 +0100749 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000750
Chris Wilson9021ad02016-05-24 14:53:37 +0100751 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100752 return 0;
753
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100754 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
755 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100756 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100757 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000758
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100759 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100760 if (IS_ERR(vaddr)) {
761 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100762 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000763 }
764
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100765 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
766
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100767 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100768 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100769 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100770
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000771 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100772
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100773 lrc_reg_state[CTX_RING_BUFFER_START+1] =
774 i915_ggtt_offset(ce->ring->vma);
Chris Wilson9021ad02016-05-24 14:53:37 +0100775 ce->lrc_reg_state = lrc_reg_state;
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100776 ce->state->obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200777
Nick Hoathe84fe802015-09-11 12:53:46 +0100778 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100779 if (i915.enable_guc_submission) {
780 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100781 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100782 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000783
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100784 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100785 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000786
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100787unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100788 i915_gem_object_unpin_map(ce->state->obj);
789unpin_vma:
790 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100791err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100792 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000793 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000794}
795
Chris Wilsone2efd132016-05-24 14:53:34 +0100796void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000797 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000798{
Chris Wilson9021ad02016-05-24 14:53:37 +0100799 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100800
Chris Wilson91c8a322016-07-05 10:40:23 +0100801 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100802 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000803
Chris Wilson9021ad02016-05-24 14:53:37 +0100804 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100805 return;
806
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100807 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100808
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100809 i915_gem_object_unpin_map(ce->state->obj);
810 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100811
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100812 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000813}
814
John Harrisone2be4fa2015-05-29 17:43:54 +0100815static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000816{
817 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100818 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100819 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000820
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800821 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000822 return 0;
823
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100824 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000825 if (ret)
826 return ret;
827
Chris Wilson987046a2016-04-28 09:56:46 +0100828 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000829 if (ret)
830 return ret;
831
Chris Wilson1dae2df2016-08-02 22:50:19 +0100832 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000833 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100834 intel_ring_emit_reg(ring, w->reg[i].addr);
835 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000836 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100837 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000838
Chris Wilson1dae2df2016-08-02 22:50:19 +0100839 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000840
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100841 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000842 if (ret)
843 return ret;
844
845 return 0;
846}
847
Arun Siluvery83b8a982015-07-08 10:27:05 +0100848#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100849 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100850 int __index = (index)++; \
851 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100852 return -ENOSPC; \
853 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100854 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100855 } while (0)
856
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200857#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200858 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100859
860/*
861 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
862 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
863 * but there is a slight complication as this is applied in WA batch where the
864 * values are only initialized once so we cannot take register value at the
865 * beginning and reuse it further; hence we save its value to memory, upload a
866 * constant value with bit21 set and then we restore it back with the saved value.
867 * To simplify the WA, a constant value is formed by using the default value
868 * of this register. This shouldn't be a problem because we are only modifying
869 * it for a short period and this batch in non-premptible. We can ofcourse
870 * use additional instructions that read the actual value of the register
871 * at that time and set our bit of interest but it makes the WA complicated.
872 *
873 * This WA is also required for Gen9 so extracting as a function avoids
874 * code duplication.
875 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000876static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200877 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100878 uint32_t index)
879{
Dave Airlie5e580522016-07-26 17:26:29 +1000880 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100881 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
882
Arun Siluverya4106a72015-07-14 15:01:29 +0100883 /*
Mika Kuoppalafe905812016-06-07 17:19:03 +0300884 * WaDisableLSQCROPERFforOCL:skl,kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100885 * This WA is implemented in skl_init_clock_gating() but since
886 * this batch updates GEN8_L3SQCREG4 with default value we need to
887 * set this bit here to retain the WA during flush.
888 */
Mika Kuoppala738fa1b2016-06-07 17:19:03 +0300889 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0) ||
890 IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100891 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
892
Arun Siluveryf1afe242015-08-04 16:22:20 +0100893 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100894 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200895 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100896 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100897 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100898
Arun Siluvery83b8a982015-07-08 10:27:05 +0100899 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200900 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100901 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100902
Arun Siluvery83b8a982015-07-08 10:27:05 +0100903 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
904 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
905 PIPE_CONTROL_DC_FLUSH_ENABLE));
906 wa_ctx_emit(batch, index, 0);
907 wa_ctx_emit(batch, index, 0);
908 wa_ctx_emit(batch, index, 0);
909 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100910
Arun Siluveryf1afe242015-08-04 16:22:20 +0100911 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100912 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200913 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100914 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100915 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100916
917 return index;
918}
919
Arun Siluvery17ee9502015-06-19 19:07:01 +0100920static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
921 uint32_t offset,
922 uint32_t start_alignment)
923{
924 return wa_ctx->offset = ALIGN(offset, start_alignment);
925}
926
927static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
928 uint32_t offset,
929 uint32_t size_alignment)
930{
931 wa_ctx->size = offset - wa_ctx->offset;
932
933 WARN(wa_ctx->size % size_alignment,
934 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
935 wa_ctx->size, size_alignment);
936 return 0;
937}
938
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200939/*
940 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
941 * initialized at the beginning and shared across all contexts but this field
942 * helps us to have multiple batches at different offsets and select them based
943 * on a criteria. At the moment this batch always start at the beginning of the page
944 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100945 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200946 * The number of WA applied are not known at the beginning; we use this field
947 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100948 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200949 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
950 * so it adds NOOPs as padding to make it cacheline aligned.
951 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
952 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100953 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000954static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100955 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200956 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100957 uint32_t *offset)
958{
Arun Siluvery0160f052015-06-23 15:46:57 +0100959 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100960 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
961
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100962 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100963 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100964
Arun Siluveryc82435b2015-06-19 18:37:13 +0100965 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +0100966 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000967 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +0200968 if (rc < 0)
969 return rc;
970 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +0100971 }
972
Arun Siluvery0160f052015-06-23 15:46:57 +0100973 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
974 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100975 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +0100976
Arun Siluvery83b8a982015-07-08 10:27:05 +0100977 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
978 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
979 PIPE_CONTROL_GLOBAL_GTT_IVB |
980 PIPE_CONTROL_CS_STALL |
981 PIPE_CONTROL_QW_WRITE));
982 wa_ctx_emit(batch, index, scratch_addr);
983 wa_ctx_emit(batch, index, 0);
984 wa_ctx_emit(batch, index, 0);
985 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +0100986
Arun Siluvery17ee9502015-06-19 19:07:01 +0100987 /* Pad to end of cacheline */
988 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +0100989 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100990
991 /*
992 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
993 * execution depends on the length specified in terms of cache lines
994 * in the register CTX_RCS_INDIRECT_CTX
995 */
996
997 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
998}
999
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001000/*
1001 * This batch is started immediately after indirect_ctx batch. Since we ensure
1002 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001003 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001004 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001005 *
1006 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1007 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1008 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001009static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001010 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001011 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001012 uint32_t *offset)
1013{
1014 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1015
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001016 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001017 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001018
Arun Siluvery83b8a982015-07-08 10:27:05 +01001019 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001020
1021 return wa_ctx_end(wa_ctx, *offset = index, 1);
1022}
1023
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001024static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001025 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001026 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001027 uint32_t *offset)
1028{
Arun Siluverya4106a72015-07-14 15:01:29 +01001029 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001030 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001031 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1032
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001033 /* WaDisableCtxRestoreArbitration:skl,bxt */
Dave Airlie5e580522016-07-26 17:26:29 +10001034 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0) ||
1035 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001036 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001037
Arun Siluverya4106a72015-07-14 15:01:29 +01001038 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001039 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001040 if (ret < 0)
1041 return ret;
1042 index = ret;
1043
Mika Kuoppala873e8172016-07-20 14:26:13 +03001044 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1045 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1046 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1047 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1048 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1049 wa_ctx_emit(batch, index, MI_NOOP);
1050
Mika Kuoppala066d4622016-06-07 17:19:15 +03001051 /* WaClearSlmSpaceAtContextSwitch:kbl */
1052 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001053 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001054 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001055 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001056
1057 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1058 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1059 PIPE_CONTROL_GLOBAL_GTT_IVB |
1060 PIPE_CONTROL_CS_STALL |
1061 PIPE_CONTROL_QW_WRITE));
1062 wa_ctx_emit(batch, index, scratch_addr);
1063 wa_ctx_emit(batch, index, 0);
1064 wa_ctx_emit(batch, index, 0);
1065 wa_ctx_emit(batch, index, 0);
1066 }
Tim Gore3485d992016-07-05 10:01:30 +01001067
1068 /* WaMediaPoolStateCmdInWABB:bxt */
1069 if (HAS_POOLED_EU(engine->i915)) {
1070 /*
1071 * EU pool configuration is setup along with golden context
1072 * during context initialization. This value depends on
1073 * device type (2x6 or 3x6) and needs to be updated based
1074 * on which subslice is disabled especially for 2x6
1075 * devices, however it is safe to load default
1076 * configuration of 3x6 device instead of masking off
1077 * corresponding bits because HW ignores bits of a disabled
1078 * subslice and drops down to appropriate config. Please
1079 * see render_state_setup() in i915_gem_render_state.c for
1080 * possible configurations, to avoid duplication they are
1081 * not shown here again.
1082 */
1083 u32 eu_pool_config = 0x00777000;
1084 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1085 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1086 wa_ctx_emit(batch, index, eu_pool_config);
1087 wa_ctx_emit(batch, index, 0);
1088 wa_ctx_emit(batch, index, 0);
1089 wa_ctx_emit(batch, index, 0);
1090 }
1091
Arun Siluvery0504cff2015-07-14 15:01:27 +01001092 /* Pad to end of cacheline */
1093 while (index % CACHELINE_DWORDS)
1094 wa_ctx_emit(batch, index, MI_NOOP);
1095
1096 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1097}
1098
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001099static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001100 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001101 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001102 uint32_t *offset)
1103{
1104 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1105
Arun Siluvery9b014352015-07-14 15:01:30 +01001106 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001107 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1108 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001109 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001110 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001111 wa_ctx_emit(batch, index,
1112 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1113 wa_ctx_emit(batch, index, MI_NOOP);
1114 }
1115
Tim Goreb1e429f2016-03-21 14:37:29 +00001116 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001117 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001118 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1119
1120 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1121 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1122
1123 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1124 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1125
1126 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1127 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1128
1129 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1130 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1131 wa_ctx_emit(batch, index, 0x0);
1132 wa_ctx_emit(batch, index, MI_NOOP);
1133 }
1134
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001135 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001136 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1137 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001138 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1139
Arun Siluvery0504cff2015-07-14 15:01:27 +01001140 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1141
1142 return wa_ctx_end(wa_ctx, *offset = index, 1);
1143}
1144
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001145static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001146{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001147 struct drm_i915_gem_object *obj;
1148 struct i915_vma *vma;
1149 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001150
Chris Wilson48bb74e2016-08-15 10:49:04 +01001151 obj = i915_gem_object_create(&engine->i915->drm, PAGE_ALIGN(size));
1152 if (IS_ERR(obj))
1153 return PTR_ERR(obj);
1154
1155 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1156 if (IS_ERR(vma)) {
1157 err = PTR_ERR(vma);
1158 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001159 }
1160
Chris Wilson48bb74e2016-08-15 10:49:04 +01001161 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1162 if (err)
1163 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001164
Chris Wilson48bb74e2016-08-15 10:49:04 +01001165 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001166 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001167
1168err:
1169 i915_gem_object_put(obj);
1170 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001171}
1172
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001173static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001174{
Chris Wilson19880c42016-08-15 10:49:05 +01001175 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001176}
1177
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001178static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001179{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001180 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001181 uint32_t *batch;
1182 uint32_t offset;
1183 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001184 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001185
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001186 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001187
Arun Siluvery5e60d792015-06-23 15:50:44 +01001188 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001189 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001190 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001191 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001192 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001193 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001194
Arun Siluveryc4db7592015-06-19 18:37:11 +01001195 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001196 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001197 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001198 return -EINVAL;
1199 }
1200
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001201 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001202 if (ret) {
1203 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1204 return ret;
1205 }
1206
Chris Wilson48bb74e2016-08-15 10:49:04 +01001207 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001208 batch = kmap_atomic(page);
1209 offset = 0;
1210
Chris Wilsonc0336662016-05-06 15:40:21 +01001211 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001212 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001213 &wa_ctx->indirect_ctx,
1214 batch,
1215 &offset);
1216 if (ret)
1217 goto out;
1218
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001219 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001220 &wa_ctx->per_ctx,
1221 batch,
1222 &offset);
1223 if (ret)
1224 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001225 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001226 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001227 &wa_ctx->indirect_ctx,
1228 batch,
1229 &offset);
1230 if (ret)
1231 goto out;
1232
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001233 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001234 &wa_ctx->per_ctx,
1235 batch,
1236 &offset);
1237 if (ret)
1238 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001239 }
1240
1241out:
1242 kunmap_atomic(batch);
1243 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001244 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001245
1246 return ret;
1247}
1248
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001249static void lrc_init_hws(struct intel_engine_cs *engine)
1250{
Chris Wilsonc0336662016-05-06 15:40:21 +01001251 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001252
1253 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001254 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001255 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1256}
1257
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001258static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001259{
Chris Wilsonc0336662016-05-06 15:40:21 +01001260 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001261 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001262
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001263 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001264
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001265 I915_WRITE_IMR(engine,
1266 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1267 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001268
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001269 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001270 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1271 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001272 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001273
1274 /*
1275 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1276 * zero, we need to read the write pointer from hardware and use its
1277 * value because "this register is power context save restored".
1278 * Effectively, these states have been observed:
1279 *
1280 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1281 * BDW | CSB regs not reset | CSB regs reset |
1282 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001283 * SKL | ? | ? |
1284 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001285 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001286 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001287 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001288
1289 /*
1290 * When the CSB registers are reset (also after power-up / gpu reset),
1291 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1292 * this special case, so the first element read is CSB[0].
1293 */
1294 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1295 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1296
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001297 engine->next_context_status_buffer = next_context_status_buffer_hw;
1298 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001299
Tomas Elffc0768c2016-03-21 16:26:59 +00001300 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001301
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001302 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001303}
1304
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001305static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001306{
Chris Wilsonc0336662016-05-06 15:40:21 +01001307 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001308 int ret;
1309
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001310 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001311 if (ret)
1312 return ret;
1313
1314 /* We need to disable the AsyncFlip performance optimisations in order
1315 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1316 * programmed to '1' on all products.
1317 *
1318 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1319 */
1320 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1321
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001322 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1323
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001324 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001325}
1326
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001327static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001328{
1329 int ret;
1330
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001331 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001332 if (ret)
1333 return ret;
1334
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001335 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001336}
1337
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001338static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1339{
1340 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001341 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001342 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001343 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1344 int i, ret;
1345
Chris Wilson987046a2016-04-28 09:56:46 +01001346 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001347 if (ret)
1348 return ret;
1349
Chris Wilsonb5321f32016-08-02 22:50:18 +01001350 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001351 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1352 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1353
Chris Wilsonb5321f32016-08-02 22:50:18 +01001354 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1355 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1356 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1357 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001358 }
1359
Chris Wilsonb5321f32016-08-02 22:50:18 +01001360 intel_ring_emit(ring, MI_NOOP);
1361 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001362
1363 return 0;
1364}
1365
John Harrisonbe795fc2015-05-29 17:44:03 +01001366static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001367 u64 offset, u32 len,
1368 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001369{
Chris Wilson7e37f882016-08-02 22:50:21 +01001370 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001371 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001372 int ret;
1373
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001374 /* Don't rely in hw updating PDPs, specially in lite-restore.
1375 * Ideally, we should set Force PD Restore in ctx descriptor,
1376 * but we can't. Force Restore would be a second option, but
1377 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001378 * not idle). PML4 is allocated during ppgtt init so this is
1379 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001380 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001381 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001382 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001383 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001384 ret = intel_logical_ring_emit_pdps(req);
1385 if (ret)
1386 return ret;
1387 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001388
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001389 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001390 }
1391
Chris Wilson987046a2016-04-28 09:56:46 +01001392 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001393 if (ret)
1394 return ret;
1395
1396 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001397 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1398 (ppgtt<<8) |
1399 (dispatch_flags & I915_DISPATCH_RS ?
1400 MI_BATCH_RESOURCE_STREAMER : 0));
1401 intel_ring_emit(ring, lower_32_bits(offset));
1402 intel_ring_emit(ring, upper_32_bits(offset));
1403 intel_ring_emit(ring, MI_NOOP);
1404 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001405
1406 return 0;
1407}
1408
Chris Wilson31bb59c2016-07-01 17:23:27 +01001409static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001410{
Chris Wilsonc0336662016-05-06 15:40:21 +01001411 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001412 I915_WRITE_IMR(engine,
1413 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1414 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001415}
1416
Chris Wilson31bb59c2016-07-01 17:23:27 +01001417static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001418{
Chris Wilsonc0336662016-05-06 15:40:21 +01001419 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001420 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001421}
1422
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001423static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001424{
Chris Wilson7e37f882016-08-02 22:50:21 +01001425 struct intel_ring *ring = request->ring;
1426 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001427 int ret;
1428
Chris Wilson987046a2016-04-28 09:56:46 +01001429 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001430 if (ret)
1431 return ret;
1432
1433 cmd = MI_FLUSH_DW + 1;
1434
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001435 /* We always require a command barrier so that subsequent
1436 * commands, such as breadcrumb interrupts, are strictly ordered
1437 * wrt the contents of the write cache being flushed to memory
1438 * (and thus being coherent from the CPU).
1439 */
1440 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1441
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001442 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001443 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001444 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001445 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001446 }
1447
Chris Wilsonb5321f32016-08-02 22:50:18 +01001448 intel_ring_emit(ring, cmd);
1449 intel_ring_emit(ring,
1450 I915_GEM_HWS_SCRATCH_ADDR |
1451 MI_FLUSH_DW_USE_GTT);
1452 intel_ring_emit(ring, 0); /* upper addr */
1453 intel_ring_emit(ring, 0); /* value */
1454 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001455
1456 return 0;
1457}
1458
John Harrison7deb4d32015-05-29 17:43:59 +01001459static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001460 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001461{
Chris Wilson7e37f882016-08-02 22:50:21 +01001462 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001463 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001464 u32 scratch_addr =
1465 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001466 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001467 u32 flags = 0;
1468 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001469 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001470
1471 flags |= PIPE_CONTROL_CS_STALL;
1472
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001473 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001474 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1475 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001476 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001477 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001478 }
1479
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001480 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001481 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1482 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1483 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1484 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1485 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1486 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1487 flags |= PIPE_CONTROL_QW_WRITE;
1488 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001489
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001490 /*
1491 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1492 * pipe control.
1493 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001494 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001495 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001496
1497 /* WaForGAMHang:kbl */
1498 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1499 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001500 }
Imre Deak9647ff32015-01-25 13:27:11 -08001501
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001502 len = 6;
1503
1504 if (vf_flush_wa)
1505 len += 6;
1506
1507 if (dc_flush_wa)
1508 len += 12;
1509
1510 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001511 if (ret)
1512 return ret;
1513
Imre Deak9647ff32015-01-25 13:27:11 -08001514 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001515 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1516 intel_ring_emit(ring, 0);
1517 intel_ring_emit(ring, 0);
1518 intel_ring_emit(ring, 0);
1519 intel_ring_emit(ring, 0);
1520 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001521 }
1522
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001523 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001524 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1525 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1526 intel_ring_emit(ring, 0);
1527 intel_ring_emit(ring, 0);
1528 intel_ring_emit(ring, 0);
1529 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001530 }
1531
Chris Wilsonb5321f32016-08-02 22:50:18 +01001532 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1533 intel_ring_emit(ring, flags);
1534 intel_ring_emit(ring, scratch_addr);
1535 intel_ring_emit(ring, 0);
1536 intel_ring_emit(ring, 0);
1537 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001538
1539 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001540 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1541 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1542 intel_ring_emit(ring, 0);
1543 intel_ring_emit(ring, 0);
1544 intel_ring_emit(ring, 0);
1545 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001546 }
1547
Chris Wilsonb5321f32016-08-02 22:50:18 +01001548 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001549
1550 return 0;
1551}
1552
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001553static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001554{
Imre Deak319404d2015-08-14 18:35:27 +03001555 /*
1556 * On BXT A steppings there is a HW coherency issue whereby the
1557 * MI_STORE_DATA_IMM storing the completed request's seqno
1558 * occasionally doesn't invalidate the CPU cache. Work around this by
1559 * clflushing the corresponding cacheline whenever the caller wants
1560 * the coherency to be guaranteed. Note that this cacheline is known
1561 * to be clean at this point, since we only write it in
1562 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1563 * this clflush in practice becomes an invalidate operation.
1564 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001565 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001566}
1567
Chris Wilson7c17d372016-01-20 15:43:35 +02001568/*
1569 * Reserve space for 2 NOOPs at the end of each request to be
1570 * used as a workaround for not being allowed to do lite
1571 * restore with HEAD==TAIL (WaIdleLiteRestore).
1572 */
1573#define WA_TAIL_DWORDS 2
1574
John Harrisonc4e76632015-05-29 17:44:01 +01001575static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001576{
Chris Wilson7e37f882016-08-02 22:50:21 +01001577 struct intel_ring *ring = request->ring;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001578 int ret;
1579
Chris Wilson987046a2016-04-28 09:56:46 +01001580 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001581 if (ret)
1582 return ret;
1583
Chris Wilson7c17d372016-01-20 15:43:35 +02001584 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1585 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001586
Chris Wilsonb5321f32016-08-02 22:50:18 +01001587 intel_ring_emit(ring, (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1588 intel_ring_emit(ring,
1589 intel_hws_seqno_address(request->engine) |
1590 MI_FLUSH_DW_USE_GTT);
1591 intel_ring_emit(ring, 0);
1592 intel_ring_emit(ring, request->fence.seqno);
1593 intel_ring_emit(ring, MI_USER_INTERRUPT);
1594 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001595 return intel_logical_ring_advance(request);
Chris Wilson7c17d372016-01-20 15:43:35 +02001596}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001597
Chris Wilson7c17d372016-01-20 15:43:35 +02001598static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1599{
Chris Wilson7e37f882016-08-02 22:50:21 +01001600 struct intel_ring *ring = request->ring;
Chris Wilson7c17d372016-01-20 15:43:35 +02001601 int ret;
1602
Chris Wilson987046a2016-04-28 09:56:46 +01001603 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001604 if (ret)
1605 return ret;
1606
Michał Winiarskice81a652016-04-12 15:51:55 +02001607 /* We're using qword write, seqno should be aligned to 8 bytes. */
1608 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1609
Chris Wilson7c17d372016-01-20 15:43:35 +02001610 /* w/a for post sync ops following a GPGPU operation we
1611 * need a prior CS_STALL, which is emitted by the flush
1612 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001613 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001614 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1615 intel_ring_emit(ring,
1616 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1617 PIPE_CONTROL_CS_STALL |
1618 PIPE_CONTROL_QW_WRITE));
1619 intel_ring_emit(ring, intel_hws_seqno_address(request->engine));
1620 intel_ring_emit(ring, 0);
1621 intel_ring_emit(ring, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001622 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001623 intel_ring_emit(ring, 0);
1624 intel_ring_emit(ring, MI_USER_INTERRUPT);
1625 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001626 return intel_logical_ring_advance(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001627}
1628
John Harrison87531812015-05-29 17:43:44 +01001629static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001630{
1631 int ret;
1632
John Harrisone2be4fa2015-05-29 17:43:54 +01001633 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001634 if (ret)
1635 return ret;
1636
Peter Antoine3bbaba02015-07-10 20:13:11 +03001637 ret = intel_rcs_context_init_mocs(req);
1638 /*
1639 * Failing to program the MOCS is non-fatal.The system will not
1640 * run at peak performance. So generate an error and carry on.
1641 */
1642 if (ret)
1643 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1644
Chris Wilsone40f9ee2016-08-02 22:50:36 +01001645 return i915_gem_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001646}
1647
Oscar Mateo73e4d072014-07-24 17:04:48 +01001648/**
1649 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001650 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001651 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001652void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001653{
John Harrison6402c332014-10-31 12:00:26 +00001654 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001655
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001656 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001657 return;
1658
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001659 /*
1660 * Tasklet cannot be active at this point due intel_mark_active/idle
1661 * so this is just for documentation.
1662 */
1663 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1664 tasklet_kill(&engine->irq_tasklet);
1665
Chris Wilsonc0336662016-05-06 15:40:21 +01001666 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001667
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001668 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001669 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001670 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001671
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001672 if (engine->cleanup)
1673 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001674
Chris Wilson96a945a2016-08-03 13:19:16 +01001675 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001676
Chris Wilson57e88532016-08-15 10:48:57 +01001677 if (engine->status_page.vma) {
1678 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1679 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001680 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001681 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001682
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001683 engine->idle_lite_restore_wa = 0;
1684 engine->disable_lite_restore_wa = false;
1685 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001686
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001687 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001688 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001689}
1690
Chris Wilsonddd66c52016-08-02 22:50:31 +01001691void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1692{
1693 struct intel_engine_cs *engine;
1694
1695 for_each_engine(engine, dev_priv)
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001696 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001697}
1698
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001699static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001700logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001701{
1702 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001703 engine->init_hw = gen8_init_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001704 engine->emit_flush = gen8_emit_flush;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001705 engine->emit_request = gen8_emit_request;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001706 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001707
Chris Wilson31bb59c2016-07-01 17:23:27 +01001708 engine->irq_enable = gen8_logical_ring_enable_irq;
1709 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001710 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001711 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001712 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001713}
1714
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001715static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001716logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001717{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001718 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001719 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1720 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001721}
1722
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001723static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001724lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001725{
Chris Wilson57e88532016-08-15 10:48:57 +01001726 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001727 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001728
1729 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001730 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001731 if (IS_ERR(hws))
1732 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001733
1734 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001735 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001736 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001737
1738 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001739}
1740
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001741static void
1742logical_ring_setup(struct intel_engine_cs *engine)
1743{
1744 struct drm_i915_private *dev_priv = engine->i915;
1745 enum forcewake_domains fw_domains;
1746
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001747 intel_engine_setup_common(engine);
1748
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001749 /* Intentionally left blank. */
1750 engine->buffer = NULL;
1751
1752 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1753 RING_ELSP(engine),
1754 FW_REG_WRITE);
1755
1756 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1757 RING_CONTEXT_STATUS_PTR(engine),
1758 FW_REG_READ | FW_REG_WRITE);
1759
1760 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1761 RING_CONTEXT_STATUS_BUF_BASE(engine),
1762 FW_REG_READ);
1763
1764 engine->fw_domains = fw_domains;
1765
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001766 tasklet_init(&engine->irq_tasklet,
1767 intel_lrc_irq_handler, (unsigned long)engine);
1768
1769 logical_ring_init_platform_invariants(engine);
1770 logical_ring_default_vfuncs(engine);
1771 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001772}
1773
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001774static int
1775logical_ring_init(struct intel_engine_cs *engine)
1776{
1777 struct i915_gem_context *dctx = engine->i915->kernel_context;
1778 int ret;
1779
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001780 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001781 if (ret)
1782 goto error;
1783
1784 ret = execlists_context_deferred_alloc(dctx, engine);
1785 if (ret)
1786 goto error;
1787
1788 /* As this is the default context, always pin it */
1789 ret = intel_lr_context_pin(dctx, engine);
1790 if (ret) {
1791 DRM_ERROR("Failed to pin context for %s: %d\n",
1792 engine->name, ret);
1793 goto error;
1794 }
1795
1796 /* And setup the hardware status page. */
1797 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1798 if (ret) {
1799 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1800 goto error;
1801 }
1802
1803 return 0;
1804
1805error:
1806 intel_logical_ring_cleanup(engine);
1807 return ret;
1808}
1809
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001810int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001811{
1812 struct drm_i915_private *dev_priv = engine->i915;
1813 int ret;
1814
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001815 logical_ring_setup(engine);
1816
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001817 if (HAS_L3_DPF(dev_priv))
1818 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1819
1820 /* Override some for render ring. */
1821 if (INTEL_GEN(dev_priv) >= 9)
1822 engine->init_hw = gen9_init_render_ring;
1823 else
1824 engine->init_hw = gen8_init_render_ring;
1825 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001826 engine->emit_flush = gen8_emit_flush_render;
1827 engine->emit_request = gen8_emit_request_render;
1828
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001829 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001830 if (ret)
1831 return ret;
1832
1833 ret = intel_init_workaround_bb(engine);
1834 if (ret) {
1835 /*
1836 * We continue even if we fail to initialize WA batch
1837 * because we only expect rare glitches but nothing
1838 * critical to prevent us from using GPU
1839 */
1840 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1841 ret);
1842 }
1843
1844 ret = logical_ring_init(engine);
1845 if (ret) {
1846 lrc_destroy_wa_ctx_obj(engine);
1847 }
1848
1849 return ret;
1850}
1851
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001852int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001853{
1854 logical_ring_setup(engine);
1855
1856 return logical_ring_init(engine);
1857}
1858
Jeff McGee0cea6502015-02-13 10:27:56 -06001859static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001860make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001861{
1862 u32 rpcs = 0;
1863
1864 /*
1865 * No explicit RPCS request is needed to ensure full
1866 * slice/subslice/EU enablement prior to Gen9.
1867 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001868 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001869 return 0;
1870
1871 /*
1872 * Starting in Gen9, render power gating can leave
1873 * slice/subslice/EU in a partially enabled state. We
1874 * must make an explicit request through RPCS for full
1875 * enablement.
1876 */
Imre Deak43b67992016-08-31 19:13:02 +03001877 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001878 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001879 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001880 GEN8_RPCS_S_CNT_SHIFT;
1881 rpcs |= GEN8_RPCS_ENABLE;
1882 }
1883
Imre Deak43b67992016-08-31 19:13:02 +03001884 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001885 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001886 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001887 GEN8_RPCS_SS_CNT_SHIFT;
1888 rpcs |= GEN8_RPCS_ENABLE;
1889 }
1890
Imre Deak43b67992016-08-31 19:13:02 +03001891 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1892 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001893 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001894 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001895 GEN8_RPCS_EU_MAX_SHIFT;
1896 rpcs |= GEN8_RPCS_ENABLE;
1897 }
1898
1899 return rpcs;
1900}
1901
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001902static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001903{
1904 u32 indirect_ctx_offset;
1905
Chris Wilsonc0336662016-05-06 15:40:21 +01001906 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001907 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001908 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001909 /* fall through */
1910 case 9:
1911 indirect_ctx_offset =
1912 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1913 break;
1914 case 8:
1915 indirect_ctx_offset =
1916 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1917 break;
1918 }
1919
1920 return indirect_ctx_offset;
1921}
1922
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001923static int
Chris Wilsone2efd132016-05-24 14:53:34 +01001924populate_lr_context(struct i915_gem_context *ctx,
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001925 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001926 struct intel_engine_cs *engine,
Chris Wilson7e37f882016-08-02 22:50:21 +01001927 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001928{
Chris Wilsonc0336662016-05-06 15:40:21 +01001929 struct drm_i915_private *dev_priv = ctx->i915;
Daniel Vetterae6c48062014-08-06 15:04:53 +02001930 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001931 void *vaddr;
1932 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001933 int ret;
1934
Thomas Daniel2d965532014-08-19 10:13:36 +01001935 if (!ppgtt)
1936 ppgtt = dev_priv->mm.aliasing_ppgtt;
1937
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001938 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1939 if (ret) {
1940 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1941 return ret;
1942 }
1943
Chris Wilsond31d7cb2016-08-12 12:39:58 +01001944 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001945 if (IS_ERR(vaddr)) {
1946 ret = PTR_ERR(vaddr);
1947 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001948 return ret;
1949 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001950 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001951
1952 /* The second page of the context object contains some fields which must
1953 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001954 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001955
1956 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1957 * commands followed by (reg, value) pairs. The values we are setting here are
1958 * only for the first context restore: on a subsequent save, the GPU will
1959 * recreate this batchbuffer with new values (including all the missing
1960 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001961 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001962 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1963 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1964 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001965 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1966 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001967 (HAS_RESOURCE_STREAMER(dev_priv) ?
Michel Thierry99cf8ea2016-02-25 09:48:58 +00001968 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001969 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1970 0);
1971 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1972 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001973 /* Ring buffer start address is not known until the buffer is pinned.
1974 * It is written to the context image in execlists_update_context()
1975 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001976 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1977 RING_START(engine->mmio_base), 0);
1978 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1979 RING_CTL(engine->mmio_base),
Chris Wilson7e37f882016-08-02 22:50:21 +01001980 ((ring->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001981 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1982 RING_BBADDR_UDW(engine->mmio_base), 0);
1983 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1984 RING_BBADDR(engine->mmio_base), 0);
1985 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1986 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001987 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001988 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1989 RING_SBBADDR_UDW(engine->mmio_base), 0);
1990 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1991 RING_SBBADDR(engine->mmio_base), 0);
1992 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1993 RING_SBBSTATE(engine->mmio_base), 0);
1994 if (engine->id == RCS) {
1995 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1996 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1997 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1998 RING_INDIRECT_CTX(engine->mmio_base), 0);
1999 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2000 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01002001 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002002 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002003 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002004
2005 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2006 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2007 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2008
2009 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002010 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002011
2012 reg_state[CTX_BB_PER_CTX_PTR+1] =
2013 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2014 0x01;
2015 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002016 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002017 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002018 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2019 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002020 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002021 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2022 0);
2023 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2024 0);
2025 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2026 0);
2027 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2028 0);
2029 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2030 0);
2031 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2032 0);
2033 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2034 0);
2035 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2036 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002037
Michel Thierry2dba3232015-07-30 11:06:23 +01002038 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2039 /* 64b PPGTT (48bit canonical)
2040 * PDP0_DESCRIPTOR contains the base address to PML4 and
2041 * other PDP Descriptors are ignored.
2042 */
2043 ASSIGN_CTX_PML4(ppgtt, reg_state);
2044 } else {
2045 /* 32b PPGTT
2046 * PDP*_DESCRIPTOR contains the base address of space supported.
2047 * With dynamic page allocation, PDPs may not be allocated at
2048 * this point. Point the unallocated PDPs to the scratch page
2049 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002050 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002051 }
2052
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002053 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002054 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002055 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002056 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002057 }
2058
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002059 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002060
2061 return 0;
2062}
2063
Oscar Mateo73e4d072014-07-24 17:04:48 +01002064/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002065 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002066 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002067 *
2068 * Each engine may require a different amount of space for a context image,
2069 * so when allocating (or copying) an image, this function can be used to
2070 * find the right size for the specific engine.
2071 *
2072 * Return: size (in bytes) of an engine-specific context image
2073 *
2074 * Note: this size includes the HWSP, which is part of the context image
2075 * in LRC mode, but does not include the "shared data page" used with
2076 * GuC submission. The caller should account for this if using the GuC.
2077 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002078uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002079{
2080 int ret = 0;
2081
Chris Wilsonc0336662016-05-06 15:40:21 +01002082 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002083
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002084 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002085 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002086 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002087 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2088 else
2089 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002090 break;
2091 case VCS:
2092 case BCS:
2093 case VECS:
2094 case VCS2:
2095 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2096 break;
2097 }
2098
2099 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002100}
2101
Chris Wilsone2efd132016-05-24 14:53:34 +01002102static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002103 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002104{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002105 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002106 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002107 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002108 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002109 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002110 int ret;
2111
Chris Wilson9021ad02016-05-24 14:53:37 +01002112 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002113
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002114 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002115
Alex Daid1675192015-08-12 15:43:43 +01002116 /* One extra page as the sharing data between driver and GuC */
2117 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2118
Chris Wilson91c8a322016-07-05 10:40:23 +01002119 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002120 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002121 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002122 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002123 }
2124
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002125 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2126 if (IS_ERR(vma)) {
2127 ret = PTR_ERR(vma);
2128 goto error_deref_obj;
2129 }
2130
Chris Wilson7e37f882016-08-02 22:50:21 +01002131 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002132 if (IS_ERR(ring)) {
2133 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002134 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002135 }
2136
Chris Wilsondca33ec2016-08-02 22:50:20 +01002137 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002138 if (ret) {
2139 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002140 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002141 }
2142
Chris Wilsondca33ec2016-08-02 22:50:20 +01002143 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002144 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002145 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002146
2147 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002148
Chris Wilsondca33ec2016-08-02 22:50:20 +01002149error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002150 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002151error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002152 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002153 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002154}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002155
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002156void intel_lr_context_reset(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002157 struct i915_gem_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002158{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002159 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002160
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002161 for_each_engine(engine, dev_priv) {
Chris Wilson9021ad02016-05-24 14:53:37 +01002162 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002163 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002164 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002165
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002166 if (!ce->state)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002167 continue;
2168
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002169 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002170 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002171 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002172
2173 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002174
2175 reg_state[CTX_RING_HEAD+1] = 0;
2176 reg_state[CTX_RING_TAIL+1] = 0;
2177
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002178 ce->state->obj->dirty = true;
2179 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002180
Chris Wilsondca33ec2016-08-02 22:50:20 +01002181 ce->ring->head = 0;
2182 ce->ring->tail = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002183 }
2184}