blob: d835da128a172e5f8fb80d6e85081b5555d6b638 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000139#include "i915_gem_render_state.h"
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100140#include "i915_vgpu.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800141#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300142#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700143#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000160 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100161
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100162/* Typical size of the average request (2 pipecontrols and a MI_BB) */
163#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100165#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100166
Chris Wilsone2efd132016-05-24 14:53:34 +0100167static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +0100168 struct intel_engine_cs *engine,
169 struct intel_context *ce);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100170static void execlists_init_reg_state(u32 *reg_state,
171 struct i915_gem_context *ctx,
172 struct intel_engine_cs *engine,
173 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000174
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000175static inline struct i915_priolist *to_priolist(struct rb_node *rb)
176{
177 return rb_entry(rb, struct i915_priolist, node);
178}
179
180static inline int rq_prio(const struct i915_request *rq)
181{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100182 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000183}
184
185static inline bool need_preempt(const struct intel_engine_cs *engine,
186 const struct i915_request *last,
187 int prio)
188{
Chris Wilson2a694fe2018-04-03 19:35:37 +0100189 return (intel_engine_has_preemption(engine) &&
Chris Wilsonc5ce3b82018-05-01 13:21:31 +0100190 __execlists_need_preempt(prio, rq_prio(last)) &&
191 !i915_request_completed(last));
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000192}
193
Chris Wilson1fc44d92018-05-17 22:26:32 +0100194/*
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000195 * The context descriptor encodes various attributes of a context,
196 * including its GTT address and some flags. Because it's fairly
197 * expensive to calculate, we'll just do it once and cache the result,
198 * which remains valid until the context is unpinned.
199 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200200 * This is what a descriptor looks like, from LSB to MSB::
201 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200202 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200203 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Lionel Landwerlin218b5002018-06-02 12:29:45 +0100204 * bits 32-52: ctx ID, a globally unique tag (highest bit used by GuC)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200205 * bits 53-54: mbz, reserved for use by hardware
206 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200207 *
208 * Starting from Gen11, the upper dword of the descriptor has a new format:
209 *
210 * bits 32-36: reserved
211 * bits 37-47: SW context ID
212 * bits 48:53: engine instance
213 * bit 54: mbz, reserved for use by hardware
214 * bits 55-60: SW counter
215 * bits 61-63: engine class
216 *
217 * engine info, SW context ID and SW counter need to form a unique number
218 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000219 */
220static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100221intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +0100222 struct intel_engine_cs *engine,
223 struct intel_context *ce)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000224{
Chris Wilson7069b142016-04-28 09:56:52 +0100225 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000226
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200227 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
228 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100229
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200230 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200231 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
232
Michel Thierry0b29c752017-09-13 09:56:00 +0100233 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100234 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200235 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
236
Lionel Landwerlin61d56762018-06-02 12:29:46 +0100237 /*
238 * The following 32bits are copied into the OA reports (dword 2).
239 * Consider updating oa_get_render_ctx_id in i915_perf.c when changing
240 * anything below.
241 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200242 if (INTEL_GEN(ctx->i915) >= 11) {
243 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
244 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
245 /* bits 37-47 */
246
247 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
248 /* bits 48-53 */
249
250 /* TODO: decide what to do with SW counter (bits 55-60) */
251
252 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
253 /* bits 61-63 */
254 } else {
255 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
256 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
257 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000258
Chris Wilson9021ad02016-05-24 14:53:37 +0100259 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000260}
261
Chris Wilson27606fd2017-09-16 21:44:13 +0100262static struct i915_priolist *
Chris Wilson87c7acf2018-05-08 01:30:45 +0100263lookup_priolist(struct intel_engine_cs *engine, int prio)
Chris Wilson08dd3e12017-09-16 21:44:12 +0100264{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300265 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100266 struct i915_priolist *p;
267 struct rb_node **parent, *rb;
268 bool first = true;
269
Mika Kuoppalab620e872017-09-22 15:43:03 +0300270 if (unlikely(execlists->no_priolist))
Chris Wilson08dd3e12017-09-16 21:44:12 +0100271 prio = I915_PRIORITY_NORMAL;
272
273find_priolist:
274 /* most positive priority is scheduled first, equal priorities fifo */
275 rb = NULL;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300276 parent = &execlists->queue.rb_node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100277 while (*parent) {
278 rb = *parent;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000279 p = to_priolist(rb);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100280 if (prio > p->priority) {
281 parent = &rb->rb_left;
282 } else if (prio < p->priority) {
283 parent = &rb->rb_right;
284 first = false;
285 } else {
Chris Wilson27606fd2017-09-16 21:44:13 +0100286 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100287 }
288 }
289
290 if (prio == I915_PRIORITY_NORMAL) {
Mika Kuoppalab620e872017-09-22 15:43:03 +0300291 p = &execlists->default_priolist;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100292 } else {
293 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
294 /* Convert an allocation failure to a priority bump */
295 if (unlikely(!p)) {
296 prio = I915_PRIORITY_NORMAL; /* recurses just once */
297
298 /* To maintain ordering with all rendering, after an
299 * allocation failure we have to disable all scheduling.
300 * Requests will then be executed in fifo, and schedule
301 * will ensure that dependencies are emitted in fifo.
302 * There will be still some reordering with existing
303 * requests, so if userspace lied about their
304 * dependencies that reordering may be visible.
305 */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300306 execlists->no_priolist = true;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100307 goto find_priolist;
308 }
309 }
310
311 p->priority = prio;
Chris Wilson27606fd2017-09-16 21:44:13 +0100312 INIT_LIST_HEAD(&p->requests);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100313 rb_link_node(&p->node, rb, parent);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300314 rb_insert_color(&p->node, &execlists->queue);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100315
Chris Wilson08dd3e12017-09-16 21:44:12 +0100316 if (first)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300317 execlists->first = &p->node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100318
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000319 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100320}
321
Chris Wilsone61e0f52018-02-21 09:56:36 +0000322static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100323{
324 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
325 assert_ring_tail_valid(rq->ring, rq->tail);
326}
327
Michał Winiarskia4598d12017-10-25 22:00:18 +0200328static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100329{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000330 struct i915_request *rq, *rn;
Michał Winiarski097a9482017-09-28 20:39:01 +0100331 struct i915_priolist *uninitialized_var(p);
332 int last_prio = I915_PRIORITY_INVALID;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100333
Chris Wilsona89d1f92018-05-02 17:38:39 +0100334 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100335
336 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100337 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100338 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000339 if (i915_request_completed(rq))
Chris Wilson7e4992a2017-09-28 20:38:59 +0100340 return;
341
Chris Wilsone61e0f52018-02-21 09:56:36 +0000342 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100343 unwind_wa_tail(rq);
344
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000345 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
346 if (rq_prio(rq) != last_prio) {
347 last_prio = rq_prio(rq);
Chris Wilson87c7acf2018-05-08 01:30:45 +0100348 p = lookup_priolist(engine, last_prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100349 }
350
Chris Wilsona02eb972018-05-08 01:30:46 +0100351 GEM_BUG_ON(p->priority != rq_prio(rq));
Chris Wilson0c7112a2018-04-18 19:40:51 +0100352 list_add(&rq->sched.link, &p->requests);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100353 }
354}
355
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200356void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200357execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
358{
359 struct intel_engine_cs *engine =
360 container_of(execlists, typeof(*engine), execlists);
Chris Wilson4413c472018-05-08 22:03:17 +0100361 unsigned long flags;
Michał Winiarskia4598d12017-10-25 22:00:18 +0200362
Chris Wilson4413c472018-05-08 22:03:17 +0100363 spin_lock_irqsave(&engine->timeline.lock, flags);
364
Michał Winiarskia4598d12017-10-25 22:00:18 +0200365 __unwind_incomplete_requests(engine);
Chris Wilson4413c472018-05-08 22:03:17 +0100366
367 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200368}
369
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100370static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000371execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100373 /*
374 * Only used when GVT-g is enabled now. When GVT-g is disabled,
375 * The compiler should eliminate this function as dead-code.
376 */
377 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
378 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100379
Changbin Du3fc03062017-03-13 10:47:11 +0800380 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
381 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100382}
383
Chris Wilsonf2605202018-03-31 14:06:26 +0100384inline void
385execlists_user_begin(struct intel_engine_execlists *execlists,
386 const struct execlist_port *port)
387{
388 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
389}
390
391inline void
392execlists_user_end(struct intel_engine_execlists *execlists)
393{
394 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
395}
396
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000397static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000398execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000399{
400 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000401 intel_engine_context_in(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000402}
403
404static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100405execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000406{
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000407 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100408 execlists_context_status_change(rq, status);
409 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000410}
411
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000412static void
413execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
414{
415 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
416 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
417 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
418 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
419}
420
Chris Wilsone61e0f52018-02-21 09:56:36 +0000421static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100422{
Chris Wilson1fc44d92018-05-17 22:26:32 +0100423 struct intel_context *ce = rq->hw_context;
Zhi Wang04da8112017-02-06 18:37:16 +0800424 struct i915_hw_ppgtt *ppgtt =
Chris Wilson4e0d64d2018-05-17 22:26:30 +0100425 rq->gem_context->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100426 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100427
Chris Wilsone6ba9992017-04-25 14:00:49 +0100428 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100429
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000430 /* True 32b PPGTT with dynamic page allocation: update PDP
431 * registers and point the unallocated PDPs to scratch page.
432 * PML4 is allocated during ppgtt init, so this is not needed
433 * in 48-bit mode.
434 */
Chris Wilson82ad6442018-06-05 16:37:58 +0100435 if (ppgtt && !i915_vm_is_48bit(&ppgtt->vm))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000436 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100437
438 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100439}
440
Thomas Daniel05f0add2018-03-02 18:14:59 +0200441static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100442{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200443 if (execlists->ctrl_reg) {
444 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
445 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
446 } else {
447 writel(upper_32_bits(desc), execlists->submit_reg);
448 writel(lower_32_bits(desc), execlists->submit_reg);
449 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100450}
451
Chris Wilson70c2a242016-09-09 14:11:46 +0100452static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100453{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200454 struct intel_engine_execlists *execlists = &engine->execlists;
455 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100456 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100457
Thomas Daniel05f0add2018-03-02 18:14:59 +0200458 /*
459 * ELSQ note: the submit queue is not cleared after being submitted
460 * to the HW so we need to make sure we always clean it up. This is
461 * currently ensured by the fact that we always write the same number
462 * of elsq entries, keep this in mind before changing the loop below.
463 */
464 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000465 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100466 unsigned int count;
467 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100468
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100469 rq = port_unpack(&port[n], &count);
470 if (rq) {
471 GEM_BUG_ON(count > !n);
472 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000473 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100474 port_set(&port[n], port_pack(rq, count));
475 desc = execlists_update_context(rq);
476 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000477
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100478 GEM_TRACE("%s in[%d]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000479 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000480 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000481 rq->global_seqno,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100482 rq->fence.context, rq->fence.seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100483 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000484 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100485 } else {
486 GEM_BUG_ON(!n);
487 desc = 0;
488 }
489
Thomas Daniel05f0add2018-03-02 18:14:59 +0200490 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100491 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200492
493 /* we need to manually load the submit queue */
494 if (execlists->ctrl_reg)
495 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
496
497 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100498}
499
Chris Wilson1fc44d92018-05-17 22:26:32 +0100500static bool ctx_single_port_submission(const struct intel_context *ce)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100501{
Chris Wilson70c2a242016-09-09 14:11:46 +0100502 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson1fc44d92018-05-17 22:26:32 +0100503 i915_gem_context_force_single_submission(ce->gem_context));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100504}
505
Chris Wilson1fc44d92018-05-17 22:26:32 +0100506static bool can_merge_ctx(const struct intel_context *prev,
507 const struct intel_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100508{
Chris Wilson70c2a242016-09-09 14:11:46 +0100509 if (prev != next)
510 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100511
Chris Wilson70c2a242016-09-09 14:11:46 +0100512 if (ctx_single_port_submission(prev))
513 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100514
Chris Wilson70c2a242016-09-09 14:11:46 +0100515 return true;
516}
Peter Antoine779949f2015-05-11 16:03:27 +0100517
Chris Wilsone61e0f52018-02-21 09:56:36 +0000518static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100519{
520 GEM_BUG_ON(rq == port_request(port));
521
522 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000523 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100524
Chris Wilsone61e0f52018-02-21 09:56:36 +0000525 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100526}
527
Chris Wilsonbeecec92017-10-03 21:34:52 +0100528static void inject_preempt_context(struct intel_engine_cs *engine)
529{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200530 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100531 struct intel_context *ce =
Chris Wilsonab82a062018-04-30 14:15:01 +0100532 to_intel_context(engine->i915->preempt_context, engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100533 unsigned int n;
534
Thomas Daniel05f0add2018-03-02 18:14:59 +0200535 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000536 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000537 GEM_BUG_ON((ce->lrc_reg_state[CTX_CONTEXT_CONTROL + 1] &
538 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
539 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT)) !=
540 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
541 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT));
542
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000543 /*
544 * Switch to our empty preempt context so
545 * the state of the GPU is known (idle).
546 */
Chris Wilson16a87392017-12-20 09:06:26 +0000547 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200548 for (n = execlists_num_ports(execlists); --n; )
549 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100550
Thomas Daniel05f0add2018-03-02 18:14:59 +0200551 write_desc(execlists, ce->lrc_desc, n);
552
553 /* we need to manually load the submit queue */
554 if (execlists->ctrl_reg)
555 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
556
Chris Wilsonef2fb722018-05-16 19:33:50 +0100557 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
558 execlists_set_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
559}
560
561static void complete_preempt_context(struct intel_engine_execlists *execlists)
562{
563 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
564
565 execlists_cancel_port_requests(execlists);
566 execlists_unwind_incomplete_requests(execlists);
567
568 execlists_clear_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100569}
570
Chris Wilson0b02bef2018-06-28 21:12:04 +0100571static void __execlists_dequeue(struct intel_engine_cs *engine)
Chris Wilson70c2a242016-09-09 14:11:46 +0100572{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300573 struct intel_engine_execlists * const execlists = &engine->execlists;
574 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300575 const struct execlist_port * const last_port =
576 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000577 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000578 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100579 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100580
Chris Wilson4413c472018-05-08 22:03:17 +0100581 lockdep_assert_held(&engine->timeline.lock);
582
Chris Wilson70c2a242016-09-09 14:11:46 +0100583 /* Hardware submission is through 2 ports. Conceptually each port
584 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
585 * static for a context, and unique to each, so we only execute
586 * requests belonging to a single context from each ring. RING_HEAD
587 * is maintained by the CS in the context image, it marks the place
588 * where it got up to last time, and through RING_TAIL we tell the CS
589 * where we want to execute up to this time.
590 *
591 * In this list the requests are in order of execution. Consecutive
592 * requests from the same context are adjacent in the ringbuffer. We
593 * can combine these requests into a single RING_TAIL update:
594 *
595 * RING_HEAD...req1...req2
596 * ^- RING_TAIL
597 * since to execute req2 the CS must first execute req1.
598 *
599 * Our goal then is to point each port to the end of a consecutive
600 * sequence of requests as being the most optimal (fewest wake ups
601 * and context switches) submission.
602 */
603
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300604 rb = execlists->first;
605 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100606
607 if (last) {
608 /*
609 * Don't resubmit or switch until all outstanding
610 * preemptions (lite-restore) are seen. Then we
611 * know the next preemption status we see corresponds
612 * to this ELSP update.
613 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000614 GEM_BUG_ON(!execlists_is_active(execlists,
615 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000616 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100617
Michel Thierryba74cb12017-11-20 12:34:58 +0000618 /*
619 * If we write to ELSP a second time before the HW has had
620 * a chance to respond to the previous write, we can confuse
621 * the HW and hit "undefined behaviour". After writing to ELSP,
622 * we must then wait until we see a context-switch event from
623 * the HW to indicate that it has had a chance to respond.
624 */
625 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100626 return;
Michel Thierryba74cb12017-11-20 12:34:58 +0000627
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000628 if (need_preempt(engine, last, execlists->queue_priority)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100629 inject_preempt_context(engine);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100630 return;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100631 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000632
633 /*
634 * In theory, we could coalesce more requests onto
635 * the second port (the first port is active, with
636 * no preemptions pending). However, that means we
637 * then have to deal with the possible lite-restore
638 * of the second port (as we submit the ELSP, there
639 * may be a context-switch) but also we may complete
640 * the resubmission before the context-switch. Ergo,
641 * coalescing onto the second port will cause a
642 * preemption event, but we cannot predict whether
643 * that will affect port[0] or port[1].
644 *
645 * If the second port is already active, we can wait
646 * until the next context-switch before contemplating
647 * new requests. The GPU will be busy and we should be
648 * able to resubmit the new ELSP before it idles,
649 * avoiding pipeline bubbles (momentary pauses where
650 * the driver is unable to keep up the supply of new
651 * work). However, we have to double check that the
652 * priorities of the ports haven't been switch.
653 */
654 if (port_count(&port[1]))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100655 return;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000656
657 /*
658 * WaIdleLiteRestore:bdw,skl
659 * Apply the wa NOOPs to prevent
660 * ring:HEAD == rq:TAIL as we resubmit the
661 * request. See gen8_emit_breadcrumb() for
662 * where we prepare the padding after the
663 * end of the request.
664 */
665 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100666 }
667
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000668 while (rb) {
669 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000670 struct i915_request *rq, *rn;
Chris Wilson20311bd2016-11-14 20:41:03 +0000671
Chris Wilson0c7112a2018-04-18 19:40:51 +0100672 list_for_each_entry_safe(rq, rn, &p->requests, sched.link) {
Chris Wilson6c067572017-05-17 13:10:03 +0100673 /*
674 * Can we combine this request with the current port?
675 * It has to be the same context/ringbuffer and not
676 * have any exceptions (e.g. GVT saying never to
677 * combine contexts).
678 *
679 * If we can combine the requests, we can execute both
680 * by updating the RING_TAIL to point to the end of the
681 * second request, and so we never need to tell the
682 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100683 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100684 if (last &&
685 !can_merge_ctx(rq->hw_context, last->hw_context)) {
Chris Wilson6c067572017-05-17 13:10:03 +0100686 /*
687 * If we are on the second port and cannot
688 * combine this request with the last, then we
689 * are done.
690 */
Mika Kuoppala76e70082017-09-22 15:43:07 +0300691 if (port == last_port) {
Chris Wilson6c067572017-05-17 13:10:03 +0100692 __list_del_many(&p->requests,
Chris Wilson0c7112a2018-04-18 19:40:51 +0100693 &rq->sched.link);
Chris Wilson6c067572017-05-17 13:10:03 +0100694 goto done;
695 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100696
Chris Wilson6c067572017-05-17 13:10:03 +0100697 /*
698 * If GVT overrides us we only ever submit
699 * port[0], leaving port[1] empty. Note that we
700 * also have to be careful that we don't queue
701 * the same context (even though a different
702 * request) to the second port.
703 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100704 if (ctx_single_port_submission(last->hw_context) ||
705 ctx_single_port_submission(rq->hw_context)) {
Chris Wilson6c067572017-05-17 13:10:03 +0100706 __list_del_many(&p->requests,
Chris Wilson0c7112a2018-04-18 19:40:51 +0100707 &rq->sched.link);
Chris Wilson6c067572017-05-17 13:10:03 +0100708 goto done;
709 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100710
Chris Wilson1fc44d92018-05-17 22:26:32 +0100711 GEM_BUG_ON(last->hw_context == rq->hw_context);
Chris Wilson70c2a242016-09-09 14:11:46 +0100712
Chris Wilson6c067572017-05-17 13:10:03 +0100713 if (submit)
714 port_assign(port, last);
715 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300716
717 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100718 }
719
Chris Wilson0c7112a2018-04-18 19:40:51 +0100720 INIT_LIST_HEAD(&rq->sched.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000721 __i915_request_submit(rq);
722 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson6c067572017-05-17 13:10:03 +0100723 last = rq;
724 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100725 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000726
Chris Wilson20311bd2016-11-14 20:41:03 +0000727 rb = rb_next(rb);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300728 rb_erase(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100729 INIT_LIST_HEAD(&p->requests);
730 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100731 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000732 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100733
Chris Wilson6c067572017-05-17 13:10:03 +0100734done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100735 /*
736 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
737 *
738 * We choose queue_priority such that if we add a request of greater
739 * priority than this, we kick the submission tasklet to decide on
740 * the right order of submitting the requests to hardware. We must
741 * also be prepared to reorder requests as they are in-flight on the
742 * HW. We derive the queue_priority then as the first "hole" in
743 * the HW submission ports and if there are no available slots,
744 * the priority of the lowest executing request, i.e. last.
745 *
746 * When we do receive a higher priority request ready to run from the
747 * user, see queue_request(), the queue_priority is bumped to that
748 * request triggering preemption on the next dequeue (or subsequent
749 * interrupt for secondary ports).
750 */
751 execlists->queue_priority =
752 port != execlists->port ? rq_prio(last) : INT_MIN;
753
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300754 execlists->first = rb;
Chris Wilson0b02bef2018-06-28 21:12:04 +0100755 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100756 port_assign(port, last);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100757 execlists_submit_ports(engine);
758 }
Chris Wilson339ccd32018-02-15 16:25:53 +0000759
760 /* We must always keep the beast fed if we have work piled up */
Chris Wilson339ccd32018-02-15 16:25:53 +0000761 GEM_BUG_ON(execlists->first && !port_isset(execlists->port));
762
Chris Wilson4413c472018-05-08 22:03:17 +0100763 /* Re-evaluate the executing context setup after each preemptive kick */
764 if (last)
Chris Wilsonf2605202018-03-31 14:06:26 +0100765 execlists_user_begin(execlists, execlists->port);
Chris Wilson4413c472018-05-08 22:03:17 +0100766
Chris Wilson0b02bef2018-06-28 21:12:04 +0100767 /* If the engine is now idle, so should be the flag; and vice versa. */
768 GEM_BUG_ON(execlists_is_active(&engine->execlists,
769 EXECLISTS_ACTIVE_USER) ==
770 !port_isset(engine->execlists.port));
Chris Wilson4413c472018-05-08 22:03:17 +0100771}
772
773static void execlists_dequeue(struct intel_engine_cs *engine)
774{
Chris Wilson4413c472018-05-08 22:03:17 +0100775 unsigned long flags;
Chris Wilson4413c472018-05-08 22:03:17 +0100776
777 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100778 __execlists_dequeue(engine);
Chris Wilson4413c472018-05-08 22:03:17 +0100779 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100780}
781
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200782void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200783execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300784{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100785 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300786 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300787
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100788 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000789 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100790
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100791 GEM_TRACE("%s:port%u global=%d (fence %llx:%d), (current %d)\n",
792 rq->engine->name,
793 (unsigned int)(port - execlists->port),
794 rq->global_seqno,
795 rq->fence.context, rq->fence.seqno,
796 intel_engine_get_seqno(rq->engine));
797
Chris Wilson4a118ec2017-10-23 22:32:36 +0100798 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100799 execlists_context_schedule_out(rq,
800 i915_request_completed(rq) ?
801 INTEL_CONTEXT_SCHEDULE_OUT :
802 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800803
Chris Wilsone61e0f52018-02-21 09:56:36 +0000804 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100805
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100806 memset(port, 0, sizeof(*port));
807 port++;
808 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000809
Chris Wilson38057aa2018-03-24 12:58:29 +0000810 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
Chris Wilsonf2605202018-03-31 14:06:26 +0100811 execlists_user_end(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300812}
813
Chris Wilson46b36172018-03-23 10:18:24 +0000814static void clear_gtiir(struct intel_engine_cs *engine)
815{
Chris Wilson46b36172018-03-23 10:18:24 +0000816 struct drm_i915_private *dev_priv = engine->i915;
817 int i;
818
Chris Wilson46b36172018-03-23 10:18:24 +0000819 /*
820 * Clear any pending interrupt state.
821 *
822 * We do it twice out of paranoia that some of the IIR are
823 * double buffered, and so if we only reset it once there may
824 * still be an interrupt pending.
825 */
Oscar Mateoff047a82018-04-24 14:39:55 -0700826 if (INTEL_GEN(dev_priv) >= 11) {
827 static const struct {
828 u8 bank;
829 u8 bit;
830 } gen11_gtiir[] = {
831 [RCS] = {0, GEN11_RCS0},
832 [BCS] = {0, GEN11_BCS},
833 [_VCS(0)] = {1, GEN11_VCS(0)},
834 [_VCS(1)] = {1, GEN11_VCS(1)},
835 [_VCS(2)] = {1, GEN11_VCS(2)},
836 [_VCS(3)] = {1, GEN11_VCS(3)},
837 [_VECS(0)] = {1, GEN11_VECS(0)},
838 [_VECS(1)] = {1, GEN11_VECS(1)},
839 };
840 unsigned long irqflags;
841
842 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gen11_gtiir));
843
844 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
845 for (i = 0; i < 2; i++) {
846 gen11_reset_one_iir(dev_priv,
847 gen11_gtiir[engine->id].bank,
848 gen11_gtiir[engine->id].bit);
849 }
850 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
851 } else {
852 static const u8 gtiir[] = {
853 [RCS] = 0,
854 [BCS] = 0,
855 [VCS] = 1,
856 [VCS2] = 1,
857 [VECS] = 3,
858 };
859
860 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
861
862 for (i = 0; i < 2; i++) {
863 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
864 engine->irq_keep_mask);
865 POSTING_READ(GEN8_GT_IIR(gtiir[engine->id]));
866 }
867 GEM_BUG_ON(I915_READ(GEN8_GT_IIR(gtiir[engine->id])) &
Chris Wilson46b36172018-03-23 10:18:24 +0000868 engine->irq_keep_mask);
Chris Wilson46b36172018-03-23 10:18:24 +0000869 }
Chris Wilson46b36172018-03-23 10:18:24 +0000870}
871
872static void reset_irq(struct intel_engine_cs *engine)
873{
874 /* Mark all CS interrupts as complete */
875 smp_store_mb(engine->execlists.active, 0);
Chris Wilson46b36172018-03-23 10:18:24 +0000876
877 clear_gtiir(engine);
Chris Wilson46b36172018-03-23 10:18:24 +0000878}
879
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100880static void reset_csb_pointers(struct intel_engine_execlists *execlists)
881{
882 /*
883 * After a reset, the HW starts writing into CSB entry [0]. We
884 * therefore have to set our HEAD pointer back one entry so that
885 * the *first* entry we check is entry 0. To complicate this further,
886 * as we don't wait for the first interrupt after reset, we have to
887 * fake the HW write to point back to the last entry so that our
888 * inline comparison of our cached head position against the last HW
889 * write works even before the first interrupt.
890 */
891 execlists->csb_head = execlists->csb_write_reset;
892 WRITE_ONCE(*execlists->csb_write, execlists->csb_write_reset);
893}
894
Chris Wilson27a5f612017-09-15 18:31:00 +0100895static void execlists_cancel_requests(struct intel_engine_cs *engine)
896{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300897 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000898 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100899 struct rb_node *rb;
900 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100901
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100902 GEM_TRACE("%s current %d\n",
903 engine->name, intel_engine_get_seqno(engine));
Chris Wilson963ddd62018-03-02 11:33:24 +0000904
Chris Wilsona3e38832018-03-02 14:32:45 +0000905 /*
906 * Before we call engine->cancel_requests(), we should have exclusive
907 * access to the submission state. This is arranged for us by the
908 * caller disabling the interrupt generation, the tasklet and other
909 * threads that may then access the same state, giving us a free hand
910 * to reset state. However, we still need to let lockdep be aware that
911 * we know this state may be accessed in hardirq context, so we
912 * disable the irq around this manipulation and we want to keep
913 * the spinlock focused on its duties and not accidentally conflate
914 * coverage to the submission's irq state. (Similarly, although we
915 * shouldn't need to disable irq around the manipulation of the
916 * submission's irq state, we also wish to remind ourselves that
917 * it is irq state.)
918 */
Chris Wilsond8857d52018-06-28 21:12:05 +0100919 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100920
921 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200922 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +0000923 reset_irq(engine);
Chris Wilson27a5f612017-09-15 18:31:00 +0100924
925 /* Mark all executing requests as skipped. */
Chris Wilsona89d1f92018-05-02 17:38:39 +0100926 list_for_each_entry(rq, &engine->timeline.requests, link) {
Chris Wilson27a5f612017-09-15 18:31:00 +0100927 GEM_BUG_ON(!rq->global_seqno);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000928 if (!i915_request_completed(rq))
Chris Wilson27a5f612017-09-15 18:31:00 +0100929 dma_fence_set_error(&rq->fence, -EIO);
930 }
931
932 /* Flush the queued requests to the timeline list (for retiring). */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300933 rb = execlists->first;
Chris Wilson27a5f612017-09-15 18:31:00 +0100934 while (rb) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000935 struct i915_priolist *p = to_priolist(rb);
Chris Wilson27a5f612017-09-15 18:31:00 +0100936
Chris Wilson0c7112a2018-04-18 19:40:51 +0100937 list_for_each_entry_safe(rq, rn, &p->requests, sched.link) {
938 INIT_LIST_HEAD(&rq->sched.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100939
940 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000941 __i915_request_submit(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100942 }
943
944 rb = rb_next(rb);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300945 rb_erase(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100946 INIT_LIST_HEAD(&p->requests);
947 if (p->priority != I915_PRIORITY_NORMAL)
948 kmem_cache_free(engine->i915->priorities, p);
949 }
950
951 /* Remaining _unready_ requests will be nop'ed when submitted */
952
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000953 execlists->queue_priority = INT_MIN;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300954 execlists->queue = RB_ROOT;
955 execlists->first = NULL;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100956 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100957
Chris Wilsond8857d52018-06-28 21:12:05 +0100958 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100959}
960
Chris Wilson73377db2018-05-16 19:33:53 +0100961static void process_csb(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100962{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300963 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100964 struct execlist_port *port = execlists->port;
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100965 const u32 * const buf = execlists->csb_status;
966 u8 head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100967
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100968 /*
969 * Note that csb_write, csb_status may be either in HWSP or mmio.
970 * When reading from the csb_write mmio register, we have to be
971 * careful to only use the GEN8_CSB_WRITE_PTR portion, which is
972 * the low 4bits. As it happens we know the next 4bits are always
973 * zero and so we can simply masked off the low u8 of the register
974 * and treat it identically to reading from the HWSP (without having
975 * to use explicit shifting and masking, and probably bifurcating
976 * the code to handle the legacy mmio read).
977 */
978 head = execlists->csb_head;
979 tail = READ_ONCE(*execlists->csb_write);
980 GEM_TRACE("%s cs-irq head=%d, tail=%d\n", engine->name, head, tail);
981 if (unlikely(head == tail))
982 return;
Chris Wilson9153e6b2018-03-21 09:10:27 +0000983
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100984 /*
985 * Hopefully paired with a wmb() in HW!
986 *
987 * We must complete the read of the write pointer before any reads
988 * from the CSB, so that we do not see stale values. Without an rmb
989 * (lfence) the HW may speculatively perform the CSB[] reads *before*
990 * we perform the READ_ONCE(*csb_write).
991 */
992 rmb();
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000993
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100994 do {
Chris Wilson8ea397f2018-06-28 21:12:06 +0100995 struct i915_request *rq;
996 unsigned int status;
997 unsigned int count;
998
999 if (++head == GEN8_CSB_ENTRIES)
1000 head = 0;
1001
1002 /*
1003 * We are flying near dragons again.
1004 *
1005 * We hold a reference to the request in execlist_port[]
1006 * but no more than that. We are operating in softirq
1007 * context and so cannot hold any mutex or sleep. That
1008 * prevents us stopping the requests we are processing
1009 * in port[] from being retired simultaneously (the
1010 * breadcrumb will be complete before we see the
1011 * context-switch). As we only hold the reference to the
1012 * request, any pointer chasing underneath the request
1013 * is subject to a potential use-after-free. Thus we
1014 * store all of the bookkeeping within port[] as
1015 * required, and avoid using unguarded pointers beneath
1016 * request itself. The same applies to the atomic
1017 * status notifier.
1018 */
1019
Chris Wilson8ea397f2018-06-28 21:12:06 +01001020 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
1021 engine->name, head,
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001022 buf[2 * head + 0], buf[2 * head + 1],
Chris Wilson8ea397f2018-06-28 21:12:06 +01001023 execlists->active);
1024
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001025 status = buf[2 * head];
Chris Wilson8ea397f2018-06-28 21:12:06 +01001026 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
1027 GEN8_CTX_STATUS_PREEMPTED))
1028 execlists_set_active(execlists,
1029 EXECLISTS_ACTIVE_HWACK);
1030 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
1031 execlists_clear_active(execlists,
1032 EXECLISTS_ACTIVE_HWACK);
1033
1034 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
1035 continue;
1036
1037 /* We should never get a COMPLETED | IDLE_ACTIVE! */
1038 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
1039
1040 if (status & GEN8_CTX_STATUS_COMPLETE &&
1041 buf[2*head + 1] == execlists->preempt_complete_status) {
1042 GEM_TRACE("%s preempt-idle\n", engine->name);
1043 complete_preempt_context(execlists);
1044 continue;
Chris Wilson767a9832017-09-13 09:56:05 +01001045 }
Chris Wilson8ea397f2018-06-28 21:12:06 +01001046
1047 if (status & GEN8_CTX_STATUS_PREEMPTED &&
1048 execlists_is_active(execlists,
1049 EXECLISTS_ACTIVE_PREEMPT))
1050 continue;
1051
1052 GEM_BUG_ON(!execlists_is_active(execlists,
1053 EXECLISTS_ACTIVE_USER));
1054
1055 rq = port_unpack(port, &count);
1056 GEM_TRACE("%s out[0]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001057 engine->name,
Chris Wilson8ea397f2018-06-28 21:12:06 +01001058 port->context_id, count,
1059 rq ? rq->global_seqno : 0,
1060 rq ? rq->fence.context : 0,
1061 rq ? rq->fence.seqno : 0,
1062 intel_engine_get_seqno(engine),
1063 rq ? rq_prio(rq) : 0);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001064
Chris Wilson8ea397f2018-06-28 21:12:06 +01001065 /* Check the context/desc id for this event matches */
1066 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilsona37951a2017-01-24 11:00:06 +00001067
Chris Wilson8ea397f2018-06-28 21:12:06 +01001068 GEM_BUG_ON(count == 0);
1069 if (--count == 0) {
1070 /*
1071 * On the final event corresponding to the
1072 * submission of this context, we expect either
1073 * an element-switch event or a completion
1074 * event (and on completion, the active-idle
1075 * marker). No more preemptions, lite-restore
1076 * or otherwise.
1077 */
1078 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
1079 GEM_BUG_ON(port_isset(&port[1]) &&
1080 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
1081 GEM_BUG_ON(!port_isset(&port[1]) &&
1082 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001083
Chris Wilson73377db2018-05-16 19:33:53 +01001084 /*
Chris Wilson8ea397f2018-06-28 21:12:06 +01001085 * We rely on the hardware being strongly
1086 * ordered, that the breadcrumb write is
1087 * coherent (visible from the CPU) before the
1088 * user interrupt and CSB is processed.
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001089 */
Chris Wilson8ea397f2018-06-28 21:12:06 +01001090 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001091
Chris Wilson8ea397f2018-06-28 21:12:06 +01001092 execlists_context_schedule_out(rq,
1093 INTEL_CONTEXT_SCHEDULE_OUT);
1094 i915_request_put(rq);
Michel Thierryba74cb12017-11-20 12:34:58 +00001095
Chris Wilson8ea397f2018-06-28 21:12:06 +01001096 GEM_TRACE("%s completed ctx=%d\n",
1097 engine->name, port->context_id);
Michel Thierryba74cb12017-11-20 12:34:58 +00001098
Chris Wilson8ea397f2018-06-28 21:12:06 +01001099 port = execlists_port_complete(execlists, port);
1100 if (port_isset(port))
1101 execlists_user_begin(execlists, port);
1102 else
1103 execlists_user_end(execlists);
1104 } else {
1105 port_set(port, port_pack(rq, count));
Chris Wilson4af0d722017-03-25 20:10:53 +00001106 }
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001107 } while (head != tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001108
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001109 execlists->csb_head = head;
Chris Wilson73377db2018-05-16 19:33:53 +01001110}
1111
1112/*
1113 * Check the unread Context Status Buffers and manage the submission of new
1114 * contexts to the ELSP accordingly.
1115 */
1116static void execlists_submission_tasklet(unsigned long data)
1117{
1118 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
1119
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001120 GEM_TRACE("%s awake?=%d, active=%x\n",
Chris Wilson73377db2018-05-16 19:33:53 +01001121 engine->name,
1122 engine->i915->gt.awake,
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001123 engine->execlists.active);
Chris Wilson73377db2018-05-16 19:33:53 +01001124
1125 /*
1126 * We can skip acquiring intel_runtime_pm_get() here as it was taken
1127 * on our behalf by the request (see i915_gem_mark_busy()) and it will
1128 * not be relinquished until the device is idle (see
1129 * i915_gem_idle_work_handler()). As a precaution, we make sure
1130 * that all ELSP are drained i.e. we have processed the CSB,
1131 * before allowing ourselves to idle and calling intel_runtime_pm_put().
1132 */
1133 GEM_BUG_ON(!engine->i915->gt.awake);
1134
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001135 process_csb(engine);
Chris Wilson73377db2018-05-16 19:33:53 +01001136 if (!execlists_is_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001137 execlists_dequeue(engine);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001138}
1139
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001140static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001141 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001142 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001143{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001144 list_add_tail(&node->link,
Chris Wilson87c7acf2018-05-08 01:30:45 +01001145 &lookup_priolist(engine, prio)->requests);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001146}
Chris Wilson27606fd2017-09-16 21:44:13 +01001147
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001148static void __submit_queue(struct intel_engine_cs *engine, int prio)
1149{
1150 engine->execlists.queue_priority = prio;
1151 tasklet_hi_schedule(&engine->execlists.tasklet);
1152}
1153
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001154static void submit_queue(struct intel_engine_cs *engine, int prio)
1155{
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001156 if (prio > engine->execlists.queue_priority)
1157 __submit_queue(engine, prio);
Chris Wilson27606fd2017-09-16 21:44:13 +01001158}
1159
Chris Wilsone61e0f52018-02-21 09:56:36 +00001160static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001161{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001162 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001163 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001164
Chris Wilson663f71e2016-11-14 20:41:00 +00001165 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001166 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001167
Chris Wilson0c7112a2018-04-18 19:40:51 +01001168 queue_request(engine, &request->sched, rq_prio(request));
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001169 submit_queue(engine, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001170
Mika Kuoppalab620e872017-09-22 15:43:03 +03001171 GEM_BUG_ON(!engine->execlists.first);
Chris Wilson0c7112a2018-04-18 19:40:51 +01001172 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001173
Chris Wilsona89d1f92018-05-02 17:38:39 +01001174 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001175}
1176
Chris Wilson0c7112a2018-04-18 19:40:51 +01001177static struct i915_request *sched_to_request(struct i915_sched_node *node)
Chris Wilson1f181222017-10-03 21:34:50 +01001178{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001179 return container_of(node, struct i915_request, sched);
Chris Wilson1f181222017-10-03 21:34:50 +01001180}
1181
Chris Wilson20311bd2016-11-14 20:41:03 +00001182static struct intel_engine_cs *
Chris Wilson0c7112a2018-04-18 19:40:51 +01001183sched_lock_engine(struct i915_sched_node *node, struct intel_engine_cs *locked)
Chris Wilson20311bd2016-11-14 20:41:03 +00001184{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001185 struct intel_engine_cs *engine = sched_to_request(node)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001186
Chris Wilsona79a5242017-03-27 21:21:43 +01001187 GEM_BUG_ON(!locked);
1188
Chris Wilson20311bd2016-11-14 20:41:03 +00001189 if (engine != locked) {
Chris Wilsona89d1f92018-05-02 17:38:39 +01001190 spin_unlock(&locked->timeline.lock);
1191 spin_lock(&engine->timeline.lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001192 }
1193
1194 return engine;
1195}
1196
Chris Wilsonb7268c52018-04-18 19:40:52 +01001197static void execlists_schedule(struct i915_request *request,
1198 const struct i915_sched_attr *attr)
Chris Wilson20311bd2016-11-14 20:41:03 +00001199{
Chris Wilsona02eb972018-05-08 01:30:46 +01001200 struct i915_priolist *uninitialized_var(pl);
1201 struct intel_engine_cs *engine, *last;
Chris Wilson20311bd2016-11-14 20:41:03 +00001202 struct i915_dependency *dep, *p;
1203 struct i915_dependency stack;
Chris Wilsonb7268c52018-04-18 19:40:52 +01001204 const int prio = attr->priority;
Chris Wilson20311bd2016-11-14 20:41:03 +00001205 LIST_HEAD(dfs);
1206
Chris Wilson7d1ea602017-09-28 20:39:00 +01001207 GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
1208
Chris Wilsone61e0f52018-02-21 09:56:36 +00001209 if (i915_request_completed(request))
Chris Wilsonc218ee02018-01-06 10:56:18 +00001210 return;
1211
Chris Wilsonb7268c52018-04-18 19:40:52 +01001212 if (prio <= READ_ONCE(request->sched.attr.priority))
Chris Wilson20311bd2016-11-14 20:41:03 +00001213 return;
1214
Chris Wilson70cd1472016-11-28 14:36:49 +00001215 /* Need BKL in order to use the temporary link inside i915_dependency */
1216 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +00001217
Chris Wilson0c7112a2018-04-18 19:40:51 +01001218 stack.signaler = &request->sched;
Chris Wilson20311bd2016-11-14 20:41:03 +00001219 list_add(&stack.dfs_link, &dfs);
1220
Chris Wilsonce01b172018-01-02 15:12:26 +00001221 /*
1222 * Recursively bump all dependent priorities to match the new request.
Chris Wilson20311bd2016-11-14 20:41:03 +00001223 *
1224 * A naive approach would be to use recursion:
Chris Wilson0c7112a2018-04-18 19:40:51 +01001225 * static void update_priorities(struct i915_sched_node *node, prio) {
1226 * list_for_each_entry(dep, &node->signalers_list, signal_link)
Chris Wilson20311bd2016-11-14 20:41:03 +00001227 * update_priorities(dep->signal, prio)
Chris Wilson0c7112a2018-04-18 19:40:51 +01001228 * queue_request(node);
Chris Wilson20311bd2016-11-14 20:41:03 +00001229 * }
1230 * but that may have unlimited recursion depth and so runs a very
1231 * real risk of overunning the kernel stack. Instead, we build
1232 * a flat list of all dependencies starting with the current request.
1233 * As we walk the list of dependencies, we add all of its dependencies
1234 * to the end of the list (this may include an already visited
1235 * request) and continue to walk onwards onto the new dependencies. The
1236 * end result is a topological list of requests in reverse order, the
1237 * last element in the list is the request we must execute first.
1238 */
Chris Wilson2221c5b2018-01-02 15:12:27 +00001239 list_for_each_entry(dep, &dfs, dfs_link) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001240 struct i915_sched_node *node = dep->signaler;
Chris Wilson20311bd2016-11-14 20:41:03 +00001241
Chris Wilsonce01b172018-01-02 15:12:26 +00001242 /*
1243 * Within an engine, there can be no cycle, but we may
Chris Wilsona79a5242017-03-27 21:21:43 +01001244 * refer to the same dependency chain multiple times
1245 * (redundant dependencies are not eliminated) and across
1246 * engines.
1247 */
Chris Wilson0c7112a2018-04-18 19:40:51 +01001248 list_for_each_entry(p, &node->signalers_list, signal_link) {
Chris Wilsonce01b172018-01-02 15:12:26 +00001249 GEM_BUG_ON(p == dep); /* no cycles! */
1250
Chris Wilson0c7112a2018-04-18 19:40:51 +01001251 if (i915_sched_node_signaled(p->signaler))
Chris Wilson1f181222017-10-03 21:34:50 +01001252 continue;
1253
Chris Wilsonb7268c52018-04-18 19:40:52 +01001254 GEM_BUG_ON(p->signaler->attr.priority < node->attr.priority);
1255 if (prio > READ_ONCE(p->signaler->attr.priority))
Chris Wilson20311bd2016-11-14 20:41:03 +00001256 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +01001257 }
Chris Wilson20311bd2016-11-14 20:41:03 +00001258 }
1259
Chris Wilsonce01b172018-01-02 15:12:26 +00001260 /*
1261 * If we didn't need to bump any existing priorities, and we haven't
Chris Wilson349bdb62017-05-17 13:10:05 +01001262 * yet submitted this request (i.e. there is no potential race with
1263 * execlists_submit_request()), we can set our own priority and skip
1264 * acquiring the engine locks.
1265 */
Chris Wilsonb7268c52018-04-18 19:40:52 +01001266 if (request->sched.attr.priority == I915_PRIORITY_INVALID) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001267 GEM_BUG_ON(!list_empty(&request->sched.link));
Chris Wilsonb7268c52018-04-18 19:40:52 +01001268 request->sched.attr = *attr;
Chris Wilson349bdb62017-05-17 13:10:05 +01001269 if (stack.dfs_link.next == stack.dfs_link.prev)
1270 return;
1271 __list_del_entry(&stack.dfs_link);
1272 }
1273
Chris Wilsona02eb972018-05-08 01:30:46 +01001274 last = NULL;
Chris Wilsona79a5242017-03-27 21:21:43 +01001275 engine = request->engine;
Chris Wilsona89d1f92018-05-02 17:38:39 +01001276 spin_lock_irq(&engine->timeline.lock);
Chris Wilsona79a5242017-03-27 21:21:43 +01001277
Chris Wilson20311bd2016-11-14 20:41:03 +00001278 /* Fifo and depth-first replacement ensure our deps execute before us */
1279 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001280 struct i915_sched_node *node = dep->signaler;
Chris Wilson20311bd2016-11-14 20:41:03 +00001281
1282 INIT_LIST_HEAD(&dep->dfs_link);
1283
Chris Wilson0c7112a2018-04-18 19:40:51 +01001284 engine = sched_lock_engine(node, engine);
Chris Wilson20311bd2016-11-14 20:41:03 +00001285
Chris Wilsonb7268c52018-04-18 19:40:52 +01001286 if (prio <= node->attr.priority)
Chris Wilson20311bd2016-11-14 20:41:03 +00001287 continue;
1288
Chris Wilsonb7268c52018-04-18 19:40:52 +01001289 node->attr.priority = prio;
Chris Wilson0c7112a2018-04-18 19:40:51 +01001290 if (!list_empty(&node->link)) {
Chris Wilsona02eb972018-05-08 01:30:46 +01001291 if (last != engine) {
1292 pl = lookup_priolist(engine, prio);
1293 last = engine;
1294 }
1295 GEM_BUG_ON(pl->priority != prio);
1296 list_move_tail(&node->link, &pl->requests);
Chris Wilsona79a5242017-03-27 21:21:43 +01001297 }
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001298
1299 if (prio > engine->execlists.queue_priority &&
Chris Wilson0c7112a2018-04-18 19:40:51 +01001300 i915_sw_fence_done(&sched_to_request(node)->submit))
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001301 __submit_queue(engine, prio);
Chris Wilson20311bd2016-11-14 20:41:03 +00001302 }
1303
Chris Wilsona89d1f92018-05-02 17:38:39 +01001304 spin_unlock_irq(&engine->timeline.lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001305}
1306
Chris Wilson1fc44d92018-05-17 22:26:32 +01001307static void execlists_context_destroy(struct intel_context *ce)
1308{
Chris Wilson1fc44d92018-05-17 22:26:32 +01001309 GEM_BUG_ON(ce->pin_count);
1310
Chris Wilsondd12c6c2018-06-25 11:06:03 +01001311 if (!ce->state)
1312 return;
1313
Chris Wilson1fc44d92018-05-17 22:26:32 +01001314 intel_ring_free(ce->ring);
Chris Wilsonefe79d42018-06-25 11:06:04 +01001315
1316 GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
1317 i915_gem_object_put(ce->state->obj);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001318}
1319
Chris Wilson867985d2018-05-17 22:26:33 +01001320static void execlists_context_unpin(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001321{
1322 intel_ring_unpin(ce->ring);
1323
1324 ce->state->obj->pin_global--;
1325 i915_gem_object_unpin_map(ce->state->obj);
1326 i915_vma_unpin(ce->state);
1327
1328 i915_gem_context_put(ce->gem_context);
1329}
1330
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001331static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1332{
1333 unsigned int flags;
1334 int err;
1335
1336 /*
1337 * Clear this page out of any CPU caches for coherent swap-in/out.
1338 * We only want to do this on the first bind so that we do not stall
1339 * on an active context (which by nature is already on the GPU).
1340 */
1341 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1342 err = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1343 if (err)
1344 return err;
1345 }
1346
1347 flags = PIN_GLOBAL | PIN_HIGH;
1348 if (ctx->ggtt_offset_bias)
1349 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
1350
1351 return i915_vma_pin(vma, 0, GEN8_LR_CONTEXT_ALIGN, flags);
1352}
1353
Chris Wilson1fc44d92018-05-17 22:26:32 +01001354static struct intel_context *
1355__execlists_context_pin(struct intel_engine_cs *engine,
1356 struct i915_gem_context *ctx,
1357 struct intel_context *ce)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001358{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001359 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001360 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001361
Chris Wilson1fc44d92018-05-17 22:26:32 +01001362 ret = execlists_context_deferred_alloc(ctx, engine, ce);
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001363 if (ret)
1364 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001365 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001366
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001367 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001368 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001369 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001370
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001371 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001372 if (IS_ERR(vaddr)) {
1373 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001374 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001375 }
1376
Chris Wilsond822bb12017-04-03 12:34:25 +01001377 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +01001378 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001379 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001380
Chris Wilson1fc44d92018-05-17 22:26:32 +01001381 intel_lr_context_descriptor_update(ctx, engine, ce);
Chris Wilson9021ad02016-05-24 14:53:37 +01001382
Chris Wilsona3aabe82016-10-04 21:11:26 +01001383 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1384 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001385 i915_ggtt_offset(ce->ring->vma);
Chris Wilson41d37682018-06-11 12:08:45 +01001386 GEM_BUG_ON(!intel_ring_offset_valid(ce->ring, ce->ring->head));
Chris Wilsonc216e902018-03-27 22:01:36 +01001387 ce->lrc_reg_state[CTX_RING_HEAD+1] = ce->ring->head;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001388
Chris Wilson3d574a62017-10-13 21:26:16 +01001389 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001390 i915_gem_context_get(ctx);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001391 return ce;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001392
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001393unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001394 i915_gem_object_unpin_map(ce->state->obj);
1395unpin_vma:
1396 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001397err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001398 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001399 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001400}
1401
Chris Wilson1fc44d92018-05-17 22:26:32 +01001402static const struct intel_context_ops execlists_context_ops = {
1403 .unpin = execlists_context_unpin,
1404 .destroy = execlists_context_destroy,
1405};
1406
1407static struct intel_context *
1408execlists_context_pin(struct intel_engine_cs *engine,
1409 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001410{
Chris Wilsonab82a062018-04-30 14:15:01 +01001411 struct intel_context *ce = to_intel_context(ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001412
Chris Wilson91c8a322016-07-05 10:40:23 +01001413 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001414
Chris Wilson1fc44d92018-05-17 22:26:32 +01001415 if (likely(ce->pin_count++))
1416 return ce;
1417 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001418
Chris Wilson1fc44d92018-05-17 22:26:32 +01001419 ce->ops = &execlists_context_ops;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001420
Chris Wilson1fc44d92018-05-17 22:26:32 +01001421 return __execlists_context_pin(engine, ctx, ce);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001422}
1423
Chris Wilsone61e0f52018-02-21 09:56:36 +00001424static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001425{
Chris Wilsonfd138212017-11-15 15:12:04 +00001426 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001427
Chris Wilson1fc44d92018-05-17 22:26:32 +01001428 GEM_BUG_ON(!request->hw_context->pin_count);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001429
Chris Wilsonef11c012016-12-18 15:37:19 +00001430 /* Flush enough space to reduce the likelihood of waiting after
1431 * we start building the request - in which case we will just
1432 * have to repeat work.
1433 */
1434 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1435
Chris Wilsonfd138212017-11-15 15:12:04 +00001436 ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1437 if (ret)
1438 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001439
Chris Wilsonef11c012016-12-18 15:37:19 +00001440 /* Note that after this point, we have committed to using
1441 * this request as it is being used to both track the
1442 * state of engine initialisation and liveness of the
1443 * golden renderstate above. Think twice before you try
1444 * to cancel/unwind this request now.
1445 */
1446
1447 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1448 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001449}
1450
Arun Siluvery9e000842015-07-03 14:27:31 +01001451/*
1452 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1453 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1454 * but there is a slight complication as this is applied in WA batch where the
1455 * values are only initialized once so we cannot take register value at the
1456 * beginning and reuse it further; hence we save its value to memory, upload a
1457 * constant value with bit21 set and then we restore it back with the saved value.
1458 * To simplify the WA, a constant value is formed by using the default value
1459 * of this register. This shouldn't be a problem because we are only modifying
1460 * it for a short period and this batch in non-premptible. We can ofcourse
1461 * use additional instructions that read the actual value of the register
1462 * at that time and set our bit of interest but it makes the WA complicated.
1463 *
1464 * This WA is also required for Gen9 so extracting as a function avoids
1465 * code duplication.
1466 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001467static u32 *
1468gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001469{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001470 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1471 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1472 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1473 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001474
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001475 *batch++ = MI_LOAD_REGISTER_IMM(1);
1476 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1477 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001478
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001479 batch = gen8_emit_pipe_control(batch,
1480 PIPE_CONTROL_CS_STALL |
1481 PIPE_CONTROL_DC_FLUSH_ENABLE,
1482 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001483
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001484 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1485 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1486 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1487 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001488
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001489 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001490}
1491
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001492/*
1493 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1494 * initialized at the beginning and shared across all contexts but this field
1495 * helps us to have multiple batches at different offsets and select them based
1496 * on a criteria. At the moment this batch always start at the beginning of the page
1497 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001498 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001499 * The number of WA applied are not known at the beginning; we use this field
1500 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001501 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001502 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1503 * so it adds NOOPs as padding to make it cacheline aligned.
1504 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1505 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001506 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001507static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001508{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001509 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001510 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001511
Arun Siluveryc82435b2015-06-19 18:37:13 +01001512 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001513 if (IS_BROADWELL(engine->i915))
1514 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001515
Arun Siluvery0160f052015-06-23 15:46:57 +01001516 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1517 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001518 batch = gen8_emit_pipe_control(batch,
1519 PIPE_CONTROL_FLUSH_L3 |
1520 PIPE_CONTROL_GLOBAL_GTT_IVB |
1521 PIPE_CONTROL_CS_STALL |
1522 PIPE_CONTROL_QW_WRITE,
1523 i915_ggtt_offset(engine->scratch) +
1524 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001525
Chris Wilsonbeecec92017-10-03 21:34:52 +01001526 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1527
Arun Siluvery17ee9502015-06-19 19:07:01 +01001528 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001529 while ((unsigned long)batch % CACHELINE_BYTES)
1530 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001531
1532 /*
1533 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1534 * execution depends on the length specified in terms of cache lines
1535 * in the register CTX_RCS_INDIRECT_CTX
1536 */
1537
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001538 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001539}
1540
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001541struct lri {
1542 i915_reg_t reg;
1543 u32 value;
1544};
1545
1546static u32 *emit_lri(u32 *batch, const struct lri *lri, unsigned int count)
1547{
1548 GEM_BUG_ON(!count || count > 63);
1549
1550 *batch++ = MI_LOAD_REGISTER_IMM(count);
1551 do {
1552 *batch++ = i915_mmio_reg_offset(lri->reg);
1553 *batch++ = lri->value;
1554 } while (lri++, --count);
1555 *batch++ = MI_NOOP;
1556
1557 return batch;
1558}
1559
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001560static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001561{
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001562 static const struct lri lri[] = {
1563 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
1564 {
1565 COMMON_SLICE_CHICKEN2,
1566 __MASKED_FIELD(GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE,
1567 0),
1568 },
1569
1570 /* BSpec: 11391 */
1571 {
1572 FF_SLICE_CHICKEN,
1573 __MASKED_FIELD(FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX,
1574 FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX),
1575 },
1576
1577 /* BSpec: 11299 */
1578 {
1579 _3D_CHICKEN3,
1580 __MASKED_FIELD(_3D_CHICKEN_SF_PROVOKING_VERTEX_FIX,
1581 _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX),
1582 }
1583 };
1584
Chris Wilsonbeecec92017-10-03 21:34:52 +01001585 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1586
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001587 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001588 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001589
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001590 batch = emit_lri(batch, lri, ARRAY_SIZE(lri));
Mika Kuoppala873e8172016-07-20 14:26:13 +03001591
Mika Kuoppala066d4622016-06-07 17:19:15 +03001592 /* WaClearSlmSpaceAtContextSwitch:kbl */
1593 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001594 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001595 batch = gen8_emit_pipe_control(batch,
1596 PIPE_CONTROL_FLUSH_L3 |
1597 PIPE_CONTROL_GLOBAL_GTT_IVB |
1598 PIPE_CONTROL_CS_STALL |
1599 PIPE_CONTROL_QW_WRITE,
1600 i915_ggtt_offset(engine->scratch)
1601 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001602 }
Tim Gore3485d992016-07-05 10:01:30 +01001603
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001604 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001605 if (HAS_POOLED_EU(engine->i915)) {
1606 /*
1607 * EU pool configuration is setup along with golden context
1608 * during context initialization. This value depends on
1609 * device type (2x6 or 3x6) and needs to be updated based
1610 * on which subslice is disabled especially for 2x6
1611 * devices, however it is safe to load default
1612 * configuration of 3x6 device instead of masking off
1613 * corresponding bits because HW ignores bits of a disabled
1614 * subslice and drops down to appropriate config. Please
1615 * see render_state_setup() in i915_gem_render_state.c for
1616 * possible configurations, to avoid duplication they are
1617 * not shown here again.
1618 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001619 *batch++ = GEN9_MEDIA_POOL_STATE;
1620 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1621 *batch++ = 0x00777000;
1622 *batch++ = 0;
1623 *batch++ = 0;
1624 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001625 }
1626
Chris Wilsonbeecec92017-10-03 21:34:52 +01001627 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1628
Arun Siluvery0504cff2015-07-14 15:01:27 +01001629 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001630 while ((unsigned long)batch % CACHELINE_BYTES)
1631 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001632
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001633 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001634}
1635
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001636static u32 *
1637gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1638{
1639 int i;
1640
1641 /*
1642 * WaPipeControlBefore3DStateSamplePattern: cnl
1643 *
1644 * Ensure the engine is idle prior to programming a
1645 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1646 */
1647 batch = gen8_emit_pipe_control(batch,
1648 PIPE_CONTROL_CS_STALL,
1649 0);
1650 /*
1651 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1652 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1653 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1654 * confusing. Since gen8_emit_pipe_control() already advances the
1655 * batch by 6 dwords, we advance the other 10 here, completing a
1656 * cacheline. It's not clear if the workaround requires this padding
1657 * before other commands, or if it's just the regular padding we would
1658 * already have for the workaround bb, so leave it here for now.
1659 */
1660 for (i = 0; i < 10; i++)
1661 *batch++ = MI_NOOP;
1662
1663 /* Pad to end of cacheline */
1664 while ((unsigned long)batch % CACHELINE_BYTES)
1665 *batch++ = MI_NOOP;
1666
1667 return batch;
1668}
1669
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001670#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1671
1672static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001673{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001674 struct drm_i915_gem_object *obj;
1675 struct i915_vma *vma;
1676 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001677
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001678 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001679 if (IS_ERR(obj))
1680 return PTR_ERR(obj);
1681
Chris Wilson82ad6442018-06-05 16:37:58 +01001682 vma = i915_vma_instance(obj, &engine->i915->ggtt.vm, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001683 if (IS_ERR(vma)) {
1684 err = PTR_ERR(vma);
1685 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001686 }
1687
Chris Wilson48bb74e2016-08-15 10:49:04 +01001688 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1689 if (err)
1690 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001691
Chris Wilson48bb74e2016-08-15 10:49:04 +01001692 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001693 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001694
1695err:
1696 i915_gem_object_put(obj);
1697 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001698}
1699
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001700static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001701{
Chris Wilson19880c42016-08-15 10:49:05 +01001702 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001703}
1704
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001705typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1706
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001707static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001708{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001709 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001710 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1711 &wa_ctx->per_ctx };
1712 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001713 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001714 void *batch, *batch_ptr;
1715 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001716 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001717
Tvrtko Ursulin10bde232018-01-19 10:00:04 +00001718 if (GEM_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001719 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001720
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001721 switch (INTEL_GEN(engine->i915)) {
Oscar Mateocc38cae2018-05-08 14:29:23 -07001722 case 11:
1723 return 0;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001724 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001725 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1726 wa_bb_fn[1] = NULL;
1727 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001728 case 9:
1729 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001730 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001731 break;
1732 case 8:
1733 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001734 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001735 break;
1736 default:
1737 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001738 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001739 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001740
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001741 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001742 if (ret) {
1743 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1744 return ret;
1745 }
1746
Chris Wilson48bb74e2016-08-15 10:49:04 +01001747 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001748 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001749
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001750 /*
1751 * Emit the two workaround batch buffers, recording the offset from the
1752 * start of the workaround batch buffer object for each and their
1753 * respective sizes.
1754 */
1755 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1756 wa_bb[i]->offset = batch_ptr - batch;
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001757 if (GEM_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1758 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001759 ret = -EINVAL;
1760 break;
1761 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001762 if (wa_bb_fn[i])
1763 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001764 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001765 }
1766
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001767 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1768
Arun Siluvery17ee9502015-06-19 19:07:01 +01001769 kunmap_atomic(batch);
1770 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001771 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001772
1773 return ret;
1774}
1775
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001776static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001777{
Chris Wilsonc0336662016-05-06 15:40:21 +01001778 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001779
1780 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001781
1782 /*
1783 * Make sure we're not enabling the new 12-deep CSB
1784 * FIFO as that requires a slightly updated handling
1785 * in the ctx switch irq. Since we're currently only
1786 * using only 2 elements of the enhanced execlists the
1787 * deeper FIFO it's not needed and it's not worth adding
1788 * more statements to the irq handler to support it.
1789 */
1790 if (INTEL_GEN(dev_priv) >= 11)
1791 I915_WRITE(RING_MODE_GEN7(engine),
1792 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1793 else
1794 I915_WRITE(RING_MODE_GEN7(engine),
1795 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1796
Chris Wilson9a4dc802018-05-18 11:09:33 +01001797 I915_WRITE(RING_MI_MODE(engine->mmio_base),
1798 _MASKED_BIT_DISABLE(STOP_RING));
1799
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001800 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1801 engine->status_page.ggtt_offset);
1802 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1803}
1804
Chris Wilson9a4dc802018-05-18 11:09:33 +01001805static bool unexpected_starting_state(struct intel_engine_cs *engine)
1806{
1807 struct drm_i915_private *dev_priv = engine->i915;
1808 bool unexpected = false;
1809
1810 if (I915_READ(RING_MI_MODE(engine->mmio_base)) & STOP_RING) {
1811 DRM_DEBUG_DRIVER("STOP_RING still set in RING_MI_MODE\n");
1812 unexpected = true;
1813 }
1814
1815 return unexpected;
1816}
1817
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001818static int gen8_init_common_ring(struct intel_engine_cs *engine)
1819{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001820 int ret;
1821
1822 ret = intel_mocs_init_engine(engine);
1823 if (ret)
1824 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001825
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001826 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001827 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001828
Chris Wilson9a4dc802018-05-18 11:09:33 +01001829 if (GEM_SHOW_DEBUG() && unexpected_starting_state(engine)) {
1830 struct drm_printer p = drm_debug_printer(__func__);
1831
1832 intel_engine_dump(engine, &p, NULL);
1833 }
1834
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001835 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001836
Chris Wilson821ed7d2016-09-09 14:11:53 +01001837 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001838}
1839
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001840static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001841{
Chris Wilsonc0336662016-05-06 15:40:21 +01001842 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001843 int ret;
1844
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001845 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001846 if (ret)
1847 return ret;
1848
Chris Wilsonf4ecfbf2018-04-14 13:27:54 +01001849 intel_whitelist_workarounds_apply(engine);
Oscar Mateo59b449d2018-04-10 09:12:47 -07001850
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001851 /* We need to disable the AsyncFlip performance optimisations in order
1852 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1853 * programmed to '1' on all products.
1854 *
1855 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1856 */
1857 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1858
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001859 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1860
Oscar Mateo59b449d2018-04-10 09:12:47 -07001861 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001862}
1863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001864static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001865{
1866 int ret;
1867
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001868 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001869 if (ret)
1870 return ret;
1871
Chris Wilsonf4ecfbf2018-04-14 13:27:54 +01001872 intel_whitelist_workarounds_apply(engine);
Oscar Mateo59b449d2018-04-10 09:12:47 -07001873
1874 return 0;
Damien Lespiau82ef8222015-02-09 19:33:08 +00001875}
1876
Chris Wilson5adfb772018-05-16 19:33:51 +01001877static struct i915_request *
1878execlists_reset_prepare(struct intel_engine_cs *engine)
1879{
1880 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson63572932018-05-16 19:33:54 +01001881 struct i915_request *request, *active;
Chris Wilson5adfb772018-05-16 19:33:51 +01001882
1883 GEM_TRACE("%s\n", engine->name);
1884
1885 /*
1886 * Prevent request submission to the hardware until we have
1887 * completed the reset in i915_gem_reset_finish(). If a request
1888 * is completed by one engine, it may then queue a request
1889 * to a second via its execlists->tasklet *just* as we are
1890 * calling engine->init_hw() and also writing the ELSP.
1891 * Turning off the execlists->tasklet until the reset is over
1892 * prevents the race.
1893 */
1894 __tasklet_disable_sync_once(&execlists->tasklet);
1895
Chris Wilson63572932018-05-16 19:33:54 +01001896 /*
1897 * We want to flush the pending context switches, having disabled
1898 * the tasklet above, we can assume exclusive access to the execlists.
1899 * For this allows us to catch up with an inflight preemption event,
1900 * and avoid blaming an innocent request if the stall was due to the
1901 * preemption itself.
1902 */
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001903 process_csb(engine);
Chris Wilson63572932018-05-16 19:33:54 +01001904
1905 /*
1906 * The last active request can then be no later than the last request
1907 * now in ELSP[0]. So search backwards from there, so that if the GPU
1908 * has advanced beyond the last CSB update, it will be pardoned.
1909 */
1910 active = NULL;
1911 request = port_request(execlists->port);
1912 if (request) {
1913 unsigned long flags;
1914
Chris Wilson3f6e9822018-05-16 19:33:55 +01001915 /*
1916 * Prevent the breadcrumb from advancing before we decide
1917 * which request is currently active.
1918 */
1919 intel_engine_stop_cs(engine);
1920
Chris Wilson63572932018-05-16 19:33:54 +01001921 spin_lock_irqsave(&engine->timeline.lock, flags);
1922 list_for_each_entry_from_reverse(request,
1923 &engine->timeline.requests,
1924 link) {
1925 if (__i915_request_completed(request,
1926 request->global_seqno))
1927 break;
1928
1929 active = request;
1930 }
1931 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1932 }
1933
1934 return active;
Chris Wilson5adfb772018-05-16 19:33:51 +01001935}
1936
1937static void execlists_reset(struct intel_engine_cs *engine,
1938 struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001939{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001940 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson221ab97192017-09-16 21:44:14 +01001941 unsigned long flags;
Chris Wilson56922512018-04-28 12:15:32 +01001942 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001943
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001944 GEM_TRACE("%s request global=%x, current=%d\n",
1945 engine->name, request ? request->global_seqno : 0,
1946 intel_engine_get_seqno(engine));
Chris Wilson42232212018-01-02 15:12:32 +00001947
Chris Wilsond8857d52018-06-28 21:12:05 +01001948 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001949
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001950 /*
1951 * Catch up with any missed context-switch interrupts.
1952 *
1953 * Ideally we would just read the remaining CSB entries now that we
1954 * know the gpu is idle. However, the CSB registers are sometimes^W
1955 * often trashed across a GPU reset! Instead we have to rely on
1956 * guessing the missed context-switch events by looking at what
1957 * requests were completed.
1958 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001959 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +00001960 reset_irq(engine);
Chris Wilson221ab97192017-09-16 21:44:14 +01001961
1962 /* Push back any incomplete requests for replay after the reset. */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001963 __unwind_incomplete_requests(engine);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001964
Chris Wilsonc3160da2018-05-31 09:22:45 +01001965 /* Following the reset, we need to reload the CSB read/write pointers */
Chris Wilsonf4b58f02018-06-28 21:12:08 +01001966 reset_csb_pointers(&engine->execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01001967
Chris Wilsond8857d52018-06-28 21:12:05 +01001968 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001969
Chris Wilsona3e38832018-03-02 14:32:45 +00001970 /*
1971 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001972 * and will try to replay it on restarting. The context image may
1973 * have been corrupted by the reset, in which case we may have
1974 * to service a new GPU hang, but more likely we can continue on
1975 * without impact.
1976 *
1977 * If the request was guilty, we presume the context is corrupt
1978 * and have to at least restore the RING register in the context
1979 * image back to the expected values to skip over the guilty request.
1980 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001981 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001982 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001983
Chris Wilsona3e38832018-03-02 14:32:45 +00001984 /*
1985 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001986 * We cannot rely on the context being intact across the GPU hang,
1987 * so clear it and rebuild just what we need for the breadcrumb.
1988 * All pending requests for this context will be zapped, and any
1989 * future request will be after userspace has had the opportunity
1990 * to recreate its own state.
1991 */
Chris Wilson1fc44d92018-05-17 22:26:32 +01001992 regs = request->hw_context->lrc_reg_state;
Chris Wilsonfe0c4932018-05-18 10:02:11 +01001993 if (engine->pinned_default_state) {
1994 memcpy(regs, /* skip restoring the vanilla PPHWSP */
1995 engine->pinned_default_state + LRC_STATE_PN * PAGE_SIZE,
1996 engine->context_size - PAGE_SIZE);
Chris Wilson56922512018-04-28 12:15:32 +01001997 }
Chris Wilson4e0d64d2018-05-17 22:26:30 +01001998 execlists_init_reg_state(regs,
1999 request->gem_context, engine, request->ring);
Chris Wilsona3aabe82016-10-04 21:11:26 +01002000
Chris Wilson821ed7d2016-09-09 14:11:53 +01002001 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilson56922512018-04-28 12:15:32 +01002002 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(request->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +01002003
Chris Wilson41d37682018-06-11 12:08:45 +01002004 request->ring->head = intel_ring_wrap(request->ring, request->postfix);
2005 regs[CTX_RING_HEAD + 1] = request->ring->head;
2006
Chris Wilson821ed7d2016-09-09 14:11:53 +01002007 intel_ring_update_space(request->ring);
2008
Chris Wilsona3aabe82016-10-04 21:11:26 +01002009 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01002010 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002011}
2012
Chris Wilson5adfb772018-05-16 19:33:51 +01002013static void execlists_reset_finish(struct intel_engine_cs *engine)
2014{
Chris Wilson5db1d4e2018-06-04 08:34:40 +01002015 struct intel_engine_execlists * const execlists = &engine->execlists;
2016
2017 /* After a GPU reset, we may have requests to replay */
2018 if (execlists->first)
2019 tasklet_schedule(&execlists->tasklet);
2020
Chris Wilsonfe25f302018-05-22 11:19:37 +01002021 /*
2022 * Flush the tasklet while we still have the forcewake to be sure
2023 * that it is not allowed to sleep before we restart and reload a
2024 * context.
2025 *
2026 * As before (with execlists_reset_prepare) we rely on the caller
2027 * serialising multiple attempts to reset so that we know that we
2028 * are the only one manipulating tasklet state.
2029 */
Chris Wilson5db1d4e2018-06-04 08:34:40 +01002030 __tasklet_enable_sync_once(&execlists->tasklet);
Chris Wilson5adfb772018-05-16 19:33:51 +01002031
2032 GEM_TRACE("%s\n", engine->name);
2033}
2034
Chris Wilsone61e0f52018-02-21 09:56:36 +00002035static int intel_logical_ring_emit_pdps(struct i915_request *rq)
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002036{
Chris Wilson4e0d64d2018-05-17 22:26:30 +01002037 struct i915_hw_ppgtt *ppgtt = rq->gem_context->ppgtt;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002038 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02002039 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002040 u32 *cs;
2041 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002042
Chris Wilsone61e0f52018-02-21 09:56:36 +00002043 cs = intel_ring_begin(rq, num_lri_cmds * 2 + 2);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002044 if (IS_ERR(cs))
2045 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002046
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002047 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02002048 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002049 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
2050
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002051 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
2052 *cs++ = upper_32_bits(pd_daddr);
2053 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
2054 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002055 }
2056
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002057 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002058 intel_ring_advance(rq, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002059
2060 return 0;
2061}
2062
Chris Wilsone61e0f52018-02-21 09:56:36 +00002063static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01002064 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002065 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01002066{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002067 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01002068 int ret;
2069
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002070 /* Don't rely in hw updating PDPs, specially in lite-restore.
2071 * Ideally, we should set Force PD Restore in ctx descriptor,
2072 * but we can't. Force Restore would be a second option, but
2073 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01002074 * not idle). PML4 is allocated during ppgtt init so this is
2075 * not needed in 48-bit.*/
Chris Wilson4e0d64d2018-05-17 22:26:30 +01002076 if (rq->gem_context->ppgtt &&
2077 (intel_engine_flag(rq->engine) & rq->gem_context->ppgtt->pd_dirty_rings) &&
Chris Wilson82ad6442018-06-05 16:37:58 +01002078 !i915_vm_is_48bit(&rq->gem_context->ppgtt->vm) &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00002079 !intel_vgpu_active(rq->i915)) {
2080 ret = intel_logical_ring_emit_pdps(rq);
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002081 if (ret)
2082 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002083
Chris Wilson4e0d64d2018-05-17 22:26:30 +01002084 rq->gem_context->ppgtt->pd_dirty_rings &= ~intel_engine_flag(rq->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01002085 }
2086
Chris Wilson74f9474122018-05-03 20:54:16 +01002087 cs = intel_ring_begin(rq, 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002088 if (IS_ERR(cs))
2089 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002090
Chris Wilson279f5a02017-10-05 20:10:05 +01002091 /*
2092 * WaDisableCtxRestoreArbitration:bdw,chv
2093 *
2094 * We don't need to perform MI_ARB_ENABLE as often as we do (in
2095 * particular all the gen that do not need the w/a at all!), if we
2096 * took care to make sure that on every switch into this context
2097 * (both ordinary and for preemption) that arbitrartion was enabled
2098 * we would be fine. However, there doesn't seem to be a downside to
2099 * being paranoid and making sure it is set before each batch and
2100 * every context-switch.
2101 *
2102 * Note that if we fail to enable arbitration before the request
2103 * is complete, then we do not see the context-switch interrupt and
2104 * the engine hangs (with RING_HEAD == RING_TAIL).
2105 *
2106 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
2107 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01002108 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
2109
Oscar Mateo15648582014-07-24 17:04:32 +01002110 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02002111 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
2112 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
2113 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002114 *cs++ = lower_32_bits(offset);
2115 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01002116
2117 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
2118 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002119 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01002120
2121 return 0;
2122}
2123
Chris Wilson31bb59c2016-07-01 17:23:27 +01002124static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002125{
Chris Wilsonc0336662016-05-06 15:40:21 +01002126 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002127 I915_WRITE_IMR(engine,
2128 ~(engine->irq_enable_mask | engine->irq_keep_mask));
2129 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01002130}
2131
Chris Wilson31bb59c2016-07-01 17:23:27 +01002132static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002133{
Chris Wilsonc0336662016-05-06 15:40:21 +01002134 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002135 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002136}
2137
Chris Wilsone61e0f52018-02-21 09:56:36 +00002138static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002139{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002140 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01002141
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002142 cs = intel_ring_begin(request, 4);
2143 if (IS_ERR(cs))
2144 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002145
2146 cmd = MI_FLUSH_DW + 1;
2147
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002148 /* We always require a command barrier so that subsequent
2149 * commands, such as breadcrumb interrupts, are strictly ordered
2150 * wrt the contents of the write cache being flushed to memory
2151 * (and thus being coherent from the CPU).
2152 */
2153 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2154
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002155 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002156 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01002157 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002158 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01002159 }
2160
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002161 *cs++ = cmd;
2162 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2163 *cs++ = 0; /* upper addr */
2164 *cs++ = 0; /* value */
2165 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002166
2167 return 0;
2168}
2169
Chris Wilsone61e0f52018-02-21 09:56:36 +00002170static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002171 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002172{
Chris Wilsonb5321f32016-08-02 22:50:18 +01002173 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002174 u32 scratch_addr =
2175 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002176 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002177 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002178 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01002179
2180 flags |= PIPE_CONTROL_CS_STALL;
2181
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002182 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01002183 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
2184 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08002185 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01002186 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01002187 }
2188
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002189 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01002190 flags |= PIPE_CONTROL_TLB_INVALIDATE;
2191 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
2192 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
2193 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
2194 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
2195 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
2196 flags |= PIPE_CONTROL_QW_WRITE;
2197 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01002198
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002199 /*
2200 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
2201 * pipe control.
2202 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002203 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002204 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002205
2206 /* WaForGAMHang:kbl */
2207 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
2208 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002209 }
Imre Deak9647ff32015-01-25 13:27:11 -08002210
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002211 len = 6;
2212
2213 if (vf_flush_wa)
2214 len += 6;
2215
2216 if (dc_flush_wa)
2217 len += 12;
2218
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002219 cs = intel_ring_begin(request, len);
2220 if (IS_ERR(cs))
2221 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002222
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002223 if (vf_flush_wa)
2224 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002225
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002226 if (dc_flush_wa)
2227 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2228 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002229
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002230 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002231
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002232 if (dc_flush_wa)
2233 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002234
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002235 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002236
2237 return 0;
2238}
2239
Chris Wilson7c17d372016-01-20 15:43:35 +02002240/*
2241 * Reserve space for 2 NOOPs at the end of each request to be
2242 * used as a workaround for not being allowed to do lite
2243 * restore with HEAD==TAIL (WaIdleLiteRestore).
2244 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00002245static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002246{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002247 /* Ensure there's always at least one preemption point per-request. */
2248 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002249 *cs++ = MI_NOOP;
2250 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002251}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002252
Chris Wilsone61e0f52018-02-21 09:56:36 +00002253static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002254{
Chris Wilson7c17d372016-01-20 15:43:35 +02002255 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
2256 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01002257
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002258 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
2259 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002260 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002261 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002262 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002263 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002264
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002265 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002266}
Chris Wilson98f29e82016-10-28 13:58:51 +01002267static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
2268
Chris Wilsone61e0f52018-02-21 09:56:36 +00002269static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002270{
Michał Winiarskice81a652016-04-12 15:51:55 +02002271 /* We're using qword write, seqno should be aligned to 8 bytes. */
2272 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
2273
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002274 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2275 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002276 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002277 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002278 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002279 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002280
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002281 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002282}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002283static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01002284
Chris Wilsone61e0f52018-02-21 09:56:36 +00002285static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002286{
2287 int ret;
2288
Oscar Mateo59b449d2018-04-10 09:12:47 -07002289 ret = intel_ctx_workarounds_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002290 if (ret)
2291 return ret;
2292
Chris Wilsone61e0f52018-02-21 09:56:36 +00002293 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002294 /*
2295 * Failing to program the MOCS is non-fatal.The system will not
2296 * run at peak performance. So generate an error and carry on.
2297 */
2298 if (ret)
2299 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2300
Chris Wilsone61e0f52018-02-21 09:56:36 +00002301 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002302}
2303
Oscar Mateo73e4d072014-07-24 17:04:48 +01002304/**
2305 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002306 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002307 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002308void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002309{
John Harrison6402c332014-10-31 12:00:26 +00002310 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002311
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002312 /*
2313 * Tasklet cannot be active at this point due intel_mark_active/idle
2314 * so this is just for documentation.
2315 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302316 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2317 &engine->execlists.tasklet.state)))
2318 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002319
Chris Wilsonc0336662016-05-06 15:40:21 +01002320 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002322 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002323 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002324 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002326 if (engine->cleanup)
2327 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002328
Chris Wilsone8a9c582016-12-18 15:37:20 +00002329 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002330
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002331 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002332
Chris Wilsonc0336662016-05-06 15:40:21 +01002333 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302334 dev_priv->engine[engine->id] = NULL;
2335 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002336}
2337
Chris Wilsonff44ad52017-03-16 17:13:03 +00002338static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002339{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002340 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002341 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002342 engine->schedule = execlists_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302343 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002344
Chris Wilson13291152018-05-16 19:33:52 +01002345 engine->reset.prepare = execlists_reset_prepare;
2346
Chris Wilsonaba5e272017-10-25 15:39:41 +01002347 engine->park = NULL;
2348 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002349
2350 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002351 if (engine->i915->preempt_context)
2352 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilson3fed1802018-02-07 21:05:43 +00002353
2354 engine->i915->caps.scheduler =
2355 I915_SCHEDULER_CAP_ENABLED |
2356 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002357 if (intel_engine_has_preemption(engine))
Chris Wilson3fed1802018-02-07 21:05:43 +00002358 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002359}
2360
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002361static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002362logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002363{
2364 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002365 engine->init_hw = gen8_init_common_ring;
Chris Wilson5adfb772018-05-16 19:33:51 +01002366
2367 engine->reset.prepare = execlists_reset_prepare;
2368 engine->reset.reset = execlists_reset;
2369 engine->reset.finish = execlists_reset_finish;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002370
2371 engine->context_pin = execlists_context_pin;
Chris Wilsonf73e7392016-12-18 15:37:24 +00002372 engine->request_alloc = execlists_request_alloc;
2373
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002374 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01002375 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002376 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002377
2378 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002379
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002380 if (INTEL_GEN(engine->i915) < 11) {
2381 engine->irq_enable = gen8_logical_ring_enable_irq;
2382 engine->irq_disable = gen8_logical_ring_disable_irq;
2383 } else {
2384 /*
2385 * TODO: On Gen11 interrupt masks need to be clear
2386 * to allow C6 entry. Keep interrupts enabled at
2387 * and take the hit of generating extra interrupts
2388 * until a more refined solution exists.
2389 */
2390 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002391 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002392}
2393
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002394static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002395logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002396{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002397 unsigned int shift = 0;
2398
2399 if (INTEL_GEN(engine->i915) < 11) {
2400 const u8 irq_shifts[] = {
2401 [RCS] = GEN8_RCS_IRQ_SHIFT,
2402 [BCS] = GEN8_BCS_IRQ_SHIFT,
2403 [VCS] = GEN8_VCS1_IRQ_SHIFT,
2404 [VCS2] = GEN8_VCS2_IRQ_SHIFT,
2405 [VECS] = GEN8_VECS_IRQ_SHIFT,
2406 };
2407
2408 shift = irq_shifts[engine->id];
2409 }
2410
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002411 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2412 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002413}
2414
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002415static void
2416logical_ring_setup(struct intel_engine_cs *engine)
2417{
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002418 intel_engine_setup_common(engine);
2419
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002420 /* Intentionally left blank. */
2421 engine->buffer = NULL;
2422
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302423 tasklet_init(&engine->execlists.tasklet,
2424 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002425
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002426 logical_ring_default_vfuncs(engine);
2427 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002428}
2429
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002430static bool csb_force_mmio(struct drm_i915_private *i915)
2431{
2432 /* Older GVT emulation depends upon intercepting CSB mmio */
2433 return intel_vgpu_active(i915) && !intel_vgpu_has_hwsp_emulation(i915);
2434}
2435
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002436static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002437{
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002438 struct drm_i915_private *i915 = engine->i915;
2439 struct intel_engine_execlists * const execlists = &engine->execlists;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002440 int ret;
2441
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002442 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002443 if (ret)
2444 goto error;
2445
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002446 if (HAS_LOGICAL_RING_ELSQ(i915)) {
2447 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002448 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002449 execlists->ctrl_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002450 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2451 } else {
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002452 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002453 i915_mmio_reg_offset(RING_ELSP(engine));
2454 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002455
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002456 execlists->preempt_complete_status = ~0u;
2457 if (i915->preempt_context) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002458 struct intel_context *ce =
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002459 to_intel_context(i915->preempt_context, engine);
Chris Wilsonab82a062018-04-30 14:15:01 +01002460
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002461 execlists->preempt_complete_status =
Chris Wilsonab82a062018-04-30 14:15:01 +01002462 upper_32_bits(ce->lrc_desc);
2463 }
Chris Wilsond6376372018-02-07 21:05:44 +00002464
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002465 execlists->csb_read =
2466 i915->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
2467 if (csb_force_mmio(i915)) {
2468 execlists->csb_status = (u32 __force *)
2469 (i915->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
2470
2471 execlists->csb_write = (u32 __force *)execlists->csb_read;
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002472 execlists->csb_write_reset =
2473 _MASKED_FIELD(GEN8_CSB_WRITE_PTR_MASK,
2474 GEN8_CSB_ENTRIES - 1);
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002475 } else {
2476 execlists->csb_status =
2477 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
2478
2479 execlists->csb_write =
2480 &engine->status_page.page_addr[intel_hws_csb_write_index(i915)];
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002481 execlists->csb_write_reset = GEN8_CSB_ENTRIES - 1;
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002482 }
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002483 reset_csb_pointers(execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01002484
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002485 return 0;
2486
2487error:
2488 intel_logical_ring_cleanup(engine);
2489 return ret;
2490}
2491
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002492int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002493{
2494 struct drm_i915_private *dev_priv = engine->i915;
2495 int ret;
2496
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002497 logical_ring_setup(engine);
2498
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002499 if (HAS_L3_DPF(dev_priv))
2500 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2501
2502 /* Override some for render ring. */
2503 if (INTEL_GEN(dev_priv) >= 9)
2504 engine->init_hw = gen9_init_render_ring;
2505 else
2506 engine->init_hw = gen8_init_render_ring;
2507 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002508 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002509 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2510 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002511
Chris Wilsonf51455d2017-01-10 14:47:34 +00002512 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002513 if (ret)
2514 return ret;
2515
2516 ret = intel_init_workaround_bb(engine);
2517 if (ret) {
2518 /*
2519 * We continue even if we fail to initialize WA batch
2520 * because we only expect rare glitches but nothing
2521 * critical to prevent us from using GPU
2522 */
2523 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2524 ret);
2525 }
2526
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00002527 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002528}
2529
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002530int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002531{
2532 logical_ring_setup(engine);
2533
2534 return logical_ring_init(engine);
2535}
2536
Jeff McGee0cea6502015-02-13 10:27:56 -06002537static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002538make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002539{
2540 u32 rpcs = 0;
2541
2542 /*
2543 * No explicit RPCS request is needed to ensure full
2544 * slice/subslice/EU enablement prior to Gen9.
2545 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002546 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002547 return 0;
2548
2549 /*
2550 * Starting in Gen9, render power gating can leave
2551 * slice/subslice/EU in a partially enabled state. We
2552 * must make an explicit request through RPCS for full
2553 * enablement.
2554 */
Imre Deak43b67992016-08-31 19:13:02 +03002555 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002556 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03002557 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002558 GEN8_RPCS_S_CNT_SHIFT;
2559 rpcs |= GEN8_RPCS_ENABLE;
2560 }
2561
Imre Deak43b67992016-08-31 19:13:02 +03002562 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002563 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Lionel Landwerlin8cc76692018-03-06 12:28:52 +00002564 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002565 GEN8_RPCS_SS_CNT_SHIFT;
2566 rpcs |= GEN8_RPCS_ENABLE;
2567 }
2568
Imre Deak43b67992016-08-31 19:13:02 +03002569 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2570 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002571 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002572 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002573 GEN8_RPCS_EU_MAX_SHIFT;
2574 rpcs |= GEN8_RPCS_ENABLE;
2575 }
2576
2577 return rpcs;
2578}
2579
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002580static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002581{
2582 u32 indirect_ctx_offset;
2583
Chris Wilsonc0336662016-05-06 15:40:21 +01002584 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002585 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002586 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002587 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002588 case 11:
2589 indirect_ctx_offset =
2590 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2591 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002592 case 10:
2593 indirect_ctx_offset =
2594 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2595 break;
Michel Thierry71562912016-02-23 10:31:49 +00002596 case 9:
2597 indirect_ctx_offset =
2598 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2599 break;
2600 case 8:
2601 indirect_ctx_offset =
2602 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2603 break;
2604 }
2605
2606 return indirect_ctx_offset;
2607}
2608
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002609static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002610 struct i915_gem_context *ctx,
2611 struct intel_engine_cs *engine,
2612 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002613{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002614 struct drm_i915_private *dev_priv = engine->i915;
2615 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002616 u32 base = engine->mmio_base;
Chris Wilson1fc44d92018-05-17 22:26:32 +01002617 bool rcs = engine->class == RENDER_CLASS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002618
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002619 /* A context is actually a big batch buffer with several
2620 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2621 * values we are setting here are only for the first context restore:
2622 * on a subsequent save, the GPU will recreate this batchbuffer with new
2623 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2624 * we are not initializing here).
2625 */
2626 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2627 MI_LRI_FORCE_POSTED;
2628
2629 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Chris Wilson09b1a4e2018-01-25 11:24:42 +00002630 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2631 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT) |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002632 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002633 (HAS_RESOURCE_STREAMER(dev_priv) ?
2634 CTX_CTRL_RS_CTX_ENABLE : 0)));
2635 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2636 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2637 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2638 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2639 RING_CTL_SIZE(ring->size) | RING_VALID);
2640 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2641 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2642 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2643 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2644 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2645 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2646 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002647 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2648
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002649 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2650 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2651 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002652 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002653 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002654
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002655 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002656 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2657 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002658
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002659 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002660 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002661 }
2662
2663 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2664 if (wa_ctx->per_ctx.size) {
2665 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002666
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002667 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002668 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002669 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002670 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002671
2672 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2673
2674 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002675 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002676 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2677 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2678 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2679 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2680 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2681 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2682 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2683 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002684
Chris Wilson82ad6442018-06-05 16:37:58 +01002685 if (ppgtt && i915_vm_is_48bit(&ppgtt->vm)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002686 /* 64b PPGTT (48bit canonical)
2687 * PDP0_DESCRIPTOR contains the base address to PML4 and
2688 * other PDP Descriptors are ignored.
2689 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002690 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002691 }
2692
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002693 if (rcs) {
2694 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2695 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2696 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002697
2698 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002699 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002700}
2701
2702static int
2703populate_lr_context(struct i915_gem_context *ctx,
2704 struct drm_i915_gem_object *ctx_obj,
2705 struct intel_engine_cs *engine,
2706 struct intel_ring *ring)
2707{
2708 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002709 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002710 int ret;
2711
2712 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2713 if (ret) {
2714 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2715 return ret;
2716 }
2717
2718 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2719 if (IS_ERR(vaddr)) {
2720 ret = PTR_ERR(vaddr);
2721 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2722 return ret;
2723 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002724 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002725
Chris Wilsond2b4b972017-11-10 14:26:33 +00002726 if (engine->default_state) {
2727 /*
2728 * We only want to copy over the template context state;
2729 * skipping over the headers reserved for GuC communication,
2730 * leaving those as zero.
2731 */
2732 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2733 void *defaults;
2734
2735 defaults = i915_gem_object_pin_map(engine->default_state,
2736 I915_MAP_WB);
Matthew Auldaaefa062018-03-01 11:46:39 +00002737 if (IS_ERR(defaults)) {
2738 ret = PTR_ERR(defaults);
2739 goto err_unpin_ctx;
2740 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00002741
2742 memcpy(vaddr + start, defaults + start, engine->context_size);
2743 i915_gem_object_unpin_map(engine->default_state);
2744 }
2745
Chris Wilsona3aabe82016-10-04 21:11:26 +01002746 /* The second page of the context object contains some fields which must
2747 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002748 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2749 execlists_init_reg_state(regs, ctx, engine, ring);
2750 if (!engine->default_state)
2751 regs[CTX_CONTEXT_CONTROL + 1] |=
2752 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002753 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002754 regs[CTX_CONTEXT_CONTROL + 1] |=
2755 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2756 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002757
Matthew Auldaaefa062018-03-01 11:46:39 +00002758err_unpin_ctx:
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002759 i915_gem_object_unpin_map(ctx_obj);
Matthew Auldaaefa062018-03-01 11:46:39 +00002760 return ret;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002761}
2762
Chris Wilsone2efd132016-05-24 14:53:34 +01002763static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +01002764 struct intel_engine_cs *engine,
2765 struct intel_context *ce)
Oscar Mateoede7d422014-07-24 17:04:12 +01002766{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002767 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002768 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002769 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002770 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002771 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002772 int ret;
2773
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002774 if (ce->state)
2775 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002776
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002777 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002778
Michel Thierry0b29c752017-09-13 09:56:00 +01002779 /*
2780 * Before the actual start of the context image, we insert a few pages
2781 * for our own use and for sharing with the GuC.
2782 */
2783 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002784
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002785 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilson467d3572018-06-11 16:33:32 +01002786 if (IS_ERR(ctx_obj))
2787 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002788
Chris Wilson82ad6442018-06-05 16:37:58 +01002789 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.vm, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002790 if (IS_ERR(vma)) {
2791 ret = PTR_ERR(vma);
2792 goto error_deref_obj;
2793 }
2794
Chris Wilsona89d1f92018-05-02 17:38:39 +01002795 timeline = i915_timeline_create(ctx->i915, ctx->name);
2796 if (IS_ERR(timeline)) {
2797 ret = PTR_ERR(timeline);
2798 goto error_deref_obj;
2799 }
2800
2801 ring = intel_engine_create_ring(engine, timeline, ctx->ring_size);
2802 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002803 if (IS_ERR(ring)) {
2804 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002805 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002806 }
2807
Chris Wilsondca33ec2016-08-02 22:50:20 +01002808 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002809 if (ret) {
2810 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002811 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002812 }
2813
Chris Wilsondca33ec2016-08-02 22:50:20 +01002814 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002815 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002816
2817 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002818
Chris Wilsondca33ec2016-08-02 22:50:20 +01002819error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002820 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002821error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002822 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002823 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002824}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002825
Chris Wilson821ed7d2016-09-09 14:11:53 +01002826void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002827{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002828 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002829 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302830 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002831
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002832 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2833 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2834 * that stored in context. As we only write new commands from
2835 * ce->ring->tail onwards, everything before that is junk. If the GPU
2836 * starts reading from its RING_HEAD from the context, it may try to
2837 * execute that junk and die.
2838 *
2839 * So to avoid that we reset the context images upon resume. For
2840 * simplicity, we just zero everything out.
2841 */
Chris Wilson829a0af2017-06-20 12:05:45 +01002842 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302843 for_each_engine(engine, dev_priv, id) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002844 struct intel_context *ce =
2845 to_intel_context(ctx, engine);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002846 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002847
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002848 if (!ce->state)
2849 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002850
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002851 reg = i915_gem_object_pin_map(ce->state->obj,
2852 I915_MAP_WB);
2853 if (WARN_ON(IS_ERR(reg)))
2854 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002855
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002856 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2857 reg[CTX_RING_HEAD+1] = 0;
2858 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002859
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002860 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002861 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002862
Chris Wilsone6ba9992017-04-25 14:00:49 +01002863 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002864 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002865 }
2866}
Chris Wilson2c665552018-04-04 10:33:29 +01002867
2868#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2869#include "selftests/intel_lrc.c"
2870#endif