blob: fafa0e9bd0cde70192fe23b7b4a5236bb6ba6427 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000139#include "i915_gem_render_state.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800140#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300141#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700142#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100143
Thomas Daniele981e7b2014-07-24 17:04:39 +0100144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100157
Chris Wilson70c2a242016-09-09 14:11:46 +0100158#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000159 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100160
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100161/* Typical size of the average request (2 pipecontrols and a MI_BB) */
162#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100163#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100164#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100165
Chris Wilsone2efd132016-05-24 14:53:34 +0100166static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100167 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100168static void execlists_init_reg_state(u32 *reg_state,
169 struct i915_gem_context *ctx,
170 struct intel_engine_cs *engine,
171 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000172
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000173static inline struct i915_priolist *to_priolist(struct rb_node *rb)
174{
175 return rb_entry(rb, struct i915_priolist, node);
176}
177
178static inline int rq_prio(const struct i915_request *rq)
179{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100180 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000181}
182
183static inline bool need_preempt(const struct intel_engine_cs *engine,
184 const struct i915_request *last,
185 int prio)
186{
Chris Wilson2a694fe2018-04-03 19:35:37 +0100187 return (intel_engine_has_preemption(engine) &&
Chris Wilsonc5ce3b82018-05-01 13:21:31 +0100188 __execlists_need_preempt(prio, rq_prio(last)) &&
189 !i915_request_completed(last));
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000190}
191
Oscar Mateo73e4d072014-07-24 17:04:48 +0100192/**
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000193 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
194 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000195 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100196 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000197 *
198 * The context descriptor encodes various attributes of a context,
199 * including its GTT address and some flags. Because it's fairly
200 * expensive to calculate, we'll just do it once and cache the result,
201 * which remains valid until the context is unpinned.
202 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200203 * This is what a descriptor looks like, from LSB to MSB::
204 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200205 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200206 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
207 * bits 32-52: ctx ID, a globally unique tag
208 * bits 53-54: mbz, reserved for use by hardware
209 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200210 *
211 * Starting from Gen11, the upper dword of the descriptor has a new format:
212 *
213 * bits 32-36: reserved
214 * bits 37-47: SW context ID
215 * bits 48:53: engine instance
216 * bit 54: mbz, reserved for use by hardware
217 * bits 55-60: SW counter
218 * bits 61-63: engine class
219 *
220 * engine info, SW context ID and SW counter need to form a unique number
221 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000222 */
223static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100224intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000225 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000226{
Chris Wilsonab82a062018-04-30 14:15:01 +0100227 struct intel_context *ce = to_intel_context(ctx, engine);
Chris Wilson7069b142016-04-28 09:56:52 +0100228 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000229
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200230 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
231 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100232
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200233 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200234 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
235
Michel Thierry0b29c752017-09-13 09:56:00 +0100236 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100237 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200238 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
239
240 if (INTEL_GEN(ctx->i915) >= 11) {
241 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
242 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
243 /* bits 37-47 */
244
245 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
246 /* bits 48-53 */
247
248 /* TODO: decide what to do with SW counter (bits 55-60) */
249
250 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
251 /* bits 61-63 */
252 } else {
253 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
254 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
255 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256
Chris Wilson9021ad02016-05-24 14:53:37 +0100257 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000258}
259
Chris Wilson27606fd2017-09-16 21:44:13 +0100260static struct i915_priolist *
Chris Wilson87c7acf2018-05-08 01:30:45 +0100261lookup_priolist(struct intel_engine_cs *engine, int prio)
Chris Wilson08dd3e12017-09-16 21:44:12 +0100262{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300263 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100264 struct i915_priolist *p;
265 struct rb_node **parent, *rb;
266 bool first = true;
267
Mika Kuoppalab620e872017-09-22 15:43:03 +0300268 if (unlikely(execlists->no_priolist))
Chris Wilson08dd3e12017-09-16 21:44:12 +0100269 prio = I915_PRIORITY_NORMAL;
270
271find_priolist:
272 /* most positive priority is scheduled first, equal priorities fifo */
273 rb = NULL;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300274 parent = &execlists->queue.rb_node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100275 while (*parent) {
276 rb = *parent;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000277 p = to_priolist(rb);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100278 if (prio > p->priority) {
279 parent = &rb->rb_left;
280 } else if (prio < p->priority) {
281 parent = &rb->rb_right;
282 first = false;
283 } else {
Chris Wilson27606fd2017-09-16 21:44:13 +0100284 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100285 }
286 }
287
288 if (prio == I915_PRIORITY_NORMAL) {
Mika Kuoppalab620e872017-09-22 15:43:03 +0300289 p = &execlists->default_priolist;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100290 } else {
291 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
292 /* Convert an allocation failure to a priority bump */
293 if (unlikely(!p)) {
294 prio = I915_PRIORITY_NORMAL; /* recurses just once */
295
296 /* To maintain ordering with all rendering, after an
297 * allocation failure we have to disable all scheduling.
298 * Requests will then be executed in fifo, and schedule
299 * will ensure that dependencies are emitted in fifo.
300 * There will be still some reordering with existing
301 * requests, so if userspace lied about their
302 * dependencies that reordering may be visible.
303 */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300304 execlists->no_priolist = true;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100305 goto find_priolist;
306 }
307 }
308
309 p->priority = prio;
Chris Wilson27606fd2017-09-16 21:44:13 +0100310 INIT_LIST_HEAD(&p->requests);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100311 rb_link_node(&p->node, rb, parent);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300312 rb_insert_color(&p->node, &execlists->queue);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100313
Chris Wilson08dd3e12017-09-16 21:44:12 +0100314 if (first)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300315 execlists->first = &p->node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100316
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000317 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100318}
319
Chris Wilsone61e0f52018-02-21 09:56:36 +0000320static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100321{
322 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
323 assert_ring_tail_valid(rq->ring, rq->tail);
324}
325
Michał Winiarskia4598d12017-10-25 22:00:18 +0200326static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100327{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000328 struct i915_request *rq, *rn;
Michał Winiarski097a9482017-09-28 20:39:01 +0100329 struct i915_priolist *uninitialized_var(p);
330 int last_prio = I915_PRIORITY_INVALID;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100331
Chris Wilsona89d1f92018-05-02 17:38:39 +0100332 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100333
334 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100335 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100336 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000337 if (i915_request_completed(rq))
Chris Wilson7e4992a2017-09-28 20:38:59 +0100338 return;
339
Chris Wilsone61e0f52018-02-21 09:56:36 +0000340 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100341 unwind_wa_tail(rq);
342
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000343 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
344 if (rq_prio(rq) != last_prio) {
345 last_prio = rq_prio(rq);
Chris Wilson87c7acf2018-05-08 01:30:45 +0100346 p = lookup_priolist(engine, last_prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100347 }
348
Chris Wilsona02eb972018-05-08 01:30:46 +0100349 GEM_BUG_ON(p->priority != rq_prio(rq));
Chris Wilson0c7112a2018-04-18 19:40:51 +0100350 list_add(&rq->sched.link, &p->requests);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100351 }
352}
353
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200354void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200355execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
356{
357 struct intel_engine_cs *engine =
358 container_of(execlists, typeof(*engine), execlists);
Chris Wilson4413c472018-05-08 22:03:17 +0100359 unsigned long flags;
Michał Winiarskia4598d12017-10-25 22:00:18 +0200360
Chris Wilson4413c472018-05-08 22:03:17 +0100361 spin_lock_irqsave(&engine->timeline.lock, flags);
362
Michał Winiarskia4598d12017-10-25 22:00:18 +0200363 __unwind_incomplete_requests(engine);
Chris Wilson4413c472018-05-08 22:03:17 +0100364
365 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200366}
367
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100368static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000369execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100370{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100371 /*
372 * Only used when GVT-g is enabled now. When GVT-g is disabled,
373 * The compiler should eliminate this function as dead-code.
374 */
375 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
376 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100377
Changbin Du3fc03062017-03-13 10:47:11 +0800378 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
379 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100380}
381
Chris Wilsonf2605202018-03-31 14:06:26 +0100382inline void
383execlists_user_begin(struct intel_engine_execlists *execlists,
384 const struct execlist_port *port)
385{
386 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
387}
388
389inline void
390execlists_user_end(struct intel_engine_execlists *execlists)
391{
392 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
393}
394
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000395static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000396execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000397{
398 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000399 intel_engine_context_in(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000400}
401
402static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100403execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000404{
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000405 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100406 execlists_context_status_change(rq, status);
407 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000408}
409
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000410static void
411execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
412{
413 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
414 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
415 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
416 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
417}
418
Chris Wilsone61e0f52018-02-21 09:56:36 +0000419static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100420{
Chris Wilsonab82a062018-04-30 14:15:01 +0100421 struct intel_context *ce = to_intel_context(rq->ctx, rq->engine);
Zhi Wang04da8112017-02-06 18:37:16 +0800422 struct i915_hw_ppgtt *ppgtt =
423 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100424 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100425
Chris Wilsone6ba9992017-04-25 14:00:49 +0100426 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100427
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000428 /* True 32b PPGTT with dynamic page allocation: update PDP
429 * registers and point the unallocated PDPs to scratch page.
430 * PML4 is allocated during ppgtt init, so this is not needed
431 * in 48-bit mode.
432 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000433 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000434 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100435
436 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100437}
438
Thomas Daniel05f0add2018-03-02 18:14:59 +0200439static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100440{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200441 if (execlists->ctrl_reg) {
442 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
443 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
444 } else {
445 writel(upper_32_bits(desc), execlists->submit_reg);
446 writel(lower_32_bits(desc), execlists->submit_reg);
447 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100448}
449
Chris Wilson70c2a242016-09-09 14:11:46 +0100450static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100451{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200452 struct intel_engine_execlists *execlists = &engine->execlists;
453 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100454 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100455
Thomas Daniel05f0add2018-03-02 18:14:59 +0200456 /*
457 * ELSQ note: the submit queue is not cleared after being submitted
458 * to the HW so we need to make sure we always clean it up. This is
459 * currently ensured by the fact that we always write the same number
460 * of elsq entries, keep this in mind before changing the loop below.
461 */
462 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000463 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100464 unsigned int count;
465 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100466
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100467 rq = port_unpack(&port[n], &count);
468 if (rq) {
469 GEM_BUG_ON(count > !n);
470 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000471 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100472 port_set(&port[n], port_pack(rq, count));
473 desc = execlists_update_context(rq);
474 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000475
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100476 GEM_TRACE("%s in[%d]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000477 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000478 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000479 rq->global_seqno,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100480 rq->fence.context, rq->fence.seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100481 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000482 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100483 } else {
484 GEM_BUG_ON(!n);
485 desc = 0;
486 }
487
Thomas Daniel05f0add2018-03-02 18:14:59 +0200488 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100489 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200490
491 /* we need to manually load the submit queue */
492 if (execlists->ctrl_reg)
493 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
494
495 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100496}
497
Chris Wilson70c2a242016-09-09 14:11:46 +0100498static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100499{
Chris Wilson70c2a242016-09-09 14:11:46 +0100500 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000501 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100502}
503
Chris Wilson70c2a242016-09-09 14:11:46 +0100504static bool can_merge_ctx(const struct i915_gem_context *prev,
505 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100506{
Chris Wilson70c2a242016-09-09 14:11:46 +0100507 if (prev != next)
508 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100509
Chris Wilson70c2a242016-09-09 14:11:46 +0100510 if (ctx_single_port_submission(prev))
511 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100512
Chris Wilson70c2a242016-09-09 14:11:46 +0100513 return true;
514}
Peter Antoine779949f2015-05-11 16:03:27 +0100515
Chris Wilsone61e0f52018-02-21 09:56:36 +0000516static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100517{
518 GEM_BUG_ON(rq == port_request(port));
519
520 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000521 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100522
Chris Wilsone61e0f52018-02-21 09:56:36 +0000523 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100524}
525
Chris Wilsonbeecec92017-10-03 21:34:52 +0100526static void inject_preempt_context(struct intel_engine_cs *engine)
527{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200528 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100529 struct intel_context *ce =
Chris Wilsonab82a062018-04-30 14:15:01 +0100530 to_intel_context(engine->i915->preempt_context, engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100531 unsigned int n;
532
Thomas Daniel05f0add2018-03-02 18:14:59 +0200533 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000534 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000535 GEM_BUG_ON((ce->lrc_reg_state[CTX_CONTEXT_CONTROL + 1] &
536 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
537 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT)) !=
538 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
539 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT));
540
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000541 /*
542 * Switch to our empty preempt context so
543 * the state of the GPU is known (idle).
544 */
Chris Wilson16a87392017-12-20 09:06:26 +0000545 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200546 for (n = execlists_num_ports(execlists); --n; )
547 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100548
Thomas Daniel05f0add2018-03-02 18:14:59 +0200549 write_desc(execlists, ce->lrc_desc, n);
550
551 /* we need to manually load the submit queue */
552 if (execlists->ctrl_reg)
553 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
554
Chris Wilsonef2fb722018-05-16 19:33:50 +0100555 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
556 execlists_set_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
557}
558
559static void complete_preempt_context(struct intel_engine_execlists *execlists)
560{
561 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
562
563 execlists_cancel_port_requests(execlists);
564 execlists_unwind_incomplete_requests(execlists);
565
566 execlists_clear_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100567}
568
Chris Wilson4413c472018-05-08 22:03:17 +0100569static bool __execlists_dequeue(struct intel_engine_cs *engine)
Chris Wilson70c2a242016-09-09 14:11:46 +0100570{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300571 struct intel_engine_execlists * const execlists = &engine->execlists;
572 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300573 const struct execlist_port * const last_port =
574 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000575 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000576 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100577 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100578
Chris Wilson4413c472018-05-08 22:03:17 +0100579 lockdep_assert_held(&engine->timeline.lock);
580
Chris Wilson70c2a242016-09-09 14:11:46 +0100581 /* Hardware submission is through 2 ports. Conceptually each port
582 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
583 * static for a context, and unique to each, so we only execute
584 * requests belonging to a single context from each ring. RING_HEAD
585 * is maintained by the CS in the context image, it marks the place
586 * where it got up to last time, and through RING_TAIL we tell the CS
587 * where we want to execute up to this time.
588 *
589 * In this list the requests are in order of execution. Consecutive
590 * requests from the same context are adjacent in the ringbuffer. We
591 * can combine these requests into a single RING_TAIL update:
592 *
593 * RING_HEAD...req1...req2
594 * ^- RING_TAIL
595 * since to execute req2 the CS must first execute req1.
596 *
597 * Our goal then is to point each port to the end of a consecutive
598 * sequence of requests as being the most optimal (fewest wake ups
599 * and context switches) submission.
600 */
601
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300602 rb = execlists->first;
603 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100604
605 if (last) {
606 /*
607 * Don't resubmit or switch until all outstanding
608 * preemptions (lite-restore) are seen. Then we
609 * know the next preemption status we see corresponds
610 * to this ELSP update.
611 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000612 GEM_BUG_ON(!execlists_is_active(execlists,
613 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000614 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100615 if (port_count(&port[0]) > 1)
Chris Wilson4413c472018-05-08 22:03:17 +0100616 return false;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100617
Michel Thierryba74cb12017-11-20 12:34:58 +0000618 /*
619 * If we write to ELSP a second time before the HW has had
620 * a chance to respond to the previous write, we can confuse
621 * the HW and hit "undefined behaviour". After writing to ELSP,
622 * we must then wait until we see a context-switch event from
623 * the HW to indicate that it has had a chance to respond.
624 */
625 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
Chris Wilson4413c472018-05-08 22:03:17 +0100626 return false;
Michel Thierryba74cb12017-11-20 12:34:58 +0000627
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000628 if (need_preempt(engine, last, execlists->queue_priority)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100629 inject_preempt_context(engine);
Chris Wilson4413c472018-05-08 22:03:17 +0100630 return false;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100631 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000632
633 /*
634 * In theory, we could coalesce more requests onto
635 * the second port (the first port is active, with
636 * no preemptions pending). However, that means we
637 * then have to deal with the possible lite-restore
638 * of the second port (as we submit the ELSP, there
639 * may be a context-switch) but also we may complete
640 * the resubmission before the context-switch. Ergo,
641 * coalescing onto the second port will cause a
642 * preemption event, but we cannot predict whether
643 * that will affect port[0] or port[1].
644 *
645 * If the second port is already active, we can wait
646 * until the next context-switch before contemplating
647 * new requests. The GPU will be busy and we should be
648 * able to resubmit the new ELSP before it idles,
649 * avoiding pipeline bubbles (momentary pauses where
650 * the driver is unable to keep up the supply of new
651 * work). However, we have to double check that the
652 * priorities of the ports haven't been switch.
653 */
654 if (port_count(&port[1]))
Chris Wilson4413c472018-05-08 22:03:17 +0100655 return false;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000656
657 /*
658 * WaIdleLiteRestore:bdw,skl
659 * Apply the wa NOOPs to prevent
660 * ring:HEAD == rq:TAIL as we resubmit the
661 * request. See gen8_emit_breadcrumb() for
662 * where we prepare the padding after the
663 * end of the request.
664 */
665 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100666 }
667
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000668 while (rb) {
669 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000670 struct i915_request *rq, *rn;
Chris Wilson20311bd2016-11-14 20:41:03 +0000671
Chris Wilson0c7112a2018-04-18 19:40:51 +0100672 list_for_each_entry_safe(rq, rn, &p->requests, sched.link) {
Chris Wilson6c067572017-05-17 13:10:03 +0100673 /*
674 * Can we combine this request with the current port?
675 * It has to be the same context/ringbuffer and not
676 * have any exceptions (e.g. GVT saying never to
677 * combine contexts).
678 *
679 * If we can combine the requests, we can execute both
680 * by updating the RING_TAIL to point to the end of the
681 * second request, and so we never need to tell the
682 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100683 */
Chris Wilson6c067572017-05-17 13:10:03 +0100684 if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
685 /*
686 * If we are on the second port and cannot
687 * combine this request with the last, then we
688 * are done.
689 */
Mika Kuoppala76e70082017-09-22 15:43:07 +0300690 if (port == last_port) {
Chris Wilson6c067572017-05-17 13:10:03 +0100691 __list_del_many(&p->requests,
Chris Wilson0c7112a2018-04-18 19:40:51 +0100692 &rq->sched.link);
Chris Wilson6c067572017-05-17 13:10:03 +0100693 goto done;
694 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100695
Chris Wilson6c067572017-05-17 13:10:03 +0100696 /*
697 * If GVT overrides us we only ever submit
698 * port[0], leaving port[1] empty. Note that we
699 * also have to be careful that we don't queue
700 * the same context (even though a different
701 * request) to the second port.
702 */
703 if (ctx_single_port_submission(last->ctx) ||
704 ctx_single_port_submission(rq->ctx)) {
705 __list_del_many(&p->requests,
Chris Wilson0c7112a2018-04-18 19:40:51 +0100706 &rq->sched.link);
Chris Wilson6c067572017-05-17 13:10:03 +0100707 goto done;
708 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100709
Chris Wilson6c067572017-05-17 13:10:03 +0100710 GEM_BUG_ON(last->ctx == rq->ctx);
Chris Wilson70c2a242016-09-09 14:11:46 +0100711
Chris Wilson6c067572017-05-17 13:10:03 +0100712 if (submit)
713 port_assign(port, last);
714 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300715
716 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100717 }
718
Chris Wilson0c7112a2018-04-18 19:40:51 +0100719 INIT_LIST_HEAD(&rq->sched.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000720 __i915_request_submit(rq);
721 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson6c067572017-05-17 13:10:03 +0100722 last = rq;
723 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100724 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000725
Chris Wilson20311bd2016-11-14 20:41:03 +0000726 rb = rb_next(rb);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300727 rb_erase(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100728 INIT_LIST_HEAD(&p->requests);
729 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100730 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000731 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100732
Chris Wilson6c067572017-05-17 13:10:03 +0100733done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100734 /*
735 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
736 *
737 * We choose queue_priority such that if we add a request of greater
738 * priority than this, we kick the submission tasklet to decide on
739 * the right order of submitting the requests to hardware. We must
740 * also be prepared to reorder requests as they are in-flight on the
741 * HW. We derive the queue_priority then as the first "hole" in
742 * the HW submission ports and if there are no available slots,
743 * the priority of the lowest executing request, i.e. last.
744 *
745 * When we do receive a higher priority request ready to run from the
746 * user, see queue_request(), the queue_priority is bumped to that
747 * request triggering preemption on the next dequeue (or subsequent
748 * interrupt for secondary ports).
749 */
750 execlists->queue_priority =
751 port != execlists->port ? rq_prio(last) : INT_MIN;
752
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300753 execlists->first = rb;
Chris Wilson6c067572017-05-17 13:10:03 +0100754 if (submit)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100755 port_assign(port, last);
Chris Wilson339ccd32018-02-15 16:25:53 +0000756
757 /* We must always keep the beast fed if we have work piled up */
Chris Wilson339ccd32018-02-15 16:25:53 +0000758 GEM_BUG_ON(execlists->first && !port_isset(execlists->port));
759
Chris Wilson4413c472018-05-08 22:03:17 +0100760 /* Re-evaluate the executing context setup after each preemptive kick */
761 if (last)
Chris Wilsonf2605202018-03-31 14:06:26 +0100762 execlists_user_begin(execlists, execlists->port);
Chris Wilson4413c472018-05-08 22:03:17 +0100763
764 return submit;
765}
766
767static void execlists_dequeue(struct intel_engine_cs *engine)
768{
769 struct intel_engine_execlists * const execlists = &engine->execlists;
770 unsigned long flags;
771 bool submit;
772
773 spin_lock_irqsave(&engine->timeline.lock, flags);
774 submit = __execlists_dequeue(engine);
775 spin_unlock_irqrestore(&engine->timeline.lock, flags);
776
777 if (submit)
Chris Wilson70c2a242016-09-09 14:11:46 +0100778 execlists_submit_ports(engine);
Chris Wilsond081e022018-02-16 15:32:10 +0000779
780 GEM_BUG_ON(port_isset(execlists->port) &&
781 !execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
Michel Thierryacdd8842014-07-24 17:04:38 +0100782}
783
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200784void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200785execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300786{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100787 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300788 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300789
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100790 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000791 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100792
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100793 GEM_TRACE("%s:port%u global=%d (fence %llx:%d), (current %d)\n",
794 rq->engine->name,
795 (unsigned int)(port - execlists->port),
796 rq->global_seqno,
797 rq->fence.context, rq->fence.seqno,
798 intel_engine_get_seqno(rq->engine));
799
Chris Wilson4a118ec2017-10-23 22:32:36 +0100800 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100801 execlists_context_schedule_out(rq,
802 i915_request_completed(rq) ?
803 INTEL_CONTEXT_SCHEDULE_OUT :
804 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800805
Chris Wilsone61e0f52018-02-21 09:56:36 +0000806 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100807
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100808 memset(port, 0, sizeof(*port));
809 port++;
810 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000811
Chris Wilson38057aa2018-03-24 12:58:29 +0000812 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
Chris Wilsonf2605202018-03-31 14:06:26 +0100813 execlists_user_end(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300814}
815
Chris Wilson46b36172018-03-23 10:18:24 +0000816static void clear_gtiir(struct intel_engine_cs *engine)
817{
Chris Wilson46b36172018-03-23 10:18:24 +0000818 struct drm_i915_private *dev_priv = engine->i915;
819 int i;
820
Chris Wilson46b36172018-03-23 10:18:24 +0000821 /*
822 * Clear any pending interrupt state.
823 *
824 * We do it twice out of paranoia that some of the IIR are
825 * double buffered, and so if we only reset it once there may
826 * still be an interrupt pending.
827 */
Oscar Mateoff047a82018-04-24 14:39:55 -0700828 if (INTEL_GEN(dev_priv) >= 11) {
829 static const struct {
830 u8 bank;
831 u8 bit;
832 } gen11_gtiir[] = {
833 [RCS] = {0, GEN11_RCS0},
834 [BCS] = {0, GEN11_BCS},
835 [_VCS(0)] = {1, GEN11_VCS(0)},
836 [_VCS(1)] = {1, GEN11_VCS(1)},
837 [_VCS(2)] = {1, GEN11_VCS(2)},
838 [_VCS(3)] = {1, GEN11_VCS(3)},
839 [_VECS(0)] = {1, GEN11_VECS(0)},
840 [_VECS(1)] = {1, GEN11_VECS(1)},
841 };
842 unsigned long irqflags;
843
844 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gen11_gtiir));
845
846 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
847 for (i = 0; i < 2; i++) {
848 gen11_reset_one_iir(dev_priv,
849 gen11_gtiir[engine->id].bank,
850 gen11_gtiir[engine->id].bit);
851 }
852 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
853 } else {
854 static const u8 gtiir[] = {
855 [RCS] = 0,
856 [BCS] = 0,
857 [VCS] = 1,
858 [VCS2] = 1,
859 [VECS] = 3,
860 };
861
862 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
863
864 for (i = 0; i < 2; i++) {
865 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
866 engine->irq_keep_mask);
867 POSTING_READ(GEN8_GT_IIR(gtiir[engine->id]));
868 }
869 GEM_BUG_ON(I915_READ(GEN8_GT_IIR(gtiir[engine->id])) &
Chris Wilson46b36172018-03-23 10:18:24 +0000870 engine->irq_keep_mask);
Chris Wilson46b36172018-03-23 10:18:24 +0000871 }
Chris Wilson46b36172018-03-23 10:18:24 +0000872}
873
874static void reset_irq(struct intel_engine_cs *engine)
875{
876 /* Mark all CS interrupts as complete */
877 smp_store_mb(engine->execlists.active, 0);
878 synchronize_hardirq(engine->i915->drm.irq);
879
880 clear_gtiir(engine);
881
882 /*
883 * The port is checked prior to scheduling a tasklet, but
884 * just in case we have suspended the tasklet to do the
885 * wedging make sure that when it wakes, it decides there
886 * is no work to do by clearing the irq_posted bit.
887 */
888 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
889}
890
Chris Wilson27a5f612017-09-15 18:31:00 +0100891static void execlists_cancel_requests(struct intel_engine_cs *engine)
892{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300893 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000894 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100895 struct rb_node *rb;
896 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100897
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100898 GEM_TRACE("%s current %d\n",
899 engine->name, intel_engine_get_seqno(engine));
Chris Wilson963ddd62018-03-02 11:33:24 +0000900
Chris Wilsona3e38832018-03-02 14:32:45 +0000901 /*
902 * Before we call engine->cancel_requests(), we should have exclusive
903 * access to the submission state. This is arranged for us by the
904 * caller disabling the interrupt generation, the tasklet and other
905 * threads that may then access the same state, giving us a free hand
906 * to reset state. However, we still need to let lockdep be aware that
907 * we know this state may be accessed in hardirq context, so we
908 * disable the irq around this manipulation and we want to keep
909 * the spinlock focused on its duties and not accidentally conflate
910 * coverage to the submission's irq state. (Similarly, although we
911 * shouldn't need to disable irq around the manipulation of the
912 * submission's irq state, we also wish to remind ourselves that
913 * it is irq state.)
914 */
915 local_irq_save(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100916
917 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200918 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +0000919 reset_irq(engine);
Chris Wilson27a5f612017-09-15 18:31:00 +0100920
Chris Wilsona89d1f92018-05-02 17:38:39 +0100921 spin_lock(&engine->timeline.lock);
Chris Wilsona3e38832018-03-02 14:32:45 +0000922
Chris Wilson27a5f612017-09-15 18:31:00 +0100923 /* Mark all executing requests as skipped. */
Chris Wilsona89d1f92018-05-02 17:38:39 +0100924 list_for_each_entry(rq, &engine->timeline.requests, link) {
Chris Wilson27a5f612017-09-15 18:31:00 +0100925 GEM_BUG_ON(!rq->global_seqno);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000926 if (!i915_request_completed(rq))
Chris Wilson27a5f612017-09-15 18:31:00 +0100927 dma_fence_set_error(&rq->fence, -EIO);
928 }
929
930 /* Flush the queued requests to the timeline list (for retiring). */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300931 rb = execlists->first;
Chris Wilson27a5f612017-09-15 18:31:00 +0100932 while (rb) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000933 struct i915_priolist *p = to_priolist(rb);
Chris Wilson27a5f612017-09-15 18:31:00 +0100934
Chris Wilson0c7112a2018-04-18 19:40:51 +0100935 list_for_each_entry_safe(rq, rn, &p->requests, sched.link) {
936 INIT_LIST_HEAD(&rq->sched.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100937
938 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000939 __i915_request_submit(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100940 }
941
942 rb = rb_next(rb);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300943 rb_erase(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100944 INIT_LIST_HEAD(&p->requests);
945 if (p->priority != I915_PRIORITY_NORMAL)
946 kmem_cache_free(engine->i915->priorities, p);
947 }
948
949 /* Remaining _unready_ requests will be nop'ed when submitted */
950
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000951 execlists->queue_priority = INT_MIN;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300952 execlists->queue = RB_ROOT;
953 execlists->first = NULL;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100954 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100955
Chris Wilsona89d1f92018-05-02 17:38:39 +0100956 spin_unlock(&engine->timeline.lock);
Chris Wilsona3e38832018-03-02 14:32:45 +0000957
Chris Wilsona3e38832018-03-02 14:32:45 +0000958 local_irq_restore(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100959}
960
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200961/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100962 * Check the unread Context Status Buffers and manage the submission of new
963 * contexts to the ELSP accordingly.
964 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530965static void execlists_submission_tasklet(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100966{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300967 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
968 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100969 struct execlist_port *port = execlists->port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100970 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000971 bool fw = false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100972
Chris Wilson9153e6b2018-03-21 09:10:27 +0000973 /*
974 * We can skip acquiring intel_runtime_pm_get() here as it was taken
Chris Wilson48921262017-04-11 18:58:50 +0100975 * on our behalf by the request (see i915_gem_mark_busy()) and it will
976 * not be relinquished until the device is idle (see
977 * i915_gem_idle_work_handler()). As a precaution, we make sure
978 * that all ELSP are drained i.e. we have processed the CSB,
979 * before allowing ourselves to idle and calling intel_runtime_pm_put().
980 */
981 GEM_BUG_ON(!dev_priv->gt.awake);
982
Chris Wilson9153e6b2018-03-21 09:10:27 +0000983 /*
984 * Prefer doing test_and_clear_bit() as a two stage operation to avoid
Chris Wilson899f6202017-03-21 11:33:20 +0000985 * imposing the cost of a locked atomic transaction when submitting a
986 * new request (outside of the context-switch interrupt).
987 */
988 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100989 /* The HWSP contains a (cacheable) mirror of the CSB */
990 const u32 *buf =
991 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilson4af0d722017-03-25 20:10:53 +0000992 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100993
Mika Kuoppalab620e872017-09-22 15:43:03 +0300994 if (unlikely(execlists->csb_use_mmio)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100995 buf = (u32 * __force)
996 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
Mika Kuoppalab620e872017-09-22 15:43:03 +0300997 execlists->csb_head = -1; /* force mmio read of CSB ptrs */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100998 }
999
Chris Wilson9153e6b2018-03-21 09:10:27 +00001000 /* Clear before reading to catch new interrupts */
1001 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1002 smp_mb__after_atomic();
1003
Mika Kuoppalab620e872017-09-22 15:43:03 +03001004 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001005 if (!fw) {
1006 intel_uncore_forcewake_get(dev_priv,
1007 execlists->fw_domains);
1008 fw = true;
1009 }
1010
Chris Wilson767a9832017-09-13 09:56:05 +01001011 head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
1012 tail = GEN8_CSB_WRITE_PTR(head);
1013 head = GEN8_CSB_READ_PTR(head);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001014 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +01001015 } else {
1016 const int write_idx =
1017 intel_hws_csb_write_index(dev_priv) -
1018 I915_HWS_CSB_BUF0_INDEX;
1019
Mika Kuoppalab620e872017-09-22 15:43:03 +03001020 head = execlists->csb_head;
Chris Wilson767a9832017-09-13 09:56:05 +01001021 tail = READ_ONCE(buf[write_idx]);
Chris Wilson77dfedb2018-05-11 13:11:45 +01001022 rmb(); /* Hopefully paired with a wmb() in HW */
Chris Wilson767a9832017-09-13 09:56:05 +01001023 }
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001024 GEM_TRACE("%s cs-irq head=%d [%d%s], tail=%d [%d%s]\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001025 engine->name,
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001026 head, GEN8_CSB_READ_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?",
1027 tail, GEN8_CSB_WRITE_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?");
Mika Kuoppalab620e872017-09-22 15:43:03 +03001028
Chris Wilson4af0d722017-03-25 20:10:53 +00001029 while (head != tail) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00001030 struct i915_request *rq;
Chris Wilson4af0d722017-03-25 20:10:53 +00001031 unsigned int status;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001032 unsigned int count;
Chris Wilsona37951a2017-01-24 11:00:06 +00001033
Chris Wilson4af0d722017-03-25 20:10:53 +00001034 if (++head == GEN8_CSB_ENTRIES)
1035 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001036
Chris Wilson2ffe80a2017-02-06 17:05:02 +00001037 /* We are flying near dragons again.
1038 *
1039 * We hold a reference to the request in execlist_port[]
1040 * but no more than that. We are operating in softirq
1041 * context and so cannot hold any mutex or sleep. That
1042 * prevents us stopping the requests we are processing
1043 * in port[] from being retired simultaneously (the
1044 * breadcrumb will be complete before we see the
1045 * context-switch). As we only hold the reference to the
1046 * request, any pointer chasing underneath the request
1047 * is subject to a potential use-after-free. Thus we
1048 * store all of the bookkeeping within port[] as
1049 * required, and avoid using unguarded pointers beneath
1050 * request itself. The same applies to the atomic
1051 * status notifier.
1052 */
1053
Chris Wilson6d2cb5a2017-09-13 14:35:34 +01001054 status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
Chris Wilson193a98d2017-12-22 13:27:42 +00001055 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001056 engine->name, head,
Chris Wilson193a98d2017-12-22 13:27:42 +00001057 status, buf[2*head + 1],
1058 execlists->active);
Michel Thierryba74cb12017-11-20 12:34:58 +00001059
1060 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
1061 GEN8_CTX_STATUS_PREEMPTED))
1062 execlists_set_active(execlists,
1063 EXECLISTS_ACTIVE_HWACK);
1064 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
1065 execlists_clear_active(execlists,
1066 EXECLISTS_ACTIVE_HWACK);
1067
Chris Wilson70c2a242016-09-09 14:11:46 +01001068 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
1069 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001070
Chris Wilson1f5f9ed2017-11-20 12:34:57 +00001071 /* We should never get a COMPLETED | IDLE_ACTIVE! */
1072 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
1073
Chris Wilsone40dd222017-11-20 12:34:55 +00001074 if (status & GEN8_CTX_STATUS_COMPLETE &&
Chris Wilsond6376372018-02-07 21:05:44 +00001075 buf[2*head + 1] == execlists->preempt_complete_status) {
Chris Wilson193a98d2017-12-22 13:27:42 +00001076 GEM_TRACE("%s preempt-idle\n", engine->name);
Chris Wilsonef2fb722018-05-16 19:33:50 +01001077 complete_preempt_context(execlists);
Chris Wilsonbeecec92017-10-03 21:34:52 +01001078 continue;
1079 }
1080
1081 if (status & GEN8_CTX_STATUS_PREEMPTED &&
Chris Wilson4a118ec2017-10-23 22:32:36 +01001082 execlists_is_active(execlists,
1083 EXECLISTS_ACTIVE_PREEMPT))
Chris Wilsonbeecec92017-10-03 21:34:52 +01001084 continue;
1085
Chris Wilson4a118ec2017-10-23 22:32:36 +01001086 GEM_BUG_ON(!execlists_is_active(execlists,
1087 EXECLISTS_ACTIVE_USER));
1088
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001089 rq = port_unpack(port, &count);
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001090 GEM_TRACE("%s out[0]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001091 engine->name,
Chris Wilson16c86192017-12-19 22:09:16 +00001092 port->context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001093 rq ? rq->global_seqno : 0,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001094 rq ? rq->fence.context : 0,
1095 rq ? rq->fence.seqno : 0,
Chris Wilsone7702762018-03-27 22:01:57 +01001096 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001097 rq ? rq_prio(rq) : 0);
Chris Wilsone0840392018-02-21 15:23:01 +00001098
1099 /* Check the context/desc id for this event matches */
1100 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
1101
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001102 GEM_BUG_ON(count == 0);
1103 if (--count == 0) {
Chris Wilsonf2605202018-03-31 14:06:26 +01001104 /*
1105 * On the final event corresponding to the
1106 * submission of this context, we expect either
1107 * an element-switch event or a completion
1108 * event (and on completion, the active-idle
1109 * marker). No more preemptions, lite-restore
1110 * or otherwise.
1111 */
Chris Wilson70c2a242016-09-09 14:11:46 +01001112 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsond8747af2017-11-20 12:34:56 +00001113 GEM_BUG_ON(port_isset(&port[1]) &&
1114 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
Chris Wilsonf2605202018-03-31 14:06:26 +01001115 GEM_BUG_ON(!port_isset(&port[1]) &&
1116 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
1117
1118 /*
1119 * We rely on the hardware being strongly
1120 * ordered, that the breadcrumb write is
1121 * coherent (visible from the CPU) before the
1122 * user interrupt and CSB is processed.
1123 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001124 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilsonf2605202018-03-31 14:06:26 +01001125
Chris Wilsonb9b77422018-05-03 00:02:02 +01001126 execlists_context_schedule_out(rq,
1127 INTEL_CONTEXT_SCHEDULE_OUT);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001128 i915_request_put(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001129
Chris Wilson65cb8c02018-02-21 15:15:53 +00001130 GEM_TRACE("%s completed ctx=%d\n",
1131 engine->name, port->context_id);
1132
Chris Wilsonf2605202018-03-31 14:06:26 +01001133 port = execlists_port_complete(execlists, port);
1134 if (port_isset(port))
1135 execlists_user_begin(execlists, port);
1136 else
1137 execlists_user_end(execlists);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001138 } else {
1139 port_set(port, port_pack(rq, count));
Chris Wilson70c2a242016-09-09 14:11:46 +01001140 }
Chris Wilson4af0d722017-03-25 20:10:53 +00001141 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001142
Mika Kuoppalab620e872017-09-22 15:43:03 +03001143 if (head != execlists->csb_head) {
1144 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +01001145 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
1146 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
1147 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001148 }
1149
Chris Wilson4a118ec2017-10-23 22:32:36 +01001150 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001151 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001152
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001153 if (fw)
1154 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
Chris Wilsoneed7ec52018-03-24 12:58:29 +00001155
1156 /* If the engine is now idle, so should be the flag; and vice versa. */
1157 GEM_BUG_ON(execlists_is_active(&engine->execlists,
1158 EXECLISTS_ACTIVE_USER) ==
1159 !port_isset(engine->execlists.port));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001160}
1161
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001162static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001163 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001164 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001165{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001166 list_add_tail(&node->link,
Chris Wilson87c7acf2018-05-08 01:30:45 +01001167 &lookup_priolist(engine, prio)->requests);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001168}
Chris Wilson27606fd2017-09-16 21:44:13 +01001169
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001170static void __submit_queue(struct intel_engine_cs *engine, int prio)
1171{
1172 engine->execlists.queue_priority = prio;
1173 tasklet_hi_schedule(&engine->execlists.tasklet);
1174}
1175
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001176static void submit_queue(struct intel_engine_cs *engine, int prio)
1177{
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001178 if (prio > engine->execlists.queue_priority)
1179 __submit_queue(engine, prio);
Chris Wilson27606fd2017-09-16 21:44:13 +01001180}
1181
Chris Wilsone61e0f52018-02-21 09:56:36 +00001182static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001183{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001184 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001185 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001186
Chris Wilson663f71e2016-11-14 20:41:00 +00001187 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001188 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001189
Chris Wilson0c7112a2018-04-18 19:40:51 +01001190 queue_request(engine, &request->sched, rq_prio(request));
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001191 submit_queue(engine, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001192
Mika Kuoppalab620e872017-09-22 15:43:03 +03001193 GEM_BUG_ON(!engine->execlists.first);
Chris Wilson0c7112a2018-04-18 19:40:51 +01001194 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001195
Chris Wilsona89d1f92018-05-02 17:38:39 +01001196 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001197}
1198
Chris Wilson0c7112a2018-04-18 19:40:51 +01001199static struct i915_request *sched_to_request(struct i915_sched_node *node)
Chris Wilson1f181222017-10-03 21:34:50 +01001200{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001201 return container_of(node, struct i915_request, sched);
Chris Wilson1f181222017-10-03 21:34:50 +01001202}
1203
Chris Wilson20311bd2016-11-14 20:41:03 +00001204static struct intel_engine_cs *
Chris Wilson0c7112a2018-04-18 19:40:51 +01001205sched_lock_engine(struct i915_sched_node *node, struct intel_engine_cs *locked)
Chris Wilson20311bd2016-11-14 20:41:03 +00001206{
Chris Wilson0c7112a2018-04-18 19:40:51 +01001207 struct intel_engine_cs *engine = sched_to_request(node)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001208
Chris Wilsona79a5242017-03-27 21:21:43 +01001209 GEM_BUG_ON(!locked);
1210
Chris Wilson20311bd2016-11-14 20:41:03 +00001211 if (engine != locked) {
Chris Wilsona89d1f92018-05-02 17:38:39 +01001212 spin_unlock(&locked->timeline.lock);
1213 spin_lock(&engine->timeline.lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001214 }
1215
1216 return engine;
1217}
1218
Chris Wilsonb7268c52018-04-18 19:40:52 +01001219static void execlists_schedule(struct i915_request *request,
1220 const struct i915_sched_attr *attr)
Chris Wilson20311bd2016-11-14 20:41:03 +00001221{
Chris Wilsona02eb972018-05-08 01:30:46 +01001222 struct i915_priolist *uninitialized_var(pl);
1223 struct intel_engine_cs *engine, *last;
Chris Wilson20311bd2016-11-14 20:41:03 +00001224 struct i915_dependency *dep, *p;
1225 struct i915_dependency stack;
Chris Wilsonb7268c52018-04-18 19:40:52 +01001226 const int prio = attr->priority;
Chris Wilson20311bd2016-11-14 20:41:03 +00001227 LIST_HEAD(dfs);
1228
Chris Wilson7d1ea602017-09-28 20:39:00 +01001229 GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
1230
Chris Wilsone61e0f52018-02-21 09:56:36 +00001231 if (i915_request_completed(request))
Chris Wilsonc218ee02018-01-06 10:56:18 +00001232 return;
1233
Chris Wilsonb7268c52018-04-18 19:40:52 +01001234 if (prio <= READ_ONCE(request->sched.attr.priority))
Chris Wilson20311bd2016-11-14 20:41:03 +00001235 return;
1236
Chris Wilson70cd1472016-11-28 14:36:49 +00001237 /* Need BKL in order to use the temporary link inside i915_dependency */
1238 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +00001239
Chris Wilson0c7112a2018-04-18 19:40:51 +01001240 stack.signaler = &request->sched;
Chris Wilson20311bd2016-11-14 20:41:03 +00001241 list_add(&stack.dfs_link, &dfs);
1242
Chris Wilsonce01b172018-01-02 15:12:26 +00001243 /*
1244 * Recursively bump all dependent priorities to match the new request.
Chris Wilson20311bd2016-11-14 20:41:03 +00001245 *
1246 * A naive approach would be to use recursion:
Chris Wilson0c7112a2018-04-18 19:40:51 +01001247 * static void update_priorities(struct i915_sched_node *node, prio) {
1248 * list_for_each_entry(dep, &node->signalers_list, signal_link)
Chris Wilson20311bd2016-11-14 20:41:03 +00001249 * update_priorities(dep->signal, prio)
Chris Wilson0c7112a2018-04-18 19:40:51 +01001250 * queue_request(node);
Chris Wilson20311bd2016-11-14 20:41:03 +00001251 * }
1252 * but that may have unlimited recursion depth and so runs a very
1253 * real risk of overunning the kernel stack. Instead, we build
1254 * a flat list of all dependencies starting with the current request.
1255 * As we walk the list of dependencies, we add all of its dependencies
1256 * to the end of the list (this may include an already visited
1257 * request) and continue to walk onwards onto the new dependencies. The
1258 * end result is a topological list of requests in reverse order, the
1259 * last element in the list is the request we must execute first.
1260 */
Chris Wilson2221c5b2018-01-02 15:12:27 +00001261 list_for_each_entry(dep, &dfs, dfs_link) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001262 struct i915_sched_node *node = dep->signaler;
Chris Wilson20311bd2016-11-14 20:41:03 +00001263
Chris Wilsonce01b172018-01-02 15:12:26 +00001264 /*
1265 * Within an engine, there can be no cycle, but we may
Chris Wilsona79a5242017-03-27 21:21:43 +01001266 * refer to the same dependency chain multiple times
1267 * (redundant dependencies are not eliminated) and across
1268 * engines.
1269 */
Chris Wilson0c7112a2018-04-18 19:40:51 +01001270 list_for_each_entry(p, &node->signalers_list, signal_link) {
Chris Wilsonce01b172018-01-02 15:12:26 +00001271 GEM_BUG_ON(p == dep); /* no cycles! */
1272
Chris Wilson0c7112a2018-04-18 19:40:51 +01001273 if (i915_sched_node_signaled(p->signaler))
Chris Wilson1f181222017-10-03 21:34:50 +01001274 continue;
1275
Chris Wilsonb7268c52018-04-18 19:40:52 +01001276 GEM_BUG_ON(p->signaler->attr.priority < node->attr.priority);
1277 if (prio > READ_ONCE(p->signaler->attr.priority))
Chris Wilson20311bd2016-11-14 20:41:03 +00001278 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +01001279 }
Chris Wilson20311bd2016-11-14 20:41:03 +00001280 }
1281
Chris Wilsonce01b172018-01-02 15:12:26 +00001282 /*
1283 * If we didn't need to bump any existing priorities, and we haven't
Chris Wilson349bdb62017-05-17 13:10:05 +01001284 * yet submitted this request (i.e. there is no potential race with
1285 * execlists_submit_request()), we can set our own priority and skip
1286 * acquiring the engine locks.
1287 */
Chris Wilsonb7268c52018-04-18 19:40:52 +01001288 if (request->sched.attr.priority == I915_PRIORITY_INVALID) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001289 GEM_BUG_ON(!list_empty(&request->sched.link));
Chris Wilsonb7268c52018-04-18 19:40:52 +01001290 request->sched.attr = *attr;
Chris Wilson349bdb62017-05-17 13:10:05 +01001291 if (stack.dfs_link.next == stack.dfs_link.prev)
1292 return;
1293 __list_del_entry(&stack.dfs_link);
1294 }
1295
Chris Wilsona02eb972018-05-08 01:30:46 +01001296 last = NULL;
Chris Wilsona79a5242017-03-27 21:21:43 +01001297 engine = request->engine;
Chris Wilsona89d1f92018-05-02 17:38:39 +01001298 spin_lock_irq(&engine->timeline.lock);
Chris Wilsona79a5242017-03-27 21:21:43 +01001299
Chris Wilson20311bd2016-11-14 20:41:03 +00001300 /* Fifo and depth-first replacement ensure our deps execute before us */
1301 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
Chris Wilson0c7112a2018-04-18 19:40:51 +01001302 struct i915_sched_node *node = dep->signaler;
Chris Wilson20311bd2016-11-14 20:41:03 +00001303
1304 INIT_LIST_HEAD(&dep->dfs_link);
1305
Chris Wilson0c7112a2018-04-18 19:40:51 +01001306 engine = sched_lock_engine(node, engine);
Chris Wilson20311bd2016-11-14 20:41:03 +00001307
Chris Wilsonb7268c52018-04-18 19:40:52 +01001308 if (prio <= node->attr.priority)
Chris Wilson20311bd2016-11-14 20:41:03 +00001309 continue;
1310
Chris Wilsonb7268c52018-04-18 19:40:52 +01001311 node->attr.priority = prio;
Chris Wilson0c7112a2018-04-18 19:40:51 +01001312 if (!list_empty(&node->link)) {
Chris Wilsona02eb972018-05-08 01:30:46 +01001313 if (last != engine) {
1314 pl = lookup_priolist(engine, prio);
1315 last = engine;
1316 }
1317 GEM_BUG_ON(pl->priority != prio);
1318 list_move_tail(&node->link, &pl->requests);
Chris Wilsona79a5242017-03-27 21:21:43 +01001319 }
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001320
1321 if (prio > engine->execlists.queue_priority &&
Chris Wilson0c7112a2018-04-18 19:40:51 +01001322 i915_sw_fence_done(&sched_to_request(node)->submit))
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001323 __submit_queue(engine, prio);
Chris Wilson20311bd2016-11-14 20:41:03 +00001324 }
1325
Chris Wilsona89d1f92018-05-02 17:38:39 +01001326 spin_unlock_irq(&engine->timeline.lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001327}
1328
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001329static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1330{
1331 unsigned int flags;
1332 int err;
1333
1334 /*
1335 * Clear this page out of any CPU caches for coherent swap-in/out.
1336 * We only want to do this on the first bind so that we do not stall
1337 * on an active context (which by nature is already on the GPU).
1338 */
1339 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1340 err = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1341 if (err)
1342 return err;
1343 }
1344
1345 flags = PIN_GLOBAL | PIN_HIGH;
1346 if (ctx->ggtt_offset_bias)
1347 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
1348
1349 return i915_vma_pin(vma, 0, GEN8_LR_CONTEXT_ALIGN, flags);
1350}
1351
Chris Wilson266a2402017-05-04 10:33:08 +01001352static struct intel_ring *
1353execlists_context_pin(struct intel_engine_cs *engine,
1354 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001355{
Chris Wilsonab82a062018-04-30 14:15:01 +01001356 struct intel_context *ce = to_intel_context(ctx, engine);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001357 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001358 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001359
Chris Wilson91c8a322016-07-05 10:40:23 +01001360 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001361
Chris Wilson266a2402017-05-04 10:33:08 +01001362 if (likely(ce->pin_count++))
1363 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +00001364 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001365
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001366 ret = execlists_context_deferred_alloc(ctx, engine);
1367 if (ret)
1368 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001369 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001370
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001371 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001372 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001373 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001374
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001375 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001376 if (IS_ERR(vaddr)) {
1377 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001378 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001379 }
1380
Chris Wilsond822bb12017-04-03 12:34:25 +01001381 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +01001382 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001383 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001384
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001385 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +01001386
Chris Wilsona3aabe82016-10-04 21:11:26 +01001387 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1388 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001389 i915_ggtt_offset(ce->ring->vma);
Chris Wilsonc216e902018-03-27 22:01:36 +01001390 ce->lrc_reg_state[CTX_RING_HEAD+1] = ce->ring->head;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001391
Chris Wilson3d574a62017-10-13 21:26:16 +01001392 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001393 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +01001394out:
1395 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001396
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001397unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001398 i915_gem_object_unpin_map(ce->state->obj);
1399unpin_vma:
1400 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001401err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001402 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001403 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001404}
1405
Chris Wilsone8a9c582016-12-18 15:37:20 +00001406static void execlists_context_unpin(struct intel_engine_cs *engine,
1407 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001408{
Chris Wilsonab82a062018-04-30 14:15:01 +01001409 struct intel_context *ce = to_intel_context(ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001410
Chris Wilson91c8a322016-07-05 10:40:23 +01001411 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001412 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001413
Chris Wilson9021ad02016-05-24 14:53:37 +01001414 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001415 return;
1416
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001417 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001418
Chris Wilson3d574a62017-10-13 21:26:16 +01001419 ce->state->obj->pin_global--;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001420 i915_gem_object_unpin_map(ce->state->obj);
1421 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001422
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001423 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001424}
1425
Chris Wilsone61e0f52018-02-21 09:56:36 +00001426static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001427{
Chris Wilsonab82a062018-04-30 14:15:01 +01001428 struct intel_context *ce =
1429 to_intel_context(request->ctx, request->engine);
Chris Wilsonfd138212017-11-15 15:12:04 +00001430 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001431
Chris Wilsone8a9c582016-12-18 15:37:20 +00001432 GEM_BUG_ON(!ce->pin_count);
1433
Chris Wilsonef11c012016-12-18 15:37:19 +00001434 /* Flush enough space to reduce the likelihood of waiting after
1435 * we start building the request - in which case we will just
1436 * have to repeat work.
1437 */
1438 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1439
Chris Wilsonfd138212017-11-15 15:12:04 +00001440 ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1441 if (ret)
1442 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001443
Chris Wilsonef11c012016-12-18 15:37:19 +00001444 /* Note that after this point, we have committed to using
1445 * this request as it is being used to both track the
1446 * state of engine initialisation and liveness of the
1447 * golden renderstate above. Think twice before you try
1448 * to cancel/unwind this request now.
1449 */
1450
1451 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1452 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001453}
1454
Arun Siluvery9e000842015-07-03 14:27:31 +01001455/*
1456 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1457 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1458 * but there is a slight complication as this is applied in WA batch where the
1459 * values are only initialized once so we cannot take register value at the
1460 * beginning and reuse it further; hence we save its value to memory, upload a
1461 * constant value with bit21 set and then we restore it back with the saved value.
1462 * To simplify the WA, a constant value is formed by using the default value
1463 * of this register. This shouldn't be a problem because we are only modifying
1464 * it for a short period and this batch in non-premptible. We can ofcourse
1465 * use additional instructions that read the actual value of the register
1466 * at that time and set our bit of interest but it makes the WA complicated.
1467 *
1468 * This WA is also required for Gen9 so extracting as a function avoids
1469 * code duplication.
1470 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001471static u32 *
1472gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001473{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001474 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1475 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1476 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1477 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001478
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001479 *batch++ = MI_LOAD_REGISTER_IMM(1);
1480 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1481 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001482
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001483 batch = gen8_emit_pipe_control(batch,
1484 PIPE_CONTROL_CS_STALL |
1485 PIPE_CONTROL_DC_FLUSH_ENABLE,
1486 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001487
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001488 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1489 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1490 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1491 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001492
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001493 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001494}
1495
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001496/*
1497 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1498 * initialized at the beginning and shared across all contexts but this field
1499 * helps us to have multiple batches at different offsets and select them based
1500 * on a criteria. At the moment this batch always start at the beginning of the page
1501 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001502 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001503 * The number of WA applied are not known at the beginning; we use this field
1504 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001505 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001506 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1507 * so it adds NOOPs as padding to make it cacheline aligned.
1508 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1509 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001510 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001511static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001512{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001513 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001514 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001515
Arun Siluveryc82435b2015-06-19 18:37:13 +01001516 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001517 if (IS_BROADWELL(engine->i915))
1518 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001519
Arun Siluvery0160f052015-06-23 15:46:57 +01001520 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1521 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001522 batch = gen8_emit_pipe_control(batch,
1523 PIPE_CONTROL_FLUSH_L3 |
1524 PIPE_CONTROL_GLOBAL_GTT_IVB |
1525 PIPE_CONTROL_CS_STALL |
1526 PIPE_CONTROL_QW_WRITE,
1527 i915_ggtt_offset(engine->scratch) +
1528 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001529
Chris Wilsonbeecec92017-10-03 21:34:52 +01001530 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1531
Arun Siluvery17ee9502015-06-19 19:07:01 +01001532 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001533 while ((unsigned long)batch % CACHELINE_BYTES)
1534 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001535
1536 /*
1537 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1538 * execution depends on the length specified in terms of cache lines
1539 * in the register CTX_RCS_INDIRECT_CTX
1540 */
1541
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001542 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001543}
1544
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001545static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001546{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001547 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1548
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001549 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001550 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001551
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001552 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001553 *batch++ = MI_LOAD_REGISTER_IMM(1);
1554 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1555 *batch++ = _MASKED_BIT_DISABLE(
1556 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1557 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001558
Mika Kuoppala066d4622016-06-07 17:19:15 +03001559 /* WaClearSlmSpaceAtContextSwitch:kbl */
1560 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001561 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001562 batch = gen8_emit_pipe_control(batch,
1563 PIPE_CONTROL_FLUSH_L3 |
1564 PIPE_CONTROL_GLOBAL_GTT_IVB |
1565 PIPE_CONTROL_CS_STALL |
1566 PIPE_CONTROL_QW_WRITE,
1567 i915_ggtt_offset(engine->scratch)
1568 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001569 }
Tim Gore3485d992016-07-05 10:01:30 +01001570
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001571 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001572 if (HAS_POOLED_EU(engine->i915)) {
1573 /*
1574 * EU pool configuration is setup along with golden context
1575 * during context initialization. This value depends on
1576 * device type (2x6 or 3x6) and needs to be updated based
1577 * on which subslice is disabled especially for 2x6
1578 * devices, however it is safe to load default
1579 * configuration of 3x6 device instead of masking off
1580 * corresponding bits because HW ignores bits of a disabled
1581 * subslice and drops down to appropriate config. Please
1582 * see render_state_setup() in i915_gem_render_state.c for
1583 * possible configurations, to avoid duplication they are
1584 * not shown here again.
1585 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001586 *batch++ = GEN9_MEDIA_POOL_STATE;
1587 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1588 *batch++ = 0x00777000;
1589 *batch++ = 0;
1590 *batch++ = 0;
1591 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001592 }
1593
Chris Wilsonbeecec92017-10-03 21:34:52 +01001594 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1595
Arun Siluvery0504cff2015-07-14 15:01:27 +01001596 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001597 while ((unsigned long)batch % CACHELINE_BYTES)
1598 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001599
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001600 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001601}
1602
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001603static u32 *
1604gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1605{
1606 int i;
1607
1608 /*
1609 * WaPipeControlBefore3DStateSamplePattern: cnl
1610 *
1611 * Ensure the engine is idle prior to programming a
1612 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1613 */
1614 batch = gen8_emit_pipe_control(batch,
1615 PIPE_CONTROL_CS_STALL,
1616 0);
1617 /*
1618 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1619 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1620 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1621 * confusing. Since gen8_emit_pipe_control() already advances the
1622 * batch by 6 dwords, we advance the other 10 here, completing a
1623 * cacheline. It's not clear if the workaround requires this padding
1624 * before other commands, or if it's just the regular padding we would
1625 * already have for the workaround bb, so leave it here for now.
1626 */
1627 for (i = 0; i < 10; i++)
1628 *batch++ = MI_NOOP;
1629
1630 /* Pad to end of cacheline */
1631 while ((unsigned long)batch % CACHELINE_BYTES)
1632 *batch++ = MI_NOOP;
1633
1634 return batch;
1635}
1636
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001637#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1638
1639static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001640{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001641 struct drm_i915_gem_object *obj;
1642 struct i915_vma *vma;
1643 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001644
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001645 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001646 if (IS_ERR(obj))
1647 return PTR_ERR(obj);
1648
Chris Wilsona01cb37a2017-01-16 15:21:30 +00001649 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001650 if (IS_ERR(vma)) {
1651 err = PTR_ERR(vma);
1652 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001653 }
1654
Chris Wilson48bb74e2016-08-15 10:49:04 +01001655 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1656 if (err)
1657 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001658
Chris Wilson48bb74e2016-08-15 10:49:04 +01001659 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001660 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001661
1662err:
1663 i915_gem_object_put(obj);
1664 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001665}
1666
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001667static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001668{
Chris Wilson19880c42016-08-15 10:49:05 +01001669 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001670}
1671
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001672typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1673
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001674static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001675{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001676 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001677 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1678 &wa_ctx->per_ctx };
1679 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001680 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001681 void *batch, *batch_ptr;
1682 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001683 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001684
Tvrtko Ursulin10bde232018-01-19 10:00:04 +00001685 if (GEM_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001686 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001687
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001688 switch (INTEL_GEN(engine->i915)) {
Oscar Mateocc38cae2018-05-08 14:29:23 -07001689 case 11:
1690 return 0;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001691 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001692 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1693 wa_bb_fn[1] = NULL;
1694 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001695 case 9:
1696 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001697 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001698 break;
1699 case 8:
1700 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001701 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001702 break;
1703 default:
1704 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001705 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001706 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001707
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001708 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001709 if (ret) {
1710 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1711 return ret;
1712 }
1713
Chris Wilson48bb74e2016-08-15 10:49:04 +01001714 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001715 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001716
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001717 /*
1718 * Emit the two workaround batch buffers, recording the offset from the
1719 * start of the workaround batch buffer object for each and their
1720 * respective sizes.
1721 */
1722 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1723 wa_bb[i]->offset = batch_ptr - batch;
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001724 if (GEM_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1725 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001726 ret = -EINVAL;
1727 break;
1728 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001729 if (wa_bb_fn[i])
1730 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001731 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001732 }
1733
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001734 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1735
Arun Siluvery17ee9502015-06-19 19:07:01 +01001736 kunmap_atomic(batch);
1737 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001738 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001739
1740 return ret;
1741}
1742
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001743static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001744{
Chris Wilsonc0336662016-05-06 15:40:21 +01001745 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001746
1747 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001748
1749 /*
1750 * Make sure we're not enabling the new 12-deep CSB
1751 * FIFO as that requires a slightly updated handling
1752 * in the ctx switch irq. Since we're currently only
1753 * using only 2 elements of the enhanced execlists the
1754 * deeper FIFO it's not needed and it's not worth adding
1755 * more statements to the irq handler to support it.
1756 */
1757 if (INTEL_GEN(dev_priv) >= 11)
1758 I915_WRITE(RING_MODE_GEN7(engine),
1759 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1760 else
1761 I915_WRITE(RING_MODE_GEN7(engine),
1762 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1763
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001764 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1765 engine->status_page.ggtt_offset);
1766 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Chris Wilsone8401302018-02-05 15:24:30 +00001767
1768 /* Following the reset, we need to reload the CSB read/write pointers */
1769 engine->execlists.csb_head = -1;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001770}
1771
1772static int gen8_init_common_ring(struct intel_engine_cs *engine)
1773{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001774 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001775 int ret;
1776
1777 ret = intel_mocs_init_engine(engine);
1778 if (ret)
1779 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001780
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001781 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001782 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001783
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001784 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001785
Chris Wilson64f09f02017-08-07 13:19:19 +01001786 /* After a GPU reset, we may have requests to replay */
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001787 if (execlists->first)
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301788 tasklet_schedule(&execlists->tasklet);
Chris Wilson6b764a52017-04-25 11:38:35 +01001789
Chris Wilson821ed7d2016-09-09 14:11:53 +01001790 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001791}
1792
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001793static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001794{
Chris Wilsonc0336662016-05-06 15:40:21 +01001795 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001796 int ret;
1797
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001798 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001799 if (ret)
1800 return ret;
1801
Chris Wilsonf4ecfbf2018-04-14 13:27:54 +01001802 intel_whitelist_workarounds_apply(engine);
Oscar Mateo59b449d2018-04-10 09:12:47 -07001803
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001804 /* We need to disable the AsyncFlip performance optimisations in order
1805 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1806 * programmed to '1' on all products.
1807 *
1808 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1809 */
1810 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1811
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001812 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1813
Oscar Mateo59b449d2018-04-10 09:12:47 -07001814 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001815}
1816
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001817static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001818{
1819 int ret;
1820
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001821 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001822 if (ret)
1823 return ret;
1824
Chris Wilsonf4ecfbf2018-04-14 13:27:54 +01001825 intel_whitelist_workarounds_apply(engine);
Oscar Mateo59b449d2018-04-10 09:12:47 -07001826
1827 return 0;
Damien Lespiau82ef8222015-02-09 19:33:08 +00001828}
1829
Chris Wilson821ed7d2016-09-09 14:11:53 +01001830static void reset_common_ring(struct intel_engine_cs *engine,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001831 struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001832{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001833 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson221ab97192017-09-16 21:44:14 +01001834 unsigned long flags;
Chris Wilson56922512018-04-28 12:15:32 +01001835 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001836
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001837 GEM_TRACE("%s request global=%x, current=%d\n",
1838 engine->name, request ? request->global_seqno : 0,
1839 intel_engine_get_seqno(engine));
Chris Wilson42232212018-01-02 15:12:32 +00001840
Chris Wilsona3e38832018-03-02 14:32:45 +00001841 /* See execlists_cancel_requests() for the irq/spinlock split. */
1842 local_irq_save(flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001843
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001844 /*
1845 * Catch up with any missed context-switch interrupts.
1846 *
1847 * Ideally we would just read the remaining CSB entries now that we
1848 * know the gpu is idle. However, the CSB registers are sometimes^W
1849 * often trashed across a GPU reset! Instead we have to rely on
1850 * guessing the missed context-switch events by looking at what
1851 * requests were completed.
1852 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001853 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +00001854 reset_irq(engine);
Chris Wilson221ab97192017-09-16 21:44:14 +01001855
1856 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001857 spin_lock(&engine->timeline.lock);
Michał Winiarskia4598d12017-10-25 22:00:18 +02001858 __unwind_incomplete_requests(engine);
Chris Wilsona89d1f92018-05-02 17:38:39 +01001859 spin_unlock(&engine->timeline.lock);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001860
Chris Wilsona3e38832018-03-02 14:32:45 +00001861 local_irq_restore(flags);
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001862
Chris Wilsona3e38832018-03-02 14:32:45 +00001863 /*
1864 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001865 * and will try to replay it on restarting. The context image may
1866 * have been corrupted by the reset, in which case we may have
1867 * to service a new GPU hang, but more likely we can continue on
1868 * without impact.
1869 *
1870 * If the request was guilty, we presume the context is corrupt
1871 * and have to at least restore the RING register in the context
1872 * image back to the expected values to skip over the guilty request.
1873 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001874 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001875 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001876
Chris Wilsona3e38832018-03-02 14:32:45 +00001877 /*
1878 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001879 * We cannot rely on the context being intact across the GPU hang,
1880 * so clear it and rebuild just what we need for the breadcrumb.
1881 * All pending requests for this context will be zapped, and any
1882 * future request will be after userspace has had the opportunity
1883 * to recreate its own state.
1884 */
Chris Wilsonab82a062018-04-30 14:15:01 +01001885 regs = to_intel_context(request->ctx, engine)->lrc_reg_state;
Chris Wilson56922512018-04-28 12:15:32 +01001886 if (engine->default_state) {
1887 void *defaults;
1888
1889 defaults = i915_gem_object_pin_map(engine->default_state,
1890 I915_MAP_WB);
1891 if (!IS_ERR(defaults)) {
1892 memcpy(regs, /* skip restoring the vanilla PPHWSP */
1893 defaults + LRC_STATE_PN * PAGE_SIZE,
1894 engine->context_size - PAGE_SIZE);
1895 i915_gem_object_unpin_map(engine->default_state);
1896 }
1897 }
1898 execlists_init_reg_state(regs, request->ctx, engine, request->ring);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001899
Chris Wilson821ed7d2016-09-09 14:11:53 +01001900 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilson56922512018-04-28 12:15:32 +01001901 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(request->ring->vma);
1902 regs[CTX_RING_HEAD + 1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001903
Chris Wilson821ed7d2016-09-09 14:11:53 +01001904 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001905 intel_ring_update_space(request->ring);
1906
Chris Wilsona3aabe82016-10-04 21:11:26 +01001907 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01001908 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001909}
1910
Chris Wilsone61e0f52018-02-21 09:56:36 +00001911static int intel_logical_ring_emit_pdps(struct i915_request *rq)
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001912{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001913 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
1914 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001915 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001916 u32 *cs;
1917 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001918
Chris Wilsone61e0f52018-02-21 09:56:36 +00001919 cs = intel_ring_begin(rq, num_lri_cmds * 2 + 2);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001920 if (IS_ERR(cs))
1921 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001922
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001923 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001924 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001925 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1926
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001927 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1928 *cs++ = upper_32_bits(pd_daddr);
1929 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1930 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001931 }
1932
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001933 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001934 intel_ring_advance(rq, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001935
1936 return 0;
1937}
1938
Chris Wilsone61e0f52018-02-21 09:56:36 +00001939static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01001940 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001941 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001942{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001943 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001944 int ret;
1945
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001946 /* Don't rely in hw updating PDPs, specially in lite-restore.
1947 * Ideally, we should set Force PD Restore in ctx descriptor,
1948 * but we can't. Force Restore would be a second option, but
1949 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001950 * not idle). PML4 is allocated during ppgtt init so this is
1951 * not needed in 48-bit.*/
Chris Wilsone61e0f52018-02-21 09:56:36 +00001952 if (rq->ctx->ppgtt &&
1953 (intel_engine_flag(rq->engine) & rq->ctx->ppgtt->pd_dirty_rings) &&
1954 !i915_vm_is_48bit(&rq->ctx->ppgtt->base) &&
1955 !intel_vgpu_active(rq->i915)) {
1956 ret = intel_logical_ring_emit_pdps(rq);
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001957 if (ret)
1958 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001959
Chris Wilsone61e0f52018-02-21 09:56:36 +00001960 rq->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(rq->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001961 }
1962
Chris Wilson74f9474122018-05-03 20:54:16 +01001963 cs = intel_ring_begin(rq, 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001964 if (IS_ERR(cs))
1965 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001966
Chris Wilson279f5a02017-10-05 20:10:05 +01001967 /*
1968 * WaDisableCtxRestoreArbitration:bdw,chv
1969 *
1970 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1971 * particular all the gen that do not need the w/a at all!), if we
1972 * took care to make sure that on every switch into this context
1973 * (both ordinary and for preemption) that arbitrartion was enabled
1974 * we would be fine. However, there doesn't seem to be a downside to
1975 * being paranoid and making sure it is set before each batch and
1976 * every context-switch.
1977 *
1978 * Note that if we fail to enable arbitration before the request
1979 * is complete, then we do not see the context-switch interrupt and
1980 * the engine hangs (with RING_HEAD == RING_TAIL).
1981 *
1982 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1983 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01001984 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1985
Oscar Mateo15648582014-07-24 17:04:32 +01001986 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001987 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1988 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1989 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001990 *cs++ = lower_32_bits(offset);
1991 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01001992
1993 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1994 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001995 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001996
1997 return 0;
1998}
1999
Chris Wilson31bb59c2016-07-01 17:23:27 +01002000static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002001{
Chris Wilsonc0336662016-05-06 15:40:21 +01002002 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002003 I915_WRITE_IMR(engine,
2004 ~(engine->irq_enable_mask | engine->irq_keep_mask));
2005 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01002006}
2007
Chris Wilson31bb59c2016-07-01 17:23:27 +01002008static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01002009{
Chris Wilsonc0336662016-05-06 15:40:21 +01002010 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01002011 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002012}
2013
Chris Wilsone61e0f52018-02-21 09:56:36 +00002014static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002015{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002016 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01002017
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002018 cs = intel_ring_begin(request, 4);
2019 if (IS_ERR(cs))
2020 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002021
2022 cmd = MI_FLUSH_DW + 1;
2023
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002024 /* We always require a command barrier so that subsequent
2025 * commands, such as breadcrumb interrupts, are strictly ordered
2026 * wrt the contents of the write cache being flushed to memory
2027 * (and thus being coherent from the CPU).
2028 */
2029 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2030
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002031 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002032 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01002033 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002034 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01002035 }
2036
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002037 *cs++ = cmd;
2038 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2039 *cs++ = 0; /* upper addr */
2040 *cs++ = 0; /* value */
2041 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002042
2043 return 0;
2044}
2045
Chris Wilsone61e0f52018-02-21 09:56:36 +00002046static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002047 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01002048{
Chris Wilsonb5321f32016-08-02 22:50:18 +01002049 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002050 u32 scratch_addr =
2051 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002052 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002053 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002054 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01002055
2056 flags |= PIPE_CONTROL_CS_STALL;
2057
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002058 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01002059 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
2060 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08002061 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01002062 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01002063 }
2064
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01002065 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01002066 flags |= PIPE_CONTROL_TLB_INVALIDATE;
2067 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
2068 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
2069 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
2070 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
2071 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
2072 flags |= PIPE_CONTROL_QW_WRITE;
2073 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01002074
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002075 /*
2076 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
2077 * pipe control.
2078 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002079 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002080 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002081
2082 /* WaForGAMHang:kbl */
2083 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
2084 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002085 }
Imre Deak9647ff32015-01-25 13:27:11 -08002086
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002087 len = 6;
2088
2089 if (vf_flush_wa)
2090 len += 6;
2091
2092 if (dc_flush_wa)
2093 len += 12;
2094
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002095 cs = intel_ring_begin(request, len);
2096 if (IS_ERR(cs))
2097 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002098
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002099 if (vf_flush_wa)
2100 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002101
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002102 if (dc_flush_wa)
2103 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2104 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002105
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002106 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002107
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002108 if (dc_flush_wa)
2109 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002110
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002111 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002112
2113 return 0;
2114}
2115
Chris Wilson7c17d372016-01-20 15:43:35 +02002116/*
2117 * Reserve space for 2 NOOPs at the end of each request to be
2118 * used as a workaround for not being allowed to do lite
2119 * restore with HEAD==TAIL (WaIdleLiteRestore).
2120 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00002121static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002122{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002123 /* Ensure there's always at least one preemption point per-request. */
2124 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002125 *cs++ = MI_NOOP;
2126 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002127}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002128
Chris Wilsone61e0f52018-02-21 09:56:36 +00002129static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002130{
Chris Wilson7c17d372016-01-20 15:43:35 +02002131 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
2132 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01002133
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002134 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
2135 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002136 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002137 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002138 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002139 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002140
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002141 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002142}
Chris Wilson98f29e82016-10-28 13:58:51 +01002143static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
2144
Chris Wilsone61e0f52018-02-21 09:56:36 +00002145static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002146{
Michał Winiarskice81a652016-04-12 15:51:55 +02002147 /* We're using qword write, seqno should be aligned to 8 bytes. */
2148 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
2149
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002150 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2151 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002152 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002153 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002154 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002155 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002156
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002157 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002158}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002159static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01002160
Chris Wilsone61e0f52018-02-21 09:56:36 +00002161static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002162{
2163 int ret;
2164
Oscar Mateo59b449d2018-04-10 09:12:47 -07002165 ret = intel_ctx_workarounds_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002166 if (ret)
2167 return ret;
2168
Chris Wilsone61e0f52018-02-21 09:56:36 +00002169 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002170 /*
2171 * Failing to program the MOCS is non-fatal.The system will not
2172 * run at peak performance. So generate an error and carry on.
2173 */
2174 if (ret)
2175 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2176
Chris Wilsone61e0f52018-02-21 09:56:36 +00002177 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002178}
2179
Oscar Mateo73e4d072014-07-24 17:04:48 +01002180/**
2181 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002182 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002183 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002184void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002185{
John Harrison6402c332014-10-31 12:00:26 +00002186 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002187
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002188 /*
2189 * Tasklet cannot be active at this point due intel_mark_active/idle
2190 * so this is just for documentation.
2191 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302192 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2193 &engine->execlists.tasklet.state)))
2194 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002195
Chris Wilsonc0336662016-05-06 15:40:21 +01002196 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002197
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002198 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002199 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002200 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002201
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002202 if (engine->cleanup)
2203 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002204
Chris Wilsone8a9c582016-12-18 15:37:20 +00002205 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002206
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002207 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002208
Chris Wilsonc0336662016-05-06 15:40:21 +01002209 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302210 dev_priv->engine[engine->id] = NULL;
2211 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002212}
2213
Chris Wilsonff44ad52017-03-16 17:13:03 +00002214static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002215{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002216 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002217 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002218 engine->schedule = execlists_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302219 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002220
2221 engine->park = NULL;
2222 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002223
2224 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002225 if (engine->i915->preempt_context)
2226 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilson3fed1802018-02-07 21:05:43 +00002227
2228 engine->i915->caps.scheduler =
2229 I915_SCHEDULER_CAP_ENABLED |
2230 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002231 if (intel_engine_has_preemption(engine))
Chris Wilson3fed1802018-02-07 21:05:43 +00002232 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002233}
2234
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002235static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002236logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002237{
2238 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002239 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002240 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002241
2242 engine->context_pin = execlists_context_pin;
2243 engine->context_unpin = execlists_context_unpin;
2244
Chris Wilsonf73e7392016-12-18 15:37:24 +00002245 engine->request_alloc = execlists_request_alloc;
2246
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002247 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01002248 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002249 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002250
2251 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002252
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002253 if (INTEL_GEN(engine->i915) < 11) {
2254 engine->irq_enable = gen8_logical_ring_enable_irq;
2255 engine->irq_disable = gen8_logical_ring_disable_irq;
2256 } else {
2257 /*
2258 * TODO: On Gen11 interrupt masks need to be clear
2259 * to allow C6 entry. Keep interrupts enabled at
2260 * and take the hit of generating extra interrupts
2261 * until a more refined solution exists.
2262 */
2263 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002264 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002265}
2266
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002267static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002268logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002269{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002270 unsigned int shift = 0;
2271
2272 if (INTEL_GEN(engine->i915) < 11) {
2273 const u8 irq_shifts[] = {
2274 [RCS] = GEN8_RCS_IRQ_SHIFT,
2275 [BCS] = GEN8_BCS_IRQ_SHIFT,
2276 [VCS] = GEN8_VCS1_IRQ_SHIFT,
2277 [VCS2] = GEN8_VCS2_IRQ_SHIFT,
2278 [VECS] = GEN8_VECS_IRQ_SHIFT,
2279 };
2280
2281 shift = irq_shifts[engine->id];
2282 }
2283
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002284 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2285 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002286}
2287
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002288static void
2289logical_ring_setup(struct intel_engine_cs *engine)
2290{
2291 struct drm_i915_private *dev_priv = engine->i915;
2292 enum forcewake_domains fw_domains;
2293
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002294 intel_engine_setup_common(engine);
2295
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002296 /* Intentionally left blank. */
2297 engine->buffer = NULL;
2298
2299 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2300 RING_ELSP(engine),
2301 FW_REG_WRITE);
2302
2303 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2304 RING_CONTEXT_STATUS_PTR(engine),
2305 FW_REG_READ | FW_REG_WRITE);
2306
2307 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2308 RING_CONTEXT_STATUS_BUF_BASE(engine),
2309 FW_REG_READ);
2310
Mika Kuoppalab620e872017-09-22 15:43:03 +03002311 engine->execlists.fw_domains = fw_domains;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002312
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302313 tasklet_init(&engine->execlists.tasklet,
2314 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002315
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002316 logical_ring_default_vfuncs(engine);
2317 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002318}
2319
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002320static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002321{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002322 int ret;
2323
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002324 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002325 if (ret)
2326 goto error;
2327
Thomas Daniel05f0add2018-03-02 18:14:59 +02002328 if (HAS_LOGICAL_RING_ELSQ(engine->i915)) {
2329 engine->execlists.submit_reg = engine->i915->regs +
2330 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
2331 engine->execlists.ctrl_reg = engine->i915->regs +
2332 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2333 } else {
2334 engine->execlists.submit_reg = engine->i915->regs +
2335 i915_mmio_reg_offset(RING_ELSP(engine));
2336 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002337
Chris Wilsond6376372018-02-07 21:05:44 +00002338 engine->execlists.preempt_complete_status = ~0u;
Chris Wilsonab82a062018-04-30 14:15:01 +01002339 if (engine->i915->preempt_context) {
2340 struct intel_context *ce =
2341 to_intel_context(engine->i915->preempt_context, engine);
2342
Chris Wilsond6376372018-02-07 21:05:44 +00002343 engine->execlists.preempt_complete_status =
Chris Wilsonab82a062018-04-30 14:15:01 +01002344 upper_32_bits(ce->lrc_desc);
2345 }
Chris Wilsond6376372018-02-07 21:05:44 +00002346
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002347 return 0;
2348
2349error:
2350 intel_logical_ring_cleanup(engine);
2351 return ret;
2352}
2353
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002354int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002355{
2356 struct drm_i915_private *dev_priv = engine->i915;
2357 int ret;
2358
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002359 logical_ring_setup(engine);
2360
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002361 if (HAS_L3_DPF(dev_priv))
2362 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2363
2364 /* Override some for render ring. */
2365 if (INTEL_GEN(dev_priv) >= 9)
2366 engine->init_hw = gen9_init_render_ring;
2367 else
2368 engine->init_hw = gen8_init_render_ring;
2369 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002370 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002371 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2372 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002373
Chris Wilsonf51455d2017-01-10 14:47:34 +00002374 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002375 if (ret)
2376 return ret;
2377
2378 ret = intel_init_workaround_bb(engine);
2379 if (ret) {
2380 /*
2381 * We continue even if we fail to initialize WA batch
2382 * because we only expect rare glitches but nothing
2383 * critical to prevent us from using GPU
2384 */
2385 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2386 ret);
2387 }
2388
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00002389 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002390}
2391
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002392int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002393{
2394 logical_ring_setup(engine);
2395
2396 return logical_ring_init(engine);
2397}
2398
Jeff McGee0cea6502015-02-13 10:27:56 -06002399static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002400make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002401{
2402 u32 rpcs = 0;
2403
2404 /*
2405 * No explicit RPCS request is needed to ensure full
2406 * slice/subslice/EU enablement prior to Gen9.
2407 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002408 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002409 return 0;
2410
2411 /*
2412 * Starting in Gen9, render power gating can leave
2413 * slice/subslice/EU in a partially enabled state. We
2414 * must make an explicit request through RPCS for full
2415 * enablement.
2416 */
Imre Deak43b67992016-08-31 19:13:02 +03002417 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002418 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03002419 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002420 GEN8_RPCS_S_CNT_SHIFT;
2421 rpcs |= GEN8_RPCS_ENABLE;
2422 }
2423
Imre Deak43b67992016-08-31 19:13:02 +03002424 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002425 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Lionel Landwerlin8cc76692018-03-06 12:28:52 +00002426 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002427 GEN8_RPCS_SS_CNT_SHIFT;
2428 rpcs |= GEN8_RPCS_ENABLE;
2429 }
2430
Imre Deak43b67992016-08-31 19:13:02 +03002431 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2432 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002433 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002434 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002435 GEN8_RPCS_EU_MAX_SHIFT;
2436 rpcs |= GEN8_RPCS_ENABLE;
2437 }
2438
2439 return rpcs;
2440}
2441
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002442static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002443{
2444 u32 indirect_ctx_offset;
2445
Chris Wilsonc0336662016-05-06 15:40:21 +01002446 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002447 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002448 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002449 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002450 case 11:
2451 indirect_ctx_offset =
2452 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2453 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002454 case 10:
2455 indirect_ctx_offset =
2456 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2457 break;
Michel Thierry71562912016-02-23 10:31:49 +00002458 case 9:
2459 indirect_ctx_offset =
2460 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2461 break;
2462 case 8:
2463 indirect_ctx_offset =
2464 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2465 break;
2466 }
2467
2468 return indirect_ctx_offset;
2469}
2470
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002471static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002472 struct i915_gem_context *ctx,
2473 struct intel_engine_cs *engine,
2474 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002475{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002476 struct drm_i915_private *dev_priv = engine->i915;
2477 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002478 u32 base = engine->mmio_base;
2479 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002480
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002481 /* A context is actually a big batch buffer with several
2482 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2483 * values we are setting here are only for the first context restore:
2484 * on a subsequent save, the GPU will recreate this batchbuffer with new
2485 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2486 * we are not initializing here).
2487 */
2488 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2489 MI_LRI_FORCE_POSTED;
2490
2491 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Chris Wilson09b1a4e2018-01-25 11:24:42 +00002492 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2493 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT) |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002494 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002495 (HAS_RESOURCE_STREAMER(dev_priv) ?
2496 CTX_CTRL_RS_CTX_ENABLE : 0)));
2497 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2498 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2499 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2500 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2501 RING_CTL_SIZE(ring->size) | RING_VALID);
2502 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2503 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2504 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2505 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2506 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2507 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2508 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002509 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2510
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002511 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2512 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2513 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002514 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002515 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002516
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002517 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002518 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2519 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002520
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002521 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002522 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002523 }
2524
2525 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2526 if (wa_ctx->per_ctx.size) {
2527 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002528
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002529 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002530 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002531 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002532 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002533
2534 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2535
2536 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002537 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002538 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2539 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2540 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2541 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2542 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2543 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2544 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2545 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002546
Chris Wilson949e8ab2017-02-09 14:40:36 +00002547 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002548 /* 64b PPGTT (48bit canonical)
2549 * PDP0_DESCRIPTOR contains the base address to PML4 and
2550 * other PDP Descriptors are ignored.
2551 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002552 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002553 }
2554
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002555 if (rcs) {
2556 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2557 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2558 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002559
2560 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002561 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002562}
2563
2564static int
2565populate_lr_context(struct i915_gem_context *ctx,
2566 struct drm_i915_gem_object *ctx_obj,
2567 struct intel_engine_cs *engine,
2568 struct intel_ring *ring)
2569{
2570 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002571 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002572 int ret;
2573
2574 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2575 if (ret) {
2576 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2577 return ret;
2578 }
2579
2580 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2581 if (IS_ERR(vaddr)) {
2582 ret = PTR_ERR(vaddr);
2583 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2584 return ret;
2585 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002586 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002587
Chris Wilsond2b4b972017-11-10 14:26:33 +00002588 if (engine->default_state) {
2589 /*
2590 * We only want to copy over the template context state;
2591 * skipping over the headers reserved for GuC communication,
2592 * leaving those as zero.
2593 */
2594 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2595 void *defaults;
2596
2597 defaults = i915_gem_object_pin_map(engine->default_state,
2598 I915_MAP_WB);
Matthew Auldaaefa062018-03-01 11:46:39 +00002599 if (IS_ERR(defaults)) {
2600 ret = PTR_ERR(defaults);
2601 goto err_unpin_ctx;
2602 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00002603
2604 memcpy(vaddr + start, defaults + start, engine->context_size);
2605 i915_gem_object_unpin_map(engine->default_state);
2606 }
2607
Chris Wilsona3aabe82016-10-04 21:11:26 +01002608 /* The second page of the context object contains some fields which must
2609 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002610 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2611 execlists_init_reg_state(regs, ctx, engine, ring);
2612 if (!engine->default_state)
2613 regs[CTX_CONTEXT_CONTROL + 1] |=
2614 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002615 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002616 regs[CTX_CONTEXT_CONTROL + 1] |=
2617 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2618 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002619
Matthew Auldaaefa062018-03-01 11:46:39 +00002620err_unpin_ctx:
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002621 i915_gem_object_unpin_map(ctx_obj);
Matthew Auldaaefa062018-03-01 11:46:39 +00002622 return ret;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002623}
2624
Chris Wilsone2efd132016-05-24 14:53:34 +01002625static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002626 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002627{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002628 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonab82a062018-04-30 14:15:01 +01002629 struct intel_context *ce = to_intel_context(ctx, engine);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002630 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002631 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002632 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002633 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002634 int ret;
2635
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002636 if (ce->state)
2637 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002638
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002639 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002640
Michel Thierry0b29c752017-09-13 09:56:00 +01002641 /*
2642 * Before the actual start of the context image, we insert a few pages
2643 * for our own use and for sharing with the GuC.
2644 */
2645 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002646
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002647 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002648 if (IS_ERR(ctx_obj)) {
Chris Wilsona89d1f92018-05-02 17:38:39 +01002649 ret = PTR_ERR(ctx_obj);
2650 goto error_deref_obj;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002651 }
2652
Chris Wilsona01cb37a2017-01-16 15:21:30 +00002653 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002654 if (IS_ERR(vma)) {
2655 ret = PTR_ERR(vma);
2656 goto error_deref_obj;
2657 }
2658
Chris Wilsona89d1f92018-05-02 17:38:39 +01002659 timeline = i915_timeline_create(ctx->i915, ctx->name);
2660 if (IS_ERR(timeline)) {
2661 ret = PTR_ERR(timeline);
2662 goto error_deref_obj;
2663 }
2664
2665 ring = intel_engine_create_ring(engine, timeline, ctx->ring_size);
2666 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002667 if (IS_ERR(ring)) {
2668 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002669 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002670 }
2671
Chris Wilsondca33ec2016-08-02 22:50:20 +01002672 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002673 if (ret) {
2674 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002675 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002676 }
2677
Chris Wilsondca33ec2016-08-02 22:50:20 +01002678 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002679 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002680
2681 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002682
Chris Wilsondca33ec2016-08-02 22:50:20 +01002683error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002684 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002685error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002686 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002687 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002688}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002689
Chris Wilson821ed7d2016-09-09 14:11:53 +01002690void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002691{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002692 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002693 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302694 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002695
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002696 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2697 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2698 * that stored in context. As we only write new commands from
2699 * ce->ring->tail onwards, everything before that is junk. If the GPU
2700 * starts reading from its RING_HEAD from the context, it may try to
2701 * execute that junk and die.
2702 *
2703 * So to avoid that we reset the context images upon resume. For
2704 * simplicity, we just zero everything out.
2705 */
Chris Wilson829a0af2017-06-20 12:05:45 +01002706 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302707 for_each_engine(engine, dev_priv, id) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002708 struct intel_context *ce =
2709 to_intel_context(ctx, engine);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002710 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002711
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002712 if (!ce->state)
2713 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002714
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002715 reg = i915_gem_object_pin_map(ce->state->obj,
2716 I915_MAP_WB);
2717 if (WARN_ON(IS_ERR(reg)))
2718 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002719
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002720 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2721 reg[CTX_RING_HEAD+1] = 0;
2722 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002723
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002724 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002725 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002726
Chris Wilsone6ba9992017-04-25 14:00:49 +01002727 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002728 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002729 }
2730}
Chris Wilson2c665552018-04-04 10:33:29 +01002731
2732#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2733#include "selftests/intel_lrc.c"
2734#endif