blob: f16fb30da64f361f610e34d04159cf7facaea811 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000139#include "i915_gem_render_state.h"
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100140#include "i915_vgpu.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800141#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300142#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700143#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000160 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100161
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100162/* Typical size of the average request (2 pipecontrols and a MI_BB) */
163#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100165#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100166
Chris Wilsone2efd132016-05-24 14:53:34 +0100167static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +0100168 struct intel_engine_cs *engine,
169 struct intel_context *ce);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100170static void execlists_init_reg_state(u32 *reg_state,
171 struct i915_gem_context *ctx,
172 struct intel_engine_cs *engine,
173 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000174
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000175static inline struct i915_priolist *to_priolist(struct rb_node *rb)
176{
177 return rb_entry(rb, struct i915_priolist, node);
178}
179
180static inline int rq_prio(const struct i915_request *rq)
181{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100182 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000183}
184
185static inline bool need_preempt(const struct intel_engine_cs *engine,
186 const struct i915_request *last,
187 int prio)
188{
Chris Wilson2a694fe2018-04-03 19:35:37 +0100189 return (intel_engine_has_preemption(engine) &&
Chris Wilsonc5ce3b82018-05-01 13:21:31 +0100190 __execlists_need_preempt(prio, rq_prio(last)) &&
191 !i915_request_completed(last));
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000192}
193
Chris Wilson1fc44d92018-05-17 22:26:32 +0100194/*
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000195 * The context descriptor encodes various attributes of a context,
196 * including its GTT address and some flags. Because it's fairly
197 * expensive to calculate, we'll just do it once and cache the result,
198 * which remains valid until the context is unpinned.
199 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200200 * This is what a descriptor looks like, from LSB to MSB::
201 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200202 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200203 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Lionel Landwerlin218b5002018-06-02 12:29:45 +0100204 * bits 32-52: ctx ID, a globally unique tag (highest bit used by GuC)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200205 * bits 53-54: mbz, reserved for use by hardware
206 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200207 *
208 * Starting from Gen11, the upper dword of the descriptor has a new format:
209 *
210 * bits 32-36: reserved
211 * bits 37-47: SW context ID
212 * bits 48:53: engine instance
213 * bit 54: mbz, reserved for use by hardware
214 * bits 55-60: SW counter
215 * bits 61-63: engine class
216 *
217 * engine info, SW context ID and SW counter need to form a unique number
218 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000219 */
220static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100221intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +0100222 struct intel_engine_cs *engine,
223 struct intel_context *ce)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000224{
Chris Wilson7069b142016-04-28 09:56:52 +0100225 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000226
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200227 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
228 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100229
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200230 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200231 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
232
Michel Thierry0b29c752017-09-13 09:56:00 +0100233 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100234 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200235 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
236
Lionel Landwerlin61d56762018-06-02 12:29:46 +0100237 /*
238 * The following 32bits are copied into the OA reports (dword 2).
239 * Consider updating oa_get_render_ctx_id in i915_perf.c when changing
240 * anything below.
241 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200242 if (INTEL_GEN(ctx->i915) >= 11) {
243 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
244 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
245 /* bits 37-47 */
246
247 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
248 /* bits 48-53 */
249
250 /* TODO: decide what to do with SW counter (bits 55-60) */
251
252 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
253 /* bits 61-63 */
254 } else {
255 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
256 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
257 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000258
Chris Wilson9021ad02016-05-24 14:53:37 +0100259 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000260}
261
Chris Wilsone61e0f52018-02-21 09:56:36 +0000262static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100263{
264 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
265 assert_ring_tail_valid(rq->ring, rq->tail);
266}
267
Michał Winiarskia4598d12017-10-25 22:00:18 +0200268static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100269{
Chris Wilsonb16c7652018-10-01 15:47:53 +0100270 struct i915_request *rq, *rn, *active = NULL;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100271 struct list_head *uninitialized_var(pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100272 int prio = I915_PRIORITY_INVALID | I915_PRIORITY_NEWCLIENT;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100273
Chris Wilsona89d1f92018-05-02 17:38:39 +0100274 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100275
276 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100277 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100278 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000279 if (i915_request_completed(rq))
Chris Wilsonb16c7652018-10-01 15:47:53 +0100280 break;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100281
Chris Wilsone61e0f52018-02-21 09:56:36 +0000282 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100283 unwind_wa_tail(rq);
284
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100285 GEM_BUG_ON(rq->hw_context->active);
286
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000287 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100288 if (rq_prio(rq) != prio) {
289 prio = rq_prio(rq);
Chris Wilsone2f34962018-10-01 15:47:54 +0100290 pl = i915_sched_lookup_priolist(engine, prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100291 }
Chris Wilson8db05f52018-09-19 20:55:16 +0100292 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Michał Winiarski097a9482017-09-28 20:39:01 +0100293
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100294 list_add(&rq->sched.link, pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100295
296 active = rq;
297 }
298
299 /*
300 * The active request is now effectively the start of a new client
301 * stream, so give it the equivalent small priority bump to prevent
302 * it being gazumped a second time by another peer.
303 */
304 if (!(prio & I915_PRIORITY_NEWCLIENT)) {
305 prio |= I915_PRIORITY_NEWCLIENT;
306 list_move_tail(&active->sched.link,
Chris Wilsone2f34962018-10-01 15:47:54 +0100307 i915_sched_lookup_priolist(engine, prio));
Chris Wilson7e4992a2017-09-28 20:38:59 +0100308 }
309}
310
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200311void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200312execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
313{
314 struct intel_engine_cs *engine =
315 container_of(execlists, typeof(*engine), execlists);
Chris Wilson4413c472018-05-08 22:03:17 +0100316
Michał Winiarskia4598d12017-10-25 22:00:18 +0200317 __unwind_incomplete_requests(engine);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200318}
319
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100320static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000321execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100322{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100323 /*
324 * Only used when GVT-g is enabled now. When GVT-g is disabled,
325 * The compiler should eliminate this function as dead-code.
326 */
327 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
328 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100329
Changbin Du3fc03062017-03-13 10:47:11 +0800330 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
331 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100332}
333
Chris Wilsonf2605202018-03-31 14:06:26 +0100334inline void
335execlists_user_begin(struct intel_engine_execlists *execlists,
336 const struct execlist_port *port)
337{
338 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
339}
340
341inline void
342execlists_user_end(struct intel_engine_execlists *execlists)
343{
344 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
345}
346
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000347static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000348execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000349{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100350 GEM_BUG_ON(rq->hw_context->active);
351
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000352 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000353 intel_engine_context_in(rq->engine);
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100354 rq->hw_context->active = rq->engine;
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000355}
356
357static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100358execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000359{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100360 rq->hw_context->active = NULL;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000361 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100362 execlists_context_status_change(rq, status);
363 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000364}
365
Chris Wilsone61e0f52018-02-21 09:56:36 +0000366static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100367{
Chris Wilson1fc44d92018-05-17 22:26:32 +0100368 struct intel_context *ce = rq->hw_context;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100369
Chris Wilsone8894262018-12-07 09:02:13 +0000370 ce->lrc_reg_state[CTX_RING_TAIL + 1] =
371 intel_ring_set_tail(rq->ring, rq->tail);
Chris Wilson70c2a242016-09-09 14:11:46 +0100372
Chris Wilson987abd52018-11-08 08:17:38 +0000373 /*
374 * Make sure the context image is complete before we submit it to HW.
375 *
376 * Ostensibly, writes (including the WCB) should be flushed prior to
377 * an uncached write such as our mmio register access, the empirical
378 * evidence (esp. on Braswell) suggests that the WC write into memory
379 * may not be visible to the HW prior to the completion of the UC
380 * register write and that we may begin execution from the context
381 * before its image is complete leading to invalid PD chasing.
Chris Wilson490b8c62018-12-06 08:44:31 +0000382 *
383 * Furthermore, Braswell, at least, wants a full mb to be sure that
384 * the writes are coherent in memory (visible to the GPU) prior to
385 * execution, and not just visible to other CPUs (as is the result of
386 * wmb).
Chris Wilson987abd52018-11-08 08:17:38 +0000387 */
Chris Wilson490b8c62018-12-06 08:44:31 +0000388 mb();
Chris Wilson70c2a242016-09-09 14:11:46 +0100389 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100390}
391
Thomas Daniel05f0add2018-03-02 18:14:59 +0200392static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100393{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200394 if (execlists->ctrl_reg) {
395 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
396 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
397 } else {
398 writel(upper_32_bits(desc), execlists->submit_reg);
399 writel(lower_32_bits(desc), execlists->submit_reg);
400 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100401}
402
Chris Wilson70c2a242016-09-09 14:11:46 +0100403static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100404{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200405 struct intel_engine_execlists *execlists = &engine->execlists;
406 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100407 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100408
Thomas Daniel05f0add2018-03-02 18:14:59 +0200409 /*
Chris Wilsond78d3342018-07-19 08:50:29 +0100410 * We can skip acquiring intel_runtime_pm_get() here as it was taken
411 * on our behalf by the request (see i915_gem_mark_busy()) and it will
412 * not be relinquished until the device is idle (see
413 * i915_gem_idle_work_handler()). As a precaution, we make sure
414 * that all ELSP are drained i.e. we have processed the CSB,
415 * before allowing ourselves to idle and calling intel_runtime_pm_put().
416 */
417 GEM_BUG_ON(!engine->i915->gt.awake);
418
419 /*
Thomas Daniel05f0add2018-03-02 18:14:59 +0200420 * ELSQ note: the submit queue is not cleared after being submitted
421 * to the HW so we need to make sure we always clean it up. This is
422 * currently ensured by the fact that we always write the same number
423 * of elsq entries, keep this in mind before changing the loop below.
424 */
425 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000426 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100427 unsigned int count;
428 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100429
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100430 rq = port_unpack(&port[n], &count);
431 if (rq) {
432 GEM_BUG_ON(count > !n);
433 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000434 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100435 port_set(&port[n], port_pack(rq, count));
436 desc = execlists_update_context(rq);
437 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000438
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100439 GEM_TRACE("%s in[%d]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000440 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000441 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000442 rq->global_seqno,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100443 rq->fence.context, rq->fence.seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100444 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000445 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100446 } else {
447 GEM_BUG_ON(!n);
448 desc = 0;
449 }
450
Thomas Daniel05f0add2018-03-02 18:14:59 +0200451 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100452 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200453
454 /* we need to manually load the submit queue */
455 if (execlists->ctrl_reg)
456 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
457
458 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100459}
460
Chris Wilson1fc44d92018-05-17 22:26:32 +0100461static bool ctx_single_port_submission(const struct intel_context *ce)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100462{
Chris Wilson70c2a242016-09-09 14:11:46 +0100463 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson1fc44d92018-05-17 22:26:32 +0100464 i915_gem_context_force_single_submission(ce->gem_context));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100465}
466
Chris Wilson1fc44d92018-05-17 22:26:32 +0100467static bool can_merge_ctx(const struct intel_context *prev,
468 const struct intel_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100469{
Chris Wilson70c2a242016-09-09 14:11:46 +0100470 if (prev != next)
471 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100472
Chris Wilson70c2a242016-09-09 14:11:46 +0100473 if (ctx_single_port_submission(prev))
474 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100475
Chris Wilson70c2a242016-09-09 14:11:46 +0100476 return true;
477}
Peter Antoine779949f2015-05-11 16:03:27 +0100478
Chris Wilsone61e0f52018-02-21 09:56:36 +0000479static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100480{
481 GEM_BUG_ON(rq == port_request(port));
482
483 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000484 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100485
Chris Wilsone61e0f52018-02-21 09:56:36 +0000486 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100487}
488
Chris Wilsonbeecec92017-10-03 21:34:52 +0100489static void inject_preempt_context(struct intel_engine_cs *engine)
490{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200491 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100492 struct intel_context *ce =
Chris Wilsonab82a062018-04-30 14:15:01 +0100493 to_intel_context(engine->i915->preempt_context, engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100494 unsigned int n;
495
Thomas Daniel05f0add2018-03-02 18:14:59 +0200496 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000497 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000498
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000499 /*
500 * Switch to our empty preempt context so
501 * the state of the GPU is known (idle).
502 */
Chris Wilson16a87392017-12-20 09:06:26 +0000503 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200504 for (n = execlists_num_ports(execlists); --n; )
505 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100506
Thomas Daniel05f0add2018-03-02 18:14:59 +0200507 write_desc(execlists, ce->lrc_desc, n);
508
509 /* we need to manually load the submit queue */
510 if (execlists->ctrl_reg)
511 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
512
Chris Wilsonef2fb722018-05-16 19:33:50 +0100513 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
514 execlists_set_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
515}
516
517static void complete_preempt_context(struct intel_engine_execlists *execlists)
518{
519 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
520
Chris Wilson0f6b79f2018-07-16 14:21:54 +0100521 if (inject_preempt_hang(execlists))
522 return;
523
Chris Wilsonef2fb722018-05-16 19:33:50 +0100524 execlists_cancel_port_requests(execlists);
Chris Wilson9512f982018-06-28 21:12:11 +0100525 __unwind_incomplete_requests(container_of(execlists,
526 struct intel_engine_cs,
527 execlists));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100528}
529
Chris Wilson9512f982018-06-28 21:12:11 +0100530static void execlists_dequeue(struct intel_engine_cs *engine)
Chris Wilson70c2a242016-09-09 14:11:46 +0100531{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300532 struct intel_engine_execlists * const execlists = &engine->execlists;
533 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300534 const struct execlist_port * const last_port =
535 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000536 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000537 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100538 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100539
Chris Wilson9512f982018-06-28 21:12:11 +0100540 /*
541 * Hardware submission is through 2 ports. Conceptually each port
Chris Wilson70c2a242016-09-09 14:11:46 +0100542 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
543 * static for a context, and unique to each, so we only execute
544 * requests belonging to a single context from each ring. RING_HEAD
545 * is maintained by the CS in the context image, it marks the place
546 * where it got up to last time, and through RING_TAIL we tell the CS
547 * where we want to execute up to this time.
548 *
549 * In this list the requests are in order of execution. Consecutive
550 * requests from the same context are adjacent in the ringbuffer. We
551 * can combine these requests into a single RING_TAIL update:
552 *
553 * RING_HEAD...req1...req2
554 * ^- RING_TAIL
555 * since to execute req2 the CS must first execute req1.
556 *
557 * Our goal then is to point each port to the end of a consecutive
558 * sequence of requests as being the most optimal (fewest wake ups
559 * and context switches) submission.
560 */
561
Chris Wilsonbeecec92017-10-03 21:34:52 +0100562 if (last) {
563 /*
564 * Don't resubmit or switch until all outstanding
565 * preemptions (lite-restore) are seen. Then we
566 * know the next preemption status we see corresponds
567 * to this ELSP update.
568 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000569 GEM_BUG_ON(!execlists_is_active(execlists,
570 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000571 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100572
Michel Thierryba74cb12017-11-20 12:34:58 +0000573 /*
574 * If we write to ELSP a second time before the HW has had
575 * a chance to respond to the previous write, we can confuse
576 * the HW and hit "undefined behaviour". After writing to ELSP,
577 * we must then wait until we see a context-switch event from
578 * the HW to indicate that it has had a chance to respond.
579 */
580 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100581 return;
Michel Thierryba74cb12017-11-20 12:34:58 +0000582
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000583 if (need_preempt(engine, last, execlists->queue_priority)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100584 inject_preempt_context(engine);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100585 return;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100586 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000587
588 /*
589 * In theory, we could coalesce more requests onto
590 * the second port (the first port is active, with
591 * no preemptions pending). However, that means we
592 * then have to deal with the possible lite-restore
593 * of the second port (as we submit the ELSP, there
594 * may be a context-switch) but also we may complete
595 * the resubmission before the context-switch. Ergo,
596 * coalescing onto the second port will cause a
597 * preemption event, but we cannot predict whether
598 * that will affect port[0] or port[1].
599 *
600 * If the second port is already active, we can wait
601 * until the next context-switch before contemplating
602 * new requests. The GPU will be busy and we should be
603 * able to resubmit the new ELSP before it idles,
604 * avoiding pipeline bubbles (momentary pauses where
605 * the driver is unable to keep up the supply of new
606 * work). However, we have to double check that the
607 * priorities of the ports haven't been switch.
608 */
609 if (port_count(&port[1]))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100610 return;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000611
612 /*
613 * WaIdleLiteRestore:bdw,skl
614 * Apply the wa NOOPs to prevent
615 * ring:HEAD == rq:TAIL as we resubmit the
616 * request. See gen8_emit_breadcrumb() for
617 * where we prepare the padding after the
618 * end of the request.
619 */
620 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100621 }
622
Chris Wilson655250a2018-06-29 08:53:20 +0100623 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000624 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000625 struct i915_request *rq, *rn;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100626 int i;
Chris Wilson20311bd2016-11-14 20:41:03 +0000627
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100628 priolist_for_each_request_consume(rq, rn, p, i) {
Chris Wilson6c067572017-05-17 13:10:03 +0100629 /*
630 * Can we combine this request with the current port?
631 * It has to be the same context/ringbuffer and not
632 * have any exceptions (e.g. GVT saying never to
633 * combine contexts).
634 *
635 * If we can combine the requests, we can execute both
636 * by updating the RING_TAIL to point to the end of the
637 * second request, and so we never need to tell the
638 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100639 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100640 if (last &&
641 !can_merge_ctx(rq->hw_context, last->hw_context)) {
Chris Wilson6c067572017-05-17 13:10:03 +0100642 /*
643 * If we are on the second port and cannot
644 * combine this request with the last, then we
645 * are done.
646 */
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100647 if (port == last_port)
Chris Wilson6c067572017-05-17 13:10:03 +0100648 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100649
Chris Wilson6c067572017-05-17 13:10:03 +0100650 /*
651 * If GVT overrides us we only ever submit
652 * port[0], leaving port[1] empty. Note that we
653 * also have to be careful that we don't queue
654 * the same context (even though a different
655 * request) to the second port.
656 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100657 if (ctx_single_port_submission(last->hw_context) ||
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100658 ctx_single_port_submission(rq->hw_context))
Chris Wilson6c067572017-05-17 13:10:03 +0100659 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100660
Chris Wilson1fc44d92018-05-17 22:26:32 +0100661 GEM_BUG_ON(last->hw_context == rq->hw_context);
Chris Wilson70c2a242016-09-09 14:11:46 +0100662
Chris Wilson6c067572017-05-17 13:10:03 +0100663 if (submit)
664 port_assign(port, last);
665 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300666
667 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100668 }
669
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100670 list_del_init(&rq->sched.link);
671
Chris Wilsone61e0f52018-02-21 09:56:36 +0000672 __i915_request_submit(rq);
673 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100674
Chris Wilson6c067572017-05-17 13:10:03 +0100675 last = rq;
676 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100677 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000678
Chris Wilson655250a2018-06-29 08:53:20 +0100679 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100680 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100681 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000682 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100683
Chris Wilson6c067572017-05-17 13:10:03 +0100684done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100685 /*
686 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
687 *
688 * We choose queue_priority such that if we add a request of greater
689 * priority than this, we kick the submission tasklet to decide on
690 * the right order of submitting the requests to hardware. We must
691 * also be prepared to reorder requests as they are in-flight on the
692 * HW. We derive the queue_priority then as the first "hole" in
693 * the HW submission ports and if there are no available slots,
694 * the priority of the lowest executing request, i.e. last.
695 *
696 * When we do receive a higher priority request ready to run from the
697 * user, see queue_request(), the queue_priority is bumped to that
698 * request triggering preemption on the next dequeue (or subsequent
699 * interrupt for secondary ports).
700 */
701 execlists->queue_priority =
702 port != execlists->port ? rq_prio(last) : INT_MIN;
703
Chris Wilson0b02bef2018-06-28 21:12:04 +0100704 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100705 port_assign(port, last);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100706 execlists_submit_ports(engine);
707 }
Chris Wilson339ccd32018-02-15 16:25:53 +0000708
709 /* We must always keep the beast fed if we have work piled up */
Chris Wilson655250a2018-06-29 08:53:20 +0100710 GEM_BUG_ON(rb_first_cached(&execlists->queue) &&
711 !port_isset(execlists->port));
Chris Wilson339ccd32018-02-15 16:25:53 +0000712
Chris Wilson4413c472018-05-08 22:03:17 +0100713 /* Re-evaluate the executing context setup after each preemptive kick */
714 if (last)
Chris Wilsonf2605202018-03-31 14:06:26 +0100715 execlists_user_begin(execlists, execlists->port);
Chris Wilson4413c472018-05-08 22:03:17 +0100716
Chris Wilson0b02bef2018-06-28 21:12:04 +0100717 /* If the engine is now idle, so should be the flag; and vice versa. */
718 GEM_BUG_ON(execlists_is_active(&engine->execlists,
719 EXECLISTS_ACTIVE_USER) ==
720 !port_isset(engine->execlists.port));
Chris Wilson4413c472018-05-08 22:03:17 +0100721}
722
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200723void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200724execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300725{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100726 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300727 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300728
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100729 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000730 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100731
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100732 GEM_TRACE("%s:port%u global=%d (fence %llx:%d), (current %d)\n",
733 rq->engine->name,
734 (unsigned int)(port - execlists->port),
735 rq->global_seqno,
736 rq->fence.context, rq->fence.seqno,
737 intel_engine_get_seqno(rq->engine));
738
Chris Wilson4a118ec2017-10-23 22:32:36 +0100739 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100740 execlists_context_schedule_out(rq,
741 i915_request_completed(rq) ?
742 INTEL_CONTEXT_SCHEDULE_OUT :
743 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800744
Chris Wilsone61e0f52018-02-21 09:56:36 +0000745 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100746
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100747 memset(port, 0, sizeof(*port));
748 port++;
749 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000750
Chris Wilson00511632018-07-16 13:54:24 +0100751 execlists_clear_all_active(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300752}
753
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200754static inline void
755invalidate_csb_entries(const u32 *first, const u32 *last)
756{
757 clflush((void *)first);
758 clflush((void *)last);
759}
760
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100761static void reset_csb_pointers(struct intel_engine_execlists *execlists)
762{
Chris Wilson46592892018-11-30 12:59:54 +0000763 const unsigned int reset_value = GEN8_CSB_ENTRIES - 1;
764
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100765 /*
766 * After a reset, the HW starts writing into CSB entry [0]. We
767 * therefore have to set our HEAD pointer back one entry so that
768 * the *first* entry we check is entry 0. To complicate this further,
769 * as we don't wait for the first interrupt after reset, we have to
770 * fake the HW write to point back to the last entry so that our
771 * inline comparison of our cached head position against the last HW
772 * write works even before the first interrupt.
773 */
Chris Wilson46592892018-11-30 12:59:54 +0000774 execlists->csb_head = reset_value;
775 WRITE_ONCE(*execlists->csb_write, reset_value);
Mika Kuoppalad8f505312018-12-05 15:46:12 +0200776
777 invalidate_csb_entries(&execlists->csb_status[0],
778 &execlists->csb_status[GEN8_CSB_ENTRIES - 1]);
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100779}
780
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100781static void nop_submission_tasklet(unsigned long data)
782{
783 /* The driver is wedged; don't process any more events. */
784}
785
Chris Wilson27a5f612017-09-15 18:31:00 +0100786static void execlists_cancel_requests(struct intel_engine_cs *engine)
787{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300788 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000789 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100790 struct rb_node *rb;
791 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100792
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100793 GEM_TRACE("%s current %d\n",
794 engine->name, intel_engine_get_seqno(engine));
Chris Wilson963ddd62018-03-02 11:33:24 +0000795
Chris Wilsona3e38832018-03-02 14:32:45 +0000796 /*
797 * Before we call engine->cancel_requests(), we should have exclusive
798 * access to the submission state. This is arranged for us by the
799 * caller disabling the interrupt generation, the tasklet and other
800 * threads that may then access the same state, giving us a free hand
801 * to reset state. However, we still need to let lockdep be aware that
802 * we know this state may be accessed in hardirq context, so we
803 * disable the irq around this manipulation and we want to keep
804 * the spinlock focused on its duties and not accidentally conflate
805 * coverage to the submission's irq state. (Similarly, although we
806 * shouldn't need to disable irq around the manipulation of the
807 * submission's irq state, we also wish to remind ourselves that
808 * it is irq state.)
809 */
Chris Wilsond8857d52018-06-28 21:12:05 +0100810 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100811
812 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200813 execlists_cancel_port_requests(execlists);
Chris Wilson00511632018-07-16 13:54:24 +0100814 execlists_user_end(execlists);
Chris Wilson27a5f612017-09-15 18:31:00 +0100815
816 /* Mark all executing requests as skipped. */
Chris Wilsona89d1f92018-05-02 17:38:39 +0100817 list_for_each_entry(rq, &engine->timeline.requests, link) {
Chris Wilson27a5f612017-09-15 18:31:00 +0100818 GEM_BUG_ON(!rq->global_seqno);
Chris Wilson38009602018-12-03 11:36:55 +0000819
820 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
821 continue;
822
823 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilson27a5f612017-09-15 18:31:00 +0100824 }
825
826 /* Flush the queued requests to the timeline list (for retiring). */
Chris Wilson655250a2018-06-29 08:53:20 +0100827 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000828 struct i915_priolist *p = to_priolist(rb);
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100829 int i;
Chris Wilson27a5f612017-09-15 18:31:00 +0100830
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100831 priolist_for_each_request_consume(rq, rn, p, i) {
832 list_del_init(&rq->sched.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100833
834 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000835 __i915_request_submit(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100836 }
837
Chris Wilson655250a2018-06-29 08:53:20 +0100838 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100839 if (p->priority != I915_PRIORITY_NORMAL)
840 kmem_cache_free(engine->i915->priorities, p);
841 }
842
Chris Wilson38009602018-12-03 11:36:55 +0000843 intel_write_status_page(engine,
844 I915_GEM_HWS_INDEX,
845 intel_engine_last_submit(engine));
846
Chris Wilson27a5f612017-09-15 18:31:00 +0100847 /* Remaining _unready_ requests will be nop'ed when submitted */
848
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000849 execlists->queue_priority = INT_MIN;
Chris Wilson655250a2018-06-29 08:53:20 +0100850 execlists->queue = RB_ROOT_CACHED;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100851 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100852
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100853 GEM_BUG_ON(__tasklet_is_enabled(&execlists->tasklet));
854 execlists->tasklet.func = nop_submission_tasklet;
855
Chris Wilsond8857d52018-06-28 21:12:05 +0100856 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100857}
858
Chris Wilson9512f982018-06-28 21:12:11 +0100859static inline bool
860reset_in_progress(const struct intel_engine_execlists *execlists)
861{
862 return unlikely(!__tasklet_is_enabled(&execlists->tasklet));
863}
864
Chris Wilson73377db2018-05-16 19:33:53 +0100865static void process_csb(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100866{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300867 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100868 struct execlist_port *port = execlists->port;
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100869 const u32 * const buf = execlists->csb_status;
870 u8 head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100871
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100872 /*
873 * Note that csb_write, csb_status may be either in HWSP or mmio.
874 * When reading from the csb_write mmio register, we have to be
875 * careful to only use the GEN8_CSB_WRITE_PTR portion, which is
876 * the low 4bits. As it happens we know the next 4bits are always
877 * zero and so we can simply masked off the low u8 of the register
878 * and treat it identically to reading from the HWSP (without having
879 * to use explicit shifting and masking, and probably bifurcating
880 * the code to handle the legacy mmio read).
881 */
882 head = execlists->csb_head;
883 tail = READ_ONCE(*execlists->csb_write);
884 GEM_TRACE("%s cs-irq head=%d, tail=%d\n", engine->name, head, tail);
885 if (unlikely(head == tail))
886 return;
Chris Wilson9153e6b2018-03-21 09:10:27 +0000887
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100888 /*
889 * Hopefully paired with a wmb() in HW!
890 *
891 * We must complete the read of the write pointer before any reads
892 * from the CSB, so that we do not see stale values. Without an rmb
893 * (lfence) the HW may speculatively perform the CSB[] reads *before*
894 * we perform the READ_ONCE(*csb_write).
895 */
896 rmb();
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000897
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100898 do {
Chris Wilson8ea397f2018-06-28 21:12:06 +0100899 struct i915_request *rq;
900 unsigned int status;
901 unsigned int count;
902
903 if (++head == GEN8_CSB_ENTRIES)
904 head = 0;
905
906 /*
907 * We are flying near dragons again.
908 *
909 * We hold a reference to the request in execlist_port[]
910 * but no more than that. We are operating in softirq
911 * context and so cannot hold any mutex or sleep. That
912 * prevents us stopping the requests we are processing
913 * in port[] from being retired simultaneously (the
914 * breadcrumb will be complete before we see the
915 * context-switch). As we only hold the reference to the
916 * request, any pointer chasing underneath the request
917 * is subject to a potential use-after-free. Thus we
918 * store all of the bookkeeping within port[] as
919 * required, and avoid using unguarded pointers beneath
920 * request itself. The same applies to the atomic
921 * status notifier.
922 */
923
Chris Wilson8ea397f2018-06-28 21:12:06 +0100924 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
925 engine->name, head,
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100926 buf[2 * head + 0], buf[2 * head + 1],
Chris Wilson8ea397f2018-06-28 21:12:06 +0100927 execlists->active);
928
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100929 status = buf[2 * head];
Chris Wilson8ea397f2018-06-28 21:12:06 +0100930 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
931 GEN8_CTX_STATUS_PREEMPTED))
932 execlists_set_active(execlists,
933 EXECLISTS_ACTIVE_HWACK);
934 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
935 execlists_clear_active(execlists,
936 EXECLISTS_ACTIVE_HWACK);
937
938 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
939 continue;
940
941 /* We should never get a COMPLETED | IDLE_ACTIVE! */
942 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
943
944 if (status & GEN8_CTX_STATUS_COMPLETE &&
945 buf[2*head + 1] == execlists->preempt_complete_status) {
946 GEM_TRACE("%s preempt-idle\n", engine->name);
947 complete_preempt_context(execlists);
948 continue;
Chris Wilson767a9832017-09-13 09:56:05 +0100949 }
Chris Wilson8ea397f2018-06-28 21:12:06 +0100950
951 if (status & GEN8_CTX_STATUS_PREEMPTED &&
952 execlists_is_active(execlists,
953 EXECLISTS_ACTIVE_PREEMPT))
954 continue;
955
956 GEM_BUG_ON(!execlists_is_active(execlists,
957 EXECLISTS_ACTIVE_USER));
958
959 rq = port_unpack(port, &count);
960 GEM_TRACE("%s out[0]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000961 engine->name,
Chris Wilson8ea397f2018-06-28 21:12:06 +0100962 port->context_id, count,
963 rq ? rq->global_seqno : 0,
964 rq ? rq->fence.context : 0,
965 rq ? rq->fence.seqno : 0,
966 intel_engine_get_seqno(engine),
967 rq ? rq_prio(rq) : 0);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300968
Chris Wilson8ea397f2018-06-28 21:12:06 +0100969 /* Check the context/desc id for this event matches */
970 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilsona37951a2017-01-24 11:00:06 +0000971
Chris Wilson8ea397f2018-06-28 21:12:06 +0100972 GEM_BUG_ON(count == 0);
973 if (--count == 0) {
974 /*
975 * On the final event corresponding to the
976 * submission of this context, we expect either
977 * an element-switch event or a completion
978 * event (and on completion, the active-idle
979 * marker). No more preemptions, lite-restore
980 * or otherwise.
981 */
982 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
983 GEM_BUG_ON(port_isset(&port[1]) &&
984 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
985 GEM_BUG_ON(!port_isset(&port[1]) &&
986 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100987
Chris Wilson73377db2018-05-16 19:33:53 +0100988 /*
Chris Wilson8ea397f2018-06-28 21:12:06 +0100989 * We rely on the hardware being strongly
990 * ordered, that the breadcrumb write is
991 * coherent (visible from the CPU) before the
992 * user interrupt and CSB is processed.
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000993 */
Chris Wilson8ea397f2018-06-28 21:12:06 +0100994 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000995
Chris Wilson8ea397f2018-06-28 21:12:06 +0100996 execlists_context_schedule_out(rq,
997 INTEL_CONTEXT_SCHEDULE_OUT);
998 i915_request_put(rq);
Michel Thierryba74cb12017-11-20 12:34:58 +0000999
Chris Wilson8ea397f2018-06-28 21:12:06 +01001000 GEM_TRACE("%s completed ctx=%d\n",
1001 engine->name, port->context_id);
Michel Thierryba74cb12017-11-20 12:34:58 +00001002
Chris Wilson8ea397f2018-06-28 21:12:06 +01001003 port = execlists_port_complete(execlists, port);
1004 if (port_isset(port))
1005 execlists_user_begin(execlists, port);
1006 else
1007 execlists_user_end(execlists);
1008 } else {
1009 port_set(port, port_pack(rq, count));
Chris Wilson4af0d722017-03-25 20:10:53 +00001010 }
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001011 } while (head != tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001012
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001013 execlists->csb_head = head;
Mika Kuoppalad8f505312018-12-05 15:46:12 +02001014
1015 /*
1016 * Gen11 has proven to fail wrt global observation point between
1017 * entry and tail update, failing on the ordering and thus
1018 * we see an old entry in the context status buffer.
1019 *
1020 * Forcibly evict out entries for the next gpu csb update,
1021 * to increase the odds that we get a fresh entries with non
1022 * working hardware. The cost for doing so comes out mostly with
1023 * the wash as hardware, working or not, will need to do the
1024 * invalidation before.
1025 */
1026 invalidate_csb_entries(&buf[0], &buf[GEN8_CSB_ENTRIES - 1]);
Chris Wilson73377db2018-05-16 19:33:53 +01001027}
1028
Chris Wilson9512f982018-06-28 21:12:11 +01001029static void __execlists_submission_tasklet(struct intel_engine_cs *const engine)
Chris Wilson73377db2018-05-16 19:33:53 +01001030{
Chris Wilson9512f982018-06-28 21:12:11 +01001031 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson73377db2018-05-16 19:33:53 +01001032
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001033 process_csb(engine);
Chris Wilson73377db2018-05-16 19:33:53 +01001034 if (!execlists_is_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001035 execlists_dequeue(engine);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001036}
1037
Chris Wilson9512f982018-06-28 21:12:11 +01001038/*
1039 * Check the unread Context Status Buffers and manage the submission of new
1040 * contexts to the ELSP accordingly.
1041 */
1042static void execlists_submission_tasklet(unsigned long data)
1043{
1044 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
1045 unsigned long flags;
1046
1047 GEM_TRACE("%s awake?=%d, active=%x\n",
1048 engine->name,
1049 engine->i915->gt.awake,
1050 engine->execlists.active);
1051
1052 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsond78d3342018-07-19 08:50:29 +01001053 __execlists_submission_tasklet(engine);
Chris Wilson9512f982018-06-28 21:12:11 +01001054 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1055}
1056
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001057static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001058 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001059 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001060{
Chris Wilsone2f34962018-10-01 15:47:54 +01001061 list_add_tail(&node->link, i915_sched_lookup_priolist(engine, prio));
Chris Wilson9512f982018-06-28 21:12:11 +01001062}
1063
1064static void __submit_queue_imm(struct intel_engine_cs *engine)
1065{
1066 struct intel_engine_execlists * const execlists = &engine->execlists;
1067
1068 if (reset_in_progress(execlists))
1069 return; /* defer until we restart the engine following reset */
1070
1071 if (execlists->tasklet.func == execlists_submission_tasklet)
1072 __execlists_submission_tasklet(engine);
1073 else
1074 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001075}
1076
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001077static void submit_queue(struct intel_engine_cs *engine, int prio)
1078{
Chris Wilson9512f982018-06-28 21:12:11 +01001079 if (prio > engine->execlists.queue_priority) {
Chris Wilsone2f34962018-10-01 15:47:54 +01001080 engine->execlists.queue_priority = prio;
Chris Wilson9512f982018-06-28 21:12:11 +01001081 __submit_queue_imm(engine);
1082 }
Chris Wilson27606fd2017-09-16 21:44:13 +01001083}
1084
Chris Wilsone61e0f52018-02-21 09:56:36 +00001085static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001086{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001087 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001088 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001089
Chris Wilson663f71e2016-11-14 20:41:00 +00001090 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001091 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001092
Chris Wilson0c7112a2018-04-18 19:40:51 +01001093 queue_request(engine, &request->sched, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001094
Chris Wilson655250a2018-06-29 08:53:20 +01001095 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Chris Wilson0c7112a2018-04-18 19:40:51 +01001096 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001097
Chris Wilson9512f982018-06-28 21:12:11 +01001098 submit_queue(engine, rq_prio(request));
1099
Chris Wilsona89d1f92018-05-02 17:38:39 +01001100 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001101}
1102
Chris Wilson1fc44d92018-05-17 22:26:32 +01001103static void execlists_context_destroy(struct intel_context *ce)
1104{
Chris Wilson1fc44d92018-05-17 22:26:32 +01001105 GEM_BUG_ON(ce->pin_count);
1106
Chris Wilsondd12c6c2018-06-25 11:06:03 +01001107 if (!ce->state)
1108 return;
1109
Chris Wilson1fc44d92018-05-17 22:26:32 +01001110 intel_ring_free(ce->ring);
Chris Wilsonefe79d42018-06-25 11:06:04 +01001111
1112 GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
1113 i915_gem_object_put(ce->state->obj);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001114}
1115
Chris Wilson867985d2018-05-17 22:26:33 +01001116static void execlists_context_unpin(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001117{
Chris Wilsonbc2477f2018-10-03 12:09:41 +01001118 struct intel_engine_cs *engine;
1119
1120 /*
1121 * The tasklet may still be using a pointer to our state, via an
1122 * old request. However, since we know we only unpin the context
1123 * on retirement of the following request, we know that the last
1124 * request referencing us will have had a completion CS interrupt.
1125 * If we see that it is still active, it means that the tasklet hasn't
1126 * had the chance to run yet; let it run before we teardown the
1127 * reference it may use.
1128 */
1129 engine = READ_ONCE(ce->active);
1130 if (unlikely(engine)) {
1131 unsigned long flags;
1132
1133 spin_lock_irqsave(&engine->timeline.lock, flags);
1134 process_csb(engine);
1135 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1136
1137 GEM_BUG_ON(READ_ONCE(ce->active));
1138 }
1139
Chris Wilson288f1ce2018-09-04 16:31:17 +01001140 i915_gem_context_unpin_hw_id(ce->gem_context);
1141
Chris Wilson1fc44d92018-05-17 22:26:32 +01001142 intel_ring_unpin(ce->ring);
1143
1144 ce->state->obj->pin_global--;
1145 i915_gem_object_unpin_map(ce->state->obj);
1146 i915_vma_unpin(ce->state);
1147
1148 i915_gem_context_put(ce->gem_context);
1149}
1150
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001151static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1152{
1153 unsigned int flags;
1154 int err;
1155
1156 /*
1157 * Clear this page out of any CPU caches for coherent swap-in/out.
1158 * We only want to do this on the first bind so that we do not stall
1159 * on an active context (which by nature is already on the GPU).
1160 */
1161 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
Chris Wilson666424a2018-09-14 13:35:04 +01001162 err = i915_gem_object_set_to_wc_domain(vma->obj, true);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001163 if (err)
1164 return err;
1165 }
1166
1167 flags = PIN_GLOBAL | PIN_HIGH;
Jakub Bartmiński496bcce2018-07-27 16:11:46 +02001168 flags |= PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001169
Chris Wilsonc00db492018-07-27 10:29:47 +01001170 return i915_vma_pin(vma, 0, 0, flags);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001171}
1172
Chris Wilson1fc44d92018-05-17 22:26:32 +01001173static struct intel_context *
1174__execlists_context_pin(struct intel_engine_cs *engine,
1175 struct i915_gem_context *ctx,
1176 struct intel_context *ce)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001177{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001178 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001179 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001180
Chris Wilson1fc44d92018-05-17 22:26:32 +01001181 ret = execlists_context_deferred_alloc(ctx, engine, ce);
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001182 if (ret)
1183 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001184 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001185
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001186 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001187 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001188 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001189
Chris Wilson666424a2018-09-14 13:35:04 +01001190 vaddr = i915_gem_object_pin_map(ce->state->obj,
1191 i915_coherent_map_type(ctx->i915) |
1192 I915_MAP_OVERRIDE);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001193 if (IS_ERR(vaddr)) {
1194 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001195 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001196 }
1197
Chris Wilson5503cb02018-07-27 16:55:01 +01001198 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001199 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001200 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001201
Chris Wilson288f1ce2018-09-04 16:31:17 +01001202 ret = i915_gem_context_pin_hw_id(ctx);
1203 if (ret)
1204 goto unpin_ring;
1205
Chris Wilson1fc44d92018-05-17 22:26:32 +01001206 intel_lr_context_descriptor_update(ctx, engine, ce);
Chris Wilson9021ad02016-05-24 14:53:37 +01001207
Chris Wilsondee60ca2018-09-14 13:35:02 +01001208 GEM_BUG_ON(!intel_ring_offset_valid(ce->ring, ce->ring->head));
1209
Chris Wilsona3aabe82016-10-04 21:11:26 +01001210 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1211 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001212 i915_ggtt_offset(ce->ring->vma);
Chris Wilsondee60ca2018-09-14 13:35:02 +01001213 ce->lrc_reg_state[CTX_RING_HEAD + 1] = ce->ring->head;
1214 ce->lrc_reg_state[CTX_RING_TAIL + 1] = ce->ring->tail;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001215
Chris Wilson3d574a62017-10-13 21:26:16 +01001216 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001217 i915_gem_context_get(ctx);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001218 return ce;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001219
Chris Wilson288f1ce2018-09-04 16:31:17 +01001220unpin_ring:
1221 intel_ring_unpin(ce->ring);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001222unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001223 i915_gem_object_unpin_map(ce->state->obj);
1224unpin_vma:
1225 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001226err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001227 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001228 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001229}
1230
Chris Wilson1fc44d92018-05-17 22:26:32 +01001231static const struct intel_context_ops execlists_context_ops = {
1232 .unpin = execlists_context_unpin,
1233 .destroy = execlists_context_destroy,
1234};
1235
1236static struct intel_context *
1237execlists_context_pin(struct intel_engine_cs *engine,
1238 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001239{
Chris Wilsonab82a062018-04-30 14:15:01 +01001240 struct intel_context *ce = to_intel_context(ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001241
Chris Wilson91c8a322016-07-05 10:40:23 +01001242 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson4bdafb92018-09-26 21:12:22 +01001243 GEM_BUG_ON(!ctx->ppgtt);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001244
Chris Wilson1fc44d92018-05-17 22:26:32 +01001245 if (likely(ce->pin_count++))
1246 return ce;
1247 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001248
Chris Wilson1fc44d92018-05-17 22:26:32 +01001249 ce->ops = &execlists_context_ops;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001250
Chris Wilson1fc44d92018-05-17 22:26:32 +01001251 return __execlists_context_pin(engine, ctx, ce);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001252}
1253
Chris Wilsone8894262018-12-07 09:02:13 +00001254static int emit_pdps(struct i915_request *rq)
1255{
1256 const struct intel_engine_cs * const engine = rq->engine;
1257 struct i915_hw_ppgtt * const ppgtt = rq->gem_context->ppgtt;
1258 int err, i;
1259 u32 *cs;
1260
1261 GEM_BUG_ON(intel_vgpu_active(rq->i915));
1262
1263 /*
1264 * Beware ye of the dragons, this sequence is magic!
1265 *
1266 * Small changes to this sequence can cause anything from
1267 * GPU hangs to forcewake errors and machine lockups!
1268 */
1269
1270 /* Flush any residual operations from the context load */
1271 err = engine->emit_flush(rq, EMIT_FLUSH);
1272 if (err)
1273 return err;
1274
1275 /* Magic required to prevent forcewake errors! */
1276 err = engine->emit_flush(rq, EMIT_INVALIDATE);
1277 if (err)
1278 return err;
1279
1280 cs = intel_ring_begin(rq, 4 * GEN8_3LVL_PDPES + 2);
1281 if (IS_ERR(cs))
1282 return PTR_ERR(cs);
1283
1284 /* Ensure the LRI have landed before we invalidate & continue */
1285 *cs++ = MI_LOAD_REGISTER_IMM(2 * GEN8_3LVL_PDPES) | MI_LRI_FORCE_POSTED;
1286 for (i = GEN8_3LVL_PDPES; i--; ) {
1287 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1288
1289 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1290 *cs++ = upper_32_bits(pd_daddr);
1291 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1292 *cs++ = lower_32_bits(pd_daddr);
1293 }
1294 *cs++ = MI_NOOP;
1295
1296 intel_ring_advance(rq, cs);
1297
1298 /* Be doubly sure the LRI have landed before proceeding */
1299 err = engine->emit_flush(rq, EMIT_FLUSH);
1300 if (err)
1301 return err;
1302
1303 /* Re-invalidate the TLB for luck */
1304 return engine->emit_flush(rq, EMIT_INVALIDATE);
1305}
1306
Chris Wilsone61e0f52018-02-21 09:56:36 +00001307static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001308{
Chris Wilsonfd138212017-11-15 15:12:04 +00001309 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001310
Chris Wilson1fc44d92018-05-17 22:26:32 +01001311 GEM_BUG_ON(!request->hw_context->pin_count);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001312
Chris Wilson5f5800a2018-12-07 09:02:11 +00001313 /*
1314 * Flush enough space to reduce the likelihood of waiting after
Chris Wilsonef11c012016-12-18 15:37:19 +00001315 * we start building the request - in which case we will just
1316 * have to repeat work.
1317 */
1318 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1319
Chris Wilson5f5800a2018-12-07 09:02:11 +00001320 /*
1321 * Note that after this point, we have committed to using
Chris Wilsonef11c012016-12-18 15:37:19 +00001322 * this request as it is being used to both track the
1323 * state of engine initialisation and liveness of the
1324 * golden renderstate above. Think twice before you try
1325 * to cancel/unwind this request now.
1326 */
1327
Chris Wilsone8894262018-12-07 09:02:13 +00001328 /* Unconditionally invalidate GPU caches and TLBs. */
1329 if (i915_vm_is_48bit(&request->gem_context->ppgtt->vm))
1330 ret = request->engine->emit_flush(request, EMIT_INVALIDATE);
1331 else
1332 ret = emit_pdps(request);
1333 if (ret)
1334 return ret;
1335
Chris Wilsonef11c012016-12-18 15:37:19 +00001336 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1337 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001338}
1339
Arun Siluvery9e000842015-07-03 14:27:31 +01001340/*
1341 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1342 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1343 * but there is a slight complication as this is applied in WA batch where the
1344 * values are only initialized once so we cannot take register value at the
1345 * beginning and reuse it further; hence we save its value to memory, upload a
1346 * constant value with bit21 set and then we restore it back with the saved value.
1347 * To simplify the WA, a constant value is formed by using the default value
1348 * of this register. This shouldn't be a problem because we are only modifying
1349 * it for a short period and this batch in non-premptible. We can ofcourse
1350 * use additional instructions that read the actual value of the register
1351 * at that time and set our bit of interest but it makes the WA complicated.
1352 *
1353 * This WA is also required for Gen9 so extracting as a function avoids
1354 * code duplication.
1355 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001356static u32 *
1357gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001358{
Chris Wilson51797492018-12-04 14:15:16 +00001359 /* NB no one else is allowed to scribble over scratch + 256! */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001360 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1361 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001362 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001363 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001364
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001365 *batch++ = MI_LOAD_REGISTER_IMM(1);
1366 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1367 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001368
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001369 batch = gen8_emit_pipe_control(batch,
1370 PIPE_CONTROL_CS_STALL |
1371 PIPE_CONTROL_DC_FLUSH_ENABLE,
1372 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001373
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001374 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1375 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001376 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001377 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001378
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001379 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001380}
1381
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001382/*
1383 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1384 * initialized at the beginning and shared across all contexts but this field
1385 * helps us to have multiple batches at different offsets and select them based
1386 * on a criteria. At the moment this batch always start at the beginning of the page
1387 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001388 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001389 * The number of WA applied are not known at the beginning; we use this field
1390 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001391 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001392 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1393 * so it adds NOOPs as padding to make it cacheline aligned.
1394 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1395 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001396 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001397static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001398{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001399 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001400 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001401
Arun Siluveryc82435b2015-06-19 18:37:13 +01001402 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001403 if (IS_BROADWELL(engine->i915))
1404 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001405
Arun Siluvery0160f052015-06-23 15:46:57 +01001406 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1407 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001408 batch = gen8_emit_pipe_control(batch,
1409 PIPE_CONTROL_FLUSH_L3 |
1410 PIPE_CONTROL_GLOBAL_GTT_IVB |
1411 PIPE_CONTROL_CS_STALL |
1412 PIPE_CONTROL_QW_WRITE,
Chris Wilson51797492018-12-04 14:15:16 +00001413 i915_scratch_offset(engine->i915) +
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001414 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001415
Chris Wilsonbeecec92017-10-03 21:34:52 +01001416 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1417
Arun Siluvery17ee9502015-06-19 19:07:01 +01001418 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001419 while ((unsigned long)batch % CACHELINE_BYTES)
1420 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001421
1422 /*
1423 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1424 * execution depends on the length specified in terms of cache lines
1425 * in the register CTX_RCS_INDIRECT_CTX
1426 */
1427
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001428 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001429}
1430
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001431struct lri {
1432 i915_reg_t reg;
1433 u32 value;
1434};
1435
1436static u32 *emit_lri(u32 *batch, const struct lri *lri, unsigned int count)
1437{
1438 GEM_BUG_ON(!count || count > 63);
1439
1440 *batch++ = MI_LOAD_REGISTER_IMM(count);
1441 do {
1442 *batch++ = i915_mmio_reg_offset(lri->reg);
1443 *batch++ = lri->value;
1444 } while (lri++, --count);
1445 *batch++ = MI_NOOP;
1446
1447 return batch;
1448}
1449
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001450static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001451{
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001452 static const struct lri lri[] = {
1453 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
1454 {
1455 COMMON_SLICE_CHICKEN2,
1456 __MASKED_FIELD(GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE,
1457 0),
1458 },
1459
1460 /* BSpec: 11391 */
1461 {
1462 FF_SLICE_CHICKEN,
1463 __MASKED_FIELD(FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX,
1464 FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX),
1465 },
1466
1467 /* BSpec: 11299 */
1468 {
1469 _3D_CHICKEN3,
1470 __MASKED_FIELD(_3D_CHICKEN_SF_PROVOKING_VERTEX_FIX,
1471 _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX),
1472 }
1473 };
1474
Chris Wilsonbeecec92017-10-03 21:34:52 +01001475 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1476
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001477 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001478 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001479
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001480 batch = emit_lri(batch, lri, ARRAY_SIZE(lri));
Mika Kuoppala873e8172016-07-20 14:26:13 +03001481
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001482 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001483 if (HAS_POOLED_EU(engine->i915)) {
1484 /*
1485 * EU pool configuration is setup along with golden context
1486 * during context initialization. This value depends on
1487 * device type (2x6 or 3x6) and needs to be updated based
1488 * on which subslice is disabled especially for 2x6
1489 * devices, however it is safe to load default
1490 * configuration of 3x6 device instead of masking off
1491 * corresponding bits because HW ignores bits of a disabled
1492 * subslice and drops down to appropriate config. Please
1493 * see render_state_setup() in i915_gem_render_state.c for
1494 * possible configurations, to avoid duplication they are
1495 * not shown here again.
1496 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001497 *batch++ = GEN9_MEDIA_POOL_STATE;
1498 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1499 *batch++ = 0x00777000;
1500 *batch++ = 0;
1501 *batch++ = 0;
1502 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001503 }
1504
Chris Wilsonbeecec92017-10-03 21:34:52 +01001505 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1506
Arun Siluvery0504cff2015-07-14 15:01:27 +01001507 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001508 while ((unsigned long)batch % CACHELINE_BYTES)
1509 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001510
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001511 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001512}
1513
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001514static u32 *
1515gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1516{
1517 int i;
1518
1519 /*
1520 * WaPipeControlBefore3DStateSamplePattern: cnl
1521 *
1522 * Ensure the engine is idle prior to programming a
1523 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1524 */
1525 batch = gen8_emit_pipe_control(batch,
1526 PIPE_CONTROL_CS_STALL,
1527 0);
1528 /*
1529 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1530 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1531 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1532 * confusing. Since gen8_emit_pipe_control() already advances the
1533 * batch by 6 dwords, we advance the other 10 here, completing a
1534 * cacheline. It's not clear if the workaround requires this padding
1535 * before other commands, or if it's just the regular padding we would
1536 * already have for the workaround bb, so leave it here for now.
1537 */
1538 for (i = 0; i < 10; i++)
1539 *batch++ = MI_NOOP;
1540
1541 /* Pad to end of cacheline */
1542 while ((unsigned long)batch % CACHELINE_BYTES)
1543 *batch++ = MI_NOOP;
1544
1545 return batch;
1546}
1547
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001548#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1549
1550static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001551{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001552 struct drm_i915_gem_object *obj;
1553 struct i915_vma *vma;
1554 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001555
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001556 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001557 if (IS_ERR(obj))
1558 return PTR_ERR(obj);
1559
Chris Wilson82ad6442018-06-05 16:37:58 +01001560 vma = i915_vma_instance(obj, &engine->i915->ggtt.vm, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001561 if (IS_ERR(vma)) {
1562 err = PTR_ERR(vma);
1563 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001564 }
1565
Chris Wilson7a859c62018-07-27 10:18:55 +01001566 err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001567 if (err)
1568 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001569
Chris Wilson48bb74e2016-08-15 10:49:04 +01001570 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001571 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001572
1573err:
1574 i915_gem_object_put(obj);
1575 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001576}
1577
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001578static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001579{
Chris Wilson6a2f59e2018-07-21 13:50:37 +01001580 i915_vma_unpin_and_release(&engine->wa_ctx.vma, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001581}
1582
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001583typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1584
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001585static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001586{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001587 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001588 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1589 &wa_ctx->per_ctx };
1590 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001591 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001592 void *batch, *batch_ptr;
1593 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001594 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001595
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001596 if (GEM_DEBUG_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001597 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001598
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001599 switch (INTEL_GEN(engine->i915)) {
Oscar Mateocc38cae2018-05-08 14:29:23 -07001600 case 11:
1601 return 0;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001602 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001603 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1604 wa_bb_fn[1] = NULL;
1605 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001606 case 9:
1607 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001608 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001609 break;
1610 case 8:
1611 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001612 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001613 break;
1614 default:
1615 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001616 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001617 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001618
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001619 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001620 if (ret) {
1621 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1622 return ret;
1623 }
1624
Chris Wilson48bb74e2016-08-15 10:49:04 +01001625 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001626 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001627
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001628 /*
1629 * Emit the two workaround batch buffers, recording the offset from the
1630 * start of the workaround batch buffer object for each and their
1631 * respective sizes.
1632 */
1633 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1634 wa_bb[i]->offset = batch_ptr - batch;
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001635 if (GEM_DEBUG_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1636 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001637 ret = -EINVAL;
1638 break;
1639 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001640 if (wa_bb_fn[i])
1641 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001642 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001643 }
1644
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001645 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1646
Arun Siluvery17ee9502015-06-19 19:07:01 +01001647 kunmap_atomic(batch);
1648 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001649 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001650
1651 return ret;
1652}
1653
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001654static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001655{
Chris Wilsonc0336662016-05-06 15:40:21 +01001656 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001657
1658 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001659
1660 /*
1661 * Make sure we're not enabling the new 12-deep CSB
1662 * FIFO as that requires a slightly updated handling
1663 * in the ctx switch irq. Since we're currently only
1664 * using only 2 elements of the enhanced execlists the
1665 * deeper FIFO it's not needed and it's not worth adding
1666 * more statements to the irq handler to support it.
1667 */
1668 if (INTEL_GEN(dev_priv) >= 11)
1669 I915_WRITE(RING_MODE_GEN7(engine),
1670 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1671 else
1672 I915_WRITE(RING_MODE_GEN7(engine),
1673 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1674
Chris Wilson9a4dc802018-05-18 11:09:33 +01001675 I915_WRITE(RING_MI_MODE(engine->mmio_base),
1676 _MASKED_BIT_DISABLE(STOP_RING));
1677
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001678 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1679 engine->status_page.ggtt_offset);
1680 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1681}
1682
Chris Wilson9a4dc802018-05-18 11:09:33 +01001683static bool unexpected_starting_state(struct intel_engine_cs *engine)
1684{
1685 struct drm_i915_private *dev_priv = engine->i915;
1686 bool unexpected = false;
1687
1688 if (I915_READ(RING_MI_MODE(engine->mmio_base)) & STOP_RING) {
1689 DRM_DEBUG_DRIVER("STOP_RING still set in RING_MI_MODE\n");
1690 unexpected = true;
1691 }
1692
1693 return unexpected;
1694}
1695
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001696static int gen8_init_common_ring(struct intel_engine_cs *engine)
1697{
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001698 intel_engine_apply_workarounds(engine);
Chris Wilson5a688ee2018-12-06 18:07:13 +00001699 intel_engine_apply_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001700
Chris Wilson805615d2018-08-15 19:42:51 +01001701 intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001702
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001703 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001704
Chris Wilson9a4dc802018-05-18 11:09:33 +01001705 if (GEM_SHOW_DEBUG() && unexpected_starting_state(engine)) {
1706 struct drm_printer p = drm_debug_printer(__func__);
1707
1708 intel_engine_dump(engine, &p, NULL);
1709 }
1710
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001711 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001712
Chris Wilson821ed7d2016-09-09 14:11:53 +01001713 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001714}
1715
Chris Wilson5adfb772018-05-16 19:33:51 +01001716static struct i915_request *
1717execlists_reset_prepare(struct intel_engine_cs *engine)
1718{
1719 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson63572932018-05-16 19:33:54 +01001720 struct i915_request *request, *active;
Chris Wilson9512f982018-06-28 21:12:11 +01001721 unsigned long flags;
Chris Wilson5adfb772018-05-16 19:33:51 +01001722
Chris Wilson66fc8292018-08-15 14:58:27 +01001723 GEM_TRACE("%s: depth<-%d\n", engine->name,
1724 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01001725
1726 /*
1727 * Prevent request submission to the hardware until we have
1728 * completed the reset in i915_gem_reset_finish(). If a request
1729 * is completed by one engine, it may then queue a request
1730 * to a second via its execlists->tasklet *just* as we are
1731 * calling engine->init_hw() and also writing the ELSP.
1732 * Turning off the execlists->tasklet until the reset is over
1733 * prevents the race.
1734 */
1735 __tasklet_disable_sync_once(&execlists->tasklet);
1736
Chris Wilson9512f982018-06-28 21:12:11 +01001737 spin_lock_irqsave(&engine->timeline.lock, flags);
1738
Chris Wilson63572932018-05-16 19:33:54 +01001739 /*
1740 * We want to flush the pending context switches, having disabled
1741 * the tasklet above, we can assume exclusive access to the execlists.
1742 * For this allows us to catch up with an inflight preemption event,
1743 * and avoid blaming an innocent request if the stall was due to the
1744 * preemption itself.
1745 */
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001746 process_csb(engine);
Chris Wilson63572932018-05-16 19:33:54 +01001747
1748 /*
1749 * The last active request can then be no later than the last request
1750 * now in ELSP[0]. So search backwards from there, so that if the GPU
1751 * has advanced beyond the last CSB update, it will be pardoned.
1752 */
1753 active = NULL;
1754 request = port_request(execlists->port);
1755 if (request) {
Chris Wilson3f6e9822018-05-16 19:33:55 +01001756 /*
1757 * Prevent the breadcrumb from advancing before we decide
1758 * which request is currently active.
1759 */
1760 intel_engine_stop_cs(engine);
1761
Chris Wilson63572932018-05-16 19:33:54 +01001762 list_for_each_entry_from_reverse(request,
1763 &engine->timeline.requests,
1764 link) {
1765 if (__i915_request_completed(request,
1766 request->global_seqno))
1767 break;
1768
1769 active = request;
1770 }
Chris Wilson63572932018-05-16 19:33:54 +01001771 }
1772
Chris Wilson9512f982018-06-28 21:12:11 +01001773 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1774
Chris Wilson63572932018-05-16 19:33:54 +01001775 return active;
Chris Wilson5adfb772018-05-16 19:33:51 +01001776}
1777
1778static void execlists_reset(struct intel_engine_cs *engine,
1779 struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001780{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001781 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson221ab97192017-09-16 21:44:14 +01001782 unsigned long flags;
Chris Wilson56922512018-04-28 12:15:32 +01001783 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001784
Tvrtko Ursulinc5f6d572018-09-26 15:50:33 +01001785 GEM_TRACE("%s request global=%d, current=%d\n",
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001786 engine->name, request ? request->global_seqno : 0,
1787 intel_engine_get_seqno(engine));
Chris Wilson42232212018-01-02 15:12:32 +00001788
Chris Wilsond8857d52018-06-28 21:12:05 +01001789 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001790
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001791 /*
1792 * Catch up with any missed context-switch interrupts.
1793 *
1794 * Ideally we would just read the remaining CSB entries now that we
1795 * know the gpu is idle. However, the CSB registers are sometimes^W
1796 * often trashed across a GPU reset! Instead we have to rely on
1797 * guessing the missed context-switch events by looking at what
1798 * requests were completed.
1799 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001800 execlists_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001801
1802 /* Push back any incomplete requests for replay after the reset. */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001803 __unwind_incomplete_requests(engine);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001804
Chris Wilsonc3160da2018-05-31 09:22:45 +01001805 /* Following the reset, we need to reload the CSB read/write pointers */
Chris Wilsonf4b58f02018-06-28 21:12:08 +01001806 reset_csb_pointers(&engine->execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01001807
Chris Wilsond8857d52018-06-28 21:12:05 +01001808 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001809
Chris Wilsona3e38832018-03-02 14:32:45 +00001810 /*
1811 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001812 * and will try to replay it on restarting. The context image may
1813 * have been corrupted by the reset, in which case we may have
1814 * to service a new GPU hang, but more likely we can continue on
1815 * without impact.
1816 *
1817 * If the request was guilty, we presume the context is corrupt
1818 * and have to at least restore the RING register in the context
1819 * image back to the expected values to skip over the guilty request.
1820 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001821 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001822 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001823
Chris Wilsona3e38832018-03-02 14:32:45 +00001824 /*
1825 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001826 * We cannot rely on the context being intact across the GPU hang,
1827 * so clear it and rebuild just what we need for the breadcrumb.
1828 * All pending requests for this context will be zapped, and any
1829 * future request will be after userspace has had the opportunity
1830 * to recreate its own state.
1831 */
Chris Wilson1fc44d92018-05-17 22:26:32 +01001832 regs = request->hw_context->lrc_reg_state;
Chris Wilsonfe0c4932018-05-18 10:02:11 +01001833 if (engine->pinned_default_state) {
1834 memcpy(regs, /* skip restoring the vanilla PPHWSP */
1835 engine->pinned_default_state + LRC_STATE_PN * PAGE_SIZE,
1836 engine->context_size - PAGE_SIZE);
Chris Wilson56922512018-04-28 12:15:32 +01001837 }
Chris Wilson4e0d64d2018-05-17 22:26:30 +01001838 execlists_init_reg_state(regs,
1839 request->gem_context, engine, request->ring);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001840
Chris Wilson821ed7d2016-09-09 14:11:53 +01001841 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilson56922512018-04-28 12:15:32 +01001842 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(request->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001843
Chris Wilson41d37682018-06-11 12:08:45 +01001844 request->ring->head = intel_ring_wrap(request->ring, request->postfix);
1845 regs[CTX_RING_HEAD + 1] = request->ring->head;
1846
Chris Wilson821ed7d2016-09-09 14:11:53 +01001847 intel_ring_update_space(request->ring);
1848
Chris Wilsona3aabe82016-10-04 21:11:26 +01001849 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01001850 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001851}
1852
Chris Wilson5adfb772018-05-16 19:33:51 +01001853static void execlists_reset_finish(struct intel_engine_cs *engine)
1854{
Chris Wilson5db1d4e2018-06-04 08:34:40 +01001855 struct intel_engine_execlists * const execlists = &engine->execlists;
1856
Chris Wilsonfe25f302018-05-22 11:19:37 +01001857 /*
Chris Wilson9e4fa012018-08-28 16:27:02 +01001858 * After a GPU reset, we may have requests to replay. Do so now while
1859 * we still have the forcewake to be sure that the GPU is not allowed
1860 * to sleep before we restart and reload a context.
Chris Wilsonfe25f302018-05-22 11:19:37 +01001861 *
Chris Wilsonfe25f302018-05-22 11:19:37 +01001862 */
Chris Wilson9e4fa012018-08-28 16:27:02 +01001863 if (!RB_EMPTY_ROOT(&execlists->queue.rb_root))
1864 execlists->tasklet.func(execlists->tasklet.data);
Chris Wilson5adfb772018-05-16 19:33:51 +01001865
Chris Wilson9e4fa012018-08-28 16:27:02 +01001866 tasklet_enable(&execlists->tasklet);
Chris Wilson66fc8292018-08-15 14:58:27 +01001867 GEM_TRACE("%s: depth->%d\n", engine->name,
1868 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01001869}
1870
Chris Wilsone61e0f52018-02-21 09:56:36 +00001871static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01001872 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001873 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001874{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001875 u32 *cs;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001876
Chris Wilson74f9474122018-05-03 20:54:16 +01001877 cs = intel_ring_begin(rq, 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001878 if (IS_ERR(cs))
1879 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001880
Chris Wilson279f5a02017-10-05 20:10:05 +01001881 /*
1882 * WaDisableCtxRestoreArbitration:bdw,chv
1883 *
1884 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1885 * particular all the gen that do not need the w/a at all!), if we
1886 * took care to make sure that on every switch into this context
1887 * (both ordinary and for preemption) that arbitrartion was enabled
1888 * we would be fine. However, there doesn't seem to be a downside to
1889 * being paranoid and making sure it is set before each batch and
1890 * every context-switch.
1891 *
1892 * Note that if we fail to enable arbitration before the request
1893 * is complete, then we do not see the context-switch interrupt and
1894 * the engine hangs (with RING_HEAD == RING_TAIL).
1895 *
1896 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1897 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01001898 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1899
Oscar Mateo15648582014-07-24 17:04:32 +01001900 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001901 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07001902 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001903 *cs++ = lower_32_bits(offset);
1904 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01001905
1906 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1907 *cs++ = MI_NOOP;
Chris Wilsone8894262018-12-07 09:02:13 +00001908
Chris Wilsone61e0f52018-02-21 09:56:36 +00001909 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001910
1911 return 0;
1912}
1913
Chris Wilson31bb59c2016-07-01 17:23:27 +01001914static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001915{
Chris Wilsonc0336662016-05-06 15:40:21 +01001916 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001917 I915_WRITE_IMR(engine,
1918 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1919 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001920}
1921
Chris Wilson31bb59c2016-07-01 17:23:27 +01001922static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001923{
Chris Wilsonc0336662016-05-06 15:40:21 +01001924 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001925 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001926}
1927
Chris Wilsone61e0f52018-02-21 09:56:36 +00001928static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001929{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001930 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001931
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001932 cs = intel_ring_begin(request, 4);
1933 if (IS_ERR(cs))
1934 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001935
1936 cmd = MI_FLUSH_DW + 1;
1937
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001938 /* We always require a command barrier so that subsequent
1939 * commands, such as breadcrumb interrupts, are strictly ordered
1940 * wrt the contents of the write cache being flushed to memory
1941 * (and thus being coherent from the CPU).
1942 */
1943 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1944
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001945 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001946 cmd |= MI_INVALIDATE_TLB;
Chris Wilson5fc28052018-11-08 14:00:39 +00001947 if (request->engine->class == VIDEO_DECODE_CLASS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001948 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001949 }
1950
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001951 *cs++ = cmd;
1952 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1953 *cs++ = 0; /* upper addr */
1954 *cs++ = 0; /* value */
1955 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001956
1957 return 0;
1958}
1959
Chris Wilsone61e0f52018-02-21 09:56:36 +00001960static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001961 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001962{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001963 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001964 u32 scratch_addr =
Chris Wilson51797492018-12-04 14:15:16 +00001965 i915_scratch_offset(engine->i915) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001966 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001967 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001968 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001969
1970 flags |= PIPE_CONTROL_CS_STALL;
1971
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001972 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001973 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1974 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001975 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001976 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001977 }
1978
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001979 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001980 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1981 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1982 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1983 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1984 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1985 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1986 flags |= PIPE_CONTROL_QW_WRITE;
1987 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001988
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001989 /*
1990 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1991 * pipe control.
1992 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001993 if (IS_GEN(request->i915, 9))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001994 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001995
1996 /* WaForGAMHang:kbl */
1997 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1998 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001999 }
Imre Deak9647ff32015-01-25 13:27:11 -08002000
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002001 len = 6;
2002
2003 if (vf_flush_wa)
2004 len += 6;
2005
2006 if (dc_flush_wa)
2007 len += 12;
2008
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002009 cs = intel_ring_begin(request, len);
2010 if (IS_ERR(cs))
2011 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002012
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002013 if (vf_flush_wa)
2014 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002015
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002016 if (dc_flush_wa)
2017 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2018 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002019
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002020 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002021
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002022 if (dc_flush_wa)
2023 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002024
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002025 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002026
2027 return 0;
2028}
2029
Chris Wilson7c17d372016-01-20 15:43:35 +02002030/*
2031 * Reserve space for 2 NOOPs at the end of each request to be
2032 * used as a workaround for not being allowed to do lite
2033 * restore with HEAD==TAIL (WaIdleLiteRestore).
2034 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00002035static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002036{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002037 /* Ensure there's always at least one preemption point per-request. */
2038 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002039 *cs++ = MI_NOOP;
2040 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002041}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002042
Chris Wilsone61e0f52018-02-21 09:56:36 +00002043static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002044{
Chris Wilson7c17d372016-01-20 15:43:35 +02002045 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
2046 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01002047
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002048 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
2049 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002050 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002051 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002052 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002053 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002054
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002055 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002056}
Chris Wilson98f29e82016-10-28 13:58:51 +01002057static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
2058
Chris Wilsone61e0f52018-02-21 09:56:36 +00002059static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002060{
Michał Winiarskice81a652016-04-12 15:51:55 +02002061 /* We're using qword write, seqno should be aligned to 8 bytes. */
2062 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
2063
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002064 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2065 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002066 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002067 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002068 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002069 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002070
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002071 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002072}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002073static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01002074
Chris Wilsone61e0f52018-02-21 09:56:36 +00002075static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002076{
2077 int ret;
2078
Tvrtko Ursulin452420d2018-12-03 13:33:57 +00002079 ret = intel_engine_emit_ctx_wa(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002080 if (ret)
2081 return ret;
2082
Chris Wilsone61e0f52018-02-21 09:56:36 +00002083 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002084 /*
2085 * Failing to program the MOCS is non-fatal.The system will not
2086 * run at peak performance. So generate an error and carry on.
2087 */
2088 if (ret)
2089 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2090
Chris Wilsone61e0f52018-02-21 09:56:36 +00002091 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002092}
2093
Oscar Mateo73e4d072014-07-24 17:04:48 +01002094/**
2095 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002096 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002097 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002098void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002099{
John Harrison6402c332014-10-31 12:00:26 +00002100 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002101
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002102 /*
2103 * Tasklet cannot be active at this point due intel_mark_active/idle
2104 * so this is just for documentation.
2105 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302106 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2107 &engine->execlists.tasklet.state)))
2108 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002109
Chris Wilsonc0336662016-05-06 15:40:21 +01002110 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002111
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002112 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002113 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002114 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002115
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002116 if (engine->cleanup)
2117 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002118
Chris Wilsone8a9c582016-12-18 15:37:20 +00002119 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002120
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002121 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002122
Chris Wilsonc0336662016-05-06 15:40:21 +01002123 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302124 dev_priv->engine[engine->id] = NULL;
2125 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002126}
2127
Chris Wilson209b7952018-07-17 21:29:32 +01002128void intel_execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002129{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002130 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002131 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsone2f34962018-10-01 15:47:54 +01002132 engine->schedule = i915_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302133 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002134
Chris Wilson13291152018-05-16 19:33:52 +01002135 engine->reset.prepare = execlists_reset_prepare;
2136
Chris Wilsonaba5e272017-10-25 15:39:41 +01002137 engine->park = NULL;
2138 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002139
2140 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002141 if (engine->i915->preempt_context)
2142 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilson3fed1802018-02-07 21:05:43 +00002143
2144 engine->i915->caps.scheduler =
2145 I915_SCHEDULER_CAP_ENABLED |
2146 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002147 if (intel_engine_has_preemption(engine))
Chris Wilson3fed1802018-02-07 21:05:43 +00002148 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002149}
2150
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002151static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002152logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002153{
2154 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002155 engine->init_hw = gen8_init_common_ring;
Chris Wilson5adfb772018-05-16 19:33:51 +01002156
2157 engine->reset.prepare = execlists_reset_prepare;
2158 engine->reset.reset = execlists_reset;
2159 engine->reset.finish = execlists_reset_finish;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002160
2161 engine->context_pin = execlists_context_pin;
Chris Wilsonf73e7392016-12-18 15:37:24 +00002162 engine->request_alloc = execlists_request_alloc;
2163
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002164 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01002165 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002166 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002167
Chris Wilson209b7952018-07-17 21:29:32 +01002168 engine->set_default_submission = intel_execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002169
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002170 if (INTEL_GEN(engine->i915) < 11) {
2171 engine->irq_enable = gen8_logical_ring_enable_irq;
2172 engine->irq_disable = gen8_logical_ring_disable_irq;
2173 } else {
2174 /*
2175 * TODO: On Gen11 interrupt masks need to be clear
2176 * to allow C6 entry. Keep interrupts enabled at
2177 * and take the hit of generating extra interrupts
2178 * until a more refined solution exists.
2179 */
2180 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002181 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002182}
2183
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002184static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002185logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002186{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002187 unsigned int shift = 0;
2188
2189 if (INTEL_GEN(engine->i915) < 11) {
2190 const u8 irq_shifts[] = {
2191 [RCS] = GEN8_RCS_IRQ_SHIFT,
2192 [BCS] = GEN8_BCS_IRQ_SHIFT,
2193 [VCS] = GEN8_VCS1_IRQ_SHIFT,
2194 [VCS2] = GEN8_VCS2_IRQ_SHIFT,
2195 [VECS] = GEN8_VECS_IRQ_SHIFT,
2196 };
2197
2198 shift = irq_shifts[engine->id];
2199 }
2200
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002201 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2202 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002203}
2204
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002205static void
2206logical_ring_setup(struct intel_engine_cs *engine)
2207{
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002208 intel_engine_setup_common(engine);
2209
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002210 /* Intentionally left blank. */
2211 engine->buffer = NULL;
2212
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302213 tasklet_init(&engine->execlists.tasklet,
2214 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002215
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002216 logical_ring_default_vfuncs(engine);
2217 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002218}
2219
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002220static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002221{
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002222 struct drm_i915_private *i915 = engine->i915;
2223 struct intel_engine_execlists * const execlists = &engine->execlists;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002224 int ret;
2225
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002226 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002227 if (ret)
Chris Wilsonb2164e42018-09-20 20:59:48 +01002228 return ret;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002229
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002230 if (HAS_LOGICAL_RING_ELSQ(i915)) {
2231 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002232 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002233 execlists->ctrl_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002234 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2235 } else {
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002236 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002237 i915_mmio_reg_offset(RING_ELSP(engine));
2238 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002239
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002240 execlists->preempt_complete_status = ~0u;
2241 if (i915->preempt_context) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002242 struct intel_context *ce =
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002243 to_intel_context(i915->preempt_context, engine);
Chris Wilsonab82a062018-04-30 14:15:01 +01002244
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002245 execlists->preempt_complete_status =
Chris Wilsonab82a062018-04-30 14:15:01 +01002246 upper_32_bits(ce->lrc_desc);
2247 }
Chris Wilsond6376372018-02-07 21:05:44 +00002248
Chris Wilson46592892018-11-30 12:59:54 +00002249 execlists->csb_status =
2250 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002251
Chris Wilson46592892018-11-30 12:59:54 +00002252 execlists->csb_write =
2253 &engine->status_page.page_addr[intel_hws_csb_write_index(i915)];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002254
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002255 reset_csb_pointers(execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01002256
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002257 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002258}
2259
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002260int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002261{
2262 struct drm_i915_private *dev_priv = engine->i915;
2263 int ret;
2264
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002265 logical_ring_setup(engine);
2266
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002267 if (HAS_L3_DPF(dev_priv))
2268 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2269
2270 /* Override some for render ring. */
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002271 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002272 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002273 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2274 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002275
Chris Wilsonb2164e42018-09-20 20:59:48 +01002276 ret = logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002277 if (ret)
2278 return ret;
2279
2280 ret = intel_init_workaround_bb(engine);
2281 if (ret) {
2282 /*
2283 * We continue even if we fail to initialize WA batch
2284 * because we only expect rare glitches but nothing
2285 * critical to prevent us from using GPU
2286 */
2287 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2288 ret);
2289 }
2290
Tvrtko Ursulin69bcdec2018-12-03 12:50:12 +00002291 intel_engine_init_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00002292 intel_engine_init_workarounds(engine);
2293
Chris Wilsonb2164e42018-09-20 20:59:48 +01002294 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002295}
2296
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002297int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002298{
2299 logical_ring_setup(engine);
2300
2301 return logical_ring_init(engine);
2302}
2303
Jeff McGee0cea6502015-02-13 10:27:56 -06002304static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002305make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002306{
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002307 bool subslice_pg = INTEL_INFO(dev_priv)->sseu.has_subslice_pg;
2308 u8 slices = hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask);
2309 u8 subslices = hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]);
Jeff McGee0cea6502015-02-13 10:27:56 -06002310 u32 rpcs = 0;
2311
2312 /*
2313 * No explicit RPCS request is needed to ensure full
2314 * slice/subslice/EU enablement prior to Gen9.
2315 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002316 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002317 return 0;
2318
2319 /*
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002320 * Since the SScount bitfield in GEN8_R_PWR_CLK_STATE is only three bits
2321 * wide and Icelake has up to eight subslices, specfial programming is
2322 * needed in order to correctly enable all subslices.
2323 *
2324 * According to documentation software must consider the configuration
2325 * as 2x4x8 and hardware will translate this to 1x8x8.
2326 *
2327 * Furthemore, even though SScount is three bits, maximum documented
2328 * value for it is four. From this some rules/restrictions follow:
2329 *
2330 * 1.
2331 * If enabled subslice count is greater than four, two whole slices must
2332 * be enabled instead.
2333 *
2334 * 2.
2335 * When more than one slice is enabled, hardware ignores the subslice
2336 * count altogether.
2337 *
2338 * From these restrictions it follows that it is not possible to enable
2339 * a count of subslices between the SScount maximum of four restriction,
2340 * and the maximum available number on a particular SKU. Either all
2341 * subslices are enabled, or a count between one and four on the first
2342 * slice.
2343 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002344 if (IS_GEN(dev_priv, 11) && slices == 1 && subslices >= 4) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002345 GEM_BUG_ON(subslices & 1);
2346
2347 subslice_pg = false;
2348 slices *= 2;
2349 }
2350
2351 /*
Jeff McGee0cea6502015-02-13 10:27:56 -06002352 * Starting in Gen9, render power gating can leave
2353 * slice/subslice/EU in a partially enabled state. We
2354 * must make an explicit request through RPCS for full
2355 * enablement.
2356 */
Imre Deak43b67992016-08-31 19:13:02 +03002357 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002358 u32 mask, val = slices;
2359
2360 if (INTEL_GEN(dev_priv) >= 11) {
2361 mask = GEN11_RPCS_S_CNT_MASK;
2362 val <<= GEN11_RPCS_S_CNT_SHIFT;
2363 } else {
2364 mask = GEN8_RPCS_S_CNT_MASK;
2365 val <<= GEN8_RPCS_S_CNT_SHIFT;
2366 }
2367
2368 GEM_BUG_ON(val & ~mask);
2369 val &= mask;
2370
2371 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_S_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002372 }
2373
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002374 if (subslice_pg) {
2375 u32 val = subslices;
2376
2377 val <<= GEN8_RPCS_SS_CNT_SHIFT;
2378
2379 GEM_BUG_ON(val & ~GEN8_RPCS_SS_CNT_MASK);
2380 val &= GEN8_RPCS_SS_CNT_MASK;
2381
2382 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_SS_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002383 }
2384
Imre Deak43b67992016-08-31 19:13:02 +03002385 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002386 u32 val;
2387
2388 val = INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
2389 GEN8_RPCS_EU_MIN_SHIFT;
2390 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MIN_MASK);
2391 val &= GEN8_RPCS_EU_MIN_MASK;
2392
2393 rpcs |= val;
2394
2395 val = INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
2396 GEN8_RPCS_EU_MAX_SHIFT;
2397 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MAX_MASK);
2398 val &= GEN8_RPCS_EU_MAX_MASK;
2399
2400 rpcs |= val;
2401
Jeff McGee0cea6502015-02-13 10:27:56 -06002402 rpcs |= GEN8_RPCS_ENABLE;
2403 }
2404
2405 return rpcs;
2406}
2407
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002408static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002409{
2410 u32 indirect_ctx_offset;
2411
Chris Wilsonc0336662016-05-06 15:40:21 +01002412 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002413 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002414 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002415 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002416 case 11:
2417 indirect_ctx_offset =
2418 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2419 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002420 case 10:
2421 indirect_ctx_offset =
2422 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2423 break;
Michel Thierry71562912016-02-23 10:31:49 +00002424 case 9:
2425 indirect_ctx_offset =
2426 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2427 break;
2428 case 8:
2429 indirect_ctx_offset =
2430 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2431 break;
2432 }
2433
2434 return indirect_ctx_offset;
2435}
2436
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002437static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002438 struct i915_gem_context *ctx,
2439 struct intel_engine_cs *engine,
2440 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002441{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002442 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002443 u32 base = engine->mmio_base;
Chris Wilson1fc44d92018-05-17 22:26:32 +01002444 bool rcs = engine->class == RENDER_CLASS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002445
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002446 /* A context is actually a big batch buffer with several
2447 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2448 * values we are setting here are only for the first context restore:
2449 * on a subsequent save, the GPU will recreate this batchbuffer with new
2450 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2451 * we are not initializing here).
2452 */
2453 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2454 MI_LRI_FORCE_POSTED;
2455
2456 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Paulo Zanoniee435832018-08-09 16:58:52 -07002457 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT) |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002458 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH));
Paulo Zanoniee435832018-08-09 16:58:52 -07002459 if (INTEL_GEN(dev_priv) < 11) {
2460 regs[CTX_CONTEXT_CONTROL + 1] |=
2461 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT |
2462 CTX_CTRL_RS_CTX_ENABLE);
2463 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002464 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2465 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2466 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2467 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2468 RING_CTL_SIZE(ring->size) | RING_VALID);
2469 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2470 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2471 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2472 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2473 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2474 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2475 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002476 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2477
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002478 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2479 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2480 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002481 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002482 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002483
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002484 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002485 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2486 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002487
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002488 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002489 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002490 }
2491
2492 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2493 if (wa_ctx->per_ctx.size) {
2494 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002495
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002496 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002497 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002498 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002499 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002500
2501 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2502
2503 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002504 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002505 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2506 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2507 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2508 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2509 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2510 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2511 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2512 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002513
Chris Wilson4bdafb92018-09-26 21:12:22 +01002514 if (i915_vm_is_48bit(&ctx->ppgtt->vm)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002515 /* 64b PPGTT (48bit canonical)
2516 * PDP0_DESCRIPTOR contains the base address to PML4 and
2517 * other PDP Descriptors are ignored.
2518 */
Chris Wilson4bdafb92018-09-26 21:12:22 +01002519 ASSIGN_CTX_PML4(ctx->ppgtt, regs);
Chris Wilsone8894262018-12-07 09:02:13 +00002520 } else {
2521 ASSIGN_CTX_PDP(ctx->ppgtt, regs, 3);
2522 ASSIGN_CTX_PDP(ctx->ppgtt, regs, 2);
2523 ASSIGN_CTX_PDP(ctx->ppgtt, regs, 1);
2524 ASSIGN_CTX_PDP(ctx->ppgtt, regs, 0);
Michel Thierry2dba3232015-07-30 11:06:23 +01002525 }
2526
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002527 if (rcs) {
2528 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2529 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2530 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002531
2532 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002533 }
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002534
2535 regs[CTX_END] = MI_BATCH_BUFFER_END;
2536 if (INTEL_GEN(dev_priv) >= 10)
2537 regs[CTX_END] |= BIT(0);
Chris Wilsona3aabe82016-10-04 21:11:26 +01002538}
2539
2540static int
2541populate_lr_context(struct i915_gem_context *ctx,
2542 struct drm_i915_gem_object *ctx_obj,
2543 struct intel_engine_cs *engine,
2544 struct intel_ring *ring)
2545{
2546 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002547 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002548 int ret;
2549
2550 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2551 if (ret) {
2552 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2553 return ret;
2554 }
2555
2556 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2557 if (IS_ERR(vaddr)) {
2558 ret = PTR_ERR(vaddr);
2559 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2560 return ret;
2561 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002562 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002563
Chris Wilsond2b4b972017-11-10 14:26:33 +00002564 if (engine->default_state) {
2565 /*
2566 * We only want to copy over the template context state;
2567 * skipping over the headers reserved for GuC communication,
2568 * leaving those as zero.
2569 */
2570 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2571 void *defaults;
2572
2573 defaults = i915_gem_object_pin_map(engine->default_state,
2574 I915_MAP_WB);
Matthew Auldaaefa062018-03-01 11:46:39 +00002575 if (IS_ERR(defaults)) {
2576 ret = PTR_ERR(defaults);
2577 goto err_unpin_ctx;
2578 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00002579
2580 memcpy(vaddr + start, defaults + start, engine->context_size);
2581 i915_gem_object_unpin_map(engine->default_state);
2582 }
2583
Chris Wilsona3aabe82016-10-04 21:11:26 +01002584 /* The second page of the context object contains some fields which must
2585 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002586 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2587 execlists_init_reg_state(regs, ctx, engine, ring);
2588 if (!engine->default_state)
2589 regs[CTX_CONTEXT_CONTROL + 1] |=
2590 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002591 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002592 regs[CTX_CONTEXT_CONTROL + 1] |=
2593 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2594 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002595
Matthew Auldaaefa062018-03-01 11:46:39 +00002596err_unpin_ctx:
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002597 i915_gem_object_unpin_map(ctx_obj);
Matthew Auldaaefa062018-03-01 11:46:39 +00002598 return ret;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002599}
2600
Chris Wilsone2efd132016-05-24 14:53:34 +01002601static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +01002602 struct intel_engine_cs *engine,
2603 struct intel_context *ce)
Oscar Mateoede7d422014-07-24 17:04:12 +01002604{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002605 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002606 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002607 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002608 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002609 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002610 int ret;
2611
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002612 if (ce->state)
2613 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002614
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002615 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002616
Michel Thierry0b29c752017-09-13 09:56:00 +01002617 /*
2618 * Before the actual start of the context image, we insert a few pages
2619 * for our own use and for sharing with the GuC.
2620 */
2621 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002622
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002623 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilson467d3572018-06-11 16:33:32 +01002624 if (IS_ERR(ctx_obj))
2625 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002626
Chris Wilson82ad6442018-06-05 16:37:58 +01002627 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.vm, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002628 if (IS_ERR(vma)) {
2629 ret = PTR_ERR(vma);
2630 goto error_deref_obj;
2631 }
2632
Chris Wilsona89d1f92018-05-02 17:38:39 +01002633 timeline = i915_timeline_create(ctx->i915, ctx->name);
2634 if (IS_ERR(timeline)) {
2635 ret = PTR_ERR(timeline);
2636 goto error_deref_obj;
2637 }
2638
2639 ring = intel_engine_create_ring(engine, timeline, ctx->ring_size);
2640 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002641 if (IS_ERR(ring)) {
2642 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002643 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002644 }
2645
Chris Wilsondca33ec2016-08-02 22:50:20 +01002646 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002647 if (ret) {
2648 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002649 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002650 }
2651
Chris Wilsondca33ec2016-08-02 22:50:20 +01002652 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002653 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002654
2655 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002656
Chris Wilsondca33ec2016-08-02 22:50:20 +01002657error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002658 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002659error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002660 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002661 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002662}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002663
Chris Wilsondee60ca2018-09-14 13:35:02 +01002664void intel_lr_context_resume(struct drm_i915_private *i915)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002665{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002666 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002667 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302668 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002669
Chris Wilsondee60ca2018-09-14 13:35:02 +01002670 /*
2671 * Because we emit WA_TAIL_DWORDS there may be a disparity
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002672 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2673 * that stored in context. As we only write new commands from
2674 * ce->ring->tail onwards, everything before that is junk. If the GPU
2675 * starts reading from its RING_HEAD from the context, it may try to
2676 * execute that junk and die.
2677 *
2678 * So to avoid that we reset the context images upon resume. For
2679 * simplicity, we just zero everything out.
2680 */
Chris Wilsondee60ca2018-09-14 13:35:02 +01002681 list_for_each_entry(ctx, &i915->contexts.list, link) {
2682 for_each_engine(engine, i915, id) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002683 struct intel_context *ce =
2684 to_intel_context(ctx, engine);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002685
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002686 if (!ce->state)
2687 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002688
Chris Wilsone6ba9992017-04-25 14:00:49 +01002689 intel_ring_reset(ce->ring, 0);
Chris Wilsondee60ca2018-09-14 13:35:02 +01002690
2691 if (ce->pin_count) { /* otherwise done in context_pin */
2692 u32 *regs = ce->lrc_reg_state;
2693
2694 regs[CTX_RING_HEAD + 1] = ce->ring->head;
2695 regs[CTX_RING_TAIL + 1] = ce->ring->tail;
2696 }
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002697 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002698 }
2699}
Chris Wilson2c665552018-04-04 10:33:29 +01002700
2701#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2702#include "selftests/intel_lrc.c"
2703#endif