blob: 824352a53e6eaac95ef2d2249654781d625d598f [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300138#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100139
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000140#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100141#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
142#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
143
Thomas Daniele981e7b2014-07-24 17:04:39 +0100144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100157
158#define CTX_LRI_HEADER_0 0x01
159#define CTX_CONTEXT_CONTROL 0x02
160#define CTX_RING_HEAD 0x04
161#define CTX_RING_TAIL 0x06
162#define CTX_RING_BUFFER_START 0x08
163#define CTX_RING_BUFFER_CONTROL 0x0a
164#define CTX_BB_HEAD_U 0x0c
165#define CTX_BB_HEAD_L 0x0e
166#define CTX_BB_STATE 0x10
167#define CTX_SECOND_BB_HEAD_U 0x12
168#define CTX_SECOND_BB_HEAD_L 0x14
169#define CTX_SECOND_BB_STATE 0x16
170#define CTX_BB_PER_CTX_PTR 0x18
171#define CTX_RCS_INDIRECT_CTX 0x1a
172#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
173#define CTX_LRI_HEADER_1 0x21
174#define CTX_CTX_TIMESTAMP 0x22
175#define CTX_PDP3_UDW 0x24
176#define CTX_PDP3_LDW 0x26
177#define CTX_PDP2_UDW 0x28
178#define CTX_PDP2_LDW 0x2a
179#define CTX_PDP1_UDW 0x2c
180#define CTX_PDP1_LDW 0x2e
181#define CTX_PDP0_UDW 0x30
182#define CTX_PDP0_LDW 0x32
183#define CTX_LRI_HEADER_2 0x41
184#define CTX_R_PWR_CLK_STATE 0x42
185#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
186
Ben Widawsky84b790f2014-07-24 17:04:36 +0100187#define GEN8_CTX_VALID (1<<0)
188#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
189#define GEN8_CTX_FORCE_RESTORE (1<<2)
190#define GEN8_CTX_L3LLC_COHERENT (1<<5)
191#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100192
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Ben Widawsky84b790f2014-07-24 17:04:36 +0100209enum {
210 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100212 ADVANCED_AD_CONTEXT,
213 LEGACY_64B_CONTEXT
214};
Michel Thierry2dba3232015-07-30 11:06:23 +0100215#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
216#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
217 LEGACY_64B_CONTEXT :\
218 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100219enum {
220 FAULT_AND_HANG = 0,
221 FAULT_AND_HALT, /* Debug only */
222 FAULT_AND_STREAM,
223 FAULT_AND_CONTINUE /* Unsupported */
224};
225#define GEN8_CTX_ID_SHIFT 32
Michel Thierry71562912016-02-23 10:31:49 +0000226#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
227#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100228
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000229static int intel_lr_context_pin(struct intel_context *ctx,
230 struct intel_engine_cs *engine);
Nick Hoathe84fe802015-09-11 12:53:46 +0100231static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
232 struct drm_i915_gem_object *default_ctx_obj);
233
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000234
Oscar Mateo73e4d072014-07-24 17:04:48 +0100235/**
236 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
237 * @dev: DRM device.
238 * @enable_execlists: value of i915.enable_execlists module parameter.
239 *
240 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000241 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100242 *
243 * Return: 1 if Execlists is supported and has to be enabled.
244 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100245int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
246{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200247 WARN_ON(i915.enable_ppgtt == -1);
248
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800249 /* On platforms with execlist available, vGPU will only
250 * support execlist mode, no ring buffer mode.
251 */
252 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
253 return 1;
254
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000255 if (INTEL_INFO(dev)->gen >= 9)
256 return 1;
257
Oscar Mateo127f1002014-07-24 17:04:11 +0100258 if (enable_execlists == 0)
259 return 0;
260
Oscar Mateo14bf9932014-07-24 17:04:34 +0100261 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
262 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100263 return 1;
264
265 return 0;
266}
Oscar Mateoede7d422014-07-24 17:04:12 +0100267
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000268static void
269logical_ring_init_platform_invariants(struct intel_engine_cs *ring)
270{
271 struct drm_device *dev = ring->dev;
272
273 ring->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
274 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
275 (ring->id == VCS || ring->id == VCS2);
276
277 ring->ctx_desc_template = GEN8_CTX_VALID;
278 ring->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
279 GEN8_CTX_ADDRESSING_MODE_SHIFT;
280 if (IS_GEN8(dev))
281 ring->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
282 ring->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
283
284 /* TODO: WaDisableLiteRestore when we start using semaphore
285 * signalling between Command Streamers */
286 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
287
288 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
289 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
290 if (ring->disable_lite_restore_wa)
291 ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
292}
293
294/**
295 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
296 * descriptor for a pinned context
297 *
298 * @ctx: Context to work on
299 * @ring: Engine the descriptor will be used with
300 *
301 * The context descriptor encodes various attributes of a context,
302 * including its GTT address and some flags. Because it's fairly
303 * expensive to calculate, we'll just do it once and cache the result,
304 * which remains valid until the context is unpinned.
305 *
306 * This is what a descriptor looks like, from LSB to MSB:
307 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
308 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
309 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
310 * bits 52-63: reserved, may encode the engine ID (for GuC)
311 */
312static void
313intel_lr_context_descriptor_update(struct intel_context *ctx,
314 struct intel_engine_cs *ring)
315{
316 uint64_t lrca, desc;
317
318 lrca = ctx->engine[ring->id].lrc_vma->node.start +
319 LRC_PPHWSP_PN * PAGE_SIZE;
320
321 desc = ring->ctx_desc_template; /* bits 0-11 */
322 desc |= lrca; /* bits 12-31 */
323 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
324
325 ctx->engine[ring->id].lrc_desc = desc;
326}
327
328uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
329 struct intel_engine_cs *ring)
330{
331 return ctx->engine[ring->id].lrc_desc;
332}
333
Oscar Mateo73e4d072014-07-24 17:04:48 +0100334/**
335 * intel_execlists_ctx_id() - get the Execlists Context ID
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000336 * @ctx: Context to get the ID for
337 * @ring: Engine to get the ID for
Oscar Mateo73e4d072014-07-24 17:04:48 +0100338 *
339 * Do not confuse with ctx->id! Unfortunately we have a name overload
340 * here: the old context ID we pass to userspace as a handler so that
341 * they can refer to a context, and the new context ID we pass to the
342 * ELSP so that the GPU can inform us of the context status via
343 * interrupts.
344 *
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000345 * The context ID is a portion of the context descriptor, so we can
346 * just extract the required part from the cached descriptor.
347 *
Oscar Mateo73e4d072014-07-24 17:04:48 +0100348 * Return: 20-bits globally unique context ID.
349 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000350u32 intel_execlists_ctx_id(struct intel_context *ctx,
351 struct intel_engine_cs *ring)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100352{
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000353 return intel_lr_context_descriptor(ctx, ring) >> GEN8_CTX_ID_SHIFT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354}
355
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300356static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
357 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100358{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300359
360 struct intel_engine_cs *ring = rq0->ring;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000361 struct drm_device *dev = ring->dev;
362 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300363 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100364
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300365 if (rq1) {
Dave Gordon919f1f52015-08-12 15:43:38 +0100366 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300367 rq1->elsp_submitted++;
368 } else {
369 desc[1] = 0;
370 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100371
Dave Gordon919f1f52015-08-12 15:43:38 +0100372 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300373 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100374
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300375 /* You must always write both descriptors in the order below. */
Chris Wilsona6111f72015-04-07 16:21:02 +0100376 spin_lock(&dev_priv->uncore.lock);
377 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300378 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[1]));
379 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200380
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300381 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100382 /* The context is automatically loaded after the following */
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300383 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100384
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300385 /* ELSP is a wo register, use another nearby reg for posting */
Ville Syrjälä83843d82015-09-18 20:03:15 +0300386 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(ring));
Chris Wilsona6111f72015-04-07 16:21:02 +0100387 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
388 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389}
390
Mika Kuoppala05d98242015-07-03 17:09:33 +0300391static int execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100392{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300393 struct intel_engine_cs *ring = rq->ring;
394 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000395 uint32_t *reg_state = rq->ctx->engine[ring->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100396
Mika Kuoppala05d98242015-07-03 17:09:33 +0300397 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100398
Michel Thierry2dba3232015-07-30 11:06:23 +0100399 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
400 /* True 32b PPGTT with dynamic page allocation: update PDP
401 * registers and point the unallocated PDPs to scratch page.
402 * PML4 is allocated during ppgtt init, so this is not needed
403 * in 48-bit mode.
404 */
Michel Thierryd7b26332015-04-08 12:13:34 +0100405 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
406 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
407 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
408 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
409 }
410
Oscar Mateoae1250b2014-07-24 17:04:37 +0100411 return 0;
412}
413
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300414static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
415 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100416{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300417 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100418
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300419 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300420 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100421
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300422 execlists_elsp_write(rq0, rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100423}
424
Michel Thierryacdd8842014-07-24 17:04:38 +0100425static void execlists_context_unqueue(struct intel_engine_cs *ring)
426{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000427 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
428 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100429
430 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100431
Peter Antoine779949f2015-05-11 16:03:27 +0100432 /*
433 * If irqs are not active generate a warning as batches that finish
434 * without the irqs may get lost and a GPU Hang may occur.
435 */
436 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
437
Michel Thierryacdd8842014-07-24 17:04:38 +0100438 if (list_empty(&ring->execlist_queue))
439 return;
440
441 /* Try to read in pairs */
442 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
443 execlist_link) {
444 if (!req0) {
445 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000446 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100447 /* Same ctx: ignore first request, as second request
448 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100449 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000450 list_move_tail(&req0->execlist_link,
451 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100452 req0 = cursor;
453 } else {
454 req1 = cursor;
455 break;
456 }
457 }
458
Michel Thierry53292cd2015-04-15 18:11:33 +0100459 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
460 /*
461 * WaIdleLiteRestore: make sure we never cause a lite
462 * restore with HEAD==TAIL
463 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100464 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100465 /*
466 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
467 * as we resubmit the request. See gen8_emit_request()
468 * for where we prepare the padding after the end of the
469 * request.
470 */
471 struct intel_ringbuffer *ringbuf;
472
473 ringbuf = req0->ctx->engine[ring->id].ringbuf;
474 req0->tail += 8;
475 req0->tail &= ringbuf->size - 1;
476 }
477 }
478
Oscar Mateoe1fee722014-07-24 17:04:40 +0100479 WARN_ON(req1 && req1->elsp_submitted);
480
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300481 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100482}
483
Thomas Daniele981e7b2014-07-24 17:04:39 +0100484static bool execlists_check_remove_request(struct intel_engine_cs *ring,
485 u32 request_id)
486{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000487 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100488
489 assert_spin_locked(&ring->execlist_lock);
490
491 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000492 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100493 execlist_link);
494
495 if (head_req != NULL) {
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000496 if (intel_execlists_ctx_id(head_req->ctx, ring) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100497 WARN(head_req->elsp_submitted == 0,
498 "Never submitted head request\n");
499
500 if (--head_req->elsp_submitted <= 0) {
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000501 list_move_tail(&head_req->execlist_link,
502 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100503 return true;
504 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100505 }
506 }
507
508 return false;
509}
510
Ben Widawsky91a41032016-01-05 10:30:07 -0800511static void get_context_status(struct intel_engine_cs *ring,
512 u8 read_pointer,
513 u32 *status, u32 *context_id)
514{
515 struct drm_i915_private *dev_priv = ring->dev->dev_private;
516
517 if (WARN_ON(read_pointer >= GEN8_CSB_ENTRIES))
518 return;
519
520 *status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, read_pointer));
521 *context_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, read_pointer));
522}
523
Oscar Mateo73e4d072014-07-24 17:04:48 +0100524/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100525 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100526 * @ring: Engine Command Streamer to handle.
527 *
528 * Check the unread Context Status Buffers and manage the submission of new
529 * contexts to the ELSP accordingly.
530 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100531void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100532{
533 struct drm_i915_private *dev_priv = ring->dev->dev_private;
534 u32 status_pointer;
535 u8 read_pointer;
536 u8 write_pointer;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100537 u32 status = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100538 u32 status_id;
539 u32 submit_contexts = 0;
540
541 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
542
543 read_pointer = ring->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800544 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100545 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100546 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547
548 spin_lock(&ring->execlist_lock);
549
550 while (read_pointer < write_pointer) {
Ben Widawsky91a41032016-01-05 10:30:07 -0800551
552 get_context_status(ring, ++read_pointer % GEN8_CSB_ENTRIES,
553 &status, &status_id);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100554
Mika Kuoppala031a8932015-08-06 17:09:17 +0300555 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
556 continue;
557
Oscar Mateoe1fee722014-07-24 17:04:40 +0100558 if (status & GEN8_CTX_STATUS_PREEMPTED) {
559 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
560 if (execlists_check_remove_request(ring, status_id))
561 WARN(1, "Lite Restored request removed from queue\n");
562 } else
563 WARN(1, "Preemption without Lite Restore\n");
564 }
565
Ben Widawskyeba51192015-12-29 14:20:43 -0800566 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
567 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100568 if (execlists_check_remove_request(ring, status_id))
569 submit_contexts++;
570 }
571 }
572
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000573 if (ring->disable_lite_restore_wa) {
Michel Thierry5af05fe2015-09-04 12:59:15 +0100574 /* Prevent a ctx to preempt itself */
575 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) &&
576 (submit_contexts != 0))
577 execlists_context_unqueue(ring);
578 } else if (submit_contexts != 0) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100579 execlists_context_unqueue(ring);
Michel Thierry5af05fe2015-09-04 12:59:15 +0100580 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100581
582 spin_unlock(&ring->execlist_lock);
583
Ben Widawskyf764a8b2016-01-05 10:30:06 -0800584 if (unlikely(submit_contexts > 2))
585 DRM_ERROR("More than two context complete events?\n");
586
Michel Thierrydfc53c52015-09-28 13:25:12 +0100587 ring->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100588
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800589 /* Update the read pointer to the old write pointer. Manual ringbuffer
590 * management ftw </sarcasm> */
Thomas Daniele981e7b2014-07-24 17:04:39 +0100591 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800592 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
593 ring->next_context_status_buffer << 8));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100594}
595
John Harrisonae707972015-05-29 17:44:14 +0100596static int execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100597{
John Harrisonae707972015-05-29 17:44:14 +0100598 struct intel_engine_cs *ring = request->ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000599 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100600 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100601
Dave Gordoned54c1a2016-01-19 19:02:54 +0000602 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000603 intel_lr_context_pin(request->ctx, ring);
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100604
John Harrison9bb1af42015-05-29 17:44:13 +0100605 i915_gem_request_reference(request);
606
Chris Wilsonb5eba372015-04-07 16:20:48 +0100607 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100608
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100609 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
610 if (++num_elements > 2)
611 break;
612
613 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000614 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100615
616 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000617 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100618 execlist_link);
619
John Harrisonae707972015-05-29 17:44:14 +0100620 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100621 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000622 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000623 list_move_tail(&tail_req->execlist_link,
624 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100625 }
626 }
627
Nick Hoath6d3d8272015-01-15 13:10:39 +0000628 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100629 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100630 execlists_context_unqueue(ring);
631
Chris Wilsonb5eba372015-04-07 16:20:48 +0100632 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100633
634 return 0;
635}
636
John Harrison2f200552015-05-29 17:43:53 +0100637static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100638{
John Harrison2f200552015-05-29 17:43:53 +0100639 struct intel_engine_cs *ring = req->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100640 uint32_t flush_domains;
641 int ret;
642
643 flush_domains = 0;
644 if (ring->gpu_caches_dirty)
645 flush_domains = I915_GEM_GPU_DOMAINS;
646
John Harrison7deb4d32015-05-29 17:43:59 +0100647 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100648 if (ret)
649 return ret;
650
651 ring->gpu_caches_dirty = false;
652 return 0;
653}
654
John Harrison535fbe82015-05-29 17:43:32 +0100655static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100656 struct list_head *vmas)
657{
John Harrison535fbe82015-05-29 17:43:32 +0100658 const unsigned other_rings = ~intel_ring_flag(req->ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659 struct i915_vma *vma;
660 uint32_t flush_domains = 0;
661 bool flush_chipset = false;
662 int ret;
663
664 list_for_each_entry(vma, vmas, exec_list) {
665 struct drm_i915_gem_object *obj = vma->obj;
666
Chris Wilson03ade512015-04-27 13:41:18 +0100667 if (obj->active & other_rings) {
John Harrison91af1272015-06-18 13:14:56 +0100668 ret = i915_gem_object_sync(obj, req->ring, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100669 if (ret)
670 return ret;
671 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100672
673 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
674 flush_chipset |= i915_gem_clflush_object(obj, false);
675
676 flush_domains |= obj->base.write_domain;
677 }
678
679 if (flush_domains & I915_GEM_DOMAIN_GTT)
680 wmb();
681
682 /* Unconditionally invalidate gpu caches and ensure that we do flush
683 * any residual writes from the previous batch.
684 */
John Harrison2f200552015-05-29 17:43:53 +0100685 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100686}
687
John Harrison40e895c2015-05-29 17:43:26 +0100688int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000689{
Dave Gordone28e4042016-01-19 19:02:55 +0000690 int ret = 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000691
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300692 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
693
Alex Daia7e02192015-12-16 11:45:55 -0800694 if (i915.enable_guc_submission) {
695 /*
696 * Check that the GuC has space for the request before
697 * going any further, as the i915_add_request() call
698 * later on mustn't fail ...
699 */
700 struct intel_guc *guc = &request->i915->guc;
701
702 ret = i915_guc_wq_check_space(guc->execbuf_client);
703 if (ret)
704 return ret;
705 }
706
Dave Gordone28e4042016-01-19 19:02:55 +0000707 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000708 ret = intel_lr_context_pin(request->ctx, request->ring);
Dave Gordone28e4042016-01-19 19:02:55 +0000709
710 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000711}
712
John Harrisonae707972015-05-29 17:44:14 +0100713static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100714 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000715{
John Harrisonae707972015-05-29 17:44:14 +0100716 struct intel_ringbuffer *ringbuf = req->ringbuf;
717 struct intel_engine_cs *ring = req->ring;
718 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100719 unsigned space;
720 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000721
722 if (intel_ring_space(ringbuf) >= bytes)
723 return 0;
724
John Harrison79bbcc22015-06-30 12:40:55 +0100725 /* The whole point of reserving space is to not wait! */
726 WARN_ON(ringbuf->reserved_in_use);
727
John Harrisonae707972015-05-29 17:44:14 +0100728 list_for_each_entry(target, &ring->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000729 /*
730 * The request queue is per-engine, so can contain requests
731 * from multiple ringbuffers. Here, we must ignore any that
732 * aren't from the ringbuffer we're considering.
733 */
John Harrisonae707972015-05-29 17:44:14 +0100734 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000735 continue;
736
737 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100738 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100739 ringbuf->size);
740 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000741 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000742 }
743
John Harrisonae707972015-05-29 17:44:14 +0100744 if (WARN_ON(&target->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000745 return -ENOSPC;
746
John Harrisonae707972015-05-29 17:44:14 +0100747 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000748 if (ret)
749 return ret;
750
Chris Wilsonb4716182015-04-27 13:41:17 +0100751 ringbuf->space = space;
752 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000753}
754
755/*
756 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100757 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000758 *
759 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
760 * really happens during submission is that the context and current tail will be placed
761 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
762 * point, the tail *inside* the context is updated and the ELSP written to.
763 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200764static int
John Harrisonae707972015-05-29 17:44:14 +0100765intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000766{
Chris Wilson7c17d372016-01-20 15:43:35 +0200767 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100768 struct drm_i915_private *dev_priv = request->i915;
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000769 struct intel_engine_cs *engine = request->ring;
John Harrisonbc0dce32015-03-19 12:30:07 +0000770
Chris Wilson7c17d372016-01-20 15:43:35 +0200771 intel_logical_ring_advance(ringbuf);
772 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000773
Chris Wilson7c17d372016-01-20 15:43:35 +0200774 /*
775 * Here we add two extra NOOPs as padding to avoid
776 * lite restore of a context with HEAD==TAIL.
777 *
778 * Caller must reserve WA_TAIL_DWORDS for us!
779 */
780 intel_logical_ring_emit(ringbuf, MI_NOOP);
781 intel_logical_ring_emit(ringbuf, MI_NOOP);
782 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100783
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000784 if (intel_ring_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200785 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000786
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000787 if (engine->last_context != request->ctx) {
788 if (engine->last_context)
789 intel_lr_context_unpin(engine->last_context, engine);
790 if (request->ctx != request->i915->kernel_context) {
791 intel_lr_context_pin(request->ctx, engine);
792 engine->last_context = request->ctx;
793 } else {
794 engine->last_context = NULL;
795 }
796 }
797
Alex Daid1675192015-08-12 15:43:43 +0100798 if (dev_priv->guc.execbuf_client)
799 i915_guc_submit(dev_priv->guc.execbuf_client, request);
800 else
801 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200802
803 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000804}
805
John Harrison79bbcc22015-06-30 12:40:55 +0100806static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000807{
808 uint32_t __iomem *virt;
809 int rem = ringbuf->size - ringbuf->tail;
810
John Harrisonbc0dce32015-03-19 12:30:07 +0000811 virt = ringbuf->virtual_start + ringbuf->tail;
812 rem /= 4;
813 while (rem--)
814 iowrite32(MI_NOOP, virt++);
815
816 ringbuf->tail = 0;
817 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000818}
819
John Harrisonae707972015-05-29 17:44:14 +0100820static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000821{
John Harrisonae707972015-05-29 17:44:14 +0100822 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100823 int remain_usable = ringbuf->effective_size - ringbuf->tail;
824 int remain_actual = ringbuf->size - ringbuf->tail;
825 int ret, total_bytes, wait_bytes = 0;
826 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000827
John Harrison79bbcc22015-06-30 12:40:55 +0100828 if (ringbuf->reserved_in_use)
829 total_bytes = bytes;
830 else
831 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100832
John Harrison79bbcc22015-06-30 12:40:55 +0100833 if (unlikely(bytes > remain_usable)) {
834 /*
835 * Not enough space for the basic request. So need to flush
836 * out the remainder and then wait for base + reserved.
837 */
838 wait_bytes = remain_actual + total_bytes;
839 need_wrap = true;
840 } else {
841 if (unlikely(total_bytes > remain_usable)) {
842 /*
843 * The base request will fit but the reserved space
844 * falls off the end. So only need to to wait for the
845 * reserved size after flushing out the remainder.
846 */
847 wait_bytes = remain_actual + ringbuf->reserved_size;
848 need_wrap = true;
849 } else if (total_bytes > ringbuf->space) {
850 /* No wrapping required, just waiting. */
851 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100852 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000853 }
854
John Harrison79bbcc22015-06-30 12:40:55 +0100855 if (wait_bytes) {
856 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000857 if (unlikely(ret))
858 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100859
860 if (need_wrap)
861 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000862 }
863
864 return 0;
865}
866
867/**
868 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
869 *
Masanari Iida374887b2015-09-13 21:08:31 +0900870 * @req: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000871 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
872 *
873 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
874 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
875 * and also preallocates a request (every workload submission is still mediated through
876 * requests, same as it did with legacy ringbuffer submission).
877 *
878 * Return: non-zero if the ringbuffer is not ready to be written to.
879 */
Peter Antoine3bbaba02015-07-10 20:13:11 +0300880int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000881{
John Harrison4d616a22015-05-29 17:44:08 +0100882 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000883 int ret;
884
John Harrison4d616a22015-05-29 17:44:08 +0100885 WARN_ON(req == NULL);
886 dev_priv = req->ring->dev->dev_private;
887
John Harrisonbc0dce32015-03-19 12:30:07 +0000888 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
889 dev_priv->mm.interruptible);
890 if (ret)
891 return ret;
892
John Harrisonae707972015-05-29 17:44:14 +0100893 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000894 if (ret)
895 return ret;
896
John Harrison4d616a22015-05-29 17:44:08 +0100897 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000898 return 0;
899}
900
John Harrisonccd98fe2015-05-29 17:44:09 +0100901int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
902{
903 /*
904 * The first call merely notes the reserve request and is common for
905 * all back ends. The subsequent localised _begin() call actually
906 * ensures that the reservation is available. Without the begin, if
907 * the request creator immediately submitted the request without
908 * adding any commands to it then there might not actually be
909 * sufficient room for the submission commands.
910 */
911 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
912
913 return intel_logical_ring_begin(request, 0);
914}
915
Oscar Mateo73e4d072014-07-24 17:04:48 +0100916/**
917 * execlists_submission() - submit a batchbuffer for execution, Execlists style
918 * @dev: DRM device.
919 * @file: DRM file.
920 * @ring: Engine Command Streamer to submit to.
921 * @ctx: Context to employ for this submission.
922 * @args: execbuffer call arguments.
923 * @vmas: list of vmas.
924 * @batch_obj: the batchbuffer to submit.
925 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000926 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100927 *
928 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
929 * away the submission details of the execbuffer ioctl call.
930 *
931 * Return: non-zero if the submission fails.
932 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100933int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100934 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100935 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100936{
John Harrison5f19e2b2015-05-29 17:43:27 +0100937 struct drm_device *dev = params->dev;
938 struct intel_engine_cs *ring = params->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100939 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +0100940 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
941 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100942 int instp_mode;
943 u32 instp_mask;
944 int ret;
945
946 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
947 instp_mask = I915_EXEC_CONSTANTS_MASK;
948 switch (instp_mode) {
949 case I915_EXEC_CONSTANTS_REL_GENERAL:
950 case I915_EXEC_CONSTANTS_ABSOLUTE:
951 case I915_EXEC_CONSTANTS_REL_SURFACE:
952 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
953 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
954 return -EINVAL;
955 }
956
957 if (instp_mode != dev_priv->relative_constants_mode) {
958 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
959 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
960 return -EINVAL;
961 }
962
963 /* The HW changed the meaning on this bit on gen6 */
964 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
965 }
966 break;
967 default:
968 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
969 return -EINVAL;
970 }
971
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100972 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
973 DRM_DEBUG("sol reset is gen7 only\n");
974 return -EINVAL;
975 }
976
John Harrison535fbe82015-05-29 17:43:32 +0100977 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100978 if (ret)
979 return ret;
980
981 if (ring == &dev_priv->ring[RCS] &&
982 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100983 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100984 if (ret)
985 return ret;
986
987 intel_logical_ring_emit(ringbuf, MI_NOOP);
988 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200989 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100990 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
991 intel_logical_ring_advance(ringbuf);
992
993 dev_priv->relative_constants_mode = instp_mode;
994 }
995
John Harrison5f19e2b2015-05-29 17:43:27 +0100996 exec_start = params->batch_obj_vm_offset +
997 args->batch_start_offset;
998
John Harrisonbe795fc2015-05-29 17:44:03 +0100999 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001000 if (ret)
1001 return ret;
1002
John Harrison95c24162015-05-29 17:43:31 +01001003 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +00001004
John Harrison8a8edb52015-05-29 17:43:33 +01001005 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +01001006 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001007
Oscar Mateo454afeb2014-07-24 17:04:22 +01001008 return 0;
1009}
1010
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001011void intel_execlists_retire_requests(struct intel_engine_cs *ring)
1012{
Nick Hoath6d3d8272015-01-15 13:10:39 +00001013 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001014 struct list_head retired_list;
1015
1016 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1017 if (list_empty(&ring->execlist_retired_req_list))
1018 return;
1019
1020 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +01001021 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001022 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +01001023 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001024
1025 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001026 struct intel_context *ctx = req->ctx;
1027 struct drm_i915_gem_object *ctx_obj =
1028 ctx->engine[ring->id].state;
1029
Dave Gordoned54c1a2016-01-19 19:02:54 +00001030 if (ctx_obj && (ctx != req->i915->kernel_context))
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001031 intel_lr_context_unpin(ctx, ring);
1032
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001033 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +00001034 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001035 }
1036}
1037
Oscar Mateo454afeb2014-07-24 17:04:22 +01001038void intel_logical_ring_stop(struct intel_engine_cs *ring)
1039{
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001040 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1041 int ret;
1042
1043 if (!intel_ring_initialized(ring))
1044 return;
1045
1046 ret = intel_ring_idle(ring);
1047 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
1048 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1049 ring->name, ret);
1050
1051 /* TODO: Is this correct with Execlists enabled? */
1052 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
1053 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
1054 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
1055 return;
1056 }
1057 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +01001058}
1059
John Harrison4866d722015-05-29 17:43:55 +01001060int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001061{
John Harrison4866d722015-05-29 17:43:55 +01001062 struct intel_engine_cs *ring = req->ring;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001063 int ret;
1064
1065 if (!ring->gpu_caches_dirty)
1066 return 0;
1067
John Harrison7deb4d32015-05-29 17:43:59 +01001068 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001069 if (ret)
1070 return ret;
1071
1072 ring->gpu_caches_dirty = false;
1073 return 0;
1074}
1075
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001076static int intel_lr_context_do_pin(struct intel_context *ctx,
1077 struct intel_engine_cs *ring)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001078{
Nick Hoathe84fe802015-09-11 12:53:46 +01001079 struct drm_device *dev = ring->dev;
1080 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001081 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
1082 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001083 struct page *lrc_state_page;
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +00001084 uint32_t *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001085 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001086
1087 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001088
Nick Hoathe84fe802015-09-11 12:53:46 +01001089 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1090 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1091 if (ret)
1092 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001093
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001094 lrc_state_page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
1095 if (WARN_ON(!lrc_state_page)) {
1096 ret = -ENODEV;
1097 goto unpin_ctx_obj;
1098 }
1099
Nick Hoathe84fe802015-09-11 12:53:46 +01001100 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1101 if (ret)
1102 goto unpin_ctx_obj;
Alex Daid1675192015-08-12 15:43:43 +01001103
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001104 ctx->engine[ring->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
1105 intel_lr_context_descriptor_update(ctx, ring);
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +00001106 lrc_reg_state = kmap(lrc_state_page);
1107 lrc_reg_state[CTX_RING_BUFFER_START+1] = ringbuf->vma->node.start;
1108 ctx->engine[ring->id].lrc_reg_state = lrc_reg_state;
Nick Hoathe84fe802015-09-11 12:53:46 +01001109 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001110
Nick Hoathe84fe802015-09-11 12:53:46 +01001111 /* Invalidate GuC TLB. */
1112 if (i915.enable_guc_submission)
1113 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001114
1115 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001116
1117unpin_ctx_obj:
1118 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +01001119
1120 return ret;
1121}
1122
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001123static int intel_lr_context_pin(struct intel_context *ctx,
1124 struct intel_engine_cs *engine)
Nick Hoathe84fe802015-09-11 12:53:46 +01001125{
1126 int ret = 0;
Nick Hoathe84fe802015-09-11 12:53:46 +01001127
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001128 if (ctx->engine[engine->id].pin_count++ == 0) {
1129 ret = intel_lr_context_do_pin(ctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001130 if (ret)
1131 goto reset_pin_count;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001132
1133 i915_gem_context_reference(ctx);
Nick Hoathe84fe802015-09-11 12:53:46 +01001134 }
1135 return ret;
1136
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001137reset_pin_count:
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001138 ctx->engine[engine->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001139 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001140}
1141
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001142void intel_lr_context_unpin(struct intel_context *ctx,
1143 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001144{
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001145 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001146
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +00001147 WARN_ON(!mutex_is_locked(&ctx->i915->dev->struct_mutex));
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001148
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001149 if (WARN_ON_ONCE(!ctx_obj))
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001150 return;
1151
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001152 if (--ctx->engine[engine->id].pin_count == 0) {
1153 kunmap(kmap_to_page(ctx->engine[engine->id].lrc_reg_state));
1154 intel_unpin_ringbuffer_obj(ctx->engine[engine->id].ringbuf);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001155 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001156 ctx->engine[engine->id].lrc_vma = NULL;
1157 ctx->engine[engine->id].lrc_desc = 0;
1158 ctx->engine[engine->id].lrc_reg_state = NULL;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001159
1160 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001161 }
1162}
1163
John Harrisone2be4fa2015-05-29 17:43:54 +01001164static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001165{
1166 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +01001167 struct intel_engine_cs *ring = req->ring;
1168 struct intel_ringbuffer *ringbuf = req->ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00001169 struct drm_device *dev = ring->dev;
1170 struct drm_i915_private *dev_priv = dev->dev_private;
1171 struct i915_workarounds *w = &dev_priv->workarounds;
1172
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001173 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001174 return 0;
1175
1176 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001177 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001178 if (ret)
1179 return ret;
1180
John Harrison4d616a22015-05-29 17:44:08 +01001181 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001182 if (ret)
1183 return ret;
1184
1185 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1186 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001187 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001188 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1189 }
1190 intel_logical_ring_emit(ringbuf, MI_NOOP);
1191
1192 intel_logical_ring_advance(ringbuf);
1193
1194 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001195 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001196 if (ret)
1197 return ret;
1198
1199 return 0;
1200}
1201
Arun Siluvery83b8a982015-07-08 10:27:05 +01001202#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001203 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001204 int __index = (index)++; \
1205 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001206 return -ENOSPC; \
1207 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001208 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001209 } while (0)
1210
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001211#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001212 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001213
1214/*
1215 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1216 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1217 * but there is a slight complication as this is applied in WA batch where the
1218 * values are only initialized once so we cannot take register value at the
1219 * beginning and reuse it further; hence we save its value to memory, upload a
1220 * constant value with bit21 set and then we restore it back with the saved value.
1221 * To simplify the WA, a constant value is formed by using the default value
1222 * of this register. This shouldn't be a problem because we are only modifying
1223 * it for a short period and this batch in non-premptible. We can ofcourse
1224 * use additional instructions that read the actual value of the register
1225 * at that time and set our bit of interest but it makes the WA complicated.
1226 *
1227 * This WA is also required for Gen9 so extracting as a function avoids
1228 * code duplication.
1229 */
1230static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *ring,
1231 uint32_t *const batch,
1232 uint32_t index)
1233{
1234 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1235
Arun Siluverya4106a72015-07-14 15:01:29 +01001236 /*
1237 * WaDisableLSQCROPERFforOCL:skl
1238 * This WA is implemented in skl_init_clock_gating() but since
1239 * this batch updates GEN8_L3SQCREG4 with default value we need to
1240 * set this bit here to retain the WA during flush.
1241 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001242 if (IS_SKL_REVID(ring->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001243 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1244
Arun Siluveryf1afe242015-08-04 16:22:20 +01001245 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001246 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001247 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001248 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1249 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001250
Arun Siluvery83b8a982015-07-08 10:27:05 +01001251 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001252 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001253 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001254
Arun Siluvery83b8a982015-07-08 10:27:05 +01001255 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1256 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1257 PIPE_CONTROL_DC_FLUSH_ENABLE));
1258 wa_ctx_emit(batch, index, 0);
1259 wa_ctx_emit(batch, index, 0);
1260 wa_ctx_emit(batch, index, 0);
1261 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001262
Arun Siluveryf1afe242015-08-04 16:22:20 +01001263 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001264 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001265 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001266 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1267 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001268
1269 return index;
1270}
1271
Arun Siluvery17ee9502015-06-19 19:07:01 +01001272static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1273 uint32_t offset,
1274 uint32_t start_alignment)
1275{
1276 return wa_ctx->offset = ALIGN(offset, start_alignment);
1277}
1278
1279static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1280 uint32_t offset,
1281 uint32_t size_alignment)
1282{
1283 wa_ctx->size = offset - wa_ctx->offset;
1284
1285 WARN(wa_ctx->size % size_alignment,
1286 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1287 wa_ctx->size, size_alignment);
1288 return 0;
1289}
1290
1291/**
1292 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1293 *
1294 * @ring: only applicable for RCS
1295 * @wa_ctx: structure representing wa_ctx
1296 * offset: specifies start of the batch, should be cache-aligned. This is updated
1297 * with the offset value received as input.
1298 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1299 * @batch: page in which WA are loaded
1300 * @offset: This field specifies the start of the batch, it should be
1301 * cache-aligned otherwise it is adjusted accordingly.
1302 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1303 * initialized at the beginning and shared across all contexts but this field
1304 * helps us to have multiple batches at different offsets and select them based
1305 * on a criteria. At the moment this batch always start at the beginning of the page
1306 * and at this point we don't have multiple wa_ctx batch buffers.
1307 *
1308 * The number of WA applied are not known at the beginning; we use this field
1309 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001310 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001311 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1312 * so it adds NOOPs as padding to make it cacheline aligned.
1313 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1314 * makes a complete batch buffer.
1315 *
1316 * Return: non-zero if we exceed the PAGE_SIZE limit.
1317 */
1318
1319static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1320 struct i915_wa_ctx_bb *wa_ctx,
1321 uint32_t *const batch,
1322 uint32_t *offset)
1323{
Arun Siluvery0160f052015-06-23 15:46:57 +01001324 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001325 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1326
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001327 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001328 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001329
Arun Siluveryc82435b2015-06-19 18:37:13 +01001330 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1331 if (IS_BROADWELL(ring->dev)) {
Andrzej Hajda604ef732015-09-21 15:33:35 +02001332 int rc = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1333 if (rc < 0)
1334 return rc;
1335 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001336 }
1337
Arun Siluvery0160f052015-06-23 15:46:57 +01001338 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1339 /* Actual scratch location is at 128 bytes offset */
1340 scratch_addr = ring->scratch.gtt_offset + 2*CACHELINE_BYTES;
1341
Arun Siluvery83b8a982015-07-08 10:27:05 +01001342 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1343 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1344 PIPE_CONTROL_GLOBAL_GTT_IVB |
1345 PIPE_CONTROL_CS_STALL |
1346 PIPE_CONTROL_QW_WRITE));
1347 wa_ctx_emit(batch, index, scratch_addr);
1348 wa_ctx_emit(batch, index, 0);
1349 wa_ctx_emit(batch, index, 0);
1350 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001351
Arun Siluvery17ee9502015-06-19 19:07:01 +01001352 /* Pad to end of cacheline */
1353 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001354 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001355
1356 /*
1357 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1358 * execution depends on the length specified in terms of cache lines
1359 * in the register CTX_RCS_INDIRECT_CTX
1360 */
1361
1362 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1363}
1364
1365/**
1366 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1367 *
1368 * @ring: only applicable for RCS
1369 * @wa_ctx: structure representing wa_ctx
1370 * offset: specifies start of the batch, should be cache-aligned.
1371 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001372 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001373 * @offset: This field specifies the start of this batch.
1374 * This batch is started immediately after indirect_ctx batch. Since we ensure
1375 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1376 *
1377 * The number of DWORDS written are returned using this field.
1378 *
1379 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1380 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1381 */
1382static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1383 struct i915_wa_ctx_bb *wa_ctx,
1384 uint32_t *const batch,
1385 uint32_t *offset)
1386{
1387 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1388
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001389 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001390 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001391
Arun Siluvery83b8a982015-07-08 10:27:05 +01001392 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001393
1394 return wa_ctx_end(wa_ctx, *offset = index, 1);
1395}
1396
Arun Siluvery0504cff2015-07-14 15:01:27 +01001397static int gen9_init_indirectctx_bb(struct intel_engine_cs *ring,
1398 struct i915_wa_ctx_bb *wa_ctx,
1399 uint32_t *const batch,
1400 uint32_t *offset)
1401{
Arun Siluverya4106a72015-07-14 15:01:29 +01001402 int ret;
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001403 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001404 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1405
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001406 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001407 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001408 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001409 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001410
Arun Siluverya4106a72015-07-14 15:01:29 +01001411 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
1412 ret = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1413 if (ret < 0)
1414 return ret;
1415 index = ret;
1416
Arun Siluvery0504cff2015-07-14 15:01:27 +01001417 /* Pad to end of cacheline */
1418 while (index % CACHELINE_DWORDS)
1419 wa_ctx_emit(batch, index, MI_NOOP);
1420
1421 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1422}
1423
1424static int gen9_init_perctx_bb(struct intel_engine_cs *ring,
1425 struct i915_wa_ctx_bb *wa_ctx,
1426 uint32_t *const batch,
1427 uint32_t *offset)
1428{
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001429 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001430 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1431
Arun Siluvery9b014352015-07-14 15:01:30 +01001432 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001433 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001434 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001435 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001436 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001437 wa_ctx_emit(batch, index,
1438 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1439 wa_ctx_emit(batch, index, MI_NOOP);
1440 }
1441
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001442 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001443 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001444 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001445 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1446
Arun Siluvery0504cff2015-07-14 15:01:27 +01001447 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1448
1449 return wa_ctx_end(wa_ctx, *offset = index, 1);
1450}
1451
Arun Siluvery17ee9502015-06-19 19:07:01 +01001452static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1453{
1454 int ret;
1455
1456 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1457 if (!ring->wa_ctx.obj) {
1458 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1459 return -ENOMEM;
1460 }
1461
1462 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1463 if (ret) {
1464 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1465 ret);
1466 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1467 return ret;
1468 }
1469
1470 return 0;
1471}
1472
1473static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1474{
1475 if (ring->wa_ctx.obj) {
1476 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1477 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1478 ring->wa_ctx.obj = NULL;
1479 }
1480}
1481
1482static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1483{
1484 int ret;
1485 uint32_t *batch;
1486 uint32_t offset;
1487 struct page *page;
1488 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1489
1490 WARN_ON(ring->id != RCS);
1491
Arun Siluvery5e60d792015-06-23 15:50:44 +01001492 /* update this when WA for higher Gen are added */
Arun Siluvery0504cff2015-07-14 15:01:27 +01001493 if (INTEL_INFO(ring->dev)->gen > 9) {
1494 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
1495 INTEL_INFO(ring->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001496 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001497 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001498
Arun Siluveryc4db7592015-06-19 18:37:11 +01001499 /* some WA perform writes to scratch page, ensure it is valid */
1500 if (ring->scratch.obj == NULL) {
1501 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1502 return -EINVAL;
1503 }
1504
Arun Siluvery17ee9502015-06-19 19:07:01 +01001505 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1506 if (ret) {
1507 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1508 return ret;
1509 }
1510
Dave Gordon033908a2015-12-10 18:51:23 +00001511 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001512 batch = kmap_atomic(page);
1513 offset = 0;
1514
1515 if (INTEL_INFO(ring->dev)->gen == 8) {
1516 ret = gen8_init_indirectctx_bb(ring,
1517 &wa_ctx->indirect_ctx,
1518 batch,
1519 &offset);
1520 if (ret)
1521 goto out;
1522
1523 ret = gen8_init_perctx_bb(ring,
1524 &wa_ctx->per_ctx,
1525 batch,
1526 &offset);
1527 if (ret)
1528 goto out;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001529 } else if (INTEL_INFO(ring->dev)->gen == 9) {
1530 ret = gen9_init_indirectctx_bb(ring,
1531 &wa_ctx->indirect_ctx,
1532 batch,
1533 &offset);
1534 if (ret)
1535 goto out;
1536
1537 ret = gen9_init_perctx_bb(ring,
1538 &wa_ctx->per_ctx,
1539 batch,
1540 &offset);
1541 if (ret)
1542 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001543 }
1544
1545out:
1546 kunmap_atomic(batch);
1547 if (ret)
1548 lrc_destroy_wa_ctx_obj(ring);
1549
1550 return ret;
1551}
1552
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001553static int gen8_init_common_ring(struct intel_engine_cs *ring)
1554{
1555 struct drm_device *dev = ring->dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierrydfc53c52015-09-28 13:25:12 +01001557 u8 next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001558
Nick Hoathe84fe802015-09-11 12:53:46 +01001559 lrc_setup_hardware_status_page(ring,
Dave Gordoned54c1a2016-01-19 19:02:54 +00001560 dev_priv->kernel_context->engine[ring->id].state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001561
Oscar Mateo73d477f2014-07-24 17:04:31 +01001562 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1563 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1564
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001565 I915_WRITE(RING_MODE_GEN7(ring),
1566 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1567 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1568 POSTING_READ(RING_MODE_GEN7(ring));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001569
1570 /*
1571 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1572 * zero, we need to read the write pointer from hardware and use its
1573 * value because "this register is power context save restored".
1574 * Effectively, these states have been observed:
1575 *
1576 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1577 * BDW | CSB regs not reset | CSB regs reset |
1578 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001579 * SKL | ? | ? |
1580 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001581 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001582 next_context_status_buffer_hw =
1583 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(ring)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001584
1585 /*
1586 * When the CSB registers are reset (also after power-up / gpu reset),
1587 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1588 * this special case, so the first element read is CSB[0].
1589 */
1590 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1591 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1592
1593 ring->next_context_status_buffer = next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001594 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1595
1596 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1597
1598 return 0;
1599}
1600
1601static int gen8_init_render_ring(struct intel_engine_cs *ring)
1602{
1603 struct drm_device *dev = ring->dev;
1604 struct drm_i915_private *dev_priv = dev->dev_private;
1605 int ret;
1606
1607 ret = gen8_init_common_ring(ring);
1608 if (ret)
1609 return ret;
1610
1611 /* We need to disable the AsyncFlip performance optimisations in order
1612 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1613 * programmed to '1' on all products.
1614 *
1615 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1616 */
1617 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1618
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001619 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1620
Michel Thierry771b9a52014-11-11 16:47:33 +00001621 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001622}
1623
Damien Lespiau82ef8222015-02-09 19:33:08 +00001624static int gen9_init_render_ring(struct intel_engine_cs *ring)
1625{
1626 int ret;
1627
1628 ret = gen8_init_common_ring(ring);
1629 if (ret)
1630 return ret;
1631
1632 return init_workarounds_ring(ring);
1633}
1634
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001635static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1636{
1637 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
1638 struct intel_engine_cs *ring = req->ring;
1639 struct intel_ringbuffer *ringbuf = req->ringbuf;
1640 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1641 int i, ret;
1642
1643 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1644 if (ret)
1645 return ret;
1646
1647 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1648 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1649 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1650
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001651 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_UDW(ring, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001652 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001653 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_LDW(ring, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001654 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1655 }
1656
1657 intel_logical_ring_emit(ringbuf, MI_NOOP);
1658 intel_logical_ring_advance(ringbuf);
1659
1660 return 0;
1661}
1662
John Harrisonbe795fc2015-05-29 17:44:03 +01001663static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001664 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001665{
John Harrisonbe795fc2015-05-29 17:44:03 +01001666 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001667 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001668 int ret;
1669
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001670 /* Don't rely in hw updating PDPs, specially in lite-restore.
1671 * Ideally, we should set Force PD Restore in ctx descriptor,
1672 * but we can't. Force Restore would be a second option, but
1673 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001674 * not idle). PML4 is allocated during ppgtt init so this is
1675 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001676 if (req->ctx->ppgtt &&
1677 (intel_ring_flag(req->ring) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001678 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1679 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001680 ret = intel_logical_ring_emit_pdps(req);
1681 if (ret)
1682 return ret;
1683 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001684
1685 req->ctx->ppgtt->pd_dirty_rings &= ~intel_ring_flag(req->ring);
1686 }
1687
John Harrison4d616a22015-05-29 17:44:08 +01001688 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001689 if (ret)
1690 return ret;
1691
1692 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001693 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1694 (ppgtt<<8) |
1695 (dispatch_flags & I915_DISPATCH_RS ?
1696 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001697 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1698 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1699 intel_logical_ring_emit(ringbuf, MI_NOOP);
1700 intel_logical_ring_advance(ringbuf);
1701
1702 return 0;
1703}
1704
Oscar Mateo73d477f2014-07-24 17:04:31 +01001705static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1706{
1707 struct drm_device *dev = ring->dev;
1708 struct drm_i915_private *dev_priv = dev->dev_private;
1709 unsigned long flags;
1710
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001711 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001712 return false;
1713
1714 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1715 if (ring->irq_refcount++ == 0) {
1716 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1717 POSTING_READ(RING_IMR(ring->mmio_base));
1718 }
1719 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1720
1721 return true;
1722}
1723
1724static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1725{
1726 struct drm_device *dev = ring->dev;
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728 unsigned long flags;
1729
1730 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1731 if (--ring->irq_refcount == 0) {
1732 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1733 POSTING_READ(RING_IMR(ring->mmio_base));
1734 }
1735 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1736}
1737
John Harrison7deb4d32015-05-29 17:43:59 +01001738static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001739 u32 invalidate_domains,
1740 u32 unused)
1741{
John Harrison7deb4d32015-05-29 17:43:59 +01001742 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001743 struct intel_engine_cs *ring = ringbuf->ring;
1744 struct drm_device *dev = ring->dev;
1745 struct drm_i915_private *dev_priv = dev->dev_private;
1746 uint32_t cmd;
1747 int ret;
1748
John Harrison4d616a22015-05-29 17:44:08 +01001749 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001750 if (ret)
1751 return ret;
1752
1753 cmd = MI_FLUSH_DW + 1;
1754
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001755 /* We always require a command barrier so that subsequent
1756 * commands, such as breadcrumb interrupts, are strictly ordered
1757 * wrt the contents of the write cache being flushed to memory
1758 * (and thus being coherent from the CPU).
1759 */
1760 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1761
1762 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1763 cmd |= MI_INVALIDATE_TLB;
1764 if (ring == &dev_priv->ring[VCS])
1765 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001766 }
1767
1768 intel_logical_ring_emit(ringbuf, cmd);
1769 intel_logical_ring_emit(ringbuf,
1770 I915_GEM_HWS_SCRATCH_ADDR |
1771 MI_FLUSH_DW_USE_GTT);
1772 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1773 intel_logical_ring_emit(ringbuf, 0); /* value */
1774 intel_logical_ring_advance(ringbuf);
1775
1776 return 0;
1777}
1778
John Harrison7deb4d32015-05-29 17:43:59 +01001779static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001780 u32 invalidate_domains,
1781 u32 flush_domains)
1782{
John Harrison7deb4d32015-05-29 17:43:59 +01001783 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001784 struct intel_engine_cs *ring = ringbuf->ring;
1785 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001786 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001787 u32 flags = 0;
1788 int ret;
1789
1790 flags |= PIPE_CONTROL_CS_STALL;
1791
1792 if (flush_domains) {
1793 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1794 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001795 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001796 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001797 }
1798
1799 if (invalidate_domains) {
1800 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1801 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1802 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1803 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1804 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1805 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1806 flags |= PIPE_CONTROL_QW_WRITE;
1807 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001808
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001809 /*
1810 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1811 * pipe control.
1812 */
1813 if (IS_GEN9(ring->dev))
1814 vf_flush_wa = true;
1815 }
Imre Deak9647ff32015-01-25 13:27:11 -08001816
John Harrison4d616a22015-05-29 17:44:08 +01001817 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001818 if (ret)
1819 return ret;
1820
Imre Deak9647ff32015-01-25 13:27:11 -08001821 if (vf_flush_wa) {
1822 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1823 intel_logical_ring_emit(ringbuf, 0);
1824 intel_logical_ring_emit(ringbuf, 0);
1825 intel_logical_ring_emit(ringbuf, 0);
1826 intel_logical_ring_emit(ringbuf, 0);
1827 intel_logical_ring_emit(ringbuf, 0);
1828 }
1829
Oscar Mateo47122742014-07-24 17:04:28 +01001830 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1831 intel_logical_ring_emit(ringbuf, flags);
1832 intel_logical_ring_emit(ringbuf, scratch_addr);
1833 intel_logical_ring_emit(ringbuf, 0);
1834 intel_logical_ring_emit(ringbuf, 0);
1835 intel_logical_ring_emit(ringbuf, 0);
1836 intel_logical_ring_advance(ringbuf);
1837
1838 return 0;
1839}
1840
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001841static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1842{
1843 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1844}
1845
1846static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1847{
1848 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1849}
1850
Imre Deak319404d2015-08-14 18:35:27 +03001851static u32 bxt_a_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1852{
1853
1854 /*
1855 * On BXT A steppings there is a HW coherency issue whereby the
1856 * MI_STORE_DATA_IMM storing the completed request's seqno
1857 * occasionally doesn't invalidate the CPU cache. Work around this by
1858 * clflushing the corresponding cacheline whenever the caller wants
1859 * the coherency to be guaranteed. Note that this cacheline is known
1860 * to be clean at this point, since we only write it in
1861 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1862 * this clflush in practice becomes an invalidate operation.
1863 */
1864
1865 if (!lazy_coherency)
1866 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1867
1868 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1869}
1870
1871static void bxt_a_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1872{
1873 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1874
1875 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
1876 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1877}
1878
Chris Wilson7c17d372016-01-20 15:43:35 +02001879/*
1880 * Reserve space for 2 NOOPs at the end of each request to be
1881 * used as a workaround for not being allowed to do lite
1882 * restore with HEAD==TAIL (WaIdleLiteRestore).
1883 */
1884#define WA_TAIL_DWORDS 2
1885
1886static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1887{
1888 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1889}
1890
John Harrisonc4e76632015-05-29 17:44:01 +01001891static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001892{
John Harrisonc4e76632015-05-29 17:44:01 +01001893 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001894 int ret;
1895
Chris Wilson7c17d372016-01-20 15:43:35 +02001896 ret = intel_logical_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001897 if (ret)
1898 return ret;
1899
Chris Wilson7c17d372016-01-20 15:43:35 +02001900 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1901 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001902
Oscar Mateo4da46e12014-07-24 17:04:27 +01001903 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001904 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1905 intel_logical_ring_emit(ringbuf,
1906 hws_seqno_address(request->ring) |
1907 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001908 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001909 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001910 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1911 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001912 return intel_logical_ring_advance_and_submit(request);
1913}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001914
Chris Wilson7c17d372016-01-20 15:43:35 +02001915static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1916{
1917 struct intel_ringbuffer *ringbuf = request->ringbuf;
1918 int ret;
1919
1920 ret = intel_logical_ring_begin(request, 6 + WA_TAIL_DWORDS);
1921 if (ret)
1922 return ret;
1923
1924 /* w/a for post sync ops following a GPGPU operation we
1925 * need a prior CS_STALL, which is emitted by the flush
1926 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001927 */
Chris Wilson7c17d372016-01-20 15:43:35 +02001928 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(5));
1929 intel_logical_ring_emit(ringbuf,
1930 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1931 PIPE_CONTROL_CS_STALL |
1932 PIPE_CONTROL_QW_WRITE));
1933 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->ring));
1934 intel_logical_ring_emit(ringbuf, 0);
1935 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
1936 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1937 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001938}
1939
John Harrisonbe013632015-05-29 17:43:45 +01001940static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001941{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001942 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001943 int ret;
1944
John Harrisonbe013632015-05-29 17:43:45 +01001945 ret = i915_gem_render_state_prepare(req->ring, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001946 if (ret)
1947 return ret;
1948
1949 if (so.rodata == NULL)
1950 return 0;
1951
John Harrisonbe795fc2015-05-29 17:44:03 +01001952 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001953 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001954 if (ret)
1955 goto out;
1956
Arun Siluvery84e81022015-07-20 10:46:10 +01001957 ret = req->ring->emit_bb_start(req,
1958 (so.ggtt_offset + so.aux_batch_offset),
1959 I915_DISPATCH_SECURE);
1960 if (ret)
1961 goto out;
1962
John Harrisonb2af0372015-05-29 17:43:50 +01001963 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001964
Damien Lespiaucef437a2015-02-10 19:32:19 +00001965out:
1966 i915_gem_render_state_fini(&so);
1967 return ret;
1968}
1969
John Harrison87531812015-05-29 17:43:44 +01001970static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001971{
1972 int ret;
1973
John Harrisone2be4fa2015-05-29 17:43:54 +01001974 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001975 if (ret)
1976 return ret;
1977
Peter Antoine3bbaba02015-07-10 20:13:11 +03001978 ret = intel_rcs_context_init_mocs(req);
1979 /*
1980 * Failing to program the MOCS is non-fatal.The system will not
1981 * run at peak performance. So generate an error and carry on.
1982 */
1983 if (ret)
1984 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1985
John Harrisonbe013632015-05-29 17:43:45 +01001986 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001987}
1988
Oscar Mateo73e4d072014-07-24 17:04:48 +01001989/**
1990 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1991 *
1992 * @ring: Engine Command Streamer.
1993 *
1994 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001995void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1996{
John Harrison6402c332014-10-31 12:00:26 +00001997 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001998
Oscar Mateo48d82382014-07-24 17:04:23 +01001999 if (!intel_ring_initialized(ring))
2000 return;
2001
John Harrison6402c332014-10-31 12:00:26 +00002002 dev_priv = ring->dev->dev_private;
2003
Dave Gordonb0366a52015-12-08 15:02:36 +00002004 if (ring->buffer) {
2005 intel_logical_ring_stop(ring);
2006 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
2007 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002008
2009 if (ring->cleanup)
2010 ring->cleanup(ring);
2011
2012 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002013 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01002014
2015 if (ring->status_page.obj) {
2016 kunmap(sg_page(ring->status_page.obj->pages->sgl));
2017 ring->status_page.obj = NULL;
2018 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002019
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002020 ring->disable_lite_restore_wa = false;
2021 ring->ctx_desc_template = 0;
2022
Arun Siluvery17ee9502015-06-19 19:07:01 +01002023 lrc_destroy_wa_ctx_obj(ring);
Dave Gordonb0366a52015-12-08 15:02:36 +00002024 ring->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002025}
2026
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002027static void
2028logical_ring_default_vfuncs(struct drm_device *dev,
2029 struct intel_engine_cs *ring)
2030{
2031 /* Default vfuncs which can be overriden by each engine. */
2032 ring->init_hw = gen8_init_common_ring;
2033 ring->emit_request = gen8_emit_request;
2034 ring->emit_flush = gen8_emit_flush;
2035 ring->irq_get = gen8_logical_ring_get_irq;
2036 ring->irq_put = gen8_logical_ring_put_irq;
2037 ring->emit_bb_start = gen8_emit_bb_start;
2038 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
2039 ring->get_seqno = bxt_a_get_seqno;
2040 ring->set_seqno = bxt_a_set_seqno;
2041 } else {
2042 ring->get_seqno = gen8_get_seqno;
2043 ring->set_seqno = gen8_set_seqno;
2044 }
2045}
2046
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002047static inline void
2048logical_ring_default_irqs(struct intel_engine_cs *ring, unsigned shift)
2049{
2050 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2051 ring->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
2052}
2053
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002054static int
2055logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002056{
Dave Gordoned54c1a2016-01-19 19:02:54 +00002057 struct intel_context *dctx = to_i915(dev)->kernel_context;
Oscar Mateo48d82382014-07-24 17:04:23 +01002058 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01002059
2060 /* Intentionally left blank. */
2061 ring->buffer = NULL;
2062
2063 ring->dev = dev;
2064 INIT_LIST_HEAD(&ring->active_list);
2065 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01002066 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01002067 init_waitqueue_head(&ring->irq_queue);
2068
Chris Wilson608c1a52015-09-03 13:01:40 +01002069 INIT_LIST_HEAD(&ring->buffers);
Michel Thierryacdd8842014-07-24 17:04:38 +01002070 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002071 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01002072 spin_lock_init(&ring->execlist_lock);
2073
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002074 logical_ring_init_platform_invariants(ring);
2075
Oscar Mateo48d82382014-07-24 17:04:23 +01002076 ret = i915_cmd_parser_init_ring(ring);
2077 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002078 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002079
Dave Gordoned54c1a2016-01-19 19:02:54 +00002080 ret = intel_lr_context_deferred_alloc(dctx, ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002081 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002082 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002083
2084 /* As this is the default context, always pin it */
Tvrtko Ursuline52928232016-01-28 10:29:54 +00002085 ret = intel_lr_context_do_pin(dctx, ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002086 if (ret) {
2087 DRM_ERROR(
2088 "Failed to pin and map ringbuffer %s: %d\n",
2089 ring->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002090 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002091 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002092
Dave Gordonb0366a52015-12-08 15:02:36 +00002093 return 0;
2094
2095error:
2096 intel_logical_ring_cleanup(ring);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002097 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002098}
2099
2100static int logical_render_ring_init(struct drm_device *dev)
2101{
2102 struct drm_i915_private *dev_priv = dev->dev_private;
2103 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002104 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002105
2106 ring->name = "render ring";
2107 ring->id = RCS;
Chris Wilson426960b2016-01-15 16:51:46 +00002108 ring->exec_id = I915_EXEC_RENDER;
Alex Dai397097b2016-01-23 11:58:14 -08002109 ring->guc_id = GUC_RENDER_ENGINE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002110 ring->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002111
2112 logical_ring_default_irqs(ring, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002113 if (HAS_L3_DPF(dev))
2114 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002115
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002116 logical_ring_default_vfuncs(dev, ring);
2117
2118 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002119 if (INTEL_INFO(dev)->gen >= 9)
2120 ring->init_hw = gen9_init_render_ring;
2121 else
2122 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00002123 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002124 ring->cleanup = intel_fini_pipe_control;
Oscar Mateo47122742014-07-24 17:04:28 +01002125 ring->emit_flush = gen8_emit_flush_render;
Chris Wilson7c17d372016-01-20 15:43:35 +02002126 ring->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002127
Daniel Vetter99be1df2014-11-20 00:33:06 +01002128 ring->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002129
2130 ret = intel_init_pipe_control(ring);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002131 if (ret)
2132 return ret;
2133
Arun Siluvery17ee9502015-06-19 19:07:01 +01002134 ret = intel_init_workaround_bb(ring);
2135 if (ret) {
2136 /*
2137 * We continue even if we fail to initialize WA batch
2138 * because we only expect rare glitches but nothing
2139 * critical to prevent us from using GPU
2140 */
2141 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2142 ret);
2143 }
2144
Arun Siluveryc4db7592015-06-19 18:37:11 +01002145 ret = logical_ring_init(dev, ring);
2146 if (ret) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01002147 lrc_destroy_wa_ctx_obj(ring);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002148 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002149
2150 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002151}
2152
2153static int logical_bsd_ring_init(struct drm_device *dev)
2154{
2155 struct drm_i915_private *dev_priv = dev->dev_private;
2156 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2157
2158 ring->name = "bsd ring";
2159 ring->id = VCS;
Chris Wilson426960b2016-01-15 16:51:46 +00002160 ring->exec_id = I915_EXEC_BSD;
Alex Dai397097b2016-01-23 11:58:14 -08002161 ring->guc_id = GUC_VIDEO_ENGINE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002162 ring->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002163
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002164 logical_ring_default_irqs(ring, GEN8_VCS1_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002165 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002166
Oscar Mateo454afeb2014-07-24 17:04:22 +01002167 return logical_ring_init(dev, ring);
2168}
2169
2170static int logical_bsd2_ring_init(struct drm_device *dev)
2171{
2172 struct drm_i915_private *dev_priv = dev->dev_private;
2173 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2174
Tvrtko Ursulinec8a9772016-01-12 17:32:36 +00002175 ring->name = "bsd2 ring";
Oscar Mateo454afeb2014-07-24 17:04:22 +01002176 ring->id = VCS2;
Chris Wilson426960b2016-01-15 16:51:46 +00002177 ring->exec_id = I915_EXEC_BSD;
Alex Dai397097b2016-01-23 11:58:14 -08002178 ring->guc_id = GUC_VIDEO_ENGINE2;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002179 ring->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002180
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002181 logical_ring_default_irqs(ring, GEN8_VCS2_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002182 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002183
Oscar Mateo454afeb2014-07-24 17:04:22 +01002184 return logical_ring_init(dev, ring);
2185}
2186
2187static int logical_blt_ring_init(struct drm_device *dev)
2188{
2189 struct drm_i915_private *dev_priv = dev->dev_private;
2190 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2191
2192 ring->name = "blitter ring";
2193 ring->id = BCS;
Chris Wilson426960b2016-01-15 16:51:46 +00002194 ring->exec_id = I915_EXEC_BLT;
Alex Dai397097b2016-01-23 11:58:14 -08002195 ring->guc_id = GUC_BLITTER_ENGINE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002196 ring->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002197
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002198 logical_ring_default_irqs(ring, GEN8_BCS_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002199 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002200
Oscar Mateo454afeb2014-07-24 17:04:22 +01002201 return logical_ring_init(dev, ring);
2202}
2203
2204static int logical_vebox_ring_init(struct drm_device *dev)
2205{
2206 struct drm_i915_private *dev_priv = dev->dev_private;
2207 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
2208
2209 ring->name = "video enhancement ring";
2210 ring->id = VECS;
Chris Wilson426960b2016-01-15 16:51:46 +00002211 ring->exec_id = I915_EXEC_VEBOX;
Alex Dai397097b2016-01-23 11:58:14 -08002212 ring->guc_id = GUC_VIDEOENHANCE_ENGINE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002213 ring->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002214
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002215 logical_ring_default_irqs(ring, GEN8_VECS_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002216 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002217
Oscar Mateo454afeb2014-07-24 17:04:22 +01002218 return logical_ring_init(dev, ring);
2219}
2220
Oscar Mateo73e4d072014-07-24 17:04:48 +01002221/**
2222 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2223 * @dev: DRM device.
2224 *
2225 * This function inits the engines for an Execlists submission style (the equivalent in the
2226 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
2227 * those engines that are present in the hardware.
2228 *
2229 * Return: non-zero if the initialization failed.
2230 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002231int intel_logical_rings_init(struct drm_device *dev)
2232{
2233 struct drm_i915_private *dev_priv = dev->dev_private;
2234 int ret;
2235
2236 ret = logical_render_ring_init(dev);
2237 if (ret)
2238 return ret;
2239
2240 if (HAS_BSD(dev)) {
2241 ret = logical_bsd_ring_init(dev);
2242 if (ret)
2243 goto cleanup_render_ring;
2244 }
2245
2246 if (HAS_BLT(dev)) {
2247 ret = logical_blt_ring_init(dev);
2248 if (ret)
2249 goto cleanup_bsd_ring;
2250 }
2251
2252 if (HAS_VEBOX(dev)) {
2253 ret = logical_vebox_ring_init(dev);
2254 if (ret)
2255 goto cleanup_blt_ring;
2256 }
2257
2258 if (HAS_BSD2(dev)) {
2259 ret = logical_bsd2_ring_init(dev);
2260 if (ret)
2261 goto cleanup_vebox_ring;
2262 }
2263
Oscar Mateo454afeb2014-07-24 17:04:22 +01002264 return 0;
2265
Oscar Mateo454afeb2014-07-24 17:04:22 +01002266cleanup_vebox_ring:
2267 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
2268cleanup_blt_ring:
2269 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
2270cleanup_bsd_ring:
2271 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
2272cleanup_render_ring:
2273 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
2274
2275 return ret;
2276}
2277
Jeff McGee0cea6502015-02-13 10:27:56 -06002278static u32
2279make_rpcs(struct drm_device *dev)
2280{
2281 u32 rpcs = 0;
2282
2283 /*
2284 * No explicit RPCS request is needed to ensure full
2285 * slice/subslice/EU enablement prior to Gen9.
2286 */
2287 if (INTEL_INFO(dev)->gen < 9)
2288 return 0;
2289
2290 /*
2291 * Starting in Gen9, render power gating can leave
2292 * slice/subslice/EU in a partially enabled state. We
2293 * must make an explicit request through RPCS for full
2294 * enablement.
2295 */
2296 if (INTEL_INFO(dev)->has_slice_pg) {
2297 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2298 rpcs |= INTEL_INFO(dev)->slice_total <<
2299 GEN8_RPCS_S_CNT_SHIFT;
2300 rpcs |= GEN8_RPCS_ENABLE;
2301 }
2302
2303 if (INTEL_INFO(dev)->has_subslice_pg) {
2304 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2305 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2306 GEN8_RPCS_SS_CNT_SHIFT;
2307 rpcs |= GEN8_RPCS_ENABLE;
2308 }
2309
2310 if (INTEL_INFO(dev)->has_eu_pg) {
2311 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2312 GEN8_RPCS_EU_MIN_SHIFT;
2313 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2314 GEN8_RPCS_EU_MAX_SHIFT;
2315 rpcs |= GEN8_RPCS_ENABLE;
2316 }
2317
2318 return rpcs;
2319}
2320
Michel Thierry71562912016-02-23 10:31:49 +00002321static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *ring)
2322{
2323 u32 indirect_ctx_offset;
2324
2325 switch (INTEL_INFO(ring->dev)->gen) {
2326 default:
2327 MISSING_CASE(INTEL_INFO(ring->dev)->gen);
2328 /* fall through */
2329 case 9:
2330 indirect_ctx_offset =
2331 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2332 break;
2333 case 8:
2334 indirect_ctx_offset =
2335 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2336 break;
2337 }
2338
2339 return indirect_ctx_offset;
2340}
2341
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002342static int
2343populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
2344 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
2345{
Thomas Daniel2d965532014-08-19 10:13:36 +01002346 struct drm_device *dev = ring->dev;
2347 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c48062014-08-06 15:04:53 +02002348 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002349 struct page *page;
2350 uint32_t *reg_state;
2351 int ret;
2352
Thomas Daniel2d965532014-08-19 10:13:36 +01002353 if (!ppgtt)
2354 ppgtt = dev_priv->mm.aliasing_ppgtt;
2355
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002356 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2357 if (ret) {
2358 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2359 return ret;
2360 }
2361
2362 ret = i915_gem_object_get_pages(ctx_obj);
2363 if (ret) {
2364 DRM_DEBUG_DRIVER("Could not get object pages\n");
2365 return ret;
2366 }
2367
2368 i915_gem_object_pin_pages(ctx_obj);
2369
2370 /* The second page of the context object contains some fields which must
2371 * be set up prior to the first execution. */
Dave Gordon033908a2015-12-10 18:51:23 +00002372 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002373 reg_state = kmap_atomic(page);
2374
2375 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2376 * commands followed by (reg, value) pairs. The values we are setting here are
2377 * only for the first context restore: on a subsequent save, the GPU will
2378 * recreate this batchbuffer with new values (including all the missing
2379 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002380 reg_state[CTX_LRI_HEADER_0] =
2381 MI_LOAD_REGISTER_IMM(ring->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2382 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(ring),
2383 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2384 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2385 CTX_CTRL_RS_CTX_ENABLE));
2386 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(ring->mmio_base), 0);
2387 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(ring->mmio_base), 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002388 /* Ring buffer start address is not known until the buffer is pinned.
2389 * It is written to the context image in execlists_update_context()
2390 */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002391 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START, RING_START(ring->mmio_base), 0);
2392 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL, RING_CTL(ring->mmio_base),
2393 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
2394 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U, RING_BBADDR_UDW(ring->mmio_base), 0);
2395 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L, RING_BBADDR(ring->mmio_base), 0);
2396 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE, RING_BBSTATE(ring->mmio_base),
2397 RING_BB_PPGTT);
2398 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(ring->mmio_base), 0);
2399 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(ring->mmio_base), 0);
2400 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE, RING_SBBSTATE(ring->mmio_base), 0);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002401 if (ring->id == RCS) {
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002402 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(ring->mmio_base), 0);
2403 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(ring->mmio_base), 0);
2404 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET, RING_INDIRECT_CTX_OFFSET(ring->mmio_base), 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002405 if (ring->wa_ctx.obj) {
2406 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
2407 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2408
2409 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2410 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2411 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2412
2413 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Michel Thierry71562912016-02-23 10:31:49 +00002414 intel_lr_indirect_ctx_offset(ring) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002415
2416 reg_state[CTX_BB_PER_CTX_PTR+1] =
2417 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2418 0x01;
2419 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002420 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002421 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2422 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(ring->mmio_base), 0);
2423 /* PDP values well be assigned later if needed */
2424 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(ring, 3), 0);
2425 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(ring, 3), 0);
2426 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(ring, 2), 0);
2427 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(ring, 2), 0);
2428 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(ring, 1), 0);
2429 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(ring, 1), 0);
2430 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(ring, 0), 0);
2431 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(ring, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002432
Michel Thierry2dba3232015-07-30 11:06:23 +01002433 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2434 /* 64b PPGTT (48bit canonical)
2435 * PDP0_DESCRIPTOR contains the base address to PML4 and
2436 * other PDP Descriptors are ignored.
2437 */
2438 ASSIGN_CTX_PML4(ppgtt, reg_state);
2439 } else {
2440 /* 32b PPGTT
2441 * PDP*_DESCRIPTOR contains the base address of space supported.
2442 * With dynamic page allocation, PDPs may not be allocated at
2443 * this point. Point the unallocated PDPs to the scratch page
2444 */
2445 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2446 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2447 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2448 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
2449 }
2450
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002451 if (ring->id == RCS) {
2452 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002453 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2454 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002455 }
2456
2457 kunmap_atomic(reg_state);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002458 i915_gem_object_unpin_pages(ctx_obj);
2459
2460 return 0;
2461}
2462
Oscar Mateo73e4d072014-07-24 17:04:48 +01002463/**
2464 * intel_lr_context_free() - free the LRC specific bits of a context
2465 * @ctx: the LR context to free.
2466 *
2467 * The real context freeing is done in i915_gem_context_free: this only
2468 * takes care of the bits that are LRC related: the per-engine backing
2469 * objects and the logical ringbuffer.
2470 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002471void intel_lr_context_free(struct intel_context *ctx)
2472{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002473 int i;
2474
Dave Gordone28e4042016-01-19 19:02:55 +00002475 for (i = I915_NUM_RINGS; --i >= 0; ) {
2476 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002477 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002478
Dave Gordone28e4042016-01-19 19:02:55 +00002479 if (!ctx_obj)
2480 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002481
Dave Gordone28e4042016-01-19 19:02:55 +00002482 if (ctx == ctx->i915->kernel_context) {
2483 intel_unpin_ringbuffer_obj(ringbuf);
2484 i915_gem_object_ggtt_unpin(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002485 }
Dave Gordone28e4042016-01-19 19:02:55 +00002486
2487 WARN_ON(ctx->engine[i].pin_count);
2488 intel_ringbuffer_free(ringbuf);
2489 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002490 }
2491}
2492
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002493/**
2494 * intel_lr_context_size() - return the size of the context for an engine
2495 * @ring: which engine to find the context size for
2496 *
2497 * Each engine may require a different amount of space for a context image,
2498 * so when allocating (or copying) an image, this function can be used to
2499 * find the right size for the specific engine.
2500 *
2501 * Return: size (in bytes) of an engine-specific context image
2502 *
2503 * Note: this size includes the HWSP, which is part of the context image
2504 * in LRC mode, but does not include the "shared data page" used with
2505 * GuC submission. The caller should account for this if using the GuC.
2506 */
Dave Gordon95a66f72015-12-18 12:00:08 -08002507uint32_t intel_lr_context_size(struct intel_engine_cs *ring)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002508{
2509 int ret = 0;
2510
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002511 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002512
2513 switch (ring->id) {
2514 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002515 if (INTEL_INFO(ring->dev)->gen >= 9)
2516 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2517 else
2518 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002519 break;
2520 case VCS:
2521 case BCS:
2522 case VECS:
2523 case VCS2:
2524 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2525 break;
2526 }
2527
2528 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002529}
2530
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002531static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002532 struct drm_i915_gem_object *default_ctx_obj)
2533{
2534 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Alex Daid1675192015-08-12 15:43:43 +01002535 struct page *page;
Thomas Daniel1df06b72014-10-29 09:52:51 +00002536
Alex Daid1675192015-08-12 15:43:43 +01002537 /* The HWSP is part of the default context object in LRC mode. */
2538 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj)
2539 + LRC_PPHWSP_PN * PAGE_SIZE;
2540 page = i915_gem_object_get_page(default_ctx_obj, LRC_PPHWSP_PN);
2541 ring->status_page.page_addr = kmap(page);
Thomas Daniel1df06b72014-10-29 09:52:51 +00002542 ring->status_page.obj = default_ctx_obj;
2543
2544 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2545 (u32)ring->status_page.gfx_addr);
2546 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002547}
2548
Oscar Mateo73e4d072014-07-24 17:04:48 +01002549/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002550 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002551 * @ctx: LR context to create.
2552 * @ring: engine to be used with the context.
2553 *
2554 * This function can be called more than once, with different engines, if we plan
2555 * to use the context with them. The context backing objects and the ringbuffers
2556 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2557 * the creation is a deferred call: it's better to make sure first that we need to use
2558 * a given ring with the context.
2559 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002560 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002561 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002562
2563int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Dave Gordone28e4042016-01-19 19:02:55 +00002564 struct intel_engine_cs *ring)
Oscar Mateoede7d422014-07-24 17:04:12 +01002565{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002566 struct drm_device *dev = ring->dev;
2567 struct drm_i915_gem_object *ctx_obj;
2568 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002569 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002570 int ret;
2571
Oscar Mateoede7d422014-07-24 17:04:12 +01002572 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002573 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002574
Dave Gordon95a66f72015-12-18 12:00:08 -08002575 context_size = round_up(intel_lr_context_size(ring), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002576
Alex Daid1675192015-08-12 15:43:43 +01002577 /* One extra page as the sharing data between driver and GuC */
2578 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2579
Chris Wilson149c86e2015-04-07 16:21:11 +01002580 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002581 if (!ctx_obj) {
2582 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2583 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002584 }
2585
Chris Wilson01101fa2015-09-03 13:01:39 +01002586 ringbuf = intel_engine_create_ringbuffer(ring, 4 * PAGE_SIZE);
2587 if (IS_ERR(ringbuf)) {
2588 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002589 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002590 }
2591
2592 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2593 if (ret) {
2594 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002595 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002596 }
2597
2598 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002599 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002600
Dave Gordoned54c1a2016-01-19 19:02:54 +00002601 if (ctx != ctx->i915->kernel_context && ring->init_context) {
Nick Hoathe84fe802015-09-11 12:53:46 +01002602 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002603
Dave Gordon26827082016-01-19 19:02:53 +00002604 req = i915_gem_request_alloc(ring, ctx);
2605 if (IS_ERR(req)) {
2606 ret = PTR_ERR(req);
2607 DRM_ERROR("ring create req: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002608 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002609 }
2610
Nick Hoathe84fe802015-09-11 12:53:46 +01002611 ret = ring->init_context(req);
2612 if (ret) {
2613 DRM_ERROR("ring init context: %d\n",
2614 ret);
2615 i915_gem_request_cancel(req);
2616 goto error_ringbuf;
2617 }
2618 i915_add_request_no_flush(req);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002619 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002620 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002621
Chris Wilson01101fa2015-09-03 13:01:39 +01002622error_ringbuf:
2623 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002624error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002625 drm_gem_object_unreference(&ctx_obj->base);
Nick Hoathe84fe802015-09-11 12:53:46 +01002626 ctx->engine[ring->id].ringbuf = NULL;
2627 ctx->engine[ring->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002628 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002629}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002630
2631void intel_lr_context_reset(struct drm_device *dev,
2632 struct intel_context *ctx)
2633{
2634 struct drm_i915_private *dev_priv = dev->dev_private;
2635 struct intel_engine_cs *ring;
2636 int i;
2637
2638 for_each_ring(ring, dev_priv, i) {
2639 struct drm_i915_gem_object *ctx_obj =
2640 ctx->engine[ring->id].state;
2641 struct intel_ringbuffer *ringbuf =
2642 ctx->engine[ring->id].ringbuf;
2643 uint32_t *reg_state;
2644 struct page *page;
2645
2646 if (!ctx_obj)
2647 continue;
2648
2649 if (i915_gem_object_get_pages(ctx_obj)) {
2650 WARN(1, "Failed get_pages for context obj\n");
2651 continue;
2652 }
Dave Gordon033908a2015-12-10 18:51:23 +00002653 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002654 reg_state = kmap_atomic(page);
2655
2656 reg_state[CTX_RING_HEAD+1] = 0;
2657 reg_state[CTX_RING_TAIL+1] = 0;
2658
2659 kunmap_atomic(reg_state);
2660
2661 ringbuf->head = 0;
2662 ringbuf->tail = 0;
2663 }
2664}