blob: d7fa301b5ec75b8656074f3ac3e2a03ce589bc4e [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000139#include "i915_gem_render_state.h"
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100140#include "i915_vgpu.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800141#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300142#include "intel_mocs.h"
Oscar Mateo7d3c4252018-04-10 09:12:46 -0700143#include "intel_workarounds.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000160 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100161
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100162/* Typical size of the average request (2 pipecontrols and a MI_BB) */
163#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100165#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100166
Chris Wilsone2efd132016-05-24 14:53:34 +0100167static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +0100168 struct intel_engine_cs *engine,
169 struct intel_context *ce);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100170static void execlists_init_reg_state(u32 *reg_state,
171 struct i915_gem_context *ctx,
172 struct intel_engine_cs *engine,
173 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000174
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000175static inline struct i915_priolist *to_priolist(struct rb_node *rb)
176{
177 return rb_entry(rb, struct i915_priolist, node);
178}
179
180static inline int rq_prio(const struct i915_request *rq)
181{
Chris Wilsonb7268c52018-04-18 19:40:52 +0100182 return rq->sched.attr.priority;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000183}
184
185static inline bool need_preempt(const struct intel_engine_cs *engine,
186 const struct i915_request *last,
187 int prio)
188{
Chris Wilson2a694fe2018-04-03 19:35:37 +0100189 return (intel_engine_has_preemption(engine) &&
Chris Wilsonc5ce3b82018-05-01 13:21:31 +0100190 __execlists_need_preempt(prio, rq_prio(last)) &&
191 !i915_request_completed(last));
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000192}
193
Chris Wilson1fc44d92018-05-17 22:26:32 +0100194/*
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000195 * The context descriptor encodes various attributes of a context,
196 * including its GTT address and some flags. Because it's fairly
197 * expensive to calculate, we'll just do it once and cache the result,
198 * which remains valid until the context is unpinned.
199 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200200 * This is what a descriptor looks like, from LSB to MSB::
201 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200202 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200203 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Lionel Landwerlin218b5002018-06-02 12:29:45 +0100204 * bits 32-52: ctx ID, a globally unique tag (highest bit used by GuC)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200205 * bits 53-54: mbz, reserved for use by hardware
206 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200207 *
208 * Starting from Gen11, the upper dword of the descriptor has a new format:
209 *
210 * bits 32-36: reserved
211 * bits 37-47: SW context ID
212 * bits 48:53: engine instance
213 * bit 54: mbz, reserved for use by hardware
214 * bits 55-60: SW counter
215 * bits 61-63: engine class
216 *
217 * engine info, SW context ID and SW counter need to form a unique number
218 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000219 */
220static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100221intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +0100222 struct intel_engine_cs *engine,
223 struct intel_context *ce)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000224{
Chris Wilson7069b142016-04-28 09:56:52 +0100225 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000226
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200227 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
228 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100229
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200230 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200231 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
232
Michel Thierry0b29c752017-09-13 09:56:00 +0100233 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100234 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200235 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
236
Lionel Landwerlin61d56762018-06-02 12:29:46 +0100237 /*
238 * The following 32bits are copied into the OA reports (dword 2).
239 * Consider updating oa_get_render_ctx_id in i915_perf.c when changing
240 * anything below.
241 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200242 if (INTEL_GEN(ctx->i915) >= 11) {
243 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
244 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
245 /* bits 37-47 */
246
247 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
248 /* bits 48-53 */
249
250 /* TODO: decide what to do with SW counter (bits 55-60) */
251
252 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
253 /* bits 61-63 */
254 } else {
255 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
256 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
257 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000258
Chris Wilson9021ad02016-05-24 14:53:37 +0100259 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000260}
261
Chris Wilsone61e0f52018-02-21 09:56:36 +0000262static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100263{
264 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
265 assert_ring_tail_valid(rq->ring, rq->tail);
266}
267
Michał Winiarskia4598d12017-10-25 22:00:18 +0200268static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100269{
Chris Wilsonb16c7652018-10-01 15:47:53 +0100270 struct i915_request *rq, *rn, *active = NULL;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100271 struct list_head *uninitialized_var(pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100272 int prio = I915_PRIORITY_INVALID | I915_PRIORITY_NEWCLIENT;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100273
Chris Wilsona89d1f92018-05-02 17:38:39 +0100274 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100275
276 list_for_each_entry_safe_reverse(rq, rn,
Chris Wilsona89d1f92018-05-02 17:38:39 +0100277 &engine->timeline.requests,
Chris Wilson7e4992a2017-09-28 20:38:59 +0100278 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000279 if (i915_request_completed(rq))
Chris Wilsonb16c7652018-10-01 15:47:53 +0100280 break;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100281
Chris Wilsone61e0f52018-02-21 09:56:36 +0000282 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100283 unwind_wa_tail(rq);
284
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100285 GEM_BUG_ON(rq->hw_context->active);
286
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000287 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100288 if (rq_prio(rq) != prio) {
289 prio = rq_prio(rq);
Chris Wilsone2f34962018-10-01 15:47:54 +0100290 pl = i915_sched_lookup_priolist(engine, prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100291 }
Chris Wilson8db05f52018-09-19 20:55:16 +0100292 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Michał Winiarski097a9482017-09-28 20:39:01 +0100293
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100294 list_add(&rq->sched.link, pl);
Chris Wilsonb16c7652018-10-01 15:47:53 +0100295
296 active = rq;
297 }
298
299 /*
300 * The active request is now effectively the start of a new client
301 * stream, so give it the equivalent small priority bump to prevent
302 * it being gazumped a second time by another peer.
303 */
304 if (!(prio & I915_PRIORITY_NEWCLIENT)) {
305 prio |= I915_PRIORITY_NEWCLIENT;
306 list_move_tail(&active->sched.link,
Chris Wilsone2f34962018-10-01 15:47:54 +0100307 i915_sched_lookup_priolist(engine, prio));
Chris Wilson7e4992a2017-09-28 20:38:59 +0100308 }
309}
310
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200311void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200312execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
313{
314 struct intel_engine_cs *engine =
315 container_of(execlists, typeof(*engine), execlists);
Chris Wilson4413c472018-05-08 22:03:17 +0100316
Michał Winiarskia4598d12017-10-25 22:00:18 +0200317 __unwind_incomplete_requests(engine);
Michał Winiarskia4598d12017-10-25 22:00:18 +0200318}
319
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100320static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000321execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100322{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100323 /*
324 * Only used when GVT-g is enabled now. When GVT-g is disabled,
325 * The compiler should eliminate this function as dead-code.
326 */
327 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
328 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100329
Changbin Du3fc03062017-03-13 10:47:11 +0800330 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
331 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100332}
333
Chris Wilsonf2605202018-03-31 14:06:26 +0100334inline void
335execlists_user_begin(struct intel_engine_execlists *execlists,
336 const struct execlist_port *port)
337{
338 execlists_set_active_once(execlists, EXECLISTS_ACTIVE_USER);
339}
340
341inline void
342execlists_user_end(struct intel_engine_execlists *execlists)
343{
344 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
345}
346
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000347static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000348execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000349{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100350 GEM_BUG_ON(rq->hw_context->active);
351
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000352 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000353 intel_engine_context_in(rq->engine);
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100354 rq->hw_context->active = rq->engine;
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000355}
356
357static inline void
Chris Wilsonb9b77422018-05-03 00:02:02 +0100358execlists_context_schedule_out(struct i915_request *rq, unsigned long status)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000359{
Chris Wilsonbc2477f2018-10-03 12:09:41 +0100360 rq->hw_context->active = NULL;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000361 intel_engine_context_out(rq->engine);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100362 execlists_context_status_change(rq, status);
363 trace_i915_request_out(rq);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000364}
365
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000366static void
367execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
368{
369 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
370 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
371 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
372 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
373}
374
Chris Wilsone61e0f52018-02-21 09:56:36 +0000375static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100376{
Chris Wilson4bdafb92018-09-26 21:12:22 +0100377 struct i915_hw_ppgtt *ppgtt = rq->gem_context->ppgtt;
Chris Wilson1fc44d92018-05-17 22:26:32 +0100378 struct intel_context *ce = rq->hw_context;
Chris Wilson70c2a242016-09-09 14:11:46 +0100379 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100380
Chris Wilsone6ba9992017-04-25 14:00:49 +0100381 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100382
Chris Wilson987abd52018-11-08 08:17:38 +0000383 /*
384 * True 32b PPGTT with dynamic page allocation: update PDP
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000385 * registers and point the unallocated PDPs to scratch page.
386 * PML4 is allocated during ppgtt init, so this is not needed
387 * in 48-bit mode.
388 */
Chris Wilson4a3d3f62018-09-22 15:18:03 +0100389 if (!i915_vm_is_48bit(&ppgtt->vm))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000390 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100391
Chris Wilson987abd52018-11-08 08:17:38 +0000392 /*
393 * Make sure the context image is complete before we submit it to HW.
394 *
395 * Ostensibly, writes (including the WCB) should be flushed prior to
396 * an uncached write such as our mmio register access, the empirical
397 * evidence (esp. on Braswell) suggests that the WC write into memory
398 * may not be visible to the HW prior to the completion of the UC
399 * register write and that we may begin execution from the context
400 * before its image is complete leading to invalid PD chasing.
401 */
402 wmb();
Chris Wilson70c2a242016-09-09 14:11:46 +0100403 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100404}
405
Thomas Daniel05f0add2018-03-02 18:14:59 +0200406static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100407{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200408 if (execlists->ctrl_reg) {
409 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
410 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
411 } else {
412 writel(upper_32_bits(desc), execlists->submit_reg);
413 writel(lower_32_bits(desc), execlists->submit_reg);
414 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100415}
416
Chris Wilson70c2a242016-09-09 14:11:46 +0100417static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100418{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200419 struct intel_engine_execlists *execlists = &engine->execlists;
420 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100421 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100422
Thomas Daniel05f0add2018-03-02 18:14:59 +0200423 /*
Chris Wilsond78d3342018-07-19 08:50:29 +0100424 * We can skip acquiring intel_runtime_pm_get() here as it was taken
425 * on our behalf by the request (see i915_gem_mark_busy()) and it will
426 * not be relinquished until the device is idle (see
427 * i915_gem_idle_work_handler()). As a precaution, we make sure
428 * that all ELSP are drained i.e. we have processed the CSB,
429 * before allowing ourselves to idle and calling intel_runtime_pm_put().
430 */
431 GEM_BUG_ON(!engine->i915->gt.awake);
432
433 /*
Thomas Daniel05f0add2018-03-02 18:14:59 +0200434 * ELSQ note: the submit queue is not cleared after being submitted
435 * to the HW so we need to make sure we always clean it up. This is
436 * currently ensured by the fact that we always write the same number
437 * of elsq entries, keep this in mind before changing the loop below.
438 */
439 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000440 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100441 unsigned int count;
442 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100443
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100444 rq = port_unpack(&port[n], &count);
445 if (rq) {
446 GEM_BUG_ON(count > !n);
447 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000448 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100449 port_set(&port[n], port_pack(rq, count));
450 desc = execlists_update_context(rq);
451 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000452
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100453 GEM_TRACE("%s in[%d]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000454 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000455 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000456 rq->global_seqno,
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100457 rq->fence.context, rq->fence.seqno,
Chris Wilsone7702762018-03-27 22:01:57 +0100458 intel_engine_get_seqno(engine),
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000459 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100460 } else {
461 GEM_BUG_ON(!n);
462 desc = 0;
463 }
464
Thomas Daniel05f0add2018-03-02 18:14:59 +0200465 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100466 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200467
468 /* we need to manually load the submit queue */
469 if (execlists->ctrl_reg)
470 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
471
472 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100473}
474
Chris Wilson1fc44d92018-05-17 22:26:32 +0100475static bool ctx_single_port_submission(const struct intel_context *ce)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100476{
Chris Wilson70c2a242016-09-09 14:11:46 +0100477 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson1fc44d92018-05-17 22:26:32 +0100478 i915_gem_context_force_single_submission(ce->gem_context));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100479}
480
Chris Wilson1fc44d92018-05-17 22:26:32 +0100481static bool can_merge_ctx(const struct intel_context *prev,
482 const struct intel_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100483{
Chris Wilson70c2a242016-09-09 14:11:46 +0100484 if (prev != next)
485 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100486
Chris Wilson70c2a242016-09-09 14:11:46 +0100487 if (ctx_single_port_submission(prev))
488 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100489
Chris Wilson70c2a242016-09-09 14:11:46 +0100490 return true;
491}
Peter Antoine779949f2015-05-11 16:03:27 +0100492
Chris Wilsone61e0f52018-02-21 09:56:36 +0000493static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100494{
495 GEM_BUG_ON(rq == port_request(port));
496
497 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000498 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100499
Chris Wilsone61e0f52018-02-21 09:56:36 +0000500 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100501}
502
Chris Wilsonbeecec92017-10-03 21:34:52 +0100503static void inject_preempt_context(struct intel_engine_cs *engine)
504{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200505 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100506 struct intel_context *ce =
Chris Wilsonab82a062018-04-30 14:15:01 +0100507 to_intel_context(engine->i915->preempt_context, engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100508 unsigned int n;
509
Thomas Daniel05f0add2018-03-02 18:14:59 +0200510 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000511 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000512
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000513 /*
514 * Switch to our empty preempt context so
515 * the state of the GPU is known (idle).
516 */
Chris Wilson16a87392017-12-20 09:06:26 +0000517 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200518 for (n = execlists_num_ports(execlists); --n; )
519 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100520
Thomas Daniel05f0add2018-03-02 18:14:59 +0200521 write_desc(execlists, ce->lrc_desc, n);
522
523 /* we need to manually load the submit queue */
524 if (execlists->ctrl_reg)
525 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
526
Chris Wilsonef2fb722018-05-16 19:33:50 +0100527 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
528 execlists_set_active(execlists, EXECLISTS_ACTIVE_PREEMPT);
529}
530
531static void complete_preempt_context(struct intel_engine_execlists *execlists)
532{
533 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT));
534
Chris Wilson0f6b79f2018-07-16 14:21:54 +0100535 if (inject_preempt_hang(execlists))
536 return;
537
Chris Wilsonef2fb722018-05-16 19:33:50 +0100538 execlists_cancel_port_requests(execlists);
Chris Wilson9512f982018-06-28 21:12:11 +0100539 __unwind_incomplete_requests(container_of(execlists,
540 struct intel_engine_cs,
541 execlists));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100542}
543
Chris Wilson9512f982018-06-28 21:12:11 +0100544static void execlists_dequeue(struct intel_engine_cs *engine)
Chris Wilson70c2a242016-09-09 14:11:46 +0100545{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300546 struct intel_engine_execlists * const execlists = &engine->execlists;
547 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300548 const struct execlist_port * const last_port =
549 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000550 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000551 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100552 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100553
Chris Wilson9512f982018-06-28 21:12:11 +0100554 /*
555 * Hardware submission is through 2 ports. Conceptually each port
Chris Wilson70c2a242016-09-09 14:11:46 +0100556 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
557 * static for a context, and unique to each, so we only execute
558 * requests belonging to a single context from each ring. RING_HEAD
559 * is maintained by the CS in the context image, it marks the place
560 * where it got up to last time, and through RING_TAIL we tell the CS
561 * where we want to execute up to this time.
562 *
563 * In this list the requests are in order of execution. Consecutive
564 * requests from the same context are adjacent in the ringbuffer. We
565 * can combine these requests into a single RING_TAIL update:
566 *
567 * RING_HEAD...req1...req2
568 * ^- RING_TAIL
569 * since to execute req2 the CS must first execute req1.
570 *
571 * Our goal then is to point each port to the end of a consecutive
572 * sequence of requests as being the most optimal (fewest wake ups
573 * and context switches) submission.
574 */
575
Chris Wilsonbeecec92017-10-03 21:34:52 +0100576 if (last) {
577 /*
578 * Don't resubmit or switch until all outstanding
579 * preemptions (lite-restore) are seen. Then we
580 * know the next preemption status we see corresponds
581 * to this ELSP update.
582 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000583 GEM_BUG_ON(!execlists_is_active(execlists,
584 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000585 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100586
Michel Thierryba74cb12017-11-20 12:34:58 +0000587 /*
588 * If we write to ELSP a second time before the HW has had
589 * a chance to respond to the previous write, we can confuse
590 * the HW and hit "undefined behaviour". After writing to ELSP,
591 * we must then wait until we see a context-switch event from
592 * the HW to indicate that it has had a chance to respond.
593 */
594 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100595 return;
Michel Thierryba74cb12017-11-20 12:34:58 +0000596
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000597 if (need_preempt(engine, last, execlists->queue_priority)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100598 inject_preempt_context(engine);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100599 return;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100600 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000601
602 /*
603 * In theory, we could coalesce more requests onto
604 * the second port (the first port is active, with
605 * no preemptions pending). However, that means we
606 * then have to deal with the possible lite-restore
607 * of the second port (as we submit the ELSP, there
608 * may be a context-switch) but also we may complete
609 * the resubmission before the context-switch. Ergo,
610 * coalescing onto the second port will cause a
611 * preemption event, but we cannot predict whether
612 * that will affect port[0] or port[1].
613 *
614 * If the second port is already active, we can wait
615 * until the next context-switch before contemplating
616 * new requests. The GPU will be busy and we should be
617 * able to resubmit the new ELSP before it idles,
618 * avoiding pipeline bubbles (momentary pauses where
619 * the driver is unable to keep up the supply of new
620 * work). However, we have to double check that the
621 * priorities of the ports haven't been switch.
622 */
623 if (port_count(&port[1]))
Chris Wilson0b02bef2018-06-28 21:12:04 +0100624 return;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000625
626 /*
627 * WaIdleLiteRestore:bdw,skl
628 * Apply the wa NOOPs to prevent
629 * ring:HEAD == rq:TAIL as we resubmit the
630 * request. See gen8_emit_breadcrumb() for
631 * where we prepare the padding after the
632 * end of the request.
633 */
634 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100635 }
636
Chris Wilson655250a2018-06-29 08:53:20 +0100637 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000638 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000639 struct i915_request *rq, *rn;
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100640 int i;
Chris Wilson20311bd2016-11-14 20:41:03 +0000641
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100642 priolist_for_each_request_consume(rq, rn, p, i) {
Chris Wilson6c067572017-05-17 13:10:03 +0100643 /*
644 * Can we combine this request with the current port?
645 * It has to be the same context/ringbuffer and not
646 * have any exceptions (e.g. GVT saying never to
647 * combine contexts).
648 *
649 * If we can combine the requests, we can execute both
650 * by updating the RING_TAIL to point to the end of the
651 * second request, and so we never need to tell the
652 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100653 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100654 if (last &&
655 !can_merge_ctx(rq->hw_context, last->hw_context)) {
Chris Wilson6c067572017-05-17 13:10:03 +0100656 /*
657 * If we are on the second port and cannot
658 * combine this request with the last, then we
659 * are done.
660 */
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100661 if (port == last_port)
Chris Wilson6c067572017-05-17 13:10:03 +0100662 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100663
Chris Wilson6c067572017-05-17 13:10:03 +0100664 /*
665 * If GVT overrides us we only ever submit
666 * port[0], leaving port[1] empty. Note that we
667 * also have to be careful that we don't queue
668 * the same context (even though a different
669 * request) to the second port.
670 */
Chris Wilson1fc44d92018-05-17 22:26:32 +0100671 if (ctx_single_port_submission(last->hw_context) ||
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100672 ctx_single_port_submission(rq->hw_context))
Chris Wilson6c067572017-05-17 13:10:03 +0100673 goto done;
Chris Wilson70c2a242016-09-09 14:11:46 +0100674
Chris Wilson1fc44d92018-05-17 22:26:32 +0100675 GEM_BUG_ON(last->hw_context == rq->hw_context);
Chris Wilson70c2a242016-09-09 14:11:46 +0100676
Chris Wilson6c067572017-05-17 13:10:03 +0100677 if (submit)
678 port_assign(port, last);
679 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300680
681 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100682 }
683
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100684 list_del_init(&rq->sched.link);
685
Chris Wilsone61e0f52018-02-21 09:56:36 +0000686 __i915_request_submit(rq);
687 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100688
Chris Wilson6c067572017-05-17 13:10:03 +0100689 last = rq;
690 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100691 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000692
Chris Wilson655250a2018-06-29 08:53:20 +0100693 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100694 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100695 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000696 }
Chris Wilson15c83c42018-04-11 11:39:29 +0100697
Chris Wilson6c067572017-05-17 13:10:03 +0100698done:
Chris Wilson15c83c42018-04-11 11:39:29 +0100699 /*
700 * Here be a bit of magic! Or sleight-of-hand, whichever you prefer.
701 *
702 * We choose queue_priority such that if we add a request of greater
703 * priority than this, we kick the submission tasklet to decide on
704 * the right order of submitting the requests to hardware. We must
705 * also be prepared to reorder requests as they are in-flight on the
706 * HW. We derive the queue_priority then as the first "hole" in
707 * the HW submission ports and if there are no available slots,
708 * the priority of the lowest executing request, i.e. last.
709 *
710 * When we do receive a higher priority request ready to run from the
711 * user, see queue_request(), the queue_priority is bumped to that
712 * request triggering preemption on the next dequeue (or subsequent
713 * interrupt for secondary ports).
714 */
715 execlists->queue_priority =
716 port != execlists->port ? rq_prio(last) : INT_MIN;
717
Chris Wilson0b02bef2018-06-28 21:12:04 +0100718 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100719 port_assign(port, last);
Chris Wilson0b02bef2018-06-28 21:12:04 +0100720 execlists_submit_ports(engine);
721 }
Chris Wilson339ccd32018-02-15 16:25:53 +0000722
723 /* We must always keep the beast fed if we have work piled up */
Chris Wilson655250a2018-06-29 08:53:20 +0100724 GEM_BUG_ON(rb_first_cached(&execlists->queue) &&
725 !port_isset(execlists->port));
Chris Wilson339ccd32018-02-15 16:25:53 +0000726
Chris Wilson4413c472018-05-08 22:03:17 +0100727 /* Re-evaluate the executing context setup after each preemptive kick */
728 if (last)
Chris Wilsonf2605202018-03-31 14:06:26 +0100729 execlists_user_begin(execlists, execlists->port);
Chris Wilson4413c472018-05-08 22:03:17 +0100730
Chris Wilson0b02bef2018-06-28 21:12:04 +0100731 /* If the engine is now idle, so should be the flag; and vice versa. */
732 GEM_BUG_ON(execlists_is_active(&engine->execlists,
733 EXECLISTS_ACTIVE_USER) ==
734 !port_isset(engine->execlists.port));
Chris Wilson4413c472018-05-08 22:03:17 +0100735}
736
Michał Winiarskic41937fd2017-10-26 15:35:58 +0200737void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200738execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300739{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100740 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300741 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300742
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100743 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000744 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100745
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100746 GEM_TRACE("%s:port%u global=%d (fence %llx:%d), (current %d)\n",
747 rq->engine->name,
748 (unsigned int)(port - execlists->port),
749 rq->global_seqno,
750 rq->fence.context, rq->fence.seqno,
751 intel_engine_get_seqno(rq->engine));
752
Chris Wilson4a118ec2017-10-23 22:32:36 +0100753 GEM_BUG_ON(!execlists->active);
Chris Wilsonb9b77422018-05-03 00:02:02 +0100754 execlists_context_schedule_out(rq,
755 i915_request_completed(rq) ?
756 INTEL_CONTEXT_SCHEDULE_OUT :
757 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
Weinan Li702791f2018-03-06 10:15:57 +0800758
Chris Wilsone61e0f52018-02-21 09:56:36 +0000759 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100760
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100761 memset(port, 0, sizeof(*port));
762 port++;
763 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000764
Chris Wilson00511632018-07-16 13:54:24 +0100765 execlists_clear_all_active(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300766}
767
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100768static void reset_csb_pointers(struct intel_engine_execlists *execlists)
769{
Chris Wilson46592892018-11-30 12:59:54 +0000770 const unsigned int reset_value = GEN8_CSB_ENTRIES - 1;
771
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100772 /*
773 * After a reset, the HW starts writing into CSB entry [0]. We
774 * therefore have to set our HEAD pointer back one entry so that
775 * the *first* entry we check is entry 0. To complicate this further,
776 * as we don't wait for the first interrupt after reset, we have to
777 * fake the HW write to point back to the last entry so that our
778 * inline comparison of our cached head position against the last HW
779 * write works even before the first interrupt.
780 */
Chris Wilson46592892018-11-30 12:59:54 +0000781 execlists->csb_head = reset_value;
782 WRITE_ONCE(*execlists->csb_write, reset_value);
Chris Wilsonf4b58f02018-06-28 21:12:08 +0100783}
784
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100785static void nop_submission_tasklet(unsigned long data)
786{
787 /* The driver is wedged; don't process any more events. */
788}
789
Chris Wilson27a5f612017-09-15 18:31:00 +0100790static void execlists_cancel_requests(struct intel_engine_cs *engine)
791{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300792 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000793 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100794 struct rb_node *rb;
795 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100796
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +0100797 GEM_TRACE("%s current %d\n",
798 engine->name, intel_engine_get_seqno(engine));
Chris Wilson963ddd62018-03-02 11:33:24 +0000799
Chris Wilsona3e38832018-03-02 14:32:45 +0000800 /*
801 * Before we call engine->cancel_requests(), we should have exclusive
802 * access to the submission state. This is arranged for us by the
803 * caller disabling the interrupt generation, the tasklet and other
804 * threads that may then access the same state, giving us a free hand
805 * to reset state. However, we still need to let lockdep be aware that
806 * we know this state may be accessed in hardirq context, so we
807 * disable the irq around this manipulation and we want to keep
808 * the spinlock focused on its duties and not accidentally conflate
809 * coverage to the submission's irq state. (Similarly, although we
810 * shouldn't need to disable irq around the manipulation of the
811 * submission's irq state, we also wish to remind ourselves that
812 * it is irq state.)
813 */
Chris Wilsond8857d52018-06-28 21:12:05 +0100814 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100815
816 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200817 execlists_cancel_port_requests(execlists);
Chris Wilson00511632018-07-16 13:54:24 +0100818 execlists_user_end(execlists);
Chris Wilson27a5f612017-09-15 18:31:00 +0100819
820 /* Mark all executing requests as skipped. */
Chris Wilsona89d1f92018-05-02 17:38:39 +0100821 list_for_each_entry(rq, &engine->timeline.requests, link) {
Chris Wilson27a5f612017-09-15 18:31:00 +0100822 GEM_BUG_ON(!rq->global_seqno);
Chris Wilson38009602018-12-03 11:36:55 +0000823
824 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
825 continue;
826
827 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilson27a5f612017-09-15 18:31:00 +0100828 }
829
830 /* Flush the queued requests to the timeline list (for retiring). */
Chris Wilson655250a2018-06-29 08:53:20 +0100831 while ((rb = rb_first_cached(&execlists->queue))) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000832 struct i915_priolist *p = to_priolist(rb);
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100833 int i;
Chris Wilson27a5f612017-09-15 18:31:00 +0100834
Chris Wilson85f5e1f2018-10-01 13:32:04 +0100835 priolist_for_each_request_consume(rq, rn, p, i) {
836 list_del_init(&rq->sched.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100837
838 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000839 __i915_request_submit(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100840 }
841
Chris Wilson655250a2018-06-29 08:53:20 +0100842 rb_erase_cached(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100843 if (p->priority != I915_PRIORITY_NORMAL)
844 kmem_cache_free(engine->i915->priorities, p);
845 }
846
Chris Wilson38009602018-12-03 11:36:55 +0000847 intel_write_status_page(engine,
848 I915_GEM_HWS_INDEX,
849 intel_engine_last_submit(engine));
850
Chris Wilson27a5f612017-09-15 18:31:00 +0100851 /* Remaining _unready_ requests will be nop'ed when submitted */
852
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000853 execlists->queue_priority = INT_MIN;
Chris Wilson655250a2018-06-29 08:53:20 +0100854 execlists->queue = RB_ROOT_CACHED;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100855 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100856
Chris Wilsonf1a498f2018-07-16 09:03:30 +0100857 GEM_BUG_ON(__tasklet_is_enabled(&execlists->tasklet));
858 execlists->tasklet.func = nop_submission_tasklet;
859
Chris Wilsond8857d52018-06-28 21:12:05 +0100860 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100861}
862
Chris Wilson9512f982018-06-28 21:12:11 +0100863static inline bool
864reset_in_progress(const struct intel_engine_execlists *execlists)
865{
866 return unlikely(!__tasklet_is_enabled(&execlists->tasklet));
867}
868
Chris Wilson73377db2018-05-16 19:33:53 +0100869static void process_csb(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100870{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300871 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonf2605202018-03-31 14:06:26 +0100872 struct execlist_port *port = execlists->port;
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100873 const u32 * const buf = execlists->csb_status;
874 u8 head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100875
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100876 /*
877 * Note that csb_write, csb_status may be either in HWSP or mmio.
878 * When reading from the csb_write mmio register, we have to be
879 * careful to only use the GEN8_CSB_WRITE_PTR portion, which is
880 * the low 4bits. As it happens we know the next 4bits are always
881 * zero and so we can simply masked off the low u8 of the register
882 * and treat it identically to reading from the HWSP (without having
883 * to use explicit shifting and masking, and probably bifurcating
884 * the code to handle the legacy mmio read).
885 */
886 head = execlists->csb_head;
887 tail = READ_ONCE(*execlists->csb_write);
888 GEM_TRACE("%s cs-irq head=%d, tail=%d\n", engine->name, head, tail);
889 if (unlikely(head == tail))
890 return;
Chris Wilson9153e6b2018-03-21 09:10:27 +0000891
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100892 /*
893 * Hopefully paired with a wmb() in HW!
894 *
895 * We must complete the read of the write pointer before any reads
896 * from the CSB, so that we do not see stale values. Without an rmb
897 * (lfence) the HW may speculatively perform the CSB[] reads *before*
898 * we perform the READ_ONCE(*csb_write).
899 */
900 rmb();
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000901
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100902 do {
Chris Wilson8ea397f2018-06-28 21:12:06 +0100903 struct i915_request *rq;
904 unsigned int status;
905 unsigned int count;
906
907 if (++head == GEN8_CSB_ENTRIES)
908 head = 0;
909
910 /*
911 * We are flying near dragons again.
912 *
913 * We hold a reference to the request in execlist_port[]
914 * but no more than that. We are operating in softirq
915 * context and so cannot hold any mutex or sleep. That
916 * prevents us stopping the requests we are processing
917 * in port[] from being retired simultaneously (the
918 * breadcrumb will be complete before we see the
919 * context-switch). As we only hold the reference to the
920 * request, any pointer chasing underneath the request
921 * is subject to a potential use-after-free. Thus we
922 * store all of the bookkeeping within port[] as
923 * required, and avoid using unguarded pointers beneath
924 * request itself. The same applies to the atomic
925 * status notifier.
926 */
927
Chris Wilson8ea397f2018-06-28 21:12:06 +0100928 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
929 engine->name, head,
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100930 buf[2 * head + 0], buf[2 * head + 1],
Chris Wilson8ea397f2018-06-28 21:12:06 +0100931 execlists->active);
932
Chris Wilsonbc4237e2018-06-28 21:12:07 +0100933 status = buf[2 * head];
Chris Wilson8ea397f2018-06-28 21:12:06 +0100934 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
935 GEN8_CTX_STATUS_PREEMPTED))
936 execlists_set_active(execlists,
937 EXECLISTS_ACTIVE_HWACK);
938 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
939 execlists_clear_active(execlists,
940 EXECLISTS_ACTIVE_HWACK);
941
942 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
943 continue;
944
945 /* We should never get a COMPLETED | IDLE_ACTIVE! */
946 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
947
948 if (status & GEN8_CTX_STATUS_COMPLETE &&
949 buf[2*head + 1] == execlists->preempt_complete_status) {
950 GEM_TRACE("%s preempt-idle\n", engine->name);
951 complete_preempt_context(execlists);
952 continue;
Chris Wilson767a9832017-09-13 09:56:05 +0100953 }
Chris Wilson8ea397f2018-06-28 21:12:06 +0100954
955 if (status & GEN8_CTX_STATUS_PREEMPTED &&
956 execlists_is_active(execlists,
957 EXECLISTS_ACTIVE_PREEMPT))
958 continue;
959
960 GEM_BUG_ON(!execlists_is_active(execlists,
961 EXECLISTS_ACTIVE_USER));
962
963 rq = port_unpack(port, &count);
964 GEM_TRACE("%s out[0]: ctx=%d.%d, global=%d (fence %llx:%d) (current %d), prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000965 engine->name,
Chris Wilson8ea397f2018-06-28 21:12:06 +0100966 port->context_id, count,
967 rq ? rq->global_seqno : 0,
968 rq ? rq->fence.context : 0,
969 rq ? rq->fence.seqno : 0,
970 intel_engine_get_seqno(engine),
971 rq ? rq_prio(rq) : 0);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300972
Chris Wilson8ea397f2018-06-28 21:12:06 +0100973 /* Check the context/desc id for this event matches */
974 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
Chris Wilsona37951a2017-01-24 11:00:06 +0000975
Chris Wilson8ea397f2018-06-28 21:12:06 +0100976 GEM_BUG_ON(count == 0);
977 if (--count == 0) {
978 /*
979 * On the final event corresponding to the
980 * submission of this context, we expect either
981 * an element-switch event or a completion
982 * event (and on completion, the active-idle
983 * marker). No more preemptions, lite-restore
984 * or otherwise.
985 */
986 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
987 GEM_BUG_ON(port_isset(&port[1]) &&
988 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
989 GEM_BUG_ON(!port_isset(&port[1]) &&
990 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100991
Chris Wilson73377db2018-05-16 19:33:53 +0100992 /*
Chris Wilson8ea397f2018-06-28 21:12:06 +0100993 * We rely on the hardware being strongly
994 * ordered, that the breadcrumb write is
995 * coherent (visible from the CPU) before the
996 * user interrupt and CSB is processed.
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000997 */
Chris Wilson8ea397f2018-06-28 21:12:06 +0100998 GEM_BUG_ON(!i915_request_completed(rq));
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000999
Chris Wilson8ea397f2018-06-28 21:12:06 +01001000 execlists_context_schedule_out(rq,
1001 INTEL_CONTEXT_SCHEDULE_OUT);
1002 i915_request_put(rq);
Michel Thierryba74cb12017-11-20 12:34:58 +00001003
Chris Wilson8ea397f2018-06-28 21:12:06 +01001004 GEM_TRACE("%s completed ctx=%d\n",
1005 engine->name, port->context_id);
Michel Thierryba74cb12017-11-20 12:34:58 +00001006
Chris Wilson8ea397f2018-06-28 21:12:06 +01001007 port = execlists_port_complete(execlists, port);
1008 if (port_isset(port))
1009 execlists_user_begin(execlists, port);
1010 else
1011 execlists_user_end(execlists);
1012 } else {
1013 port_set(port, port_pack(rq, count));
Chris Wilson4af0d722017-03-25 20:10:53 +00001014 }
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001015 } while (head != tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001016
Chris Wilsonbc4237e2018-06-28 21:12:07 +01001017 execlists->csb_head = head;
Chris Wilson73377db2018-05-16 19:33:53 +01001018}
1019
Chris Wilson9512f982018-06-28 21:12:11 +01001020static void __execlists_submission_tasklet(struct intel_engine_cs *const engine)
Chris Wilson73377db2018-05-16 19:33:53 +01001021{
Chris Wilson9512f982018-06-28 21:12:11 +01001022 lockdep_assert_held(&engine->timeline.lock);
Chris Wilson73377db2018-05-16 19:33:53 +01001023
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001024 process_csb(engine);
Chris Wilson73377db2018-05-16 19:33:53 +01001025 if (!execlists_is_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001026 execlists_dequeue(engine);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001027}
1028
Chris Wilson9512f982018-06-28 21:12:11 +01001029/*
1030 * Check the unread Context Status Buffers and manage the submission of new
1031 * contexts to the ELSP accordingly.
1032 */
1033static void execlists_submission_tasklet(unsigned long data)
1034{
1035 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
1036 unsigned long flags;
1037
1038 GEM_TRACE("%s awake?=%d, active=%x\n",
1039 engine->name,
1040 engine->i915->gt.awake,
1041 engine->execlists.active);
1042
1043 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsond78d3342018-07-19 08:50:29 +01001044 __execlists_submission_tasklet(engine);
Chris Wilson9512f982018-06-28 21:12:11 +01001045 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1046}
1047
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001048static void queue_request(struct intel_engine_cs *engine,
Chris Wilson0c7112a2018-04-18 19:40:51 +01001049 struct i915_sched_node *node,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001050 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001051{
Chris Wilsone2f34962018-10-01 15:47:54 +01001052 list_add_tail(&node->link, i915_sched_lookup_priolist(engine, prio));
Chris Wilson9512f982018-06-28 21:12:11 +01001053}
1054
1055static void __submit_queue_imm(struct intel_engine_cs *engine)
1056{
1057 struct intel_engine_execlists * const execlists = &engine->execlists;
1058
1059 if (reset_in_progress(execlists))
1060 return; /* defer until we restart the engine following reset */
1061
1062 if (execlists->tasklet.func == execlists_submission_tasklet)
1063 __execlists_submission_tasklet(engine);
1064 else
1065 tasklet_hi_schedule(&execlists->tasklet);
Chris Wilsonae2f5c02018-03-26 12:50:34 +01001066}
1067
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001068static void submit_queue(struct intel_engine_cs *engine, int prio)
1069{
Chris Wilson9512f982018-06-28 21:12:11 +01001070 if (prio > engine->execlists.queue_priority) {
Chris Wilsone2f34962018-10-01 15:47:54 +01001071 engine->execlists.queue_priority = prio;
Chris Wilson9512f982018-06-28 21:12:11 +01001072 __submit_queue_imm(engine);
1073 }
Chris Wilson27606fd2017-09-16 21:44:13 +01001074}
1075
Chris Wilsone61e0f52018-02-21 09:56:36 +00001076static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001077{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001078 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001079 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001080
Chris Wilson663f71e2016-11-14 20:41:00 +00001081 /* Will be called from irq-context when using foreign fences. */
Chris Wilsona89d1f92018-05-02 17:38:39 +01001082 spin_lock_irqsave(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001083
Chris Wilson0c7112a2018-04-18 19:40:51 +01001084 queue_request(engine, &request->sched, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001085
Chris Wilson655250a2018-06-29 08:53:20 +01001086 GEM_BUG_ON(RB_EMPTY_ROOT(&engine->execlists.queue.rb_root));
Chris Wilson0c7112a2018-04-18 19:40:51 +01001087 GEM_BUG_ON(list_empty(&request->sched.link));
Chris Wilson6c067572017-05-17 13:10:03 +01001088
Chris Wilson9512f982018-06-28 21:12:11 +01001089 submit_queue(engine, rq_prio(request));
1090
Chris Wilsona89d1f92018-05-02 17:38:39 +01001091 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001092}
1093
Chris Wilson1fc44d92018-05-17 22:26:32 +01001094static void execlists_context_destroy(struct intel_context *ce)
1095{
Chris Wilson1fc44d92018-05-17 22:26:32 +01001096 GEM_BUG_ON(ce->pin_count);
1097
Chris Wilsondd12c6c2018-06-25 11:06:03 +01001098 if (!ce->state)
1099 return;
1100
Chris Wilson1fc44d92018-05-17 22:26:32 +01001101 intel_ring_free(ce->ring);
Chris Wilsonefe79d42018-06-25 11:06:04 +01001102
1103 GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
1104 i915_gem_object_put(ce->state->obj);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001105}
1106
Chris Wilson867985d2018-05-17 22:26:33 +01001107static void execlists_context_unpin(struct intel_context *ce)
Chris Wilson1fc44d92018-05-17 22:26:32 +01001108{
Chris Wilsonbc2477f2018-10-03 12:09:41 +01001109 struct intel_engine_cs *engine;
1110
1111 /*
1112 * The tasklet may still be using a pointer to our state, via an
1113 * old request. However, since we know we only unpin the context
1114 * on retirement of the following request, we know that the last
1115 * request referencing us will have had a completion CS interrupt.
1116 * If we see that it is still active, it means that the tasklet hasn't
1117 * had the chance to run yet; let it run before we teardown the
1118 * reference it may use.
1119 */
1120 engine = READ_ONCE(ce->active);
1121 if (unlikely(engine)) {
1122 unsigned long flags;
1123
1124 spin_lock_irqsave(&engine->timeline.lock, flags);
1125 process_csb(engine);
1126 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1127
1128 GEM_BUG_ON(READ_ONCE(ce->active));
1129 }
1130
Chris Wilson288f1ce2018-09-04 16:31:17 +01001131 i915_gem_context_unpin_hw_id(ce->gem_context);
1132
Chris Wilson1fc44d92018-05-17 22:26:32 +01001133 intel_ring_unpin(ce->ring);
1134
1135 ce->state->obj->pin_global--;
1136 i915_gem_object_unpin_map(ce->state->obj);
1137 i915_vma_unpin(ce->state);
1138
1139 i915_gem_context_put(ce->gem_context);
1140}
1141
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001142static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1143{
1144 unsigned int flags;
1145 int err;
1146
1147 /*
1148 * Clear this page out of any CPU caches for coherent swap-in/out.
1149 * We only want to do this on the first bind so that we do not stall
1150 * on an active context (which by nature is already on the GPU).
1151 */
1152 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
Chris Wilson666424a2018-09-14 13:35:04 +01001153 err = i915_gem_object_set_to_wc_domain(vma->obj, true);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001154 if (err)
1155 return err;
1156 }
1157
1158 flags = PIN_GLOBAL | PIN_HIGH;
Jakub Bartmiński496bcce2018-07-27 16:11:46 +02001159 flags |= PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001160
Chris Wilsonc00db492018-07-27 10:29:47 +01001161 return i915_vma_pin(vma, 0, 0, flags);
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001162}
1163
Chris Wilson1fc44d92018-05-17 22:26:32 +01001164static struct intel_context *
1165__execlists_context_pin(struct intel_engine_cs *engine,
1166 struct i915_gem_context *ctx,
1167 struct intel_context *ce)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001168{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001169 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001170 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001171
Chris Wilson1fc44d92018-05-17 22:26:32 +01001172 ret = execlists_context_deferred_alloc(ctx, engine, ce);
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001173 if (ret)
1174 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001175 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001176
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001177 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001178 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001179 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001180
Chris Wilson666424a2018-09-14 13:35:04 +01001181 vaddr = i915_gem_object_pin_map(ce->state->obj,
1182 i915_coherent_map_type(ctx->i915) |
1183 I915_MAP_OVERRIDE);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001184 if (IS_ERR(vaddr)) {
1185 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001186 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001187 }
1188
Chris Wilson5503cb02018-07-27 16:55:01 +01001189 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001190 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001191 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001192
Chris Wilson288f1ce2018-09-04 16:31:17 +01001193 ret = i915_gem_context_pin_hw_id(ctx);
1194 if (ret)
1195 goto unpin_ring;
1196
Chris Wilson1fc44d92018-05-17 22:26:32 +01001197 intel_lr_context_descriptor_update(ctx, engine, ce);
Chris Wilson9021ad02016-05-24 14:53:37 +01001198
Chris Wilsondee60ca2018-09-14 13:35:02 +01001199 GEM_BUG_ON(!intel_ring_offset_valid(ce->ring, ce->ring->head));
1200
Chris Wilsona3aabe82016-10-04 21:11:26 +01001201 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1202 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001203 i915_ggtt_offset(ce->ring->vma);
Chris Wilsondee60ca2018-09-14 13:35:02 +01001204 ce->lrc_reg_state[CTX_RING_HEAD + 1] = ce->ring->head;
1205 ce->lrc_reg_state[CTX_RING_TAIL + 1] = ce->ring->tail;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001206
Chris Wilson3d574a62017-10-13 21:26:16 +01001207 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001208 i915_gem_context_get(ctx);
Chris Wilson1fc44d92018-05-17 22:26:32 +01001209 return ce;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001210
Chris Wilson288f1ce2018-09-04 16:31:17 +01001211unpin_ring:
1212 intel_ring_unpin(ce->ring);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001213unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001214 i915_gem_object_unpin_map(ce->state->obj);
1215unpin_vma:
1216 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001217err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001218 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001219 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001220}
1221
Chris Wilson1fc44d92018-05-17 22:26:32 +01001222static const struct intel_context_ops execlists_context_ops = {
1223 .unpin = execlists_context_unpin,
1224 .destroy = execlists_context_destroy,
1225};
1226
1227static struct intel_context *
1228execlists_context_pin(struct intel_engine_cs *engine,
1229 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001230{
Chris Wilsonab82a062018-04-30 14:15:01 +01001231 struct intel_context *ce = to_intel_context(ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001232
Chris Wilson91c8a322016-07-05 10:40:23 +01001233 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson4bdafb92018-09-26 21:12:22 +01001234 GEM_BUG_ON(!ctx->ppgtt);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001235
Chris Wilson1fc44d92018-05-17 22:26:32 +01001236 if (likely(ce->pin_count++))
1237 return ce;
1238 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001239
Chris Wilson1fc44d92018-05-17 22:26:32 +01001240 ce->ops = &execlists_context_ops;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001241
Chris Wilson1fc44d92018-05-17 22:26:32 +01001242 return __execlists_context_pin(engine, ctx, ce);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001243}
1244
Chris Wilsone61e0f52018-02-21 09:56:36 +00001245static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001246{
Chris Wilsonfd138212017-11-15 15:12:04 +00001247 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001248
Chris Wilson1fc44d92018-05-17 22:26:32 +01001249 GEM_BUG_ON(!request->hw_context->pin_count);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001250
Chris Wilsonef11c012016-12-18 15:37:19 +00001251 /* Flush enough space to reduce the likelihood of waiting after
1252 * we start building the request - in which case we will just
1253 * have to repeat work.
1254 */
1255 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1256
Chris Wilsonfd138212017-11-15 15:12:04 +00001257 ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1258 if (ret)
1259 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001260
Chris Wilsonef11c012016-12-18 15:37:19 +00001261 /* Note that after this point, we have committed to using
1262 * this request as it is being used to both track the
1263 * state of engine initialisation and liveness of the
1264 * golden renderstate above. Think twice before you try
1265 * to cancel/unwind this request now.
1266 */
1267
1268 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1269 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001270}
1271
Arun Siluvery9e000842015-07-03 14:27:31 +01001272/*
1273 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1274 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1275 * but there is a slight complication as this is applied in WA batch where the
1276 * values are only initialized once so we cannot take register value at the
1277 * beginning and reuse it further; hence we save its value to memory, upload a
1278 * constant value with bit21 set and then we restore it back with the saved value.
1279 * To simplify the WA, a constant value is formed by using the default value
1280 * of this register. This shouldn't be a problem because we are only modifying
1281 * it for a short period and this batch in non-premptible. We can ofcourse
1282 * use additional instructions that read the actual value of the register
1283 * at that time and set our bit of interest but it makes the WA complicated.
1284 *
1285 * This WA is also required for Gen9 so extracting as a function avoids
1286 * code duplication.
1287 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001288static u32 *
1289gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001290{
Chris Wilson51797492018-12-04 14:15:16 +00001291 /* NB no one else is allowed to scribble over scratch + 256! */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001292 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1293 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001294 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001295 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001296
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001297 *batch++ = MI_LOAD_REGISTER_IMM(1);
1298 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1299 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001300
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001301 batch = gen8_emit_pipe_control(batch,
1302 PIPE_CONTROL_CS_STALL |
1303 PIPE_CONTROL_DC_FLUSH_ENABLE,
1304 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001305
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001306 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1307 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
Chris Wilson51797492018-12-04 14:15:16 +00001308 *batch++ = i915_scratch_offset(engine->i915) + 256;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001309 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001310
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001311 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001312}
1313
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001314/*
1315 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1316 * initialized at the beginning and shared across all contexts but this field
1317 * helps us to have multiple batches at different offsets and select them based
1318 * on a criteria. At the moment this batch always start at the beginning of the page
1319 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001320 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001321 * The number of WA applied are not known at the beginning; we use this field
1322 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001323 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001324 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1325 * so it adds NOOPs as padding to make it cacheline aligned.
1326 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1327 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001328 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001329static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001330{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001331 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001332 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001333
Arun Siluveryc82435b2015-06-19 18:37:13 +01001334 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001335 if (IS_BROADWELL(engine->i915))
1336 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001337
Arun Siluvery0160f052015-06-23 15:46:57 +01001338 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1339 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001340 batch = gen8_emit_pipe_control(batch,
1341 PIPE_CONTROL_FLUSH_L3 |
1342 PIPE_CONTROL_GLOBAL_GTT_IVB |
1343 PIPE_CONTROL_CS_STALL |
1344 PIPE_CONTROL_QW_WRITE,
Chris Wilson51797492018-12-04 14:15:16 +00001345 i915_scratch_offset(engine->i915) +
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001346 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001347
Chris Wilsonbeecec92017-10-03 21:34:52 +01001348 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1349
Arun Siluvery17ee9502015-06-19 19:07:01 +01001350 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001351 while ((unsigned long)batch % CACHELINE_BYTES)
1352 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001353
1354 /*
1355 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1356 * execution depends on the length specified in terms of cache lines
1357 * in the register CTX_RCS_INDIRECT_CTX
1358 */
1359
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001360 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001361}
1362
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001363struct lri {
1364 i915_reg_t reg;
1365 u32 value;
1366};
1367
1368static u32 *emit_lri(u32 *batch, const struct lri *lri, unsigned int count)
1369{
1370 GEM_BUG_ON(!count || count > 63);
1371
1372 *batch++ = MI_LOAD_REGISTER_IMM(count);
1373 do {
1374 *batch++ = i915_mmio_reg_offset(lri->reg);
1375 *batch++ = lri->value;
1376 } while (lri++, --count);
1377 *batch++ = MI_NOOP;
1378
1379 return batch;
1380}
1381
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001382static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001383{
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001384 static const struct lri lri[] = {
1385 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
1386 {
1387 COMMON_SLICE_CHICKEN2,
1388 __MASKED_FIELD(GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE,
1389 0),
1390 },
1391
1392 /* BSpec: 11391 */
1393 {
1394 FF_SLICE_CHICKEN,
1395 __MASKED_FIELD(FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX,
1396 FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX),
1397 },
1398
1399 /* BSpec: 11299 */
1400 {
1401 _3D_CHICKEN3,
1402 __MASKED_FIELD(_3D_CHICKEN_SF_PROVOKING_VERTEX_FIX,
1403 _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX),
1404 }
1405 };
1406
Chris Wilsonbeecec92017-10-03 21:34:52 +01001407 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1408
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001409 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001410 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001411
Chris Wilson5ee4a7a2018-06-18 10:41:50 +01001412 batch = emit_lri(batch, lri, ARRAY_SIZE(lri));
Mika Kuoppala873e8172016-07-20 14:26:13 +03001413
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001414 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001415 if (HAS_POOLED_EU(engine->i915)) {
1416 /*
1417 * EU pool configuration is setup along with golden context
1418 * during context initialization. This value depends on
1419 * device type (2x6 or 3x6) and needs to be updated based
1420 * on which subslice is disabled especially for 2x6
1421 * devices, however it is safe to load default
1422 * configuration of 3x6 device instead of masking off
1423 * corresponding bits because HW ignores bits of a disabled
1424 * subslice and drops down to appropriate config. Please
1425 * see render_state_setup() in i915_gem_render_state.c for
1426 * possible configurations, to avoid duplication they are
1427 * not shown here again.
1428 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001429 *batch++ = GEN9_MEDIA_POOL_STATE;
1430 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1431 *batch++ = 0x00777000;
1432 *batch++ = 0;
1433 *batch++ = 0;
1434 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001435 }
1436
Chris Wilsonbeecec92017-10-03 21:34:52 +01001437 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1438
Arun Siluvery0504cff2015-07-14 15:01:27 +01001439 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001440 while ((unsigned long)batch % CACHELINE_BYTES)
1441 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001442
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001443 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001444}
1445
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001446static u32 *
1447gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1448{
1449 int i;
1450
1451 /*
1452 * WaPipeControlBefore3DStateSamplePattern: cnl
1453 *
1454 * Ensure the engine is idle prior to programming a
1455 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1456 */
1457 batch = gen8_emit_pipe_control(batch,
1458 PIPE_CONTROL_CS_STALL,
1459 0);
1460 /*
1461 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1462 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1463 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1464 * confusing. Since gen8_emit_pipe_control() already advances the
1465 * batch by 6 dwords, we advance the other 10 here, completing a
1466 * cacheline. It's not clear if the workaround requires this padding
1467 * before other commands, or if it's just the regular padding we would
1468 * already have for the workaround bb, so leave it here for now.
1469 */
1470 for (i = 0; i < 10; i++)
1471 *batch++ = MI_NOOP;
1472
1473 /* Pad to end of cacheline */
1474 while ((unsigned long)batch % CACHELINE_BYTES)
1475 *batch++ = MI_NOOP;
1476
1477 return batch;
1478}
1479
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001480#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1481
1482static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001483{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001484 struct drm_i915_gem_object *obj;
1485 struct i915_vma *vma;
1486 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001487
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001488 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001489 if (IS_ERR(obj))
1490 return PTR_ERR(obj);
1491
Chris Wilson82ad6442018-06-05 16:37:58 +01001492 vma = i915_vma_instance(obj, &engine->i915->ggtt.vm, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001493 if (IS_ERR(vma)) {
1494 err = PTR_ERR(vma);
1495 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001496 }
1497
Chris Wilson7a859c62018-07-27 10:18:55 +01001498 err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001499 if (err)
1500 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001501
Chris Wilson48bb74e2016-08-15 10:49:04 +01001502 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001503 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001504
1505err:
1506 i915_gem_object_put(obj);
1507 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001508}
1509
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001510static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001511{
Chris Wilson6a2f59e2018-07-21 13:50:37 +01001512 i915_vma_unpin_and_release(&engine->wa_ctx.vma, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001513}
1514
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001515typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1516
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001517static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001518{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001519 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001520 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1521 &wa_ctx->per_ctx };
1522 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001523 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001524 void *batch, *batch_ptr;
1525 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001526 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001527
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001528 if (GEM_DEBUG_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001529 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001530
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001531 switch (INTEL_GEN(engine->i915)) {
Oscar Mateocc38cae2018-05-08 14:29:23 -07001532 case 11:
1533 return 0;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001534 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001535 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1536 wa_bb_fn[1] = NULL;
1537 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001538 case 9:
1539 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001540 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001541 break;
1542 case 8:
1543 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001544 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001545 break;
1546 default:
1547 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001548 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001549 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001550
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001551 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001552 if (ret) {
1553 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1554 return ret;
1555 }
1556
Chris Wilson48bb74e2016-08-15 10:49:04 +01001557 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001558 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001559
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001560 /*
1561 * Emit the two workaround batch buffers, recording the offset from the
1562 * start of the workaround batch buffer object for each and their
1563 * respective sizes.
1564 */
1565 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1566 wa_bb[i]->offset = batch_ptr - batch;
Tvrtko Ursulinbbb8a9d2018-10-12 07:31:42 +01001567 if (GEM_DEBUG_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1568 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001569 ret = -EINVAL;
1570 break;
1571 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001572 if (wa_bb_fn[i])
1573 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001574 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001575 }
1576
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001577 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1578
Arun Siluvery17ee9502015-06-19 19:07:01 +01001579 kunmap_atomic(batch);
1580 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001581 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001582
1583 return ret;
1584}
1585
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001586static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001587{
Chris Wilsonc0336662016-05-06 15:40:21 +01001588 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001589
1590 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001591
1592 /*
1593 * Make sure we're not enabling the new 12-deep CSB
1594 * FIFO as that requires a slightly updated handling
1595 * in the ctx switch irq. Since we're currently only
1596 * using only 2 elements of the enhanced execlists the
1597 * deeper FIFO it's not needed and it's not worth adding
1598 * more statements to the irq handler to support it.
1599 */
1600 if (INTEL_GEN(dev_priv) >= 11)
1601 I915_WRITE(RING_MODE_GEN7(engine),
1602 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1603 else
1604 I915_WRITE(RING_MODE_GEN7(engine),
1605 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1606
Chris Wilson9a4dc802018-05-18 11:09:33 +01001607 I915_WRITE(RING_MI_MODE(engine->mmio_base),
1608 _MASKED_BIT_DISABLE(STOP_RING));
1609
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001610 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1611 engine->status_page.ggtt_offset);
1612 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1613}
1614
Chris Wilson9a4dc802018-05-18 11:09:33 +01001615static bool unexpected_starting_state(struct intel_engine_cs *engine)
1616{
1617 struct drm_i915_private *dev_priv = engine->i915;
1618 bool unexpected = false;
1619
1620 if (I915_READ(RING_MI_MODE(engine->mmio_base)) & STOP_RING) {
1621 DRM_DEBUG_DRIVER("STOP_RING still set in RING_MI_MODE\n");
1622 unexpected = true;
1623 }
1624
1625 return unexpected;
1626}
1627
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001628static int gen8_init_common_ring(struct intel_engine_cs *engine)
1629{
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00001630 intel_engine_apply_workarounds(engine);
1631
Chris Wilson805615d2018-08-15 19:42:51 +01001632 intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001633
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001634 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001635
Chris Wilson9a4dc802018-05-18 11:09:33 +01001636 if (GEM_SHOW_DEBUG() && unexpected_starting_state(engine)) {
1637 struct drm_printer p = drm_debug_printer(__func__);
1638
1639 intel_engine_dump(engine, &p, NULL);
1640 }
1641
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001642 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001643
Chris Wilson821ed7d2016-09-09 14:11:53 +01001644 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001645}
1646
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001647static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001648{
Chris Wilsonc0336662016-05-06 15:40:21 +01001649 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001650 int ret;
1651
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001652 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001653 if (ret)
1654 return ret;
1655
Tvrtko Ursulin69bcdec2018-12-03 12:50:12 +00001656 intel_engine_apply_whitelist(engine);
Oscar Mateo59b449d2018-04-10 09:12:47 -07001657
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001658 /* We need to disable the AsyncFlip performance optimisations in order
1659 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1660 * programmed to '1' on all products.
1661 *
1662 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1663 */
1664 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1665
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001666 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1667
Oscar Mateo59b449d2018-04-10 09:12:47 -07001668 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001669}
1670
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001671static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001672{
1673 int ret;
1674
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001675 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001676 if (ret)
1677 return ret;
1678
Tvrtko Ursulin69bcdec2018-12-03 12:50:12 +00001679 intel_engine_apply_whitelist(engine);
Oscar Mateo59b449d2018-04-10 09:12:47 -07001680
1681 return 0;
Damien Lespiau82ef8222015-02-09 19:33:08 +00001682}
1683
Chris Wilson5adfb772018-05-16 19:33:51 +01001684static struct i915_request *
1685execlists_reset_prepare(struct intel_engine_cs *engine)
1686{
1687 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson63572932018-05-16 19:33:54 +01001688 struct i915_request *request, *active;
Chris Wilson9512f982018-06-28 21:12:11 +01001689 unsigned long flags;
Chris Wilson5adfb772018-05-16 19:33:51 +01001690
Chris Wilson66fc8292018-08-15 14:58:27 +01001691 GEM_TRACE("%s: depth<-%d\n", engine->name,
1692 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01001693
1694 /*
1695 * Prevent request submission to the hardware until we have
1696 * completed the reset in i915_gem_reset_finish(). If a request
1697 * is completed by one engine, it may then queue a request
1698 * to a second via its execlists->tasklet *just* as we are
1699 * calling engine->init_hw() and also writing the ELSP.
1700 * Turning off the execlists->tasklet until the reset is over
1701 * prevents the race.
1702 */
1703 __tasklet_disable_sync_once(&execlists->tasklet);
1704
Chris Wilson9512f982018-06-28 21:12:11 +01001705 spin_lock_irqsave(&engine->timeline.lock, flags);
1706
Chris Wilson63572932018-05-16 19:33:54 +01001707 /*
1708 * We want to flush the pending context switches, having disabled
1709 * the tasklet above, we can assume exclusive access to the execlists.
1710 * For this allows us to catch up with an inflight preemption event,
1711 * and avoid blaming an innocent request if the stall was due to the
1712 * preemption itself.
1713 */
Chris Wilsonfd8526e2018-06-28 21:12:10 +01001714 process_csb(engine);
Chris Wilson63572932018-05-16 19:33:54 +01001715
1716 /*
1717 * The last active request can then be no later than the last request
1718 * now in ELSP[0]. So search backwards from there, so that if the GPU
1719 * has advanced beyond the last CSB update, it will be pardoned.
1720 */
1721 active = NULL;
1722 request = port_request(execlists->port);
1723 if (request) {
Chris Wilson3f6e9822018-05-16 19:33:55 +01001724 /*
1725 * Prevent the breadcrumb from advancing before we decide
1726 * which request is currently active.
1727 */
1728 intel_engine_stop_cs(engine);
1729
Chris Wilson63572932018-05-16 19:33:54 +01001730 list_for_each_entry_from_reverse(request,
1731 &engine->timeline.requests,
1732 link) {
1733 if (__i915_request_completed(request,
1734 request->global_seqno))
1735 break;
1736
1737 active = request;
1738 }
Chris Wilson63572932018-05-16 19:33:54 +01001739 }
1740
Chris Wilson9512f982018-06-28 21:12:11 +01001741 spin_unlock_irqrestore(&engine->timeline.lock, flags);
1742
Chris Wilson63572932018-05-16 19:33:54 +01001743 return active;
Chris Wilson5adfb772018-05-16 19:33:51 +01001744}
1745
1746static void execlists_reset(struct intel_engine_cs *engine,
1747 struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001748{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001749 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson221ab97192017-09-16 21:44:14 +01001750 unsigned long flags;
Chris Wilson56922512018-04-28 12:15:32 +01001751 u32 *regs;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001752
Tvrtko Ursulinc5f6d572018-09-26 15:50:33 +01001753 GEM_TRACE("%s request global=%d, current=%d\n",
Tvrtko Ursulin0c5c7df2018-04-06 13:35:14 +01001754 engine->name, request ? request->global_seqno : 0,
1755 intel_engine_get_seqno(engine));
Chris Wilson42232212018-01-02 15:12:32 +00001756
Chris Wilsond8857d52018-06-28 21:12:05 +01001757 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001758
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001759 /*
1760 * Catch up with any missed context-switch interrupts.
1761 *
1762 * Ideally we would just read the remaining CSB entries now that we
1763 * know the gpu is idle. However, the CSB registers are sometimes^W
1764 * often trashed across a GPU reset! Instead we have to rely on
1765 * guessing the missed context-switch events by looking at what
1766 * requests were completed.
1767 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001768 execlists_cancel_port_requests(execlists);
Chris Wilson221ab97192017-09-16 21:44:14 +01001769
1770 /* Push back any incomplete requests for replay after the reset. */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001771 __unwind_incomplete_requests(engine);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001772
Chris Wilsonc3160da2018-05-31 09:22:45 +01001773 /* Following the reset, we need to reload the CSB read/write pointers */
Chris Wilsonf4b58f02018-06-28 21:12:08 +01001774 reset_csb_pointers(&engine->execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01001775
Chris Wilsond8857d52018-06-28 21:12:05 +01001776 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001777
Chris Wilsona3e38832018-03-02 14:32:45 +00001778 /*
1779 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001780 * and will try to replay it on restarting. The context image may
1781 * have been corrupted by the reset, in which case we may have
1782 * to service a new GPU hang, but more likely we can continue on
1783 * without impact.
1784 *
1785 * If the request was guilty, we presume the context is corrupt
1786 * and have to at least restore the RING register in the context
1787 * image back to the expected values to skip over the guilty request.
1788 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001789 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001790 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001791
Chris Wilsona3e38832018-03-02 14:32:45 +00001792 /*
1793 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001794 * We cannot rely on the context being intact across the GPU hang,
1795 * so clear it and rebuild just what we need for the breadcrumb.
1796 * All pending requests for this context will be zapped, and any
1797 * future request will be after userspace has had the opportunity
1798 * to recreate its own state.
1799 */
Chris Wilson1fc44d92018-05-17 22:26:32 +01001800 regs = request->hw_context->lrc_reg_state;
Chris Wilsonfe0c4932018-05-18 10:02:11 +01001801 if (engine->pinned_default_state) {
1802 memcpy(regs, /* skip restoring the vanilla PPHWSP */
1803 engine->pinned_default_state + LRC_STATE_PN * PAGE_SIZE,
1804 engine->context_size - PAGE_SIZE);
Chris Wilson56922512018-04-28 12:15:32 +01001805 }
Chris Wilson4e0d64d2018-05-17 22:26:30 +01001806 execlists_init_reg_state(regs,
1807 request->gem_context, engine, request->ring);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001808
Chris Wilson821ed7d2016-09-09 14:11:53 +01001809 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilson56922512018-04-28 12:15:32 +01001810 regs[CTX_RING_BUFFER_START + 1] = i915_ggtt_offset(request->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001811
Chris Wilson41d37682018-06-11 12:08:45 +01001812 request->ring->head = intel_ring_wrap(request->ring, request->postfix);
1813 regs[CTX_RING_HEAD + 1] = request->ring->head;
1814
Chris Wilson821ed7d2016-09-09 14:11:53 +01001815 intel_ring_update_space(request->ring);
1816
Chris Wilsona3aabe82016-10-04 21:11:26 +01001817 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01001818 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001819}
1820
Chris Wilson5adfb772018-05-16 19:33:51 +01001821static void execlists_reset_finish(struct intel_engine_cs *engine)
1822{
Chris Wilson5db1d4e2018-06-04 08:34:40 +01001823 struct intel_engine_execlists * const execlists = &engine->execlists;
1824
Chris Wilsonfe25f302018-05-22 11:19:37 +01001825 /*
Chris Wilson9e4fa012018-08-28 16:27:02 +01001826 * After a GPU reset, we may have requests to replay. Do so now while
1827 * we still have the forcewake to be sure that the GPU is not allowed
1828 * to sleep before we restart and reload a context.
Chris Wilsonfe25f302018-05-22 11:19:37 +01001829 *
Chris Wilsonfe25f302018-05-22 11:19:37 +01001830 */
Chris Wilson9e4fa012018-08-28 16:27:02 +01001831 if (!RB_EMPTY_ROOT(&execlists->queue.rb_root))
1832 execlists->tasklet.func(execlists->tasklet.data);
Chris Wilson5adfb772018-05-16 19:33:51 +01001833
Chris Wilson9e4fa012018-08-28 16:27:02 +01001834 tasklet_enable(&execlists->tasklet);
Chris Wilson66fc8292018-08-15 14:58:27 +01001835 GEM_TRACE("%s: depth->%d\n", engine->name,
1836 atomic_read(&execlists->tasklet.count));
Chris Wilson5adfb772018-05-16 19:33:51 +01001837}
1838
Chris Wilsone61e0f52018-02-21 09:56:36 +00001839static int intel_logical_ring_emit_pdps(struct i915_request *rq)
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001840{
Chris Wilson4e0d64d2018-05-17 22:26:30 +01001841 struct i915_hw_ppgtt *ppgtt = rq->gem_context->ppgtt;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001842 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001843 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001844 u32 *cs;
1845 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001846
Chris Wilsone61e0f52018-02-21 09:56:36 +00001847 cs = intel_ring_begin(rq, num_lri_cmds * 2 + 2);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001848 if (IS_ERR(cs))
1849 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001850
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001851 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001852 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001853 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1854
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001855 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1856 *cs++ = upper_32_bits(pd_daddr);
1857 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1858 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001859 }
1860
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001861 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001862 intel_ring_advance(rq, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001863
1864 return 0;
1865}
1866
Chris Wilsone61e0f52018-02-21 09:56:36 +00001867static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01001868 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001869 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001870{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001871 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001872 int ret;
1873
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001874 /* Don't rely in hw updating PDPs, specially in lite-restore.
1875 * Ideally, we should set Force PD Restore in ctx descriptor,
1876 * but we can't. Force Restore would be a second option, but
1877 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001878 * not idle). PML4 is allocated during ppgtt init so this is
1879 * not needed in 48-bit.*/
Chris Wilson4bdafb92018-09-26 21:12:22 +01001880 if ((intel_engine_flag(rq->engine) & rq->gem_context->ppgtt->pd_dirty_rings) &&
Chris Wilson82ad6442018-06-05 16:37:58 +01001881 !i915_vm_is_48bit(&rq->gem_context->ppgtt->vm) &&
Chris Wilsone61e0f52018-02-21 09:56:36 +00001882 !intel_vgpu_active(rq->i915)) {
1883 ret = intel_logical_ring_emit_pdps(rq);
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001884 if (ret)
1885 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001886
Chris Wilson4e0d64d2018-05-17 22:26:30 +01001887 rq->gem_context->ppgtt->pd_dirty_rings &= ~intel_engine_flag(rq->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001888 }
1889
Chris Wilson74f9474122018-05-03 20:54:16 +01001890 cs = intel_ring_begin(rq, 6);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001891 if (IS_ERR(cs))
1892 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001893
Chris Wilson279f5a02017-10-05 20:10:05 +01001894 /*
1895 * WaDisableCtxRestoreArbitration:bdw,chv
1896 *
1897 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1898 * particular all the gen that do not need the w/a at all!), if we
1899 * took care to make sure that on every switch into this context
1900 * (both ordinary and for preemption) that arbitrartion was enabled
1901 * we would be fine. However, there doesn't seem to be a downside to
1902 * being paranoid and making sure it is set before each batch and
1903 * every context-switch.
1904 *
1905 * Note that if we fail to enable arbitration before the request
1906 * is complete, then we do not see the context-switch interrupt and
1907 * the engine hangs (with RING_HEAD == RING_TAIL).
1908 *
1909 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1910 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01001911 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1912
Oscar Mateo15648582014-07-24 17:04:32 +01001913 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001914 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07001915 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001916 *cs++ = lower_32_bits(offset);
1917 *cs++ = upper_32_bits(offset);
Chris Wilson74f9474122018-05-03 20:54:16 +01001918
1919 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1920 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001921 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001922
1923 return 0;
1924}
1925
Chris Wilson31bb59c2016-07-01 17:23:27 +01001926static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001927{
Chris Wilsonc0336662016-05-06 15:40:21 +01001928 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001929 I915_WRITE_IMR(engine,
1930 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1931 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001932}
1933
Chris Wilson31bb59c2016-07-01 17:23:27 +01001934static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001935{
Chris Wilsonc0336662016-05-06 15:40:21 +01001936 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001937 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001938}
1939
Chris Wilsone61e0f52018-02-21 09:56:36 +00001940static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001941{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001942 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001943
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001944 cs = intel_ring_begin(request, 4);
1945 if (IS_ERR(cs))
1946 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001947
1948 cmd = MI_FLUSH_DW + 1;
1949
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001950 /* We always require a command barrier so that subsequent
1951 * commands, such as breadcrumb interrupts, are strictly ordered
1952 * wrt the contents of the write cache being flushed to memory
1953 * (and thus being coherent from the CPU).
1954 */
1955 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1956
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001957 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001958 cmd |= MI_INVALIDATE_TLB;
Chris Wilson5fc28052018-11-08 14:00:39 +00001959 if (request->engine->class == VIDEO_DECODE_CLASS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001960 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001961 }
1962
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001963 *cs++ = cmd;
1964 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1965 *cs++ = 0; /* upper addr */
1966 *cs++ = 0; /* value */
1967 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001968
1969 return 0;
1970}
1971
Chris Wilsone61e0f52018-02-21 09:56:36 +00001972static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001973 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001974{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001975 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001976 u32 scratch_addr =
Chris Wilson51797492018-12-04 14:15:16 +00001977 i915_scratch_offset(engine->i915) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001978 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001979 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001980 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001981
1982 flags |= PIPE_CONTROL_CS_STALL;
1983
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001984 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001985 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1986 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001987 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001988 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001989 }
1990
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001991 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001992 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1993 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1994 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1995 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1996 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1997 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1998 flags |= PIPE_CONTROL_QW_WRITE;
1999 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01002000
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002001 /*
2002 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
2003 * pipe control.
2004 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002005 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002006 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002007
2008 /* WaForGAMHang:kbl */
2009 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
2010 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08002011 }
Imre Deak9647ff32015-01-25 13:27:11 -08002012
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002013 len = 6;
2014
2015 if (vf_flush_wa)
2016 len += 6;
2017
2018 if (dc_flush_wa)
2019 len += 12;
2020
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002021 cs = intel_ring_begin(request, len);
2022 if (IS_ERR(cs))
2023 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002024
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002025 if (vf_flush_wa)
2026 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08002027
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002028 if (dc_flush_wa)
2029 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
2030 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002031
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002032 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002033
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00002034 if (dc_flush_wa)
2035 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03002036
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002037 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01002038
2039 return 0;
2040}
2041
Chris Wilson7c17d372016-01-20 15:43:35 +02002042/*
2043 * Reserve space for 2 NOOPs at the end of each request to be
2044 * used as a workaround for not being allowed to do lite
2045 * restore with HEAD==TAIL (WaIdleLiteRestore).
2046 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00002047static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01002048{
Chris Wilsonbeecec92017-10-03 21:34:52 +01002049 /* Ensure there's always at least one preemption point per-request. */
2050 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002051 *cs++ = MI_NOOP;
2052 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002053}
Oscar Mateo4da46e12014-07-24 17:04:27 +01002054
Chris Wilsone61e0f52018-02-21 09:56:36 +00002055static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002056{
Chris Wilson7c17d372016-01-20 15:43:35 +02002057 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
2058 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01002059
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002060 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
2061 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002062 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002063 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002064 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002065 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002066
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002067 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02002068}
Chris Wilson98f29e82016-10-28 13:58:51 +01002069static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
2070
Chris Wilsone61e0f52018-02-21 09:56:36 +00002071static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002072{
Michał Winiarskice81a652016-04-12 15:51:55 +02002073 /* We're using qword write, seqno should be aligned to 8 bytes. */
2074 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
2075
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002076 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2077 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002078 *cs++ = MI_USER_INTERRUPT;
Chris Wilson74f9474122018-05-03 20:54:16 +01002079 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002080 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002081 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002082
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002083 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002084}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002085static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01002086
Chris Wilsone61e0f52018-02-21 09:56:36 +00002087static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002088{
2089 int ret;
2090
Tvrtko Ursulin452420d2018-12-03 13:33:57 +00002091 ret = intel_engine_emit_ctx_wa(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002092 if (ret)
2093 return ret;
2094
Chris Wilsone61e0f52018-02-21 09:56:36 +00002095 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002096 /*
2097 * Failing to program the MOCS is non-fatal.The system will not
2098 * run at peak performance. So generate an error and carry on.
2099 */
2100 if (ret)
2101 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2102
Chris Wilsone61e0f52018-02-21 09:56:36 +00002103 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002104}
2105
Oscar Mateo73e4d072014-07-24 17:04:48 +01002106/**
2107 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002108 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002109 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002110void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002111{
John Harrison6402c332014-10-31 12:00:26 +00002112 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002113
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002114 /*
2115 * Tasklet cannot be active at this point due intel_mark_active/idle
2116 * so this is just for documentation.
2117 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302118 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2119 &engine->execlists.tasklet.state)))
2120 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002121
Chris Wilsonc0336662016-05-06 15:40:21 +01002122 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002123
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002124 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002125 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002126 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002127
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002128 if (engine->cleanup)
2129 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002130
Chris Wilsone8a9c582016-12-18 15:37:20 +00002131 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002132
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002133 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002134
Chris Wilsonc0336662016-05-06 15:40:21 +01002135 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302136 dev_priv->engine[engine->id] = NULL;
2137 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002138}
2139
Chris Wilson209b7952018-07-17 21:29:32 +01002140void intel_execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002141{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002142 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002143 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsone2f34962018-10-01 15:47:54 +01002144 engine->schedule = i915_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302145 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002146
Chris Wilson13291152018-05-16 19:33:52 +01002147 engine->reset.prepare = execlists_reset_prepare;
2148
Chris Wilsonaba5e272017-10-25 15:39:41 +01002149 engine->park = NULL;
2150 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002151
2152 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002153 if (engine->i915->preempt_context)
2154 engine->flags |= I915_ENGINE_HAS_PREEMPTION;
Chris Wilson3fed1802018-02-07 21:05:43 +00002155
2156 engine->i915->caps.scheduler =
2157 I915_SCHEDULER_CAP_ENABLED |
2158 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilson2a694fe2018-04-03 19:35:37 +01002159 if (intel_engine_has_preemption(engine))
Chris Wilson3fed1802018-02-07 21:05:43 +00002160 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002161}
2162
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002163static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002164logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002165{
2166 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002167 engine->init_hw = gen8_init_common_ring;
Chris Wilson5adfb772018-05-16 19:33:51 +01002168
2169 engine->reset.prepare = execlists_reset_prepare;
2170 engine->reset.reset = execlists_reset;
2171 engine->reset.finish = execlists_reset_finish;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002172
2173 engine->context_pin = execlists_context_pin;
Chris Wilsonf73e7392016-12-18 15:37:24 +00002174 engine->request_alloc = execlists_request_alloc;
2175
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002176 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01002177 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002178 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002179
Chris Wilson209b7952018-07-17 21:29:32 +01002180 engine->set_default_submission = intel_execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002181
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002182 if (INTEL_GEN(engine->i915) < 11) {
2183 engine->irq_enable = gen8_logical_ring_enable_irq;
2184 engine->irq_disable = gen8_logical_ring_disable_irq;
2185 } else {
2186 /*
2187 * TODO: On Gen11 interrupt masks need to be clear
2188 * to allow C6 entry. Keep interrupts enabled at
2189 * and take the hit of generating extra interrupts
2190 * until a more refined solution exists.
2191 */
2192 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002193 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002194}
2195
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002196static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002197logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002198{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002199 unsigned int shift = 0;
2200
2201 if (INTEL_GEN(engine->i915) < 11) {
2202 const u8 irq_shifts[] = {
2203 [RCS] = GEN8_RCS_IRQ_SHIFT,
2204 [BCS] = GEN8_BCS_IRQ_SHIFT,
2205 [VCS] = GEN8_VCS1_IRQ_SHIFT,
2206 [VCS2] = GEN8_VCS2_IRQ_SHIFT,
2207 [VECS] = GEN8_VECS_IRQ_SHIFT,
2208 };
2209
2210 shift = irq_shifts[engine->id];
2211 }
2212
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002213 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2214 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002215}
2216
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002217static void
2218logical_ring_setup(struct intel_engine_cs *engine)
2219{
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002220 intel_engine_setup_common(engine);
2221
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002222 /* Intentionally left blank. */
2223 engine->buffer = NULL;
2224
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302225 tasklet_init(&engine->execlists.tasklet,
2226 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002227
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002228 logical_ring_default_vfuncs(engine);
2229 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002230}
2231
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002232static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002233{
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002234 struct drm_i915_private *i915 = engine->i915;
2235 struct intel_engine_execlists * const execlists = &engine->execlists;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002236 int ret;
2237
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002238 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002239 if (ret)
Chris Wilsonb2164e42018-09-20 20:59:48 +01002240 return ret;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002241
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002242 if (HAS_LOGICAL_RING_ELSQ(i915)) {
2243 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002244 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002245 execlists->ctrl_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002246 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2247 } else {
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002248 execlists->submit_reg = i915->regs +
Thomas Daniel05f0add2018-03-02 18:14:59 +02002249 i915_mmio_reg_offset(RING_ELSP(engine));
2250 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002251
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002252 execlists->preempt_complete_status = ~0u;
2253 if (i915->preempt_context) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002254 struct intel_context *ce =
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002255 to_intel_context(i915->preempt_context, engine);
Chris Wilsonab82a062018-04-30 14:15:01 +01002256
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002257 execlists->preempt_complete_status =
Chris Wilsonab82a062018-04-30 14:15:01 +01002258 upper_32_bits(ce->lrc_desc);
2259 }
Chris Wilsond6376372018-02-07 21:05:44 +00002260
Chris Wilson46592892018-11-30 12:59:54 +00002261 execlists->csb_status =
2262 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002263
Chris Wilson46592892018-11-30 12:59:54 +00002264 execlists->csb_write =
2265 &engine->status_page.page_addr[intel_hws_csb_write_index(i915)];
Chris Wilsonbc4237e2018-06-28 21:12:07 +01002266
Chris Wilsonf4b58f02018-06-28 21:12:08 +01002267 reset_csb_pointers(execlists);
Chris Wilsonc3160da2018-05-31 09:22:45 +01002268
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002269 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002270}
2271
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002272int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002273{
2274 struct drm_i915_private *dev_priv = engine->i915;
2275 int ret;
2276
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002277 logical_ring_setup(engine);
2278
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002279 if (HAS_L3_DPF(dev_priv))
2280 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2281
2282 /* Override some for render ring. */
2283 if (INTEL_GEN(dev_priv) >= 9)
2284 engine->init_hw = gen9_init_render_ring;
2285 else
2286 engine->init_hw = gen8_init_render_ring;
2287 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002288 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002289 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2290 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002291
Chris Wilsonb2164e42018-09-20 20:59:48 +01002292 ret = logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002293 if (ret)
2294 return ret;
2295
2296 ret = intel_init_workaround_bb(engine);
2297 if (ret) {
2298 /*
2299 * We continue even if we fail to initialize WA batch
2300 * because we only expect rare glitches but nothing
2301 * critical to prevent us from using GPU
2302 */
2303 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2304 ret);
2305 }
2306
Tvrtko Ursulin69bcdec2018-12-03 12:50:12 +00002307 intel_engine_init_whitelist(engine);
Tvrtko Ursulin4a15c75c2018-12-03 13:33:41 +00002308 intel_engine_init_workarounds(engine);
2309
Chris Wilsonb2164e42018-09-20 20:59:48 +01002310 return 0;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002311}
2312
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002313int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002314{
2315 logical_ring_setup(engine);
2316
2317 return logical_ring_init(engine);
2318}
2319
Jeff McGee0cea6502015-02-13 10:27:56 -06002320static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002321make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002322{
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002323 bool subslice_pg = INTEL_INFO(dev_priv)->sseu.has_subslice_pg;
2324 u8 slices = hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask);
2325 u8 subslices = hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]);
Jeff McGee0cea6502015-02-13 10:27:56 -06002326 u32 rpcs = 0;
2327
2328 /*
2329 * No explicit RPCS request is needed to ensure full
2330 * slice/subslice/EU enablement prior to Gen9.
2331 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002332 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002333 return 0;
2334
2335 /*
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002336 * Since the SScount bitfield in GEN8_R_PWR_CLK_STATE is only three bits
2337 * wide and Icelake has up to eight subslices, specfial programming is
2338 * needed in order to correctly enable all subslices.
2339 *
2340 * According to documentation software must consider the configuration
2341 * as 2x4x8 and hardware will translate this to 1x8x8.
2342 *
2343 * Furthemore, even though SScount is three bits, maximum documented
2344 * value for it is four. From this some rules/restrictions follow:
2345 *
2346 * 1.
2347 * If enabled subslice count is greater than four, two whole slices must
2348 * be enabled instead.
2349 *
2350 * 2.
2351 * When more than one slice is enabled, hardware ignores the subslice
2352 * count altogether.
2353 *
2354 * From these restrictions it follows that it is not possible to enable
2355 * a count of subslices between the SScount maximum of four restriction,
2356 * and the maximum available number on a particular SKU. Either all
2357 * subslices are enabled, or a count between one and four on the first
2358 * slice.
2359 */
2360 if (IS_GEN11(dev_priv) && slices == 1 && subslices >= 4) {
2361 GEM_BUG_ON(subslices & 1);
2362
2363 subslice_pg = false;
2364 slices *= 2;
2365 }
2366
2367 /*
Jeff McGee0cea6502015-02-13 10:27:56 -06002368 * Starting in Gen9, render power gating can leave
2369 * slice/subslice/EU in a partially enabled state. We
2370 * must make an explicit request through RPCS for full
2371 * enablement.
2372 */
Imre Deak43b67992016-08-31 19:13:02 +03002373 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002374 u32 mask, val = slices;
2375
2376 if (INTEL_GEN(dev_priv) >= 11) {
2377 mask = GEN11_RPCS_S_CNT_MASK;
2378 val <<= GEN11_RPCS_S_CNT_SHIFT;
2379 } else {
2380 mask = GEN8_RPCS_S_CNT_MASK;
2381 val <<= GEN8_RPCS_S_CNT_SHIFT;
2382 }
2383
2384 GEM_BUG_ON(val & ~mask);
2385 val &= mask;
2386
2387 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_S_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002388 }
2389
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002390 if (subslice_pg) {
2391 u32 val = subslices;
2392
2393 val <<= GEN8_RPCS_SS_CNT_SHIFT;
2394
2395 GEM_BUG_ON(val & ~GEN8_RPCS_SS_CNT_MASK);
2396 val &= GEN8_RPCS_SS_CNT_MASK;
2397
2398 rpcs |= GEN8_RPCS_ENABLE | GEN8_RPCS_SS_CNT_ENABLE | val;
Jeff McGee0cea6502015-02-13 10:27:56 -06002399 }
2400
Imre Deak43b67992016-08-31 19:13:02 +03002401 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +01002402 u32 val;
2403
2404 val = INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
2405 GEN8_RPCS_EU_MIN_SHIFT;
2406 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MIN_MASK);
2407 val &= GEN8_RPCS_EU_MIN_MASK;
2408
2409 rpcs |= val;
2410
2411 val = INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
2412 GEN8_RPCS_EU_MAX_SHIFT;
2413 GEM_BUG_ON(val & ~GEN8_RPCS_EU_MAX_MASK);
2414 val &= GEN8_RPCS_EU_MAX_MASK;
2415
2416 rpcs |= val;
2417
Jeff McGee0cea6502015-02-13 10:27:56 -06002418 rpcs |= GEN8_RPCS_ENABLE;
2419 }
2420
2421 return rpcs;
2422}
2423
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002424static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002425{
2426 u32 indirect_ctx_offset;
2427
Chris Wilsonc0336662016-05-06 15:40:21 +01002428 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002429 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002430 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002431 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002432 case 11:
2433 indirect_ctx_offset =
2434 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2435 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002436 case 10:
2437 indirect_ctx_offset =
2438 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2439 break;
Michel Thierry71562912016-02-23 10:31:49 +00002440 case 9:
2441 indirect_ctx_offset =
2442 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2443 break;
2444 case 8:
2445 indirect_ctx_offset =
2446 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2447 break;
2448 }
2449
2450 return indirect_ctx_offset;
2451}
2452
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002453static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002454 struct i915_gem_context *ctx,
2455 struct intel_engine_cs *engine,
2456 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002457{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002458 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002459 u32 base = engine->mmio_base;
Chris Wilson1fc44d92018-05-17 22:26:32 +01002460 bool rcs = engine->class == RENDER_CLASS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002461
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002462 /* A context is actually a big batch buffer with several
2463 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2464 * values we are setting here are only for the first context restore:
2465 * on a subsequent save, the GPU will recreate this batchbuffer with new
2466 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2467 * we are not initializing here).
2468 */
2469 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2470 MI_LRI_FORCE_POSTED;
2471
2472 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Paulo Zanoniee435832018-08-09 16:58:52 -07002473 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT) |
Lucas De Marchi08e3e212018-08-03 16:24:43 -07002474 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH));
Paulo Zanoniee435832018-08-09 16:58:52 -07002475 if (INTEL_GEN(dev_priv) < 11) {
2476 regs[CTX_CONTEXT_CONTROL + 1] |=
2477 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT |
2478 CTX_CTRL_RS_CTX_ENABLE);
2479 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002480 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2481 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2482 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2483 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2484 RING_CTL_SIZE(ring->size) | RING_VALID);
2485 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2486 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2487 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2488 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2489 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2490 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2491 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002492 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2493
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002494 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2495 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2496 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002497 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002498 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002499
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002500 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002501 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2502 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002503
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002504 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002505 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002506 }
2507
2508 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2509 if (wa_ctx->per_ctx.size) {
2510 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002511
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002512 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002513 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002514 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002515 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002516
2517 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2518
2519 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002520 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002521 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2522 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2523 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2524 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2525 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2526 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2527 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2528 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002529
Chris Wilson4bdafb92018-09-26 21:12:22 +01002530 if (i915_vm_is_48bit(&ctx->ppgtt->vm)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002531 /* 64b PPGTT (48bit canonical)
2532 * PDP0_DESCRIPTOR contains the base address to PML4 and
2533 * other PDP Descriptors are ignored.
2534 */
Chris Wilson4bdafb92018-09-26 21:12:22 +01002535 ASSIGN_CTX_PML4(ctx->ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002536 }
2537
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002538 if (rcs) {
2539 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2540 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2541 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002542
2543 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002544 }
Chris Wilsond0f5cc52018-07-30 17:43:25 +01002545
2546 regs[CTX_END] = MI_BATCH_BUFFER_END;
2547 if (INTEL_GEN(dev_priv) >= 10)
2548 regs[CTX_END] |= BIT(0);
Chris Wilsona3aabe82016-10-04 21:11:26 +01002549}
2550
2551static int
2552populate_lr_context(struct i915_gem_context *ctx,
2553 struct drm_i915_gem_object *ctx_obj,
2554 struct intel_engine_cs *engine,
2555 struct intel_ring *ring)
2556{
2557 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002558 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002559 int ret;
2560
2561 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2562 if (ret) {
2563 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2564 return ret;
2565 }
2566
2567 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2568 if (IS_ERR(vaddr)) {
2569 ret = PTR_ERR(vaddr);
2570 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2571 return ret;
2572 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002573 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002574
Chris Wilsond2b4b972017-11-10 14:26:33 +00002575 if (engine->default_state) {
2576 /*
2577 * We only want to copy over the template context state;
2578 * skipping over the headers reserved for GuC communication,
2579 * leaving those as zero.
2580 */
2581 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2582 void *defaults;
2583
2584 defaults = i915_gem_object_pin_map(engine->default_state,
2585 I915_MAP_WB);
Matthew Auldaaefa062018-03-01 11:46:39 +00002586 if (IS_ERR(defaults)) {
2587 ret = PTR_ERR(defaults);
2588 goto err_unpin_ctx;
2589 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00002590
2591 memcpy(vaddr + start, defaults + start, engine->context_size);
2592 i915_gem_object_unpin_map(engine->default_state);
2593 }
2594
Chris Wilsona3aabe82016-10-04 21:11:26 +01002595 /* The second page of the context object contains some fields which must
2596 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002597 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2598 execlists_init_reg_state(regs, ctx, engine, ring);
2599 if (!engine->default_state)
2600 regs[CTX_CONTEXT_CONTROL + 1] |=
2601 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002602 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002603 regs[CTX_CONTEXT_CONTROL + 1] |=
2604 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2605 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002606
Matthew Auldaaefa062018-03-01 11:46:39 +00002607err_unpin_ctx:
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002608 i915_gem_object_unpin_map(ctx_obj);
Matthew Auldaaefa062018-03-01 11:46:39 +00002609 return ret;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002610}
2611
Chris Wilsone2efd132016-05-24 14:53:34 +01002612static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson1fc44d92018-05-17 22:26:32 +01002613 struct intel_engine_cs *engine,
2614 struct intel_context *ce)
Oscar Mateoede7d422014-07-24 17:04:12 +01002615{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002616 struct drm_i915_gem_object *ctx_obj;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002617 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002618 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002619 struct intel_ring *ring;
Chris Wilsona89d1f92018-05-02 17:38:39 +01002620 struct i915_timeline *timeline;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002621 int ret;
2622
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002623 if (ce->state)
2624 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002625
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002626 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002627
Michel Thierry0b29c752017-09-13 09:56:00 +01002628 /*
2629 * Before the actual start of the context image, we insert a few pages
2630 * for our own use and for sharing with the GuC.
2631 */
2632 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002633
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002634 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilson467d3572018-06-11 16:33:32 +01002635 if (IS_ERR(ctx_obj))
2636 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002637
Chris Wilson82ad6442018-06-05 16:37:58 +01002638 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.vm, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002639 if (IS_ERR(vma)) {
2640 ret = PTR_ERR(vma);
2641 goto error_deref_obj;
2642 }
2643
Chris Wilsona89d1f92018-05-02 17:38:39 +01002644 timeline = i915_timeline_create(ctx->i915, ctx->name);
2645 if (IS_ERR(timeline)) {
2646 ret = PTR_ERR(timeline);
2647 goto error_deref_obj;
2648 }
2649
2650 ring = intel_engine_create_ring(engine, timeline, ctx->ring_size);
2651 i915_timeline_put(timeline);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002652 if (IS_ERR(ring)) {
2653 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002654 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002655 }
2656
Chris Wilsondca33ec2016-08-02 22:50:20 +01002657 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002658 if (ret) {
2659 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002660 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002661 }
2662
Chris Wilsondca33ec2016-08-02 22:50:20 +01002663 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002664 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002665
2666 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002667
Chris Wilsondca33ec2016-08-02 22:50:20 +01002668error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002669 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002670error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002671 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002672 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002673}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002674
Chris Wilsondee60ca2018-09-14 13:35:02 +01002675void intel_lr_context_resume(struct drm_i915_private *i915)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002676{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002677 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002678 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302679 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002680
Chris Wilsondee60ca2018-09-14 13:35:02 +01002681 /*
2682 * Because we emit WA_TAIL_DWORDS there may be a disparity
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002683 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2684 * that stored in context. As we only write new commands from
2685 * ce->ring->tail onwards, everything before that is junk. If the GPU
2686 * starts reading from its RING_HEAD from the context, it may try to
2687 * execute that junk and die.
2688 *
2689 * So to avoid that we reset the context images upon resume. For
2690 * simplicity, we just zero everything out.
2691 */
Chris Wilsondee60ca2018-09-14 13:35:02 +01002692 list_for_each_entry(ctx, &i915->contexts.list, link) {
2693 for_each_engine(engine, i915, id) {
Chris Wilsonab82a062018-04-30 14:15:01 +01002694 struct intel_context *ce =
2695 to_intel_context(ctx, engine);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002696
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002697 if (!ce->state)
2698 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002699
Chris Wilsone6ba9992017-04-25 14:00:49 +01002700 intel_ring_reset(ce->ring, 0);
Chris Wilsondee60ca2018-09-14 13:35:02 +01002701
2702 if (ce->pin_count) { /* otherwise done in context_pin */
2703 u32 *regs = ce->lrc_reg_state;
2704
2705 regs[CTX_RING_HEAD + 1] = ce->ring->head;
2706 regs[CTX_RING_TAIL + 1] = ce->ring->tail;
2707 }
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002708 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002709 }
2710}
Chris Wilson2c665552018-04-04 10:33:29 +01002711
2712#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2713#include "selftests/intel_lrc.c"
2714#endif