blob: ec2522243b5ea4cb4d054de61a5be7485b8ea9f1 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
211 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100212 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100213 ADVANCED_AD_CONTEXT,
214 LEGACY_64B_CONTEXT
215};
Michel Thierry2dba3232015-07-30 11:06:23 +0100216#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
217#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
218 LEGACY_64B_CONTEXT :\
219 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220enum {
221 FAULT_AND_HANG = 0,
222 FAULT_AND_HALT, /* Debug only */
223 FAULT_AND_STREAM,
224 FAULT_AND_CONTINUE /* Unsupported */
225};
226#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100227#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000228#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
229#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100230
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100231/* Typical size of the average request (2 pipecontrols and a MI_BB) */
232#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
233
Chris Wilson978f1e02016-04-28 09:56:54 +0100234static int execlists_context_deferred_alloc(struct intel_context *ctx,
235 struct intel_engine_cs *engine);
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000236static int intel_lr_context_pin(struct intel_context *ctx,
237 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000238
Oscar Mateo73e4d072014-07-24 17:04:48 +0100239/**
240 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
241 * @dev: DRM device.
242 * @enable_execlists: value of i915.enable_execlists module parameter.
243 *
244 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000245 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100246 *
247 * Return: 1 if Execlists is supported and has to be enabled.
248 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100249int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
250{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200251 WARN_ON(i915.enable_ppgtt == -1);
252
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800253 /* On platforms with execlist available, vGPU will only
254 * support execlist mode, no ring buffer mode.
255 */
256 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
257 return 1;
258
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000259 if (INTEL_INFO(dev)->gen >= 9)
260 return 1;
261
Oscar Mateo127f1002014-07-24 17:04:11 +0100262 if (enable_execlists == 0)
263 return 0;
264
Oscar Mateo14bf9932014-07-24 17:04:34 +0100265 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
266 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100267 return 1;
268
269 return 0;
270}
Oscar Mateoede7d422014-07-24 17:04:12 +0100271
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 struct drm_device *dev = engine->dev;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000276
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000277 if (IS_GEN8(dev) || IS_GEN9(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000278 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000279
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000280 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000281 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000282 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000283
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 engine->ctx_desc_template = GEN8_CTX_VALID;
285 engine->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286 GEN8_CTX_ADDRESSING_MODE_SHIFT;
287 if (IS_GEN8(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000288 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
289 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290
291 /* TODO: WaDisableLiteRestore when we start using semaphore
292 * signalling between Command Streamers */
293 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
294
295 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
296 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000297 if (engine->disable_lite_restore_wa)
298 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000299}
300
301/**
302 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
303 * descriptor for a pinned context
304 *
305 * @ctx: Context to work on
306 * @ring: Engine the descriptor will be used with
307 *
308 * The context descriptor encodes various attributes of a context,
309 * including its GTT address and some flags. Because it's fairly
310 * expensive to calculate, we'll just do it once and cache the result,
311 * which remains valid until the context is unpinned.
312 *
313 * This is what a descriptor looks like, from LSB to MSB:
Chris Wilsonef87bba2016-04-28 09:56:50 +0100314 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000315 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
Chris Wilson7069b142016-04-28 09:56:52 +0100316 * bits 32-52: ctx ID, a globally unique tag
Chris Wilsonef87bba2016-04-28 09:56:50 +0100317 * bits 53-54: mbz, reserved for use by hardware
318 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000319 */
320static void
321intel_lr_context_descriptor_update(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000322 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323{
Chris Wilson7069b142016-04-28 09:56:52 +0100324 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000325
Chris Wilson7069b142016-04-28 09:56:52 +0100326 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
327
328 desc = engine->ctx_desc_template; /* bits 0-11 */
329 desc |= ctx->engine[engine->id].lrc_vma->node.start + /* bits 12-31 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000330 LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson7069b142016-04-28 09:56:52 +0100331 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000332
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000333 ctx->engine[engine->id].lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000334}
335
336uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000337 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000338{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000339 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000340}
341
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300342static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
343 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100344{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300345
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000346 struct intel_engine_cs *engine = rq0->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000347 struct drm_device *dev = engine->dev;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000348 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300349 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100350
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300351 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000352 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300353 rq1->elsp_submitted++;
354 } else {
355 desc[1] = 0;
356 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100357
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000358 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300359 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100360
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300361 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
363 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200364
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000365 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100366 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000367 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100368
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300369 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000370 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100371}
372
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000373static void
374execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
375{
376 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
377 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
378 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
379 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
380}
381
382static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100383{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000384 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300385 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000386 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100387
Mika Kuoppala05d98242015-07-03 17:09:33 +0300388 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100389
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000390 /* True 32b PPGTT with dynamic page allocation: update PDP
391 * registers and point the unallocated PDPs to scratch page.
392 * PML4 is allocated during ppgtt init, so this is not needed
393 * in 48-bit mode.
394 */
395 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
396 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100397}
398
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300399static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
400 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100401{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000402 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100403 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000404
Mika Kuoppala05d98242015-07-03 17:09:33 +0300405 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100406
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300407 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300408 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100409
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100410 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100411 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000412
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300413 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000414
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100415 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100416 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100417}
418
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000419static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100420{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000421 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000422 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100423
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000424 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100425
Peter Antoine779949f2015-05-11 16:03:27 +0100426 /*
427 * If irqs are not active generate a warning as batches that finish
428 * without the irqs may get lost and a GPU Hang may occur.
429 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000430 WARN_ON(!intel_irqs_enabled(engine->dev->dev_private));
Peter Antoine779949f2015-05-11 16:03:27 +0100431
Michel Thierryacdd8842014-07-24 17:04:38 +0100432 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100434 execlist_link) {
435 if (!req0) {
436 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000437 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100438 /* Same ctx: ignore first request, as second request
439 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100440 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100441 list_del(&req0->execlist_link);
442 i915_gem_request_unreference(req0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100443 req0 = cursor;
444 } else {
445 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000446 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100447 break;
448 }
449 }
450
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000451 if (unlikely(!req0))
452 return;
453
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000454 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100455 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000456 * WaIdleLiteRestore: make sure we never cause a lite restore
457 * with HEAD==TAIL.
458 *
459 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
460 * resubmit the request. See gen8_emit_request() for where we
461 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100462 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000463 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100464
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000465 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000466 req0->tail += 8;
467 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100468 }
469
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300470 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100471}
472
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000473static unsigned int
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100474execlists_check_remove_request(struct intel_engine_cs *engine, u32 ctx_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100475{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000476 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100477
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000478 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100479
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000480 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000481 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100482 execlist_link);
483
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100484 if (WARN_ON(!head_req || (head_req->ctx_hw_id != ctx_id)))
485 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100486
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000487 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
488
489 if (--head_req->elsp_submitted > 0)
490 return 0;
491
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100492 list_del(&head_req->execlist_link);
493 i915_gem_request_unreference(head_req);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000494
495 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100496}
497
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000498static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000500 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800501{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000503 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800504
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000505 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800506
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000508
509 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
510 return 0;
511
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000512 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000513 read_pointer));
514
515 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800516}
517
Oscar Mateo73e4d072014-07-24 17:04:48 +0100518/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100519 * intel_lrc_irq_handler() - handle Context Switch interrupts
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100520 * @engine: Engine Command Streamer to handle.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100521 *
522 * Check the unread Context Status Buffers and manage the submission of new
523 * contexts to the ELSP accordingly.
524 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100525static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100526{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100527 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100529 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000530 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000531 u32 csb[GEN8_CSB_ENTRIES][2];
532 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000533 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100534
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100535 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000536
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000537 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100538
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000539 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800540 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100542 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100543
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000545 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
546 break;
547 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
548 &csb[csb_read][1]);
549 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100550 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100551
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000552 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100553
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800554 /* Update the read pointer to the old write pointer. Manual ringbuffer
555 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000556 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000557 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000558 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000559
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100560 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000561
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000562 spin_lock(&engine->execlist_lock);
563
564 for (i = 0; i < csb_read; i++) {
565 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
566 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
567 if (execlists_check_remove_request(engine, csb[i][1]))
568 WARN(1, "Lite Restored request removed from queue\n");
569 } else
570 WARN(1, "Preemption without Lite Restore\n");
571 }
572
573 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
574 GEN8_CTX_STATUS_ELEMENT_SWITCH))
575 submit_contexts +=
576 execlists_check_remove_request(engine, csb[i][1]);
577 }
578
579 if (submit_contexts) {
580 if (!engine->disable_lite_restore_wa ||
581 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
582 execlists_context_unqueue(engine);
583 }
584
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000585 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000586
587 if (unlikely(submit_contexts > 2))
588 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100589}
590
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000591static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100592{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000593 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000594 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100595 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100596
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100597 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100598
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000599 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100600 if (++num_elements > 2)
601 break;
602
603 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000604 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100605
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000606 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000607 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100608 execlist_link);
609
John Harrisonae707972015-05-29 17:44:14 +0100610 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100611 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000612 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100613 list_del(&tail_req->execlist_link);
614 i915_gem_request_unreference(tail_req);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100615 }
616 }
617
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100618 i915_gem_request_reference(request);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000619 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Tvrtko Ursulina3d12762016-04-28 09:56:57 +0100620 request->ctx_hw_id = request->ctx->hw_id;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100621 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000622 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100623
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100624 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100625}
626
John Harrison2f200552015-05-29 17:43:53 +0100627static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100628{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000629 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100630 uint32_t flush_domains;
631 int ret;
632
633 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000634 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100635 flush_domains = I915_GEM_GPU_DOMAINS;
636
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100638 if (ret)
639 return ret;
640
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000641 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100642 return 0;
643}
644
John Harrison535fbe82015-05-29 17:43:32 +0100645static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100646 struct list_head *vmas)
647{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000648 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100649 struct i915_vma *vma;
650 uint32_t flush_domains = 0;
651 bool flush_chipset = false;
652 int ret;
653
654 list_for_each_entry(vma, vmas, exec_list) {
655 struct drm_i915_gem_object *obj = vma->obj;
656
Chris Wilson03ade512015-04-27 13:41:18 +0100657 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000658 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100659 if (ret)
660 return ret;
661 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100662
663 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
664 flush_chipset |= i915_gem_clflush_object(obj, false);
665
666 flush_domains |= obj->base.write_domain;
667 }
668
669 if (flush_domains & I915_GEM_DOMAIN_GTT)
670 wmb();
671
672 /* Unconditionally invalidate gpu caches and ensure that we do flush
673 * any residual writes from the previous batch.
674 */
John Harrison2f200552015-05-29 17:43:53 +0100675 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100676}
677
John Harrison40e895c2015-05-29 17:43:26 +0100678int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000679{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100680 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100681 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000682
Chris Wilson63103462016-04-28 09:56:49 +0100683 /* Flush enough space to reduce the likelihood of waiting after
684 * we start building the request - in which case we will just
685 * have to repeat work.
686 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100687 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100688
Chris Wilson978f1e02016-04-28 09:56:54 +0100689 if (request->ctx->engine[engine->id].state == NULL) {
690 ret = execlists_context_deferred_alloc(request->ctx, engine);
691 if (ret)
692 return ret;
693 }
694
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100695 request->ringbuf = request->ctx->engine[engine->id].ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300696
Alex Daia7e02192015-12-16 11:45:55 -0800697 if (i915.enable_guc_submission) {
698 /*
699 * Check that the GuC has space for the request before
700 * going any further, as the i915_add_request() call
701 * later on mustn't fail ...
702 */
703 struct intel_guc *guc = &request->i915->guc;
704
705 ret = i915_guc_wq_check_space(guc->execbuf_client);
706 if (ret)
707 return ret;
708 }
709
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100710 ret = intel_lr_context_pin(request->ctx, engine);
711 if (ret)
712 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000713
Chris Wilsonbfa01202016-04-28 09:56:48 +0100714 ret = intel_ring_begin(request, 0);
715 if (ret)
716 goto err_unpin;
717
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100718 if (!request->ctx->engine[engine->id].initialised) {
719 ret = engine->init_context(request);
720 if (ret)
721 goto err_unpin;
722
723 request->ctx->engine[engine->id].initialised = true;
724 }
725
726 /* Note that after this point, we have committed to using
727 * this request as it is being used to both track the
728 * state of engine initialisation and liveness of the
729 * golden renderstate above. Think twice before you try
730 * to cancel/unwind this request now.
731 */
732
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100733 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100734 return 0;
735
736err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100737 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000738 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000739}
740
John Harrisonbc0dce32015-03-19 12:30:07 +0000741/*
742 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100743 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000744 *
745 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
746 * really happens during submission is that the context and current tail will be placed
747 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
748 * point, the tail *inside* the context is updated and the ELSP written to.
749 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200750static int
John Harrisonae707972015-05-29 17:44:14 +0100751intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000752{
Chris Wilson7c17d372016-01-20 15:43:35 +0200753 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100754 struct drm_i915_private *dev_priv = request->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000755 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000756
Chris Wilson7c17d372016-01-20 15:43:35 +0200757 intel_logical_ring_advance(ringbuf);
758 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000759
Chris Wilson7c17d372016-01-20 15:43:35 +0200760 /*
761 * Here we add two extra NOOPs as padding to avoid
762 * lite restore of a context with HEAD==TAIL.
763 *
764 * Caller must reserve WA_TAIL_DWORDS for us!
765 */
766 intel_logical_ring_emit(ringbuf, MI_NOOP);
767 intel_logical_ring_emit(ringbuf, MI_NOOP);
768 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100769
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000770 if (intel_engine_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200771 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000772
Chris Wilsona16a4052016-04-28 09:56:56 +0100773 /* We keep the previous context alive until we retire the following
774 * request. This ensures that any the context object is still pinned
775 * for any residual writes the HW makes into it on the context switch
776 * into the next object following the breadcrumb. Otherwise, we may
777 * retire the context too early.
778 */
779 request->previous_context = engine->last_context;
780 engine->last_context = request->ctx;
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000781
Alex Daid1675192015-08-12 15:43:43 +0100782 if (dev_priv->guc.execbuf_client)
783 i915_guc_submit(dev_priv->guc.execbuf_client, request);
784 else
785 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200786
787 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000788}
789
Oscar Mateo73e4d072014-07-24 17:04:48 +0100790/**
791 * execlists_submission() - submit a batchbuffer for execution, Execlists style
792 * @dev: DRM device.
793 * @file: DRM file.
794 * @ring: Engine Command Streamer to submit to.
795 * @ctx: Context to employ for this submission.
796 * @args: execbuffer call arguments.
797 * @vmas: list of vmas.
798 * @batch_obj: the batchbuffer to submit.
799 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000800 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100801 *
802 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
803 * away the submission details of the execbuffer ioctl call.
804 *
805 * Return: non-zero if the submission fails.
806 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100807int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100808 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100809 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100810{
John Harrison5f19e2b2015-05-29 17:43:27 +0100811 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000812 struct intel_engine_cs *engine = params->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100813 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000814 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100815 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100816 int instp_mode;
817 u32 instp_mask;
818 int ret;
819
820 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
821 instp_mask = I915_EXEC_CONSTANTS_MASK;
822 switch (instp_mode) {
823 case I915_EXEC_CONSTANTS_REL_GENERAL:
824 case I915_EXEC_CONSTANTS_ABSOLUTE:
825 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000826 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100827 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
828 return -EINVAL;
829 }
830
831 if (instp_mode != dev_priv->relative_constants_mode) {
832 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
833 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
834 return -EINVAL;
835 }
836
837 /* The HW changed the meaning on this bit on gen6 */
838 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
839 }
840 break;
841 default:
842 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
843 return -EINVAL;
844 }
845
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100846 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
847 DRM_DEBUG("sol reset is gen7 only\n");
848 return -EINVAL;
849 }
850
John Harrison535fbe82015-05-29 17:43:32 +0100851 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100852 if (ret)
853 return ret;
854
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000855 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100856 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson987046a2016-04-28 09:56:46 +0100857 ret = intel_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100858 if (ret)
859 return ret;
860
861 intel_logical_ring_emit(ringbuf, MI_NOOP);
862 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200863 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100864 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
865 intel_logical_ring_advance(ringbuf);
866
867 dev_priv->relative_constants_mode = instp_mode;
868 }
869
John Harrison5f19e2b2015-05-29 17:43:27 +0100870 exec_start = params->batch_obj_vm_offset +
871 args->batch_start_offset;
872
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000873 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100874 if (ret)
875 return ret;
876
John Harrison95c24162015-05-29 17:43:31 +0100877 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000878
John Harrison8a8edb52015-05-29 17:43:33 +0100879 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100880
Oscar Mateo454afeb2014-07-24 17:04:22 +0100881 return 0;
882}
883
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100884void intel_execlists_cancel_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000885{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000886 struct drm_i915_gem_request *req, *tmp;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100887 LIST_HEAD(cancel_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000888
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000889 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000890
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100891 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100892 list_replace_init(&engine->execlist_queue, &cancel_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100893 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000894
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100895 list_for_each_entry_safe(req, tmp, &cancel_list, execlist_link) {
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000896 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000897 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000898 }
899}
900
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000901void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100902{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000903 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100904 int ret;
905
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000906 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100907 return;
908
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000909 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100910 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100911 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000912 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100913
914 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000915 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
916 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
917 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100918 return;
919 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000920 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100921}
922
John Harrison4866d722015-05-29 17:43:55 +0100923int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100924{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000925 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100926 int ret;
927
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000928 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100929 return 0;
930
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000931 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100932 if (ret)
933 return ret;
934
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000935 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100936 return 0;
937}
938
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100939static int intel_lr_context_pin(struct intel_context *ctx,
940 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000941{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100942 struct drm_i915_private *dev_priv = ctx->i915;
943 struct drm_i915_gem_object *ctx_obj;
944 struct intel_ringbuffer *ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100945 void *vaddr;
946 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000947 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000948
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100949 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000950
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100951 if (ctx->engine[engine->id].pin_count++)
952 return 0;
953
954 ctx_obj = ctx->engine[engine->id].state;
Nick Hoathe84fe802015-09-11 12:53:46 +0100955 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
956 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
957 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100958 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000959
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100960 vaddr = i915_gem_object_pin_map(ctx_obj);
961 if (IS_ERR(vaddr)) {
962 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000963 goto unpin_ctx_obj;
964 }
965
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100966 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
967
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100968 ringbuf = ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000969 ret = intel_pin_and_map_ringbuffer_obj(engine->dev, ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +0100970 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100971 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100972
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100973 i915_gem_context_reference(ctx);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000974 ctx->engine[engine->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
975 intel_lr_context_descriptor_update(ctx, engine);
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +0000976 lrc_reg_state[CTX_RING_BUFFER_START+1] = ringbuf->vma->node.start;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000977 ctx->engine[engine->id].lrc_reg_state = lrc_reg_state;
Nick Hoathe84fe802015-09-11 12:53:46 +0100978 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200979
Nick Hoathe84fe802015-09-11 12:53:46 +0100980 /* Invalidate GuC TLB. */
981 if (i915.enable_guc_submission)
982 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000983
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100984 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000985
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100986unpin_map:
987 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000988unpin_ctx_obj:
989 i915_gem_object_ggtt_unpin(ctx_obj);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100990err:
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000991 ctx->engine[engine->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000992 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000993}
994
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000995void intel_lr_context_unpin(struct intel_context *ctx,
996 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000997{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100998 struct drm_i915_gem_object *ctx_obj;
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100999
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001000 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
1001 GEM_BUG_ON(ctx->engine[engine->id].pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001002
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001003 if (--ctx->engine[engine->id].pin_count)
1004 return;
1005
1006 intel_unpin_ringbuffer_obj(ctx->engine[engine->id].ringbuf);
1007
1008 ctx_obj = ctx->engine[engine->id].state;
1009 i915_gem_object_unpin_map(ctx_obj);
1010 i915_gem_object_ggtt_unpin(ctx_obj);
1011
1012 ctx->engine[engine->id].lrc_vma = NULL;
1013 ctx->engine[engine->id].lrc_desc = 0;
1014 ctx->engine[engine->id].lrc_reg_state = NULL;
1015
1016 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001017}
1018
John Harrisone2be4fa2015-05-29 17:43:54 +01001019static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001020{
1021 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001022 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001023 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001024 struct drm_device *dev = engine->dev;
Michel Thierry771b9a52014-11-11 16:47:33 +00001025 struct drm_i915_private *dev_priv = dev->dev_private;
1026 struct i915_workarounds *w = &dev_priv->workarounds;
1027
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001028 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001029 return 0;
1030
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001031 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001032 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001033 if (ret)
1034 return ret;
1035
Chris Wilson987046a2016-04-28 09:56:46 +01001036 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001037 if (ret)
1038 return ret;
1039
1040 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1041 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001042 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001043 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1044 }
1045 intel_logical_ring_emit(ringbuf, MI_NOOP);
1046
1047 intel_logical_ring_advance(ringbuf);
1048
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001049 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001050 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001051 if (ret)
1052 return ret;
1053
1054 return 0;
1055}
1056
Arun Siluvery83b8a982015-07-08 10:27:05 +01001057#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001058 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001059 int __index = (index)++; \
1060 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001061 return -ENOSPC; \
1062 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001063 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001064 } while (0)
1065
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001066#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001067 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001068
1069/*
1070 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1071 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1072 * but there is a slight complication as this is applied in WA batch where the
1073 * values are only initialized once so we cannot take register value at the
1074 * beginning and reuse it further; hence we save its value to memory, upload a
1075 * constant value with bit21 set and then we restore it back with the saved value.
1076 * To simplify the WA, a constant value is formed by using the default value
1077 * of this register. This shouldn't be a problem because we are only modifying
1078 * it for a short period and this batch in non-premptible. We can ofcourse
1079 * use additional instructions that read the actual value of the register
1080 * at that time and set our bit of interest but it makes the WA complicated.
1081 *
1082 * This WA is also required for Gen9 so extracting as a function avoids
1083 * code duplication.
1084 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001085static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001086 uint32_t *const batch,
1087 uint32_t index)
1088{
1089 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1090
Arun Siluverya4106a72015-07-14 15:01:29 +01001091 /*
1092 * WaDisableLSQCROPERFforOCL:skl
1093 * This WA is implemented in skl_init_clock_gating() but since
1094 * this batch updates GEN8_L3SQCREG4 with default value we need to
1095 * set this bit here to retain the WA during flush.
1096 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001097 if (IS_SKL_REVID(engine->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001098 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1099
Arun Siluveryf1afe242015-08-04 16:22:20 +01001100 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001101 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001102 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001103 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001104 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001105
Arun Siluvery83b8a982015-07-08 10:27:05 +01001106 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001107 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001108 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001109
Arun Siluvery83b8a982015-07-08 10:27:05 +01001110 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1111 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1112 PIPE_CONTROL_DC_FLUSH_ENABLE));
1113 wa_ctx_emit(batch, index, 0);
1114 wa_ctx_emit(batch, index, 0);
1115 wa_ctx_emit(batch, index, 0);
1116 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001117
Arun Siluveryf1afe242015-08-04 16:22:20 +01001118 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001119 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001120 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001121 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001122 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001123
1124 return index;
1125}
1126
Arun Siluvery17ee9502015-06-19 19:07:01 +01001127static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1128 uint32_t offset,
1129 uint32_t start_alignment)
1130{
1131 return wa_ctx->offset = ALIGN(offset, start_alignment);
1132}
1133
1134static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1135 uint32_t offset,
1136 uint32_t size_alignment)
1137{
1138 wa_ctx->size = offset - wa_ctx->offset;
1139
1140 WARN(wa_ctx->size % size_alignment,
1141 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1142 wa_ctx->size, size_alignment);
1143 return 0;
1144}
1145
1146/**
1147 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1148 *
1149 * @ring: only applicable for RCS
1150 * @wa_ctx: structure representing wa_ctx
1151 * offset: specifies start of the batch, should be cache-aligned. This is updated
1152 * with the offset value received as input.
1153 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1154 * @batch: page in which WA are loaded
1155 * @offset: This field specifies the start of the batch, it should be
1156 * cache-aligned otherwise it is adjusted accordingly.
1157 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1158 * initialized at the beginning and shared across all contexts but this field
1159 * helps us to have multiple batches at different offsets and select them based
1160 * on a criteria. At the moment this batch always start at the beginning of the page
1161 * and at this point we don't have multiple wa_ctx batch buffers.
1162 *
1163 * The number of WA applied are not known at the beginning; we use this field
1164 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001165 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001166 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1167 * so it adds NOOPs as padding to make it cacheline aligned.
1168 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1169 * makes a complete batch buffer.
1170 *
1171 * Return: non-zero if we exceed the PAGE_SIZE limit.
1172 */
1173
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001174static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001175 struct i915_wa_ctx_bb *wa_ctx,
1176 uint32_t *const batch,
1177 uint32_t *offset)
1178{
Arun Siluvery0160f052015-06-23 15:46:57 +01001179 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001180 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1181
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001182 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001183 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001184
Arun Siluveryc82435b2015-06-19 18:37:13 +01001185 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001186 if (IS_BROADWELL(engine->dev)) {
1187 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001188 if (rc < 0)
1189 return rc;
1190 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001191 }
1192
Arun Siluvery0160f052015-06-23 15:46:57 +01001193 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1194 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001195 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001196
Arun Siluvery83b8a982015-07-08 10:27:05 +01001197 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1198 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1199 PIPE_CONTROL_GLOBAL_GTT_IVB |
1200 PIPE_CONTROL_CS_STALL |
1201 PIPE_CONTROL_QW_WRITE));
1202 wa_ctx_emit(batch, index, scratch_addr);
1203 wa_ctx_emit(batch, index, 0);
1204 wa_ctx_emit(batch, index, 0);
1205 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001206
Arun Siluvery17ee9502015-06-19 19:07:01 +01001207 /* Pad to end of cacheline */
1208 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001209 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001210
1211 /*
1212 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1213 * execution depends on the length specified in terms of cache lines
1214 * in the register CTX_RCS_INDIRECT_CTX
1215 */
1216
1217 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1218}
1219
1220/**
1221 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1222 *
1223 * @ring: only applicable for RCS
1224 * @wa_ctx: structure representing wa_ctx
1225 * offset: specifies start of the batch, should be cache-aligned.
1226 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001227 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001228 * @offset: This field specifies the start of this batch.
1229 * This batch is started immediately after indirect_ctx batch. Since we ensure
1230 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1231 *
1232 * The number of DWORDS written are returned using this field.
1233 *
1234 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1235 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1236 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001237static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001238 struct i915_wa_ctx_bb *wa_ctx,
1239 uint32_t *const batch,
1240 uint32_t *offset)
1241{
1242 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1243
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001244 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001245 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001246
Arun Siluvery83b8a982015-07-08 10:27:05 +01001247 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001248
1249 return wa_ctx_end(wa_ctx, *offset = index, 1);
1250}
1251
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001252static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001253 struct i915_wa_ctx_bb *wa_ctx,
1254 uint32_t *const batch,
1255 uint32_t *offset)
1256{
Arun Siluverya4106a72015-07-14 15:01:29 +01001257 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001258 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001259 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1260
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001261 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001262 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001263 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001264 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001265
Arun Siluverya4106a72015-07-14 15:01:29 +01001266 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001267 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001268 if (ret < 0)
1269 return ret;
1270 index = ret;
1271
Arun Siluvery0504cff2015-07-14 15:01:27 +01001272 /* Pad to end of cacheline */
1273 while (index % CACHELINE_DWORDS)
1274 wa_ctx_emit(batch, index, MI_NOOP);
1275
1276 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1277}
1278
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001279static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001280 struct i915_wa_ctx_bb *wa_ctx,
1281 uint32_t *const batch,
1282 uint32_t *offset)
1283{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001284 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001285 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1286
Arun Siluvery9b014352015-07-14 15:01:30 +01001287 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001288 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001289 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001290 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001291 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001292 wa_ctx_emit(batch, index,
1293 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1294 wa_ctx_emit(batch, index, MI_NOOP);
1295 }
1296
Tim Goreb1e429f2016-03-21 14:37:29 +00001297 /* WaClearTdlStateAckDirtyBits:bxt */
1298 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1299 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1300
1301 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1302 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1303
1304 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1305 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1306
1307 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1308 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1309
1310 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1311 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1312 wa_ctx_emit(batch, index, 0x0);
1313 wa_ctx_emit(batch, index, MI_NOOP);
1314 }
1315
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001316 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001317 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001318 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001319 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1320
Arun Siluvery0504cff2015-07-14 15:01:27 +01001321 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1322
1323 return wa_ctx_end(wa_ctx, *offset = index, 1);
1324}
1325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001326static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001327{
1328 int ret;
1329
Dave Gordond37cd8a2016-04-22 19:14:32 +01001330 engine->wa_ctx.obj = i915_gem_object_create(engine->dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001331 PAGE_ALIGN(size));
Chris Wilsonfe3db792016-04-25 13:32:13 +01001332 if (IS_ERR(engine->wa_ctx.obj)) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001333 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001334 ret = PTR_ERR(engine->wa_ctx.obj);
1335 engine->wa_ctx.obj = NULL;
1336 return ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001337 }
1338
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001339 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001340 if (ret) {
1341 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1342 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001343 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001344 return ret;
1345 }
1346
1347 return 0;
1348}
1349
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001350static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001351{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001352 if (engine->wa_ctx.obj) {
1353 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1354 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1355 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001356 }
1357}
1358
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001359static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001360{
1361 int ret;
1362 uint32_t *batch;
1363 uint32_t offset;
1364 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001365 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001366
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001367 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001368
Arun Siluvery5e60d792015-06-23 15:50:44 +01001369 /* update this when WA for higher Gen are added */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001370 if (INTEL_INFO(engine->dev)->gen > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001371 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001372 INTEL_INFO(engine->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001373 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001374 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001375
Arun Siluveryc4db7592015-06-19 18:37:11 +01001376 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001377 if (engine->scratch.obj == NULL) {
1378 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001379 return -EINVAL;
1380 }
1381
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001382 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001383 if (ret) {
1384 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1385 return ret;
1386 }
1387
Dave Gordon033908a2015-12-10 18:51:23 +00001388 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001389 batch = kmap_atomic(page);
1390 offset = 0;
1391
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001392 if (INTEL_INFO(engine->dev)->gen == 8) {
1393 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001394 &wa_ctx->indirect_ctx,
1395 batch,
1396 &offset);
1397 if (ret)
1398 goto out;
1399
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001400 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001401 &wa_ctx->per_ctx,
1402 batch,
1403 &offset);
1404 if (ret)
1405 goto out;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001406 } else if (INTEL_INFO(engine->dev)->gen == 9) {
1407 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001408 &wa_ctx->indirect_ctx,
1409 batch,
1410 &offset);
1411 if (ret)
1412 goto out;
1413
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001414 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001415 &wa_ctx->per_ctx,
1416 batch,
1417 &offset);
1418 if (ret)
1419 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001420 }
1421
1422out:
1423 kunmap_atomic(batch);
1424 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001425 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001426
1427 return ret;
1428}
1429
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001430static void lrc_init_hws(struct intel_engine_cs *engine)
1431{
1432 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1433
1434 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1435 (u32)engine->status_page.gfx_addr);
1436 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1437}
1438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001439static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001440{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001441 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001442 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001443 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001444
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001445 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001446
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001447 I915_WRITE_IMR(engine,
1448 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1449 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001450
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001451 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001452 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1453 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001454 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001455
1456 /*
1457 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1458 * zero, we need to read the write pointer from hardware and use its
1459 * value because "this register is power context save restored".
1460 * Effectively, these states have been observed:
1461 *
1462 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1463 * BDW | CSB regs not reset | CSB regs reset |
1464 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001465 * SKL | ? | ? |
1466 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001467 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001468 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001469 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001470
1471 /*
1472 * When the CSB registers are reset (also after power-up / gpu reset),
1473 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1474 * this special case, so the first element read is CSB[0].
1475 */
1476 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1477 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1478
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001479 engine->next_context_status_buffer = next_context_status_buffer_hw;
1480 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001481
Tomas Elffc0768c2016-03-21 16:26:59 +00001482 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001483
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001484 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001485}
1486
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001487static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001488{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001489 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001490 struct drm_i915_private *dev_priv = dev->dev_private;
1491 int ret;
1492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001493 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001494 if (ret)
1495 return ret;
1496
1497 /* We need to disable the AsyncFlip performance optimisations in order
1498 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1499 * programmed to '1' on all products.
1500 *
1501 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1502 */
1503 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1504
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001505 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1506
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001507 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001508}
1509
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001510static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001511{
1512 int ret;
1513
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001514 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001515 if (ret)
1516 return ret;
1517
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001518 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001519}
1520
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001521static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1522{
1523 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001524 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001525 struct intel_ringbuffer *ringbuf = req->ringbuf;
1526 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1527 int i, ret;
1528
Chris Wilson987046a2016-04-28 09:56:46 +01001529 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001530 if (ret)
1531 return ret;
1532
1533 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1534 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1535 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1536
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001537 intel_logical_ring_emit_reg(ringbuf,
1538 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001539 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001540 intel_logical_ring_emit_reg(ringbuf,
1541 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001542 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1543 }
1544
1545 intel_logical_ring_emit(ringbuf, MI_NOOP);
1546 intel_logical_ring_advance(ringbuf);
1547
1548 return 0;
1549}
1550
John Harrisonbe795fc2015-05-29 17:44:03 +01001551static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001552 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001553{
John Harrisonbe795fc2015-05-29 17:44:03 +01001554 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001555 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001556 int ret;
1557
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001558 /* Don't rely in hw updating PDPs, specially in lite-restore.
1559 * Ideally, we should set Force PD Restore in ctx descriptor,
1560 * but we can't. Force Restore would be a second option, but
1561 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001562 * not idle). PML4 is allocated during ppgtt init so this is
1563 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001564 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001565 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001566 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1567 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001568 ret = intel_logical_ring_emit_pdps(req);
1569 if (ret)
1570 return ret;
1571 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001572
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001573 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001574 }
1575
Chris Wilson987046a2016-04-28 09:56:46 +01001576 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001577 if (ret)
1578 return ret;
1579
1580 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001581 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1582 (ppgtt<<8) |
1583 (dispatch_flags & I915_DISPATCH_RS ?
1584 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001585 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1586 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1587 intel_logical_ring_emit(ringbuf, MI_NOOP);
1588 intel_logical_ring_advance(ringbuf);
1589
1590 return 0;
1591}
1592
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001593static bool gen8_logical_ring_get_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001594{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001595 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001596 struct drm_i915_private *dev_priv = dev->dev_private;
1597 unsigned long flags;
1598
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001599 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001600 return false;
1601
1602 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001603 if (engine->irq_refcount++ == 0) {
1604 I915_WRITE_IMR(engine,
1605 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1606 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001607 }
1608 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1609
1610 return true;
1611}
1612
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001613static void gen8_logical_ring_put_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001614{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001615 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 unsigned long flags;
1618
1619 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001620 if (--engine->irq_refcount == 0) {
1621 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1622 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001623 }
1624 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1625}
1626
John Harrison7deb4d32015-05-29 17:43:59 +01001627static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001628 u32 invalidate_domains,
1629 u32 unused)
1630{
John Harrison7deb4d32015-05-29 17:43:59 +01001631 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001632 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001633 struct drm_device *dev = engine->dev;
Oscar Mateo47122742014-07-24 17:04:28 +01001634 struct drm_i915_private *dev_priv = dev->dev_private;
1635 uint32_t cmd;
1636 int ret;
1637
Chris Wilson987046a2016-04-28 09:56:46 +01001638 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001639 if (ret)
1640 return ret;
1641
1642 cmd = MI_FLUSH_DW + 1;
1643
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001644 /* We always require a command barrier so that subsequent
1645 * commands, such as breadcrumb interrupts, are strictly ordered
1646 * wrt the contents of the write cache being flushed to memory
1647 * (and thus being coherent from the CPU).
1648 */
1649 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1650
1651 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1652 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001653 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001654 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001655 }
1656
1657 intel_logical_ring_emit(ringbuf, cmd);
1658 intel_logical_ring_emit(ringbuf,
1659 I915_GEM_HWS_SCRATCH_ADDR |
1660 MI_FLUSH_DW_USE_GTT);
1661 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1662 intel_logical_ring_emit(ringbuf, 0); /* value */
1663 intel_logical_ring_advance(ringbuf);
1664
1665 return 0;
1666}
1667
John Harrison7deb4d32015-05-29 17:43:59 +01001668static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001669 u32 invalidate_domains,
1670 u32 flush_domains)
1671{
John Harrison7deb4d32015-05-29 17:43:59 +01001672 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001673 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001674 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001675 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001676 u32 flags = 0;
1677 int ret;
1678
1679 flags |= PIPE_CONTROL_CS_STALL;
1680
1681 if (flush_domains) {
1682 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1683 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001684 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001685 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001686 }
1687
1688 if (invalidate_domains) {
1689 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1690 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1691 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1692 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1693 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1694 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1695 flags |= PIPE_CONTROL_QW_WRITE;
1696 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001697
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001698 /*
1699 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1700 * pipe control.
1701 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001702 if (IS_GEN9(engine->dev))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001703 vf_flush_wa = true;
1704 }
Imre Deak9647ff32015-01-25 13:27:11 -08001705
Chris Wilson987046a2016-04-28 09:56:46 +01001706 ret = intel_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001707 if (ret)
1708 return ret;
1709
Imre Deak9647ff32015-01-25 13:27:11 -08001710 if (vf_flush_wa) {
1711 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1712 intel_logical_ring_emit(ringbuf, 0);
1713 intel_logical_ring_emit(ringbuf, 0);
1714 intel_logical_ring_emit(ringbuf, 0);
1715 intel_logical_ring_emit(ringbuf, 0);
1716 intel_logical_ring_emit(ringbuf, 0);
1717 }
1718
Oscar Mateo47122742014-07-24 17:04:28 +01001719 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1720 intel_logical_ring_emit(ringbuf, flags);
1721 intel_logical_ring_emit(ringbuf, scratch_addr);
1722 intel_logical_ring_emit(ringbuf, 0);
1723 intel_logical_ring_emit(ringbuf, 0);
1724 intel_logical_ring_emit(ringbuf, 0);
1725 intel_logical_ring_advance(ringbuf);
1726
1727 return 0;
1728}
1729
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001730static u32 gen8_get_seqno(struct intel_engine_cs *engine)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001731{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001732 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001733}
1734
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001735static void gen8_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001736{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001737 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001738}
1739
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001740static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001741{
Imre Deak319404d2015-08-14 18:35:27 +03001742 /*
1743 * On BXT A steppings there is a HW coherency issue whereby the
1744 * MI_STORE_DATA_IMM storing the completed request's seqno
1745 * occasionally doesn't invalidate the CPU cache. Work around this by
1746 * clflushing the corresponding cacheline whenever the caller wants
1747 * the coherency to be guaranteed. Note that this cacheline is known
1748 * to be clean at this point, since we only write it in
1749 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1750 * this clflush in practice becomes an invalidate operation.
1751 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001752 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001753}
1754
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001755static void bxt_a_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Imre Deak319404d2015-08-14 18:35:27 +03001756{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001757 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Imre Deak319404d2015-08-14 18:35:27 +03001758
1759 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001760 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001761}
1762
Chris Wilson7c17d372016-01-20 15:43:35 +02001763/*
1764 * Reserve space for 2 NOOPs at the end of each request to be
1765 * used as a workaround for not being allowed to do lite
1766 * restore with HEAD==TAIL (WaIdleLiteRestore).
1767 */
1768#define WA_TAIL_DWORDS 2
1769
1770static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1771{
1772 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1773}
1774
John Harrisonc4e76632015-05-29 17:44:01 +01001775static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001776{
John Harrisonc4e76632015-05-29 17:44:01 +01001777 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001778 int ret;
1779
Chris Wilson987046a2016-04-28 09:56:46 +01001780 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001781 if (ret)
1782 return ret;
1783
Chris Wilson7c17d372016-01-20 15:43:35 +02001784 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1785 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001786
Oscar Mateo4da46e12014-07-24 17:04:27 +01001787 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001788 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1789 intel_logical_ring_emit(ringbuf,
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001790 hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001791 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001792 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001793 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001794 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1795 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001796 return intel_logical_ring_advance_and_submit(request);
1797}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001798
Chris Wilson7c17d372016-01-20 15:43:35 +02001799static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1800{
1801 struct intel_ringbuffer *ringbuf = request->ringbuf;
1802 int ret;
1803
Chris Wilson987046a2016-04-28 09:56:46 +01001804 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001805 if (ret)
1806 return ret;
1807
Michał Winiarskice81a652016-04-12 15:51:55 +02001808 /* We're using qword write, seqno should be aligned to 8 bytes. */
1809 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1810
Chris Wilson7c17d372016-01-20 15:43:35 +02001811 /* w/a for post sync ops following a GPGPU operation we
1812 * need a prior CS_STALL, which is emitted by the flush
1813 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001814 */
Michał Winiarskice81a652016-04-12 15:51:55 +02001815 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
Chris Wilson7c17d372016-01-20 15:43:35 +02001816 intel_logical_ring_emit(ringbuf,
1817 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1818 PIPE_CONTROL_CS_STALL |
1819 PIPE_CONTROL_QW_WRITE));
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001820 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001821 intel_logical_ring_emit(ringbuf, 0);
1822 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001823 /* We're thrashing one dword of HWS. */
1824 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson7c17d372016-01-20 15:43:35 +02001825 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
Michał Winiarskice81a652016-04-12 15:51:55 +02001826 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001827 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001828}
1829
John Harrisonbe013632015-05-29 17:43:45 +01001830static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001831{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001832 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001833 int ret;
1834
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001835 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001836 if (ret)
1837 return ret;
1838
1839 if (so.rodata == NULL)
1840 return 0;
1841
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001842 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001843 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001844 if (ret)
1845 goto out;
1846
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001847 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001848 (so.ggtt_offset + so.aux_batch_offset),
1849 I915_DISPATCH_SECURE);
1850 if (ret)
1851 goto out;
1852
John Harrisonb2af0372015-05-29 17:43:50 +01001853 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001854
Damien Lespiaucef437a2015-02-10 19:32:19 +00001855out:
1856 i915_gem_render_state_fini(&so);
1857 return ret;
1858}
1859
John Harrison87531812015-05-29 17:43:44 +01001860static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001861{
1862 int ret;
1863
John Harrisone2be4fa2015-05-29 17:43:54 +01001864 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001865 if (ret)
1866 return ret;
1867
Peter Antoine3bbaba02015-07-10 20:13:11 +03001868 ret = intel_rcs_context_init_mocs(req);
1869 /*
1870 * Failing to program the MOCS is non-fatal.The system will not
1871 * run at peak performance. So generate an error and carry on.
1872 */
1873 if (ret)
1874 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1875
John Harrisonbe013632015-05-29 17:43:45 +01001876 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001877}
1878
Oscar Mateo73e4d072014-07-24 17:04:48 +01001879/**
1880 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1881 *
1882 * @ring: Engine Command Streamer.
1883 *
1884 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001885void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001886{
John Harrison6402c332014-10-31 12:00:26 +00001887 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001888
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001889 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001890 return;
1891
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001892 /*
1893 * Tasklet cannot be active at this point due intel_mark_active/idle
1894 * so this is just for documentation.
1895 */
1896 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1897 tasklet_kill(&engine->irq_tasklet);
1898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001899 dev_priv = engine->dev->dev_private;
John Harrison6402c332014-10-31 12:00:26 +00001900
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001901 if (engine->buffer) {
1902 intel_logical_ring_stop(engine);
1903 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001904 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001905
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001906 if (engine->cleanup)
1907 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001908
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001909 i915_cmd_parser_fini_ring(engine);
1910 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001911
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001912 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001913 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001914 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001915 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001916 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001917
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001918 engine->idle_lite_restore_wa = 0;
1919 engine->disable_lite_restore_wa = false;
1920 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001921
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001922 lrc_destroy_wa_ctx_obj(engine);
1923 engine->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001924}
1925
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001926static void
1927logical_ring_default_vfuncs(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001928 struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001929{
1930 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001931 engine->init_hw = gen8_init_common_ring;
1932 engine->emit_request = gen8_emit_request;
1933 engine->emit_flush = gen8_emit_flush;
1934 engine->irq_get = gen8_logical_ring_get_irq;
1935 engine->irq_put = gen8_logical_ring_put_irq;
1936 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001937 engine->get_seqno = gen8_get_seqno;
1938 engine->set_seqno = gen8_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001939 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001940 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001941 engine->set_seqno = bxt_a_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001942 }
1943}
1944
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001945static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001946logical_ring_default_irqs(struct intel_engine_cs *engine, unsigned shift)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001947{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001948 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1949 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001950}
1951
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001952static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001953lrc_setup_hws(struct intel_engine_cs *engine,
1954 struct drm_i915_gem_object *dctx_obj)
1955{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001956 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001957
1958 /* The HWSP is part of the default context object in LRC mode. */
1959 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
1960 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001961 hws = i915_gem_object_pin_map(dctx_obj);
1962 if (IS_ERR(hws))
1963 return PTR_ERR(hws);
1964 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001965 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001966
1967 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001968}
1969
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001970static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001971logical_ring_init(struct drm_device *dev, struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001972{
Tvrtko Ursulin37566852016-04-12 14:37:31 +01001973 struct drm_i915_private *dev_priv = to_i915(dev);
1974 struct intel_context *dctx = dev_priv->kernel_context;
1975 enum forcewake_domains fw_domains;
Oscar Mateo48d82382014-07-24 17:04:23 +01001976 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001977
1978 /* Intentionally left blank. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001979 engine->buffer = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001980
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001981 engine->dev = dev;
1982 INIT_LIST_HEAD(&engine->active_list);
1983 INIT_LIST_HEAD(&engine->request_list);
1984 i915_gem_batch_pool_init(dev, &engine->batch_pool);
1985 init_waitqueue_head(&engine->irq_queue);
Oscar Mateo48d82382014-07-24 17:04:23 +01001986
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001987 INIT_LIST_HEAD(&engine->buffers);
1988 INIT_LIST_HEAD(&engine->execlist_queue);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001989 spin_lock_init(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +01001990
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001991 tasklet_init(&engine->irq_tasklet,
1992 intel_lrc_irq_handler, (unsigned long)engine);
1993
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001994 logical_ring_init_platform_invariants(engine);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001995
Tvrtko Ursulin37566852016-04-12 14:37:31 +01001996 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1997 RING_ELSP(engine),
1998 FW_REG_WRITE);
1999
2000 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2001 RING_CONTEXT_STATUS_PTR(engine),
2002 FW_REG_READ | FW_REG_WRITE);
2003
2004 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2005 RING_CONTEXT_STATUS_BUF_BASE(engine),
2006 FW_REG_READ);
2007
2008 engine->fw_domains = fw_domains;
2009
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002010 ret = i915_cmd_parser_init_ring(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002011 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002012 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002013
Chris Wilson978f1e02016-04-28 09:56:54 +01002014 ret = execlists_context_deferred_alloc(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002015 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002016 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002017
2018 /* As this is the default context, always pin it */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002019 ret = intel_lr_context_pin(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002020 if (ret) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002021 DRM_ERROR("Failed to pin context for %s: %d\n",
2022 engine->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002023 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002024 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002025
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002026 /* And setup the hardware status page. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002027 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2028 if (ret) {
2029 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2030 goto error;
2031 }
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002032
Dave Gordonb0366a52015-12-08 15:02:36 +00002033 return 0;
2034
2035error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002036 intel_logical_ring_cleanup(engine);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002037 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002038}
2039
2040static int logical_render_ring_init(struct drm_device *dev)
2041{
2042 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002043 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002044 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002045
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002046 engine->name = "render ring";
2047 engine->id = RCS;
2048 engine->exec_id = I915_EXEC_RENDER;
2049 engine->guc_id = GUC_RENDER_ENGINE;
2050 engine->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002051
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002052 logical_ring_default_irqs(engine, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002053 if (HAS_L3_DPF(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002054 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002055
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002056 logical_ring_default_vfuncs(dev, engine);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002057
2058 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002059 if (INTEL_INFO(dev)->gen >= 9)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002060 engine->init_hw = gen9_init_render_ring;
Damien Lespiau82ef8222015-02-09 19:33:08 +00002061 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002062 engine->init_hw = gen8_init_render_ring;
2063 engine->init_context = gen8_init_rcs_context;
2064 engine->cleanup = intel_fini_pipe_control;
2065 engine->emit_flush = gen8_emit_flush_render;
2066 engine->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002067
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002068 engine->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002069
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002070 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002071 if (ret)
2072 return ret;
2073
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002074 ret = intel_init_workaround_bb(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002075 if (ret) {
2076 /*
2077 * We continue even if we fail to initialize WA batch
2078 * because we only expect rare glitches but nothing
2079 * critical to prevent us from using GPU
2080 */
2081 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2082 ret);
2083 }
2084
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002085 ret = logical_ring_init(dev, engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002086 if (ret) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002087 lrc_destroy_wa_ctx_obj(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002088 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002089
2090 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002091}
2092
2093static int logical_bsd_ring_init(struct drm_device *dev)
2094{
2095 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002096 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002097
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002098 engine->name = "bsd ring";
2099 engine->id = VCS;
2100 engine->exec_id = I915_EXEC_BSD;
2101 engine->guc_id = GUC_VIDEO_ENGINE;
2102 engine->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002103
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002104 logical_ring_default_irqs(engine, GEN8_VCS1_IRQ_SHIFT);
2105 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002106
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002107 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002108}
2109
2110static int logical_bsd2_ring_init(struct drm_device *dev)
2111{
2112 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002113 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002114
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002115 engine->name = "bsd2 ring";
2116 engine->id = VCS2;
2117 engine->exec_id = I915_EXEC_BSD;
2118 engine->guc_id = GUC_VIDEO_ENGINE2;
2119 engine->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002120
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002121 logical_ring_default_irqs(engine, GEN8_VCS2_IRQ_SHIFT);
2122 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002123
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002124 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002125}
2126
2127static int logical_blt_ring_init(struct drm_device *dev)
2128{
2129 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002130 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002131
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002132 engine->name = "blitter ring";
2133 engine->id = BCS;
2134 engine->exec_id = I915_EXEC_BLT;
2135 engine->guc_id = GUC_BLITTER_ENGINE;
2136 engine->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002137
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002138 logical_ring_default_irqs(engine, GEN8_BCS_IRQ_SHIFT);
2139 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002140
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002141 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002142}
2143
2144static int logical_vebox_ring_init(struct drm_device *dev)
2145{
2146 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002147 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002148
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002149 engine->name = "video enhancement ring";
2150 engine->id = VECS;
2151 engine->exec_id = I915_EXEC_VEBOX;
2152 engine->guc_id = GUC_VIDEOENHANCE_ENGINE;
2153 engine->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002154
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002155 logical_ring_default_irqs(engine, GEN8_VECS_IRQ_SHIFT);
2156 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002157
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002158 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002159}
2160
Oscar Mateo73e4d072014-07-24 17:04:48 +01002161/**
2162 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2163 * @dev: DRM device.
2164 *
2165 * This function inits the engines for an Execlists submission style (the equivalent in the
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002166 * legacy ringbuffer submission world would be i915_gem_init_engines). It does it only for
Oscar Mateo73e4d072014-07-24 17:04:48 +01002167 * those engines that are present in the hardware.
2168 *
2169 * Return: non-zero if the initialization failed.
2170 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002171int intel_logical_rings_init(struct drm_device *dev)
2172{
2173 struct drm_i915_private *dev_priv = dev->dev_private;
2174 int ret;
2175
2176 ret = logical_render_ring_init(dev);
2177 if (ret)
2178 return ret;
2179
2180 if (HAS_BSD(dev)) {
2181 ret = logical_bsd_ring_init(dev);
2182 if (ret)
2183 goto cleanup_render_ring;
2184 }
2185
2186 if (HAS_BLT(dev)) {
2187 ret = logical_blt_ring_init(dev);
2188 if (ret)
2189 goto cleanup_bsd_ring;
2190 }
2191
2192 if (HAS_VEBOX(dev)) {
2193 ret = logical_vebox_ring_init(dev);
2194 if (ret)
2195 goto cleanup_blt_ring;
2196 }
2197
2198 if (HAS_BSD2(dev)) {
2199 ret = logical_bsd2_ring_init(dev);
2200 if (ret)
2201 goto cleanup_vebox_ring;
2202 }
2203
Oscar Mateo454afeb2014-07-24 17:04:22 +01002204 return 0;
2205
Oscar Mateo454afeb2014-07-24 17:04:22 +01002206cleanup_vebox_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002207 intel_logical_ring_cleanup(&dev_priv->engine[VECS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002208cleanup_blt_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002209 intel_logical_ring_cleanup(&dev_priv->engine[BCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002210cleanup_bsd_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002211 intel_logical_ring_cleanup(&dev_priv->engine[VCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002212cleanup_render_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002213 intel_logical_ring_cleanup(&dev_priv->engine[RCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002214
2215 return ret;
2216}
2217
Jeff McGee0cea6502015-02-13 10:27:56 -06002218static u32
2219make_rpcs(struct drm_device *dev)
2220{
2221 u32 rpcs = 0;
2222
2223 /*
2224 * No explicit RPCS request is needed to ensure full
2225 * slice/subslice/EU enablement prior to Gen9.
2226 */
2227 if (INTEL_INFO(dev)->gen < 9)
2228 return 0;
2229
2230 /*
2231 * Starting in Gen9, render power gating can leave
2232 * slice/subslice/EU in a partially enabled state. We
2233 * must make an explicit request through RPCS for full
2234 * enablement.
2235 */
2236 if (INTEL_INFO(dev)->has_slice_pg) {
2237 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2238 rpcs |= INTEL_INFO(dev)->slice_total <<
2239 GEN8_RPCS_S_CNT_SHIFT;
2240 rpcs |= GEN8_RPCS_ENABLE;
2241 }
2242
2243 if (INTEL_INFO(dev)->has_subslice_pg) {
2244 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2245 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2246 GEN8_RPCS_SS_CNT_SHIFT;
2247 rpcs |= GEN8_RPCS_ENABLE;
2248 }
2249
2250 if (INTEL_INFO(dev)->has_eu_pg) {
2251 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2252 GEN8_RPCS_EU_MIN_SHIFT;
2253 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2254 GEN8_RPCS_EU_MAX_SHIFT;
2255 rpcs |= GEN8_RPCS_ENABLE;
2256 }
2257
2258 return rpcs;
2259}
2260
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002261static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002262{
2263 u32 indirect_ctx_offset;
2264
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002265 switch (INTEL_INFO(engine->dev)->gen) {
Michel Thierry71562912016-02-23 10:31:49 +00002266 default:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002267 MISSING_CASE(INTEL_INFO(engine->dev)->gen);
Michel Thierry71562912016-02-23 10:31:49 +00002268 /* fall through */
2269 case 9:
2270 indirect_ctx_offset =
2271 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2272 break;
2273 case 8:
2274 indirect_ctx_offset =
2275 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2276 break;
2277 }
2278
2279 return indirect_ctx_offset;
2280}
2281
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002282static int
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002283populate_lr_context(struct intel_context *ctx,
2284 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002285 struct intel_engine_cs *engine,
2286 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002287{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002288 struct drm_device *dev = engine->dev;
Thomas Daniel2d965532014-08-19 10:13:36 +01002289 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c48062014-08-06 15:04:53 +02002290 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002291 void *vaddr;
2292 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002293 int ret;
2294
Thomas Daniel2d965532014-08-19 10:13:36 +01002295 if (!ppgtt)
2296 ppgtt = dev_priv->mm.aliasing_ppgtt;
2297
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002298 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2299 if (ret) {
2300 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2301 return ret;
2302 }
2303
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002304 vaddr = i915_gem_object_pin_map(ctx_obj);
2305 if (IS_ERR(vaddr)) {
2306 ret = PTR_ERR(vaddr);
2307 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002308 return ret;
2309 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002310 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002311
2312 /* The second page of the context object contains some fields which must
2313 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002314 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002315
2316 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2317 * commands followed by (reg, value) pairs. The values we are setting here are
2318 * only for the first context restore: on a subsequent save, the GPU will
2319 * recreate this batchbuffer with new values (including all the missing
2320 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002321 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002322 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2323 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2324 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002325 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2326 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002327 (HAS_RESOURCE_STREAMER(dev) ?
2328 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002329 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2330 0);
2331 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2332 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002333 /* Ring buffer start address is not known until the buffer is pinned.
2334 * It is written to the context image in execlists_update_context()
2335 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002336 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2337 RING_START(engine->mmio_base), 0);
2338 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2339 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002340 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002341 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2342 RING_BBADDR_UDW(engine->mmio_base), 0);
2343 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2344 RING_BBADDR(engine->mmio_base), 0);
2345 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2346 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002347 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002348 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2349 RING_SBBADDR_UDW(engine->mmio_base), 0);
2350 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2351 RING_SBBADDR(engine->mmio_base), 0);
2352 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2353 RING_SBBSTATE(engine->mmio_base), 0);
2354 if (engine->id == RCS) {
2355 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2356 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2357 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2358 RING_INDIRECT_CTX(engine->mmio_base), 0);
2359 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2360 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2361 if (engine->wa_ctx.obj) {
2362 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002363 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2364
2365 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2366 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2367 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2368
2369 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002370 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002371
2372 reg_state[CTX_BB_PER_CTX_PTR+1] =
2373 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2374 0x01;
2375 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002376 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002377 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002378 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2379 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002380 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002381 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2382 0);
2383 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2384 0);
2385 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2386 0);
2387 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2388 0);
2389 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2390 0);
2391 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2392 0);
2393 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2394 0);
2395 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2396 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002397
Michel Thierry2dba3232015-07-30 11:06:23 +01002398 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2399 /* 64b PPGTT (48bit canonical)
2400 * PDP0_DESCRIPTOR contains the base address to PML4 and
2401 * other PDP Descriptors are ignored.
2402 */
2403 ASSIGN_CTX_PML4(ppgtt, reg_state);
2404 } else {
2405 /* 32b PPGTT
2406 * PDP*_DESCRIPTOR contains the base address of space supported.
2407 * With dynamic page allocation, PDPs may not be allocated at
2408 * this point. Point the unallocated PDPs to the scratch page
2409 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002410 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002411 }
2412
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002413 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002414 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002415 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2416 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002417 }
2418
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002419 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002420
2421 return 0;
2422}
2423
Oscar Mateo73e4d072014-07-24 17:04:48 +01002424/**
2425 * intel_lr_context_free() - free the LRC specific bits of a context
2426 * @ctx: the LR context to free.
2427 *
2428 * The real context freeing is done in i915_gem_context_free: this only
2429 * takes care of the bits that are LRC related: the per-engine backing
2430 * objects and the logical ringbuffer.
2431 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002432void intel_lr_context_free(struct intel_context *ctx)
2433{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002434 int i;
2435
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002436 for (i = I915_NUM_ENGINES; --i >= 0; ) {
Dave Gordone28e4042016-01-19 19:02:55 +00002437 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002438 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002439
Dave Gordone28e4042016-01-19 19:02:55 +00002440 if (!ctx_obj)
2441 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002442
Dave Gordone28e4042016-01-19 19:02:55 +00002443 WARN_ON(ctx->engine[i].pin_count);
2444 intel_ringbuffer_free(ringbuf);
2445 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002446 }
2447}
2448
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002449/**
2450 * intel_lr_context_size() - return the size of the context for an engine
2451 * @ring: which engine to find the context size for
2452 *
2453 * Each engine may require a different amount of space for a context image,
2454 * so when allocating (or copying) an image, this function can be used to
2455 * find the right size for the specific engine.
2456 *
2457 * Return: size (in bytes) of an engine-specific context image
2458 *
2459 * Note: this size includes the HWSP, which is part of the context image
2460 * in LRC mode, but does not include the "shared data page" used with
2461 * GuC submission. The caller should account for this if using the GuC.
2462 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002463uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002464{
2465 int ret = 0;
2466
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002467 WARN_ON(INTEL_INFO(engine->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002468
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002469 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002470 case RCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002471 if (INTEL_INFO(engine->dev)->gen >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002472 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2473 else
2474 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002475 break;
2476 case VCS:
2477 case BCS:
2478 case VECS:
2479 case VCS2:
2480 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2481 break;
2482 }
2483
2484 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002485}
2486
Oscar Mateo73e4d072014-07-24 17:04:48 +01002487/**
Chris Wilson978f1e02016-04-28 09:56:54 +01002488 * execlists_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002489 * @ctx: LR context to create.
Chris Wilson978f1e02016-04-28 09:56:54 +01002490 * @engine: engine to be used with the context.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002491 *
2492 * This function can be called more than once, with different engines, if we plan
2493 * to use the context with them. The context backing objects and the ringbuffers
2494 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2495 * the creation is a deferred call: it's better to make sure first that we need to use
2496 * a given ring with the context.
2497 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002498 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002499 */
Chris Wilson978f1e02016-04-28 09:56:54 +01002500static int execlists_context_deferred_alloc(struct intel_context *ctx,
2501 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002502{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002503 struct drm_device *dev = engine->dev;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002504 struct drm_i915_gem_object *ctx_obj;
2505 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002506 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002507 int ret;
2508
Oscar Mateoede7d422014-07-24 17:04:12 +01002509 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002510 WARN_ON(ctx->engine[engine->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002511
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002512 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002513
Alex Daid1675192015-08-12 15:43:43 +01002514 /* One extra page as the sharing data between driver and GuC */
2515 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2516
Dave Gordond37cd8a2016-04-22 19:14:32 +01002517 ctx_obj = i915_gem_object_create(dev, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002518 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002519 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002520 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002521 }
2522
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002523 ringbuf = intel_engine_create_ringbuffer(engine, 4 * PAGE_SIZE);
Chris Wilson01101fa2015-09-03 13:01:39 +01002524 if (IS_ERR(ringbuf)) {
2525 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002526 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002527 }
2528
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002529 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002530 if (ret) {
2531 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002532 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002533 }
2534
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002535 ctx->engine[engine->id].ringbuf = ringbuf;
2536 ctx->engine[engine->id].state = ctx_obj;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002537 ctx->engine[engine->id].initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002538
2539 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002540
Chris Wilson01101fa2015-09-03 13:01:39 +01002541error_ringbuf:
2542 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002543error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002544 drm_gem_object_unreference(&ctx_obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002545 ctx->engine[engine->id].ringbuf = NULL;
2546 ctx->engine[engine->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002547 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002548}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002549
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002550void intel_lr_context_reset(struct drm_i915_private *dev_priv,
2551 struct intel_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002552{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002553 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002554
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002555 for_each_engine(engine, dev_priv) {
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002556 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002557 ctx->engine[engine->id].state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002558 struct intel_ringbuffer *ringbuf =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002559 ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002560 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002561 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002562
2563 if (!ctx_obj)
2564 continue;
2565
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002566 vaddr = i915_gem_object_pin_map(ctx_obj);
2567 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002568 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002569
2570 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2571 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002572
2573 reg_state[CTX_RING_HEAD+1] = 0;
2574 reg_state[CTX_RING_TAIL+1] = 0;
2575
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002576 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002577
2578 ringbuf->head = 0;
2579 ringbuf->tail = 0;
2580 }
2581}