blob: b0c3a029b592e06a2c18d150e8fa4252b90f88ae [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +0000193#define CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Michel Thierry71562912016-02-23 10:31:49 +0000209#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
210#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100212/* Typical size of the average request (2 pipecontrols and a MI_BB) */
213#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
214
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215#define WA_TAIL_DWORDS 2
216
Chris Wilsone2efd132016-05-24 14:53:34 +0100217static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100218 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100219static void execlists_init_reg_state(u32 *reg_state,
220 struct i915_gem_context *ctx,
221 struct intel_engine_cs *engine,
222 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000223
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224/**
225 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100226 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 * @enable_execlists: value of i915.enable_execlists module parameter.
228 *
229 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000230 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100231 *
232 * Return: 1 if Execlists is supported and has to be enabled.
233 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100234int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100235{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 /* On platforms with execlist available, vGPU will only
237 * support execlist mode, no ring buffer mode.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800240 return 1;
241
Chris Wilsonc0336662016-05-06 15:40:21 +0100242 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000243 return 1;
244
Oscar Mateo127f1002014-07-24 17:04:11 +0100245 if (enable_execlists == 0)
246 return 0;
247
Daniel Vetter5a21b662016-05-24 17:13:53 +0200248 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
249 USES_PPGTT(dev_priv) &&
250 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251 return 1;
252
253 return 0;
254}
Oscar Mateoede7d422014-07-24 17:04:12 +0100255
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256/**
257 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
258 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000259 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100260 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261 *
262 * The context descriptor encodes various attributes of a context,
263 * including its GTT address and some flags. Because it's fairly
264 * expensive to calculate, we'll just do it once and cache the result,
265 * which remains valid until the context is unpinned.
266 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * This is what a descriptor looks like, from LSB to MSB::
268 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200269 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200270 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
271 * bits 32-52: ctx ID, a globally unique tag
272 * bits 53-54: mbz, reserved for use by hardware
273 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274 */
275static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100276intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278{
Chris Wilson9021ad02016-05-24 14:53:37 +0100279 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100280 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000281
Chris Wilson7069b142016-04-28 09:56:52 +0100282 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
283
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100285 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100287 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290}
291
Chris Wilsone2efd132016-05-24 14:53:34 +0100292uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000295 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296}
297
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298static inline void
299execlists_context_status_change(struct drm_i915_gem_request *rq,
300 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100302 /*
303 * Only used when GVT-g is enabled now. When GVT-g is disabled,
304 * The compiler should eliminate this function as dead-code.
305 */
306 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
307 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100308
Changbin Du3fc03062017-03-13 10:47:11 +0800309 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
310 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100311}
312
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000313static void
314execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
315{
316 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
317 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
318 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
319 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
320}
321
Chris Wilson70c2a242016-09-09 14:11:46 +0100322static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100323{
Chris Wilson70c2a242016-09-09 14:11:46 +0100324 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800325 struct i915_hw_ppgtt *ppgtt =
326 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100327 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100328
Chris Wilsoned1501d2017-03-27 14:14:12 +0100329 assert_ring_tail_valid(rq->ring, rq->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100330 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100331
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000332 /* True 32b PPGTT with dynamic page allocation: update PDP
333 * registers and point the unallocated PDPs to scratch page.
334 * PML4 is allocated during ppgtt init, so this is not needed
335 * in 48-bit mode.
336 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000337 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000338 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100339
340 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100341}
342
Chris Wilson70c2a242016-09-09 14:11:46 +0100343static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100344{
Chris Wilson70c2a242016-09-09 14:11:46 +0100345 struct drm_i915_private *dev_priv = engine->i915;
346 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100347 u32 __iomem *elsp =
348 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
349 u64 desc[2];
350
Chris Wilsonc816e602017-01-24 11:00:02 +0000351 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100352 if (!port[0].count)
353 execlists_context_status_change(port[0].request,
354 INTEL_CONTEXT_SCHEDULE_IN);
355 desc[0] = execlists_update_context(port[0].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000356 GEM_DEBUG_EXEC(port[0].context_id = upper_32_bits(desc[0]));
Chris Wilson816ee792017-01-24 11:00:03 +0000357 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100358
359 if (port[1].request) {
360 GEM_BUG_ON(port[1].count);
361 execlists_context_status_change(port[1].request,
362 INTEL_CONTEXT_SCHEDULE_IN);
363 desc[1] = execlists_update_context(port[1].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000364 GEM_DEBUG_EXEC(port[1].context_id = upper_32_bits(desc[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100365 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100366 } else {
367 desc[1] = 0;
368 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100369 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100370
371 /* You must always write both descriptors in the order below. */
372 writel(upper_32_bits(desc[1]), elsp);
373 writel(lower_32_bits(desc[1]), elsp);
374
375 writel(upper_32_bits(desc[0]), elsp);
376 /* The context is automatically loaded after the following */
377 writel(lower_32_bits(desc[0]), elsp);
378}
379
Chris Wilson70c2a242016-09-09 14:11:46 +0100380static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100381{
Chris Wilson70c2a242016-09-09 14:11:46 +0100382 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000383 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100384}
385
Chris Wilson70c2a242016-09-09 14:11:46 +0100386static bool can_merge_ctx(const struct i915_gem_context *prev,
387 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100388{
Chris Wilson70c2a242016-09-09 14:11:46 +0100389 if (prev != next)
390 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100391
Chris Wilson70c2a242016-09-09 14:11:46 +0100392 if (ctx_single_port_submission(prev))
393 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100394
Chris Wilson70c2a242016-09-09 14:11:46 +0100395 return true;
396}
Peter Antoine779949f2015-05-11 16:03:27 +0100397
Chris Wilson70c2a242016-09-09 14:11:46 +0100398static void execlists_dequeue(struct intel_engine_cs *engine)
399{
Chris Wilson20311bd2016-11-14 20:41:03 +0000400 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100401 struct execlist_port *port = engine->execlist_port;
Chris Wilson20311bd2016-11-14 20:41:03 +0000402 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100403 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100404
Chris Wilson6c943de2017-03-17 12:07:16 +0000405 /* After execlist_first is updated, the tasklet will be rescheduled.
406 *
407 * If we are currently running (inside the tasklet) and a third
408 * party queues a request and so updates engine->execlist_first under
409 * the spinlock (which we have elided), it will atomically set the
410 * TASKLET_SCHED flag causing the us to be re-executed and pick up
411 * the change in state (the update to TASKLET_SCHED incurs a memory
412 * barrier making this cross-cpu checking safe).
413 */
414 if (!READ_ONCE(engine->execlist_first))
415 return;
416
Chris Wilson70c2a242016-09-09 14:11:46 +0100417 last = port->request;
418 if (last)
419 /* WaIdleLiteRestore:bdw,skl
420 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100421 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100422 * for where we prepare the padding after the end of the
423 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100424 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100425 last->tail = last->wa_tail;
426
427 GEM_BUG_ON(port[1].request);
428
429 /* Hardware submission is through 2 ports. Conceptually each port
430 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
431 * static for a context, and unique to each, so we only execute
432 * requests belonging to a single context from each ring. RING_HEAD
433 * is maintained by the CS in the context image, it marks the place
434 * where it got up to last time, and through RING_TAIL we tell the CS
435 * where we want to execute up to this time.
436 *
437 * In this list the requests are in order of execution. Consecutive
438 * requests from the same context are adjacent in the ringbuffer. We
439 * can combine these requests into a single RING_TAIL update:
440 *
441 * RING_HEAD...req1...req2
442 * ^- RING_TAIL
443 * since to execute req2 the CS must first execute req1.
444 *
445 * Our goal then is to point each port to the end of a consecutive
446 * sequence of requests as being the most optimal (fewest wake ups
447 * and context switches) submission.
448 */
449
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000450 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000451 rb = engine->execlist_first;
452 while (rb) {
453 struct drm_i915_gem_request *cursor =
454 rb_entry(rb, typeof(*cursor), priotree.node);
455
Chris Wilson70c2a242016-09-09 14:11:46 +0100456 /* Can we combine this request with the current port? It has to
457 * be the same context/ringbuffer and not have any exceptions
458 * (e.g. GVT saying never to combine contexts).
459 *
460 * If we can combine the requests, we can execute both by
461 * updating the RING_TAIL to point to the end of the second
462 * request, and so we never need to tell the hardware about
463 * the first.
464 */
465 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
466 /* If we are on the second port and cannot combine
467 * this request with the last, then we are done.
468 */
469 if (port != engine->execlist_port)
470 break;
471
472 /* If GVT overrides us we only ever submit port[0],
473 * leaving port[1] empty. Note that we also have
474 * to be careful that we don't queue the same
475 * context (even though a different request) to
476 * the second port.
477 */
Min Hed7ab9922016-11-16 22:05:04 +0800478 if (ctx_single_port_submission(last->ctx) ||
479 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100480 break;
481
482 GEM_BUG_ON(last->ctx == cursor->ctx);
483
484 i915_gem_request_assign(&port->request, last);
485 port++;
486 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000487
Chris Wilson20311bd2016-11-14 20:41:03 +0000488 rb = rb_next(rb);
489 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
490 RB_CLEAR_NODE(&cursor->priotree.node);
491 cursor->priotree.priority = INT_MAX;
492
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000493 __i915_gem_request_submit(cursor);
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000494 trace_i915_gem_request_in(cursor, port - engine->execlist_port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100495 last = cursor;
496 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100497 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100498 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100499 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000500 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100501 }
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000502 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100503
504 if (submit)
505 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100506}
507
Chris Wilson70c2a242016-09-09 14:11:46 +0100508static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100509{
Chris Wilson70c2a242016-09-09 14:11:46 +0100510 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100511}
512
Chris Wilson816ee792017-01-24 11:00:03 +0000513static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800514{
Chris Wilson816ee792017-01-24 11:00:03 +0000515 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800516
Chris Wilson816ee792017-01-24 11:00:03 +0000517 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800518}
519
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200520/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100521 * Check the unread Context Status Buffers and manage the submission of new
522 * contexts to the ELSP accordingly.
523 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100524static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100525{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100526 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100527 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100528 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100529
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100530 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000531
Chris Wilson899f6202017-03-21 11:33:20 +0000532 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
533 * imposing the cost of a locked atomic transaction when submitting a
534 * new request (outside of the context-switch interrupt).
535 */
536 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100537 u32 __iomem *csb_mmio =
538 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
539 u32 __iomem *buf =
540 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
Chris Wilson4af0d722017-03-25 20:10:53 +0000541 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100542
Chris Wilson2e70b8c2017-03-23 13:48:03 +0000543 /* The write will be ordered by the uncached read (itself
544 * a memory barrier), so we do not need another in the form
545 * of a locked instruction. The race between the interrupt
546 * handler and the split test/clear is harmless as we order
547 * our clear before the CSB read. If the interrupt arrived
548 * first between the test and the clear, we read the updated
549 * CSB and clear the bit. If the interrupt arrives as we read
550 * the CSB or later (i.e. after we had cleared the bit) the bit
551 * is set and we do a new loop.
552 */
553 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson4af0d722017-03-25 20:10:53 +0000554 head = readl(csb_mmio);
555 tail = GEN8_CSB_WRITE_PTR(head);
556 head = GEN8_CSB_READ_PTR(head);
557 while (head != tail) {
558 unsigned int status;
Chris Wilsona37951a2017-01-24 11:00:06 +0000559
Chris Wilson4af0d722017-03-25 20:10:53 +0000560 if (++head == GEN8_CSB_ENTRIES)
561 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000563 /* We are flying near dragons again.
564 *
565 * We hold a reference to the request in execlist_port[]
566 * but no more than that. We are operating in softirq
567 * context and so cannot hold any mutex or sleep. That
568 * prevents us stopping the requests we are processing
569 * in port[] from being retired simultaneously (the
570 * breadcrumb will be complete before we see the
571 * context-switch). As we only hold the reference to the
572 * request, any pointer chasing underneath the request
573 * is subject to a potential use-after-free. Thus we
574 * store all of the bookkeeping within port[] as
575 * required, and avoid using unguarded pointers beneath
576 * request itself. The same applies to the atomic
577 * status notifier.
578 */
579
Chris Wilson4af0d722017-03-25 20:10:53 +0000580 status = readl(buf + 2 * head);
Chris Wilson70c2a242016-09-09 14:11:46 +0100581 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
582 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100583
Chris Wilson86aa7e72017-01-23 11:31:32 +0000584 /* Check the context/desc id for this event matches */
Chris Wilson4af0d722017-03-25 20:10:53 +0000585 GEM_DEBUG_BUG_ON(readl(buf + 2 * head + 1) !=
Chris Wilsonae9a0432017-02-07 10:23:19 +0000586 port[0].context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000587
Chris Wilson70c2a242016-09-09 14:11:46 +0100588 GEM_BUG_ON(port[0].count == 0);
589 if (--port[0].count == 0) {
590 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsonfe9ae7a2017-02-23 14:50:31 +0000591 GEM_BUG_ON(!i915_gem_request_completed(port[0].request));
Chris Wilson70c2a242016-09-09 14:11:46 +0100592 execlists_context_status_change(port[0].request,
593 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100594
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000595 trace_i915_gem_request_out(port[0].request);
Chris Wilson70c2a242016-09-09 14:11:46 +0100596 i915_gem_request_put(port[0].request);
597 port[0] = port[1];
598 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100599 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000600
Chris Wilson70c2a242016-09-09 14:11:46 +0100601 GEM_BUG_ON(port[0].count == 0 &&
602 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilson4af0d722017-03-25 20:10:53 +0000603 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000604
Chris Wilson4af0d722017-03-25 20:10:53 +0000605 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
Chris Wilson70c2a242016-09-09 14:11:46 +0100606 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000607 }
608
Chris Wilson70c2a242016-09-09 14:11:46 +0100609 if (execlists_elsp_ready(engine))
610 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000611
Chris Wilson70c2a242016-09-09 14:11:46 +0100612 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100613}
614
Chris Wilson20311bd2016-11-14 20:41:03 +0000615static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
616{
617 struct rb_node **p, *rb;
618 bool first = true;
619
620 /* most positive priority is scheduled first, equal priorities fifo */
621 rb = NULL;
622 p = &root->rb_node;
623 while (*p) {
624 struct i915_priotree *pos;
625
626 rb = *p;
627 pos = rb_entry(rb, typeof(*pos), node);
628 if (pt->priority > pos->priority) {
629 p = &rb->rb_left;
630 } else {
631 p = &rb->rb_right;
632 first = false;
633 }
634 }
635 rb_link_node(&pt->node, rb, p);
636 rb_insert_color(&pt->node, root);
637
638 return first;
639}
640
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100641static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100642{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000643 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100644 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100645
Chris Wilson663f71e2016-11-14 20:41:00 +0000646 /* Will be called from irq-context when using foreign fences. */
647 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100648
Chris Wilson38332812017-01-24 11:00:07 +0000649 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000650 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000651 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000652 tasklet_hi_schedule(&engine->irq_tasklet);
653 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100654
Chris Wilson663f71e2016-11-14 20:41:00 +0000655 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100656}
657
Chris Wilson20311bd2016-11-14 20:41:03 +0000658static struct intel_engine_cs *
659pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
660{
661 struct intel_engine_cs *engine;
662
663 engine = container_of(pt,
664 struct drm_i915_gem_request,
665 priotree)->engine;
666 if (engine != locked) {
667 if (locked)
668 spin_unlock_irq(&locked->timeline->lock);
669 spin_lock_irq(&engine->timeline->lock);
670 }
671
672 return engine;
673}
674
675static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
676{
677 struct intel_engine_cs *engine = NULL;
678 struct i915_dependency *dep, *p;
679 struct i915_dependency stack;
680 LIST_HEAD(dfs);
681
682 if (prio <= READ_ONCE(request->priotree.priority))
683 return;
684
Chris Wilson70cd1472016-11-28 14:36:49 +0000685 /* Need BKL in order to use the temporary link inside i915_dependency */
686 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000687
688 stack.signaler = &request->priotree;
689 list_add(&stack.dfs_link, &dfs);
690
691 /* Recursively bump all dependent priorities to match the new request.
692 *
693 * A naive approach would be to use recursion:
694 * static void update_priorities(struct i915_priotree *pt, prio) {
695 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
696 * update_priorities(dep->signal, prio)
697 * insert_request(pt);
698 * }
699 * but that may have unlimited recursion depth and so runs a very
700 * real risk of overunning the kernel stack. Instead, we build
701 * a flat list of all dependencies starting with the current request.
702 * As we walk the list of dependencies, we add all of its dependencies
703 * to the end of the list (this may include an already visited
704 * request) and continue to walk onwards onto the new dependencies. The
705 * end result is a topological list of requests in reverse order, the
706 * last element in the list is the request we must execute first.
707 */
708 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
709 struct i915_priotree *pt = dep->signaler;
710
711 list_for_each_entry(p, &pt->signalers_list, signal_link)
712 if (prio > READ_ONCE(p->signaler->priority))
713 list_move_tail(&p->dfs_link, &dfs);
714
Chris Wilson0798cff2016-12-05 14:29:41 +0000715 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000716 if (!RB_EMPTY_NODE(&pt->node))
717 continue;
718
719 engine = pt_lock_engine(pt, engine);
720
721 /* If it is not already in the rbtree, we can update the
722 * priority inplace and skip over it (and its dependencies)
723 * if it is referenced *again* as we descend the dfs.
724 */
725 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
726 pt->priority = prio;
727 list_del_init(&dep->dfs_link);
728 }
729 }
730
731 /* Fifo and depth-first replacement ensure our deps execute before us */
732 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
733 struct i915_priotree *pt = dep->signaler;
734
735 INIT_LIST_HEAD(&dep->dfs_link);
736
737 engine = pt_lock_engine(pt, engine);
738
739 if (prio <= pt->priority)
740 continue;
741
742 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
743
744 pt->priority = prio;
745 rb_erase(&pt->node, &engine->execlist_queue);
746 if (insert_request(pt, &engine->execlist_queue))
747 engine->execlist_first = &pt->node;
748 }
749
750 if (engine)
751 spin_unlock_irq(&engine->timeline->lock);
752
753 /* XXX Do we need to preempt to make room for us and our deps? */
754}
755
Chris Wilsone8a9c582016-12-18 15:37:20 +0000756static int execlists_context_pin(struct intel_engine_cs *engine,
757 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000758{
Chris Wilson9021ad02016-05-24 14:53:37 +0100759 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000760 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100761 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000762 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000763
Chris Wilson91c8a322016-07-05 10:40:23 +0100764 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000765
Chris Wilson9021ad02016-05-24 14:53:37 +0100766 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100767 return 0;
Chris Wilsona533b4b2017-03-16 17:16:28 +0000768 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100769
Chris Wilsone8a9c582016-12-18 15:37:20 +0000770 if (!ce->state) {
771 ret = execlists_context_deferred_alloc(ctx, engine);
772 if (ret)
773 goto err;
774 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000775 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000776
Chris Wilson72b72ae2017-02-10 10:14:22 +0000777 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800778 if (ctx->ggtt_offset_bias)
779 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +0000780
781 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100782 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100783 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000784
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100785 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100786 if (IS_ERR(vaddr)) {
787 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100788 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000789 }
790
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800791 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100792 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100793 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000795 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100796
Chris Wilsona3aabe82016-10-04 21:11:26 +0100797 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
798 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100799 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100800
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100801 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200802
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100803 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100804 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000805
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100806unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100807 i915_gem_object_unpin_map(ce->state->obj);
808unpin_vma:
809 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100810err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100811 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000812 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000813}
814
Chris Wilsone8a9c582016-12-18 15:37:20 +0000815static void execlists_context_unpin(struct intel_engine_cs *engine,
816 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000817{
Chris Wilson9021ad02016-05-24 14:53:37 +0100818 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100819
Chris Wilson91c8a322016-07-05 10:40:23 +0100820 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100821 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000822
Chris Wilson9021ad02016-05-24 14:53:37 +0100823 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100824 return;
825
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100826 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100827
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100828 i915_gem_object_unpin_map(ce->state->obj);
829 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100830
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100831 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000832}
833
Chris Wilsonf73e7392016-12-18 15:37:24 +0000834static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000835{
836 struct intel_engine_cs *engine = request->engine;
837 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000838 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +0000839 int ret;
840
Chris Wilsone8a9c582016-12-18 15:37:20 +0000841 GEM_BUG_ON(!ce->pin_count);
842
Chris Wilsonef11c012016-12-18 15:37:19 +0000843 /* Flush enough space to reduce the likelihood of waiting after
844 * we start building the request - in which case we will just
845 * have to repeat work.
846 */
847 request->reserved_space += EXECLISTS_REQUEST_SIZE;
848
Chris Wilsone8a9c582016-12-18 15:37:20 +0000849 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000850 request->ring = ce->ring;
851
Chris Wilsonef11c012016-12-18 15:37:19 +0000852 if (i915.enable_guc_submission) {
853 /*
854 * Check that the GuC has space for the request before
855 * going any further, as the i915_add_request() call
856 * later on mustn't fail ...
857 */
858 ret = i915_guc_wq_reserve(request);
859 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000860 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000861 }
862
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000863 cs = intel_ring_begin(request, 0);
864 if (IS_ERR(cs)) {
865 ret = PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +0000866 goto err_unreserve;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000867 }
Chris Wilsonef11c012016-12-18 15:37:19 +0000868
869 if (!ce->initialised) {
870 ret = engine->init_context(request);
871 if (ret)
872 goto err_unreserve;
873
874 ce->initialised = true;
875 }
876
877 /* Note that after this point, we have committed to using
878 * this request as it is being used to both track the
879 * state of engine initialisation and liveness of the
880 * golden renderstate above. Think twice before you try
881 * to cancel/unwind this request now.
882 */
883
884 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
885 return 0;
886
887err_unreserve:
888 if (i915.enable_guc_submission)
889 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000890err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000891 return ret;
892}
893
Arun Siluvery9e000842015-07-03 14:27:31 +0100894/*
895 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
896 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
897 * but there is a slight complication as this is applied in WA batch where the
898 * values are only initialized once so we cannot take register value at the
899 * beginning and reuse it further; hence we save its value to memory, upload a
900 * constant value with bit21 set and then we restore it back with the saved value.
901 * To simplify the WA, a constant value is formed by using the default value
902 * of this register. This shouldn't be a problem because we are only modifying
903 * it for a short period and this batch in non-premptible. We can ofcourse
904 * use additional instructions that read the actual value of the register
905 * at that time and set our bit of interest but it makes the WA complicated.
906 *
907 * This WA is also required for Gen9 so extracting as a function avoids
908 * code duplication.
909 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000910static u32 *
911gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +0100912{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000913 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
914 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
915 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
916 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100917
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000918 *batch++ = MI_LOAD_REGISTER_IMM(1);
919 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
920 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +0100921
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000922 batch = gen8_emit_pipe_control(batch,
923 PIPE_CONTROL_CS_STALL |
924 PIPE_CONTROL_DC_FLUSH_ENABLE,
925 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100926
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000927 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
928 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
929 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
930 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100931
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000932 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100933}
934
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200935/*
936 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
937 * initialized at the beginning and shared across all contexts but this field
938 * helps us to have multiple batches at different offsets and select them based
939 * on a criteria. At the moment this batch always start at the beginning of the page
940 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100941 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200942 * The number of WA applied are not known at the beginning; we use this field
943 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100944 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200945 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
946 * so it adds NOOPs as padding to make it cacheline aligned.
947 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
948 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100949 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000950static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100951{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100952 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000953 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100954
Arun Siluveryc82435b2015-06-19 18:37:13 +0100955 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000956 if (IS_BROADWELL(engine->i915))
957 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +0100958
Arun Siluvery0160f052015-06-23 15:46:57 +0100959 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
960 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000961 batch = gen8_emit_pipe_control(batch,
962 PIPE_CONTROL_FLUSH_L3 |
963 PIPE_CONTROL_GLOBAL_GTT_IVB |
964 PIPE_CONTROL_CS_STALL |
965 PIPE_CONTROL_QW_WRITE,
966 i915_ggtt_offset(engine->scratch) +
967 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +0100968
Arun Siluvery17ee9502015-06-19 19:07:01 +0100969 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000970 while ((unsigned long)batch % CACHELINE_BYTES)
971 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100972
973 /*
974 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
975 * execution depends on the length specified in terms of cache lines
976 * in the register CTX_RCS_INDIRECT_CTX
977 */
978
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000979 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100980}
981
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200982/*
983 * This batch is started immediately after indirect_ctx batch. Since we ensure
984 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100985 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200986 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100987 *
988 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
989 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
990 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000991static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100992{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100993 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000994 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
995 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100996
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000997 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100998}
999
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001000static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001001{
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001002 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001003 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001004
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001005 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001006 *batch++ = MI_LOAD_REGISTER_IMM(1);
1007 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1008 *batch++ = _MASKED_BIT_DISABLE(
1009 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1010 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001011
Mika Kuoppala066d4622016-06-07 17:19:15 +03001012 /* WaClearSlmSpaceAtContextSwitch:kbl */
1013 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001014 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001015 batch = gen8_emit_pipe_control(batch,
1016 PIPE_CONTROL_FLUSH_L3 |
1017 PIPE_CONTROL_GLOBAL_GTT_IVB |
1018 PIPE_CONTROL_CS_STALL |
1019 PIPE_CONTROL_QW_WRITE,
1020 i915_ggtt_offset(engine->scratch)
1021 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001022 }
Tim Gore3485d992016-07-05 10:01:30 +01001023
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001024 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001025 if (HAS_POOLED_EU(engine->i915)) {
1026 /*
1027 * EU pool configuration is setup along with golden context
1028 * during context initialization. This value depends on
1029 * device type (2x6 or 3x6) and needs to be updated based
1030 * on which subslice is disabled especially for 2x6
1031 * devices, however it is safe to load default
1032 * configuration of 3x6 device instead of masking off
1033 * corresponding bits because HW ignores bits of a disabled
1034 * subslice and drops down to appropriate config. Please
1035 * see render_state_setup() in i915_gem_render_state.c for
1036 * possible configurations, to avoid duplication they are
1037 * not shown here again.
1038 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001039 *batch++ = GEN9_MEDIA_POOL_STATE;
1040 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1041 *batch++ = 0x00777000;
1042 *batch++ = 0;
1043 *batch++ = 0;
1044 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001045 }
1046
Arun Siluvery0504cff2015-07-14 15:01:27 +01001047 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001048 while ((unsigned long)batch % CACHELINE_BYTES)
1049 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001050
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001051 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001052}
1053
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001054static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001055{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001056 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001057
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001058 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001059}
1060
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001061#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1062
1063static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001064{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001065 struct drm_i915_gem_object *obj;
1066 struct i915_vma *vma;
1067 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001068
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001069 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001070 if (IS_ERR(obj))
1071 return PTR_ERR(obj);
1072
Chris Wilsona01cb37a2017-01-16 15:21:30 +00001073 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001074 if (IS_ERR(vma)) {
1075 err = PTR_ERR(vma);
1076 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001077 }
1078
Chris Wilson48bb74e2016-08-15 10:49:04 +01001079 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1080 if (err)
1081 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001082
Chris Wilson48bb74e2016-08-15 10:49:04 +01001083 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001084 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001085
1086err:
1087 i915_gem_object_put(obj);
1088 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001089}
1090
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001091static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001092{
Chris Wilson19880c42016-08-15 10:49:05 +01001093 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001094}
1095
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001096typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1097
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001098static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001099{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001100 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001101 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1102 &wa_ctx->per_ctx };
1103 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001104 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001105 void *batch, *batch_ptr;
1106 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001107 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001108
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001109 if (WARN_ON(engine->id != RCS || !engine->scratch))
1110 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001111
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001112 switch (INTEL_GEN(engine->i915)) {
1113 case 9:
1114 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1115 wa_bb_fn[1] = gen9_init_perctx_bb;
1116 break;
1117 case 8:
1118 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1119 wa_bb_fn[1] = gen8_init_perctx_bb;
1120 break;
1121 default:
1122 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001123 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001124 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001125
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001126 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001127 if (ret) {
1128 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1129 return ret;
1130 }
1131
Chris Wilson48bb74e2016-08-15 10:49:04 +01001132 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001133 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001134
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001135 /*
1136 * Emit the two workaround batch buffers, recording the offset from the
1137 * start of the workaround batch buffer object for each and their
1138 * respective sizes.
1139 */
1140 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1141 wa_bb[i]->offset = batch_ptr - batch;
1142 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1143 ret = -EINVAL;
1144 break;
1145 }
1146 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1147 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001148 }
1149
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001150 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1151
Arun Siluvery17ee9502015-06-19 19:07:01 +01001152 kunmap_atomic(batch);
1153 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001154 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001155
1156 return ret;
1157}
1158
Chris Wilson22cc4402017-02-04 11:05:19 +00001159static u32 port_seqno(struct execlist_port *port)
1160{
1161 return port->request ? port->request->global_seqno : 0;
1162}
1163
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001164static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001165{
Chris Wilsonc0336662016-05-06 15:40:21 +01001166 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001167 int ret;
1168
1169 ret = intel_mocs_init_engine(engine);
1170 if (ret)
1171 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001172
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001173 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001174 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001175
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001176 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001177 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001178 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001179 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1180 engine->status_page.ggtt_offset);
1181 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001182
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001183 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001184
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001185 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001186 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson31de7352017-03-16 12:56:18 +00001187 if (!i915.enable_guc_submission && !execlists_elsp_idle(engine)) {
Chris Wilson22cc4402017-02-04 11:05:19 +00001188 DRM_DEBUG_DRIVER("Restarting %s from requests [0x%x, 0x%x]\n",
1189 engine->name,
1190 port_seqno(&engine->execlist_port[0]),
1191 port_seqno(&engine->execlist_port[1]));
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001192 engine->execlist_port[0].count = 0;
1193 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001194 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001195 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001196
1197 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001198}
1199
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001200static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001201{
Chris Wilsonc0336662016-05-06 15:40:21 +01001202 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001203 int ret;
1204
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001205 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001206 if (ret)
1207 return ret;
1208
1209 /* We need to disable the AsyncFlip performance optimisations in order
1210 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1211 * programmed to '1' on all products.
1212 *
1213 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1214 */
1215 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1216
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001217 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1218
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001219 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001220}
1221
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001222static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001223{
1224 int ret;
1225
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001226 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001227 if (ret)
1228 return ret;
1229
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001230 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001231}
1232
Chris Wilson821ed7d2016-09-09 14:11:53 +01001233static void reset_common_ring(struct intel_engine_cs *engine,
1234 struct drm_i915_gem_request *request)
1235{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001236 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001237 struct intel_context *ce;
1238
1239 /* If the request was innocent, we leave the request in the ELSP
1240 * and will try to replay it on restarting. The context image may
1241 * have been corrupted by the reset, in which case we may have
1242 * to service a new GPU hang, but more likely we can continue on
1243 * without impact.
1244 *
1245 * If the request was guilty, we presume the context is corrupt
1246 * and have to at least restore the RING register in the context
1247 * image back to the expected values to skip over the guilty request.
1248 */
1249 if (!request || request->fence.error != -EIO)
1250 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001251
Chris Wilsona3aabe82016-10-04 21:11:26 +01001252 /* We want a simple context + ring to execute the breadcrumb update.
1253 * We cannot rely on the context being intact across the GPU hang,
1254 * so clear it and rebuild just what we need for the breadcrumb.
1255 * All pending requests for this context will be zapped, and any
1256 * future request will be after userspace has had the opportunity
1257 * to recreate its own state.
1258 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001259 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001260 execlists_init_reg_state(ce->lrc_reg_state,
1261 request->ctx, engine, ce->ring);
1262
Chris Wilson821ed7d2016-09-09 14:11:53 +01001263 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001264 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1265 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001266 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001267
Chris Wilson821ed7d2016-09-09 14:11:53 +01001268 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001269 intel_ring_update_space(request->ring);
1270
Chris Wilson821ed7d2016-09-09 14:11:53 +01001271 /* Catch up with any missed context-switch interrupts */
Chris Wilson821ed7d2016-09-09 14:11:53 +01001272 if (request->ctx != port[0].request->ctx) {
1273 i915_gem_request_put(port[0].request);
1274 port[0] = port[1];
1275 memset(&port[1], 0, sizeof(port[1]));
1276 }
1277
Chris Wilson821ed7d2016-09-09 14:11:53 +01001278 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001279
1280 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson450362d2017-03-27 14:00:07 +01001281 request->tail =
1282 intel_ring_wrap(request->ring,
1283 request->wa_tail - WA_TAIL_DWORDS*sizeof(u32));
Chris Wilsoned1501d2017-03-27 14:14:12 +01001284 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001285}
1286
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001287static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1288{
1289 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001290 struct intel_engine_cs *engine = req->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001291 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001292 u32 *cs;
1293 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001294
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001295 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1296 if (IS_ERR(cs))
1297 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001298
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001299 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001300 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001301 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1302
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001303 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1304 *cs++ = upper_32_bits(pd_daddr);
1305 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1306 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001307 }
1308
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001309 *cs++ = MI_NOOP;
1310 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001311
1312 return 0;
1313}
1314
John Harrisonbe795fc2015-05-29 17:44:03 +01001315static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001316 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001317 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001318{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001319 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001320 int ret;
1321
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001322 /* Don't rely in hw updating PDPs, specially in lite-restore.
1323 * Ideally, we should set Force PD Restore in ctx descriptor,
1324 * but we can't. Force Restore would be a second option, but
1325 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001326 * not idle). PML4 is allocated during ppgtt init so this is
1327 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001328 if (req->ctx->ppgtt &&
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001329 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) &&
1330 !i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
1331 !intel_vgpu_active(req->i915)) {
1332 ret = intel_logical_ring_emit_pdps(req);
1333 if (ret)
1334 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001335
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001336 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001337 }
1338
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001339 cs = intel_ring_begin(req, 4);
1340 if (IS_ERR(cs))
1341 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001342
1343 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001344 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1345 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1346 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001347 *cs++ = lower_32_bits(offset);
1348 *cs++ = upper_32_bits(offset);
1349 *cs++ = MI_NOOP;
1350 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001351
1352 return 0;
1353}
1354
Chris Wilson31bb59c2016-07-01 17:23:27 +01001355static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001356{
Chris Wilsonc0336662016-05-06 15:40:21 +01001357 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001358 I915_WRITE_IMR(engine,
1359 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1360 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001361}
1362
Chris Wilson31bb59c2016-07-01 17:23:27 +01001363static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001364{
Chris Wilsonc0336662016-05-06 15:40:21 +01001365 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001366 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001367}
1368
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001369static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001370{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001371 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001372
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001373 cs = intel_ring_begin(request, 4);
1374 if (IS_ERR(cs))
1375 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001376
1377 cmd = MI_FLUSH_DW + 1;
1378
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001379 /* We always require a command barrier so that subsequent
1380 * commands, such as breadcrumb interrupts, are strictly ordered
1381 * wrt the contents of the write cache being flushed to memory
1382 * (and thus being coherent from the CPU).
1383 */
1384 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1385
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001386 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001387 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001388 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001389 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001390 }
1391
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001392 *cs++ = cmd;
1393 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1394 *cs++ = 0; /* upper addr */
1395 *cs++ = 0; /* value */
1396 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001397
1398 return 0;
1399}
1400
John Harrison7deb4d32015-05-29 17:43:59 +01001401static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001402 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001403{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001404 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001405 u32 scratch_addr =
1406 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001407 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001408 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001409 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001410
1411 flags |= PIPE_CONTROL_CS_STALL;
1412
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001413 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001414 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1415 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001416 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001417 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001418 }
1419
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001420 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001421 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1422 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1423 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1424 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1425 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1426 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1427 flags |= PIPE_CONTROL_QW_WRITE;
1428 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001429
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001430 /*
1431 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1432 * pipe control.
1433 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001434 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001435 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001436
1437 /* WaForGAMHang:kbl */
1438 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1439 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001440 }
Imre Deak9647ff32015-01-25 13:27:11 -08001441
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001442 len = 6;
1443
1444 if (vf_flush_wa)
1445 len += 6;
1446
1447 if (dc_flush_wa)
1448 len += 12;
1449
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001450 cs = intel_ring_begin(request, len);
1451 if (IS_ERR(cs))
1452 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001453
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001454 if (vf_flush_wa)
1455 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001456
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001457 if (dc_flush_wa)
1458 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1459 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001460
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001461 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001462
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001463 if (dc_flush_wa)
1464 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001465
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001466 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001467
1468 return 0;
1469}
1470
Chris Wilson7c17d372016-01-20 15:43:35 +02001471/*
1472 * Reserve space for 2 NOOPs at the end of each request to be
1473 * used as a workaround for not being allowed to do lite
1474 * restore with HEAD==TAIL (WaIdleLiteRestore).
1475 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001476static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001477{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001478 *cs++ = MI_NOOP;
1479 *cs++ = MI_NOOP;
1480 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001481}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001482
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001483static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001484{
Chris Wilson7c17d372016-01-20 15:43:35 +02001485 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1486 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001487
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001488 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1489 *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1490 *cs++ = 0;
1491 *cs++ = request->global_seqno;
1492 *cs++ = MI_USER_INTERRUPT;
1493 *cs++ = MI_NOOP;
1494 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001495 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001496
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001497 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001498}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001499
Chris Wilson98f29e82016-10-28 13:58:51 +01001500static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1501
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001502static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001503 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001504{
Michał Winiarskice81a652016-04-12 15:51:55 +02001505 /* We're using qword write, seqno should be aligned to 8 bytes. */
1506 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1507
Chris Wilson7c17d372016-01-20 15:43:35 +02001508 /* w/a for post sync ops following a GPGPU operation we
1509 * need a prior CS_STALL, which is emitted by the flush
1510 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001511 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001512 *cs++ = GFX_OP_PIPE_CONTROL(6);
1513 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
1514 PIPE_CONTROL_QW_WRITE;
1515 *cs++ = intel_hws_seqno_address(request->engine);
1516 *cs++ = 0;
1517 *cs++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001518 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001519 *cs++ = 0;
1520 *cs++ = MI_USER_INTERRUPT;
1521 *cs++ = MI_NOOP;
1522 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001523 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001524
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001525 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001526}
1527
Chris Wilson98f29e82016-10-28 13:58:51 +01001528static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1529
John Harrison87531812015-05-29 17:43:44 +01001530static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001531{
1532 int ret;
1533
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001534 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001535 if (ret)
1536 return ret;
1537
Peter Antoine3bbaba02015-07-10 20:13:11 +03001538 ret = intel_rcs_context_init_mocs(req);
1539 /*
1540 * Failing to program the MOCS is non-fatal.The system will not
1541 * run at peak performance. So generate an error and carry on.
1542 */
1543 if (ret)
1544 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1545
Chris Wilson4e50f082016-10-28 13:58:31 +01001546 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001547}
1548
Oscar Mateo73e4d072014-07-24 17:04:48 +01001549/**
1550 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001551 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001552 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001553void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001554{
John Harrison6402c332014-10-31 12:00:26 +00001555 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001556
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001557 /*
1558 * Tasklet cannot be active at this point due intel_mark_active/idle
1559 * so this is just for documentation.
1560 */
1561 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1562 tasklet_kill(&engine->irq_tasklet);
1563
Chris Wilsonc0336662016-05-06 15:40:21 +01001564 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001565
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001566 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001567 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001568 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001570 if (engine->cleanup)
1571 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001572
Chris Wilson57e88532016-08-15 10:48:57 +01001573 if (engine->status_page.vma) {
1574 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1575 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001576 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001577
1578 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001579
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001580 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001581 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301582 dev_priv->engine[engine->id] = NULL;
1583 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001584}
1585
Chris Wilsonff44ad52017-03-16 17:13:03 +00001586static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01001587{
Chris Wilsonff44ad52017-03-16 17:13:03 +00001588 engine->submit_request = execlists_submit_request;
1589 engine->schedule = execlists_schedule;
Chris Wilsonc9203e82017-03-18 10:28:59 +00001590 engine->irq_tasklet.func = intel_lrc_irq_handler;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001591}
1592
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001593static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001594logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001595{
1596 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001597 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001598 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001599
1600 engine->context_pin = execlists_context_pin;
1601 engine->context_unpin = execlists_context_unpin;
1602
Chris Wilsonf73e7392016-12-18 15:37:24 +00001603 engine->request_alloc = execlists_request_alloc;
1604
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001605 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001606 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001607 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001608
1609 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001610
Chris Wilson31bb59c2016-07-01 17:23:27 +01001611 engine->irq_enable = gen8_logical_ring_enable_irq;
1612 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001613 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001614}
1615
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001616static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001617logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001618{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001619 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001620 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1621 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001622}
1623
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001624static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001625lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001626{
Chris Wilson57e88532016-08-15 10:48:57 +01001627 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001628 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001629
1630 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001631 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001632 if (IS_ERR(hws))
1633 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001634
1635 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001636 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001637 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001638
1639 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001640}
1641
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001642static void
1643logical_ring_setup(struct intel_engine_cs *engine)
1644{
1645 struct drm_i915_private *dev_priv = engine->i915;
1646 enum forcewake_domains fw_domains;
1647
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001648 intel_engine_setup_common(engine);
1649
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001650 /* Intentionally left blank. */
1651 engine->buffer = NULL;
1652
1653 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1654 RING_ELSP(engine),
1655 FW_REG_WRITE);
1656
1657 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1658 RING_CONTEXT_STATUS_PTR(engine),
1659 FW_REG_READ | FW_REG_WRITE);
1660
1661 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1662 RING_CONTEXT_STATUS_BUF_BASE(engine),
1663 FW_REG_READ);
1664
1665 engine->fw_domains = fw_domains;
1666
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001667 tasklet_init(&engine->irq_tasklet,
1668 intel_lrc_irq_handler, (unsigned long)engine);
1669
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001670 logical_ring_default_vfuncs(engine);
1671 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001672}
1673
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001674static int
1675logical_ring_init(struct intel_engine_cs *engine)
1676{
1677 struct i915_gem_context *dctx = engine->i915->kernel_context;
1678 int ret;
1679
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001680 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001681 if (ret)
1682 goto error;
1683
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001684 /* And setup the hardware status page. */
1685 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1686 if (ret) {
1687 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1688 goto error;
1689 }
1690
1691 return 0;
1692
1693error:
1694 intel_logical_ring_cleanup(engine);
1695 return ret;
1696}
1697
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001698int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001699{
1700 struct drm_i915_private *dev_priv = engine->i915;
1701 int ret;
1702
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001703 logical_ring_setup(engine);
1704
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001705 if (HAS_L3_DPF(dev_priv))
1706 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1707
1708 /* Override some for render ring. */
1709 if (INTEL_GEN(dev_priv) >= 9)
1710 engine->init_hw = gen9_init_render_ring;
1711 else
1712 engine->init_hw = gen8_init_render_ring;
1713 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001714 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001715 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001716 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001717
Chris Wilsonf51455d2017-01-10 14:47:34 +00001718 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001719 if (ret)
1720 return ret;
1721
1722 ret = intel_init_workaround_bb(engine);
1723 if (ret) {
1724 /*
1725 * We continue even if we fail to initialize WA batch
1726 * because we only expect rare glitches but nothing
1727 * critical to prevent us from using GPU
1728 */
1729 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1730 ret);
1731 }
1732
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001733 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001734}
1735
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001736int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001737{
1738 logical_ring_setup(engine);
1739
1740 return logical_ring_init(engine);
1741}
1742
Jeff McGee0cea6502015-02-13 10:27:56 -06001743static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001744make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001745{
1746 u32 rpcs = 0;
1747
1748 /*
1749 * No explicit RPCS request is needed to ensure full
1750 * slice/subslice/EU enablement prior to Gen9.
1751 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001752 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001753 return 0;
1754
1755 /*
1756 * Starting in Gen9, render power gating can leave
1757 * slice/subslice/EU in a partially enabled state. We
1758 * must make an explicit request through RPCS for full
1759 * enablement.
1760 */
Imre Deak43b67992016-08-31 19:13:02 +03001761 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001762 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001763 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001764 GEN8_RPCS_S_CNT_SHIFT;
1765 rpcs |= GEN8_RPCS_ENABLE;
1766 }
1767
Imre Deak43b67992016-08-31 19:13:02 +03001768 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001769 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001770 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001771 GEN8_RPCS_SS_CNT_SHIFT;
1772 rpcs |= GEN8_RPCS_ENABLE;
1773 }
1774
Imre Deak43b67992016-08-31 19:13:02 +03001775 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1776 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001777 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001778 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001779 GEN8_RPCS_EU_MAX_SHIFT;
1780 rpcs |= GEN8_RPCS_ENABLE;
1781 }
1782
1783 return rpcs;
1784}
1785
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001786static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001787{
1788 u32 indirect_ctx_offset;
1789
Chris Wilsonc0336662016-05-06 15:40:21 +01001790 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001791 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001792 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001793 /* fall through */
1794 case 9:
1795 indirect_ctx_offset =
1796 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1797 break;
1798 case 8:
1799 indirect_ctx_offset =
1800 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1801 break;
1802 }
1803
1804 return indirect_ctx_offset;
1805}
1806
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001807static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01001808 struct i915_gem_context *ctx,
1809 struct intel_engine_cs *engine,
1810 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001811{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001812 struct drm_i915_private *dev_priv = engine->i915;
1813 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001814 u32 base = engine->mmio_base;
1815 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001816
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001817 /* A context is actually a big batch buffer with several
1818 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
1819 * values we are setting here are only for the first context restore:
1820 * on a subsequent save, the GPU will recreate this batchbuffer with new
1821 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
1822 * we are not initializing here).
1823 */
1824 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
1825 MI_LRI_FORCE_POSTED;
1826
1827 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
1828 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1829 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
1830 (HAS_RESOURCE_STREAMER(dev_priv) ?
1831 CTX_CTRL_RS_CTX_ENABLE : 0)));
1832 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
1833 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
1834 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
1835 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
1836 RING_CTL_SIZE(ring->size) | RING_VALID);
1837 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
1838 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
1839 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
1840 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
1841 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
1842 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
1843 if (rcs) {
1844 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
1845 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
1846 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
1847 RING_INDIRECT_CTX_OFFSET(base), 0);
1848
Chris Wilson48bb74e2016-08-15 10:49:04 +01001849 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001850 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001851 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001852
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001853 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001854 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
1855 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001856
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001857 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001858 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001859
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001860 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001861 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001862 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001863 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001864
1865 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
1866
1867 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001868 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001869 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
1870 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
1871 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
1872 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
1873 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
1874 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
1875 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
1876 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001877
Chris Wilson949e8ab2017-02-09 14:40:36 +00001878 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001879 /* 64b PPGTT (48bit canonical)
1880 * PDP0_DESCRIPTOR contains the base address to PML4 and
1881 * other PDP Descriptors are ignored.
1882 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001883 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01001884 }
1885
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001886 if (rcs) {
1887 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
1888 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
1889 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001890 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001891}
1892
1893static int
1894populate_lr_context(struct i915_gem_context *ctx,
1895 struct drm_i915_gem_object *ctx_obj,
1896 struct intel_engine_cs *engine,
1897 struct intel_ring *ring)
1898{
1899 void *vaddr;
1900 int ret;
1901
1902 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1903 if (ret) {
1904 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1905 return ret;
1906 }
1907
1908 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
1909 if (IS_ERR(vaddr)) {
1910 ret = PTR_ERR(vaddr);
1911 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
1912 return ret;
1913 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001914 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001915
1916 /* The second page of the context object contains some fields which must
1917 * be set up prior to the first execution. */
1918
1919 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
1920 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001921
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001922 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001923
1924 return 0;
1925}
1926
Oscar Mateo73e4d072014-07-24 17:04:48 +01001927/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001928 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001929 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001930 *
1931 * Each engine may require a different amount of space for a context image,
1932 * so when allocating (or copying) an image, this function can be used to
1933 * find the right size for the specific engine.
1934 *
1935 * Return: size (in bytes) of an engine-specific context image
1936 *
1937 * Note: this size includes the HWSP, which is part of the context image
1938 * in LRC mode, but does not include the "shared data page" used with
1939 * GuC submission. The caller should account for this if using the GuC.
1940 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001941uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01001942{
1943 int ret = 0;
1944
Chris Wilsonc0336662016-05-06 15:40:21 +01001945 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001946
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001947 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01001948 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01001949 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00001950 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
1951 else
1952 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001953 break;
1954 case VCS:
1955 case BCS:
1956 case VECS:
1957 case VCS2:
1958 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
1959 break;
1960 }
1961
1962 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01001963}
1964
Chris Wilsone2efd132016-05-24 14:53:34 +01001965static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01001966 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01001967{
Oscar Mateo8c8579172014-07-24 17:04:14 +01001968 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01001969 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001970 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001971 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01001972 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001973 int ret;
1974
Chris Wilson9021ad02016-05-24 14:53:37 +01001975 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01001976
Chris Wilsonf51455d2017-01-10 14:47:34 +00001977 context_size = round_up(intel_lr_context_size(engine),
1978 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001979
Alex Daid1675192015-08-12 15:43:43 +01001980 /* One extra page as the sharing data between driver and GuC */
1981 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
1982
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001983 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001984 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03001985 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001986 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001987 }
1988
Chris Wilsona01cb37a2017-01-16 15:21:30 +00001989 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001990 if (IS_ERR(vma)) {
1991 ret = PTR_ERR(vma);
1992 goto error_deref_obj;
1993 }
1994
Chris Wilson7e37f882016-08-02 22:50:21 +01001995 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001996 if (IS_ERR(ring)) {
1997 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001998 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001999 }
2000
Chris Wilsondca33ec2016-08-02 22:50:20 +01002001 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002002 if (ret) {
2003 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002004 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002005 }
2006
Chris Wilsondca33ec2016-08-02 22:50:20 +01002007 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002008 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002009 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002010
2011 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002012
Chris Wilsondca33ec2016-08-02 22:50:20 +01002013error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002014 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002015error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002016 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002017 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002018}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002019
Chris Wilson821ed7d2016-09-09 14:11:53 +01002020void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002021{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002022 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002023 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302024 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002025
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002026 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2027 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2028 * that stored in context. As we only write new commands from
2029 * ce->ring->tail onwards, everything before that is junk. If the GPU
2030 * starts reading from its RING_HEAD from the context, it may try to
2031 * execute that junk and die.
2032 *
2033 * So to avoid that we reset the context images upon resume. For
2034 * simplicity, we just zero everything out.
2035 */
2036 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302037 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002038 struct intel_context *ce = &ctx->engine[engine->id];
2039 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002040
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002041 if (!ce->state)
2042 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002043
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002044 reg = i915_gem_object_pin_map(ce->state->obj,
2045 I915_MAP_WB);
2046 if (WARN_ON(IS_ERR(reg)))
2047 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002048
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002049 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2050 reg[CTX_RING_HEAD+1] = 0;
2051 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002052
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002053 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002054 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002055
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002056 ce->ring->head = ce->ring->tail = 0;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002057 intel_ring_update_space(ce->ring);
2058 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002059 }
2060}