blob: ef8282678a29f7c8db7500fc028ccf8838dcb054 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002102 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002108 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002109 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002110 assert_sprites_disabled(dev_priv, pipe);
2111
Paulo Zanoni681e5812012-12-06 11:12:38 -02002112 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
Imre Deak50360402015-01-16 00:55:16 -08002122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002127 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002128 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002129 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002137 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002139 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002142 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002146 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147}
2148
2149/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002150 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002151 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002159static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 int reg;
2165 u32 val;
2166
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002174 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002175 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002177 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
Ville Syrjälä67adc642014-08-15 01:21:57 +03002182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002186 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197}
2198
Chris Wilson693db182013-03-05 14:52:39 +00002199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002210 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002211{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002214
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002227 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002228 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002229 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002230 tile_height = 64;
2231 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232 case 2:
2233 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 tile_height = 32;
2235 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 16;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002251
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002260 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261}
2262
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002268 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002269
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002270 *view = i915_ggtt_view_normal;
2271
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002272 if (!plane_state)
2273 return 0;
2274
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002275 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276 return 0;
2277
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002278 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002283 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 info->fb_modifier = fb->modifier[0];
2285
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002287 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304 return 0;
2305}
2306
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002317 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318}
2319
Chris Wilson127bd2a2010-07-23 23:32:05 +01002320int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002323 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002327 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002328 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331 u32 alignment;
2332 int ret;
2333
Matt Roperebcdd392014-07-09 16:22:11 -07002334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002340 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 }
2359
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
Chris Wilson693db182013-03-05 14:52:39 +00002364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002381 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002382 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002383 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002384 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002385
2386 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2387 * fence, whereas 965+ only requires a fence if using
2388 * framebuffer compression. For simplicity, we always install
2389 * a fence as the cost is not that onerous.
2390 */
Chris Wilson06d98132012-04-17 15:31:24 +01002391 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002392 if (ret == -EDEADLK) {
2393 /*
2394 * -EDEADLK means there are no free fences
2395 * no pending flips.
2396 *
2397 * This is propagated to atomic, but it uses
2398 * -EDEADLK to force a locking recovery, so
2399 * change the returned error to -EBUSY.
2400 */
2401 ret = -EBUSY;
2402 goto err_unpin;
2403 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002404 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002405
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002406 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002408 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002410
2411err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002412 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002413err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002414 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002415 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002416}
2417
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002418static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2419 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002420{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002422 struct i915_ggtt_view view;
2423 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424
Matt Roperebcdd392014-07-09 16:22:11 -07002425 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2426
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2428 WARN_ONCE(ret, "Couldn't get view from plane state!");
2429
Chris Wilson1690e1e2011-12-14 13:57:08 +01002430 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002431 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002432}
2433
Daniel Vetterc2c75132012-07-05 12:17:30 +02002434/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2435 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002436unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2437 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441{
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tile_rows = *y / 8;
2446 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002453 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 unsigned int offset;
2455
2456 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002457 *y = (offset & alignment) / pitch;
2458 *x = ((offset & alignment) - *y * pitch) / cpp;
2459 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461}
2462
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002463static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002464{
2465 switch (format) {
2466 case DISPPLANE_8BPP:
2467 return DRM_FORMAT_C8;
2468 case DISPPLANE_BGRX555:
2469 return DRM_FORMAT_XRGB1555;
2470 case DISPPLANE_BGRX565:
2471 return DRM_FORMAT_RGB565;
2472 default:
2473 case DISPPLANE_BGRX888:
2474 return DRM_FORMAT_XRGB8888;
2475 case DISPPLANE_RGBX888:
2476 return DRM_FORMAT_XBGR8888;
2477 case DISPPLANE_BGRX101010:
2478 return DRM_FORMAT_XRGB2101010;
2479 case DISPPLANE_RGBX101010:
2480 return DRM_FORMAT_XBGR2101010;
2481 }
2482}
2483
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002484static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2485{
2486 switch (format) {
2487 case PLANE_CTL_FORMAT_RGB_565:
2488 return DRM_FORMAT_RGB565;
2489 default:
2490 case PLANE_CTL_FORMAT_XRGB_8888:
2491 if (rgb_order) {
2492 if (alpha)
2493 return DRM_FORMAT_ABGR8888;
2494 else
2495 return DRM_FORMAT_XBGR8888;
2496 } else {
2497 if (alpha)
2498 return DRM_FORMAT_ARGB8888;
2499 else
2500 return DRM_FORMAT_XRGB8888;
2501 }
2502 case PLANE_CTL_FORMAT_XRGB_2101010:
2503 if (rgb_order)
2504 return DRM_FORMAT_XBGR2101010;
2505 else
2506 return DRM_FORMAT_XRGB2101010;
2507 }
2508}
2509
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002510static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002511intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2512 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513{
2514 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002515 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516 struct drm_i915_gem_object *obj = NULL;
2517 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002518 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002519 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2520 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2521 PAGE_SIZE);
2522
2523 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524
Chris Wilsonff2652e2014-03-10 08:07:02 +00002525 if (plane_config->size == 0)
2526 return false;
2527
Paulo Zanoni3badb492015-09-23 12:52:23 -03002528 /* If the FB is too big, just don't use it since fbdev is not very
2529 * important and we should probably use that space with FBC or other
2530 * features. */
2531 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2532 return false;
2533
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002534 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2535 base_aligned,
2536 base_aligned,
2537 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002539 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540
Damien Lespiau49af4492015-01-20 12:51:44 +00002541 obj->tiling_mode = plane_config->tiling;
2542 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002543 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 mode_cmd.pixel_format = fb->pixel_format;
2546 mode_cmd.width = fb->width;
2547 mode_cmd.height = fb->height;
2548 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002549 mode_cmd.modifier[0] = fb->modifier[0];
2550 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002551
2552 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002554 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 DRM_DEBUG_KMS("intel fb init failed\n");
2556 goto out_unref_obj;
2557 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559
Daniel Vetterf6936e22015-03-26 12:17:05 +01002560 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002562
2563out_unref_obj:
2564 drm_gem_object_unreference(&obj->base);
2565 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566 return false;
2567}
2568
Matt Roperafd65eb2015-02-03 13:10:04 -08002569/* Update plane->state->fb to match plane->fb after driver-internal updates */
2570static void
2571update_state_fb(struct drm_plane *plane)
2572{
2573 if (plane->fb == plane->state->fb)
2574 return;
2575
2576 if (plane->state->fb)
2577 drm_framebuffer_unreference(plane->state->fb);
2578 plane->state->fb = plane->fb;
2579 if (plane->state->fb)
2580 drm_framebuffer_reference(plane->state->fb);
2581}
2582
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002583static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002584intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2585 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586{
2587 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589 struct drm_crtc *c;
2590 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002591 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002593 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002594 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595
Damien Lespiau2d140302015-02-05 17:22:18 +00002596 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 return;
2598
Daniel Vetterf6936e22015-03-26 12:17:05 +01002599 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 fb = &plane_config->fb->base;
2601 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002602 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605
2606 /*
2607 * Failed to alloc the obj, check to see if we should share
2608 * an fb with another CRTC instead
2609 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002610 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611 i = to_intel_crtc(c);
2612
2613 if (c == &intel_crtc->base)
2614 continue;
2615
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 continue;
2618
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 fb = c->primary->fb;
2620 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 continue;
2622
Daniel Vetter88595ac2015-03-26 12:42:24 +01002623 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 drm_framebuffer_reference(fb);
2626 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627 }
2628 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002629
2630 return;
2631
2632valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002633 plane_state->src_x = plane_state->src_y = 0;
2634 plane_state->src_w = fb->width << 16;
2635 plane_state->src_h = fb->height << 16;
2636
2637 plane_state->crtc_x = plane_state->src_y = 0;
2638 plane_state->crtc_w = fb->width;
2639 plane_state->crtc_h = fb->height;
2640
Daniel Vetter88595ac2015-03-26 12:42:24 +01002641 obj = intel_fb_obj(fb);
2642 if (obj->tiling_mode != I915_TILING_NONE)
2643 dev_priv->preserve_bios_swizzle = true;
2644
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002645 drm_framebuffer_reference(fb);
2646 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002647 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002648 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002649 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002650}
2651
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002652static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2653 struct drm_framebuffer *fb,
2654 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002655{
2656 struct drm_device *dev = crtc->dev;
2657 struct drm_i915_private *dev_priv = dev->dev_private;
2658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002659 struct drm_plane *primary = crtc->primary;
2660 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002661 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002662 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002663 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002664 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002665 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302666 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002667
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002668 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002669 I915_WRITE(reg, 0);
2670 if (INTEL_INFO(dev)->gen >= 4)
2671 I915_WRITE(DSPSURF(plane), 0);
2672 else
2673 I915_WRITE(DSPADDR(plane), 0);
2674 POSTING_READ(reg);
2675 return;
2676 }
2677
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002678 obj = intel_fb_obj(fb);
2679 if (WARN_ON(obj == NULL))
2680 return;
2681
2682 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2683
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684 dspcntr = DISPPLANE_GAMMA_ENABLE;
2685
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002686 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687
2688 if (INTEL_INFO(dev)->gen < 4) {
2689 if (intel_crtc->pipe == PIPE_B)
2690 dspcntr |= DISPPLANE_SEL_PIPE_B;
2691
2692 /* pipesrc and dspsize control the size that is scaled from,
2693 * which should always be the user's requested size.
2694 */
2695 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002696 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2697 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002698 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002699 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2700 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002701 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2702 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002703 I915_WRITE(PRIMPOS(plane), 0);
2704 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 }
2706
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 switch (fb->pixel_format) {
2708 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002709 dspcntr |= DISPPLANE_8BPP;
2710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002713 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 case DRM_FORMAT_RGB565:
2715 dspcntr |= DISPPLANE_BGRX565;
2716 break;
2717 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX888;
2719 break;
2720 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_RGBX888;
2722 break;
2723 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_BGRX101010;
2725 break;
2726 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002728 break;
2729 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002730 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002731 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002733 if (INTEL_INFO(dev)->gen >= 4 &&
2734 obj->tiling_mode != I915_TILING_NONE)
2735 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002736
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002737 if (IS_G4X(dev))
2738 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2739
Ville Syrjäläb98971272014-08-27 16:51:22 +03002740 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002741
Daniel Vetterc2c75132012-07-05 12:17:30 +02002742 if (INTEL_INFO(dev)->gen >= 4) {
2743 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002744 intel_gen4_compute_page_offset(dev_priv,
2745 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002746 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002747 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 linear_offset -= intel_crtc->dspaddr_offset;
2749 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002750 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002751 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002752
Matt Roper8e7d6882015-01-21 16:35:41 -08002753 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 dspcntr |= DISPPLANE_ROTATE_180;
2755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002756 x += (intel_crtc->config->pipe_src_w - 1);
2757 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302758
2759 /* Finding the last pixel of the last line of the display
2760 data and adding to linear_offset*/
2761 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002762 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2763 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 }
2765
Paulo Zanoni2db33662015-09-14 15:20:03 -03002766 intel_crtc->adjusted_x = x;
2767 intel_crtc->adjusted_y = y;
2768
Sonika Jindal48404c12014-08-22 14:06:04 +05302769 I915_WRITE(reg, dspcntr);
2770
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002771 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002772 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002773 I915_WRITE(DSPSURF(plane),
2774 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002776 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002778 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780}
2781
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002782static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2783 struct drm_framebuffer *fb,
2784 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002789 struct drm_plane *primary = crtc->primary;
2790 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002791 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002793 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302796 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002798 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002799 I915_WRITE(reg, 0);
2800 I915_WRITE(DSPSURF(plane), 0);
2801 POSTING_READ(reg);
2802 return;
2803 }
2804
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002805 obj = intel_fb_obj(fb);
2806 if (WARN_ON(obj == NULL))
2807 return;
2808
2809 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2810
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811 dspcntr = DISPPLANE_GAMMA_ENABLE;
2812
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002813 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814
2815 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2816 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2817
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 switch (fb->pixel_format) {
2819 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 dspcntr |= DISPPLANE_8BPP;
2821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_RGB565:
2823 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_BGRX888;
2827 break;
2828 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_RGBX888;
2830 break;
2831 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_BGRX101010;
2833 break;
2834 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 break;
2837 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002838 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 }
2840
2841 if (obj->tiling_mode != I915_TILING_NONE)
2842 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002845 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846
Ville Syrjäläb98971272014-08-27 16:51:22 +03002847 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002848 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002849 intel_gen4_compute_page_offset(dev_priv,
2850 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002851 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002852 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002853 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002854 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302855 dspcntr |= DISPPLANE_ROTATE_180;
2856
2857 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002858 x += (intel_crtc->config->pipe_src_w - 1);
2859 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302860
2861 /* Finding the last pixel of the last line of the display
2862 data and adding to linear_offset*/
2863 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002864 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2865 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 }
2867 }
2868
Paulo Zanoni2db33662015-09-14 15:20:03 -03002869 intel_crtc->adjusted_x = x;
2870 intel_crtc->adjusted_y = y;
2871
Sonika Jindal48404c12014-08-22 14:06:04 +05302872 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002874 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002875 I915_WRITE(DSPSURF(plane),
2876 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002877 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002878 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2879 } else {
2880 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2881 I915_WRITE(DSPLINOFF(plane), linear_offset);
2882 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884}
2885
Damien Lespiaub3218032015-02-27 11:15:18 +00002886u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2887 uint32_t pixel_format)
2888{
2889 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2890
2891 /*
2892 * The stride is either expressed as a multiple of 64 bytes
2893 * chunks for linear buffers or in number of tiles for tiled
2894 * buffers.
2895 */
2896 switch (fb_modifier) {
2897 case DRM_FORMAT_MOD_NONE:
2898 return 64;
2899 case I915_FORMAT_MOD_X_TILED:
2900 if (INTEL_INFO(dev)->gen == 2)
2901 return 128;
2902 return 512;
2903 case I915_FORMAT_MOD_Y_TILED:
2904 /* No need to check for old gens and Y tiling since this is
2905 * about the display engine and those will be blocked before
2906 * we get here.
2907 */
2908 return 128;
2909 case I915_FORMAT_MOD_Yf_TILED:
2910 if (bits_per_pixel == 8)
2911 return 64;
2912 else
2913 return 128;
2914 default:
2915 MISSING_CASE(fb_modifier);
2916 return 64;
2917 }
2918}
2919
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002921 struct drm_i915_gem_object *obj,
2922 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002924 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002925 struct i915_vma *vma;
2926 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
2928 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002929 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002930
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002931 vma = i915_gem_obj_to_ggtt_view(obj, view);
2932 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2933 view->type))
2934 return -1;
2935
2936 offset = (unsigned char *)vma->node.start;
2937
2938 if (plane == 1) {
2939 offset += vma->ggtt_view.rotation_info.uv_start_page *
2940 PAGE_SIZE;
2941 }
2942
2943 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002944}
2945
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002946static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2947{
2948 struct drm_device *dev = intel_crtc->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950
2951 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2953 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002954}
2955
Chandra Kondurua1b22782015-04-07 15:28:45 -07002956/*
2957 * This function detaches (aka. unbinds) unused scalers in hardware
2958 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002959static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002960{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002961 struct intel_crtc_scaler_state *scaler_state;
2962 int i;
2963
Chandra Kondurua1b22782015-04-07 15:28:45 -07002964 scaler_state = &intel_crtc->config->scaler_state;
2965
2966 /* loop through and disable scalers that aren't in use */
2967 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002968 if (!scaler_state->scalers[i].in_use)
2969 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002970 }
2971}
2972
Chandra Konduru6156a452015-04-27 13:48:39 -07002973u32 skl_plane_ctl_format(uint32_t pixel_format)
2974{
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002976 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 /*
2985 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2986 * to be already pre-multiplied. We need to add a knob (or a different
2987 * DRM_FORMAT) for user-space to configure that.
2988 */
2989 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003004 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003008 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003010
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012}
3013
3014u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3015{
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 switch (fb_modifier) {
3017 case DRM_FORMAT_MOD_NONE:
3018 break;
3019 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 default:
3026 MISSING_CASE(fb_modifier);
3027 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003028
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030}
3031
3032u32 skl_plane_ctl_rotation(unsigned int rotation)
3033{
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 switch (rotation) {
3035 case BIT(DRM_ROTATE_0):
3036 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303037 /*
3038 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3039 * while i915 HW rotation is clockwise, thats why this swapping.
3040 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303042 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003044 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303046 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 default:
3048 MISSING_CASE(rotation);
3049 }
3050
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003051 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003052}
3053
Damien Lespiau70d21f02013-07-03 21:06:04 +01003054static void skylake_update_primary_plane(struct drm_crtc *crtc,
3055 struct drm_framebuffer *fb,
3056 int x, int y)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003061 struct drm_plane *plane = crtc->primary;
3062 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003063 struct drm_i915_gem_object *obj;
3064 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065 u32 plane_ctl, stride_div, stride;
3066 u32 tile_height, plane_offset, plane_size;
3067 unsigned int rotation;
3068 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003069 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 struct intel_crtc_state *crtc_state = intel_crtc->config;
3071 struct intel_plane_state *plane_state;
3072 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3073 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3074 int scaler_id = -1;
3075
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003077
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003078 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3080 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3081 POSTING_READ(PLANE_CTL(pipe, 0));
3082 return;
3083 }
3084
3085 plane_ctl = PLANE_CTL_ENABLE |
3086 PLANE_CTL_PIPE_GAMMA_ENABLE |
3087 PLANE_CTL_PIPE_CSC_ENABLE;
3088
Chandra Konduru6156a452015-04-27 13:48:39 -07003089 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3090 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303092
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003094 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003095
Damien Lespiaub3218032015-02-27 11:15:18 +00003096 obj = intel_fb_obj(fb);
3097 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3098 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003099 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303100
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003101 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003102
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003103 scaler_id = plane_state->scaler_id;
3104 src_x = plane_state->src.x1 >> 16;
3105 src_y = plane_state->src.y1 >> 16;
3106 src_w = drm_rect_width(&plane_state->src) >> 16;
3107 src_h = drm_rect_height(&plane_state->src) >> 16;
3108 dst_x = plane_state->dst.x1;
3109 dst_y = plane_state->dst.y1;
3110 dst_w = drm_rect_width(&plane_state->dst);
3111 dst_h = drm_rect_height(&plane_state->dst);
3112
3113 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 if (intel_rotation_90_or_270(rotation)) {
3116 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003117 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003118 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003120 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303121 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 } else {
3124 stride = fb->pitches[0] / stride_div;
3125 x_offset = x;
3126 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003127 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 }
3129 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003130
Paulo Zanoni2db33662015-09-14 15:20:03 -03003131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
Damien Lespiau70d21f02013-07-03 21:06:04 +01003134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
Jesse Barnes17638cd2011-06-24 12:19:23 -07003159/* Assume fb object is pinned & idle & fenced and just update base pointers */
3160static int
3161intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3162 int x, int y, enum mode_set_atomic state)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003166
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003167 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003168 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003169
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003170 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3171
3172 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003173}
3174
Ville Syrjälä75147472014-11-24 18:28:11 +02003175static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177 struct drm_crtc *crtc;
3178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
Ville Syrjälä75147472014-11-24 18:28:11 +02003190 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003191
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003192 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 drm_modeset_lock_crtc(crtc, &plane->base);
3197
3198 plane_state = to_intel_plane_state(plane->base.state);
3199
3200 if (plane_state->base.fb)
3201 plane->commit_plane(&plane->base, plane_state);
3202
3203 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003204 }
3205}
3206
Ville Syrjälä75147472014-11-24 18:28:11 +02003207void intel_prepare_reset(struct drm_device *dev)
3208{
3209 /* no reset support for gen2 */
3210 if (IS_GEN2(dev))
3211 return;
3212
3213 /* reset doesn't touch the display */
3214 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3215 return;
3216
3217 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003218 /*
3219 * Disabling the crtcs gracefully seems nicer. Also the
3220 * g33 docs say we should at least disable all the planes.
3221 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003222 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003223}
3224
3225void intel_finish_reset(struct drm_device *dev)
3226{
3227 struct drm_i915_private *dev_priv = to_i915(dev);
3228
3229 /*
3230 * Flips in the rings will be nuked by the reset,
3231 * so complete all pending flips so that user space
3232 * will get its events and not get stuck.
3233 */
3234 intel_complete_page_flips(dev);
3235
3236 /* no reset support for gen2 */
3237 if (IS_GEN2(dev))
3238 return;
3239
3240 /* reset doesn't touch the display */
3241 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3242 /*
3243 * Flips in the rings have been nuked by the reset,
3244 * so update the base address of all primary
3245 * planes to the the last fb to make sure we're
3246 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003247 *
3248 * FIXME: Atomic will make this obsolete since we won't schedule
3249 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003250 */
3251 intel_update_primary_planes(dev);
3252 return;
3253 }
3254
3255 /*
3256 * The display has been reset as well,
3257 * so need a full re-initialization.
3258 */
3259 intel_runtime_pm_disable_interrupts(dev_priv);
3260 intel_runtime_pm_enable_interrupts(dev_priv);
3261
3262 intel_modeset_init_hw(dev);
3263
3264 spin_lock_irq(&dev_priv->irq_lock);
3265 if (dev_priv->display.hpd_irq_setup)
3266 dev_priv->display.hpd_irq_setup(dev);
3267 spin_unlock_irq(&dev_priv->irq_lock);
3268
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003269 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003270
3271 intel_hpd_init(dev_priv);
3272
3273 drm_modeset_unlock_all(dev);
3274}
3275
Chris Wilson2e2f3512015-04-27 13:41:14 +01003276static void
Chris Wilson14667a42012-04-03 17:58:35 +01003277intel_finish_fb(struct drm_framebuffer *old_fb)
3278{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003279 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003280 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003281 bool was_interruptible = dev_priv->mm.interruptible;
3282 int ret;
3283
Chris Wilson14667a42012-04-03 17:58:35 +01003284 /* Big Hammer, we also need to ensure that any pending
3285 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3286 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003287 * framebuffer. Note that we rely on userspace rendering
3288 * into the buffer attached to the pipe they are waiting
3289 * on. If not, userspace generates a GPU hang with IPEHR
3290 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003291 *
3292 * This should only fail upon a hung GPU, in which case we
3293 * can safely continue.
3294 */
3295 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003296 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003297 dev_priv->mm.interruptible = was_interruptible;
3298
Chris Wilson2e2f3512015-04-27 13:41:14 +01003299 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003300}
3301
Chris Wilson7d5e3792014-03-04 13:15:08 +00003302static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3303{
3304 struct drm_device *dev = crtc->dev;
3305 struct drm_i915_private *dev_priv = dev->dev_private;
3306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003307 bool pending;
3308
3309 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3310 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3311 return false;
3312
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003313 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003314 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003315 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003316
3317 return pending;
3318}
3319
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003320static void intel_update_pipe_config(struct intel_crtc *crtc,
3321 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322{
3323 struct drm_device *dev = crtc->base.dev;
3324 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003325 struct intel_crtc_state *pipe_config =
3326 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003327
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003328 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3329 crtc->base.mode = crtc->base.state->mode;
3330
3331 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3332 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3333 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003335 if (HAS_DDI(dev))
3336 intel_set_pipe_csc(&crtc->base);
3337
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003338 /*
3339 * Update pipe size and adjust fitter if needed: the reason for this is
3340 * that in compute_mode_changes we check the native mode (not the pfit
3341 * mode) to see if we can flip rather than do a full mode set. In the
3342 * fastboot case, we'll flip, but if we don't update the pipesrc and
3343 * pfit state, we'll end up with a big fb scanned out into the wrong
3344 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345 */
3346
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003347 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003348 ((pipe_config->pipe_src_w - 1) << 16) |
3349 (pipe_config->pipe_src_h - 1));
3350
3351 /* on skylake this is done by detaching scalers */
3352 if (INTEL_INFO(dev)->gen >= 9) {
3353 skl_detach_scalers(crtc);
3354
3355 if (pipe_config->pch_pfit.enabled)
3356 skylake_pfit_enable(crtc);
3357 } else if (HAS_PCH_SPLIT(dev)) {
3358 if (pipe_config->pch_pfit.enabled)
3359 ironlake_pfit_enable(crtc);
3360 else if (old_crtc_state->pch_pfit.enabled)
3361 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003362 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003363}
3364
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003365static void intel_fdi_normal_train(struct drm_crtc *crtc)
3366{
3367 struct drm_device *dev = crtc->dev;
3368 struct drm_i915_private *dev_priv = dev->dev_private;
3369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3370 int pipe = intel_crtc->pipe;
3371 u32 reg, temp;
3372
3373 /* enable normal train */
3374 reg = FDI_TX_CTL(pipe);
3375 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003376 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003377 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3378 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003379 } else {
3380 temp &= ~FDI_LINK_TRAIN_NONE;
3381 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003382 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003383 I915_WRITE(reg, temp);
3384
3385 reg = FDI_RX_CTL(pipe);
3386 temp = I915_READ(reg);
3387 if (HAS_PCH_CPT(dev)) {
3388 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3389 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3390 } else {
3391 temp &= ~FDI_LINK_TRAIN_NONE;
3392 temp |= FDI_LINK_TRAIN_NONE;
3393 }
3394 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3395
3396 /* wait one idle pattern time */
3397 POSTING_READ(reg);
3398 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003399
3400 /* IVB wants error correction enabled */
3401 if (IS_IVYBRIDGE(dev))
3402 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3403 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003404}
3405
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406/* The FDI link training functions for ILK/Ibexpeak. */
3407static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3408{
3409 struct drm_device *dev = crtc->dev;
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3412 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003414
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003415 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003416 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003417
Adam Jacksone1a44742010-06-25 15:32:14 -04003418 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3419 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 reg = FDI_RX_IMR(pipe);
3421 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003422 temp &= ~FDI_RX_SYMBOL_LOCK;
3423 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 I915_WRITE(reg, temp);
3425 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003426 udelay(150);
3427
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 reg = FDI_TX_CTL(pipe);
3430 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003431 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003432 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 temp &= ~FDI_LINK_TRAIN_NONE;
3434 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 reg = FDI_RX_CTL(pipe);
3438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 temp &= ~FDI_LINK_TRAIN_NONE;
3440 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3442
3443 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 udelay(150);
3445
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003446 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3448 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3449 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003450
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003452 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3455
3456 if ((temp & FDI_RX_BIT_LOCK)) {
3457 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 break;
3460 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003462 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464
3465 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_TX_CTL(pipe);
3467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 temp &= ~FDI_LINK_TRAIN_NONE;
3469 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 reg = FDI_RX_CTL(pipe);
3473 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474 temp &= ~FDI_LINK_TRAIN_NONE;
3475 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 I915_WRITE(reg, temp);
3477
3478 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479 udelay(150);
3480
Chris Wilson5eddb702010-09-11 13:48:45 +01003481 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003482 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3485
3486 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003487 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003488 DRM_DEBUG_KMS("FDI train 2 done.\n");
3489 break;
3490 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003492 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003494
3495 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003496
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497}
3498
Akshay Joshi0206e352011-08-16 15:34:10 -04003499static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3501 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3502 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3503 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3504};
3505
3506/* The FDI link training functions for SNB/Cougarpoint. */
3507static void gen6_fdi_link_train(struct drm_crtc *crtc)
3508{
3509 struct drm_device *dev = crtc->dev;
3510 struct drm_i915_private *dev_priv = dev->dev_private;
3511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3512 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003513 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514
Adam Jacksone1a44742010-06-25 15:32:14 -04003515 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3516 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 reg = FDI_RX_IMR(pipe);
3518 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003519 temp &= ~FDI_RX_SYMBOL_LOCK;
3520 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp);
3522
3523 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003524 udelay(150);
3525
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 reg = FDI_TX_CTL(pipe);
3528 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003529 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003530 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 temp &= ~FDI_LINK_TRAIN_NONE;
3532 temp |= FDI_LINK_TRAIN_PATTERN_1;
3533 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3534 /* SNB-B */
3535 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003537
Daniel Vetterd74cf322012-10-26 10:58:13 +02003538 I915_WRITE(FDI_RX_MISC(pipe),
3539 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3540
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 reg = FDI_RX_CTL(pipe);
3542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 if (HAS_PCH_CPT(dev)) {
3544 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3545 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3546 } else {
3547 temp &= ~FDI_LINK_TRAIN_NONE;
3548 temp |= FDI_LINK_TRAIN_PATTERN_1;
3549 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3551
3552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553 udelay(150);
3554
Akshay Joshi0206e352011-08-16 15:34:10 -04003555 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 reg = FDI_TX_CTL(pipe);
3557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3559 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003560 I915_WRITE(reg, temp);
3561
3562 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 udelay(500);
3564
Sean Paulfa37d392012-03-02 12:53:39 -05003565 for (retry = 0; retry < 5; retry++) {
3566 reg = FDI_RX_IIR(pipe);
3567 temp = I915_READ(reg);
3568 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3569 if (temp & FDI_RX_BIT_LOCK) {
3570 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3571 DRM_DEBUG_KMS("FDI train 1 done.\n");
3572 break;
3573 }
3574 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003575 }
Sean Paulfa37d392012-03-02 12:53:39 -05003576 if (retry < 5)
3577 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 }
3579 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581
3582 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 reg = FDI_TX_CTL(pipe);
3584 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 if (IS_GEN6(dev)) {
3588 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3589 /* SNB-B */
3590 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3591 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 reg = FDI_RX_CTL(pipe);
3595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 if (HAS_PCH_CPT(dev)) {
3597 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3598 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3599 } else {
3600 temp &= ~FDI_LINK_TRAIN_NONE;
3601 temp |= FDI_LINK_TRAIN_PATTERN_2;
3602 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003603 I915_WRITE(reg, temp);
3604
3605 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003606 udelay(150);
3607
Akshay Joshi0206e352011-08-16 15:34:10 -04003608 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003609 reg = FDI_TX_CTL(pipe);
3610 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003611 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3612 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003613 I915_WRITE(reg, temp);
3614
3615 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 udelay(500);
3617
Sean Paulfa37d392012-03-02 12:53:39 -05003618 for (retry = 0; retry < 5; retry++) {
3619 reg = FDI_RX_IIR(pipe);
3620 temp = I915_READ(reg);
3621 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3622 if (temp & FDI_RX_SYMBOL_LOCK) {
3623 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3624 DRM_DEBUG_KMS("FDI train 2 done.\n");
3625 break;
3626 }
3627 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003628 }
Sean Paulfa37d392012-03-02 12:53:39 -05003629 if (retry < 5)
3630 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003631 }
3632 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003633 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003634
3635 DRM_DEBUG_KMS("FDI train done.\n");
3636}
3637
Jesse Barnes357555c2011-04-28 15:09:55 -07003638/* Manual link training for Ivy Bridge A0 parts */
3639static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3640{
3641 struct drm_device *dev = crtc->dev;
3642 struct drm_i915_private *dev_priv = dev->dev_private;
3643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3644 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003645 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003646
3647 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3648 for train result */
3649 reg = FDI_RX_IMR(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~FDI_RX_SYMBOL_LOCK;
3652 temp &= ~FDI_RX_BIT_LOCK;
3653 I915_WRITE(reg, temp);
3654
3655 POSTING_READ(reg);
3656 udelay(150);
3657
Daniel Vetter01a415f2012-10-27 15:58:40 +02003658 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3659 I915_READ(FDI_RX_IIR(pipe)));
3660
Jesse Barnes139ccd32013-08-19 11:04:55 -07003661 /* Try each vswing and preemphasis setting twice before moving on */
3662 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3663 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003666 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3667 temp &= ~FDI_TX_ENABLE;
3668 I915_WRITE(reg, temp);
3669
3670 reg = FDI_RX_CTL(pipe);
3671 temp = I915_READ(reg);
3672 temp &= ~FDI_LINK_TRAIN_AUTO;
3673 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3674 temp &= ~FDI_RX_ENABLE;
3675 I915_WRITE(reg, temp);
3676
3677 /* enable CPU FDI TX and PCH FDI RX */
3678 reg = FDI_TX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003681 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003682 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003683 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003684 temp |= snb_b_fdi_train_param[j/2];
3685 temp |= FDI_COMPOSITE_SYNC;
3686 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3687
3688 I915_WRITE(FDI_RX_MISC(pipe),
3689 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3690
3691 reg = FDI_RX_CTL(pipe);
3692 temp = I915_READ(reg);
3693 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3694 temp |= FDI_COMPOSITE_SYNC;
3695 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3696
3697 POSTING_READ(reg);
3698 udelay(1); /* should be 0.5us */
3699
3700 for (i = 0; i < 4; i++) {
3701 reg = FDI_RX_IIR(pipe);
3702 temp = I915_READ(reg);
3703 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3704
3705 if (temp & FDI_RX_BIT_LOCK ||
3706 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3707 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3708 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3709 i);
3710 break;
3711 }
3712 udelay(1); /* should be 0.5us */
3713 }
3714 if (i == 4) {
3715 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3716 continue;
3717 }
3718
3719 /* Train 2 */
3720 reg = FDI_TX_CTL(pipe);
3721 temp = I915_READ(reg);
3722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3723 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3724 I915_WRITE(reg, temp);
3725
3726 reg = FDI_RX_CTL(pipe);
3727 temp = I915_READ(reg);
3728 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3729 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003730 I915_WRITE(reg, temp);
3731
3732 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003733 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003734
Jesse Barnes139ccd32013-08-19 11:04:55 -07003735 for (i = 0; i < 4; i++) {
3736 reg = FDI_RX_IIR(pipe);
3737 temp = I915_READ(reg);
3738 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003739
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740 if (temp & FDI_RX_SYMBOL_LOCK ||
3741 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3742 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3743 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3744 i);
3745 goto train_done;
3746 }
3747 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003748 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003749 if (i == 4)
3750 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003751 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003752
Jesse Barnes139ccd32013-08-19 11:04:55 -07003753train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003754 DRM_DEBUG_KMS("FDI train done.\n");
3755}
3756
Daniel Vetter88cefb62012-08-12 19:27:14 +02003757static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003758{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003759 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003762 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763
Jesse Barnesc64e3112010-09-10 11:27:03 -07003764
Jesse Barnes0e23b992010-09-10 11:10:00 -07003765 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 reg = FDI_RX_CTL(pipe);
3767 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003768 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003769 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003770 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003771 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3772
3773 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003774 udelay(200);
3775
3776 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 temp = I915_READ(reg);
3778 I915_WRITE(reg, temp | FDI_PCDCLK);
3779
3780 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003781 udelay(200);
3782
Paulo Zanoni20749732012-11-23 15:30:38 -02003783 /* Enable CPU FDI TX PLL, always on for Ironlake */
3784 reg = FDI_TX_CTL(pipe);
3785 temp = I915_READ(reg);
3786 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3787 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003788
Paulo Zanoni20749732012-11-23 15:30:38 -02003789 POSTING_READ(reg);
3790 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003791 }
3792}
3793
Daniel Vetter88cefb62012-08-12 19:27:14 +02003794static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3795{
3796 struct drm_device *dev = intel_crtc->base.dev;
3797 struct drm_i915_private *dev_priv = dev->dev_private;
3798 int pipe = intel_crtc->pipe;
3799 u32 reg, temp;
3800
3801 /* Switch from PCDclk to Rawclk */
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3805
3806 /* Disable CPU FDI TX PLL */
3807 reg = FDI_TX_CTL(pipe);
3808 temp = I915_READ(reg);
3809 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3810
3811 POSTING_READ(reg);
3812 udelay(100);
3813
3814 reg = FDI_RX_CTL(pipe);
3815 temp = I915_READ(reg);
3816 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3817
3818 /* Wait for the clocks to turn off. */
3819 POSTING_READ(reg);
3820 udelay(100);
3821}
3822
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003823static void ironlake_fdi_disable(struct drm_crtc *crtc)
3824{
3825 struct drm_device *dev = crtc->dev;
3826 struct drm_i915_private *dev_priv = dev->dev_private;
3827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3828 int pipe = intel_crtc->pipe;
3829 u32 reg, temp;
3830
3831 /* disable CPU FDI tx and PCH FDI rx */
3832 reg = FDI_TX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3835 POSTING_READ(reg);
3836
3837 reg = FDI_RX_CTL(pipe);
3838 temp = I915_READ(reg);
3839 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003840 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003841 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3842
3843 POSTING_READ(reg);
3844 udelay(100);
3845
3846 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003847 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003848 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003849
3850 /* still set train pattern 1 */
3851 reg = FDI_TX_CTL(pipe);
3852 temp = I915_READ(reg);
3853 temp &= ~FDI_LINK_TRAIN_NONE;
3854 temp |= FDI_LINK_TRAIN_PATTERN_1;
3855 I915_WRITE(reg, temp);
3856
3857 reg = FDI_RX_CTL(pipe);
3858 temp = I915_READ(reg);
3859 if (HAS_PCH_CPT(dev)) {
3860 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3861 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3862 } else {
3863 temp &= ~FDI_LINK_TRAIN_NONE;
3864 temp |= FDI_LINK_TRAIN_PATTERN_1;
3865 }
3866 /* BPC in FDI rx is consistent with that in PIPECONF */
3867 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003868 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003869 I915_WRITE(reg, temp);
3870
3871 POSTING_READ(reg);
3872 udelay(100);
3873}
3874
Chris Wilson5dce5b932014-01-20 10:17:36 +00003875bool intel_has_pending_fb_unpin(struct drm_device *dev)
3876{
3877 struct intel_crtc *crtc;
3878
3879 /* Note that we don't need to be called with mode_config.lock here
3880 * as our list of CRTC objects is static for the lifetime of the
3881 * device and so cannot disappear as we iterate. Similarly, we can
3882 * happily treat the predicates as racy, atomic checks as userspace
3883 * cannot claim and pin a new fb without at least acquring the
3884 * struct_mutex and so serialising with us.
3885 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003886 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003887 if (atomic_read(&crtc->unpin_work_count) == 0)
3888 continue;
3889
3890 if (crtc->unpin_work)
3891 intel_wait_for_vblank(dev, crtc->pipe);
3892
3893 return true;
3894 }
3895
3896 return false;
3897}
3898
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003899static void page_flip_completed(struct intel_crtc *intel_crtc)
3900{
3901 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3902 struct intel_unpin_work *work = intel_crtc->unpin_work;
3903
3904 /* ensure that the unpin work is consistent wrt ->pending. */
3905 smp_rmb();
3906 intel_crtc->unpin_work = NULL;
3907
3908 if (work->event)
3909 drm_send_vblank_event(intel_crtc->base.dev,
3910 intel_crtc->pipe,
3911 work->event);
3912
3913 drm_crtc_vblank_put(&intel_crtc->base);
3914
3915 wake_up_all(&dev_priv->pending_flip_queue);
3916 queue_work(dev_priv->wq, &work->work);
3917
3918 trace_i915_flip_complete(intel_crtc->plane,
3919 work->pending_flip_obj);
3920}
3921
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003922void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003923{
Chris Wilson0f911282012-04-17 10:05:38 +01003924 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003925 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003926
Daniel Vetter2c10d572012-12-20 21:24:07 +01003927 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003928 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3929 !intel_crtc_has_pending_flip(crtc),
3930 60*HZ) == 0)) {
3931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003932
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003933 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003934 if (intel_crtc->unpin_work) {
3935 WARN_ONCE(1, "Removing stuck page flip\n");
3936 page_flip_completed(intel_crtc);
3937 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003938 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003939 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003940
Chris Wilson975d5682014-08-20 13:13:34 +01003941 if (crtc->primary->fb) {
3942 mutex_lock(&dev->struct_mutex);
3943 intel_finish_fb(crtc->primary->fb);
3944 mutex_unlock(&dev->struct_mutex);
3945 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003946}
3947
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948/* Program iCLKIP clock to the desired frequency */
3949static void lpt_program_iclkip(struct drm_crtc *crtc)
3950{
3951 struct drm_device *dev = crtc->dev;
3952 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003953 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3955 u32 temp;
3956
Ville Syrjäläa5805162015-05-26 20:42:30 +03003957 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003958
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003959 /* It is necessary to ungate the pixclk gate prior to programming
3960 * the divisors, and gate it back when it is done.
3961 */
3962 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3963
3964 /* Disable SSCCTL */
3965 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003966 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3967 SBI_SSCCTL_DISABLE,
3968 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003969
3970 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003971 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 auxdiv = 1;
3973 divsel = 0x41;
3974 phaseinc = 0x20;
3975 } else {
3976 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003977 * but the adjusted_mode->crtc_clock in in KHz. To get the
3978 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 * convert the virtual clock precision to KHz here for higher
3980 * precision.
3981 */
3982 u32 iclk_virtual_root_freq = 172800 * 1000;
3983 u32 iclk_pi_range = 64;
3984 u32 desired_divisor, msb_divisor_value, pi_value;
3985
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003986 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 msb_divisor_value = desired_divisor / iclk_pi_range;
3988 pi_value = desired_divisor % iclk_pi_range;
3989
3990 auxdiv = 0;
3991 divsel = msb_divisor_value - 2;
3992 phaseinc = pi_value;
3993 }
3994
3995 /* This should not happen with any sane values */
3996 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3997 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3998 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3999 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4000
4001 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004002 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003 auxdiv,
4004 divsel,
4005 phasedir,
4006 phaseinc);
4007
4008 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4012 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4013 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4014 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4015 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004016 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004017
4018 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004019 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004020 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4021 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004022 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004023
4024 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004025 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004027 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004028
4029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004033
Ville Syrjäläa5805162015-05-26 20:42:30 +03004034 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004035}
4036
Daniel Vetter275f01b22013-05-03 11:49:47 +02004037static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4038 enum pipe pch_transcoder)
4039{
4040 struct drm_device *dev = crtc->base.dev;
4041 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004042 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004043
4044 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4045 I915_READ(HTOTAL(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4047 I915_READ(HBLANK(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4049 I915_READ(HSYNC(cpu_transcoder)));
4050
4051 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4052 I915_READ(VTOTAL(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4054 I915_READ(VBLANK(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4056 I915_READ(VSYNC(cpu_transcoder)));
4057 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4058 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4059}
4060
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004061static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004062{
4063 struct drm_i915_private *dev_priv = dev->dev_private;
4064 uint32_t temp;
4065
4066 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004067 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004068 return;
4069
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4071 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4072
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004073 temp &= ~FDI_BC_BIFURCATION_SELECT;
4074 if (enable)
4075 temp |= FDI_BC_BIFURCATION_SELECT;
4076
4077 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078 I915_WRITE(SOUTH_CHICKEN1, temp);
4079 POSTING_READ(SOUTH_CHICKEN1);
4080}
4081
4082static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4083{
4084 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085
4086 switch (intel_crtc->pipe) {
4087 case PIPE_A:
4088 break;
4089 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004090 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004091 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004093 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004094
4095 break;
4096 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004097 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004098
4099 break;
4100 default:
4101 BUG();
4102 }
4103}
4104
Jesse Barnesf67a5592011-01-05 10:31:48 -08004105/*
4106 * Enable PCH resources required for PCH ports:
4107 * - PCH PLLs
4108 * - FDI training & RX/TX
4109 * - update transcoder timings
4110 * - DP transcoding bits
4111 * - transcoder
4112 */
4113static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004114{
4115 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004116 struct drm_i915_private *dev_priv = dev->dev_private;
4117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4118 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004119 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004120
Daniel Vetterab9412b2013-05-03 11:49:46 +02004121 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004122
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004123 if (IS_IVYBRIDGE(dev))
4124 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4125
Daniel Vettercd986ab2012-10-26 10:58:12 +02004126 /* Write the TU size bits before fdi link training, so that error
4127 * detection works. */
4128 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4129 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004132 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004133
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004134 /* We need to program the right clock selection before writing the pixel
4135 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004136 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004137 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004138
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004140 temp |= TRANS_DPLL_ENABLE(pipe);
4141 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004142 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004143 temp |= sel;
4144 else
4145 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149 /* XXX: pch pll's can be enabled any time before we enable the PCH
4150 * transcoder, and we actually should do this to not upset any PCH
4151 * transcoder that already use the clock when we share it.
4152 *
4153 * Note that enable_shared_dpll tries to do the right thing, but
4154 * get_shared_dpll unconditionally resets the pll - we need that to have
4155 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004156 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004157
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004158 /* set transcoder timing, panel must allow it */
4159 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004160 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004162 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004163
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004165 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004166 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 reg = TRANS_DP_CTL(pipe);
4168 temp = I915_READ(reg);
4169 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004170 TRANS_DP_SYNC_MASK |
4171 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004172 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004173 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174
4175 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004176 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004178 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179
4180 switch (intel_trans_dp_port_sel(crtc)) {
4181 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 break;
4184 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 break;
4187 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 break;
4190 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004191 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004192 }
4193
Chris Wilson5eddb702010-09-11 13:48:45 +01004194 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 }
4196
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004197 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004198}
4199
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200static void lpt_pch_enable(struct drm_crtc *crtc)
4201{
4202 struct drm_device *dev = crtc->dev;
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004205 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004206
Daniel Vetterab9412b2013-05-03 11:49:46 +02004207 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004208
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004209 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004210
Paulo Zanoni0540e482012-10-31 18:12:40 -02004211 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004212 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004213
Paulo Zanoni937bb612012-10-31 18:12:47 -02004214 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004215}
4216
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004217struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4218 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004219{
Daniel Vettere2b78262013-06-07 23:10:03 +02004220 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004221 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004222 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004223 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004224
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004225 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4226
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004227 if (HAS_PCH_IBX(dev_priv->dev)) {
4228 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004229 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004230 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004231
Daniel Vetter46edb022013-06-05 13:34:12 +02004232 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4233 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004234
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004235 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004236
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004237 goto found;
4238 }
4239
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304240 if (IS_BROXTON(dev_priv->dev)) {
4241 /* PLL is attached to port in bxt */
4242 struct intel_encoder *encoder;
4243 struct intel_digital_port *intel_dig_port;
4244
4245 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4246 if (WARN_ON(!encoder))
4247 return NULL;
4248
4249 intel_dig_port = enc_to_dig_port(&encoder->base);
4250 /* 1:1 mapping between ports and PLLs */
4251 i = (enum intel_dpll_id)intel_dig_port->port;
4252 pll = &dev_priv->shared_dplls[i];
4253 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4254 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304256
4257 goto found;
4258 }
4259
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004260 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4261 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004262
4263 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004264 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004265 continue;
4266
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004267 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004268 &shared_dpll[i].hw_state,
4269 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004270 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004271 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004272 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004273 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004274 goto found;
4275 }
4276 }
4277
4278 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004279 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4280 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004281 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004282 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4283 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004284 goto found;
4285 }
4286 }
4287
4288 return NULL;
4289
4290found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291 if (shared_dpll[i].crtc_mask == 0)
4292 shared_dpll[i].hw_state =
4293 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004294
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004295 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004296 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4297 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004298
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004299 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004300
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004301 return pll;
4302}
4303
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004304static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004305{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004306 struct drm_i915_private *dev_priv = to_i915(state->dev);
4307 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004308 struct intel_shared_dpll *pll;
4309 enum intel_dpll_id i;
4310
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004311 if (!to_intel_atomic_state(state)->dpll_set)
4312 return;
4313
4314 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004315 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4316 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004317 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004318 }
4319}
4320
Daniel Vettera1520312013-05-03 11:49:50 +02004321static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004322{
4323 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004324 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004325 u32 temp;
4326
4327 temp = I915_READ(dslreg);
4328 udelay(500);
4329 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004330 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004331 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004332 }
4333}
4334
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335static int
4336skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4337 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4338 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004339{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004340 struct intel_crtc_scaler_state *scaler_state =
4341 &crtc_state->scaler_state;
4342 struct intel_crtc *intel_crtc =
4343 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004344 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004345
4346 need_scaling = intel_rotation_90_or_270(rotation) ?
4347 (src_h != dst_w || src_w != dst_h):
4348 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004349
4350 /*
4351 * if plane is being disabled or scaler is no more required or force detach
4352 * - free scaler binded to this plane/crtc
4353 * - in order to do this, update crtc->scaler_usage
4354 *
4355 * Here scaler state in crtc_state is set free so that
4356 * scaler can be assigned to other user. Actual register
4357 * update to free the scaler is done in plane/panel-fit programming.
4358 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4359 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004360 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004361 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004362 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004363 scaler_state->scalers[*scaler_id].in_use = 0;
4364
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004365 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4366 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4367 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 scaler_state->scaler_users);
4369 *scaler_id = -1;
4370 }
4371 return 0;
4372 }
4373
4374 /* range checks */
4375 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4376 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4377
4378 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4379 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004380 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004381 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004383 return -EINVAL;
4384 }
4385
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386 /* mark this plane as a scaler user in crtc_state */
4387 scaler_state->scaler_users |= (1 << scaler_user);
4388 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4389 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4390 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4391 scaler_state->scaler_users);
4392
4393 return 0;
4394}
4395
4396/**
4397 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4398 *
4399 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004400 *
4401 * Return
4402 * 0 - scaler_usage updated successfully
4403 * error - requested scaling cannot be supported or other error condition
4404 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004405int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406{
4407 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004408 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409
4410 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4411 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4412
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004413 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004414 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4415 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004416 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004417}
4418
4419/**
4420 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4421 *
4422 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004423 * @plane_state: atomic plane state to update
4424 *
4425 * Return
4426 * 0 - scaler_usage updated successfully
4427 * error - requested scaling cannot be supported or other error condition
4428 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004429static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4430 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004431{
4432
4433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004434 struct intel_plane *intel_plane =
4435 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436 struct drm_framebuffer *fb = plane_state->base.fb;
4437 int ret;
4438
4439 bool force_detach = !fb || !plane_state->visible;
4440
4441 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4442 intel_plane->base.base.id, intel_crtc->pipe,
4443 drm_plane_index(&intel_plane->base));
4444
4445 ret = skl_update_scaler(crtc_state, force_detach,
4446 drm_plane_index(&intel_plane->base),
4447 &plane_state->scaler_id,
4448 plane_state->base.rotation,
4449 drm_rect_width(&plane_state->src) >> 16,
4450 drm_rect_height(&plane_state->src) >> 16,
4451 drm_rect_width(&plane_state->dst),
4452 drm_rect_height(&plane_state->dst));
4453
4454 if (ret || plane_state->scaler_id < 0)
4455 return ret;
4456
Chandra Kondurua1b22782015-04-07 15:28:45 -07004457 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004458 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004459 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004460 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004461 return -EINVAL;
4462 }
4463
4464 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004465 switch (fb->pixel_format) {
4466 case DRM_FORMAT_RGB565:
4467 case DRM_FORMAT_XBGR8888:
4468 case DRM_FORMAT_XRGB8888:
4469 case DRM_FORMAT_ABGR8888:
4470 case DRM_FORMAT_ARGB8888:
4471 case DRM_FORMAT_XRGB2101010:
4472 case DRM_FORMAT_XBGR2101010:
4473 case DRM_FORMAT_YUYV:
4474 case DRM_FORMAT_YVYU:
4475 case DRM_FORMAT_UYVY:
4476 case DRM_FORMAT_VYUY:
4477 break;
4478 default:
4479 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4480 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4481 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004482 }
4483
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 return 0;
4485}
4486
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004487static void skylake_scaler_disable(struct intel_crtc *crtc)
4488{
4489 int i;
4490
4491 for (i = 0; i < crtc->num_scalers; i++)
4492 skl_detach_scaler(crtc, i);
4493}
4494
4495static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004496{
4497 struct drm_device *dev = crtc->base.dev;
4498 struct drm_i915_private *dev_priv = dev->dev_private;
4499 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004500 struct intel_crtc_scaler_state *scaler_state =
4501 &crtc->config->scaler_state;
4502
4503 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4504
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004505 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004506 int id;
4507
4508 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4509 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4510 return;
4511 }
4512
4513 id = scaler_state->scaler_id;
4514 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4515 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4516 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4517 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4518
4519 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004520 }
4521}
4522
Jesse Barnesb074cec2013-04-25 12:55:02 -07004523static void ironlake_pfit_enable(struct intel_crtc *crtc)
4524{
4525 struct drm_device *dev = crtc->base.dev;
4526 struct drm_i915_private *dev_priv = dev->dev_private;
4527 int pipe = crtc->pipe;
4528
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004529 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004530 /* Force use of hard-coded filter coefficients
4531 * as some pre-programmed values are broken,
4532 * e.g. x201.
4533 */
4534 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4535 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4536 PF_PIPE_SEL_IVB(pipe));
4537 else
4538 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004539 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4540 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004541 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004542}
4543
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004544void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004545{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004546 struct drm_device *dev = crtc->base.dev;
4547 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004548
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004549 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004550 return;
4551
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004552 /* We can only enable IPS after we enable a plane and wait for a vblank */
4553 intel_wait_for_vblank(dev, crtc->pipe);
4554
Paulo Zanonid77e4532013-09-24 13:52:55 -03004555 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004556 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004557 mutex_lock(&dev_priv->rps.hw_lock);
4558 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4559 mutex_unlock(&dev_priv->rps.hw_lock);
4560 /* Quoting Art Runyan: "its not safe to expect any particular
4561 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004562 * mailbox." Moreover, the mailbox may return a bogus state,
4563 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004564 */
4565 } else {
4566 I915_WRITE(IPS_CTL, IPS_ENABLE);
4567 /* The bit only becomes 1 in the next vblank, so this wait here
4568 * is essentially intel_wait_for_vblank. If we don't have this
4569 * and don't wait for vblanks until the end of crtc_enable, then
4570 * the HW state readout code will complain that the expected
4571 * IPS_CTL value is not the one we read. */
4572 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4573 DRM_ERROR("Timed out waiting for IPS enable\n");
4574 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575}
4576
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004577void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004578{
4579 struct drm_device *dev = crtc->base.dev;
4580 struct drm_i915_private *dev_priv = dev->dev_private;
4581
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004582 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004583 return;
4584
4585 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004586 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004587 mutex_lock(&dev_priv->rps.hw_lock);
4588 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4589 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004590 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4591 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4592 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004593 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004594 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004595 POSTING_READ(IPS_CTL);
4596 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004597
4598 /* We need to wait for a vblank before we can disable the plane. */
4599 intel_wait_for_vblank(dev, crtc->pipe);
4600}
4601
4602/** Loads the palette/gamma unit for the CRTC with the prepared values */
4603static void intel_crtc_load_lut(struct drm_crtc *crtc)
4604{
4605 struct drm_device *dev = crtc->dev;
4606 struct drm_i915_private *dev_priv = dev->dev_private;
4607 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4608 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004609 int i;
4610 bool reenable_ips = false;
4611
4612 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004613 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004614 return;
4615
Imre Deak50360402015-01-16 00:55:16 -08004616 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004617 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004618 assert_dsi_pll_enabled(dev_priv);
4619 else
4620 assert_pll_enabled(dev_priv, pipe);
4621 }
4622
Paulo Zanonid77e4532013-09-24 13:52:55 -03004623 /* Workaround : Do not read or write the pipe palette/gamma data while
4624 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4625 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004626 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004627 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4628 GAMMA_MODE_MODE_SPLIT)) {
4629 hsw_disable_ips(intel_crtc);
4630 reenable_ips = true;
4631 }
4632
4633 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004634 u32 palreg;
4635
4636 if (HAS_GMCH_DISPLAY(dev))
4637 palreg = PALETTE(pipe, i);
4638 else
4639 palreg = LGC_PALETTE(pipe, i);
4640
4641 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004642 (intel_crtc->lut_r[i] << 16) |
4643 (intel_crtc->lut_g[i] << 8) |
4644 intel_crtc->lut_b[i]);
4645 }
4646
4647 if (reenable_ips)
4648 hsw_enable_ips(intel_crtc);
4649}
4650
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004651static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004652{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004653 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004654 struct drm_device *dev = intel_crtc->base.dev;
4655 struct drm_i915_private *dev_priv = dev->dev_private;
4656
4657 mutex_lock(&dev->struct_mutex);
4658 dev_priv->mm.interruptible = false;
4659 (void) intel_overlay_switch_off(intel_crtc->overlay);
4660 dev_priv->mm.interruptible = true;
4661 mutex_unlock(&dev->struct_mutex);
4662 }
4663
4664 /* Let userspace switch the overlay on again. In most cases userspace
4665 * has to recompute where to put it anyway.
4666 */
4667}
4668
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004669/**
4670 * intel_post_enable_primary - Perform operations after enabling primary plane
4671 * @crtc: the CRTC whose primary plane was just enabled
4672 *
4673 * Performs potentially sleeping operations that must be done after the primary
4674 * plane is enabled, such as updating FBC and IPS. Note that this may be
4675 * called due to an explicit primary plane update, or due to an implicit
4676 * re-enable that is caused when a sprite plane is updated to no longer
4677 * completely hide the primary plane.
4678 */
4679static void
4680intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004681{
4682 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004683 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4685 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004686
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004687 /*
4688 * BDW signals flip done immediately if the plane
4689 * is disabled, even if the plane enable is already
4690 * armed to occur at the next vblank :(
4691 */
4692 if (IS_BROADWELL(dev))
4693 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004694
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004695 /*
4696 * FIXME IPS should be fine as long as one plane is
4697 * enabled, but in practice it seems to have problems
4698 * when going from primary only to sprite only and vice
4699 * versa.
4700 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004701 hsw_enable_ips(intel_crtc);
4702
Daniel Vetterf99d7062014-06-19 16:01:59 +02004703 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004704 * Gen2 reports pipe underruns whenever all planes are disabled.
4705 * So don't enable underrun reporting before at least some planes
4706 * are enabled.
4707 * FIXME: Need to fix the logic to work when we turn off all planes
4708 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004709 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710 if (IS_GEN2(dev))
4711 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4712
4713 /* Underruns don't raise interrupts, so check manually. */
4714 if (HAS_GMCH_DISPLAY(dev))
4715 i9xx_check_fifo_underruns(dev_priv);
4716}
4717
4718/**
4719 * intel_pre_disable_primary - Perform operations before disabling primary plane
4720 * @crtc: the CRTC whose primary plane is to be disabled
4721 *
4722 * Performs potentially sleeping operations that must be done before the
4723 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4724 * be called due to an explicit primary plane update, or due to an implicit
4725 * disable that is caused when a sprite plane completely hides the primary
4726 * plane.
4727 */
4728static void
4729intel_pre_disable_primary(struct drm_crtc *crtc)
4730{
4731 struct drm_device *dev = crtc->dev;
4732 struct drm_i915_private *dev_priv = dev->dev_private;
4733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4734 int pipe = intel_crtc->pipe;
4735
4736 /*
4737 * Gen2 reports pipe underruns whenever all planes are disabled.
4738 * So diasble underrun reporting before all the planes get disabled.
4739 * FIXME: Need to fix the logic to work when we turn off all planes
4740 * but leave the pipe running.
4741 */
4742 if (IS_GEN2(dev))
4743 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4744
4745 /*
4746 * Vblank time updates from the shadow to live plane control register
4747 * are blocked if the memory self-refresh mode is active at that
4748 * moment. So to make sure the plane gets truly disabled, disable
4749 * first the self-refresh mode. The self-refresh enable bit in turn
4750 * will be checked/applied by the HW only at the next frame start
4751 * event which is after the vblank start event, so we need to have a
4752 * wait-for-vblank between disabling the plane and the pipe.
4753 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004754 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004755 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004756 dev_priv->wm.vlv.cxsr = false;
4757 intel_wait_for_vblank(dev, pipe);
4758 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004759
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004760 /*
4761 * FIXME IPS should be fine as long as one plane is
4762 * enabled, but in practice it seems to have problems
4763 * when going from primary only to sprite only and vice
4764 * versa.
4765 */
4766 hsw_disable_ips(intel_crtc);
4767}
4768
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004769static void intel_post_plane_update(struct intel_crtc *crtc)
4770{
4771 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4772 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004773 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2791a162015-10-09 18:22:43 -03004774 struct drm_plane *plane;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004775
4776 if (atomic->wait_vblank)
4777 intel_wait_for_vblank(dev, crtc->pipe);
4778
4779 intel_frontbuffer_flip(dev, atomic->fb_bits);
4780
Ville Syrjälä852eb002015-06-24 22:00:07 +03004781 if (atomic->disable_cxsr)
4782 crtc->wm.cxsr_allowed = true;
4783
Ville Syrjäläf015c552015-06-24 22:00:02 +03004784 if (crtc->atomic.update_wm_post)
4785 intel_update_watermarks(&crtc->base);
4786
Paulo Zanonic80ac852015-07-02 19:25:13 -03004787 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004788 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004789
4790 if (atomic->post_enable_primary)
4791 intel_post_enable_primary(&crtc->base);
4792
Paulo Zanoni2791a162015-10-09 18:22:43 -03004793 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4794 intel_update_sprite_watermarks(plane, &crtc->base,
4795 0, 0, 0, false, false);
4796
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797 memset(atomic, 0, sizeof(*atomic));
4798}
4799
4800static void intel_pre_plane_update(struct intel_crtc *crtc)
4801{
4802 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004803 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004805
4806 if (atomic->wait_for_flips)
4807 intel_crtc_wait_for_pending_flips(&crtc->base);
4808
Paulo Zanonic80ac852015-07-02 19:25:13 -03004809 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004810 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -07004812 if (crtc->atomic.disable_ips)
4813 hsw_disable_ips(crtc);
4814
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004815 if (atomic->pre_disable_primary)
4816 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004817
4818 if (atomic->disable_cxsr) {
4819 crtc->wm.cxsr_allowed = false;
4820 intel_set_memory_cxsr(dev_priv, false);
4821 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004822}
4823
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004824static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004825{
4826 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004828 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004829 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004830
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004831 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004832
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004833 drm_for_each_plane_mask(p, dev, plane_mask)
4834 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004835
Daniel Vetterf99d7062014-06-19 16:01:59 +02004836 /*
4837 * FIXME: Once we grow proper nuclear flip support out of this we need
4838 * to compute the mask of flip planes precisely. For the time being
4839 * consider this a flip to a NULL plane.
4840 */
4841 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004842}
4843
Jesse Barnesf67a5592011-01-05 10:31:48 -08004844static void ironlake_crtc_enable(struct drm_crtc *crtc)
4845{
4846 struct drm_device *dev = crtc->dev;
4847 struct drm_i915_private *dev_priv = dev->dev_private;
4848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004849 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004851
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004852 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004853 return;
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004856 intel_prepare_shared_dpll(intel_crtc);
4857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004858 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304859 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004860
4861 intel_set_pipe_timings(intel_crtc);
4862
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004863 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004864 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004865 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004866 }
4867
4868 ironlake_set_pipeconf(crtc);
4869
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004871
Daniel Vettera72e4c92014-09-30 10:56:47 +02004872 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4873 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004874
Daniel Vetterf6736a12013-06-05 13:34:30 +02004875 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004876 if (encoder->pre_enable)
4877 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004878
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004879 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004880 /* Note: FDI PLL enabling _must_ be done before we enable the
4881 * cpu pipes, hence this is separate from all the other fdi/pch
4882 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004883 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004884 } else {
4885 assert_fdi_tx_disabled(dev_priv, pipe);
4886 assert_fdi_rx_disabled(dev_priv, pipe);
4887 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004888
Jesse Barnesb074cec2013-04-25 12:55:02 -07004889 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004890
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004891 /*
4892 * On ILK+ LUT must be loaded before the pipe is running but with
4893 * clocks enabled
4894 */
4895 intel_crtc_load_lut(crtc);
4896
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004897 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004898 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004899
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004900 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004901 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004902
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004903 assert_vblank_disabled(crtc);
4904 drm_crtc_vblank_on(crtc);
4905
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004906 for_each_encoder_on_crtc(dev, crtc, encoder)
4907 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004908
4909 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004910 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004911}
4912
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004913/* IPS only exists on ULT machines and is tied to pipe A. */
4914static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4915{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004916 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004917}
4918
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004919static void haswell_crtc_enable(struct drm_crtc *crtc)
4920{
4921 struct drm_device *dev = crtc->dev;
4922 struct drm_i915_private *dev_priv = dev->dev_private;
4923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4924 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004925 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4926 struct intel_crtc_state *pipe_config =
4927 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304928 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004929
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004930 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004931 return;
4932
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004933 if (intel_crtc_to_shared_dpll(intel_crtc))
4934 intel_enable_shared_dpll(intel_crtc);
4935
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004936 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304937 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004938
4939 intel_set_pipe_timings(intel_crtc);
4940
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004941 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4942 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4943 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004944 }
4945
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004946 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004947 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004948 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004949 }
4950
4951 haswell_set_pipeconf(crtc);
4952
4953 intel_set_pipe_csc(crtc);
4954
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004955 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004956
Daniel Vettera72e4c92014-09-30 10:56:47 +02004957 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304958 for_each_encoder_on_crtc(dev, crtc, encoder) {
4959 if (encoder->pre_pll_enable)
4960 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004961 if (encoder->pre_enable)
4962 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304963 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004965 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004966 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4967 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004968 dev_priv->display.fdi_link_train(crtc);
4969 }
4970
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304971 if (!is_dsi)
4972 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004973
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004974 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004975 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004976 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004977 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004978
4979 /*
4980 * On ILK+ LUT must be loaded before the pipe is running but with
4981 * clocks enabled
4982 */
4983 intel_crtc_load_lut(crtc);
4984
Paulo Zanoni1f544382012-10-24 11:32:00 -02004985 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304986 if (!is_dsi)
4987 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004989 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004990 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004991
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004992 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004993 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004994
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304995 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10004996 intel_ddi_set_vc_payload_alloc(crtc, true);
4997
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004998 assert_vblank_disabled(crtc);
4999 drm_crtc_vblank_on(crtc);
5000
Jani Nikula8807e552013-08-30 19:40:32 +03005001 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005003 intel_opregion_notify_encoder(encoder, true);
5004 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005005
Paulo Zanonie4916942013-09-20 16:21:19 -03005006 /* If we change the relative order between pipe/planes enabling, we need
5007 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005008 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5009 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5010 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5011 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5012 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005013}
5014
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005015static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005016{
5017 struct drm_device *dev = crtc->base.dev;
5018 struct drm_i915_private *dev_priv = dev->dev_private;
5019 int pipe = crtc->pipe;
5020
5021 /* To avoid upsetting the power well on haswell only disable the pfit if
5022 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005023 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005024 I915_WRITE(PF_CTL(pipe), 0);
5025 I915_WRITE(PF_WIN_POS(pipe), 0);
5026 I915_WRITE(PF_WIN_SZ(pipe), 0);
5027 }
5028}
5029
Jesse Barnes6be4a602010-09-10 10:26:01 -07005030static void ironlake_crtc_disable(struct drm_crtc *crtc)
5031{
5032 struct drm_device *dev = crtc->dev;
5033 struct drm_i915_private *dev_priv = dev->dev_private;
5034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005035 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005036 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005037 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005038
Daniel Vetterea9d7582012-07-10 10:42:52 +02005039 for_each_encoder_on_crtc(dev, crtc, encoder)
5040 encoder->disable(encoder);
5041
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005042 drm_crtc_vblank_off(crtc);
5043 assert_vblank_disabled(crtc);
5044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005045 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005046 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005047
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005048 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005050 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005051
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005052 if (intel_crtc->config->has_pch_encoder)
5053 ironlake_fdi_disable(crtc);
5054
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005055 for_each_encoder_on_crtc(dev, crtc, encoder)
5056 if (encoder->post_disable)
5057 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005059 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005060 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005061
Daniel Vetterd925c592013-06-05 13:34:04 +02005062 if (HAS_PCH_CPT(dev)) {
5063 /* disable TRANS_DP_CTL */
5064 reg = TRANS_DP_CTL(pipe);
5065 temp = I915_READ(reg);
5066 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5067 TRANS_DP_PORT_SEL_MASK);
5068 temp |= TRANS_DP_PORT_SEL_NONE;
5069 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005070
Daniel Vetterd925c592013-06-05 13:34:04 +02005071 /* disable DPLL_SEL */
5072 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005073 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005074 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005075 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005076
Daniel Vetterd925c592013-06-05 13:34:04 +02005077 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005078 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079}
5080
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005081static void haswell_crtc_disable(struct drm_crtc *crtc)
5082{
5083 struct drm_device *dev = crtc->dev;
5084 struct drm_i915_private *dev_priv = dev->dev_private;
5085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5086 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005087 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305088 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089
Jani Nikula8807e552013-08-30 19:40:32 +03005090 for_each_encoder_on_crtc(dev, crtc, encoder) {
5091 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005092 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005093 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005094
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005095 drm_crtc_vblank_off(crtc);
5096 assert_vblank_disabled(crtc);
5097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005098 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005099 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5100 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005101 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005103 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005104 intel_ddi_set_vc_payload_alloc(crtc, false);
5105
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305106 if (!is_dsi)
5107 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005109 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005110 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005111 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005112 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005113
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305114 if (!is_dsi)
5115 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005116
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005117 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005118 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005119 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005120 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005121
Imre Deak97b040a2014-06-25 22:01:50 +03005122 for_each_encoder_on_crtc(dev, crtc, encoder)
5123 if (encoder->post_disable)
5124 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005125}
5126
Jesse Barnes2dd24552013-04-25 12:55:01 -07005127static void i9xx_pfit_enable(struct intel_crtc *crtc)
5128{
5129 struct drm_device *dev = crtc->base.dev;
5130 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005131 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005132
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005133 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005134 return;
5135
Daniel Vetterc0b03412013-05-28 12:05:54 +02005136 /*
5137 * The panel fitter should only be adjusted whilst the pipe is disabled,
5138 * according to register description and PRM.
5139 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005140 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5141 assert_pipe_disabled(dev_priv, crtc->pipe);
5142
Jesse Barnesb074cec2013-04-25 12:55:02 -07005143 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5144 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005145
5146 /* Border color in case we don't scale up to the full screen. Black by
5147 * default, change to something else for debugging. */
5148 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005149}
5150
Dave Airlied05410f2014-06-05 13:22:59 +10005151static enum intel_display_power_domain port_to_power_domain(enum port port)
5152{
5153 switch (port) {
5154 case PORT_A:
5155 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5156 case PORT_B:
5157 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5158 case PORT_C:
5159 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5160 case PORT_D:
5161 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005162 case PORT_E:
5163 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005164 default:
5165 WARN_ON_ONCE(1);
5166 return POWER_DOMAIN_PORT_OTHER;
5167 }
5168}
5169
Imre Deak77d22dc2014-03-05 16:20:52 +02005170#define for_each_power_domain(domain, mask) \
5171 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5172 if ((1 << (domain)) & (mask))
5173
Imre Deak319be8a2014-03-04 19:22:57 +02005174enum intel_display_power_domain
5175intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005176{
Imre Deak319be8a2014-03-04 19:22:57 +02005177 struct drm_device *dev = intel_encoder->base.dev;
5178 struct intel_digital_port *intel_dig_port;
5179
5180 switch (intel_encoder->type) {
5181 case INTEL_OUTPUT_UNKNOWN:
5182 /* Only DDI platforms should ever use this output type */
5183 WARN_ON_ONCE(!HAS_DDI(dev));
5184 case INTEL_OUTPUT_DISPLAYPORT:
5185 case INTEL_OUTPUT_HDMI:
5186 case INTEL_OUTPUT_EDP:
5187 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005188 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005189 case INTEL_OUTPUT_DP_MST:
5190 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5191 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005192 case INTEL_OUTPUT_ANALOG:
5193 return POWER_DOMAIN_PORT_CRT;
5194 case INTEL_OUTPUT_DSI:
5195 return POWER_DOMAIN_PORT_DSI;
5196 default:
5197 return POWER_DOMAIN_PORT_OTHER;
5198 }
5199}
5200
5201static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5202{
5203 struct drm_device *dev = crtc->dev;
5204 struct intel_encoder *intel_encoder;
5205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5206 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005207 unsigned long mask;
5208 enum transcoder transcoder;
5209
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005210 if (!crtc->state->active)
5211 return 0;
5212
Imre Deak77d22dc2014-03-05 16:20:52 +02005213 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5214
5215 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5216 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005217 if (intel_crtc->config->pch_pfit.enabled ||
5218 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005219 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5220
Imre Deak319be8a2014-03-04 19:22:57 +02005221 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5222 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5223
Imre Deak77d22dc2014-03-05 16:20:52 +02005224 return mask;
5225}
5226
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005227static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5228{
5229 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5231 enum intel_display_power_domain domain;
5232 unsigned long domains, new_domains, old_domains;
5233
5234 old_domains = intel_crtc->enabled_power_domains;
5235 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5236
5237 domains = new_domains & ~old_domains;
5238
5239 for_each_power_domain(domain, domains)
5240 intel_display_power_get(dev_priv, domain);
5241
5242 return old_domains & ~new_domains;
5243}
5244
5245static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5246 unsigned long domains)
5247{
5248 enum intel_display_power_domain domain;
5249
5250 for_each_power_domain(domain, domains)
5251 intel_display_power_put(dev_priv, domain);
5252}
5253
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005254static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005255{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005256 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005257 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005258 unsigned long put_domains[I915_MAX_PIPES] = {};
5259 struct drm_crtc_state *crtc_state;
5260 struct drm_crtc *crtc;
5261 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005262
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005263 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5264 if (needs_modeset(crtc->state))
5265 put_domains[to_intel_crtc(crtc)->pipe] =
5266 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005267 }
5268
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005269 if (dev_priv->display.modeset_commit_cdclk) {
5270 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5271
5272 if (cdclk != dev_priv->cdclk_freq &&
5273 !WARN_ON(!state->allow_modeset))
5274 dev_priv->display.modeset_commit_cdclk(state);
5275 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005276
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005277 for (i = 0; i < I915_MAX_PIPES; i++)
5278 if (put_domains[i])
5279 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005280}
5281
Mika Kaholaadafdc62015-08-18 14:36:59 +03005282static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5283{
5284 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5285
5286 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5287 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5288 return max_cdclk_freq;
5289 else if (IS_CHERRYVIEW(dev_priv))
5290 return max_cdclk_freq*95/100;
5291 else if (INTEL_INFO(dev_priv)->gen < 4)
5292 return 2*max_cdclk_freq*90/100;
5293 else
5294 return max_cdclk_freq*90/100;
5295}
5296
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005297static void intel_update_max_cdclk(struct drm_device *dev)
5298{
5299 struct drm_i915_private *dev_priv = dev->dev_private;
5300
5301 if (IS_SKYLAKE(dev)) {
5302 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5303
5304 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5305 dev_priv->max_cdclk_freq = 675000;
5306 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5307 dev_priv->max_cdclk_freq = 540000;
5308 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5309 dev_priv->max_cdclk_freq = 450000;
5310 else
5311 dev_priv->max_cdclk_freq = 337500;
5312 } else if (IS_BROADWELL(dev)) {
5313 /*
5314 * FIXME with extra cooling we can allow
5315 * 540 MHz for ULX and 675 Mhz for ULT.
5316 * How can we know if extra cooling is
5317 * available? PCI ID, VTB, something else?
5318 */
5319 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5320 dev_priv->max_cdclk_freq = 450000;
5321 else if (IS_BDW_ULX(dev))
5322 dev_priv->max_cdclk_freq = 450000;
5323 else if (IS_BDW_ULT(dev))
5324 dev_priv->max_cdclk_freq = 540000;
5325 else
5326 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005327 } else if (IS_CHERRYVIEW(dev)) {
5328 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005329 } else if (IS_VALLEYVIEW(dev)) {
5330 dev_priv->max_cdclk_freq = 400000;
5331 } else {
5332 /* otherwise assume cdclk is fixed */
5333 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5334 }
5335
Mika Kaholaadafdc62015-08-18 14:36:59 +03005336 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5337
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005338 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5339 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005340
5341 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5342 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005343}
5344
5345static void intel_update_cdclk(struct drm_device *dev)
5346{
5347 struct drm_i915_private *dev_priv = dev->dev_private;
5348
5349 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5350 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5351 dev_priv->cdclk_freq);
5352
5353 /*
5354 * Program the gmbus_freq based on the cdclk frequency.
5355 * BSpec erroneously claims we should aim for 4MHz, but
5356 * in fact 1MHz is the correct frequency.
5357 */
5358 if (IS_VALLEYVIEW(dev)) {
5359 /*
5360 * Program the gmbus_freq based on the cdclk frequency.
5361 * BSpec erroneously claims we should aim for 4MHz, but
5362 * in fact 1MHz is the correct frequency.
5363 */
5364 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5365 }
5366
5367 if (dev_priv->max_cdclk_freq == 0)
5368 intel_update_max_cdclk(dev);
5369}
5370
Damien Lespiau70d0c572015-06-04 18:21:29 +01005371static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305372{
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 uint32_t divider;
5375 uint32_t ratio;
5376 uint32_t current_freq;
5377 int ret;
5378
5379 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5380 switch (frequency) {
5381 case 144000:
5382 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5383 ratio = BXT_DE_PLL_RATIO(60);
5384 break;
5385 case 288000:
5386 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5387 ratio = BXT_DE_PLL_RATIO(60);
5388 break;
5389 case 384000:
5390 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5391 ratio = BXT_DE_PLL_RATIO(60);
5392 break;
5393 case 576000:
5394 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5395 ratio = BXT_DE_PLL_RATIO(60);
5396 break;
5397 case 624000:
5398 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5399 ratio = BXT_DE_PLL_RATIO(65);
5400 break;
5401 case 19200:
5402 /*
5403 * Bypass frequency with DE PLL disabled. Init ratio, divider
5404 * to suppress GCC warning.
5405 */
5406 ratio = 0;
5407 divider = 0;
5408 break;
5409 default:
5410 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5411
5412 return;
5413 }
5414
5415 mutex_lock(&dev_priv->rps.hw_lock);
5416 /* Inform power controller of upcoming frequency change */
5417 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5418 0x80000000);
5419 mutex_unlock(&dev_priv->rps.hw_lock);
5420
5421 if (ret) {
5422 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5423 ret, frequency);
5424 return;
5425 }
5426
5427 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5428 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5429 current_freq = current_freq * 500 + 1000;
5430
5431 /*
5432 * DE PLL has to be disabled when
5433 * - setting to 19.2MHz (bypass, PLL isn't used)
5434 * - before setting to 624MHz (PLL needs toggling)
5435 * - before setting to any frequency from 624MHz (PLL needs toggling)
5436 */
5437 if (frequency == 19200 || frequency == 624000 ||
5438 current_freq == 624000) {
5439 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5440 /* Timeout 200us */
5441 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5442 1))
5443 DRM_ERROR("timout waiting for DE PLL unlock\n");
5444 }
5445
5446 if (frequency != 19200) {
5447 uint32_t val;
5448
5449 val = I915_READ(BXT_DE_PLL_CTL);
5450 val &= ~BXT_DE_PLL_RATIO_MASK;
5451 val |= ratio;
5452 I915_WRITE(BXT_DE_PLL_CTL, val);
5453
5454 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5455 /* Timeout 200us */
5456 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5457 DRM_ERROR("timeout waiting for DE PLL lock\n");
5458
5459 val = I915_READ(CDCLK_CTL);
5460 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5461 val |= divider;
5462 /*
5463 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5464 * enable otherwise.
5465 */
5466 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5467 if (frequency >= 500000)
5468 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5469
5470 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5471 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5472 val |= (frequency - 1000) / 500;
5473 I915_WRITE(CDCLK_CTL, val);
5474 }
5475
5476 mutex_lock(&dev_priv->rps.hw_lock);
5477 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5478 DIV_ROUND_UP(frequency, 25000));
5479 mutex_unlock(&dev_priv->rps.hw_lock);
5480
5481 if (ret) {
5482 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5483 ret, frequency);
5484 return;
5485 }
5486
Damien Lespiaua47871b2015-06-04 18:21:34 +01005487 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305488}
5489
5490void broxton_init_cdclk(struct drm_device *dev)
5491{
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493 uint32_t val;
5494
5495 /*
5496 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5497 * or else the reset will hang because there is no PCH to respond.
5498 * Move the handshake programming to initialization sequence.
5499 * Previously was left up to BIOS.
5500 */
5501 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5502 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5503 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5504
5505 /* Enable PG1 for cdclk */
5506 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5507
5508 /* check if cd clock is enabled */
5509 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5510 DRM_DEBUG_KMS("Display already initialized\n");
5511 return;
5512 }
5513
5514 /*
5515 * FIXME:
5516 * - The initial CDCLK needs to be read from VBT.
5517 * Need to make this change after VBT has changes for BXT.
5518 * - check if setting the max (or any) cdclk freq is really necessary
5519 * here, it belongs to modeset time
5520 */
5521 broxton_set_cdclk(dev, 624000);
5522
5523 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005524 POSTING_READ(DBUF_CTL);
5525
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305526 udelay(10);
5527
5528 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5529 DRM_ERROR("DBuf power enable timeout!\n");
5530}
5531
5532void broxton_uninit_cdclk(struct drm_device *dev)
5533{
5534 struct drm_i915_private *dev_priv = dev->dev_private;
5535
5536 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005537 POSTING_READ(DBUF_CTL);
5538
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305539 udelay(10);
5540
5541 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5542 DRM_ERROR("DBuf power disable timeout!\n");
5543
5544 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5545 broxton_set_cdclk(dev, 19200);
5546
5547 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5548}
5549
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005550static const struct skl_cdclk_entry {
5551 unsigned int freq;
5552 unsigned int vco;
5553} skl_cdclk_frequencies[] = {
5554 { .freq = 308570, .vco = 8640 },
5555 { .freq = 337500, .vco = 8100 },
5556 { .freq = 432000, .vco = 8640 },
5557 { .freq = 450000, .vco = 8100 },
5558 { .freq = 540000, .vco = 8100 },
5559 { .freq = 617140, .vco = 8640 },
5560 { .freq = 675000, .vco = 8100 },
5561};
5562
5563static unsigned int skl_cdclk_decimal(unsigned int freq)
5564{
5565 return (freq - 1000) / 500;
5566}
5567
5568static unsigned int skl_cdclk_get_vco(unsigned int freq)
5569{
5570 unsigned int i;
5571
5572 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5573 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5574
5575 if (e->freq == freq)
5576 return e->vco;
5577 }
5578
5579 return 8100;
5580}
5581
5582static void
5583skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5584{
5585 unsigned int min_freq;
5586 u32 val;
5587
5588 /* select the minimum CDCLK before enabling DPLL 0 */
5589 val = I915_READ(CDCLK_CTL);
5590 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5591 val |= CDCLK_FREQ_337_308;
5592
5593 if (required_vco == 8640)
5594 min_freq = 308570;
5595 else
5596 min_freq = 337500;
5597
5598 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5599
5600 I915_WRITE(CDCLK_CTL, val);
5601 POSTING_READ(CDCLK_CTL);
5602
5603 /*
5604 * We always enable DPLL0 with the lowest link rate possible, but still
5605 * taking into account the VCO required to operate the eDP panel at the
5606 * desired frequency. The usual DP link rates operate with a VCO of
5607 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5608 * The modeset code is responsible for the selection of the exact link
5609 * rate later on, with the constraint of choosing a frequency that
5610 * works with required_vco.
5611 */
5612 val = I915_READ(DPLL_CTRL1);
5613
5614 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5615 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5616 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5617 if (required_vco == 8640)
5618 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5619 SKL_DPLL0);
5620 else
5621 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5622 SKL_DPLL0);
5623
5624 I915_WRITE(DPLL_CTRL1, val);
5625 POSTING_READ(DPLL_CTRL1);
5626
5627 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5628
5629 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5630 DRM_ERROR("DPLL0 not locked\n");
5631}
5632
5633static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5634{
5635 int ret;
5636 u32 val;
5637
5638 /* inform PCU we want to change CDCLK */
5639 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5640 mutex_lock(&dev_priv->rps.hw_lock);
5641 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5642 mutex_unlock(&dev_priv->rps.hw_lock);
5643
5644 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5645}
5646
5647static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5648{
5649 unsigned int i;
5650
5651 for (i = 0; i < 15; i++) {
5652 if (skl_cdclk_pcu_ready(dev_priv))
5653 return true;
5654 udelay(10);
5655 }
5656
5657 return false;
5658}
5659
5660static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5661{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005662 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005663 u32 freq_select, pcu_ack;
5664
5665 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5666
5667 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5668 DRM_ERROR("failed to inform PCU about cdclk change\n");
5669 return;
5670 }
5671
5672 /* set CDCLK_CTL */
5673 switch(freq) {
5674 case 450000:
5675 case 432000:
5676 freq_select = CDCLK_FREQ_450_432;
5677 pcu_ack = 1;
5678 break;
5679 case 540000:
5680 freq_select = CDCLK_FREQ_540;
5681 pcu_ack = 2;
5682 break;
5683 case 308570:
5684 case 337500:
5685 default:
5686 freq_select = CDCLK_FREQ_337_308;
5687 pcu_ack = 0;
5688 break;
5689 case 617140:
5690 case 675000:
5691 freq_select = CDCLK_FREQ_675_617;
5692 pcu_ack = 3;
5693 break;
5694 }
5695
5696 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5697 POSTING_READ(CDCLK_CTL);
5698
5699 /* inform PCU of the change */
5700 mutex_lock(&dev_priv->rps.hw_lock);
5701 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5702 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005703
5704 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005705}
5706
5707void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5708{
5709 /* disable DBUF power */
5710 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5711 POSTING_READ(DBUF_CTL);
5712
5713 udelay(10);
5714
5715 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5716 DRM_ERROR("DBuf power disable timeout\n");
5717
Animesh Manna4e961e42015-08-26 01:36:08 +05305718 /*
5719 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5720 */
5721 if (dev_priv->csr.dmc_payload) {
5722 /* disable DPLL0 */
5723 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5724 ~LCPLL_PLL_ENABLE);
5725 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5726 DRM_ERROR("Couldn't disable DPLL0\n");
5727 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005728
5729 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5730}
5731
5732void skl_init_cdclk(struct drm_i915_private *dev_priv)
5733{
5734 u32 val;
5735 unsigned int required_vco;
5736
5737 /* enable PCH reset handshake */
5738 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5739 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5740
5741 /* enable PG1 and Misc I/O */
5742 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5743
Gary Wang39d9b852015-08-28 16:40:34 +08005744 /* DPLL0 not enabled (happens on early BIOS versions) */
5745 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5746 /* enable DPLL0 */
5747 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5748 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005749 }
5750
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005751 /* set CDCLK to the frequency the BIOS chose */
5752 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5753
5754 /* enable DBUF power */
5755 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5756 POSTING_READ(DBUF_CTL);
5757
5758 udelay(10);
5759
5760 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5761 DRM_ERROR("DBuf power enable timeout\n");
5762}
5763
Jesse Barnes30a970c2013-11-04 13:48:12 -08005764/* Adjust CDclk dividers to allow high res or save power if possible */
5765static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5766{
5767 struct drm_i915_private *dev_priv = dev->dev_private;
5768 u32 val, cmd;
5769
Vandana Kannan164dfd22014-11-24 13:37:41 +05305770 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5771 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005772
Ville Syrjälädfcab172014-06-13 13:37:47 +03005773 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005774 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005775 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005776 cmd = 1;
5777 else
5778 cmd = 0;
5779
5780 mutex_lock(&dev_priv->rps.hw_lock);
5781 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5782 val &= ~DSPFREQGUAR_MASK;
5783 val |= (cmd << DSPFREQGUAR_SHIFT);
5784 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5785 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5786 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5787 50)) {
5788 DRM_ERROR("timed out waiting for CDclk change\n");
5789 }
5790 mutex_unlock(&dev_priv->rps.hw_lock);
5791
Ville Syrjälä54433e92015-05-26 20:42:31 +03005792 mutex_lock(&dev_priv->sb_lock);
5793
Ville Syrjälädfcab172014-06-13 13:37:47 +03005794 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005795 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005796
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005797 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005798
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799 /* adjust cdclk divider */
5800 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005801 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005802 val |= divider;
5803 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005804
5805 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005806 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005807 50))
5808 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005809 }
5810
Jesse Barnes30a970c2013-11-04 13:48:12 -08005811 /* adjust self-refresh exit latency value */
5812 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5813 val &= ~0x7f;
5814
5815 /*
5816 * For high bandwidth configs, we set a higher latency in the bunit
5817 * so that the core display fetch happens in time to avoid underruns.
5818 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005819 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005820 val |= 4500 / 250; /* 4.5 usec */
5821 else
5822 val |= 3000 / 250; /* 3.0 usec */
5823 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005824
Ville Syrjäläa5805162015-05-26 20:42:30 +03005825 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005826
Ville Syrjäläb6283052015-06-03 15:45:07 +03005827 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005828}
5829
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005830static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5831{
5832 struct drm_i915_private *dev_priv = dev->dev_private;
5833 u32 val, cmd;
5834
Vandana Kannan164dfd22014-11-24 13:37:41 +05305835 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5836 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005837
5838 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005839 case 333333:
5840 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005843 break;
5844 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005845 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005846 return;
5847 }
5848
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005849 /*
5850 * Specs are full of misinformation, but testing on actual
5851 * hardware has shown that we just need to write the desired
5852 * CCK divider into the Punit register.
5853 */
5854 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5855
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005856 mutex_lock(&dev_priv->rps.hw_lock);
5857 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5858 val &= ~DSPFREQGUAR_MASK_CHV;
5859 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5860 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5861 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5862 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5863 50)) {
5864 DRM_ERROR("timed out waiting for CDclk change\n");
5865 }
5866 mutex_unlock(&dev_priv->rps.hw_lock);
5867
Ville Syrjäläb6283052015-06-03 15:45:07 +03005868 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005869}
5870
Jesse Barnes30a970c2013-11-04 13:48:12 -08005871static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5872 int max_pixclk)
5873{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005874 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005875 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005876
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877 /*
5878 * Really only a few cases to deal with, as only 4 CDclks are supported:
5879 * 200MHz
5880 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005881 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005882 * 400MHz (VLV only)
5883 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5884 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005885 *
5886 * We seem to get an unstable or solid color picture at 200MHz.
5887 * Not sure what's wrong. For now use 200MHz only when all pipes
5888 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005890 if (!IS_CHERRYVIEW(dev_priv) &&
5891 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005892 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005893 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005894 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005895 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005896 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005897 else
5898 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899}
5900
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305901static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5902 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305904 /*
5905 * FIXME:
5906 * - remove the guardband, it's not needed on BXT
5907 * - set 19.2MHz bypass frequency if there are no active pipes
5908 */
5909 if (max_pixclk > 576000*9/10)
5910 return 624000;
5911 else if (max_pixclk > 384000*9/10)
5912 return 576000;
5913 else if (max_pixclk > 288000*9/10)
5914 return 384000;
5915 else if (max_pixclk > 144000*9/10)
5916 return 288000;
5917 else
5918 return 144000;
5919}
5920
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005921/* Compute the max pixel clock for new configuration. Uses atomic state if
5922 * that's non-NULL, look at current state otherwise. */
5923static int intel_mode_max_pixclk(struct drm_device *dev,
5924 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005927 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928 int max_pixclk = 0;
5929
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005930 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005931 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005932 if (IS_ERR(crtc_state))
5933 return PTR_ERR(crtc_state);
5934
5935 if (!crtc_state->base.enable)
5936 continue;
5937
5938 max_pixclk = max(max_pixclk,
5939 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940 }
5941
5942 return max_pixclk;
5943}
5944
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005945static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005946{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005947 struct drm_device *dev = state->dev;
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005951 if (max_pixclk < 0)
5952 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005954 to_intel_atomic_state(state)->cdclk =
5955 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305956
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957 return 0;
5958}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005960static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5961{
5962 struct drm_device *dev = state->dev;
5963 struct drm_i915_private *dev_priv = dev->dev_private;
5964 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005965
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005966 if (max_pixclk < 0)
5967 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005968
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005969 to_intel_atomic_state(state)->cdclk =
5970 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005971
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005972 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005973}
5974
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005975static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5976{
5977 unsigned int credits, default_credits;
5978
5979 if (IS_CHERRYVIEW(dev_priv))
5980 default_credits = PFI_CREDIT(12);
5981 else
5982 default_credits = PFI_CREDIT(8);
5983
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005984 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005985 /* CHV suggested value is 31 or 63 */
5986 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005987 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005988 else
5989 credits = PFI_CREDIT(15);
5990 } else {
5991 credits = default_credits;
5992 }
5993
5994 /*
5995 * WA - write default credits before re-programming
5996 * FIXME: should we also set the resend bit here?
5997 */
5998 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5999 default_credits);
6000
6001 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6002 credits | PFI_CREDIT_RESEND);
6003
6004 /*
6005 * FIXME is this guaranteed to clear
6006 * immediately or should we poll for it?
6007 */
6008 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6009}
6010
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006011static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006012{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006013 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006014 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006015 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006016
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006017 /*
6018 * FIXME: We can end up here with all power domains off, yet
6019 * with a CDCLK frequency other than the minimum. To account
6020 * for this take the PIPE-A power domain, which covers the HW
6021 * blocks needed for the following programming. This can be
6022 * removed once it's guaranteed that we get here either with
6023 * the minimum CDCLK set, or the required power domains
6024 * enabled.
6025 */
6026 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006027
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006028 if (IS_CHERRYVIEW(dev))
6029 cherryview_set_cdclk(dev, req_cdclk);
6030 else
6031 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006032
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006033 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006034
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006035 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006036}
6037
Jesse Barnes89b667f2013-04-18 14:51:36 -07006038static void valleyview_crtc_enable(struct drm_crtc *crtc)
6039{
6040 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006041 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6043 struct intel_encoder *encoder;
6044 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006045 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006046
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006047 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006048 return;
6049
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006050 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306051
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006052 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306053 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006054
6055 intel_set_pipe_timings(intel_crtc);
6056
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006057 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6058 struct drm_i915_private *dev_priv = dev->dev_private;
6059
6060 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6061 I915_WRITE(CHV_CANVAS(pipe), 0);
6062 }
6063
Daniel Vetter5b18e572014-04-24 23:55:06 +02006064 i9xx_set_pipeconf(intel_crtc);
6065
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006067
Daniel Vettera72e4c92014-09-30 10:56:47 +02006068 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006069
Jesse Barnes89b667f2013-04-18 14:51:36 -07006070 for_each_encoder_on_crtc(dev, crtc, encoder)
6071 if (encoder->pre_pll_enable)
6072 encoder->pre_pll_enable(encoder);
6073
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006074 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006075 if (IS_CHERRYVIEW(dev)) {
6076 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006077 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006078 } else {
6079 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006080 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006081 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006082 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006083
6084 for_each_encoder_on_crtc(dev, crtc, encoder)
6085 if (encoder->pre_enable)
6086 encoder->pre_enable(encoder);
6087
Jesse Barnes2dd24552013-04-25 12:55:01 -07006088 i9xx_pfit_enable(intel_crtc);
6089
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006090 intel_crtc_load_lut(crtc);
6091
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006092 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006093
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006094 assert_vblank_disabled(crtc);
6095 drm_crtc_vblank_on(crtc);
6096
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006097 for_each_encoder_on_crtc(dev, crtc, encoder)
6098 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006099}
6100
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006101static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6102{
6103 struct drm_device *dev = crtc->base.dev;
6104 struct drm_i915_private *dev_priv = dev->dev_private;
6105
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006106 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6107 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006108}
6109
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006110static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006111{
6112 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006113 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006115 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006116 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006117
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006118 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006119 return;
6120
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006121 i9xx_set_pll_dividers(intel_crtc);
6122
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006123 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306124 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006125
6126 intel_set_pipe_timings(intel_crtc);
6127
Daniel Vetter5b18e572014-04-24 23:55:06 +02006128 i9xx_set_pipeconf(intel_crtc);
6129
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006130 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006131
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006132 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006133 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006134
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006135 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006136 if (encoder->pre_enable)
6137 encoder->pre_enable(encoder);
6138
Daniel Vetterf6736a12013-06-05 13:34:30 +02006139 i9xx_enable_pll(intel_crtc);
6140
Jesse Barnes2dd24552013-04-25 12:55:01 -07006141 i9xx_pfit_enable(intel_crtc);
6142
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006143 intel_crtc_load_lut(crtc);
6144
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006145 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006146 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006147
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006148 assert_vblank_disabled(crtc);
6149 drm_crtc_vblank_on(crtc);
6150
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006151 for_each_encoder_on_crtc(dev, crtc, encoder)
6152 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006153}
6154
Daniel Vetter87476d62013-04-11 16:29:06 +02006155static void i9xx_pfit_disable(struct intel_crtc *crtc)
6156{
6157 struct drm_device *dev = crtc->base.dev;
6158 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006160 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006161 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006162
6163 assert_pipe_disabled(dev_priv, crtc->pipe);
6164
Daniel Vetter328d8e82013-05-08 10:36:31 +02006165 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6166 I915_READ(PFIT_CONTROL));
6167 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006168}
6169
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006170static void i9xx_crtc_disable(struct drm_crtc *crtc)
6171{
6172 struct drm_device *dev = crtc->dev;
6173 struct drm_i915_private *dev_priv = dev->dev_private;
6174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006175 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006176 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006177
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006178 /*
6179 * On gen2 planes are double buffered but the pipe isn't, so we must
6180 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006181 * We also need to wait on all gmch platforms because of the
6182 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006183 */
Imre Deak564ed192014-06-13 14:54:21 +03006184 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006185
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006186 for_each_encoder_on_crtc(dev, crtc, encoder)
6187 encoder->disable(encoder);
6188
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006189 drm_crtc_vblank_off(crtc);
6190 assert_vblank_disabled(crtc);
6191
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006192 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006193
Daniel Vetter87476d62013-04-11 16:29:06 +02006194 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006195
Jesse Barnes89b667f2013-04-18 14:51:36 -07006196 for_each_encoder_on_crtc(dev, crtc, encoder)
6197 if (encoder->post_disable)
6198 encoder->post_disable(encoder);
6199
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006200 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006201 if (IS_CHERRYVIEW(dev))
6202 chv_disable_pll(dev_priv, pipe);
6203 else if (IS_VALLEYVIEW(dev))
6204 vlv_disable_pll(dev_priv, pipe);
6205 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006206 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006207 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006208
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006209 for_each_encoder_on_crtc(dev, crtc, encoder)
6210 if (encoder->post_pll_disable)
6211 encoder->post_pll_disable(encoder);
6212
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006213 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006214 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006215}
6216
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006217static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006218{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006220 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006221 enum intel_display_power_domain domain;
6222 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006223
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006224 if (!intel_crtc->active)
6225 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006226
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006227 if (to_intel_plane_state(crtc->primary->state)->visible) {
6228 intel_crtc_wait_for_pending_flips(crtc);
6229 intel_pre_disable_primary(crtc);
6230 }
6231
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006232 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006233 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006234 intel_crtc->active = false;
6235 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006236 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006237
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006238 domains = intel_crtc->enabled_power_domains;
6239 for_each_power_domain(domain, domains)
6240 intel_display_power_put(dev_priv, domain);
6241 intel_crtc->enabled_power_domains = 0;
6242}
6243
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006244/*
6245 * turn all crtc's off, but do not adjust state
6246 * This has to be paired with a call to intel_modeset_setup_hw_state.
6247 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006248int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006249{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006250 struct drm_mode_config *config = &dev->mode_config;
6251 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6252 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006253 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006254 unsigned crtc_mask = 0;
6255 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006256
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006257 if (WARN_ON(!ctx))
6258 return 0;
6259
6260 lockdep_assert_held(&ctx->ww_ctx);
6261 state = drm_atomic_state_alloc(dev);
6262 if (WARN_ON(!state))
6263 return -ENOMEM;
6264
6265 state->acquire_ctx = ctx;
6266 state->allow_modeset = true;
6267
6268 for_each_crtc(dev, crtc) {
6269 struct drm_crtc_state *crtc_state =
6270 drm_atomic_get_crtc_state(state, crtc);
6271
6272 ret = PTR_ERR_OR_ZERO(crtc_state);
6273 if (ret)
6274 goto free;
6275
6276 if (!crtc_state->active)
6277 continue;
6278
6279 crtc_state->active = false;
6280 crtc_mask |= 1 << drm_crtc_index(crtc);
6281 }
6282
6283 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006284 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006285
6286 if (!ret) {
6287 for_each_crtc(dev, crtc)
6288 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6289 crtc->state->active = true;
6290
6291 return ret;
6292 }
6293 }
6294
6295free:
6296 if (ret)
6297 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6298 drm_atomic_state_free(state);
6299 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006300}
6301
Chris Wilsonea5b2132010-08-04 13:50:23 +01006302void intel_encoder_destroy(struct drm_encoder *encoder)
6303{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006304 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006305
Chris Wilsonea5b2132010-08-04 13:50:23 +01006306 drm_encoder_cleanup(encoder);
6307 kfree(intel_encoder);
6308}
6309
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006310/* Cross check the actual hw state with our own modeset state tracking (and it's
6311 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006312static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006313{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006314 struct drm_crtc *crtc = connector->base.state->crtc;
6315
6316 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6317 connector->base.base.id,
6318 connector->base.name);
6319
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006320 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006321 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006322 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006323
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006324 I915_STATE_WARN(!crtc,
6325 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006326
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006327 if (!crtc)
6328 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006329
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006330 I915_STATE_WARN(!crtc->state->active,
6331 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006332
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006333 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006334 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006335
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006336 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006337 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006338
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006339 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006340 "attached encoder crtc differs from connector crtc\n");
6341 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006342 I915_STATE_WARN(crtc && crtc->state->active,
6343 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006344 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6345 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006346 }
6347}
6348
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006349int intel_connector_init(struct intel_connector *connector)
6350{
6351 struct drm_connector_state *connector_state;
6352
6353 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6354 if (!connector_state)
6355 return -ENOMEM;
6356
6357 connector->base.state = connector_state;
6358 return 0;
6359}
6360
6361struct intel_connector *intel_connector_alloc(void)
6362{
6363 struct intel_connector *connector;
6364
6365 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6366 if (!connector)
6367 return NULL;
6368
6369 if (intel_connector_init(connector) < 0) {
6370 kfree(connector);
6371 return NULL;
6372 }
6373
6374 return connector;
6375}
6376
Daniel Vetterf0947c32012-07-02 13:10:34 +02006377/* Simple connector->get_hw_state implementation for encoders that support only
6378 * one connector and no cloning and hence the encoder state determines the state
6379 * of the connector. */
6380bool intel_connector_get_hw_state(struct intel_connector *connector)
6381{
Daniel Vetter24929352012-07-02 20:28:59 +02006382 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006383 struct intel_encoder *encoder = connector->encoder;
6384
6385 return encoder->get_hw_state(encoder, &pipe);
6386}
6387
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006388static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006389{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006390 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6391 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006392
6393 return 0;
6394}
6395
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006396static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006397 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006398{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006399 struct drm_atomic_state *state = pipe_config->base.state;
6400 struct intel_crtc *other_crtc;
6401 struct intel_crtc_state *other_crtc_state;
6402
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006403 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6404 pipe_name(pipe), pipe_config->fdi_lanes);
6405 if (pipe_config->fdi_lanes > 4) {
6406 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6407 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006408 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006409 }
6410
Paulo Zanonibafb6552013-11-02 21:07:44 -07006411 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412 if (pipe_config->fdi_lanes > 2) {
6413 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6414 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006416 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006418 }
6419 }
6420
6421 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006423
6424 /* Ivybridge 3 pipe is really complicated */
6425 switch (pipe) {
6426 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006427 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006428 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006429 if (pipe_config->fdi_lanes <= 2)
6430 return 0;
6431
6432 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6433 other_crtc_state =
6434 intel_atomic_get_crtc_state(state, other_crtc);
6435 if (IS_ERR(other_crtc_state))
6436 return PTR_ERR(other_crtc_state);
6437
6438 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006439 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6440 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006443 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006444 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006445 if (pipe_config->fdi_lanes > 2) {
6446 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6447 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006449 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450
6451 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6452 other_crtc_state =
6453 intel_atomic_get_crtc_state(state, other_crtc);
6454 if (IS_ERR(other_crtc_state))
6455 return PTR_ERR(other_crtc_state);
6456
6457 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006459 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006460 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006462 default:
6463 BUG();
6464 }
6465}
6466
Daniel Vettere29c22c2013-02-21 00:00:16 +01006467#define RETRY 1
6468static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006469 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006470{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006471 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006472 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006473 int lane, link_bw, fdi_dotclock, ret;
6474 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006475
Daniel Vettere29c22c2013-02-21 00:00:16 +01006476retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006477 /* FDI is a binary signal running at ~2.7GHz, encoding
6478 * each output octet as 10 bits. The actual frequency
6479 * is stored as a divider into a 100MHz clock, and the
6480 * mode pixel clock is stored in units of 1KHz.
6481 * Hence the bw of each lane in terms of the mode signal
6482 * is:
6483 */
6484 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6485
Damien Lespiau241bfc32013-09-25 16:45:37 +01006486 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006487
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006488 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006489 pipe_config->pipe_bpp);
6490
6491 pipe_config->fdi_lanes = lane;
6492
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006493 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006494 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006495
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006496 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6497 intel_crtc->pipe, pipe_config);
6498 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006499 pipe_config->pipe_bpp -= 2*3;
6500 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6501 pipe_config->pipe_bpp);
6502 needs_recompute = true;
6503 pipe_config->bw_constrained = true;
6504
6505 goto retry;
6506 }
6507
6508 if (needs_recompute)
6509 return RETRY;
6510
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006511 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006512}
6513
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006514static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6515 struct intel_crtc_state *pipe_config)
6516{
6517 if (pipe_config->pipe_bpp > 24)
6518 return false;
6519
6520 /* HSW can handle pixel rate up to cdclk? */
6521 if (IS_HASWELL(dev_priv->dev))
6522 return true;
6523
6524 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006525 * We compare against max which means we must take
6526 * the increased cdclk requirement into account when
6527 * calculating the new cdclk.
6528 *
6529 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006530 */
6531 return ilk_pipe_pixel_rate(pipe_config) <=
6532 dev_priv->max_cdclk_freq * 95 / 100;
6533}
6534
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006535static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006536 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006537{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006538 struct drm_device *dev = crtc->base.dev;
6539 struct drm_i915_private *dev_priv = dev->dev_private;
6540
Jani Nikulad330a952014-01-21 11:24:25 +02006541 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006542 hsw_crtc_supports_ips(crtc) &&
6543 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006544}
6545
Daniel Vettera43f6e02013-06-07 23:10:32 +02006546static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006547 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006548{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006549 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006550 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006551 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006552
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006553 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006554 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006555 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006556
6557 /*
6558 * Enable pixel doubling when the dot clock
6559 * is > 90% of the (display) core speed.
6560 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006561 * GDG double wide on either pipe,
6562 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006563 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006564 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006565 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006566 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006567 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006568 }
6569
Damien Lespiau241bfc32013-09-25 16:45:37 +01006570 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006571 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006572 }
Chris Wilson89749352010-09-12 18:25:19 +01006573
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006574 /*
6575 * Pipe horizontal size must be even in:
6576 * - DVO ganged mode
6577 * - LVDS dual channel mode
6578 * - Double wide pipe
6579 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006580 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006581 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6582 pipe_config->pipe_src_w &= ~1;
6583
Damien Lespiau8693a822013-05-03 18:48:11 +01006584 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6585 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006586 */
6587 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006588 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006589 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006590
Damien Lespiauf5adf942013-06-24 18:29:34 +01006591 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006592 hsw_compute_ips_config(crtc, pipe_config);
6593
Daniel Vetter877d48d2013-04-19 11:24:43 +02006594 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006595 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006596
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006597 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006598}
6599
Ville Syrjälä1652d192015-03-31 14:12:01 +03006600static int skylake_get_display_clock_speed(struct drm_device *dev)
6601{
6602 struct drm_i915_private *dev_priv = to_i915(dev);
6603 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6604 uint32_t cdctl = I915_READ(CDCLK_CTL);
6605 uint32_t linkrate;
6606
Damien Lespiau414355a2015-06-04 18:21:31 +01006607 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006608 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006609
6610 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6611 return 540000;
6612
6613 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006614 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006615
Damien Lespiau71cd8422015-04-30 16:39:17 +01006616 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6617 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006618 /* vco 8640 */
6619 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6620 case CDCLK_FREQ_450_432:
6621 return 432000;
6622 case CDCLK_FREQ_337_308:
6623 return 308570;
6624 case CDCLK_FREQ_675_617:
6625 return 617140;
6626 default:
6627 WARN(1, "Unknown cd freq selection\n");
6628 }
6629 } else {
6630 /* vco 8100 */
6631 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6632 case CDCLK_FREQ_450_432:
6633 return 450000;
6634 case CDCLK_FREQ_337_308:
6635 return 337500;
6636 case CDCLK_FREQ_675_617:
6637 return 675000;
6638 default:
6639 WARN(1, "Unknown cd freq selection\n");
6640 }
6641 }
6642
6643 /* error case, do as if DPLL0 isn't enabled */
6644 return 24000;
6645}
6646
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006647static int broxton_get_display_clock_speed(struct drm_device *dev)
6648{
6649 struct drm_i915_private *dev_priv = to_i915(dev);
6650 uint32_t cdctl = I915_READ(CDCLK_CTL);
6651 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6652 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6653 int cdclk;
6654
6655 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6656 return 19200;
6657
6658 cdclk = 19200 * pll_ratio / 2;
6659
6660 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6661 case BXT_CDCLK_CD2X_DIV_SEL_1:
6662 return cdclk; /* 576MHz or 624MHz */
6663 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6664 return cdclk * 2 / 3; /* 384MHz */
6665 case BXT_CDCLK_CD2X_DIV_SEL_2:
6666 return cdclk / 2; /* 288MHz */
6667 case BXT_CDCLK_CD2X_DIV_SEL_4:
6668 return cdclk / 4; /* 144MHz */
6669 }
6670
6671 /* error case, do as if DE PLL isn't enabled */
6672 return 19200;
6673}
6674
Ville Syrjälä1652d192015-03-31 14:12:01 +03006675static int broadwell_get_display_clock_speed(struct drm_device *dev)
6676{
6677 struct drm_i915_private *dev_priv = dev->dev_private;
6678 uint32_t lcpll = I915_READ(LCPLL_CTL);
6679 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6680
6681 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6682 return 800000;
6683 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6684 return 450000;
6685 else if (freq == LCPLL_CLK_FREQ_450)
6686 return 450000;
6687 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6688 return 540000;
6689 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6690 return 337500;
6691 else
6692 return 675000;
6693}
6694
6695static int haswell_get_display_clock_speed(struct drm_device *dev)
6696{
6697 struct drm_i915_private *dev_priv = dev->dev_private;
6698 uint32_t lcpll = I915_READ(LCPLL_CTL);
6699 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6700
6701 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6702 return 800000;
6703 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6704 return 450000;
6705 else if (freq == LCPLL_CLK_FREQ_450)
6706 return 450000;
6707 else if (IS_HSW_ULT(dev))
6708 return 337500;
6709 else
6710 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006711}
6712
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006713static int valleyview_get_display_clock_speed(struct drm_device *dev)
6714{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006715 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6716 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006717}
6718
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006719static int ilk_get_display_clock_speed(struct drm_device *dev)
6720{
6721 return 450000;
6722}
6723
Jesse Barnese70236a2009-09-21 10:42:27 -07006724static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006725{
Jesse Barnese70236a2009-09-21 10:42:27 -07006726 return 400000;
6727}
Jesse Barnes79e53942008-11-07 14:24:08 -08006728
Jesse Barnese70236a2009-09-21 10:42:27 -07006729static int i915_get_display_clock_speed(struct drm_device *dev)
6730{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006731 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006732}
Jesse Barnes79e53942008-11-07 14:24:08 -08006733
Jesse Barnese70236a2009-09-21 10:42:27 -07006734static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6735{
6736 return 200000;
6737}
Jesse Barnes79e53942008-11-07 14:24:08 -08006738
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006739static int pnv_get_display_clock_speed(struct drm_device *dev)
6740{
6741 u16 gcfgc = 0;
6742
6743 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6744
6745 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6746 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006747 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006748 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006749 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006750 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006751 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006752 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6753 return 200000;
6754 default:
6755 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6756 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006757 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006758 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006759 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006760 }
6761}
6762
Jesse Barnese70236a2009-09-21 10:42:27 -07006763static int i915gm_get_display_clock_speed(struct drm_device *dev)
6764{
6765 u16 gcfgc = 0;
6766
6767 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6768
6769 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006770 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006771 else {
6772 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6773 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006774 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006775 default:
6776 case GC_DISPLAY_CLOCK_190_200_MHZ:
6777 return 190000;
6778 }
6779 }
6780}
Jesse Barnes79e53942008-11-07 14:24:08 -08006781
Jesse Barnese70236a2009-09-21 10:42:27 -07006782static int i865_get_display_clock_speed(struct drm_device *dev)
6783{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006784 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006785}
6786
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006787static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006788{
6789 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006790
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006791 /*
6792 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6793 * encoding is different :(
6794 * FIXME is this the right way to detect 852GM/852GMV?
6795 */
6796 if (dev->pdev->revision == 0x1)
6797 return 133333;
6798
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006799 pci_bus_read_config_word(dev->pdev->bus,
6800 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6801
Jesse Barnese70236a2009-09-21 10:42:27 -07006802 /* Assume that the hardware is in the high speed state. This
6803 * should be the default.
6804 */
6805 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6806 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006807 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006808 case GC_CLOCK_100_200:
6809 return 200000;
6810 case GC_CLOCK_166_250:
6811 return 250000;
6812 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006813 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006814 case GC_CLOCK_133_266:
6815 case GC_CLOCK_133_266_2:
6816 case GC_CLOCK_166_266:
6817 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006818 }
6819
6820 /* Shouldn't happen */
6821 return 0;
6822}
6823
6824static int i830_get_display_clock_speed(struct drm_device *dev)
6825{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006826 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006827}
6828
Ville Syrjälä34edce22015-05-22 11:22:33 +03006829static unsigned int intel_hpll_vco(struct drm_device *dev)
6830{
6831 struct drm_i915_private *dev_priv = dev->dev_private;
6832 static const unsigned int blb_vco[8] = {
6833 [0] = 3200000,
6834 [1] = 4000000,
6835 [2] = 5333333,
6836 [3] = 4800000,
6837 [4] = 6400000,
6838 };
6839 static const unsigned int pnv_vco[8] = {
6840 [0] = 3200000,
6841 [1] = 4000000,
6842 [2] = 5333333,
6843 [3] = 4800000,
6844 [4] = 2666667,
6845 };
6846 static const unsigned int cl_vco[8] = {
6847 [0] = 3200000,
6848 [1] = 4000000,
6849 [2] = 5333333,
6850 [3] = 6400000,
6851 [4] = 3333333,
6852 [5] = 3566667,
6853 [6] = 4266667,
6854 };
6855 static const unsigned int elk_vco[8] = {
6856 [0] = 3200000,
6857 [1] = 4000000,
6858 [2] = 5333333,
6859 [3] = 4800000,
6860 };
6861 static const unsigned int ctg_vco[8] = {
6862 [0] = 3200000,
6863 [1] = 4000000,
6864 [2] = 5333333,
6865 [3] = 6400000,
6866 [4] = 2666667,
6867 [5] = 4266667,
6868 };
6869 const unsigned int *vco_table;
6870 unsigned int vco;
6871 uint8_t tmp = 0;
6872
6873 /* FIXME other chipsets? */
6874 if (IS_GM45(dev))
6875 vco_table = ctg_vco;
6876 else if (IS_G4X(dev))
6877 vco_table = elk_vco;
6878 else if (IS_CRESTLINE(dev))
6879 vco_table = cl_vco;
6880 else if (IS_PINEVIEW(dev))
6881 vco_table = pnv_vco;
6882 else if (IS_G33(dev))
6883 vco_table = blb_vco;
6884 else
6885 return 0;
6886
6887 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6888
6889 vco = vco_table[tmp & 0x7];
6890 if (vco == 0)
6891 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6892 else
6893 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6894
6895 return vco;
6896}
6897
6898static int gm45_get_display_clock_speed(struct drm_device *dev)
6899{
6900 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6901 uint16_t tmp = 0;
6902
6903 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6904
6905 cdclk_sel = (tmp >> 12) & 0x1;
6906
6907 switch (vco) {
6908 case 2666667:
6909 case 4000000:
6910 case 5333333:
6911 return cdclk_sel ? 333333 : 222222;
6912 case 3200000:
6913 return cdclk_sel ? 320000 : 228571;
6914 default:
6915 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6916 return 222222;
6917 }
6918}
6919
6920static int i965gm_get_display_clock_speed(struct drm_device *dev)
6921{
6922 static const uint8_t div_3200[] = { 16, 10, 8 };
6923 static const uint8_t div_4000[] = { 20, 12, 10 };
6924 static const uint8_t div_5333[] = { 24, 16, 14 };
6925 const uint8_t *div_table;
6926 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6927 uint16_t tmp = 0;
6928
6929 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6930
6931 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6932
6933 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6934 goto fail;
6935
6936 switch (vco) {
6937 case 3200000:
6938 div_table = div_3200;
6939 break;
6940 case 4000000:
6941 div_table = div_4000;
6942 break;
6943 case 5333333:
6944 div_table = div_5333;
6945 break;
6946 default:
6947 goto fail;
6948 }
6949
6950 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6951
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006952fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006953 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6954 return 200000;
6955}
6956
6957static int g33_get_display_clock_speed(struct drm_device *dev)
6958{
6959 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6960 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6961 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6962 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6963 const uint8_t *div_table;
6964 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6965 uint16_t tmp = 0;
6966
6967 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6968
6969 cdclk_sel = (tmp >> 4) & 0x7;
6970
6971 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6972 goto fail;
6973
6974 switch (vco) {
6975 case 3200000:
6976 div_table = div_3200;
6977 break;
6978 case 4000000:
6979 div_table = div_4000;
6980 break;
6981 case 4800000:
6982 div_table = div_4800;
6983 break;
6984 case 5333333:
6985 div_table = div_5333;
6986 break;
6987 default:
6988 goto fail;
6989 }
6990
6991 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6992
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006993fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006994 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6995 return 190476;
6996}
6997
Zhenyu Wang2c072452009-06-05 15:38:42 +08006998static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006999intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007000{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007001 while (*num > DATA_LINK_M_N_MASK ||
7002 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007003 *num >>= 1;
7004 *den >>= 1;
7005 }
7006}
7007
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007008static void compute_m_n(unsigned int m, unsigned int n,
7009 uint32_t *ret_m, uint32_t *ret_n)
7010{
7011 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7012 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7013 intel_reduce_m_n_ratio(ret_m, ret_n);
7014}
7015
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007016void
7017intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7018 int pixel_clock, int link_clock,
7019 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007020{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007021 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007022
7023 compute_m_n(bits_per_pixel * pixel_clock,
7024 link_clock * nlanes * 8,
7025 &m_n->gmch_m, &m_n->gmch_n);
7026
7027 compute_m_n(pixel_clock, link_clock,
7028 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007029}
7030
Chris Wilsona7615032011-01-12 17:04:08 +00007031static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7032{
Jani Nikulad330a952014-01-21 11:24:25 +02007033 if (i915.panel_use_ssc >= 0)
7034 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007035 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007036 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007037}
7038
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007039static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7040 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007041{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007042 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007043 struct drm_i915_private *dev_priv = dev->dev_private;
7044 int refclk;
7045
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007046 WARN_ON(!crtc_state->base.state);
7047
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007048 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007049 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007050 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007051 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007052 refclk = dev_priv->vbt.lvds_ssc_freq;
7053 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007054 } else if (!IS_GEN2(dev)) {
7055 refclk = 96000;
7056 } else {
7057 refclk = 48000;
7058 }
7059
7060 return refclk;
7061}
7062
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007063static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007064{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007065 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007066}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007067
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007068static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7069{
7070 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007071}
7072
Daniel Vetterf47709a2013-03-28 10:42:02 +01007073static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007074 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007075 intel_clock_t *reduced_clock)
7076{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007077 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007078 u32 fp, fp2 = 0;
7079
7080 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007081 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007082 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007083 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007084 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007085 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007086 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007087 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007088 }
7089
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007090 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007091
Daniel Vetterf47709a2013-03-28 10:42:02 +01007092 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007093 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007094 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007095 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007096 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007097 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007098 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007099 }
7100}
7101
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007102static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7103 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007104{
7105 u32 reg_val;
7106
7107 /*
7108 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7109 * and set it to a reasonable value instead.
7110 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007111 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007112 reg_val &= 0xffffff00;
7113 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007114 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007115
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007116 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007117 reg_val &= 0x8cffffff;
7118 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007119 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007120
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007121 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007122 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007123 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007124
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007125 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007126 reg_val &= 0x00ffffff;
7127 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129}
7130
Daniel Vetterb5518422013-05-03 11:49:48 +02007131static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7132 struct intel_link_m_n *m_n)
7133{
7134 struct drm_device *dev = crtc->base.dev;
7135 struct drm_i915_private *dev_priv = dev->dev_private;
7136 int pipe = crtc->pipe;
7137
Daniel Vettere3b95f12013-05-03 11:49:49 +02007138 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7139 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7140 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7141 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007142}
7143
7144static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007145 struct intel_link_m_n *m_n,
7146 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007147{
7148 struct drm_device *dev = crtc->base.dev;
7149 struct drm_i915_private *dev_priv = dev->dev_private;
7150 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007151 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007152
7153 if (INTEL_INFO(dev)->gen >= 5) {
7154 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7155 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7156 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7157 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007158 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7159 * for gen < 8) and if DRRS is supported (to make sure the
7160 * registers are not unnecessarily accessed).
7161 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307162 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007163 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007164 I915_WRITE(PIPE_DATA_M2(transcoder),
7165 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7166 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7167 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7168 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7169 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007170 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007171 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7172 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7173 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7174 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007175 }
7176}
7177
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307178void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007179{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307180 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7181
7182 if (m_n == M1_N1) {
7183 dp_m_n = &crtc->config->dp_m_n;
7184 dp_m2_n2 = &crtc->config->dp_m2_n2;
7185 } else if (m_n == M2_N2) {
7186
7187 /*
7188 * M2_N2 registers are not supported. Hence m2_n2 divider value
7189 * needs to be programmed into M1_N1.
7190 */
7191 dp_m_n = &crtc->config->dp_m2_n2;
7192 } else {
7193 DRM_ERROR("Unsupported divider value\n");
7194 return;
7195 }
7196
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007197 if (crtc->config->has_pch_encoder)
7198 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007199 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307200 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007201}
7202
Daniel Vetter251ac862015-06-18 10:30:24 +02007203static void vlv_compute_dpll(struct intel_crtc *crtc,
7204 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007205{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007206 u32 dpll, dpll_md;
7207
7208 /*
7209 * Enable DPIO clock input. We should never disable the reference
7210 * clock for pipe B, since VGA hotplug / manual detection depends
7211 * on it.
7212 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007213 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7214 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007215 /* We should never disable this, set it here for state tracking */
7216 if (crtc->pipe == PIPE_B)
7217 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7218 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007219 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007220
Ville Syrjäläd288f652014-10-28 13:20:22 +02007221 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007222 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007223 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007224}
7225
Ville Syrjäläd288f652014-10-28 13:20:22 +02007226static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007227 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007228{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007229 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007230 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007231 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007232 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007233 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007234 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007235
Ville Syrjäläa5805162015-05-26 20:42:30 +03007236 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007237
Ville Syrjäläd288f652014-10-28 13:20:22 +02007238 bestn = pipe_config->dpll.n;
7239 bestm1 = pipe_config->dpll.m1;
7240 bestm2 = pipe_config->dpll.m2;
7241 bestp1 = pipe_config->dpll.p1;
7242 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007243
Jesse Barnes89b667f2013-04-18 14:51:36 -07007244 /* See eDP HDMI DPIO driver vbios notes doc */
7245
7246 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007247 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007248 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007249
7250 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007251 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007252
7253 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007254 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007256 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007257
7258 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007259 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260
7261 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007262 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7263 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7264 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007265 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007266
7267 /*
7268 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7269 * but we don't support that).
7270 * Note: don't use the DAC post divider as it seems unstable.
7271 */
7272 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007273 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007275 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007276 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007277
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007279 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007280 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7281 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007283 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007284 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007287
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007288 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007290 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 0x0df40000);
7293 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007294 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007295 0x0df70000);
7296 } else { /* HDMI or VGA */
7297 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007298 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007300 0x0df70000);
7301 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 0x0df40000);
7304 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007305
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007306 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007307 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007308 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7309 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007310 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007312
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007314 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007315}
7316
Daniel Vetter251ac862015-06-18 10:30:24 +02007317static void chv_compute_dpll(struct intel_crtc *crtc,
7318 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007319{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007320 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7321 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007322 DPLL_VCO_ENABLE;
7323 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007324 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007325
Ville Syrjäläd288f652014-10-28 13:20:22 +02007326 pipe_config->dpll_hw_state.dpll_md =
7327 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007328}
7329
Ville Syrjäläd288f652014-10-28 13:20:22 +02007330static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007331 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007332{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007333 struct drm_device *dev = crtc->base.dev;
7334 struct drm_i915_private *dev_priv = dev->dev_private;
7335 int pipe = crtc->pipe;
7336 int dpll_reg = DPLL(crtc->pipe);
7337 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307338 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007339 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307340 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307341 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007342
Ville Syrjäläd288f652014-10-28 13:20:22 +02007343 bestn = pipe_config->dpll.n;
7344 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7345 bestm1 = pipe_config->dpll.m1;
7346 bestm2 = pipe_config->dpll.m2 >> 22;
7347 bestp1 = pipe_config->dpll.p1;
7348 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307349 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307350 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307351 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007352
7353 /*
7354 * Enable Refclk and SSC
7355 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007356 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007358
Ville Syrjäläa5805162015-05-26 20:42:30 +03007359 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007360
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007361 /* p1 and p2 divider */
7362 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7363 5 << DPIO_CHV_S1_DIV_SHIFT |
7364 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7365 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7366 1 << DPIO_CHV_K_DIV_SHIFT);
7367
7368 /* Feedback post-divider - m2 */
7369 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7370
7371 /* Feedback refclk divider - n and m1 */
7372 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7373 DPIO_CHV_M1_DIV_BY_2 |
7374 1 << DPIO_CHV_N_DIV_SHIFT);
7375
7376 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007377 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007378
7379 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307380 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7381 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7382 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7383 if (bestm2_frac)
7384 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7385 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007386
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307387 /* Program digital lock detect threshold */
7388 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7389 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7390 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7391 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7392 if (!bestm2_frac)
7393 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7394 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7395
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007396 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307397 if (vco == 5400000) {
7398 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7399 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7400 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7401 tribuf_calcntr = 0x9;
7402 } else if (vco <= 6200000) {
7403 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7404 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7405 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7406 tribuf_calcntr = 0x9;
7407 } else if (vco <= 6480000) {
7408 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7409 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7410 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7411 tribuf_calcntr = 0x8;
7412 } else {
7413 /* Not supported. Apply the same limits as in the max case */
7414 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7415 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7416 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7417 tribuf_calcntr = 0;
7418 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007419 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7420
Ville Syrjälä968040b2015-03-11 22:52:08 +02007421 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307422 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7423 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7425
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007426 /* AFC Recal */
7427 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7428 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7429 DPIO_AFC_RECAL);
7430
Ville Syrjäläa5805162015-05-26 20:42:30 +03007431 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007432}
7433
Ville Syrjäläd288f652014-10-28 13:20:22 +02007434/**
7435 * vlv_force_pll_on - forcibly enable just the PLL
7436 * @dev_priv: i915 private structure
7437 * @pipe: pipe PLL to enable
7438 * @dpll: PLL configuration
7439 *
7440 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7441 * in cases where we need the PLL enabled even when @pipe is not going to
7442 * be enabled.
7443 */
7444void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7445 const struct dpll *dpll)
7446{
7447 struct intel_crtc *crtc =
7448 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007449 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007450 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007451 .pixel_multiplier = 1,
7452 .dpll = *dpll,
7453 };
7454
7455 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007456 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007457 chv_prepare_pll(crtc, &pipe_config);
7458 chv_enable_pll(crtc, &pipe_config);
7459 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007460 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461 vlv_prepare_pll(crtc, &pipe_config);
7462 vlv_enable_pll(crtc, &pipe_config);
7463 }
7464}
7465
7466/**
7467 * vlv_force_pll_off - forcibly disable just the PLL
7468 * @dev_priv: i915 private structure
7469 * @pipe: pipe PLL to disable
7470 *
7471 * Disable the PLL for @pipe. To be used in cases where we need
7472 * the PLL enabled even when @pipe is not going to be enabled.
7473 */
7474void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7475{
7476 if (IS_CHERRYVIEW(dev))
7477 chv_disable_pll(to_i915(dev), pipe);
7478 else
7479 vlv_disable_pll(to_i915(dev), pipe);
7480}
7481
Daniel Vetter251ac862015-06-18 10:30:24 +02007482static void i9xx_compute_dpll(struct intel_crtc *crtc,
7483 struct intel_crtc_state *crtc_state,
7484 intel_clock_t *reduced_clock,
7485 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007486{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007487 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007488 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007489 u32 dpll;
7490 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007491 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007492
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007493 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307494
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007495 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7496 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007497
7498 dpll = DPLL_VGA_MODE_DIS;
7499
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007500 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007501 dpll |= DPLLB_MODE_LVDS;
7502 else
7503 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007504
Daniel Vetteref1b4602013-06-01 17:17:04 +02007505 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007506 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007507 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007508 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007509
7510 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007511 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007512
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007513 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007514 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007515
7516 /* compute bitmask from p1 value */
7517 if (IS_PINEVIEW(dev))
7518 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7519 else {
7520 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7521 if (IS_G4X(dev) && reduced_clock)
7522 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7523 }
7524 switch (clock->p2) {
7525 case 5:
7526 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7527 break;
7528 case 7:
7529 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7530 break;
7531 case 10:
7532 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7533 break;
7534 case 14:
7535 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7536 break;
7537 }
7538 if (INTEL_INFO(dev)->gen >= 4)
7539 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7540
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007541 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007542 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007543 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007544 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7545 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7546 else
7547 dpll |= PLL_REF_INPUT_DREFCLK;
7548
7549 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007550 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007551
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007552 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007553 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007554 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007555 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007556 }
7557}
7558
Daniel Vetter251ac862015-06-18 10:30:24 +02007559static void i8xx_compute_dpll(struct intel_crtc *crtc,
7560 struct intel_crtc_state *crtc_state,
7561 intel_clock_t *reduced_clock,
7562 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007563{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007564 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007565 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007567 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007569 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307570
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007571 dpll = DPLL_VGA_MODE_DIS;
7572
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007573 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007574 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7575 } else {
7576 if (clock->p1 == 2)
7577 dpll |= PLL_P1_DIVIDE_BY_TWO;
7578 else
7579 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7580 if (clock->p2 == 4)
7581 dpll |= PLL_P2_DIVIDE_BY_4;
7582 }
7583
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007584 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007585 dpll |= DPLL_DVO_2X_MODE;
7586
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007587 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007588 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7589 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7590 else
7591 dpll |= PLL_REF_INPUT_DREFCLK;
7592
7593 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007594 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007595}
7596
Daniel Vetter8a654f32013-06-01 17:16:22 +02007597static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007598{
7599 struct drm_device *dev = intel_crtc->base.dev;
7600 struct drm_i915_private *dev_priv = dev->dev_private;
7601 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007602 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007603 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007604 uint32_t crtc_vtotal, crtc_vblank_end;
7605 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007606
7607 /* We need to be careful not to changed the adjusted mode, for otherwise
7608 * the hw state checker will get angry at the mismatch. */
7609 crtc_vtotal = adjusted_mode->crtc_vtotal;
7610 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007611
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007612 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007613 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007614 crtc_vtotal -= 1;
7615 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007616
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007617 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007618 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7619 else
7620 vsyncshift = adjusted_mode->crtc_hsync_start -
7621 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007622 if (vsyncshift < 0)
7623 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007624 }
7625
7626 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007627 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007628
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007629 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007630 (adjusted_mode->crtc_hdisplay - 1) |
7631 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007632 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007633 (adjusted_mode->crtc_hblank_start - 1) |
7634 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007635 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007636 (adjusted_mode->crtc_hsync_start - 1) |
7637 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7638
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007639 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007640 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007641 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007642 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007643 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007644 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007645 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007646 (adjusted_mode->crtc_vsync_start - 1) |
7647 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7648
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007649 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7650 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7651 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7652 * bits. */
7653 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7654 (pipe == PIPE_B || pipe == PIPE_C))
7655 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7656
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007657 /* pipesrc controls the size that is scaled from, which should
7658 * always be the user's requested size.
7659 */
7660 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007661 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7662 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007663}
7664
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007665static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007666 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007667{
7668 struct drm_device *dev = crtc->base.dev;
7669 struct drm_i915_private *dev_priv = dev->dev_private;
7670 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7671 uint32_t tmp;
7672
7673 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007674 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7675 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007676 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007677 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7678 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007679 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007680 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7681 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007682
7683 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007684 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7685 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007686 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007687 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7688 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007689 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007690 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7691 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007692
7693 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007694 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7695 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7696 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007697 }
7698
7699 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007700 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7701 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7702
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007703 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7704 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007705}
7706
Daniel Vetterf6a83282014-02-11 15:28:57 -08007707void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007708 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007709{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007710 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7711 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7712 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7713 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007714
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007715 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7716 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7717 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7718 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007719
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007720 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007721 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007722
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007723 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7724 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007725
7726 mode->hsync = drm_mode_hsync(mode);
7727 mode->vrefresh = drm_mode_vrefresh(mode);
7728 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007729}
7730
Daniel Vetter84b046f2013-02-19 18:48:54 +01007731static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7732{
7733 struct drm_device *dev = intel_crtc->base.dev;
7734 struct drm_i915_private *dev_priv = dev->dev_private;
7735 uint32_t pipeconf;
7736
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007737 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007738
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007739 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7740 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7741 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007743 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007744 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007745
Daniel Vetterff9ce462013-04-24 14:57:17 +02007746 /* only g4x and later have fancy bpc/dither controls */
7747 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007748 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007749 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007750 pipeconf |= PIPECONF_DITHER_EN |
7751 PIPECONF_DITHER_TYPE_SP;
7752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007753 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007754 case 18:
7755 pipeconf |= PIPECONF_6BPC;
7756 break;
7757 case 24:
7758 pipeconf |= PIPECONF_8BPC;
7759 break;
7760 case 30:
7761 pipeconf |= PIPECONF_10BPC;
7762 break;
7763 default:
7764 /* Case prevented by intel_choose_pipe_bpp_dither. */
7765 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007766 }
7767 }
7768
7769 if (HAS_PIPE_CXSR(dev)) {
7770 if (intel_crtc->lowfreq_avail) {
7771 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7772 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7773 } else {
7774 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007775 }
7776 }
7777
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007778 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007779 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007780 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007781 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7782 else
7783 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7784 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007785 pipeconf |= PIPECONF_PROGRESSIVE;
7786
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007787 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007788 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007789
Daniel Vetter84b046f2013-02-19 18:48:54 +01007790 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7791 POSTING_READ(PIPECONF(intel_crtc->pipe));
7792}
7793
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007794static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7795 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007796{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007797 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007798 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007799 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007800 intel_clock_t clock;
7801 bool ok;
7802 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007803 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007804 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007805 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007806 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007807 struct drm_connector_state *connector_state;
7808 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007809
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007810 memset(&crtc_state->dpll_hw_state, 0,
7811 sizeof(crtc_state->dpll_hw_state));
7812
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007813 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007814 if (connector_state->crtc != &crtc->base)
7815 continue;
7816
7817 encoder = to_intel_encoder(connector_state->best_encoder);
7818
Chris Wilson5eddb702010-09-11 13:48:45 +01007819 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007820 case INTEL_OUTPUT_DSI:
7821 is_dsi = true;
7822 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007823 default:
7824 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007825 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007826
Eric Anholtc751ce42010-03-25 11:48:48 -07007827 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007828 }
7829
Jani Nikulaf2335332013-09-13 11:03:09 +03007830 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007831 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007833 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007834 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007835
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007836 /*
7837 * Returns a set of divisors for the desired target clock with
7838 * the given refclk, or FALSE. The returned values represent
7839 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7840 * 2) / p1 / p2.
7841 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007842 limit = intel_limit(crtc_state, refclk);
7843 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007844 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007845 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007846 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007847 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7848 return -EINVAL;
7849 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007850
Jani Nikulaf2335332013-09-13 11:03:09 +03007851 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007852 crtc_state->dpll.n = clock.n;
7853 crtc_state->dpll.m1 = clock.m1;
7854 crtc_state->dpll.m2 = clock.m2;
7855 crtc_state->dpll.p1 = clock.p1;
7856 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007857 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007858
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007859 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007860 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007861 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007862 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007863 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007864 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007865 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007866 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007867 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007868 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007869 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007870
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007871 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007872}
7873
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007874static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007875 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007876{
7877 struct drm_device *dev = crtc->base.dev;
7878 struct drm_i915_private *dev_priv = dev->dev_private;
7879 uint32_t tmp;
7880
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007881 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7882 return;
7883
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007884 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007885 if (!(tmp & PFIT_ENABLE))
7886 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007887
Daniel Vetter06922822013-07-11 13:35:40 +02007888 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007889 if (INTEL_INFO(dev)->gen < 4) {
7890 if (crtc->pipe != PIPE_B)
7891 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007892 } else {
7893 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7894 return;
7895 }
7896
Daniel Vetter06922822013-07-11 13:35:40 +02007897 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007898 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7899 if (INTEL_INFO(dev)->gen < 5)
7900 pipe_config->gmch_pfit.lvds_border_bits =
7901 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7902}
7903
Jesse Barnesacbec812013-09-20 11:29:32 -07007904static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007905 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007906{
7907 struct drm_device *dev = crtc->base.dev;
7908 struct drm_i915_private *dev_priv = dev->dev_private;
7909 int pipe = pipe_config->cpu_transcoder;
7910 intel_clock_t clock;
7911 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007912 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007913
Shobhit Kumarf573de52014-07-30 20:32:37 +05307914 /* In case of MIPI DPLL will not even be used */
7915 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7916 return;
7917
Ville Syrjäläa5805162015-05-26 20:42:30 +03007918 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007919 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007920 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007921
7922 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7923 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7924 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7925 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7926 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7927
Imre Deakdccbea32015-06-22 23:35:51 +03007928 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007929}
7930
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007931static void
7932i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7933 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007934{
7935 struct drm_device *dev = crtc->base.dev;
7936 struct drm_i915_private *dev_priv = dev->dev_private;
7937 u32 val, base, offset;
7938 int pipe = crtc->pipe, plane = crtc->plane;
7939 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007940 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007941 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007942 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007943
Damien Lespiau42a7b082015-02-05 19:35:13 +00007944 val = I915_READ(DSPCNTR(plane));
7945 if (!(val & DISPLAY_PLANE_ENABLE))
7946 return;
7947
Damien Lespiaud9806c92015-01-21 14:07:19 +00007948 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007949 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007950 DRM_DEBUG_KMS("failed to alloc fb\n");
7951 return;
7952 }
7953
Damien Lespiau1b842c82015-01-21 13:50:54 +00007954 fb = &intel_fb->base;
7955
Daniel Vetter18c52472015-02-10 17:16:09 +00007956 if (INTEL_INFO(dev)->gen >= 4) {
7957 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007958 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007959 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7960 }
7961 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007962
7963 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007964 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007965 fb->pixel_format = fourcc;
7966 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007967
7968 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007969 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007970 offset = I915_READ(DSPTILEOFF(plane));
7971 else
7972 offset = I915_READ(DSPLINOFF(plane));
7973 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7974 } else {
7975 base = I915_READ(DSPADDR(plane));
7976 }
7977 plane_config->base = base;
7978
7979 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007980 fb->width = ((val >> 16) & 0xfff) + 1;
7981 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007982
7983 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007984 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007985
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007986 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007987 fb->pixel_format,
7988 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007989
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007990 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007991
Damien Lespiau2844a922015-01-20 12:51:48 +00007992 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7993 pipe_name(pipe), plane, fb->width, fb->height,
7994 fb->bits_per_pixel, base, fb->pitches[0],
7995 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996
Damien Lespiau2d140302015-02-05 17:22:18 +00007997 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007998}
7999
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008000static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008001 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008002{
8003 struct drm_device *dev = crtc->base.dev;
8004 struct drm_i915_private *dev_priv = dev->dev_private;
8005 int pipe = pipe_config->cpu_transcoder;
8006 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8007 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008008 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008009 int refclk = 100000;
8010
Ville Syrjäläa5805162015-05-26 20:42:30 +03008011 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008012 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8013 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8014 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8015 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008016 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008017 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008018
8019 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008020 clock.m2 = (pll_dw0 & 0xff) << 22;
8021 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8022 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008023 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8024 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8025 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8026
Imre Deakdccbea32015-06-22 23:35:51 +03008027 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008028}
8029
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008030static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008031 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008032{
8033 struct drm_device *dev = crtc->base.dev;
8034 struct drm_i915_private *dev_priv = dev->dev_private;
8035 uint32_t tmp;
8036
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008037 if (!intel_display_power_is_enabled(dev_priv,
8038 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008039 return false;
8040
Daniel Vettere143a212013-07-04 12:01:15 +02008041 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008042 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008043
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008044 tmp = I915_READ(PIPECONF(crtc->pipe));
8045 if (!(tmp & PIPECONF_ENABLE))
8046 return false;
8047
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008048 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8049 switch (tmp & PIPECONF_BPC_MASK) {
8050 case PIPECONF_6BPC:
8051 pipe_config->pipe_bpp = 18;
8052 break;
8053 case PIPECONF_8BPC:
8054 pipe_config->pipe_bpp = 24;
8055 break;
8056 case PIPECONF_10BPC:
8057 pipe_config->pipe_bpp = 30;
8058 break;
8059 default:
8060 break;
8061 }
8062 }
8063
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008064 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8065 pipe_config->limited_color_range = true;
8066
Ville Syrjälä282740f2013-09-04 18:30:03 +03008067 if (INTEL_INFO(dev)->gen < 4)
8068 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8069
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008070 intel_get_pipe_timings(crtc, pipe_config);
8071
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008072 i9xx_get_pfit_config(crtc, pipe_config);
8073
Daniel Vetter6c49f242013-06-06 12:45:25 +02008074 if (INTEL_INFO(dev)->gen >= 4) {
8075 tmp = I915_READ(DPLL_MD(crtc->pipe));
8076 pipe_config->pixel_multiplier =
8077 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8078 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008079 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008080 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8081 tmp = I915_READ(DPLL(crtc->pipe));
8082 pipe_config->pixel_multiplier =
8083 ((tmp & SDVO_MULTIPLIER_MASK)
8084 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8085 } else {
8086 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8087 * port and will be fixed up in the encoder->get_config
8088 * function. */
8089 pipe_config->pixel_multiplier = 1;
8090 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008091 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8092 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008093 /*
8094 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8095 * on 830. Filter it out here so that we don't
8096 * report errors due to that.
8097 */
8098 if (IS_I830(dev))
8099 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8100
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008101 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8102 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008103 } else {
8104 /* Mask out read-only status bits. */
8105 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8106 DPLL_PORTC_READY_MASK |
8107 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008108 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008109
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008110 if (IS_CHERRYVIEW(dev))
8111 chv_crtc_clock_get(crtc, pipe_config);
8112 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008113 vlv_crtc_clock_get(crtc, pipe_config);
8114 else
8115 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008116
Ville Syrjälä0f646142015-08-26 19:39:18 +03008117 /*
8118 * Normally the dotclock is filled in by the encoder .get_config()
8119 * but in case the pipe is enabled w/o any ports we need a sane
8120 * default.
8121 */
8122 pipe_config->base.adjusted_mode.crtc_clock =
8123 pipe_config->port_clock / pipe_config->pixel_multiplier;
8124
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008125 return true;
8126}
8127
Paulo Zanonidde86e22012-12-01 12:04:25 -02008128static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008129{
8130 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008131 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008132 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008133 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008134 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008135 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008136 bool has_ck505 = false;
8137 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008138
8139 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008140 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008141 switch (encoder->type) {
8142 case INTEL_OUTPUT_LVDS:
8143 has_panel = true;
8144 has_lvds = true;
8145 break;
8146 case INTEL_OUTPUT_EDP:
8147 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008148 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008149 has_cpu_edp = true;
8150 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008151 default:
8152 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008153 }
8154 }
8155
Keith Packard99eb6a02011-09-26 14:29:12 -07008156 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008157 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008158 can_ssc = has_ck505;
8159 } else {
8160 has_ck505 = false;
8161 can_ssc = true;
8162 }
8163
Imre Deak2de69052013-05-08 13:14:04 +03008164 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8165 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008166
8167 /* Ironlake: try to setup display ref clock before DPLL
8168 * enabling. This is only under driver's control after
8169 * PCH B stepping, previous chipset stepping should be
8170 * ignoring this setting.
8171 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008172 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008173
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008174 /* As we must carefully and slowly disable/enable each source in turn,
8175 * compute the final state we want first and check if we need to
8176 * make any changes at all.
8177 */
8178 final = val;
8179 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008180 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008181 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008182 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008183 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8184
8185 final &= ~DREF_SSC_SOURCE_MASK;
8186 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8187 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008188
Keith Packard199e5d72011-09-22 12:01:57 -07008189 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008190 final |= DREF_SSC_SOURCE_ENABLE;
8191
8192 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8193 final |= DREF_SSC1_ENABLE;
8194
8195 if (has_cpu_edp) {
8196 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8197 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8198 else
8199 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8200 } else
8201 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8202 } else {
8203 final |= DREF_SSC_SOURCE_DISABLE;
8204 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8205 }
8206
8207 if (final == val)
8208 return;
8209
8210 /* Always enable nonspread source */
8211 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8212
8213 if (has_ck505)
8214 val |= DREF_NONSPREAD_CK505_ENABLE;
8215 else
8216 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8217
8218 if (has_panel) {
8219 val &= ~DREF_SSC_SOURCE_MASK;
8220 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008221
Keith Packard199e5d72011-09-22 12:01:57 -07008222 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008223 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008224 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008225 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008226 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008227 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008228
8229 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008230 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008231 POSTING_READ(PCH_DREF_CONTROL);
8232 udelay(200);
8233
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008234 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008235
8236 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008237 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008238 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008239 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008240 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008241 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008242 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008243 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008244 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008245
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008246 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008247 POSTING_READ(PCH_DREF_CONTROL);
8248 udelay(200);
8249 } else {
8250 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8251
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008253
8254 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008256
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008258 POSTING_READ(PCH_DREF_CONTROL);
8259 udelay(200);
8260
8261 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 val &= ~DREF_SSC_SOURCE_MASK;
8263 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008264
8265 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008267
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008269 POSTING_READ(PCH_DREF_CONTROL);
8270 udelay(200);
8271 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272
8273 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008274}
8275
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008276static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008277{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008278 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008279
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008280 tmp = I915_READ(SOUTH_CHICKEN2);
8281 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8282 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008283
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008284 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8285 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8286 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008287
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008288 tmp = I915_READ(SOUTH_CHICKEN2);
8289 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8290 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008291
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008292 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8293 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8294 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008295}
8296
8297/* WaMPhyProgramming:hsw */
8298static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8299{
8300 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008301
8302 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8303 tmp &= ~(0xFF << 24);
8304 tmp |= (0x12 << 24);
8305 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8306
Paulo Zanonidde86e22012-12-01 12:04:25 -02008307 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8308 tmp |= (1 << 11);
8309 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8310
8311 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8312 tmp |= (1 << 11);
8313 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8314
Paulo Zanonidde86e22012-12-01 12:04:25 -02008315 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8316 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8317 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8318
8319 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8320 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8321 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8322
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008323 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8324 tmp &= ~(7 << 13);
8325 tmp |= (5 << 13);
8326 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008327
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008328 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8329 tmp &= ~(7 << 13);
8330 tmp |= (5 << 13);
8331 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008332
8333 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8334 tmp &= ~0xFF;
8335 tmp |= 0x1C;
8336 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8337
8338 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8339 tmp &= ~0xFF;
8340 tmp |= 0x1C;
8341 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8342
8343 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8344 tmp &= ~(0xFF << 16);
8345 tmp |= (0x1C << 16);
8346 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8347
8348 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8349 tmp &= ~(0xFF << 16);
8350 tmp |= (0x1C << 16);
8351 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8352
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008353 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8354 tmp |= (1 << 27);
8355 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008356
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008357 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8358 tmp |= (1 << 27);
8359 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008360
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008361 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8362 tmp &= ~(0xF << 28);
8363 tmp |= (4 << 28);
8364 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008365
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008366 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8367 tmp &= ~(0xF << 28);
8368 tmp |= (4 << 28);
8369 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008370}
8371
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008372/* Implements 3 different sequences from BSpec chapter "Display iCLK
8373 * Programming" based on the parameters passed:
8374 * - Sequence to enable CLKOUT_DP
8375 * - Sequence to enable CLKOUT_DP without spread
8376 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8377 */
8378static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8379 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008380{
8381 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008382 uint32_t reg, tmp;
8383
8384 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8385 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008386 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008387 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008388
Ville Syrjäläa5805162015-05-26 20:42:30 +03008389 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008390
8391 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8392 tmp &= ~SBI_SSCCTL_DISABLE;
8393 tmp |= SBI_SSCCTL_PATHALT;
8394 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8395
8396 udelay(24);
8397
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008398 if (with_spread) {
8399 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8400 tmp &= ~SBI_SSCCTL_PATHALT;
8401 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008402
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008403 if (with_fdi) {
8404 lpt_reset_fdi_mphy(dev_priv);
8405 lpt_program_fdi_mphy(dev_priv);
8406 }
8407 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008408
Ville Syrjäläc2699522015-08-27 23:55:59 +03008409 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008410 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8411 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8412 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008413
Ville Syrjäläa5805162015-05-26 20:42:30 +03008414 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008415}
8416
Paulo Zanoni47701c32013-07-23 11:19:25 -03008417/* Sequence to disable CLKOUT_DP */
8418static void lpt_disable_clkout_dp(struct drm_device *dev)
8419{
8420 struct drm_i915_private *dev_priv = dev->dev_private;
8421 uint32_t reg, tmp;
8422
Ville Syrjäläa5805162015-05-26 20:42:30 +03008423 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008424
Ville Syrjäläc2699522015-08-27 23:55:59 +03008425 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008426 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8427 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8428 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8429
8430 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8431 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8432 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8433 tmp |= SBI_SSCCTL_PATHALT;
8434 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8435 udelay(32);
8436 }
8437 tmp |= SBI_SSCCTL_DISABLE;
8438 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8439 }
8440
Ville Syrjäläa5805162015-05-26 20:42:30 +03008441 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008442}
8443
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008444static void lpt_init_pch_refclk(struct drm_device *dev)
8445{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008446 struct intel_encoder *encoder;
8447 bool has_vga = false;
8448
Damien Lespiaub2784e12014-08-05 11:29:37 +01008449 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008450 switch (encoder->type) {
8451 case INTEL_OUTPUT_ANALOG:
8452 has_vga = true;
8453 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008454 default:
8455 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008456 }
8457 }
8458
Paulo Zanoni47701c32013-07-23 11:19:25 -03008459 if (has_vga)
8460 lpt_enable_clkout_dp(dev, true, true);
8461 else
8462 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008463}
8464
Paulo Zanonidde86e22012-12-01 12:04:25 -02008465/*
8466 * Initialize reference clocks when the driver loads
8467 */
8468void intel_init_pch_refclk(struct drm_device *dev)
8469{
8470 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8471 ironlake_init_pch_refclk(dev);
8472 else if (HAS_PCH_LPT(dev))
8473 lpt_init_pch_refclk(dev);
8474}
8475
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008476static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008477{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008478 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008479 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008480 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008481 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008482 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008483 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008484 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008485 bool is_lvds = false;
8486
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008487 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008488 if (connector_state->crtc != crtc_state->base.crtc)
8489 continue;
8490
8491 encoder = to_intel_encoder(connector_state->best_encoder);
8492
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008493 switch (encoder->type) {
8494 case INTEL_OUTPUT_LVDS:
8495 is_lvds = true;
8496 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008497 default:
8498 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008499 }
8500 num_connectors++;
8501 }
8502
8503 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008504 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008505 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008506 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008507 }
8508
8509 return 120000;
8510}
8511
Daniel Vetter6ff93602013-04-19 11:24:36 +02008512static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008513{
8514 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8516 int pipe = intel_crtc->pipe;
8517 uint32_t val;
8518
Daniel Vetter78114072013-06-13 00:54:57 +02008519 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008520
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008521 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008522 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008523 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008524 break;
8525 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008526 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008527 break;
8528 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008529 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008530 break;
8531 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008532 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008533 break;
8534 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008535 /* Case prevented by intel_choose_pipe_bpp_dither. */
8536 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008537 }
8538
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008539 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008540 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008542 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008543 val |= PIPECONF_INTERLACED_ILK;
8544 else
8545 val |= PIPECONF_PROGRESSIVE;
8546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008547 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008548 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008549
Paulo Zanonic8203562012-09-12 10:06:29 -03008550 I915_WRITE(PIPECONF(pipe), val);
8551 POSTING_READ(PIPECONF(pipe));
8552}
8553
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008554/*
8555 * Set up the pipe CSC unit.
8556 *
8557 * Currently only full range RGB to limited range RGB conversion
8558 * is supported, but eventually this should handle various
8559 * RGB<->YCbCr scenarios as well.
8560 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008561static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008562{
8563 struct drm_device *dev = crtc->dev;
8564 struct drm_i915_private *dev_priv = dev->dev_private;
8565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8566 int pipe = intel_crtc->pipe;
8567 uint16_t coeff = 0x7800; /* 1.0 */
8568
8569 /*
8570 * TODO: Check what kind of values actually come out of the pipe
8571 * with these coeff/postoff values and adjust to get the best
8572 * accuracy. Perhaps we even need to take the bpc value into
8573 * consideration.
8574 */
8575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008576 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008577 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8578
8579 /*
8580 * GY/GU and RY/RU should be the other way around according
8581 * to BSpec, but reality doesn't agree. Just set them up in
8582 * a way that results in the correct picture.
8583 */
8584 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8585 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8586
8587 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8588 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8589
8590 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8591 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8592
8593 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8594 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8595 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8596
8597 if (INTEL_INFO(dev)->gen > 6) {
8598 uint16_t postoff = 0;
8599
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008600 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008601 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008602
8603 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8604 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8605 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8606
8607 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8608 } else {
8609 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8610
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008611 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008612 mode |= CSC_BLACK_SCREEN_OFFSET;
8613
8614 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8615 }
8616}
8617
Daniel Vetter6ff93602013-04-19 11:24:36 +02008618static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008619{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008620 struct drm_device *dev = crtc->dev;
8621 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008623 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008624 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008625 uint32_t val;
8626
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008627 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008628
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008629 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008630 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008632 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008633 val |= PIPECONF_INTERLACED_ILK;
8634 else
8635 val |= PIPECONF_PROGRESSIVE;
8636
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008637 I915_WRITE(PIPECONF(cpu_transcoder), val);
8638 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008639
8640 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8641 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008642
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308643 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008644 val = 0;
8645
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008646 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008647 case 18:
8648 val |= PIPEMISC_DITHER_6_BPC;
8649 break;
8650 case 24:
8651 val |= PIPEMISC_DITHER_8_BPC;
8652 break;
8653 case 30:
8654 val |= PIPEMISC_DITHER_10_BPC;
8655 break;
8656 case 36:
8657 val |= PIPEMISC_DITHER_12_BPC;
8658 break;
8659 default:
8660 /* Case prevented by pipe_config_set_bpp. */
8661 BUG();
8662 }
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008665 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8666
8667 I915_WRITE(PIPEMISC(pipe), val);
8668 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008669}
8670
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008671static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008672 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008673 intel_clock_t *clock,
8674 bool *has_reduced_clock,
8675 intel_clock_t *reduced_clock)
8676{
8677 struct drm_device *dev = crtc->dev;
8678 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008679 int refclk;
8680 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008681 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008682
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008683 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008684
8685 /*
8686 * Returns a set of divisors for the desired target clock with the given
8687 * refclk, or FALSE. The returned values represent the clock equation:
8688 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8689 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008690 limit = intel_limit(crtc_state, refclk);
8691 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008692 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008693 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008694 if (!ret)
8695 return false;
8696
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008697 return true;
8698}
8699
Paulo Zanonid4b19312012-11-29 11:29:32 -02008700int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8701{
8702 /*
8703 * Account for spread spectrum to avoid
8704 * oversubscribing the link. Max center spread
8705 * is 2.5%; use 5% for safety's sake.
8706 */
8707 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008708 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008709}
8710
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008711static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008712{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008713 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008714}
8715
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008716static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008717 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008718 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008719 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008720{
8721 struct drm_crtc *crtc = &intel_crtc->base;
8722 struct drm_device *dev = crtc->dev;
8723 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008724 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008725 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008726 struct drm_connector_state *connector_state;
8727 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008728 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008729 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008730 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008731
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008732 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008733 if (connector_state->crtc != crtc_state->base.crtc)
8734 continue;
8735
8736 encoder = to_intel_encoder(connector_state->best_encoder);
8737
8738 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008739 case INTEL_OUTPUT_LVDS:
8740 is_lvds = true;
8741 break;
8742 case INTEL_OUTPUT_SDVO:
8743 case INTEL_OUTPUT_HDMI:
8744 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008745 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008746 default:
8747 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008748 }
8749
8750 num_connectors++;
8751 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008752
Chris Wilsonc1858122010-12-03 21:35:48 +00008753 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008754 factor = 21;
8755 if (is_lvds) {
8756 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008757 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008758 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008759 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008760 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008761 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008762
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008763 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008764 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008765
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008766 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8767 *fp2 |= FP_CB_TUNE;
8768
Chris Wilson5eddb702010-09-11 13:48:45 +01008769 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008770
Eric Anholta07d6782011-03-30 13:01:08 -07008771 if (is_lvds)
8772 dpll |= DPLLB_MODE_LVDS;
8773 else
8774 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008775
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008776 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008777 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008778
8779 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008780 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008781 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008782 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008783
Eric Anholta07d6782011-03-30 13:01:08 -07008784 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008785 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008786 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008787 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008788
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008789 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008790 case 5:
8791 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8792 break;
8793 case 7:
8794 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8795 break;
8796 case 10:
8797 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8798 break;
8799 case 14:
8800 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8801 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 }
8803
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008804 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008805 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008806 else
8807 dpll |= PLL_REF_INPUT_DREFCLK;
8808
Daniel Vetter959e16d2013-06-05 13:34:21 +02008809 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008810}
8811
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008812static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8813 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008814{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008815 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008817 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008818 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008819 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008820 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008821
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008822 memset(&crtc_state->dpll_hw_state, 0,
8823 sizeof(crtc_state->dpll_hw_state));
8824
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008825 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008826
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008827 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8828 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8829
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008831 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008832 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008833 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8834 return -EINVAL;
8835 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008836 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008837 if (!crtc_state->clock_set) {
8838 crtc_state->dpll.n = clock.n;
8839 crtc_state->dpll.m1 = clock.m1;
8840 crtc_state->dpll.m2 = clock.m2;
8841 crtc_state->dpll.p1 = clock.p1;
8842 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008843 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008844
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008845 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 if (crtc_state->has_pch_encoder) {
8847 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008848 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008849 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008850
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008851 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008852 &fp, &reduced_clock,
8853 has_reduced_clock ? &fp2 : NULL);
8854
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 crtc_state->dpll_hw_state.dpll = dpll;
8856 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008857 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008859 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008861
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008863 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008864 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008865 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008866 return -EINVAL;
8867 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008868 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008869
Rodrigo Viviab585de2015-03-24 12:40:09 -07008870 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008871 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008872 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008873 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008874
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008875 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008876}
8877
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008878static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8879 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008880{
8881 struct drm_device *dev = crtc->base.dev;
8882 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008883 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008884
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008885 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8886 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8887 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8888 & ~TU_SIZE_MASK;
8889 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8890 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8891 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8892}
8893
8894static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8895 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008896 struct intel_link_m_n *m_n,
8897 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008898{
8899 struct drm_device *dev = crtc->base.dev;
8900 struct drm_i915_private *dev_priv = dev->dev_private;
8901 enum pipe pipe = crtc->pipe;
8902
8903 if (INTEL_INFO(dev)->gen >= 5) {
8904 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8905 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8906 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8907 & ~TU_SIZE_MASK;
8908 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8909 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8910 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008911 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8912 * gen < 8) and if DRRS is supported (to make sure the
8913 * registers are not unnecessarily read).
8914 */
8915 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008916 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008917 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8918 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8919 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8920 & ~TU_SIZE_MASK;
8921 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8922 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8923 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8924 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008925 } else {
8926 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8927 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8928 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8929 & ~TU_SIZE_MASK;
8930 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8931 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8932 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8933 }
8934}
8935
8936void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008937 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008938{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008939 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008940 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8941 else
8942 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008943 &pipe_config->dp_m_n,
8944 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008945}
8946
Daniel Vetter72419202013-04-04 13:28:53 +02008947static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008948 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008949{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008950 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008951 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008952}
8953
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008954static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008955 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008956{
8957 struct drm_device *dev = crtc->base.dev;
8958 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008959 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8960 uint32_t ps_ctrl = 0;
8961 int id = -1;
8962 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008963
Chandra Kondurua1b22782015-04-07 15:28:45 -07008964 /* find scaler attached to this pipe */
8965 for (i = 0; i < crtc->num_scalers; i++) {
8966 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8967 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8968 id = i;
8969 pipe_config->pch_pfit.enabled = true;
8970 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8971 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8972 break;
8973 }
8974 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008975
Chandra Kondurua1b22782015-04-07 15:28:45 -07008976 scaler_state->scaler_id = id;
8977 if (id >= 0) {
8978 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8979 } else {
8980 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008981 }
8982}
8983
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008984static void
8985skylake_get_initial_plane_config(struct intel_crtc *crtc,
8986 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008987{
8988 struct drm_device *dev = crtc->base.dev;
8989 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008990 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008991 int pipe = crtc->pipe;
8992 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008993 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008994 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008995 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008996
Damien Lespiaud9806c92015-01-21 14:07:19 +00008997 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008998 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008999 DRM_DEBUG_KMS("failed to alloc fb\n");
9000 return;
9001 }
9002
Damien Lespiau1b842c82015-01-21 13:50:54 +00009003 fb = &intel_fb->base;
9004
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009005 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009006 if (!(val & PLANE_CTL_ENABLE))
9007 goto error;
9008
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009009 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9010 fourcc = skl_format_to_fourcc(pixel_format,
9011 val & PLANE_CTL_ORDER_RGBX,
9012 val & PLANE_CTL_ALPHA_MASK);
9013 fb->pixel_format = fourcc;
9014 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9015
Damien Lespiau40f46282015-02-27 11:15:21 +00009016 tiling = val & PLANE_CTL_TILED_MASK;
9017 switch (tiling) {
9018 case PLANE_CTL_TILED_LINEAR:
9019 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9020 break;
9021 case PLANE_CTL_TILED_X:
9022 plane_config->tiling = I915_TILING_X;
9023 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9024 break;
9025 case PLANE_CTL_TILED_Y:
9026 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9027 break;
9028 case PLANE_CTL_TILED_YF:
9029 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9030 break;
9031 default:
9032 MISSING_CASE(tiling);
9033 goto error;
9034 }
9035
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009036 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9037 plane_config->base = base;
9038
9039 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9040
9041 val = I915_READ(PLANE_SIZE(pipe, 0));
9042 fb->height = ((val >> 16) & 0xfff) + 1;
9043 fb->width = ((val >> 0) & 0x1fff) + 1;
9044
9045 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009046 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9047 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009048 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9049
9050 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009051 fb->pixel_format,
9052 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009053
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009054 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009055
9056 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9057 pipe_name(pipe), fb->width, fb->height,
9058 fb->bits_per_pixel, base, fb->pitches[0],
9059 plane_config->size);
9060
Damien Lespiau2d140302015-02-05 17:22:18 +00009061 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062 return;
9063
9064error:
9065 kfree(fb);
9066}
9067
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009068static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009069 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009070{
9071 struct drm_device *dev = crtc->base.dev;
9072 struct drm_i915_private *dev_priv = dev->dev_private;
9073 uint32_t tmp;
9074
9075 tmp = I915_READ(PF_CTL(crtc->pipe));
9076
9077 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009078 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009079 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9080 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009081
9082 /* We currently do not free assignements of panel fitters on
9083 * ivb/hsw (since we don't use the higher upscaling modes which
9084 * differentiates them) so just WARN about this case for now. */
9085 if (IS_GEN7(dev)) {
9086 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9087 PF_PIPE_SEL_IVB(crtc->pipe));
9088 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009089 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009090}
9091
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009092static void
9093ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9094 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009095{
9096 struct drm_device *dev = crtc->base.dev;
9097 struct drm_i915_private *dev_priv = dev->dev_private;
9098 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009099 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009100 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009101 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009102 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009103 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009104
Damien Lespiau42a7b082015-02-05 19:35:13 +00009105 val = I915_READ(DSPCNTR(pipe));
9106 if (!(val & DISPLAY_PLANE_ENABLE))
9107 return;
9108
Damien Lespiaud9806c92015-01-21 14:07:19 +00009109 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009110 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009111 DRM_DEBUG_KMS("failed to alloc fb\n");
9112 return;
9113 }
9114
Damien Lespiau1b842c82015-01-21 13:50:54 +00009115 fb = &intel_fb->base;
9116
Daniel Vetter18c52472015-02-10 17:16:09 +00009117 if (INTEL_INFO(dev)->gen >= 4) {
9118 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009119 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009120 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9121 }
9122 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009123
9124 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009125 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009126 fb->pixel_format = fourcc;
9127 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009128
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009129 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009130 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009131 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009132 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009133 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009134 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009135 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009136 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137 }
9138 plane_config->base = base;
9139
9140 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009141 fb->width = ((val >> 16) & 0xfff) + 1;
9142 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143
9144 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009145 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009146
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009147 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009148 fb->pixel_format,
9149 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009150
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009151 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009152
Damien Lespiau2844a922015-01-20 12:51:48 +00009153 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9154 pipe_name(pipe), fb->width, fb->height,
9155 fb->bits_per_pixel, base, fb->pitches[0],
9156 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009157
Damien Lespiau2d140302015-02-05 17:22:18 +00009158 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009159}
9160
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009161static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009162 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009163{
9164 struct drm_device *dev = crtc->base.dev;
9165 struct drm_i915_private *dev_priv = dev->dev_private;
9166 uint32_t tmp;
9167
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009168 if (!intel_display_power_is_enabled(dev_priv,
9169 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009170 return false;
9171
Daniel Vettere143a212013-07-04 12:01:15 +02009172 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009173 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009174
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009175 tmp = I915_READ(PIPECONF(crtc->pipe));
9176 if (!(tmp & PIPECONF_ENABLE))
9177 return false;
9178
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009179 switch (tmp & PIPECONF_BPC_MASK) {
9180 case PIPECONF_6BPC:
9181 pipe_config->pipe_bpp = 18;
9182 break;
9183 case PIPECONF_8BPC:
9184 pipe_config->pipe_bpp = 24;
9185 break;
9186 case PIPECONF_10BPC:
9187 pipe_config->pipe_bpp = 30;
9188 break;
9189 case PIPECONF_12BPC:
9190 pipe_config->pipe_bpp = 36;
9191 break;
9192 default:
9193 break;
9194 }
9195
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009196 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9197 pipe_config->limited_color_range = true;
9198
Daniel Vetterab9412b2013-05-03 11:49:46 +02009199 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009200 struct intel_shared_dpll *pll;
9201
Daniel Vetter88adfff2013-03-28 10:42:01 +01009202 pipe_config->has_pch_encoder = true;
9203
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009204 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9205 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9206 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009207
9208 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009209
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009210 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009211 pipe_config->shared_dpll =
9212 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009213 } else {
9214 tmp = I915_READ(PCH_DPLL_SEL);
9215 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9216 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9217 else
9218 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9219 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009220
9221 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9222
9223 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9224 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009225
9226 tmp = pipe_config->dpll_hw_state.dpll;
9227 pipe_config->pixel_multiplier =
9228 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9229 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009230
9231 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009232 } else {
9233 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009234 }
9235
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009236 intel_get_pipe_timings(crtc, pipe_config);
9237
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009238 ironlake_get_pfit_config(crtc, pipe_config);
9239
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009240 return true;
9241}
9242
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009243static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9244{
9245 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009246 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009247
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009248 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009249 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009250 pipe_name(crtc->pipe));
9251
Rob Clarke2c719b2014-12-15 13:56:32 -05009252 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9253 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9254 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9255 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9256 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9257 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009258 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009259 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009260 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009261 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009262 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009263 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009264 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009265 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009266 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009268 /*
9269 * In theory we can still leave IRQs enabled, as long as only the HPD
9270 * interrupts remain enabled. We used to check for that, but since it's
9271 * gen-specific and since we only disable LCPLL after we fully disable
9272 * the interrupts, the check below should be enough.
9273 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009274 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009275}
9276
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009277static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9278{
9279 struct drm_device *dev = dev_priv->dev;
9280
9281 if (IS_HASWELL(dev))
9282 return I915_READ(D_COMP_HSW);
9283 else
9284 return I915_READ(D_COMP_BDW);
9285}
9286
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009287static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9288{
9289 struct drm_device *dev = dev_priv->dev;
9290
9291 if (IS_HASWELL(dev)) {
9292 mutex_lock(&dev_priv->rps.hw_lock);
9293 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9294 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009295 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009296 mutex_unlock(&dev_priv->rps.hw_lock);
9297 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009298 I915_WRITE(D_COMP_BDW, val);
9299 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009300 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009301}
9302
9303/*
9304 * This function implements pieces of two sequences from BSpec:
9305 * - Sequence for display software to disable LCPLL
9306 * - Sequence for display software to allow package C8+
9307 * The steps implemented here are just the steps that actually touch the LCPLL
9308 * register. Callers should take care of disabling all the display engine
9309 * functions, doing the mode unset, fixing interrupts, etc.
9310 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009311static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9312 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009313{
9314 uint32_t val;
9315
9316 assert_can_disable_lcpll(dev_priv);
9317
9318 val = I915_READ(LCPLL_CTL);
9319
9320 if (switch_to_fclk) {
9321 val |= LCPLL_CD_SOURCE_FCLK;
9322 I915_WRITE(LCPLL_CTL, val);
9323
9324 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9325 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9326 DRM_ERROR("Switching to FCLK failed\n");
9327
9328 val = I915_READ(LCPLL_CTL);
9329 }
9330
9331 val |= LCPLL_PLL_DISABLE;
9332 I915_WRITE(LCPLL_CTL, val);
9333 POSTING_READ(LCPLL_CTL);
9334
9335 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9336 DRM_ERROR("LCPLL still locked\n");
9337
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009338 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009340 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341 ndelay(100);
9342
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009343 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9344 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345 DRM_ERROR("D_COMP RCOMP still in progress\n");
9346
9347 if (allow_power_down) {
9348 val = I915_READ(LCPLL_CTL);
9349 val |= LCPLL_POWER_DOWN_ALLOW;
9350 I915_WRITE(LCPLL_CTL, val);
9351 POSTING_READ(LCPLL_CTL);
9352 }
9353}
9354
9355/*
9356 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9357 * source.
9358 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009359static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009360{
9361 uint32_t val;
9362
9363 val = I915_READ(LCPLL_CTL);
9364
9365 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9366 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9367 return;
9368
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009369 /*
9370 * Make sure we're not on PC8 state before disabling PC8, otherwise
9371 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009372 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009373 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009374
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009375 if (val & LCPLL_POWER_DOWN_ALLOW) {
9376 val &= ~LCPLL_POWER_DOWN_ALLOW;
9377 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009378 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009379 }
9380
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009381 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009382 val |= D_COMP_COMP_FORCE;
9383 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009384 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009385
9386 val = I915_READ(LCPLL_CTL);
9387 val &= ~LCPLL_PLL_DISABLE;
9388 I915_WRITE(LCPLL_CTL, val);
9389
9390 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9391 DRM_ERROR("LCPLL not locked yet\n");
9392
9393 if (val & LCPLL_CD_SOURCE_FCLK) {
9394 val = I915_READ(LCPLL_CTL);
9395 val &= ~LCPLL_CD_SOURCE_FCLK;
9396 I915_WRITE(LCPLL_CTL, val);
9397
9398 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9399 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9400 DRM_ERROR("Switching back to LCPLL failed\n");
9401 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009402
Mika Kuoppala59bad942015-01-16 11:34:40 +02009403 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009404 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405}
9406
Paulo Zanoni765dab672014-03-07 20:08:18 -03009407/*
9408 * Package states C8 and deeper are really deep PC states that can only be
9409 * reached when all the devices on the system allow it, so even if the graphics
9410 * device allows PC8+, it doesn't mean the system will actually get to these
9411 * states. Our driver only allows PC8+ when going into runtime PM.
9412 *
9413 * The requirements for PC8+ are that all the outputs are disabled, the power
9414 * well is disabled and most interrupts are disabled, and these are also
9415 * requirements for runtime PM. When these conditions are met, we manually do
9416 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9417 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9418 * hang the machine.
9419 *
9420 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9421 * the state of some registers, so when we come back from PC8+ we need to
9422 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9423 * need to take care of the registers kept by RC6. Notice that this happens even
9424 * if we don't put the device in PCI D3 state (which is what currently happens
9425 * because of the runtime PM support).
9426 *
9427 * For more, read "Display Sequences for Package C8" on the hardware
9428 * documentation.
9429 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009430void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009431{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009432 struct drm_device *dev = dev_priv->dev;
9433 uint32_t val;
9434
Paulo Zanonic67a4702013-08-19 13:18:09 -03009435 DRM_DEBUG_KMS("Enabling package C8+\n");
9436
Ville Syrjäläc2699522015-08-27 23:55:59 +03009437 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009438 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9439 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9440 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9441 }
9442
9443 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009444 hsw_disable_lcpll(dev_priv, true, true);
9445}
9446
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009447void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009448{
9449 struct drm_device *dev = dev_priv->dev;
9450 uint32_t val;
9451
Paulo Zanonic67a4702013-08-19 13:18:09 -03009452 DRM_DEBUG_KMS("Disabling package C8+\n");
9453
9454 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009455 lpt_init_pch_refclk(dev);
9456
Ville Syrjäläc2699522015-08-27 23:55:59 +03009457 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009458 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9459 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9460 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9461 }
9462
9463 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464}
9465
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009466static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309467{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009468 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009469 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309470
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009471 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309472}
9473
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009474/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009475static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009476{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009477 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009478 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009479 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009480
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009481 for_each_intel_crtc(state->dev, intel_crtc) {
9482 int pixel_rate;
9483
9484 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9485 if (IS_ERR(crtc_state))
9486 return PTR_ERR(crtc_state);
9487
9488 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009489 continue;
9490
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009491 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009492
9493 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009494 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009495 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9496
9497 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9498 }
9499
9500 return max_pixel_rate;
9501}
9502
9503static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9504{
9505 struct drm_i915_private *dev_priv = dev->dev_private;
9506 uint32_t val, data;
9507 int ret;
9508
9509 if (WARN((I915_READ(LCPLL_CTL) &
9510 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9511 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9512 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9513 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9514 "trying to change cdclk frequency with cdclk not enabled\n"))
9515 return;
9516
9517 mutex_lock(&dev_priv->rps.hw_lock);
9518 ret = sandybridge_pcode_write(dev_priv,
9519 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9520 mutex_unlock(&dev_priv->rps.hw_lock);
9521 if (ret) {
9522 DRM_ERROR("failed to inform pcode about cdclk change\n");
9523 return;
9524 }
9525
9526 val = I915_READ(LCPLL_CTL);
9527 val |= LCPLL_CD_SOURCE_FCLK;
9528 I915_WRITE(LCPLL_CTL, val);
9529
9530 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9531 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9532 DRM_ERROR("Switching to FCLK failed\n");
9533
9534 val = I915_READ(LCPLL_CTL);
9535 val &= ~LCPLL_CLK_FREQ_MASK;
9536
9537 switch (cdclk) {
9538 case 450000:
9539 val |= LCPLL_CLK_FREQ_450;
9540 data = 0;
9541 break;
9542 case 540000:
9543 val |= LCPLL_CLK_FREQ_54O_BDW;
9544 data = 1;
9545 break;
9546 case 337500:
9547 val |= LCPLL_CLK_FREQ_337_5_BDW;
9548 data = 2;
9549 break;
9550 case 675000:
9551 val |= LCPLL_CLK_FREQ_675_BDW;
9552 data = 3;
9553 break;
9554 default:
9555 WARN(1, "invalid cdclk frequency\n");
9556 return;
9557 }
9558
9559 I915_WRITE(LCPLL_CTL, val);
9560
9561 val = I915_READ(LCPLL_CTL);
9562 val &= ~LCPLL_CD_SOURCE_FCLK;
9563 I915_WRITE(LCPLL_CTL, val);
9564
9565 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9566 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9567 DRM_ERROR("Switching back to LCPLL failed\n");
9568
9569 mutex_lock(&dev_priv->rps.hw_lock);
9570 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9571 mutex_unlock(&dev_priv->rps.hw_lock);
9572
9573 intel_update_cdclk(dev);
9574
9575 WARN(cdclk != dev_priv->cdclk_freq,
9576 "cdclk requested %d kHz but got %d kHz\n",
9577 cdclk, dev_priv->cdclk_freq);
9578}
9579
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009580static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009581{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009582 struct drm_i915_private *dev_priv = to_i915(state->dev);
9583 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009584 int cdclk;
9585
9586 /*
9587 * FIXME should also account for plane ratio
9588 * once 64bpp pixel formats are supported.
9589 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009590 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009594 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009595 cdclk = 450000;
9596 else
9597 cdclk = 337500;
9598
9599 /*
9600 * FIXME move the cdclk caclulation to
9601 * compute_config() so we can fail gracegully.
9602 */
9603 if (cdclk > dev_priv->max_cdclk_freq) {
9604 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9605 cdclk, dev_priv->max_cdclk_freq);
9606 cdclk = dev_priv->max_cdclk_freq;
9607 }
9608
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009609 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009610
9611 return 0;
9612}
9613
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009615{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616 struct drm_device *dev = old_state->dev;
9617 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009618
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009619 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009620}
9621
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009622static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9623 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009624{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009625 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009626 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009627
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009628 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009629
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009630 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009631}
9632
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309633static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9634 enum port port,
9635 struct intel_crtc_state *pipe_config)
9636{
9637 switch (port) {
9638 case PORT_A:
9639 pipe_config->ddi_pll_sel = SKL_DPLL0;
9640 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9641 break;
9642 case PORT_B:
9643 pipe_config->ddi_pll_sel = SKL_DPLL1;
9644 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9645 break;
9646 case PORT_C:
9647 pipe_config->ddi_pll_sel = SKL_DPLL2;
9648 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9649 break;
9650 default:
9651 DRM_ERROR("Incorrect port type\n");
9652 }
9653}
9654
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009655static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9656 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009657 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009658{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009659 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009660
9661 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9662 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9663
9664 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009665 case SKL_DPLL0:
9666 /*
9667 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9668 * of the shared DPLL framework and thus needs to be read out
9669 * separately
9670 */
9671 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9672 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9673 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009674 case SKL_DPLL1:
9675 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9676 break;
9677 case SKL_DPLL2:
9678 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9679 break;
9680 case SKL_DPLL3:
9681 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9682 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009683 }
9684}
9685
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009686static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9687 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009688 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009689{
9690 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9691
9692 switch (pipe_config->ddi_pll_sel) {
9693 case PORT_CLK_SEL_WRPLL1:
9694 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9695 break;
9696 case PORT_CLK_SEL_WRPLL2:
9697 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9698 break;
9699 }
9700}
9701
Daniel Vetter26804af2014-06-25 22:01:55 +03009702static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009703 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009704{
9705 struct drm_device *dev = crtc->base.dev;
9706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009707 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009708 enum port port;
9709 uint32_t tmp;
9710
9711 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9712
9713 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9714
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009715 if (IS_SKYLAKE(dev))
9716 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309717 else if (IS_BROXTON(dev))
9718 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009719 else
9720 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009721
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009722 if (pipe_config->shared_dpll >= 0) {
9723 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9724
9725 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9726 &pipe_config->dpll_hw_state));
9727 }
9728
Daniel Vetter26804af2014-06-25 22:01:55 +03009729 /*
9730 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9731 * DDI E. So just check whether this pipe is wired to DDI E and whether
9732 * the PCH transcoder is on.
9733 */
Damien Lespiauca370452013-12-03 13:56:24 +00009734 if (INTEL_INFO(dev)->gen < 9 &&
9735 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009736 pipe_config->has_pch_encoder = true;
9737
9738 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9739 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9740 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9741
9742 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9743 }
9744}
9745
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009746static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009747 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009748{
9749 struct drm_device *dev = crtc->base.dev;
9750 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009751 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009752 uint32_t tmp;
9753
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009754 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009755 POWER_DOMAIN_PIPE(crtc->pipe)))
9756 return false;
9757
Daniel Vettere143a212013-07-04 12:01:15 +02009758 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009759 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9760
Daniel Vettereccb1402013-05-22 00:50:22 +02009761 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9762 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9763 enum pipe trans_edp_pipe;
9764 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9765 default:
9766 WARN(1, "unknown pipe linked to edp transcoder\n");
9767 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9768 case TRANS_DDI_EDP_INPUT_A_ON:
9769 trans_edp_pipe = PIPE_A;
9770 break;
9771 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9772 trans_edp_pipe = PIPE_B;
9773 break;
9774 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9775 trans_edp_pipe = PIPE_C;
9776 break;
9777 }
9778
9779 if (trans_edp_pipe == crtc->pipe)
9780 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9781 }
9782
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009783 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009784 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009785 return false;
9786
Daniel Vettereccb1402013-05-22 00:50:22 +02009787 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009788 if (!(tmp & PIPECONF_ENABLE))
9789 return false;
9790
Daniel Vetter26804af2014-06-25 22:01:55 +03009791 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009792
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009793 intel_get_pipe_timings(crtc, pipe_config);
9794
Chandra Kondurua1b22782015-04-07 15:28:45 -07009795 if (INTEL_INFO(dev)->gen >= 9) {
9796 skl_init_scalers(dev, crtc, pipe_config);
9797 }
9798
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009799 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009800
9801 if (INTEL_INFO(dev)->gen >= 9) {
9802 pipe_config->scaler_state.scaler_id = -1;
9803 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9804 }
9805
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009806 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009807 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009808 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009809 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009810 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009811 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009812
Jesse Barnese59150d2014-01-07 13:30:45 -08009813 if (IS_HASWELL(dev))
9814 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9815 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009816
Clint Taylorebb69c92014-09-30 10:30:22 -07009817 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9818 pipe_config->pixel_multiplier =
9819 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9820 } else {
9821 pipe_config->pixel_multiplier = 1;
9822 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009823
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009824 return true;
9825}
9826
Chris Wilson560b85b2010-08-07 11:01:38 +01009827static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9828{
9829 struct drm_device *dev = crtc->dev;
9830 struct drm_i915_private *dev_priv = dev->dev_private;
9831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009832 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009833
Ville Syrjälädc41c152014-08-13 11:57:05 +03009834 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009835 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9836 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009837 unsigned int stride = roundup_pow_of_two(width) * 4;
9838
9839 switch (stride) {
9840 default:
9841 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9842 width, stride);
9843 stride = 256;
9844 /* fallthrough */
9845 case 256:
9846 case 512:
9847 case 1024:
9848 case 2048:
9849 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009850 }
9851
Ville Syrjälädc41c152014-08-13 11:57:05 +03009852 cntl |= CURSOR_ENABLE |
9853 CURSOR_GAMMA_ENABLE |
9854 CURSOR_FORMAT_ARGB |
9855 CURSOR_STRIDE(stride);
9856
9857 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009858 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009859
Ville Syrjälädc41c152014-08-13 11:57:05 +03009860 if (intel_crtc->cursor_cntl != 0 &&
9861 (intel_crtc->cursor_base != base ||
9862 intel_crtc->cursor_size != size ||
9863 intel_crtc->cursor_cntl != cntl)) {
9864 /* On these chipsets we can only modify the base/size/stride
9865 * whilst the cursor is disabled.
9866 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009867 I915_WRITE(CURCNTR(PIPE_A), 0);
9868 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009869 intel_crtc->cursor_cntl = 0;
9870 }
9871
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009872 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009873 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009874 intel_crtc->cursor_base = base;
9875 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009876
9877 if (intel_crtc->cursor_size != size) {
9878 I915_WRITE(CURSIZE, size);
9879 intel_crtc->cursor_size = size;
9880 }
9881
Chris Wilson4b0e3332014-05-30 16:35:26 +03009882 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009883 I915_WRITE(CURCNTR(PIPE_A), cntl);
9884 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009885 intel_crtc->cursor_cntl = cntl;
9886 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009887}
9888
9889static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9890{
9891 struct drm_device *dev = crtc->dev;
9892 struct drm_i915_private *dev_priv = dev->dev_private;
9893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9894 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009895 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009896
Chris Wilson4b0e3332014-05-30 16:35:26 +03009897 cntl = 0;
9898 if (base) {
9899 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009900 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309901 case 64:
9902 cntl |= CURSOR_MODE_64_ARGB_AX;
9903 break;
9904 case 128:
9905 cntl |= CURSOR_MODE_128_ARGB_AX;
9906 break;
9907 case 256:
9908 cntl |= CURSOR_MODE_256_ARGB_AX;
9909 break;
9910 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009911 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309912 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009913 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009914 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009915
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009916 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009917 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009918 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009919
Matt Roper8e7d6882015-01-21 16:35:41 -08009920 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009921 cntl |= CURSOR_ROTATE_180;
9922
Chris Wilson4b0e3332014-05-30 16:35:26 +03009923 if (intel_crtc->cursor_cntl != cntl) {
9924 I915_WRITE(CURCNTR(pipe), cntl);
9925 POSTING_READ(CURCNTR(pipe));
9926 intel_crtc->cursor_cntl = cntl;
9927 }
9928
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009929 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009930 I915_WRITE(CURBASE(pipe), base);
9931 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009932
9933 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009934}
9935
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009936/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009937static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9938 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009939{
9940 struct drm_device *dev = crtc->dev;
9941 struct drm_i915_private *dev_priv = dev->dev_private;
9942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9943 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009944 struct drm_plane_state *cursor_state = crtc->cursor->state;
9945 int x = cursor_state->crtc_x;
9946 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009947 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009948
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009949 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009950 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009951
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009952 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009953 base = 0;
9954
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009955 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009956 base = 0;
9957
9958 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009959 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009960 base = 0;
9961
9962 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9963 x = -x;
9964 }
9965 pos |= x << CURSOR_X_SHIFT;
9966
9967 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009968 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009969 base = 0;
9970
9971 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9972 y = -y;
9973 }
9974 pos |= y << CURSOR_Y_SHIFT;
9975
Chris Wilson4b0e3332014-05-30 16:35:26 +03009976 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009977 return;
9978
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009979 I915_WRITE(CURPOS(pipe), pos);
9980
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009981 /* ILK+ do this automagically */
9982 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009983 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009984 base += (cursor_state->crtc_h *
9985 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009986 }
9987
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009988 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009989 i845_update_cursor(crtc, base);
9990 else
9991 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009992}
9993
Ville Syrjälädc41c152014-08-13 11:57:05 +03009994static bool cursor_size_ok(struct drm_device *dev,
9995 uint32_t width, uint32_t height)
9996{
9997 if (width == 0 || height == 0)
9998 return false;
9999
10000 /*
10001 * 845g/865g are special in that they are only limited by
10002 * the width of their cursors, the height is arbitrary up to
10003 * the precision of the register. Everything else requires
10004 * square cursors, limited to a few power-of-two sizes.
10005 */
10006 if (IS_845G(dev) || IS_I865G(dev)) {
10007 if ((width & 63) != 0)
10008 return false;
10009
10010 if (width > (IS_845G(dev) ? 64 : 512))
10011 return false;
10012
10013 if (height > 1023)
10014 return false;
10015 } else {
10016 switch (width | height) {
10017 case 256:
10018 case 128:
10019 if (IS_GEN2(dev))
10020 return false;
10021 case 64:
10022 break;
10023 default:
10024 return false;
10025 }
10026 }
10027
10028 return true;
10029}
10030
Jesse Barnes79e53942008-11-07 14:24:08 -080010031static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010032 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010033{
James Simmons72034252010-08-03 01:33:19 +010010034 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010036
James Simmons72034252010-08-03 01:33:19 +010010037 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010038 intel_crtc->lut_r[i] = red[i] >> 8;
10039 intel_crtc->lut_g[i] = green[i] >> 8;
10040 intel_crtc->lut_b[i] = blue[i] >> 8;
10041 }
10042
10043 intel_crtc_load_lut(crtc);
10044}
10045
Jesse Barnes79e53942008-11-07 14:24:08 -080010046/* VESA 640x480x72Hz mode to set on the pipe */
10047static struct drm_display_mode load_detect_mode = {
10048 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10049 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10050};
10051
Daniel Vettera8bb6812014-02-10 18:00:39 +010010052struct drm_framebuffer *
10053__intel_framebuffer_create(struct drm_device *dev,
10054 struct drm_mode_fb_cmd2 *mode_cmd,
10055 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010056{
10057 struct intel_framebuffer *intel_fb;
10058 int ret;
10059
10060 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10061 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010062 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010063 return ERR_PTR(-ENOMEM);
10064 }
10065
10066 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010067 if (ret)
10068 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010069
10070 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010071err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010072 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010073 kfree(intel_fb);
10074
10075 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010076}
10077
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010078static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010079intel_framebuffer_create(struct drm_device *dev,
10080 struct drm_mode_fb_cmd2 *mode_cmd,
10081 struct drm_i915_gem_object *obj)
10082{
10083 struct drm_framebuffer *fb;
10084 int ret;
10085
10086 ret = i915_mutex_lock_interruptible(dev);
10087 if (ret)
10088 return ERR_PTR(ret);
10089 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10090 mutex_unlock(&dev->struct_mutex);
10091
10092 return fb;
10093}
10094
Chris Wilsond2dff872011-04-19 08:36:26 +010010095static u32
10096intel_framebuffer_pitch_for_width(int width, int bpp)
10097{
10098 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10099 return ALIGN(pitch, 64);
10100}
10101
10102static u32
10103intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10104{
10105 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010106 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010107}
10108
10109static struct drm_framebuffer *
10110intel_framebuffer_create_for_mode(struct drm_device *dev,
10111 struct drm_display_mode *mode,
10112 int depth, int bpp)
10113{
10114 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010115 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010116
10117 obj = i915_gem_alloc_object(dev,
10118 intel_framebuffer_size_for_mode(mode, bpp));
10119 if (obj == NULL)
10120 return ERR_PTR(-ENOMEM);
10121
10122 mode_cmd.width = mode->hdisplay;
10123 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010124 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10125 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010126 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010127
10128 return intel_framebuffer_create(dev, &mode_cmd, obj);
10129}
10130
10131static struct drm_framebuffer *
10132mode_fits_in_fbdev(struct drm_device *dev,
10133 struct drm_display_mode *mode)
10134{
Daniel Vetter06957262015-08-10 13:34:08 +020010135#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010136 struct drm_i915_private *dev_priv = dev->dev_private;
10137 struct drm_i915_gem_object *obj;
10138 struct drm_framebuffer *fb;
10139
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010140 if (!dev_priv->fbdev)
10141 return NULL;
10142
10143 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010144 return NULL;
10145
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010146 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010147 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010148
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010149 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010150 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10151 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010152 return NULL;
10153
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010154 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010155 return NULL;
10156
10157 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010158#else
10159 return NULL;
10160#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010161}
10162
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010163static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10164 struct drm_crtc *crtc,
10165 struct drm_display_mode *mode,
10166 struct drm_framebuffer *fb,
10167 int x, int y)
10168{
10169 struct drm_plane_state *plane_state;
10170 int hdisplay, vdisplay;
10171 int ret;
10172
10173 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10174 if (IS_ERR(plane_state))
10175 return PTR_ERR(plane_state);
10176
10177 if (mode)
10178 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10179 else
10180 hdisplay = vdisplay = 0;
10181
10182 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10183 if (ret)
10184 return ret;
10185 drm_atomic_set_fb_for_plane(plane_state, fb);
10186 plane_state->crtc_x = 0;
10187 plane_state->crtc_y = 0;
10188 plane_state->crtc_w = hdisplay;
10189 plane_state->crtc_h = vdisplay;
10190 plane_state->src_x = x << 16;
10191 plane_state->src_y = y << 16;
10192 plane_state->src_w = hdisplay << 16;
10193 plane_state->src_h = vdisplay << 16;
10194
10195 return 0;
10196}
10197
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010198bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010199 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010200 struct intel_load_detect_pipe *old,
10201 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010202{
10203 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010204 struct intel_encoder *intel_encoder =
10205 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010206 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010207 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010208 struct drm_crtc *crtc = NULL;
10209 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010210 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010211 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010212 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010213 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010214 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010215 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010216
Chris Wilsond2dff872011-04-19 08:36:26 +010010217 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010218 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010219 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010220
Rob Clark51fd3712013-11-19 12:10:12 -050010221retry:
10222 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10223 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010224 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010225
Jesse Barnes79e53942008-11-07 14:24:08 -080010226 /*
10227 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010228 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010229 * - if the connector already has an assigned crtc, use it (but make
10230 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010231 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010232 * - try to find the first unused crtc that can drive this connector,
10233 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010234 */
10235
10236 /* See if we already have a CRTC for this connector */
10237 if (encoder->crtc) {
10238 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010239
Rob Clark51fd3712013-11-19 12:10:12 -050010240 ret = drm_modeset_lock(&crtc->mutex, ctx);
10241 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010242 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010243 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10244 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010245 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010246
Daniel Vetter24218aa2012-08-12 19:27:11 +020010247 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010248 old->load_detect_temp = false;
10249
10250 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010251 if (connector->dpms != DRM_MODE_DPMS_ON)
10252 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010253
Chris Wilson71731882011-04-19 23:10:58 +010010254 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010255 }
10256
10257 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010258 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010259 i++;
10260 if (!(encoder->possible_crtcs & (1 << i)))
10261 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010262 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010263 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010264
10265 crtc = possible_crtc;
10266 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010267 }
10268
10269 /*
10270 * If we didn't find an unused CRTC, don't use any.
10271 */
10272 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010273 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010274 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010275 }
10276
Rob Clark51fd3712013-11-19 12:10:12 -050010277 ret = drm_modeset_lock(&crtc->mutex, ctx);
10278 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010279 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010280 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10281 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010282 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010283
10284 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010285 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010286 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010287 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010288
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010289 state = drm_atomic_state_alloc(dev);
10290 if (!state)
10291 return false;
10292
10293 state->acquire_ctx = ctx;
10294
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010295 connector_state = drm_atomic_get_connector_state(state, connector);
10296 if (IS_ERR(connector_state)) {
10297 ret = PTR_ERR(connector_state);
10298 goto fail;
10299 }
10300
10301 connector_state->crtc = crtc;
10302 connector_state->best_encoder = &intel_encoder->base;
10303
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010304 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10305 if (IS_ERR(crtc_state)) {
10306 ret = PTR_ERR(crtc_state);
10307 goto fail;
10308 }
10309
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010310 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010311
Chris Wilson64927112011-04-20 07:25:26 +010010312 if (!mode)
10313 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010314
Chris Wilsond2dff872011-04-19 08:36:26 +010010315 /* We need a framebuffer large enough to accommodate all accesses
10316 * that the plane may generate whilst we perform load detection.
10317 * We can not rely on the fbcon either being present (we get called
10318 * during its initialisation to detect all boot displays, or it may
10319 * not even exist) or that it is large enough to satisfy the
10320 * requested mode.
10321 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010322 fb = mode_fits_in_fbdev(dev, mode);
10323 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010324 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010325 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10326 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010327 } else
10328 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010329 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010330 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010331 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010332 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010333
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010334 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10335 if (ret)
10336 goto fail;
10337
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010338 drm_mode_copy(&crtc_state->base.mode, mode);
10339
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010340 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010341 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010342 if (old->release_fb)
10343 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010344 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010345 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010346 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010347
Jesse Barnes79e53942008-11-07 14:24:08 -080010348 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010349 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010350 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010351
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010352fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010353 drm_atomic_state_free(state);
10354 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010355
Rob Clark51fd3712013-11-19 12:10:12 -050010356 if (ret == -EDEADLK) {
10357 drm_modeset_backoff(ctx);
10358 goto retry;
10359 }
10360
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010361 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010362}
10363
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010364void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010365 struct intel_load_detect_pipe *old,
10366 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010367{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010368 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010369 struct intel_encoder *intel_encoder =
10370 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010371 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010372 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010374 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010375 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010376 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010377 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010378
Chris Wilsond2dff872011-04-19 08:36:26 +010010379 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010380 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010381 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010382
Chris Wilson8261b192011-04-19 23:18:09 +010010383 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010384 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010385 if (!state)
10386 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010387
10388 state->acquire_ctx = ctx;
10389
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010390 connector_state = drm_atomic_get_connector_state(state, connector);
10391 if (IS_ERR(connector_state))
10392 goto fail;
10393
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010394 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10395 if (IS_ERR(crtc_state))
10396 goto fail;
10397
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010398 connector_state->best_encoder = NULL;
10399 connector_state->crtc = NULL;
10400
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010401 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010402
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010403 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10404 0, 0);
10405 if (ret)
10406 goto fail;
10407
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010408 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010409 if (ret)
10410 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010411
Daniel Vetter36206362012-12-10 20:42:17 +010010412 if (old->release_fb) {
10413 drm_framebuffer_unregister_private(old->release_fb);
10414 drm_framebuffer_unreference(old->release_fb);
10415 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010416
Chris Wilson0622a532011-04-21 09:32:11 +010010417 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010418 }
10419
Eric Anholtc751ce42010-03-25 11:48:48 -070010420 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010421 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10422 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010423
10424 return;
10425fail:
10426 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10427 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010428}
10429
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010430static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010431 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010432{
10433 struct drm_i915_private *dev_priv = dev->dev_private;
10434 u32 dpll = pipe_config->dpll_hw_state.dpll;
10435
10436 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010437 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010438 else if (HAS_PCH_SPLIT(dev))
10439 return 120000;
10440 else if (!IS_GEN2(dev))
10441 return 96000;
10442 else
10443 return 48000;
10444}
10445
Jesse Barnes79e53942008-11-07 14:24:08 -080010446/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010447static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010448 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010449{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010450 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010452 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010453 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 u32 fp;
10455 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010456 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010457 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010458
10459 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010460 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010461 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010462 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010463
10464 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010465 if (IS_PINEVIEW(dev)) {
10466 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10467 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010468 } else {
10469 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10470 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10471 }
10472
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010473 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010474 if (IS_PINEVIEW(dev))
10475 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10476 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010477 else
10478 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 DPLL_FPA01_P1_POST_DIV_SHIFT);
10480
10481 switch (dpll & DPLL_MODE_MASK) {
10482 case DPLLB_MODE_DAC_SERIAL:
10483 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10484 5 : 10;
10485 break;
10486 case DPLLB_MODE_LVDS:
10487 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10488 7 : 14;
10489 break;
10490 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010491 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010493 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010494 }
10495
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010496 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010497 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010498 else
Imre Deakdccbea32015-06-22 23:35:51 +030010499 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010500 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010501 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010502 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010503
10504 if (is_lvds) {
10505 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10506 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010507
10508 if (lvds & LVDS_CLKB_POWER_UP)
10509 clock.p2 = 7;
10510 else
10511 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010512 } else {
10513 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10514 clock.p1 = 2;
10515 else {
10516 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10517 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10518 }
10519 if (dpll & PLL_P2_DIVIDE_BY_4)
10520 clock.p2 = 4;
10521 else
10522 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010523 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010524
Imre Deakdccbea32015-06-22 23:35:51 +030010525 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 }
10527
Ville Syrjälä18442d02013-09-13 16:00:08 +030010528 /*
10529 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010530 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010531 * encoder's get_config() function.
10532 */
Imre Deakdccbea32015-06-22 23:35:51 +030010533 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010534}
10535
Ville Syrjälä6878da02013-09-13 15:59:11 +030010536int intel_dotclock_calculate(int link_freq,
10537 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010538{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010539 /*
10540 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010541 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010542 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010543 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010544 *
10545 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010546 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010547 */
10548
Ville Syrjälä6878da02013-09-13 15:59:11 +030010549 if (!m_n->link_n)
10550 return 0;
10551
10552 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10553}
10554
Ville Syrjälä18442d02013-09-13 16:00:08 +030010555static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010556 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010557{
10558 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010559
10560 /* read out port_clock from the DPLL */
10561 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010562
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010563 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010564 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010565 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010566 * agree once we know their relationship in the encoder's
10567 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010569 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010570 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10571 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010572}
10573
10574/** Returns the currently programmed mode of the given pipe. */
10575struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10576 struct drm_crtc *crtc)
10577{
Jesse Barnes548f2452011-02-17 10:40:53 -080010578 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010580 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010581 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010582 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010583 int htot = I915_READ(HTOTAL(cpu_transcoder));
10584 int hsync = I915_READ(HSYNC(cpu_transcoder));
10585 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10586 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010587 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010588
10589 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10590 if (!mode)
10591 return NULL;
10592
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010593 /*
10594 * Construct a pipe_config sufficient for getting the clock info
10595 * back out of crtc_clock_get.
10596 *
10597 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10598 * to use a real value here instead.
10599 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010600 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010601 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010602 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10603 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10604 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010605 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10606
Ville Syrjälä773ae032013-09-23 17:48:20 +030010607 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 mode->hdisplay = (htot & 0xffff) + 1;
10609 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10610 mode->hsync_start = (hsync & 0xffff) + 1;
10611 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10612 mode->vdisplay = (vtot & 0xffff) + 1;
10613 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10614 mode->vsync_start = (vsync & 0xffff) + 1;
10615 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10616
10617 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010618
10619 return mode;
10620}
10621
Chris Wilsonf047e392012-07-21 12:31:41 +010010622void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010623{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010624 struct drm_i915_private *dev_priv = dev->dev_private;
10625
Chris Wilsonf62a0072014-02-21 17:55:39 +000010626 if (dev_priv->mm.busy)
10627 return;
10628
Paulo Zanoni43694d62014-03-07 20:08:08 -030010629 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010630 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010631 if (INTEL_INFO(dev)->gen >= 6)
10632 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010633 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010634}
10635
10636void intel_mark_idle(struct drm_device *dev)
10637{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010639
Chris Wilsonf62a0072014-02-21 17:55:39 +000010640 if (!dev_priv->mm.busy)
10641 return;
10642
10643 dev_priv->mm.busy = false;
10644
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010645 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010646 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010647
Paulo Zanoni43694d62014-03-07 20:08:08 -030010648 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010649}
10650
Jesse Barnes79e53942008-11-07 14:24:08 -080010651static void intel_crtc_destroy(struct drm_crtc *crtc)
10652{
10653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010654 struct drm_device *dev = crtc->dev;
10655 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010656
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010657 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010658 work = intel_crtc->unpin_work;
10659 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010660 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010661
10662 if (work) {
10663 cancel_work_sync(&work->work);
10664 kfree(work);
10665 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010666
10667 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010668
Jesse Barnes79e53942008-11-07 14:24:08 -080010669 kfree(intel_crtc);
10670}
10671
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010672static void intel_unpin_work_fn(struct work_struct *__work)
10673{
10674 struct intel_unpin_work *work =
10675 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010676 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10677 struct drm_device *dev = crtc->base.dev;
10678 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010679
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010680 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010681 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010682 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010683
John Harrisonf06cc1b2014-11-24 18:49:37 +000010684 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010685 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010686 mutex_unlock(&dev->struct_mutex);
10687
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010688 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010689 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010690
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010691 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10692 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010693
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010694 kfree(work);
10695}
10696
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010697static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010698 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010699{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10701 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010702 unsigned long flags;
10703
10704 /* Ignore early vblank irqs */
10705 if (intel_crtc == NULL)
10706 return;
10707
Daniel Vetterf3260382014-09-15 14:55:23 +020010708 /*
10709 * This is called both by irq handlers and the reset code (to complete
10710 * lost pageflips) so needs the full irqsave spinlocks.
10711 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010712 spin_lock_irqsave(&dev->event_lock, flags);
10713 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010714
10715 /* Ensure we don't miss a work->pending update ... */
10716 smp_rmb();
10717
10718 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010719 spin_unlock_irqrestore(&dev->event_lock, flags);
10720 return;
10721 }
10722
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010723 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010724
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010725 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010726}
10727
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010728void intel_finish_page_flip(struct drm_device *dev, int pipe)
10729{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010730 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010731 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10732
Mario Kleiner49b14a52010-12-09 07:00:07 +010010733 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010734}
10735
10736void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10737{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010738 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010739 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10740
Mario Kleiner49b14a52010-12-09 07:00:07 +010010741 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010742}
10743
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010744/* Is 'a' after or equal to 'b'? */
10745static bool g4x_flip_count_after_eq(u32 a, u32 b)
10746{
10747 return !((a - b) & 0x80000000);
10748}
10749
10750static bool page_flip_finished(struct intel_crtc *crtc)
10751{
10752 struct drm_device *dev = crtc->base.dev;
10753 struct drm_i915_private *dev_priv = dev->dev_private;
10754
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010755 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10756 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10757 return true;
10758
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010759 /*
10760 * The relevant registers doen't exist on pre-ctg.
10761 * As the flip done interrupt doesn't trigger for mmio
10762 * flips on gmch platforms, a flip count check isn't
10763 * really needed there. But since ctg has the registers,
10764 * include it in the check anyway.
10765 */
10766 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10767 return true;
10768
10769 /*
10770 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10771 * used the same base address. In that case the mmio flip might
10772 * have completed, but the CS hasn't even executed the flip yet.
10773 *
10774 * A flip count check isn't enough as the CS might have updated
10775 * the base address just after start of vblank, but before we
10776 * managed to process the interrupt. This means we'd complete the
10777 * CS flip too soon.
10778 *
10779 * Combining both checks should get us a good enough result. It may
10780 * still happen that the CS flip has been executed, but has not
10781 * yet actually completed. But in case the base address is the same
10782 * anyway, we don't really care.
10783 */
10784 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10785 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010786 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010787 crtc->unpin_work->flip_count);
10788}
10789
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010790void intel_prepare_page_flip(struct drm_device *dev, int plane)
10791{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010792 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010793 struct intel_crtc *intel_crtc =
10794 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10795 unsigned long flags;
10796
Daniel Vetterf3260382014-09-15 14:55:23 +020010797
10798 /*
10799 * This is called both by irq handlers and the reset code (to complete
10800 * lost pageflips) so needs the full irqsave spinlocks.
10801 *
10802 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010803 * generate a page-flip completion irq, i.e. every modeset
10804 * is also accompanied by a spurious intel_prepare_page_flip().
10805 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010806 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010807 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010808 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010809 spin_unlock_irqrestore(&dev->event_lock, flags);
10810}
10811
Chris Wilson60426392015-10-10 10:44:32 +010010812static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010813{
10814 /* Ensure that the work item is consistent when activating it ... */
10815 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010816 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010817 /* and that it is marked active as soon as the irq could fire. */
10818 smp_wmb();
10819}
10820
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010821static int intel_gen2_queue_flip(struct drm_device *dev,
10822 struct drm_crtc *crtc,
10823 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010824 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010825 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010826 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010827{
John Harrison6258fbe2015-05-29 17:43:48 +010010828 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010830 u32 flip_mask;
10831 int ret;
10832
John Harrison5fb9de12015-05-29 17:44:07 +010010833 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010834 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010835 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010836
10837 /* Can't queue multiple flips, so wait for the previous
10838 * one to finish before executing the next.
10839 */
10840 if (intel_crtc->plane)
10841 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10842 else
10843 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010844 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10845 intel_ring_emit(ring, MI_NOOP);
10846 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10847 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10848 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010849 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010850 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010851
Chris Wilson60426392015-10-10 10:44:32 +010010852 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010853 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010854}
10855
10856static int intel_gen3_queue_flip(struct drm_device *dev,
10857 struct drm_crtc *crtc,
10858 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010859 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010860 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010861 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010862{
John Harrison6258fbe2015-05-29 17:43:48 +010010863 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010865 u32 flip_mask;
10866 int ret;
10867
John Harrison5fb9de12015-05-29 17:44:07 +010010868 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010869 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010870 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010871
10872 if (intel_crtc->plane)
10873 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10874 else
10875 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010876 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10877 intel_ring_emit(ring, MI_NOOP);
10878 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10879 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10880 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010881 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010882 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010883
Chris Wilson60426392015-10-10 10:44:32 +010010884 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010885 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010886}
10887
10888static int intel_gen4_queue_flip(struct drm_device *dev,
10889 struct drm_crtc *crtc,
10890 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010891 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010892 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010893 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010894{
John Harrison6258fbe2015-05-29 17:43:48 +010010895 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010896 struct drm_i915_private *dev_priv = dev->dev_private;
10897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10898 uint32_t pf, pipesrc;
10899 int ret;
10900
John Harrison5fb9de12015-05-29 17:44:07 +010010901 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010902 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010903 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010904
10905 /* i965+ uses the linear or tiled offsets from the
10906 * Display Registers (which do not change across a page-flip)
10907 * so we need only reprogram the base address.
10908 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010909 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10910 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10911 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010912 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010913 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010914
10915 /* XXX Enabling the panel-fitter across page-flip is so far
10916 * untested on non-native modes, so ignore it for now.
10917 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10918 */
10919 pf = 0;
10920 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010921 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010922
Chris Wilson60426392015-10-10 10:44:32 +010010923 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010924 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010925}
10926
10927static int intel_gen6_queue_flip(struct drm_device *dev,
10928 struct drm_crtc *crtc,
10929 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010930 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010931 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010932 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010933{
John Harrison6258fbe2015-05-29 17:43:48 +010010934 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010935 struct drm_i915_private *dev_priv = dev->dev_private;
10936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10937 uint32_t pf, pipesrc;
10938 int ret;
10939
John Harrison5fb9de12015-05-29 17:44:07 +010010940 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010941 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010942 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943
Daniel Vetter6d90c952012-04-26 23:28:05 +020010944 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10945 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10946 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010947 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010948
Chris Wilson99d9acd2012-04-17 20:37:00 +010010949 /* Contrary to the suggestions in the documentation,
10950 * "Enable Panel Fitter" does not seem to be required when page
10951 * flipping with a non-native mode, and worse causes a normal
10952 * modeset to fail.
10953 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10954 */
10955 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010956 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010957 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010958
Chris Wilson60426392015-10-10 10:44:32 +010010959 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010960 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961}
10962
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010963static int intel_gen7_queue_flip(struct drm_device *dev,
10964 struct drm_crtc *crtc,
10965 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010966 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010967 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010968 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010969{
John Harrison6258fbe2015-05-29 17:43:48 +010010970 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010972 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010973 int len, ret;
10974
Robin Schroereba905b2014-05-18 02:24:50 +020010975 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010976 case PLANE_A:
10977 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10978 break;
10979 case PLANE_B:
10980 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10981 break;
10982 case PLANE_C:
10983 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10984 break;
10985 default:
10986 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010987 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010988 }
10989
Chris Wilsonffe74d72013-08-26 20:58:12 +010010990 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010991 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010992 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010993 /*
10994 * On Gen 8, SRM is now taking an extra dword to accommodate
10995 * 48bits addresses, and we need a NOOP for the batch size to
10996 * stay even.
10997 */
10998 if (IS_GEN8(dev))
10999 len += 2;
11000 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011001
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011002 /*
11003 * BSpec MI_DISPLAY_FLIP for IVB:
11004 * "The full packet must be contained within the same cache line."
11005 *
11006 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11007 * cacheline, if we ever start emitting more commands before
11008 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11009 * then do the cacheline alignment, and finally emit the
11010 * MI_DISPLAY_FLIP.
11011 */
John Harrisonbba09b12015-05-29 17:44:06 +010011012 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011013 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011014 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011015
John Harrison5fb9de12015-05-29 17:44:07 +010011016 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011017 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011018 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011019
Chris Wilsonffe74d72013-08-26 20:58:12 +010011020 /* Unmask the flip-done completion message. Note that the bspec says that
11021 * we should do this for both the BCS and RCS, and that we must not unmask
11022 * more than one flip event at any time (or ensure that one flip message
11023 * can be sent by waiting for flip-done prior to queueing new flips).
11024 * Experimentation says that BCS works despite DERRMR masking all
11025 * flip-done completion events and that unmasking all planes at once
11026 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11027 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11028 */
11029 if (ring->id == RCS) {
11030 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11031 intel_ring_emit(ring, DERRMR);
11032 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11033 DERRMR_PIPEB_PRI_FLIP_DONE |
11034 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011035 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011036 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011037 MI_SRM_LRM_GLOBAL_GTT);
11038 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011039 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011040 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011041 intel_ring_emit(ring, DERRMR);
11042 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011043 if (IS_GEN8(dev)) {
11044 intel_ring_emit(ring, 0);
11045 intel_ring_emit(ring, MI_NOOP);
11046 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011047 }
11048
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011049 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011050 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011051 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011052 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011053
Chris Wilson60426392015-10-10 10:44:32 +010011054 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011055 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011056}
11057
Sourab Gupta84c33a62014-06-02 16:47:17 +053011058static bool use_mmio_flip(struct intel_engine_cs *ring,
11059 struct drm_i915_gem_object *obj)
11060{
11061 /*
11062 * This is not being used for older platforms, because
11063 * non-availability of flip done interrupt forces us to use
11064 * CS flips. Older platforms derive flip done using some clever
11065 * tricks involving the flip_pending status bits and vblank irqs.
11066 * So using MMIO flips there would disrupt this mechanism.
11067 */
11068
Chris Wilson8e09bf82014-07-08 10:40:30 +010011069 if (ring == NULL)
11070 return true;
11071
Sourab Gupta84c33a62014-06-02 16:47:17 +053011072 if (INTEL_INFO(ring->dev)->gen < 5)
11073 return false;
11074
11075 if (i915.use_mmio_flip < 0)
11076 return false;
11077 else if (i915.use_mmio_flip > 0)
11078 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011079 else if (i915.enable_execlists)
11080 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011081 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011082 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011083}
11084
Chris Wilson60426392015-10-10 10:44:32 +010011085static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11086 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011087{
11088 struct drm_device *dev = intel_crtc->base.dev;
11089 struct drm_i915_private *dev_priv = dev->dev_private;
11090 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011091 const enum pipe pipe = intel_crtc->pipe;
11092 u32 ctl, stride;
11093
11094 ctl = I915_READ(PLANE_CTL(pipe, 0));
11095 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011096 switch (fb->modifier[0]) {
11097 case DRM_FORMAT_MOD_NONE:
11098 break;
11099 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011100 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011101 break;
11102 case I915_FORMAT_MOD_Y_TILED:
11103 ctl |= PLANE_CTL_TILED_Y;
11104 break;
11105 case I915_FORMAT_MOD_Yf_TILED:
11106 ctl |= PLANE_CTL_TILED_YF;
11107 break;
11108 default:
11109 MISSING_CASE(fb->modifier[0]);
11110 }
Damien Lespiauff944562014-11-20 14:58:16 +000011111
11112 /*
11113 * The stride is either expressed as a multiple of 64 bytes chunks for
11114 * linear buffers or in number of tiles for tiled buffers.
11115 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011116 stride = fb->pitches[0] /
11117 intel_fb_stride_alignment(dev, fb->modifier[0],
11118 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011119
11120 /*
11121 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11122 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11123 */
11124 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11125 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11126
Chris Wilson60426392015-10-10 10:44:32 +010011127 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011128 POSTING_READ(PLANE_SURF(pipe, 0));
11129}
11130
Chris Wilson60426392015-10-10 10:44:32 +010011131static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11132 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011133{
11134 struct drm_device *dev = intel_crtc->base.dev;
11135 struct drm_i915_private *dev_priv = dev->dev_private;
11136 struct intel_framebuffer *intel_fb =
11137 to_intel_framebuffer(intel_crtc->base.primary->fb);
11138 struct drm_i915_gem_object *obj = intel_fb->obj;
11139 u32 dspcntr;
11140 u32 reg;
11141
Sourab Gupta84c33a62014-06-02 16:47:17 +053011142 reg = DSPCNTR(intel_crtc->plane);
11143 dspcntr = I915_READ(reg);
11144
Damien Lespiauc5d97472014-10-25 00:11:11 +010011145 if (obj->tiling_mode != I915_TILING_NONE)
11146 dspcntr |= DISPPLANE_TILED;
11147 else
11148 dspcntr &= ~DISPPLANE_TILED;
11149
Sourab Gupta84c33a62014-06-02 16:47:17 +053011150 I915_WRITE(reg, dspcntr);
11151
Chris Wilson60426392015-10-10 10:44:32 +010011152 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011153 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011154}
11155
11156/*
11157 * XXX: This is the temporary way to update the plane registers until we get
11158 * around to using the usual plane update functions for MMIO flips
11159 */
Chris Wilson60426392015-10-10 10:44:32 +010011160static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011161{
Chris Wilson60426392015-10-10 10:44:32 +010011162 struct intel_crtc *crtc = mmio_flip->crtc;
11163 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011164
Chris Wilson60426392015-10-10 10:44:32 +010011165 spin_lock_irq(&crtc->base.dev->event_lock);
11166 work = crtc->unpin_work;
11167 spin_unlock_irq(&crtc->base.dev->event_lock);
11168 if (work == NULL)
11169 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011170
Chris Wilson60426392015-10-10 10:44:32 +010011171 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011172
Chris Wilson60426392015-10-10 10:44:32 +010011173 intel_pipe_update_start(crtc);
11174
11175 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11176 skl_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011177 else
11178 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011179 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011180
Chris Wilson60426392015-10-10 10:44:32 +010011181 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011182}
11183
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011184static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011185{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011186 struct intel_mmio_flip *mmio_flip =
11187 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011188
Chris Wilson60426392015-10-10 10:44:32 +010011189 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011190 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011191 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011192 false, NULL,
11193 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011194 i915_gem_request_unreference__unlocked(mmio_flip->req);
11195 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011196
Chris Wilson60426392015-10-10 10:44:32 +010011197 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011198 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011199}
11200
11201static int intel_queue_mmio_flip(struct drm_device *dev,
11202 struct drm_crtc *crtc,
11203 struct drm_framebuffer *fb,
11204 struct drm_i915_gem_object *obj,
11205 struct intel_engine_cs *ring,
11206 uint32_t flags)
11207{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011208 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011209
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011210 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11211 if (mmio_flip == NULL)
11212 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011213
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011214 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011215 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011216 mmio_flip->crtc = to_intel_crtc(crtc);
11217
11218 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11219 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011220
Sourab Gupta84c33a62014-06-02 16:47:17 +053011221 return 0;
11222}
11223
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011224static int intel_default_queue_flip(struct drm_device *dev,
11225 struct drm_crtc *crtc,
11226 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011227 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011228 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011229 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011230{
11231 return -ENODEV;
11232}
11233
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011234static bool __intel_pageflip_stall_check(struct drm_device *dev,
11235 struct drm_crtc *crtc)
11236{
11237 struct drm_i915_private *dev_priv = dev->dev_private;
11238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11239 struct intel_unpin_work *work = intel_crtc->unpin_work;
11240 u32 addr;
11241
11242 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11243 return true;
11244
Chris Wilson908565c2015-08-12 13:08:22 +010011245 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11246 return false;
11247
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011248 if (!work->enable_stall_check)
11249 return false;
11250
11251 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011252 if (work->flip_queued_req &&
11253 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011254 return false;
11255
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011256 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011257 }
11258
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011259 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011260 return false;
11261
11262 /* Potential stall - if we see that the flip has happened,
11263 * assume a missed interrupt. */
11264 if (INTEL_INFO(dev)->gen >= 4)
11265 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11266 else
11267 addr = I915_READ(DSPADDR(intel_crtc->plane));
11268
11269 /* There is a potential issue here with a false positive after a flip
11270 * to the same address. We could address this by checking for a
11271 * non-incrementing frame counter.
11272 */
11273 return addr == work->gtt_offset;
11274}
11275
11276void intel_check_page_flip(struct drm_device *dev, int pipe)
11277{
11278 struct drm_i915_private *dev_priv = dev->dev_private;
11279 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011281 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011282
Dave Gordon6c51d462015-03-06 15:34:26 +000011283 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011284
11285 if (crtc == NULL)
11286 return;
11287
Daniel Vetterf3260382014-09-15 14:55:23 +020011288 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011289 work = intel_crtc->unpin_work;
11290 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011291 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011292 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011293 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011294 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011295 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011296 if (work != NULL &&
11297 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11298 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011299 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011300}
11301
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011302static int intel_crtc_page_flip(struct drm_crtc *crtc,
11303 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011304 struct drm_pending_vblank_event *event,
11305 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011306{
11307 struct drm_device *dev = crtc->dev;
11308 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011309 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011310 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011312 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011313 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011314 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011315 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011316 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011317 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011318 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011319
Matt Roper2ff8fde2014-07-08 07:50:07 -070011320 /*
11321 * drm_mode_page_flip_ioctl() should already catch this, but double
11322 * check to be safe. In the future we may enable pageflipping from
11323 * a disabled primary plane.
11324 */
11325 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11326 return -EBUSY;
11327
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011328 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011329 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011330 return -EINVAL;
11331
11332 /*
11333 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11334 * Note that pitch changes could also affect these register.
11335 */
11336 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011337 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11338 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011339 return -EINVAL;
11340
Chris Wilsonf900db42014-02-20 09:26:13 +000011341 if (i915_terminally_wedged(&dev_priv->gpu_error))
11342 goto out_hang;
11343
Daniel Vetterb14c5672013-09-19 12:18:32 +020011344 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011345 if (work == NULL)
11346 return -ENOMEM;
11347
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011348 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011349 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011350 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351 INIT_WORK(&work->work, intel_unpin_work_fn);
11352
Daniel Vetter87b6b102014-05-15 15:33:46 +020011353 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011354 if (ret)
11355 goto free_work;
11356
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011357 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011358 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011359 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011360 /* Before declaring the flip queue wedged, check if
11361 * the hardware completed the operation behind our backs.
11362 */
11363 if (__intel_pageflip_stall_check(dev, crtc)) {
11364 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11365 page_flip_completed(intel_crtc);
11366 } else {
11367 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011368 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011369
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011370 drm_crtc_vblank_put(crtc);
11371 kfree(work);
11372 return -EBUSY;
11373 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011374 }
11375 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011376 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011377
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011378 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11379 flush_workqueue(dev_priv->wq);
11380
Jesse Barnes75dfca82010-02-10 15:09:44 -080011381 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011382 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011383 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011384
Matt Roperf4510a22014-04-01 15:22:40 -070011385 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011386 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011387
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011388 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011389
Chris Wilson89ed88b2015-02-16 14:31:49 +000011390 ret = i915_mutex_lock_interruptible(dev);
11391 if (ret)
11392 goto cleanup;
11393
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011394 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011395 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011396
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011397 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011398 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011399
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011400 if (IS_VALLEYVIEW(dev)) {
11401 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011402 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011403 /* vlv: DISPLAY_FLIP fails to change tiling */
11404 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011405 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011406 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011407 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011408 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011409 if (ring == NULL || ring->id != RCS)
11410 ring = &dev_priv->ring[BCS];
11411 } else {
11412 ring = &dev_priv->ring[RCS];
11413 }
11414
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011415 mmio_flip = use_mmio_flip(ring, obj);
11416
11417 /* When using CS flips, we want to emit semaphores between rings.
11418 * However, when using mmio flips we will create a task to do the
11419 * synchronisation, so all we want here is to pin the framebuffer
11420 * into the display plane and skip any waits.
11421 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011422 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011423 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011424 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011425 if (ret)
11426 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011427
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011428 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11429 obj, 0);
11430 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011431
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011432 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011433 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11434 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011435 if (ret)
11436 goto cleanup_unpin;
11437
John Harrisonf06cc1b2014-11-24 18:49:37 +000011438 i915_gem_request_assign(&work->flip_queued_req,
11439 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011440 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011441 if (!request) {
11442 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11443 if (ret)
11444 goto cleanup_unpin;
11445 }
11446
11447 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011448 page_flip_flags);
11449 if (ret)
11450 goto cleanup_unpin;
11451
John Harrison6258fbe2015-05-29 17:43:48 +010011452 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011453 }
11454
John Harrison91af1272015-06-18 13:14:56 +010011455 if (request)
John Harrison75289872015-05-29 17:43:49 +010011456 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011457
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011458 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011459 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011460
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011461 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011462 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011463 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011464
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011465 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011466 intel_frontbuffer_flip_prepare(dev,
11467 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011468
Jesse Barnese5510fa2010-07-01 16:48:37 -070011469 trace_i915_flip_request(intel_crtc->plane, obj);
11470
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011471 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011472
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011473cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011474 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011475cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011476 if (request)
11477 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011478 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011479 mutex_unlock(&dev->struct_mutex);
11480cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011481 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011482 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011483
Chris Wilson89ed88b2015-02-16 14:31:49 +000011484 drm_gem_object_unreference_unlocked(&obj->base);
11485 drm_framebuffer_unreference(work->old_fb);
11486
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011487 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011488 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011489 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011490
Daniel Vetter87b6b102014-05-15 15:33:46 +020011491 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011492free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011493 kfree(work);
11494
Chris Wilsonf900db42014-02-20 09:26:13 +000011495 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011496 struct drm_atomic_state *state;
11497 struct drm_plane_state *plane_state;
11498
Chris Wilsonf900db42014-02-20 09:26:13 +000011499out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011500 state = drm_atomic_state_alloc(dev);
11501 if (!state)
11502 return -ENOMEM;
11503 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11504
11505retry:
11506 plane_state = drm_atomic_get_plane_state(state, primary);
11507 ret = PTR_ERR_OR_ZERO(plane_state);
11508 if (!ret) {
11509 drm_atomic_set_fb_for_plane(plane_state, fb);
11510
11511 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11512 if (!ret)
11513 ret = drm_atomic_commit(state);
11514 }
11515
11516 if (ret == -EDEADLK) {
11517 drm_modeset_backoff(state->acquire_ctx);
11518 drm_atomic_state_clear(state);
11519 goto retry;
11520 }
11521
11522 if (ret)
11523 drm_atomic_state_free(state);
11524
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011525 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011526 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011527 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011528 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011529 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011530 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011531 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011532}
11533
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011534
11535/**
11536 * intel_wm_need_update - Check whether watermarks need updating
11537 * @plane: drm plane
11538 * @state: new plane state
11539 *
11540 * Check current plane state versus the new one to determine whether
11541 * watermarks need to be recalculated.
11542 *
11543 * Returns true or false.
11544 */
11545static bool intel_wm_need_update(struct drm_plane *plane,
11546 struct drm_plane_state *state)
11547{
Paulo Zanoni2791a162015-10-09 18:22:43 -030011548 /* Update watermarks on tiling changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011549 if (!plane->state->fb || !state->fb ||
11550 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Paulo Zanoni2791a162015-10-09 18:22:43 -030011551 plane->state->rotation != state->rotation)
11552 return true;
11553
11554 if (plane->state->crtc_w != state->crtc_w)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011555 return true;
11556
11557 return false;
11558}
11559
11560int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11561 struct drm_plane_state *plane_state)
11562{
11563 struct drm_crtc *crtc = crtc_state->crtc;
11564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11565 struct drm_plane *plane = plane_state->plane;
11566 struct drm_device *dev = crtc->dev;
11567 struct drm_i915_private *dev_priv = dev->dev_private;
11568 struct intel_plane_state *old_plane_state =
11569 to_intel_plane_state(plane->state);
11570 int idx = intel_crtc->base.base.id, ret;
11571 int i = drm_plane_index(plane);
11572 bool mode_changed = needs_modeset(crtc_state);
11573 bool was_crtc_enabled = crtc->state->active;
11574 bool is_crtc_enabled = crtc_state->active;
Paulo Zanoni2791a162015-10-09 18:22:43 -030011575
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011576 bool turn_off, turn_on, visible, was_visible;
11577 struct drm_framebuffer *fb = plane_state->fb;
11578
11579 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11580 plane->type != DRM_PLANE_TYPE_CURSOR) {
11581 ret = skl_update_scaler_plane(
11582 to_intel_crtc_state(crtc_state),
11583 to_intel_plane_state(plane_state));
11584 if (ret)
11585 return ret;
11586 }
11587
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011588 was_visible = old_plane_state->visible;
11589 visible = to_intel_plane_state(plane_state)->visible;
11590
11591 if (!was_crtc_enabled && WARN_ON(was_visible))
11592 was_visible = false;
11593
11594 if (!is_crtc_enabled && WARN_ON(visible))
11595 visible = false;
11596
11597 if (!was_visible && !visible)
11598 return 0;
11599
11600 turn_off = was_visible && (!visible || mode_changed);
11601 turn_on = visible && (!was_visible || mode_changed);
11602
11603 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11604 plane->base.id, fb ? fb->base.id : -1);
11605
11606 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11607 plane->base.id, was_visible, visible,
11608 turn_off, turn_on, mode_changed);
11609
Ville Syrjälä852eb002015-06-24 22:00:07 +030011610 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011611 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011612 /* must disable cxsr around plane enable/disable */
11613 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11614 intel_crtc->atomic.disable_cxsr = true;
11615 /* to potentially re-enable cxsr */
11616 intel_crtc->atomic.wait_vblank = true;
11617 intel_crtc->atomic.update_wm_post = true;
11618 }
11619 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011620 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011621 /* must disable cxsr around plane enable/disable */
11622 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11623 if (is_crtc_enabled)
11624 intel_crtc->atomic.wait_vblank = true;
11625 intel_crtc->atomic.disable_cxsr = true;
11626 }
11627 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011628 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011629 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011630
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011631 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011632 intel_crtc->atomic.fb_bits |=
11633 to_intel_plane(plane)->frontbuffer_bit;
11634
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011635 switch (plane->type) {
11636 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011637 intel_crtc->atomic.wait_for_flips = true;
11638 intel_crtc->atomic.pre_disable_primary = turn_off;
11639 intel_crtc->atomic.post_enable_primary = turn_on;
11640
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011641 if (turn_off) {
11642 /*
11643 * FIXME: Actually if we will still have any other
11644 * plane enabled on the pipe we could let IPS enabled
11645 * still, but for now lets consider that when we make
11646 * primary invisible by setting DSPCNTR to 0 on
11647 * update_primary_plane function IPS needs to be
11648 * disable.
11649 */
11650 intel_crtc->atomic.disable_ips = true;
11651
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011652 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011653 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011654
11655 /*
11656 * FBC does not work on some platforms for rotated
11657 * planes, so disable it when rotation is not 0 and
11658 * update it when rotation is set back to 0.
11659 *
11660 * FIXME: This is redundant with the fbc update done in
11661 * the primary plane enable function except that that
11662 * one is done too late. We eventually need to unify
11663 * this.
11664 */
11665
11666 if (visible &&
11667 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11668 dev_priv->fbc.crtc == intel_crtc &&
11669 plane_state->rotation != BIT(DRM_ROTATE_0))
11670 intel_crtc->atomic.disable_fbc = true;
11671
11672 /*
11673 * BDW signals flip done immediately if the plane
11674 * is disabled, even if the plane enable is already
11675 * armed to occur at the next vblank :(
11676 */
11677 if (turn_on && IS_BROADWELL(dev))
11678 intel_crtc->atomic.wait_vblank = true;
11679
11680 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11681 break;
11682 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011683 break;
11684 case DRM_PLANE_TYPE_OVERLAY:
Paulo Zanoni2791a162015-10-09 18:22:43 -030011685 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011686 intel_crtc->atomic.wait_vblank = true;
11687 intel_crtc->atomic.update_sprite_watermarks |=
11688 1 << i;
11689 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011690 }
11691 return 0;
11692}
11693
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011694static bool encoders_cloneable(const struct intel_encoder *a,
11695 const struct intel_encoder *b)
11696{
11697 /* masks could be asymmetric, so check both ways */
11698 return a == b || (a->cloneable & (1 << b->type) &&
11699 b->cloneable & (1 << a->type));
11700}
11701
11702static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11703 struct intel_crtc *crtc,
11704 struct intel_encoder *encoder)
11705{
11706 struct intel_encoder *source_encoder;
11707 struct drm_connector *connector;
11708 struct drm_connector_state *connector_state;
11709 int i;
11710
11711 for_each_connector_in_state(state, connector, connector_state, i) {
11712 if (connector_state->crtc != &crtc->base)
11713 continue;
11714
11715 source_encoder =
11716 to_intel_encoder(connector_state->best_encoder);
11717 if (!encoders_cloneable(encoder, source_encoder))
11718 return false;
11719 }
11720
11721 return true;
11722}
11723
11724static bool check_encoder_cloning(struct drm_atomic_state *state,
11725 struct intel_crtc *crtc)
11726{
11727 struct intel_encoder *encoder;
11728 struct drm_connector *connector;
11729 struct drm_connector_state *connector_state;
11730 int i;
11731
11732 for_each_connector_in_state(state, connector, connector_state, i) {
11733 if (connector_state->crtc != &crtc->base)
11734 continue;
11735
11736 encoder = to_intel_encoder(connector_state->best_encoder);
11737 if (!check_single_encoder_cloning(state, crtc, encoder))
11738 return false;
11739 }
11740
11741 return true;
11742}
11743
11744static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11745 struct drm_crtc_state *crtc_state)
11746{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011747 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011748 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011750 struct intel_crtc_state *pipe_config =
11751 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011752 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011753 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011754 bool mode_changed = needs_modeset(crtc_state);
11755
11756 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11757 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11758 return -EINVAL;
11759 }
11760
Ville Syrjälä852eb002015-06-24 22:00:07 +030011761 if (mode_changed && !crtc_state->active)
11762 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011763
Maarten Lankhorstad421372015-06-15 12:33:42 +020011764 if (mode_changed && crtc_state->enable &&
11765 dev_priv->display.crtc_compute_clock &&
11766 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11767 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11768 pipe_config);
11769 if (ret)
11770 return ret;
11771 }
11772
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011773 ret = 0;
11774 if (INTEL_INFO(dev)->gen >= 9) {
11775 if (mode_changed)
11776 ret = skl_update_scaler_crtc(pipe_config);
11777
11778 if (!ret)
11779 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11780 pipe_config);
11781 }
11782
11783 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011784}
11785
Jani Nikula65b38e02015-04-13 11:26:56 +030011786static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011787 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11788 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011789 .atomic_begin = intel_begin_crtc_commit,
11790 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011791 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011792};
11793
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011794static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11795{
11796 struct intel_connector *connector;
11797
11798 for_each_intel_connector(dev, connector) {
11799 if (connector->base.encoder) {
11800 connector->base.state->best_encoder =
11801 connector->base.encoder;
11802 connector->base.state->crtc =
11803 connector->base.encoder->crtc;
11804 } else {
11805 connector->base.state->best_encoder = NULL;
11806 connector->base.state->crtc = NULL;
11807 }
11808 }
11809}
11810
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011811static void
Robin Schroereba905b2014-05-18 02:24:50 +020011812connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011813 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011814{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011815 int bpp = pipe_config->pipe_bpp;
11816
11817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11818 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011819 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011820
11821 /* Don't use an invalid EDID bpc value */
11822 if (connector->base.display_info.bpc &&
11823 connector->base.display_info.bpc * 3 < bpp) {
11824 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11825 bpp, connector->base.display_info.bpc*3);
11826 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11827 }
11828
11829 /* Clamp bpp to 8 on screens without EDID 1.4 */
11830 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11831 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11832 bpp);
11833 pipe_config->pipe_bpp = 24;
11834 }
11835}
11836
11837static int
11838compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011839 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011840{
11841 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011842 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011843 struct drm_connector *connector;
11844 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011845 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011846
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011847 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011848 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011849 else if (INTEL_INFO(dev)->gen >= 5)
11850 bpp = 12*3;
11851 else
11852 bpp = 8*3;
11853
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011854
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011855 pipe_config->pipe_bpp = bpp;
11856
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011857 state = pipe_config->base.state;
11858
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011859 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011860 for_each_connector_in_state(state, connector, connector_state, i) {
11861 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011862 continue;
11863
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011864 connected_sink_compute_bpp(to_intel_connector(connector),
11865 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011866 }
11867
11868 return bpp;
11869}
11870
Daniel Vetter644db712013-09-19 14:53:58 +020011871static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11872{
11873 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11874 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011875 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011876 mode->crtc_hdisplay, mode->crtc_hsync_start,
11877 mode->crtc_hsync_end, mode->crtc_htotal,
11878 mode->crtc_vdisplay, mode->crtc_vsync_start,
11879 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11880}
11881
Daniel Vetterc0b03412013-05-28 12:05:54 +020011882static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011883 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011884 const char *context)
11885{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011886 struct drm_device *dev = crtc->base.dev;
11887 struct drm_plane *plane;
11888 struct intel_plane *intel_plane;
11889 struct intel_plane_state *state;
11890 struct drm_framebuffer *fb;
11891
11892 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11893 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011894
11895 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11896 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11897 pipe_config->pipe_bpp, pipe_config->dither);
11898 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11899 pipe_config->has_pch_encoder,
11900 pipe_config->fdi_lanes,
11901 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11902 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11903 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011904 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011905 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011906 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011907 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11908 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11909 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011910
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011911 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011912 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011913 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011914 pipe_config->dp_m2_n2.gmch_m,
11915 pipe_config->dp_m2_n2.gmch_n,
11916 pipe_config->dp_m2_n2.link_m,
11917 pipe_config->dp_m2_n2.link_n,
11918 pipe_config->dp_m2_n2.tu);
11919
Daniel Vetter55072d12014-11-20 16:10:28 +010011920 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11921 pipe_config->has_audio,
11922 pipe_config->has_infoframe);
11923
Daniel Vetterc0b03412013-05-28 12:05:54 +020011924 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011925 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011926 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011927 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11928 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011929 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011930 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11931 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011932 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11933 crtc->num_scalers,
11934 pipe_config->scaler_state.scaler_users,
11935 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011936 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11937 pipe_config->gmch_pfit.control,
11938 pipe_config->gmch_pfit.pgm_ratios,
11939 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011940 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011941 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011942 pipe_config->pch_pfit.size,
11943 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011944 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011945 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011946
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011947 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011948 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011949 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011950 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011951 pipe_config->ddi_pll_sel,
11952 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011953 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011954 pipe_config->dpll_hw_state.pll0,
11955 pipe_config->dpll_hw_state.pll1,
11956 pipe_config->dpll_hw_state.pll2,
11957 pipe_config->dpll_hw_state.pll3,
11958 pipe_config->dpll_hw_state.pll6,
11959 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011960 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011961 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011962 pipe_config->dpll_hw_state.pcsdw12);
11963 } else if (IS_SKYLAKE(dev)) {
11964 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11965 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11966 pipe_config->ddi_pll_sel,
11967 pipe_config->dpll_hw_state.ctrl1,
11968 pipe_config->dpll_hw_state.cfgcr1,
11969 pipe_config->dpll_hw_state.cfgcr2);
11970 } else if (HAS_DDI(dev)) {
11971 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11972 pipe_config->ddi_pll_sel,
11973 pipe_config->dpll_hw_state.wrpll);
11974 } else {
11975 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11976 "fp0: 0x%x, fp1: 0x%x\n",
11977 pipe_config->dpll_hw_state.dpll,
11978 pipe_config->dpll_hw_state.dpll_md,
11979 pipe_config->dpll_hw_state.fp0,
11980 pipe_config->dpll_hw_state.fp1);
11981 }
11982
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011983 DRM_DEBUG_KMS("planes on this crtc\n");
11984 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11985 intel_plane = to_intel_plane(plane);
11986 if (intel_plane->pipe != crtc->pipe)
11987 continue;
11988
11989 state = to_intel_plane_state(plane->state);
11990 fb = state->base.fb;
11991 if (!fb) {
11992 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11993 "disabled, scaler_id = %d\n",
11994 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11995 plane->base.id, intel_plane->pipe,
11996 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11997 drm_plane_index(plane), state->scaler_id);
11998 continue;
11999 }
12000
12001 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12002 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12003 plane->base.id, intel_plane->pipe,
12004 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12005 drm_plane_index(plane));
12006 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12007 fb->base.id, fb->width, fb->height, fb->pixel_format);
12008 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12009 state->scaler_id,
12010 state->src.x1 >> 16, state->src.y1 >> 16,
12011 drm_rect_width(&state->src) >> 16,
12012 drm_rect_height(&state->src) >> 16,
12013 state->dst.x1, state->dst.y1,
12014 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12015 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012016}
12017
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012018static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012019{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012020 struct drm_device *dev = state->dev;
12021 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012022 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012023 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012024 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012025 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012026
12027 /*
12028 * Walk the connector list instead of the encoder
12029 * list to detect the problem on ddi platforms
12030 * where there's just one encoder per digital port.
12031 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012032 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012033 if (!connector_state->best_encoder)
12034 continue;
12035
12036 encoder = to_intel_encoder(connector_state->best_encoder);
12037
12038 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012039
12040 switch (encoder->type) {
12041 unsigned int port_mask;
12042 case INTEL_OUTPUT_UNKNOWN:
12043 if (WARN_ON(!HAS_DDI(dev)))
12044 break;
12045 case INTEL_OUTPUT_DISPLAYPORT:
12046 case INTEL_OUTPUT_HDMI:
12047 case INTEL_OUTPUT_EDP:
12048 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12049
12050 /* the same port mustn't appear more than once */
12051 if (used_ports & port_mask)
12052 return false;
12053
12054 used_ports |= port_mask;
12055 default:
12056 break;
12057 }
12058 }
12059
12060 return true;
12061}
12062
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012063static void
12064clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12065{
12066 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012067 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012068 struct intel_dpll_hw_state dpll_hw_state;
12069 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012070 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012071 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012072
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012073 /* FIXME: before the switch to atomic started, a new pipe_config was
12074 * kzalloc'd. Code that depends on any field being zero should be
12075 * fixed, so that the crtc_state can be safely duplicated. For now,
12076 * only fields that are know to not cause problems are preserved. */
12077
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012078 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012079 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012080 shared_dpll = crtc_state->shared_dpll;
12081 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012082 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012083 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012084
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012085 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012086
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012087 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012088 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012089 crtc_state->shared_dpll = shared_dpll;
12090 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012091 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012092 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012093}
12094
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012095static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012096intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012097 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012098{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012099 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012100 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012101 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012102 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012103 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012104 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012105 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012106
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012107 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012108
Daniel Vettere143a212013-07-04 12:01:15 +020012109 pipe_config->cpu_transcoder =
12110 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012111
Imre Deak2960bc92013-07-30 13:36:32 +030012112 /*
12113 * Sanitize sync polarity flags based on requested ones. If neither
12114 * positive or negative polarity is requested, treat this as meaning
12115 * negative polarity.
12116 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012117 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012118 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012119 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012120
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012121 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012122 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012123 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012124
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012125 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12126 pipe_config);
12127 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012128 goto fail;
12129
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012130 /*
12131 * Determine the real pipe dimensions. Note that stereo modes can
12132 * increase the actual pipe size due to the frame doubling and
12133 * insertion of additional space for blanks between the frame. This
12134 * is stored in the crtc timings. We use the requested mode to do this
12135 * computation to clearly distinguish it from the adjusted mode, which
12136 * can be changed by the connectors in the below retry loop.
12137 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012138 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012139 &pipe_config->pipe_src_w,
12140 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012141
Daniel Vettere29c22c2013-02-21 00:00:16 +010012142encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012143 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012144 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012145 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012146
Daniel Vetter135c81b2013-07-21 21:37:09 +020012147 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012148 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12149 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012150
Daniel Vetter7758a112012-07-08 19:40:39 +020012151 /* Pass our mode to the connectors and the CRTC to give them a chance to
12152 * adjust it according to limitations or connector properties, and also
12153 * a chance to reject the mode entirely.
12154 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012155 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012156 if (connector_state->crtc != crtc)
12157 continue;
12158
12159 encoder = to_intel_encoder(connector_state->best_encoder);
12160
Daniel Vetterefea6e82013-07-21 21:36:59 +020012161 if (!(encoder->compute_config(encoder, pipe_config))) {
12162 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012163 goto fail;
12164 }
12165 }
12166
Daniel Vetterff9a6752013-06-01 17:16:21 +020012167 /* Set default port clock if not overwritten by the encoder. Needs to be
12168 * done afterwards in case the encoder adjusts the mode. */
12169 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012170 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012171 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012172
Daniel Vettera43f6e02013-06-07 23:10:32 +020012173 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012174 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012175 DRM_DEBUG_KMS("CRTC fixup failed\n");
12176 goto fail;
12177 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012178
12179 if (ret == RETRY) {
12180 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12181 ret = -EINVAL;
12182 goto fail;
12183 }
12184
12185 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12186 retry = false;
12187 goto encoder_retry;
12188 }
12189
Daniel Vettere8fa4272015-08-12 11:43:34 +020012190 /* Dithering seems to not pass-through bits correctly when it should, so
12191 * only enable it on 6bpc panels. */
12192 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012193 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012194 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012195
Daniel Vetter7758a112012-07-08 19:40:39 +020012196fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012197 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012198}
12199
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012200static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012201intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012202{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012203 struct drm_crtc *crtc;
12204 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012205 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012206
Ville Syrjälä76688512014-01-10 11:28:06 +020012207 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012208 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012209 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012210
12211 /* Update hwmode for vblank functions */
12212 if (crtc->state->active)
12213 crtc->hwmode = crtc->state->adjusted_mode;
12214 else
12215 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012216
12217 /*
12218 * Update legacy state to satisfy fbc code. This can
12219 * be removed when fbc uses the atomic state.
12220 */
12221 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12222 struct drm_plane_state *plane_state = crtc->primary->state;
12223
12224 crtc->primary->fb = plane_state->fb;
12225 crtc->x = plane_state->src_x >> 16;
12226 crtc->y = plane_state->src_y >> 16;
12227 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012228 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012229}
12230
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012231static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012232{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012233 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012234
12235 if (clock1 == clock2)
12236 return true;
12237
12238 if (!clock1 || !clock2)
12239 return false;
12240
12241 diff = abs(clock1 - clock2);
12242
12243 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12244 return true;
12245
12246 return false;
12247}
12248
Daniel Vetter25c5b262012-07-08 22:08:04 +020012249#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12250 list_for_each_entry((intel_crtc), \
12251 &(dev)->mode_config.crtc_list, \
12252 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012253 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012254
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012255static bool
12256intel_compare_m_n(unsigned int m, unsigned int n,
12257 unsigned int m2, unsigned int n2,
12258 bool exact)
12259{
12260 if (m == m2 && n == n2)
12261 return true;
12262
12263 if (exact || !m || !n || !m2 || !n2)
12264 return false;
12265
12266 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12267
12268 if (m > m2) {
12269 while (m > m2) {
12270 m2 <<= 1;
12271 n2 <<= 1;
12272 }
12273 } else if (m < m2) {
12274 while (m < m2) {
12275 m <<= 1;
12276 n <<= 1;
12277 }
12278 }
12279
12280 return m == m2 && n == n2;
12281}
12282
12283static bool
12284intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12285 struct intel_link_m_n *m2_n2,
12286 bool adjust)
12287{
12288 if (m_n->tu == m2_n2->tu &&
12289 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12290 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12291 intel_compare_m_n(m_n->link_m, m_n->link_n,
12292 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12293 if (adjust)
12294 *m2_n2 = *m_n;
12295
12296 return true;
12297 }
12298
12299 return false;
12300}
12301
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012302static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012303intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012304 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012305 struct intel_crtc_state *pipe_config,
12306 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012307{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012308 bool ret = true;
12309
12310#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12311 do { \
12312 if (!adjust) \
12313 DRM_ERROR(fmt, ##__VA_ARGS__); \
12314 else \
12315 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12316 } while (0)
12317
Daniel Vetter66e985c2013-06-05 13:34:20 +020012318#define PIPE_CONF_CHECK_X(name) \
12319 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012320 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012321 "(expected 0x%08x, found 0x%08x)\n", \
12322 current_config->name, \
12323 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012324 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012325 }
12326
Daniel Vetter08a24032013-04-19 11:25:34 +020012327#define PIPE_CONF_CHECK_I(name) \
12328 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012329 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012330 "(expected %i, found %i)\n", \
12331 current_config->name, \
12332 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012333 ret = false; \
12334 }
12335
12336#define PIPE_CONF_CHECK_M_N(name) \
12337 if (!intel_compare_link_m_n(&current_config->name, \
12338 &pipe_config->name,\
12339 adjust)) { \
12340 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12341 "(expected tu %i gmch %i/%i link %i/%i, " \
12342 "found tu %i, gmch %i/%i link %i/%i)\n", \
12343 current_config->name.tu, \
12344 current_config->name.gmch_m, \
12345 current_config->name.gmch_n, \
12346 current_config->name.link_m, \
12347 current_config->name.link_n, \
12348 pipe_config->name.tu, \
12349 pipe_config->name.gmch_m, \
12350 pipe_config->name.gmch_n, \
12351 pipe_config->name.link_m, \
12352 pipe_config->name.link_n); \
12353 ret = false; \
12354 }
12355
12356#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12357 if (!intel_compare_link_m_n(&current_config->name, \
12358 &pipe_config->name, adjust) && \
12359 !intel_compare_link_m_n(&current_config->alt_name, \
12360 &pipe_config->name, adjust)) { \
12361 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12362 "(expected tu %i gmch %i/%i link %i/%i, " \
12363 "or tu %i gmch %i/%i link %i/%i, " \
12364 "found tu %i, gmch %i/%i link %i/%i)\n", \
12365 current_config->name.tu, \
12366 current_config->name.gmch_m, \
12367 current_config->name.gmch_n, \
12368 current_config->name.link_m, \
12369 current_config->name.link_n, \
12370 current_config->alt_name.tu, \
12371 current_config->alt_name.gmch_m, \
12372 current_config->alt_name.gmch_n, \
12373 current_config->alt_name.link_m, \
12374 current_config->alt_name.link_n, \
12375 pipe_config->name.tu, \
12376 pipe_config->name.gmch_m, \
12377 pipe_config->name.gmch_n, \
12378 pipe_config->name.link_m, \
12379 pipe_config->name.link_n); \
12380 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012381 }
12382
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012383/* This is required for BDW+ where there is only one set of registers for
12384 * switching between high and low RR.
12385 * This macro can be used whenever a comparison has to be made between one
12386 * hw state and multiple sw state variables.
12387 */
12388#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12389 if ((current_config->name != pipe_config->name) && \
12390 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012391 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012392 "(expected %i or %i, found %i)\n", \
12393 current_config->name, \
12394 current_config->alt_name, \
12395 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012396 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012397 }
12398
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012399#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12400 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012401 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012402 "(expected %i, found %i)\n", \
12403 current_config->name & (mask), \
12404 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012405 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012406 }
12407
Ville Syrjälä5e550652013-09-06 23:29:07 +030012408#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12409 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012410 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012411 "(expected %i, found %i)\n", \
12412 current_config->name, \
12413 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012414 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012415 }
12416
Daniel Vetterbb760062013-06-06 14:55:52 +020012417#define PIPE_CONF_QUIRK(quirk) \
12418 ((current_config->quirks | pipe_config->quirks) & (quirk))
12419
Daniel Vettereccb1402013-05-22 00:50:22 +020012420 PIPE_CONF_CHECK_I(cpu_transcoder);
12421
Daniel Vetter08a24032013-04-19 11:25:34 +020012422 PIPE_CONF_CHECK_I(has_pch_encoder);
12423 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012424 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012425
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012426 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012427 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012428
12429 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012430 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012431
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012432 PIPE_CONF_CHECK_I(has_drrs);
12433 if (current_config->has_drrs)
12434 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12435 } else
12436 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012437
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012438 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12439 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12440 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12441 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12442 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12443 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012444
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012445 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12446 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12447 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12448 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12449 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12450 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012451
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012452 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012453 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012454 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12455 IS_VALLEYVIEW(dev))
12456 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012457 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012458
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012459 PIPE_CONF_CHECK_I(has_audio);
12460
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012461 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012462 DRM_MODE_FLAG_INTERLACE);
12463
Daniel Vetterbb760062013-06-06 14:55:52 +020012464 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012465 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012466 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012467 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012468 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012469 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012470 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012471 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012472 DRM_MODE_FLAG_NVSYNC);
12473 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012474
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012475 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012476 /* pfit ratios are autocomputed by the hw on gen4+ */
12477 if (INTEL_INFO(dev)->gen < 4)
12478 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012479 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012480
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012481 if (!adjust) {
12482 PIPE_CONF_CHECK_I(pipe_src_w);
12483 PIPE_CONF_CHECK_I(pipe_src_h);
12484
12485 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12486 if (current_config->pch_pfit.enabled) {
12487 PIPE_CONF_CHECK_X(pch_pfit.pos);
12488 PIPE_CONF_CHECK_X(pch_pfit.size);
12489 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012490
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012491 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12492 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012493
Jesse Barnese59150d2014-01-07 13:30:45 -080012494 /* BDW+ don't expose a synchronous way to read the state */
12495 if (IS_HASWELL(dev))
12496 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012497
Ville Syrjälä282740f2013-09-04 18:30:03 +030012498 PIPE_CONF_CHECK_I(double_wide);
12499
Daniel Vetter26804af2014-06-25 22:01:55 +030012500 PIPE_CONF_CHECK_X(ddi_pll_sel);
12501
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012502 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012503 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012504 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012505 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12506 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012507 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012508 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12509 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12510 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012511
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012512 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12513 PIPE_CONF_CHECK_I(pipe_bpp);
12514
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012515 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012516 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012517
Daniel Vetter66e985c2013-06-05 13:34:20 +020012518#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012519#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012520#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012521#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012522#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012523#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012524#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012525
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012526 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012527}
12528
Damien Lespiau08db6652014-11-04 17:06:52 +000012529static void check_wm_state(struct drm_device *dev)
12530{
12531 struct drm_i915_private *dev_priv = dev->dev_private;
12532 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12533 struct intel_crtc *intel_crtc;
12534 int plane;
12535
12536 if (INTEL_INFO(dev)->gen < 9)
12537 return;
12538
12539 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12540 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12541
12542 for_each_intel_crtc(dev, intel_crtc) {
12543 struct skl_ddb_entry *hw_entry, *sw_entry;
12544 const enum pipe pipe = intel_crtc->pipe;
12545
12546 if (!intel_crtc->active)
12547 continue;
12548
12549 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012550 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012551 hw_entry = &hw_ddb.plane[pipe][plane];
12552 sw_entry = &sw_ddb->plane[pipe][plane];
12553
12554 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12555 continue;
12556
12557 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12558 "(expected (%u,%u), found (%u,%u))\n",
12559 pipe_name(pipe), plane + 1,
12560 sw_entry->start, sw_entry->end,
12561 hw_entry->start, hw_entry->end);
12562 }
12563
12564 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012565 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12566 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012567
12568 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12569 continue;
12570
12571 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12572 "(expected (%u,%u), found (%u,%u))\n",
12573 pipe_name(pipe),
12574 sw_entry->start, sw_entry->end,
12575 hw_entry->start, hw_entry->end);
12576 }
12577}
12578
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012579static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012580check_connector_state(struct drm_device *dev,
12581 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012582{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012583 struct drm_connector_state *old_conn_state;
12584 struct drm_connector *connector;
12585 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012586
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012587 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12588 struct drm_encoder *encoder = connector->encoder;
12589 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012590
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012591 /* This also checks the encoder/connector hw state with the
12592 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012593 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012594
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012595 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012596 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012597 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012598}
12599
12600static void
12601check_encoder_state(struct drm_device *dev)
12602{
12603 struct intel_encoder *encoder;
12604 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012605
Damien Lespiaub2784e12014-08-05 11:29:37 +010012606 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012607 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012608 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012609
12610 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12611 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012612 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012613
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012614 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012615 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012616 continue;
12617 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012618
12619 I915_STATE_WARN(connector->base.state->crtc !=
12620 encoder->base.crtc,
12621 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012622 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012623
Rob Clarke2c719b2014-12-15 13:56:32 -050012624 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012625 "encoder's enabled state mismatch "
12626 "(expected %i, found %i)\n",
12627 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012628
12629 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012630 bool active;
12631
12632 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012633 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012634 "encoder detached but still enabled on pipe %c.\n",
12635 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012636 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012637 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012638}
12639
12640static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012641check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012642{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012643 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012644 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012645 struct drm_crtc_state *old_crtc_state;
12646 struct drm_crtc *crtc;
12647 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012648
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012649 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12651 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012652 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012653
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012654 if (!needs_modeset(crtc->state) &&
12655 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012656 continue;
12657
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012658 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12659 pipe_config = to_intel_crtc_state(old_crtc_state);
12660 memset(pipe_config, 0, sizeof(*pipe_config));
12661 pipe_config->base.crtc = crtc;
12662 pipe_config->base.state = old_state;
12663
12664 DRM_DEBUG_KMS("[CRTC:%d]\n",
12665 crtc->base.id);
12666
12667 active = dev_priv->display.get_pipe_config(intel_crtc,
12668 pipe_config);
12669
12670 /* hw state is inconsistent with the pipe quirk */
12671 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12672 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12673 active = crtc->state->active;
12674
12675 I915_STATE_WARN(crtc->state->active != active,
12676 "crtc active state doesn't match with hw state "
12677 "(expected %i, found %i)\n", crtc->state->active, active);
12678
12679 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12680 "transitional active state does not match atomic hw state "
12681 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12682
12683 for_each_encoder_on_crtc(dev, crtc, encoder) {
12684 enum pipe pipe;
12685
12686 active = encoder->get_hw_state(encoder, &pipe);
12687 I915_STATE_WARN(active != crtc->state->active,
12688 "[ENCODER:%i] active %i with crtc active %i\n",
12689 encoder->base.base.id, active, crtc->state->active);
12690
12691 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12692 "Encoder connected to wrong pipe %c\n",
12693 pipe_name(pipe));
12694
12695 if (active)
12696 encoder->get_config(encoder, pipe_config);
12697 }
12698
12699 if (!crtc->state->active)
12700 continue;
12701
12702 sw_config = to_intel_crtc_state(crtc->state);
12703 if (!intel_pipe_config_compare(dev, sw_config,
12704 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012705 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012706 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012707 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012708 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012709 "[sw state]");
12710 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012711 }
12712}
12713
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012714static void
12715check_shared_dpll_state(struct drm_device *dev)
12716{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012717 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012718 struct intel_crtc *crtc;
12719 struct intel_dpll_hw_state dpll_hw_state;
12720 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012721
12722 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12723 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12724 int enabled_crtcs = 0, active_crtcs = 0;
12725 bool active;
12726
12727 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12728
12729 DRM_DEBUG_KMS("%s\n", pll->name);
12730
12731 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12732
Rob Clarke2c719b2014-12-15 13:56:32 -050012733 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012734 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012735 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012736 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012737 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012738 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012739 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012740 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012741 "pll on state mismatch (expected %i, found %i)\n",
12742 pll->on, active);
12743
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012744 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012745 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012746 enabled_crtcs++;
12747 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12748 active_crtcs++;
12749 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012750 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012751 "pll active crtcs mismatch (expected %i, found %i)\n",
12752 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012753 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012754 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012755 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012756
Rob Clarke2c719b2014-12-15 13:56:32 -050012757 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012758 sizeof(dpll_hw_state)),
12759 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012760 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012761}
12762
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012763static void
12764intel_modeset_check_state(struct drm_device *dev,
12765 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012766{
Damien Lespiau08db6652014-11-04 17:06:52 +000012767 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012768 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012769 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012770 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012771 check_shared_dpll_state(dev);
12772}
12773
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012774void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012775 int dotclock)
12776{
12777 /*
12778 * FDI already provided one idea for the dotclock.
12779 * Yell if the encoder disagrees.
12780 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012781 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012782 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012783 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012784}
12785
Ville Syrjälä80715b22014-05-15 20:23:23 +030012786static void update_scanline_offset(struct intel_crtc *crtc)
12787{
12788 struct drm_device *dev = crtc->base.dev;
12789
12790 /*
12791 * The scanline counter increments at the leading edge of hsync.
12792 *
12793 * On most platforms it starts counting from vtotal-1 on the
12794 * first active line. That means the scanline counter value is
12795 * always one less than what we would expect. Ie. just after
12796 * start of vblank, which also occurs at start of hsync (on the
12797 * last active line), the scanline counter will read vblank_start-1.
12798 *
12799 * On gen2 the scanline counter starts counting from 1 instead
12800 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12801 * to keep the value positive), instead of adding one.
12802 *
12803 * On HSW+ the behaviour of the scanline counter depends on the output
12804 * type. For DP ports it behaves like most other platforms, but on HDMI
12805 * there's an extra 1 line difference. So we need to add two instead of
12806 * one to the value.
12807 */
12808 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012809 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012810 int vtotal;
12811
Ville Syrjälä124abe02015-09-08 13:40:45 +030012812 vtotal = adjusted_mode->crtc_vtotal;
12813 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012814 vtotal /= 2;
12815
12816 crtc->scanline_offset = vtotal - 1;
12817 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012818 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012819 crtc->scanline_offset = 2;
12820 } else
12821 crtc->scanline_offset = 1;
12822}
12823
Maarten Lankhorstad421372015-06-15 12:33:42 +020012824static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012825{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012826 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012827 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012828 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012829 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012830 struct intel_crtc_state *intel_crtc_state;
12831 struct drm_crtc *crtc;
12832 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012833 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012834
12835 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012836 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012837
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012838 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012839 int dpll;
12840
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012841 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012842 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012843 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012844
Maarten Lankhorstad421372015-06-15 12:33:42 +020012845 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012846 continue;
12847
Maarten Lankhorstad421372015-06-15 12:33:42 +020012848 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012849
Maarten Lankhorstad421372015-06-15 12:33:42 +020012850 if (!shared_dpll)
12851 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12852
12853 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012854 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012855}
12856
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012857/*
12858 * This implements the workaround described in the "notes" section of the mode
12859 * set sequence documentation. When going from no pipes or single pipe to
12860 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12861 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12862 */
12863static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12864{
12865 struct drm_crtc_state *crtc_state;
12866 struct intel_crtc *intel_crtc;
12867 struct drm_crtc *crtc;
12868 struct intel_crtc_state *first_crtc_state = NULL;
12869 struct intel_crtc_state *other_crtc_state = NULL;
12870 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12871 int i;
12872
12873 /* look at all crtc's that are going to be enabled in during modeset */
12874 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12875 intel_crtc = to_intel_crtc(crtc);
12876
12877 if (!crtc_state->active || !needs_modeset(crtc_state))
12878 continue;
12879
12880 if (first_crtc_state) {
12881 other_crtc_state = to_intel_crtc_state(crtc_state);
12882 break;
12883 } else {
12884 first_crtc_state = to_intel_crtc_state(crtc_state);
12885 first_pipe = intel_crtc->pipe;
12886 }
12887 }
12888
12889 /* No workaround needed? */
12890 if (!first_crtc_state)
12891 return 0;
12892
12893 /* w/a possibly needed, check how many crtc's are already enabled. */
12894 for_each_intel_crtc(state->dev, intel_crtc) {
12895 struct intel_crtc_state *pipe_config;
12896
12897 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12898 if (IS_ERR(pipe_config))
12899 return PTR_ERR(pipe_config);
12900
12901 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12902
12903 if (!pipe_config->base.active ||
12904 needs_modeset(&pipe_config->base))
12905 continue;
12906
12907 /* 2 or more enabled crtcs means no need for w/a */
12908 if (enabled_pipe != INVALID_PIPE)
12909 return 0;
12910
12911 enabled_pipe = intel_crtc->pipe;
12912 }
12913
12914 if (enabled_pipe != INVALID_PIPE)
12915 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12916 else if (other_crtc_state)
12917 other_crtc_state->hsw_workaround_pipe = first_pipe;
12918
12919 return 0;
12920}
12921
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012922static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12923{
12924 struct drm_crtc *crtc;
12925 struct drm_crtc_state *crtc_state;
12926 int ret = 0;
12927
12928 /* add all active pipes to the state */
12929 for_each_crtc(state->dev, crtc) {
12930 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12931 if (IS_ERR(crtc_state))
12932 return PTR_ERR(crtc_state);
12933
12934 if (!crtc_state->active || needs_modeset(crtc_state))
12935 continue;
12936
12937 crtc_state->mode_changed = true;
12938
12939 ret = drm_atomic_add_affected_connectors(state, crtc);
12940 if (ret)
12941 break;
12942
12943 ret = drm_atomic_add_affected_planes(state, crtc);
12944 if (ret)
12945 break;
12946 }
12947
12948 return ret;
12949}
12950
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012951static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012952{
12953 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012954 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012955 int ret;
12956
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012957 if (!check_digital_port_conflicts(state)) {
12958 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12959 return -EINVAL;
12960 }
12961
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012962 /*
12963 * See if the config requires any additional preparation, e.g.
12964 * to adjust global state with pipes off. We need to do this
12965 * here so we can get the modeset_pipe updated config for the new
12966 * mode set on this crtc. For other crtcs we need to use the
12967 * adjusted_mode bits in the crtc directly.
12968 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012969 if (dev_priv->display.modeset_calc_cdclk) {
12970 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012971
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012972 ret = dev_priv->display.modeset_calc_cdclk(state);
12973
12974 cdclk = to_intel_atomic_state(state)->cdclk;
12975 if (!ret && cdclk != dev_priv->cdclk_freq)
12976 ret = intel_modeset_all_pipes(state);
12977
12978 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012979 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012980 } else
12981 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012982
Maarten Lankhorstad421372015-06-15 12:33:42 +020012983 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012984
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012985 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012986 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012987
Maarten Lankhorstad421372015-06-15 12:33:42 +020012988 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012989}
12990
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012991/**
12992 * intel_atomic_check - validate state object
12993 * @dev: drm device
12994 * @state: state to validate
12995 */
12996static int intel_atomic_check(struct drm_device *dev,
12997 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012998{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012999 struct drm_crtc *crtc;
13000 struct drm_crtc_state *crtc_state;
13001 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013002 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013003
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013004 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013005 if (ret)
13006 return ret;
13007
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013008 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013009 struct intel_crtc_state *pipe_config =
13010 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013011
13012 /* Catch I915_MODE_FLAG_INHERITED */
13013 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13014 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013015
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013016 if (!crtc_state->enable) {
13017 if (needs_modeset(crtc_state))
13018 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013019 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013020 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013021
Daniel Vetter26495482015-07-15 14:15:52 +020013022 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013023 continue;
13024
Daniel Vetter26495482015-07-15 14:15:52 +020013025 /* FIXME: For only active_changed we shouldn't need to do any
13026 * state recomputation at all. */
13027
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013028 ret = drm_atomic_add_affected_connectors(state, crtc);
13029 if (ret)
13030 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013031
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013032 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013033 if (ret)
13034 return ret;
13035
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013036 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013037 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013038 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013039 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013040 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013041 }
13042
13043 if (needs_modeset(crtc_state)) {
13044 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013045
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013046 ret = drm_atomic_add_affected_planes(state, crtc);
13047 if (ret)
13048 return ret;
13049 }
13050
Daniel Vetter26495482015-07-15 14:15:52 +020013051 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13052 needs_modeset(crtc_state) ?
13053 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013054 }
13055
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013056 if (any_ms) {
13057 ret = intel_modeset_checks(state);
13058
13059 if (ret)
13060 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013061 } else
Matt Roper261a27d2015-10-08 15:28:25 -070013062 to_intel_atomic_state(state)->cdclk =
13063 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013064
Matt Roper261a27d2015-10-08 15:28:25 -070013065 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013066}
13067
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013068/**
13069 * intel_atomic_commit - commit validated state object
13070 * @dev: DRM device
13071 * @state: the top-level driver state object
13072 * @async: asynchronous commit
13073 *
13074 * This function commits a top-level state object that has been validated
13075 * with drm_atomic_helper_check().
13076 *
13077 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13078 * we can only handle plane-related operations and do not yet support
13079 * asynchronous commit.
13080 *
13081 * RETURNS
13082 * Zero for success or -errno.
13083 */
13084static int intel_atomic_commit(struct drm_device *dev,
13085 struct drm_atomic_state *state,
13086 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013087{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013088 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013089 struct drm_crtc *crtc;
13090 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013091 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013092 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013093 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013094
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013095 if (async) {
13096 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13097 return -EINVAL;
13098 }
13099
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013100 ret = drm_atomic_helper_prepare_planes(dev, state);
13101 if (ret)
13102 return ret;
13103
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013104 drm_atomic_helper_swap_state(dev, state);
13105
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013106 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13108
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013109 if (!needs_modeset(crtc->state))
13110 continue;
13111
13112 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013113 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013114
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013115 if (crtc_state->active) {
13116 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13117 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013118 intel_crtc->active = false;
13119 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013120 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013121 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013122
Daniel Vetterea9d7582012-07-10 10:42:52 +020013123 /* Only after disabling all output pipelines that will be changed can we
13124 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013125 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013126
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013127 if (any_ms) {
13128 intel_shared_dpll_commit(state);
13129
13130 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013131 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013132 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013133
Daniel Vettera6778b32012-07-02 09:56:42 +020013134 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013135 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13137 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013138 bool update_pipe = !modeset &&
13139 to_intel_crtc_state(crtc->state)->update_pipe;
13140 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013141
13142 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013143 update_scanline_offset(to_intel_crtc(crtc));
13144 dev_priv->display.crtc_enable(crtc);
13145 }
13146
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013147 if (update_pipe) {
13148 put_domains = modeset_get_crtc_power_domains(crtc);
13149
13150 /* make sure intel_modeset_check_state runs */
13151 any_ms = true;
13152 }
13153
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013154 if (!modeset)
13155 intel_pre_plane_update(intel_crtc);
13156
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013157 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013158
13159 if (put_domains)
13160 modeset_put_power_domains(dev_priv, put_domains);
13161
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013162 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013163 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013164
Daniel Vettera6778b32012-07-02 09:56:42 +020013165 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013166
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013167 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013168 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013169
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013170 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013171 intel_modeset_check_state(dev, state);
13172
13173 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013174
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013175 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013176}
13177
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013178void intel_crtc_restore_mode(struct drm_crtc *crtc)
13179{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013180 struct drm_device *dev = crtc->dev;
13181 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013182 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013183 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013184
13185 state = drm_atomic_state_alloc(dev);
13186 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013187 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013188 crtc->base.id);
13189 return;
13190 }
13191
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013192 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013193
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013194retry:
13195 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13196 ret = PTR_ERR_OR_ZERO(crtc_state);
13197 if (!ret) {
13198 if (!crtc_state->active)
13199 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013200
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013201 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013202 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013203 }
13204
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013205 if (ret == -EDEADLK) {
13206 drm_atomic_state_clear(state);
13207 drm_modeset_backoff(state->acquire_ctx);
13208 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013209 }
13210
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013211 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013212out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013213 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013214}
13215
Daniel Vetter25c5b262012-07-08 22:08:04 +020013216#undef for_each_intel_crtc_masked
13217
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013218static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013219 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013220 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013221 .destroy = intel_crtc_destroy,
13222 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013223 .atomic_duplicate_state = intel_crtc_duplicate_state,
13224 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013225};
13226
Daniel Vetter53589012013-06-05 13:34:16 +020013227static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13228 struct intel_shared_dpll *pll,
13229 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013230{
Daniel Vetter53589012013-06-05 13:34:16 +020013231 uint32_t val;
13232
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013233 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013234 return false;
13235
Daniel Vetter53589012013-06-05 13:34:16 +020013236 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013237 hw_state->dpll = val;
13238 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13239 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013240
13241 return val & DPLL_VCO_ENABLE;
13242}
13243
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013244static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13245 struct intel_shared_dpll *pll)
13246{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013247 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13248 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013249}
13250
Daniel Vettere7b903d2013-06-05 13:34:14 +020013251static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13252 struct intel_shared_dpll *pll)
13253{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013254 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013255 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013256
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013257 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013258
13259 /* Wait for the clocks to stabilize. */
13260 POSTING_READ(PCH_DPLL(pll->id));
13261 udelay(150);
13262
13263 /* The pixel multiplier can only be updated once the
13264 * DPLL is enabled and the clocks are stable.
13265 *
13266 * So write it again.
13267 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013268 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013269 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013270 udelay(200);
13271}
13272
13273static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13274 struct intel_shared_dpll *pll)
13275{
13276 struct drm_device *dev = dev_priv->dev;
13277 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013278
13279 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013280 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013281 if (intel_crtc_to_shared_dpll(crtc) == pll)
13282 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13283 }
13284
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013285 I915_WRITE(PCH_DPLL(pll->id), 0);
13286 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013287 udelay(200);
13288}
13289
Daniel Vetter46edb022013-06-05 13:34:12 +020013290static char *ibx_pch_dpll_names[] = {
13291 "PCH DPLL A",
13292 "PCH DPLL B",
13293};
13294
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013295static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013296{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013297 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013298 int i;
13299
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013300 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013301
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013302 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013303 dev_priv->shared_dplls[i].id = i;
13304 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013305 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013306 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13307 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013308 dev_priv->shared_dplls[i].get_hw_state =
13309 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013310 }
13311}
13312
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013313static void intel_shared_dpll_init(struct drm_device *dev)
13314{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013315 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013316
Daniel Vetter9cd86932014-06-25 22:01:57 +030013317 if (HAS_DDI(dev))
13318 intel_ddi_pll_init(dev);
13319 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013320 ibx_pch_dpll_init(dev);
13321 else
13322 dev_priv->num_shared_dpll = 0;
13323
13324 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013325}
13326
Matt Roper6beb8c232014-12-01 15:40:14 -080013327/**
13328 * intel_prepare_plane_fb - Prepare fb for usage on plane
13329 * @plane: drm plane to prepare for
13330 * @fb: framebuffer to prepare for presentation
13331 *
13332 * Prepares a framebuffer for usage on a display plane. Generally this
13333 * involves pinning the underlying object and updating the frontbuffer tracking
13334 * bits. Some older platforms need special physical address handling for
13335 * cursor planes.
13336 *
13337 * Returns 0 on success, negative error code on failure.
13338 */
13339int
13340intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013341 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013342{
13343 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013344 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013345 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013346 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013347 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013348 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013349
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013350 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013351 return 0;
13352
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +020013353 ret = i915_mutex_lock_interruptible(dev);
13354 if (ret)
13355 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070013356
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013357 if (!obj) {
13358 ret = 0;
13359 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013360 INTEL_INFO(dev)->cursor_needs_physical) {
13361 int align = IS_I830(dev) ? 16 * 1024 : 256;
13362 ret = i915_gem_object_attach_phys(obj, align);
13363 if (ret)
13364 DRM_DEBUG_KMS("failed to attach phys object\n");
13365 } else {
John Harrison91af1272015-06-18 13:14:56 +010013366 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013367 }
13368
13369 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013370 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013371
13372 mutex_unlock(&dev->struct_mutex);
13373
13374 return ret;
13375}
13376
Matt Roper38f3ce32014-12-02 07:45:25 -080013377/**
13378 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13379 * @plane: drm plane to clean up for
13380 * @fb: old framebuffer that was on plane
13381 *
13382 * Cleans up a framebuffer that has just been removed from a plane.
13383 */
13384void
13385intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013386 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013387{
13388 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013389 struct intel_plane *intel_plane = to_intel_plane(plane);
13390 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13391 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013392
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013393 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013394 return;
13395
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013396 mutex_lock(&dev->struct_mutex);
13397 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13398 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013399 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013400
13401 /* prepare_fb aborted? */
13402 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13403 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13404 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13405 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013406}
13407
Chandra Konduru6156a452015-04-27 13:48:39 -070013408int
13409skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13410{
13411 int max_scale;
13412 struct drm_device *dev;
13413 struct drm_i915_private *dev_priv;
13414 int crtc_clock, cdclk;
13415
13416 if (!intel_crtc || !crtc_state)
13417 return DRM_PLANE_HELPER_NO_SCALING;
13418
13419 dev = intel_crtc->base.dev;
13420 dev_priv = dev->dev_private;
13421 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013422 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013423
13424 if (!crtc_clock || !cdclk)
13425 return DRM_PLANE_HELPER_NO_SCALING;
13426
13427 /*
13428 * skl max scale is lower of:
13429 * close to 3 but not 3, -1 is for that purpose
13430 * or
13431 * cdclk/crtc_clock
13432 */
13433 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13434
13435 return max_scale;
13436}
13437
Matt Roper465c1202014-05-29 08:06:54 -070013438static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013439intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013440 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013441 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013442{
Matt Roper2b875c22014-12-01 15:40:13 -080013443 struct drm_crtc *crtc = state->base.crtc;
13444 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013445 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013446 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13447 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013448
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013449 /* use scaler when colorkey is not required */
13450 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013451 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013452 min_scale = 1;
13453 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013454 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013455 }
Sonika Jindald8106362015-04-10 14:37:28 +053013456
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013457 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13458 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013459 min_scale, max_scale,
13460 can_position, true,
13461 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013462}
13463
Gustavo Padovan14af2932014-10-24 14:51:31 +010013464static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013465intel_commit_primary_plane(struct drm_plane *plane,
13466 struct intel_plane_state *state)
13467{
Matt Roper2b875c22014-12-01 15:40:13 -080013468 struct drm_crtc *crtc = state->base.crtc;
13469 struct drm_framebuffer *fb = state->base.fb;
13470 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013471 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013472
Matt Roperea2c67b2014-12-23 10:41:52 -080013473 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013474
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013475 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013476 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013477
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013478 dev_priv->display.update_primary_plane(crtc, fb,
13479 state->src.x1 >> 16,
13480 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013481}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013482
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013483static void
13484intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013485 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013486{
13487 struct drm_device *dev = plane->dev;
13488 struct drm_i915_private *dev_priv = dev->dev_private;
13489
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013490 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13491}
13492
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013493static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13494 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013495{
13496 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013498 struct intel_crtc_state *old_intel_state =
13499 to_intel_crtc_state(old_crtc_state);
13500 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013501
Ville Syrjäläf015c552015-06-24 22:00:02 +030013502 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013503 intel_update_watermarks(crtc);
13504
Matt Roperc34c9ee2014-12-23 10:41:50 -080013505 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013506 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013507 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013508
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013509 if (modeset)
13510 return;
13511
13512 if (to_intel_crtc_state(crtc->state)->update_pipe)
13513 intel_update_pipe_config(intel_crtc, old_intel_state);
13514 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013515 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013516}
13517
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013518static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13519 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013520{
Matt Roper32b7eee2014-12-24 07:59:06 -080013521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013522
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020013523 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013524 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013525}
13526
Matt Ropercf4c7c12014-12-04 10:27:42 -080013527/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013528 * intel_plane_destroy - destroy a plane
13529 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013530 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013531 * Common destruction function for all types of planes (primary, cursor,
13532 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013533 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013534void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013535{
13536 struct intel_plane *intel_plane = to_intel_plane(plane);
13537 drm_plane_cleanup(plane);
13538 kfree(intel_plane);
13539}
13540
Matt Roper65a3fea2015-01-21 16:35:42 -080013541const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013542 .update_plane = drm_atomic_helper_update_plane,
13543 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013544 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013545 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013546 .atomic_get_property = intel_plane_atomic_get_property,
13547 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013548 .atomic_duplicate_state = intel_plane_duplicate_state,
13549 .atomic_destroy_state = intel_plane_destroy_state,
13550
Matt Roper465c1202014-05-29 08:06:54 -070013551};
13552
13553static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13554 int pipe)
13555{
13556 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013557 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013558 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013559 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013560
13561 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13562 if (primary == NULL)
13563 return NULL;
13564
Matt Roper8e7d6882015-01-21 16:35:41 -080013565 state = intel_create_plane_state(&primary->base);
13566 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013567 kfree(primary);
13568 return NULL;
13569 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013570 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013571
Matt Roper465c1202014-05-29 08:06:54 -070013572 primary->can_scale = false;
13573 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013574 if (INTEL_INFO(dev)->gen >= 9) {
13575 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013576 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013577 }
Matt Roper465c1202014-05-29 08:06:54 -070013578 primary->pipe = pipe;
13579 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013580 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013581 primary->check_plane = intel_check_primary_plane;
13582 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013583 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013584 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13585 primary->plane = !pipe;
13586
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013587 if (INTEL_INFO(dev)->gen >= 9) {
13588 intel_primary_formats = skl_primary_formats;
13589 num_formats = ARRAY_SIZE(skl_primary_formats);
13590 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013591 intel_primary_formats = i965_primary_formats;
13592 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013593 } else {
13594 intel_primary_formats = i8xx_primary_formats;
13595 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013596 }
13597
13598 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013599 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013600 intel_primary_formats, num_formats,
13601 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013602
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013603 if (INTEL_INFO(dev)->gen >= 4)
13604 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013605
Matt Roperea2c67b2014-12-23 10:41:52 -080013606 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13607
Matt Roper465c1202014-05-29 08:06:54 -070013608 return &primary->base;
13609}
13610
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013611void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13612{
13613 if (!dev->mode_config.rotation_property) {
13614 unsigned long flags = BIT(DRM_ROTATE_0) |
13615 BIT(DRM_ROTATE_180);
13616
13617 if (INTEL_INFO(dev)->gen >= 9)
13618 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13619
13620 dev->mode_config.rotation_property =
13621 drm_mode_create_rotation_property(dev, flags);
13622 }
13623 if (dev->mode_config.rotation_property)
13624 drm_object_attach_property(&plane->base.base,
13625 dev->mode_config.rotation_property,
13626 plane->base.state->rotation);
13627}
13628
Matt Roper3d7d6512014-06-10 08:28:13 -070013629static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013630intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013631 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013632 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013633{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013634 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013635 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013636 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013637 unsigned stride;
13638 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013639
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013640 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13641 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013642 DRM_PLANE_HELPER_NO_SCALING,
13643 DRM_PLANE_HELPER_NO_SCALING,
13644 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013645 if (ret)
13646 return ret;
13647
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013648 /* if we want to turn off the cursor ignore width and height */
13649 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013650 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013651
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013652 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013653 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013654 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13655 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013656 return -EINVAL;
13657 }
13658
Matt Roperea2c67b2014-12-23 10:41:52 -080013659 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13660 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013661 DRM_DEBUG_KMS("buffer is too small\n");
13662 return -ENOMEM;
13663 }
13664
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013665 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013666 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013667 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013668 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013669
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013670 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013671}
13672
Matt Roperf4a2cf22014-12-01 15:40:12 -080013673static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013674intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013675 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013676{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013677 intel_crtc_update_cursor(crtc, false);
13678}
13679
13680static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013681intel_commit_cursor_plane(struct drm_plane *plane,
13682 struct intel_plane_state *state)
13683{
Matt Roper2b875c22014-12-01 15:40:13 -080013684 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013685 struct drm_device *dev = plane->dev;
13686 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013687 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013688 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013689
Matt Roperea2c67b2014-12-23 10:41:52 -080013690 crtc = crtc ? crtc : plane->crtc;
13691 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013692
Gustavo Padovana912f122014-12-01 15:40:10 -080013693 if (intel_crtc->cursor_bo == obj)
13694 goto update;
13695
Matt Roperf4a2cf22014-12-01 15:40:12 -080013696 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013697 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013698 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013699 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013700 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013701 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013702
Gustavo Padovana912f122014-12-01 15:40:10 -080013703 intel_crtc->cursor_addr = addr;
13704 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013705
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013706update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013707 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013708 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013709}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013710
Matt Roper3d7d6512014-06-10 08:28:13 -070013711static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13712 int pipe)
13713{
13714 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013715 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013716
13717 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13718 if (cursor == NULL)
13719 return NULL;
13720
Matt Roper8e7d6882015-01-21 16:35:41 -080013721 state = intel_create_plane_state(&cursor->base);
13722 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013723 kfree(cursor);
13724 return NULL;
13725 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013726 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013727
Matt Roper3d7d6512014-06-10 08:28:13 -070013728 cursor->can_scale = false;
13729 cursor->max_downscale = 1;
13730 cursor->pipe = pipe;
13731 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013732 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013733 cursor->check_plane = intel_check_cursor_plane;
13734 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013735 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013736
13737 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013738 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013739 intel_cursor_formats,
13740 ARRAY_SIZE(intel_cursor_formats),
13741 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013742
13743 if (INTEL_INFO(dev)->gen >= 4) {
13744 if (!dev->mode_config.rotation_property)
13745 dev->mode_config.rotation_property =
13746 drm_mode_create_rotation_property(dev,
13747 BIT(DRM_ROTATE_0) |
13748 BIT(DRM_ROTATE_180));
13749 if (dev->mode_config.rotation_property)
13750 drm_object_attach_property(&cursor->base.base,
13751 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013752 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013753 }
13754
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013755 if (INTEL_INFO(dev)->gen >=9)
13756 state->scaler_id = -1;
13757
Matt Roperea2c67b2014-12-23 10:41:52 -080013758 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13759
Matt Roper3d7d6512014-06-10 08:28:13 -070013760 return &cursor->base;
13761}
13762
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013763static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13764 struct intel_crtc_state *crtc_state)
13765{
13766 int i;
13767 struct intel_scaler *intel_scaler;
13768 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13769
13770 for (i = 0; i < intel_crtc->num_scalers; i++) {
13771 intel_scaler = &scaler_state->scalers[i];
13772 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013773 intel_scaler->mode = PS_SCALER_MODE_DYN;
13774 }
13775
13776 scaler_state->scaler_id = -1;
13777}
13778
Hannes Ederb358d0a2008-12-18 21:18:47 +010013779static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013780{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013782 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013783 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013784 struct drm_plane *primary = NULL;
13785 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013786 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013787
Daniel Vetter955382f2013-09-19 14:05:45 +020013788 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013789 if (intel_crtc == NULL)
13790 return;
13791
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013792 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13793 if (!crtc_state)
13794 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013795 intel_crtc->config = crtc_state;
13796 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013797 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013798
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013799 /* initialize shared scalers */
13800 if (INTEL_INFO(dev)->gen >= 9) {
13801 if (pipe == PIPE_C)
13802 intel_crtc->num_scalers = 1;
13803 else
13804 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13805
13806 skl_init_scalers(dev, intel_crtc, crtc_state);
13807 }
13808
Matt Roper465c1202014-05-29 08:06:54 -070013809 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013810 if (!primary)
13811 goto fail;
13812
13813 cursor = intel_cursor_plane_create(dev, pipe);
13814 if (!cursor)
13815 goto fail;
13816
Matt Roper465c1202014-05-29 08:06:54 -070013817 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013818 cursor, &intel_crtc_funcs);
13819 if (ret)
13820 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013821
13822 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013823 for (i = 0; i < 256; i++) {
13824 intel_crtc->lut_r[i] = i;
13825 intel_crtc->lut_g[i] = i;
13826 intel_crtc->lut_b[i] = i;
13827 }
13828
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013829 /*
13830 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013831 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013832 */
Jesse Barnes80824002009-09-10 15:28:06 -070013833 intel_crtc->pipe = pipe;
13834 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013835 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013836 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013837 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013838 }
13839
Chris Wilson4b0e3332014-05-30 16:35:26 +030013840 intel_crtc->cursor_base = ~0;
13841 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013842 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013843
Ville Syrjälä852eb002015-06-24 22:00:07 +030013844 intel_crtc->wm.cxsr_allowed = true;
13845
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013846 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13847 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13848 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13849 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13850
Jesse Barnes79e53942008-11-07 14:24:08 -080013851 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013852
13853 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013854 return;
13855
13856fail:
13857 if (primary)
13858 drm_plane_cleanup(primary);
13859 if (cursor)
13860 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013861 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013862 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013863}
13864
Jesse Barnes752aa882013-10-31 18:55:49 +020013865enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13866{
13867 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013868 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013869
Rob Clark51fd3712013-11-19 12:10:12 -050013870 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013871
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013872 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013873 return INVALID_PIPE;
13874
13875 return to_intel_crtc(encoder->crtc)->pipe;
13876}
13877
Carl Worth08d7b3d2009-04-29 14:43:54 -070013878int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013879 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013880{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013881 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013882 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013883 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013884
Rob Clark7707e652014-07-17 23:30:04 -040013885 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013886
Rob Clark7707e652014-07-17 23:30:04 -040013887 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013888 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013889 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013890 }
13891
Rob Clark7707e652014-07-17 23:30:04 -040013892 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013893 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013894
Daniel Vetterc05422d2009-08-11 16:05:30 +020013895 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013896}
13897
Daniel Vetter66a92782012-07-12 20:08:18 +020013898static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013899{
Daniel Vetter66a92782012-07-12 20:08:18 +020013900 struct drm_device *dev = encoder->base.dev;
13901 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013902 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013903 int entry = 0;
13904
Damien Lespiaub2784e12014-08-05 11:29:37 +010013905 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013906 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013907 index_mask |= (1 << entry);
13908
Jesse Barnes79e53942008-11-07 14:24:08 -080013909 entry++;
13910 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013911
Jesse Barnes79e53942008-11-07 14:24:08 -080013912 return index_mask;
13913}
13914
Chris Wilson4d302442010-12-14 19:21:29 +000013915static bool has_edp_a(struct drm_device *dev)
13916{
13917 struct drm_i915_private *dev_priv = dev->dev_private;
13918
13919 if (!IS_MOBILE(dev))
13920 return false;
13921
13922 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13923 return false;
13924
Damien Lespiaue3589902014-02-07 19:12:50 +000013925 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013926 return false;
13927
13928 return true;
13929}
13930
Jesse Barnes84b4e042014-06-25 08:24:29 -070013931static bool intel_crt_present(struct drm_device *dev)
13932{
13933 struct drm_i915_private *dev_priv = dev->dev_private;
13934
Damien Lespiau884497e2013-12-03 13:56:23 +000013935 if (INTEL_INFO(dev)->gen >= 9)
13936 return false;
13937
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013938 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013939 return false;
13940
13941 if (IS_CHERRYVIEW(dev))
13942 return false;
13943
13944 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13945 return false;
13946
13947 return true;
13948}
13949
Jesse Barnes79e53942008-11-07 14:24:08 -080013950static void intel_setup_outputs(struct drm_device *dev)
13951{
Eric Anholt725e30a2009-01-22 13:01:02 -080013952 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013953 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013954 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013955
Daniel Vetterc9093352013-06-06 22:22:47 +020013956 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013957
Jesse Barnes84b4e042014-06-25 08:24:29 -070013958 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013959 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013960
Vandana Kannanc776eb22014-08-19 12:05:01 +053013961 if (IS_BROXTON(dev)) {
13962 /*
13963 * FIXME: Broxton doesn't support port detection via the
13964 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13965 * detect the ports.
13966 */
13967 intel_ddi_init(dev, PORT_A);
13968 intel_ddi_init(dev, PORT_B);
13969 intel_ddi_init(dev, PORT_C);
13970 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013971 int found;
13972
Jesse Barnesde31fac2015-03-06 15:53:32 -080013973 /*
13974 * Haswell uses DDI functions to detect digital outputs.
13975 * On SKL pre-D0 the strap isn't connected, so we assume
13976 * it's there.
13977 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013978 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013979 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013980 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013981 intel_ddi_init(dev, PORT_A);
13982
13983 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13984 * register */
13985 found = I915_READ(SFUSE_STRAP);
13986
13987 if (found & SFUSE_STRAP_DDIB_DETECTED)
13988 intel_ddi_init(dev, PORT_B);
13989 if (found & SFUSE_STRAP_DDIC_DETECTED)
13990 intel_ddi_init(dev, PORT_C);
13991 if (found & SFUSE_STRAP_DDID_DETECTED)
13992 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013993 /*
13994 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13995 */
13996 if (IS_SKYLAKE(dev) &&
13997 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13998 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13999 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14000 intel_ddi_init(dev, PORT_E);
14001
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014002 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014003 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014004 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014005
14006 if (has_edp_a(dev))
14007 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014008
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014009 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014010 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014011 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014012 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014013 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014014 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014015 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014016 }
14017
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014018 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014019 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014020
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014021 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014022 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014023
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014024 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014025 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014026
Daniel Vetter270b3042012-10-27 15:52:05 +020014027 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014028 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014029 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014030 /*
14031 * The DP_DETECTED bit is the latched state of the DDC
14032 * SDA pin at boot. However since eDP doesn't require DDC
14033 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14034 * eDP ports may have been muxed to an alternate function.
14035 * Thus we can't rely on the DP_DETECTED bit alone to detect
14036 * eDP ports. Consult the VBT as well as DP_DETECTED to
14037 * detect eDP ports.
14038 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014039 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014040 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014041 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14042 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014043 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014044 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014045
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014046 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014047 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014048 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14049 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014050 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014051 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014052
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014053 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014054 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014055 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14056 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14057 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14058 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014059 }
14060
Jani Nikula3cfca972013-08-27 15:12:26 +030014061 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014062 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014063 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014064
Paulo Zanonie2debe92013-02-18 19:00:27 -030014065 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014066 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014067 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014068 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014069 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014070 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014071 }
Ma Ling27185ae2009-08-24 13:50:23 +080014072
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014073 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014074 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014075 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014076
14077 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014078
Paulo Zanonie2debe92013-02-18 19:00:27 -030014079 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014080 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014081 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014082 }
Ma Ling27185ae2009-08-24 13:50:23 +080014083
Paulo Zanonie2debe92013-02-18 19:00:27 -030014084 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014085
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014086 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014087 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014088 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014089 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014090 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014091 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014092 }
Ma Ling27185ae2009-08-24 13:50:23 +080014093
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014094 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014095 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014096 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014097 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014098 intel_dvo_init(dev);
14099
Zhenyu Wang103a1962009-11-27 11:44:36 +080014100 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014101 intel_tv_init(dev);
14102
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014103 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014104
Damien Lespiaub2784e12014-08-05 11:29:37 +010014105 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014106 encoder->base.possible_crtcs = encoder->crtc_mask;
14107 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014108 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014109 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014110
Paulo Zanonidde86e22012-12-01 12:04:25 -020014111 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014112
14113 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014114}
14115
14116static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14117{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014118 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014119 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014120
Daniel Vetteref2d6332014-02-10 18:00:38 +010014121 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014122 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014123 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014124 drm_gem_object_unreference(&intel_fb->obj->base);
14125 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014126 kfree(intel_fb);
14127}
14128
14129static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014130 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014131 unsigned int *handle)
14132{
14133 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014134 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014135
Chris Wilson05394f32010-11-08 19:18:58 +000014136 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014137}
14138
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014139static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14140 struct drm_file *file,
14141 unsigned flags, unsigned color,
14142 struct drm_clip_rect *clips,
14143 unsigned num_clips)
14144{
14145 struct drm_device *dev = fb->dev;
14146 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14147 struct drm_i915_gem_object *obj = intel_fb->obj;
14148
14149 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014150 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014151 mutex_unlock(&dev->struct_mutex);
14152
14153 return 0;
14154}
14155
Jesse Barnes79e53942008-11-07 14:24:08 -080014156static const struct drm_framebuffer_funcs intel_fb_funcs = {
14157 .destroy = intel_user_framebuffer_destroy,
14158 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014159 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014160};
14161
Damien Lespiaub3218032015-02-27 11:15:18 +000014162static
14163u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14164 uint32_t pixel_format)
14165{
14166 u32 gen = INTEL_INFO(dev)->gen;
14167
14168 if (gen >= 9) {
14169 /* "The stride in bytes must not exceed the of the size of 8K
14170 * pixels and 32K bytes."
14171 */
14172 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14173 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14174 return 32*1024;
14175 } else if (gen >= 4) {
14176 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14177 return 16*1024;
14178 else
14179 return 32*1024;
14180 } else if (gen >= 3) {
14181 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14182 return 8*1024;
14183 else
14184 return 16*1024;
14185 } else {
14186 /* XXX DSPC is limited to 4k tiled */
14187 return 8*1024;
14188 }
14189}
14190
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014191static int intel_framebuffer_init(struct drm_device *dev,
14192 struct intel_framebuffer *intel_fb,
14193 struct drm_mode_fb_cmd2 *mode_cmd,
14194 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014195{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014196 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014197 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014198 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014199
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014200 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14201
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014202 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14203 /* Enforce that fb modifier and tiling mode match, but only for
14204 * X-tiled. This is needed for FBC. */
14205 if (!!(obj->tiling_mode == I915_TILING_X) !=
14206 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14207 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14208 return -EINVAL;
14209 }
14210 } else {
14211 if (obj->tiling_mode == I915_TILING_X)
14212 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14213 else if (obj->tiling_mode == I915_TILING_Y) {
14214 DRM_DEBUG("No Y tiling for legacy addfb\n");
14215 return -EINVAL;
14216 }
14217 }
14218
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014219 /* Passed in modifier sanity checking. */
14220 switch (mode_cmd->modifier[0]) {
14221 case I915_FORMAT_MOD_Y_TILED:
14222 case I915_FORMAT_MOD_Yf_TILED:
14223 if (INTEL_INFO(dev)->gen < 9) {
14224 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14225 mode_cmd->modifier[0]);
14226 return -EINVAL;
14227 }
14228 case DRM_FORMAT_MOD_NONE:
14229 case I915_FORMAT_MOD_X_TILED:
14230 break;
14231 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014232 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14233 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014234 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014235 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014236
Damien Lespiaub3218032015-02-27 11:15:18 +000014237 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14238 mode_cmd->pixel_format);
14239 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14240 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14241 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014242 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014243 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014244
Damien Lespiaub3218032015-02-27 11:15:18 +000014245 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14246 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014247 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014248 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14249 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014250 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014251 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014252 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014253 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014254
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014255 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014256 mode_cmd->pitches[0] != obj->stride) {
14257 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14258 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014259 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014260 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014261
Ville Syrjälä57779d02012-10-31 17:50:14 +020014262 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014263 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014264 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014265 case DRM_FORMAT_RGB565:
14266 case DRM_FORMAT_XRGB8888:
14267 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014268 break;
14269 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014270 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014271 DRM_DEBUG("unsupported pixel format: %s\n",
14272 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014273 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014274 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014275 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014276 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014277 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14278 DRM_DEBUG("unsupported pixel format: %s\n",
14279 drm_get_format_name(mode_cmd->pixel_format));
14280 return -EINVAL;
14281 }
14282 break;
14283 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014284 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014285 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014286 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014287 DRM_DEBUG("unsupported pixel format: %s\n",
14288 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014289 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014290 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014291 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014292 case DRM_FORMAT_ABGR2101010:
14293 if (!IS_VALLEYVIEW(dev)) {
14294 DRM_DEBUG("unsupported pixel format: %s\n",
14295 drm_get_format_name(mode_cmd->pixel_format));
14296 return -EINVAL;
14297 }
14298 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014299 case DRM_FORMAT_YUYV:
14300 case DRM_FORMAT_UYVY:
14301 case DRM_FORMAT_YVYU:
14302 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014303 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014304 DRM_DEBUG("unsupported pixel format: %s\n",
14305 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014306 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014307 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014308 break;
14309 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014310 DRM_DEBUG("unsupported pixel format: %s\n",
14311 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014312 return -EINVAL;
14313 }
14314
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014315 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14316 if (mode_cmd->offsets[0] != 0)
14317 return -EINVAL;
14318
Damien Lespiauec2c9812015-01-20 12:51:45 +000014319 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014320 mode_cmd->pixel_format,
14321 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014322 /* FIXME drm helper for size checks (especially planar formats)? */
14323 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14324 return -EINVAL;
14325
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014326 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14327 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014328 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014329
Jesse Barnes79e53942008-11-07 14:24:08 -080014330 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14331 if (ret) {
14332 DRM_ERROR("framebuffer init failed %d\n", ret);
14333 return ret;
14334 }
14335
Jesse Barnes79e53942008-11-07 14:24:08 -080014336 return 0;
14337}
14338
Jesse Barnes79e53942008-11-07 14:24:08 -080014339static struct drm_framebuffer *
14340intel_user_framebuffer_create(struct drm_device *dev,
14341 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014342 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014343{
Chris Wilson05394f32010-11-08 19:18:58 +000014344 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014345
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014346 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14347 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014348 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014349 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014350
Chris Wilsond2dff872011-04-19 08:36:26 +010014351 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014352}
14353
Daniel Vetter06957262015-08-10 13:34:08 +020014354#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014355static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014356{
14357}
14358#endif
14359
Jesse Barnes79e53942008-11-07 14:24:08 -080014360static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014361 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014362 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014363 .atomic_check = intel_atomic_check,
14364 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014365 .atomic_state_alloc = intel_atomic_state_alloc,
14366 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014367};
14368
Jesse Barnese70236a2009-09-21 10:42:27 -070014369/* Set up chip specific display functions */
14370static void intel_init_display(struct drm_device *dev)
14371{
14372 struct drm_i915_private *dev_priv = dev->dev_private;
14373
Daniel Vetteree9300b2013-06-03 22:40:22 +020014374 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14375 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014376 else if (IS_CHERRYVIEW(dev))
14377 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014378 else if (IS_VALLEYVIEW(dev))
14379 dev_priv->display.find_dpll = vlv_find_best_dpll;
14380 else if (IS_PINEVIEW(dev))
14381 dev_priv->display.find_dpll = pnv_find_best_dpll;
14382 else
14383 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14384
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014385 if (INTEL_INFO(dev)->gen >= 9) {
14386 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014387 dev_priv->display.get_initial_plane_config =
14388 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014389 dev_priv->display.crtc_compute_clock =
14390 haswell_crtc_compute_clock;
14391 dev_priv->display.crtc_enable = haswell_crtc_enable;
14392 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014393 dev_priv->display.update_primary_plane =
14394 skylake_update_primary_plane;
14395 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014396 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014397 dev_priv->display.get_initial_plane_config =
14398 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014399 dev_priv->display.crtc_compute_clock =
14400 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014401 dev_priv->display.crtc_enable = haswell_crtc_enable;
14402 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014403 dev_priv->display.update_primary_plane =
14404 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014405 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014406 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014407 dev_priv->display.get_initial_plane_config =
14408 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014409 dev_priv->display.crtc_compute_clock =
14410 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014411 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14412 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014413 dev_priv->display.update_primary_plane =
14414 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014415 } else if (IS_VALLEYVIEW(dev)) {
14416 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014417 dev_priv->display.get_initial_plane_config =
14418 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014419 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014420 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14421 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014422 dev_priv->display.update_primary_plane =
14423 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014424 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014425 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014426 dev_priv->display.get_initial_plane_config =
14427 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014428 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014429 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14430 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014431 dev_priv->display.update_primary_plane =
14432 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014433 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014434
Jesse Barnese70236a2009-09-21 10:42:27 -070014435 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014436 if (IS_SKYLAKE(dev))
14437 dev_priv->display.get_display_clock_speed =
14438 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014439 else if (IS_BROXTON(dev))
14440 dev_priv->display.get_display_clock_speed =
14441 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014442 else if (IS_BROADWELL(dev))
14443 dev_priv->display.get_display_clock_speed =
14444 broadwell_get_display_clock_speed;
14445 else if (IS_HASWELL(dev))
14446 dev_priv->display.get_display_clock_speed =
14447 haswell_get_display_clock_speed;
14448 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014449 dev_priv->display.get_display_clock_speed =
14450 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014451 else if (IS_GEN5(dev))
14452 dev_priv->display.get_display_clock_speed =
14453 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014454 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014455 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014456 dev_priv->display.get_display_clock_speed =
14457 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014458 else if (IS_GM45(dev))
14459 dev_priv->display.get_display_clock_speed =
14460 gm45_get_display_clock_speed;
14461 else if (IS_CRESTLINE(dev))
14462 dev_priv->display.get_display_clock_speed =
14463 i965gm_get_display_clock_speed;
14464 else if (IS_PINEVIEW(dev))
14465 dev_priv->display.get_display_clock_speed =
14466 pnv_get_display_clock_speed;
14467 else if (IS_G33(dev) || IS_G4X(dev))
14468 dev_priv->display.get_display_clock_speed =
14469 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014470 else if (IS_I915G(dev))
14471 dev_priv->display.get_display_clock_speed =
14472 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014473 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014474 dev_priv->display.get_display_clock_speed =
14475 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014476 else if (IS_PINEVIEW(dev))
14477 dev_priv->display.get_display_clock_speed =
14478 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014479 else if (IS_I915GM(dev))
14480 dev_priv->display.get_display_clock_speed =
14481 i915gm_get_display_clock_speed;
14482 else if (IS_I865G(dev))
14483 dev_priv->display.get_display_clock_speed =
14484 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014485 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014486 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014487 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014488 else { /* 830 */
14489 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014490 dev_priv->display.get_display_clock_speed =
14491 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014492 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014493
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014494 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014495 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014496 } else if (IS_GEN6(dev)) {
14497 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014498 } else if (IS_IVYBRIDGE(dev)) {
14499 /* FIXME: detect B0+ stepping and use auto training */
14500 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014501 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014502 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014503 if (IS_BROADWELL(dev)) {
14504 dev_priv->display.modeset_commit_cdclk =
14505 broadwell_modeset_commit_cdclk;
14506 dev_priv->display.modeset_calc_cdclk =
14507 broadwell_modeset_calc_cdclk;
14508 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014509 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014510 dev_priv->display.modeset_commit_cdclk =
14511 valleyview_modeset_commit_cdclk;
14512 dev_priv->display.modeset_calc_cdclk =
14513 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014514 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014515 dev_priv->display.modeset_commit_cdclk =
14516 broxton_modeset_commit_cdclk;
14517 dev_priv->display.modeset_calc_cdclk =
14518 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014519 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014520
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014521 switch (INTEL_INFO(dev)->gen) {
14522 case 2:
14523 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14524 break;
14525
14526 case 3:
14527 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14528 break;
14529
14530 case 4:
14531 case 5:
14532 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14533 break;
14534
14535 case 6:
14536 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14537 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014538 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014539 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014540 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14541 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014542 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014543 /* Drop through - unsupported since execlist only. */
14544 default:
14545 /* Default just returns -ENODEV to indicate unsupported */
14546 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014547 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014548
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014549 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014550}
14551
Jesse Barnesb690e962010-07-19 13:53:12 -070014552/*
14553 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14554 * resume, or other times. This quirk makes sure that's the case for
14555 * affected systems.
14556 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014557static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014558{
14559 struct drm_i915_private *dev_priv = dev->dev_private;
14560
14561 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014562 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014563}
14564
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014565static void quirk_pipeb_force(struct drm_device *dev)
14566{
14567 struct drm_i915_private *dev_priv = dev->dev_private;
14568
14569 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14570 DRM_INFO("applying pipe b force quirk\n");
14571}
14572
Keith Packard435793d2011-07-12 14:56:22 -070014573/*
14574 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14575 */
14576static void quirk_ssc_force_disable(struct drm_device *dev)
14577{
14578 struct drm_i915_private *dev_priv = dev->dev_private;
14579 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014580 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014581}
14582
Carsten Emde4dca20e2012-03-15 15:56:26 +010014583/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014584 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14585 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014586 */
14587static void quirk_invert_brightness(struct drm_device *dev)
14588{
14589 struct drm_i915_private *dev_priv = dev->dev_private;
14590 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014591 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014592}
14593
Scot Doyle9c72cc62014-07-03 23:27:50 +000014594/* Some VBT's incorrectly indicate no backlight is present */
14595static void quirk_backlight_present(struct drm_device *dev)
14596{
14597 struct drm_i915_private *dev_priv = dev->dev_private;
14598 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14599 DRM_INFO("applying backlight present quirk\n");
14600}
14601
Jesse Barnesb690e962010-07-19 13:53:12 -070014602struct intel_quirk {
14603 int device;
14604 int subsystem_vendor;
14605 int subsystem_device;
14606 void (*hook)(struct drm_device *dev);
14607};
14608
Egbert Eich5f85f172012-10-14 15:46:38 +020014609/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14610struct intel_dmi_quirk {
14611 void (*hook)(struct drm_device *dev);
14612 const struct dmi_system_id (*dmi_id_list)[];
14613};
14614
14615static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14616{
14617 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14618 return 1;
14619}
14620
14621static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14622 {
14623 .dmi_id_list = &(const struct dmi_system_id[]) {
14624 {
14625 .callback = intel_dmi_reverse_brightness,
14626 .ident = "NCR Corporation",
14627 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14628 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14629 },
14630 },
14631 { } /* terminating entry */
14632 },
14633 .hook = quirk_invert_brightness,
14634 },
14635};
14636
Ben Widawskyc43b5632012-04-16 14:07:40 -070014637static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014638 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14639 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14640
Jesse Barnesb690e962010-07-19 13:53:12 -070014641 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14642 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14643
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014644 /* 830 needs to leave pipe A & dpll A up */
14645 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14646
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014647 /* 830 needs to leave pipe B & dpll B up */
14648 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14649
Keith Packard435793d2011-07-12 14:56:22 -070014650 /* Lenovo U160 cannot use SSC on LVDS */
14651 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014652
14653 /* Sony Vaio Y cannot use SSC on LVDS */
14654 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014655
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014656 /* Acer Aspire 5734Z must invert backlight brightness */
14657 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14658
14659 /* Acer/eMachines G725 */
14660 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14661
14662 /* Acer/eMachines e725 */
14663 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14664
14665 /* Acer/Packard Bell NCL20 */
14666 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14667
14668 /* Acer Aspire 4736Z */
14669 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014670
14671 /* Acer Aspire 5336 */
14672 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014673
14674 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14675 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014676
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014677 /* Acer C720 Chromebook (Core i3 4005U) */
14678 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14679
jens steinb2a96012014-10-28 20:25:53 +010014680 /* Apple Macbook 2,1 (Core 2 T7400) */
14681 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14682
Scot Doyled4967d82014-07-03 23:27:52 +000014683 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14684 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014685
14686 /* HP Chromebook 14 (Celeron 2955U) */
14687 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014688
14689 /* Dell Chromebook 11 */
14690 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014691};
14692
14693static void intel_init_quirks(struct drm_device *dev)
14694{
14695 struct pci_dev *d = dev->pdev;
14696 int i;
14697
14698 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14699 struct intel_quirk *q = &intel_quirks[i];
14700
14701 if (d->device == q->device &&
14702 (d->subsystem_vendor == q->subsystem_vendor ||
14703 q->subsystem_vendor == PCI_ANY_ID) &&
14704 (d->subsystem_device == q->subsystem_device ||
14705 q->subsystem_device == PCI_ANY_ID))
14706 q->hook(dev);
14707 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014708 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14709 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14710 intel_dmi_quirks[i].hook(dev);
14711 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014712}
14713
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014714/* Disable the VGA plane that we never use */
14715static void i915_disable_vga(struct drm_device *dev)
14716{
14717 struct drm_i915_private *dev_priv = dev->dev_private;
14718 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014719 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014720
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014721 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014722 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014723 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014724 sr1 = inb(VGA_SR_DATA);
14725 outb(sr1 | 1<<5, VGA_SR_DATA);
14726 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14727 udelay(300);
14728
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014729 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014730 POSTING_READ(vga_reg);
14731}
14732
Daniel Vetterf8175862012-04-10 15:50:11 +020014733void intel_modeset_init_hw(struct drm_device *dev)
14734{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014735 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014736 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014737 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014738 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014739}
14740
Jesse Barnes79e53942008-11-07 14:24:08 -080014741void intel_modeset_init(struct drm_device *dev)
14742{
Jesse Barnes652c3932009-08-17 13:31:43 -070014743 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014744 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014745 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014746 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014747
14748 drm_mode_config_init(dev);
14749
14750 dev->mode_config.min_width = 0;
14751 dev->mode_config.min_height = 0;
14752
Dave Airlie019d96c2011-09-29 16:20:42 +010014753 dev->mode_config.preferred_depth = 24;
14754 dev->mode_config.prefer_shadow = 1;
14755
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014756 dev->mode_config.allow_fb_modifiers = true;
14757
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014758 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014759
Jesse Barnesb690e962010-07-19 13:53:12 -070014760 intel_init_quirks(dev);
14761
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014762 intel_init_pm(dev);
14763
Ben Widawskye3c74752013-04-05 13:12:39 -070014764 if (INTEL_INFO(dev)->num_pipes == 0)
14765 return;
14766
Lukas Wunner69f92f62015-07-15 13:57:35 +020014767 /*
14768 * There may be no VBT; and if the BIOS enabled SSC we can
14769 * just keep using it to avoid unnecessary flicker. Whereas if the
14770 * BIOS isn't using it, don't assume it will work even if the VBT
14771 * indicates as much.
14772 */
14773 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14774 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14775 DREF_SSC1_ENABLE);
14776
14777 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14778 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14779 bios_lvds_use_ssc ? "en" : "dis",
14780 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14781 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14782 }
14783 }
14784
Jesse Barnese70236a2009-09-21 10:42:27 -070014785 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014786 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014787
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014788 if (IS_GEN2(dev)) {
14789 dev->mode_config.max_width = 2048;
14790 dev->mode_config.max_height = 2048;
14791 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014792 dev->mode_config.max_width = 4096;
14793 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014794 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014795 dev->mode_config.max_width = 8192;
14796 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014797 }
Damien Lespiau068be562014-03-28 14:17:49 +000014798
Ville Syrjälädc41c152014-08-13 11:57:05 +030014799 if (IS_845G(dev) || IS_I865G(dev)) {
14800 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14801 dev->mode_config.cursor_height = 1023;
14802 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014803 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14804 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14805 } else {
14806 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14807 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14808 }
14809
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014810 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014811
Zhao Yakui28c97732009-10-09 11:39:41 +080014812 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014813 INTEL_INFO(dev)->num_pipes,
14814 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014815
Damien Lespiau055e3932014-08-18 13:49:10 +010014816 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014817 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014818 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014819 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014820 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014821 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014822 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014823 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014824 }
14825
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014826 intel_update_czclk(dev_priv);
14827 intel_update_cdclk(dev);
14828
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014829 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014830
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014831 /* Just disable it once at startup */
14832 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014833 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014834
14835 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014836 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014837
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014838 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014839 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014840 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014841
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014842 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014843 struct intel_initial_plane_config plane_config = {};
14844
Jesse Barnes46f297f2014-03-07 08:57:48 -080014845 if (!crtc->active)
14846 continue;
14847
Jesse Barnes46f297f2014-03-07 08:57:48 -080014848 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014849 * Note that reserving the BIOS fb up front prevents us
14850 * from stuffing other stolen allocations like the ring
14851 * on top. This prevents some ugliness at boot time, and
14852 * can even allow for smooth boot transitions if the BIOS
14853 * fb is large enough for the active pipe configuration.
14854 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014855 dev_priv->display.get_initial_plane_config(crtc,
14856 &plane_config);
14857
14858 /*
14859 * If the fb is shared between multiple heads, we'll
14860 * just get the first one.
14861 */
14862 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014863 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014864}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014865
Daniel Vetter7fad7982012-07-04 17:51:47 +020014866static void intel_enable_pipe_a(struct drm_device *dev)
14867{
14868 struct intel_connector *connector;
14869 struct drm_connector *crt = NULL;
14870 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014871 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014872
14873 /* We can't just switch on the pipe A, we need to set things up with a
14874 * proper mode and output configuration. As a gross hack, enable pipe A
14875 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014876 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014877 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14878 crt = &connector->base;
14879 break;
14880 }
14881 }
14882
14883 if (!crt)
14884 return;
14885
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014886 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014887 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014888}
14889
Daniel Vetterfa555832012-10-10 23:14:00 +020014890static bool
14891intel_check_plane_mapping(struct intel_crtc *crtc)
14892{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014893 struct drm_device *dev = crtc->base.dev;
14894 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014895 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014896
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014897 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014898 return true;
14899
Ville Syrjälä649636e2015-09-22 19:50:01 +030014900 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014901
14902 if ((val & DISPLAY_PLANE_ENABLE) &&
14903 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14904 return false;
14905
14906 return true;
14907}
14908
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014909static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14910{
14911 struct drm_device *dev = crtc->base.dev;
14912 struct intel_encoder *encoder;
14913
14914 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14915 return true;
14916
14917 return false;
14918}
14919
Daniel Vetter24929352012-07-02 20:28:59 +020014920static void intel_sanitize_crtc(struct intel_crtc *crtc)
14921{
14922 struct drm_device *dev = crtc->base.dev;
14923 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014924 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014925
Daniel Vetter24929352012-07-02 20:28:59 +020014926 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014927 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014928 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14929
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014930 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014931 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014932 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014933 struct intel_plane *plane;
14934
Daniel Vetter96256042015-02-13 21:03:42 +010014935 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014936
14937 /* Disable everything but the primary plane */
14938 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14939 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14940 continue;
14941
14942 plane->disable_plane(&plane->base, &crtc->base);
14943 }
Daniel Vetter96256042015-02-13 21:03:42 +010014944 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014945
Daniel Vetter24929352012-07-02 20:28:59 +020014946 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014947 * disable the crtc (and hence change the state) if it is wrong. Note
14948 * that gen4+ has a fixed plane -> pipe mapping. */
14949 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014950 bool plane;
14951
Daniel Vetter24929352012-07-02 20:28:59 +020014952 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14953 crtc->base.base.id);
14954
14955 /* Pipe has the wrong plane attached and the plane is active.
14956 * Temporarily change the plane mapping and disable everything
14957 * ... */
14958 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014959 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014960 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014961 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014962 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014963 }
Daniel Vetter24929352012-07-02 20:28:59 +020014964
Daniel Vetter7fad7982012-07-04 17:51:47 +020014965 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14966 crtc->pipe == PIPE_A && !crtc->active) {
14967 /* BIOS forgot to enable pipe A, this mostly happens after
14968 * resume. Force-enable the pipe to fix this, the update_dpms
14969 * call below we restore the pipe to the right state, but leave
14970 * the required bits on. */
14971 intel_enable_pipe_a(dev);
14972 }
14973
Daniel Vetter24929352012-07-02 20:28:59 +020014974 /* Adjust the state of the output pipe according to whether we
14975 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014976 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014977 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014978
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014979 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014980 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014981
14982 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014983 * functions or because of calls to intel_crtc_disable_noatomic,
14984 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014985 * pipe A quirk. */
14986 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14987 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014988 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014989 crtc->active ? "enabled" : "disabled");
14990
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020014991 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014992 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014993 crtc->base.enabled = crtc->active;
14994
14995 /* Because we only establish the connector -> encoder ->
14996 * crtc links if something is active, this means the
14997 * crtc is now deactivated. Break the links. connector
14998 * -> encoder links are only establish when things are
14999 * actually up, hence no need to break them. */
15000 WARN_ON(crtc->active);
15001
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015002 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015003 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015004 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015005
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015006 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015007 /*
15008 * We start out with underrun reporting disabled to avoid races.
15009 * For correct bookkeeping mark this on active crtcs.
15010 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015011 * Also on gmch platforms we dont have any hardware bits to
15012 * disable the underrun reporting. Which means we need to start
15013 * out with underrun reporting disabled also on inactive pipes,
15014 * since otherwise we'll complain about the garbage we read when
15015 * e.g. coming up after runtime pm.
15016 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015017 * No protection against concurrent access is required - at
15018 * worst a fifo underrun happens which also sets this to false.
15019 */
15020 crtc->cpu_fifo_underrun_disabled = true;
15021 crtc->pch_fifo_underrun_disabled = true;
15022 }
Daniel Vetter24929352012-07-02 20:28:59 +020015023}
15024
15025static void intel_sanitize_encoder(struct intel_encoder *encoder)
15026{
15027 struct intel_connector *connector;
15028 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015029 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015030
15031 /* We need to check both for a crtc link (meaning that the
15032 * encoder is active and trying to read from a pipe) and the
15033 * pipe itself being active. */
15034 bool has_active_crtc = encoder->base.crtc &&
15035 to_intel_crtc(encoder->base.crtc)->active;
15036
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015037 for_each_intel_connector(dev, connector) {
15038 if (connector->base.encoder != &encoder->base)
15039 continue;
15040
15041 active = true;
15042 break;
15043 }
15044
15045 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015046 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15047 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015048 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015049
15050 /* Connector is active, but has no active pipe. This is
15051 * fallout from our resume register restoring. Disable
15052 * the encoder manually again. */
15053 if (encoder->base.crtc) {
15054 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15055 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015056 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015057 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015058 if (encoder->post_disable)
15059 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015060 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015061 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015062
15063 /* Inconsistent output/port/pipe state happens presumably due to
15064 * a bug in one of the get_hw_state functions. Or someplace else
15065 * in our code, like the register restore mess on resume. Clamp
15066 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015067 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015068 if (connector->encoder != encoder)
15069 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015070 connector->base.dpms = DRM_MODE_DPMS_OFF;
15071 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015072 }
15073 }
15074 /* Enabled encoders without active connectors will be fixed in
15075 * the crtc fixup. */
15076}
15077
Imre Deak04098752014-02-18 00:02:16 +020015078void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015079{
15080 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015081 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015082
Imre Deak04098752014-02-18 00:02:16 +020015083 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15084 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15085 i915_disable_vga(dev);
15086 }
15087}
15088
15089void i915_redisable_vga(struct drm_device *dev)
15090{
15091 struct drm_i915_private *dev_priv = dev->dev_private;
15092
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015093 /* This function can be called both from intel_modeset_setup_hw_state or
15094 * at a very early point in our resume sequence, where the power well
15095 * structures are not yet restored. Since this function is at a very
15096 * paranoid "someone might have enabled VGA while we were not looking"
15097 * level, just check if the power well is enabled instead of trying to
15098 * follow the "don't touch the power well if we don't need it" policy
15099 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015100 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015101 return;
15102
Imre Deak04098752014-02-18 00:02:16 +020015103 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015104}
15105
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015106static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015107{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015108 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015109
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015110 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015111}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015112
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015113/* FIXME read out full plane state for all planes */
15114static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015115{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015116 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015117 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015118 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015119
Matt Roper261a27d2015-10-08 15:28:25 -070015120 plane_state->visible =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015121 primary_get_hw_state(to_intel_plane(primary));
15122
15123 if (plane_state->visible)
15124 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015125}
15126
Daniel Vetter30e984d2013-06-05 13:34:17 +020015127static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015128{
15129 struct drm_i915_private *dev_priv = dev->dev_private;
15130 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015131 struct intel_crtc *crtc;
15132 struct intel_encoder *encoder;
15133 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015134 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015135
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015136 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015137 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015138 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015139 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015140
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015141 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015142 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015143
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015144 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015145 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015146
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015147 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015148
15149 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15150 crtc->base.base.id,
15151 crtc->active ? "enabled" : "disabled");
15152 }
15153
Daniel Vetter53589012013-06-05 13:34:16 +020015154 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15155 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15156
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015157 pll->on = pll->get_hw_state(dev_priv, pll,
15158 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015159 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015160 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015161 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015162 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015163 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015164 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015165 }
Daniel Vetter53589012013-06-05 13:34:16 +020015166 }
Daniel Vetter53589012013-06-05 13:34:16 +020015167
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015168 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015169 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015170
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015171 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015172 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015173 }
15174
Damien Lespiaub2784e12014-08-05 11:29:37 +010015175 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015176 pipe = 0;
15177
15178 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015179 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15180 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015181 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015182 } else {
15183 encoder->base.crtc = NULL;
15184 }
15185
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015186 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015187 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015188 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015189 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015190 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015191 }
15192
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015193 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015194 if (connector->get_hw_state(connector)) {
15195 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015196 connector->base.encoder = &connector->encoder->base;
15197 } else {
15198 connector->base.dpms = DRM_MODE_DPMS_OFF;
15199 connector->base.encoder = NULL;
15200 }
15201 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15202 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015203 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015204 connector->base.encoder ? "enabled" : "disabled");
15205 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015206
15207 for_each_intel_crtc(dev, crtc) {
15208 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15209
15210 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15211 if (crtc->base.state->active) {
15212 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15213 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15214 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15215
15216 /*
15217 * The initial mode needs to be set in order to keep
15218 * the atomic core happy. It wants a valid mode if the
15219 * crtc's enabled, so we do the above call.
15220 *
15221 * At this point some state updated by the connectors
15222 * in their ->detect() callback has not run yet, so
15223 * no recalculation can be done yet.
15224 *
15225 * Even if we could do a recalculation and modeset
15226 * right now it would cause a double modeset if
15227 * fbdev or userspace chooses a different initial mode.
15228 *
15229 * If that happens, someone indicated they wanted a
15230 * mode change, which means it's safe to do a full
15231 * recalculation.
15232 */
15233 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015234
15235 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15236 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015237 }
15238 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015239}
15240
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015241/* Scan out the current hw modeset state,
15242 * and sanitizes it to the current state
15243 */
15244static void
15245intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015246{
15247 struct drm_i915_private *dev_priv = dev->dev_private;
15248 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015249 struct intel_crtc *crtc;
15250 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015251 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015252
15253 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015254
15255 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015256 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015257 intel_sanitize_encoder(encoder);
15258 }
15259
Damien Lespiau055e3932014-08-18 13:49:10 +010015260 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015261 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15262 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015263 intel_dump_pipe_config(crtc, crtc->config,
15264 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015265 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015266
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015267 intel_modeset_update_connector_atomic_state(dev);
15268
Daniel Vetter35c95372013-07-17 06:55:04 +020015269 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15270 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15271
15272 if (!pll->on || pll->active)
15273 continue;
15274
15275 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15276
15277 pll->disable(dev_priv, pll);
15278 pll->on = false;
15279 }
15280
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015281 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015282 vlv_wm_get_hw_state(dev);
15283 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015284 skl_wm_get_hw_state(dev);
15285 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015286 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015287
15288 for_each_intel_crtc(dev, crtc) {
15289 unsigned long put_domains;
15290
15291 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15292 if (WARN_ON(put_domains))
15293 modeset_put_power_domains(dev_priv, put_domains);
15294 }
15295 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015296}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015297
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015298void intel_display_resume(struct drm_device *dev)
15299{
15300 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15301 struct intel_connector *conn;
15302 struct intel_plane *plane;
15303 struct drm_crtc *crtc;
15304 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015305
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015306 if (!state)
15307 return;
15308
15309 state->acquire_ctx = dev->mode_config.acquire_ctx;
15310
15311 /* preserve complete old state, including dpll */
15312 intel_atomic_get_shared_dpll_state(state);
15313
15314 for_each_crtc(dev, crtc) {
15315 struct drm_crtc_state *crtc_state =
15316 drm_atomic_get_crtc_state(state, crtc);
15317
15318 ret = PTR_ERR_OR_ZERO(crtc_state);
15319 if (ret)
15320 goto err;
15321
15322 /* force a restore */
15323 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015324 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015325
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015326 for_each_intel_plane(dev, plane) {
15327 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15328 if (ret)
15329 goto err;
15330 }
15331
15332 for_each_intel_connector(dev, conn) {
15333 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15334 if (ret)
15335 goto err;
15336 }
15337
15338 intel_modeset_setup_hw_state(dev);
15339
15340 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015341 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015342 if (!ret)
15343 return;
15344
15345err:
15346 DRM_ERROR("Restoring old state failed with %i\n", ret);
15347 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015348}
15349
15350void intel_modeset_gem_init(struct drm_device *dev)
15351{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015352 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015353 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015354 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015355
Imre Deakae484342014-03-31 15:10:44 +030015356 mutex_lock(&dev->struct_mutex);
15357 intel_init_gt_powersave(dev);
15358 mutex_unlock(&dev->struct_mutex);
15359
Chris Wilson1833b132012-05-09 11:56:28 +010015360 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015361
15362 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015363
15364 /*
15365 * Make sure any fbs we allocated at startup are properly
15366 * pinned & fenced. When we do the allocation it's too early
15367 * for this.
15368 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015369 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015370 obj = intel_fb_obj(c->primary->fb);
15371 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015372 continue;
15373
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015374 mutex_lock(&dev->struct_mutex);
15375 ret = intel_pin_and_fence_fb_obj(c->primary,
15376 c->primary->fb,
15377 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015378 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015379 mutex_unlock(&dev->struct_mutex);
15380 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015381 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15382 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015383 drm_framebuffer_unreference(c->primary->fb);
15384 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015385 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015386 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015387 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015388 }
15389 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015390
15391 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015392}
15393
Imre Deak4932e2c2014-02-11 17:12:48 +020015394void intel_connector_unregister(struct intel_connector *intel_connector)
15395{
15396 struct drm_connector *connector = &intel_connector->base;
15397
15398 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015399 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015400}
15401
Jesse Barnes79e53942008-11-07 14:24:08 -080015402void intel_modeset_cleanup(struct drm_device *dev)
15403{
Jesse Barnes652c3932009-08-17 13:31:43 -070015404 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015405 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015406
Imre Deak2eb52522014-11-19 15:30:05 +020015407 intel_disable_gt_powersave(dev);
15408
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015409 intel_backlight_unregister(dev);
15410
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015411 /*
15412 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015413 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015414 * experience fancy races otherwise.
15415 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015416 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015417
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015418 /*
15419 * Due to the hpd irq storm handling the hotplug work can re-arm the
15420 * poll handlers. Hence disable polling after hpd handling is shut down.
15421 */
Keith Packardf87ea762010-10-03 19:36:26 -070015422 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015423
Jesse Barnes723bfd72010-10-07 16:01:13 -070015424 intel_unregister_dsm_handler();
15425
Paulo Zanoni7733b492015-07-07 15:26:04 -030015426 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015427
Chris Wilson1630fe72011-07-08 12:22:42 +010015428 /* flush any delayed tasks or pending work */
15429 flush_scheduled_work();
15430
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015431 /* destroy the backlight and sysfs files before encoders/connectors */
15432 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015433 struct intel_connector *intel_connector;
15434
15435 intel_connector = to_intel_connector(connector);
15436 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015437 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015438
Jesse Barnes79e53942008-11-07 14:24:08 -080015439 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015440
15441 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015442
15443 mutex_lock(&dev->struct_mutex);
15444 intel_cleanup_gt_powersave(dev);
15445 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015446}
15447
Dave Airlie28d52042009-09-21 14:33:58 +100015448/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015449 * Return which encoder is currently attached for connector.
15450 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015451struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015452{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015453 return &intel_attached_encoder(connector)->base;
15454}
Jesse Barnes79e53942008-11-07 14:24:08 -080015455
Chris Wilsondf0e9242010-09-09 16:20:55 +010015456void intel_connector_attach_encoder(struct intel_connector *connector,
15457 struct intel_encoder *encoder)
15458{
15459 connector->encoder = encoder;
15460 drm_mode_connector_attach_encoder(&connector->base,
15461 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015462}
Dave Airlie28d52042009-09-21 14:33:58 +100015463
15464/*
15465 * set vga decode state - true == enable VGA decode
15466 */
15467int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15468{
15469 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015470 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015471 u16 gmch_ctrl;
15472
Chris Wilson75fa0412014-02-07 18:37:02 -020015473 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15474 DRM_ERROR("failed to read control word\n");
15475 return -EIO;
15476 }
15477
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015478 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15479 return 0;
15480
Dave Airlie28d52042009-09-21 14:33:58 +100015481 if (state)
15482 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15483 else
15484 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015485
15486 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15487 DRM_ERROR("failed to write control word\n");
15488 return -EIO;
15489 }
15490
Dave Airlie28d52042009-09-21 14:33:58 +100015491 return 0;
15492}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015493
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015494struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015495
15496 u32 power_well_driver;
15497
Chris Wilson63b66e52013-08-08 15:12:06 +020015498 int num_transcoders;
15499
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015500 struct intel_cursor_error_state {
15501 u32 control;
15502 u32 position;
15503 u32 base;
15504 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015505 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015506
15507 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015508 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015509 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015510 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015511 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015512
15513 struct intel_plane_error_state {
15514 u32 control;
15515 u32 stride;
15516 u32 size;
15517 u32 pos;
15518 u32 addr;
15519 u32 surface;
15520 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015521 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015522
15523 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015524 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015525 enum transcoder cpu_transcoder;
15526
15527 u32 conf;
15528
15529 u32 htotal;
15530 u32 hblank;
15531 u32 hsync;
15532 u32 vtotal;
15533 u32 vblank;
15534 u32 vsync;
15535 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015536};
15537
15538struct intel_display_error_state *
15539intel_display_capture_error_state(struct drm_device *dev)
15540{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015541 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015542 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015543 int transcoders[] = {
15544 TRANSCODER_A,
15545 TRANSCODER_B,
15546 TRANSCODER_C,
15547 TRANSCODER_EDP,
15548 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015549 int i;
15550
Chris Wilson63b66e52013-08-08 15:12:06 +020015551 if (INTEL_INFO(dev)->num_pipes == 0)
15552 return NULL;
15553
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015554 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015555 if (error == NULL)
15556 return NULL;
15557
Imre Deak190be112013-11-25 17:15:31 +020015558 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015559 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15560
Damien Lespiau055e3932014-08-18 13:49:10 +010015561 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015562 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015563 __intel_display_power_is_enabled(dev_priv,
15564 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015565 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015566 continue;
15567
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015568 error->cursor[i].control = I915_READ(CURCNTR(i));
15569 error->cursor[i].position = I915_READ(CURPOS(i));
15570 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015571
15572 error->plane[i].control = I915_READ(DSPCNTR(i));
15573 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015574 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015575 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015576 error->plane[i].pos = I915_READ(DSPPOS(i));
15577 }
Paulo Zanonica291362013-03-06 20:03:14 -030015578 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15579 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015580 if (INTEL_INFO(dev)->gen >= 4) {
15581 error->plane[i].surface = I915_READ(DSPSURF(i));
15582 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15583 }
15584
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015585 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015586
Sonika Jindal3abfce72014-07-21 15:23:43 +053015587 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015588 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015589 }
15590
15591 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15592 if (HAS_DDI(dev_priv->dev))
15593 error->num_transcoders++; /* Account for eDP. */
15594
15595 for (i = 0; i < error->num_transcoders; i++) {
15596 enum transcoder cpu_transcoder = transcoders[i];
15597
Imre Deakddf9c532013-11-27 22:02:02 +020015598 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015599 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015600 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015601 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015602 continue;
15603
Chris Wilson63b66e52013-08-08 15:12:06 +020015604 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15605
15606 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15607 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15608 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15609 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15610 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15611 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15612 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015613 }
15614
15615 return error;
15616}
15617
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015618#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15619
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015620void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015621intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015622 struct drm_device *dev,
15623 struct intel_display_error_state *error)
15624{
Damien Lespiau055e3932014-08-18 13:49:10 +010015625 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015626 int i;
15627
Chris Wilson63b66e52013-08-08 15:12:06 +020015628 if (!error)
15629 return;
15630
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015631 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015632 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015633 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015634 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015635 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015636 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015637 err_printf(m, " Power: %s\n",
15638 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015639 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015640 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015641
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015642 err_printf(m, "Plane [%d]:\n", i);
15643 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15644 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015645 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015646 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15647 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015648 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015649 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015650 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015651 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015652 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15653 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015654 }
15655
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015656 err_printf(m, "Cursor [%d]:\n", i);
15657 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15658 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15659 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015660 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015661
15662 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015663 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015664 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015665 err_printf(m, " Power: %s\n",
15666 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015667 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15668 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15669 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15670 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15671 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15672 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15673 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15674 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015675}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015676
15677void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15678{
15679 struct intel_crtc *crtc;
15680
15681 for_each_intel_crtc(dev, crtc) {
15682 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015683
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015684 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015685
15686 work = crtc->unpin_work;
15687
15688 if (work && work->event &&
15689 work->event->base.file_priv == file) {
15690 kfree(work->event);
15691 work->event = NULL;
15692 }
15693
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015694 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015695 }
15696}