blob: 529b13ad4837caa88079b7b96d0db06f9d43a968 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002100 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002101 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 int reg;
2103 u32 val;
2104
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002105 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2106
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002107 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002108 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_sprites_disabled(dev_priv, pipe);
2110
Paulo Zanoni681e5812012-12-06 11:12:38 -02002111 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002112 pch_transcoder = TRANSCODER_A;
2113 else
2114 pch_transcoder = pipe;
2115
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 /*
2117 * A pipe without a PLL won't actually be able to drive bits from
2118 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2119 * need the check.
2120 */
Imre Deak50360402015-01-16 00:55:16 -08002121 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002122 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002123 assert_dsi_pll_enabled(dev_priv);
2124 else
2125 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002126 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002127 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002129 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002130 assert_fdi_tx_pll_enabled(dev_priv,
2131 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002132 }
2133 /* FIXME: assert CPU port conditions for SNB+ */
2134 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002136 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002138 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002139 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2140 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002141 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002142 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002143
2144 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002145 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146}
2147
2148/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002149 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002150 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002152 * Disable the pipe of @crtc, making sure that various hardware
2153 * specific requirements are met, if applicable, e.g. plane
2154 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155 *
2156 * Will wait until the pipe has shut down before returning.
2157 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002158static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002160 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002161 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002162 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 int reg;
2164 u32 val;
2165
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002166 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2167
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 /*
2169 * Make sure planes won't keep trying to pump pixels to us,
2170 * or we might hang the display.
2171 */
2172 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002173 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002174 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002176 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002178 if ((val & PIPECONF_ENABLE) == 0)
2179 return;
2180
Ville Syrjälä67adc642014-08-15 01:21:57 +03002181 /*
2182 * Double wide has implications for planes
2183 * so best keep it disabled when not needed.
2184 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002185 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002186 val &= ~PIPECONF_DOUBLE_WIDE;
2187
2188 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002189 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2190 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002191 val &= ~PIPECONF_ENABLE;
2192
2193 I915_WRITE(reg, val);
2194 if ((val & PIPECONF_ENABLE) == 0)
2195 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196}
2197
Chris Wilson693db182013-03-05 14:52:39 +00002198static bool need_vtd_wa(struct drm_device *dev)
2199{
2200#ifdef CONFIG_INTEL_IOMMU
2201 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2202 return true;
2203#endif
2204 return false;
2205}
2206
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002207unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002208intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002209 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002210{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002211 unsigned int tile_height;
2212 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002213
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002214 switch (fb_format_modifier) {
2215 case DRM_FORMAT_MOD_NONE:
2216 tile_height = 1;
2217 break;
2218 case I915_FORMAT_MOD_X_TILED:
2219 tile_height = IS_GEN2(dev) ? 16 : 8;
2220 break;
2221 case I915_FORMAT_MOD_Y_TILED:
2222 tile_height = 32;
2223 break;
2224 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002225 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002226 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002228 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002229 tile_height = 64;
2230 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002231 case 2:
2232 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002233 tile_height = 32;
2234 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002236 tile_height = 16;
2237 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002238 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002239 WARN_ONCE(1,
2240 "128-bit pixels are not supported for display!");
2241 tile_height = 16;
2242 break;
2243 }
2244 break;
2245 default:
2246 MISSING_CASE(fb_format_modifier);
2247 tile_height = 1;
2248 break;
2249 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002250
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 return tile_height;
2252}
2253
2254unsigned int
2255intel_fb_align_height(struct drm_device *dev, unsigned int height,
2256 uint32_t pixel_format, uint64_t fb_format_modifier)
2257{
2258 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002259 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002260}
2261
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002262static int
2263intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2264 const struct drm_plane_state *plane_state)
2265{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002266 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002267 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002268
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002269 *view = i915_ggtt_view_normal;
2270
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002271 if (!plane_state)
2272 return 0;
2273
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002274 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002275 return 0;
2276
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002277 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002278
2279 info->height = fb->height;
2280 info->pixel_format = fb->pixel_format;
2281 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002282 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002283 info->fb_modifier = fb->modifier[0];
2284
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002285 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002286 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002287 tile_pitch = PAGE_SIZE / tile_height;
2288 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2289 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2290 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2291
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002292 if (info->pixel_format == DRM_FORMAT_NV12) {
2293 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2294 fb->modifier[0], 1);
2295 tile_pitch = PAGE_SIZE / tile_height;
2296 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2297 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2298 tile_height);
2299 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2300 PAGE_SIZE;
2301 }
2302
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002303 return 0;
2304}
2305
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002306static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2307{
2308 if (INTEL_INFO(dev_priv)->gen >= 9)
2309 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002310 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2311 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002312 return 128 * 1024;
2313 else if (INTEL_INFO(dev_priv)->gen >= 4)
2314 return 4 * 1024;
2315 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002316 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317}
2318
Chris Wilson127bd2a2010-07-23 23:32:05 +01002319int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002320intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2321 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002322 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002324 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002325 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002326 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002327 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002328 u32 alignment;
2329 int ret;
2330
Matt Roperebcdd392014-07-09 16:22:11 -07002331 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2332
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002333 switch (fb->modifier[0]) {
2334 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002335 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002336 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002337 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002338 if (INTEL_INFO(dev)->gen >= 9)
2339 alignment = 256 * 1024;
2340 else {
2341 /* pin() will align the object as required by fence */
2342 alignment = 0;
2343 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002344 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002345 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002346 case I915_FORMAT_MOD_Yf_TILED:
2347 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2348 "Y tiling bo slipped through, driver bug!\n"))
2349 return -EINVAL;
2350 alignment = 1 * 1024 * 1024;
2351 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002352 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002353 MISSING_CASE(fb->modifier[0]);
2354 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 }
2356
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002357 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2358 if (ret)
2359 return ret;
2360
Chris Wilson693db182013-03-05 14:52:39 +00002361 /* Note that the w/a also requires 64 PTE of padding following the
2362 * bo. We currently fill all unused PTE with the shadow page and so
2363 * we should always have valid PTE following the scanout preventing
2364 * the VT-d warning.
2365 */
2366 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2367 alignment = 256 * 1024;
2368
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002369 /*
2370 * Global gtt pte registers are special registers which actually forward
2371 * writes to a chunk of system memory. Which means that there is no risk
2372 * that the register values disappear as soon as we call
2373 * intel_runtime_pm_put(), so it is correct to wrap only the
2374 * pin/unpin/fence and not more.
2375 */
2376 intel_runtime_pm_get(dev_priv);
2377
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002378 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2379 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002380 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002381 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002382
2383 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2384 * fence, whereas 965+ only requires a fence if using
2385 * framebuffer compression. For simplicity, we always install
2386 * a fence as the cost is not that onerous.
2387 */
Chris Wilson06d98132012-04-17 15:31:24 +01002388 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002389 if (ret == -EDEADLK) {
2390 /*
2391 * -EDEADLK means there are no free fences
2392 * no pending flips.
2393 *
2394 * This is propagated to atomic, but it uses
2395 * -EDEADLK to force a locking recovery, so
2396 * change the returned error to -EBUSY.
2397 */
2398 ret = -EBUSY;
2399 goto err_unpin;
2400 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002401 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002402
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002404
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002405 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002406 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002407
2408err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002409 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002410err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002411 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002412 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413}
2414
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002415static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2416 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002417{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002418 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002419 struct i915_ggtt_view view;
2420 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421
Matt Roperebcdd392014-07-09 16:22:11 -07002422 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2423
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002424 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2425 WARN_ONCE(ret, "Couldn't get view from plane state!");
2426
Chris Wilson1690e1e2011-12-14 13:57:08 +01002427 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002429}
2430
Daniel Vetterc2c75132012-07-05 12:17:30 +02002431/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2432 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002433unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2434 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002435 unsigned int tiling_mode,
2436 unsigned int cpp,
2437 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002438{
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 if (tiling_mode != I915_TILING_NONE) {
2440 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 tile_rows = *y / 8;
2443 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tiles = *x / (512/cpp);
2446 *x %= 512/cpp;
2447
2448 return tile_rows * pitch * 8 + tiles * 4096;
2449 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002450 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 unsigned int offset;
2452
2453 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002454 *y = (offset & alignment) / pitch;
2455 *x = ((offset & alignment) - *y * pitch) / cpp;
2456 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458}
2459
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002460static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002461{
2462 switch (format) {
2463 case DISPPLANE_8BPP:
2464 return DRM_FORMAT_C8;
2465 case DISPPLANE_BGRX555:
2466 return DRM_FORMAT_XRGB1555;
2467 case DISPPLANE_BGRX565:
2468 return DRM_FORMAT_RGB565;
2469 default:
2470 case DISPPLANE_BGRX888:
2471 return DRM_FORMAT_XRGB8888;
2472 case DISPPLANE_RGBX888:
2473 return DRM_FORMAT_XBGR8888;
2474 case DISPPLANE_BGRX101010:
2475 return DRM_FORMAT_XRGB2101010;
2476 case DISPPLANE_RGBX101010:
2477 return DRM_FORMAT_XBGR2101010;
2478 }
2479}
2480
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002481static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2482{
2483 switch (format) {
2484 case PLANE_CTL_FORMAT_RGB_565:
2485 return DRM_FORMAT_RGB565;
2486 default:
2487 case PLANE_CTL_FORMAT_XRGB_8888:
2488 if (rgb_order) {
2489 if (alpha)
2490 return DRM_FORMAT_ABGR8888;
2491 else
2492 return DRM_FORMAT_XBGR8888;
2493 } else {
2494 if (alpha)
2495 return DRM_FORMAT_ARGB8888;
2496 else
2497 return DRM_FORMAT_XRGB8888;
2498 }
2499 case PLANE_CTL_FORMAT_XRGB_2101010:
2500 if (rgb_order)
2501 return DRM_FORMAT_XBGR2101010;
2502 else
2503 return DRM_FORMAT_XRGB2101010;
2504 }
2505}
2506
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002507static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002508intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2509 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510{
2511 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002512 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513 struct drm_i915_gem_object *obj = NULL;
2514 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002515 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002516 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2517 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2518 PAGE_SIZE);
2519
2520 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
Chris Wilsonff2652e2014-03-10 08:07:02 +00002522 if (plane_config->size == 0)
2523 return false;
2524
Paulo Zanoni3badb492015-09-23 12:52:23 -03002525 /* If the FB is too big, just don't use it since fbdev is not very
2526 * important and we should probably use that space with FBC or other
2527 * features. */
2528 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2529 return false;
2530
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2532 base_aligned,
2533 base_aligned,
2534 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002536 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537
Damien Lespiau49af4492015-01-20 12:51:44 +00002538 obj->tiling_mode = plane_config->tiling;
2539 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002540 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002542 mode_cmd.pixel_format = fb->pixel_format;
2543 mode_cmd.width = fb->width;
2544 mode_cmd.height = fb->height;
2545 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002546 mode_cmd.modifier[0] = fb->modifier[0];
2547 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
2549 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002550 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552 DRM_DEBUG_KMS("intel fb init failed\n");
2553 goto out_unref_obj;
2554 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556
Daniel Vetterf6936e22015-03-26 12:17:05 +01002557 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560out_unref_obj:
2561 drm_gem_object_unreference(&obj->base);
2562 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 return false;
2564}
2565
Matt Roperafd65eb2015-02-03 13:10:04 -08002566/* Update plane->state->fb to match plane->fb after driver-internal updates */
2567static void
2568update_state_fb(struct drm_plane *plane)
2569{
2570 if (plane->fb == plane->state->fb)
2571 return;
2572
2573 if (plane->state->fb)
2574 drm_framebuffer_unreference(plane->state->fb);
2575 plane->state->fb = plane->fb;
2576 if (plane->state->fb)
2577 drm_framebuffer_reference(plane->state->fb);
2578}
2579
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002580static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002581intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2582 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002583{
2584 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 struct drm_crtc *c;
2587 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002588 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002590 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002591 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592
Damien Lespiau2d140302015-02-05 17:22:18 +00002593 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 return;
2595
Daniel Vetterf6936e22015-03-26 12:17:05 +01002596 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002597 fb = &plane_config->fb->base;
2598 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002599 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
Damien Lespiau2d140302015-02-05 17:22:18 +00002601 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
2603 /*
2604 * Failed to alloc the obj, check to see if we should share
2605 * an fb with another CRTC instead
2606 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002607 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 i = to_intel_crtc(c);
2609
2610 if (c == &intel_crtc->base)
2611 continue;
2612
Matt Roper2ff8fde2014-07-08 07:50:07 -07002613 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614 continue;
2615
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 fb = c->primary->fb;
2617 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 continue;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 drm_framebuffer_reference(fb);
2623 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624 }
2625 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626
2627 return;
2628
2629valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002630 plane_state->src_x = plane_state->src_y = 0;
2631 plane_state->src_w = fb->width << 16;
2632 plane_state->src_h = fb->height << 16;
2633
2634 plane_state->crtc_x = plane_state->src_y = 0;
2635 plane_state->crtc_w = fb->width;
2636 plane_state->crtc_h = fb->height;
2637
Daniel Vetter88595ac2015-03-26 12:42:24 +01002638 obj = intel_fb_obj(fb);
2639 if (obj->tiling_mode != I915_TILING_NONE)
2640 dev_priv->preserve_bios_swizzle = true;
2641
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002642 drm_framebuffer_reference(fb);
2643 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002644 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002645 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002646 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002647}
2648
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002649static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2650 struct drm_framebuffer *fb,
2651 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002652{
2653 struct drm_device *dev = crtc->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002656 struct drm_plane *primary = crtc->primary;
2657 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002658 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002659 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002660 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002661 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002662 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302663 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002664
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002665 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002666 I915_WRITE(reg, 0);
2667 if (INTEL_INFO(dev)->gen >= 4)
2668 I915_WRITE(DSPSURF(plane), 0);
2669 else
2670 I915_WRITE(DSPADDR(plane), 0);
2671 POSTING_READ(reg);
2672 return;
2673 }
2674
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675 obj = intel_fb_obj(fb);
2676 if (WARN_ON(obj == NULL))
2677 return;
2678
2679 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2680
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 dspcntr = DISPPLANE_GAMMA_ENABLE;
2682
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002683 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684
2685 if (INTEL_INFO(dev)->gen < 4) {
2686 if (intel_crtc->pipe == PIPE_B)
2687 dspcntr |= DISPPLANE_SEL_PIPE_B;
2688
2689 /* pipesrc and dspsize control the size that is scaled from,
2690 * which should always be the user's requested size.
2691 */
2692 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002696 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2697 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002698 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2699 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002700 I915_WRITE(PRIMPOS(plane), 0);
2701 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 }
2703
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 switch (fb->pixel_format) {
2705 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002706 dspcntr |= DISPPLANE_8BPP;
2707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_RGB565:
2712 dspcntr |= DISPPLANE_BGRX565;
2713 break;
2714 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_BGRX888;
2716 break;
2717 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_RGBX888;
2719 break;
2720 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_BGRX101010;
2722 break;
2723 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002725 break;
2726 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002727 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002728 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 if (INTEL_INFO(dev)->gen >= 4 &&
2731 obj->tiling_mode != I915_TILING_NONE)
2732 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002734 if (IS_G4X(dev))
2735 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2736
Ville Syrjäläb98971272014-08-27 16:51:22 +03002737 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002738
Daniel Vetterc2c75132012-07-05 12:17:30 +02002739 if (INTEL_INFO(dev)->gen >= 4) {
2740 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002741 intel_gen4_compute_page_offset(dev_priv,
2742 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002743 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002744 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002745 linear_offset -= intel_crtc->dspaddr_offset;
2746 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002747 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749
Matt Roper8e7d6882015-01-21 16:35:41 -08002750 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 dspcntr |= DISPPLANE_ROTATE_180;
2752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002753 x += (intel_crtc->config->pipe_src_w - 1);
2754 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302755
2756 /* Finding the last pixel of the last line of the display
2757 data and adding to linear_offset*/
2758 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002759 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2760 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 }
2762
Paulo Zanoni2db33662015-09-14 15:20:03 -03002763 intel_crtc->adjusted_x = x;
2764 intel_crtc->adjusted_y = y;
2765
Sonika Jindal48404c12014-08-22 14:06:04 +05302766 I915_WRITE(reg, dspcntr);
2767
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002768 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002769 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002770 I915_WRITE(DSPSURF(plane),
2771 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002773 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002775 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002777}
2778
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002779static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2780 struct drm_framebuffer *fb,
2781 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782{
2783 struct drm_device *dev = crtc->dev;
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002786 struct drm_plane *primary = crtc->primary;
2787 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002788 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002789 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002790 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002791 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002792 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302793 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002795 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002796 I915_WRITE(reg, 0);
2797 I915_WRITE(DSPSURF(plane), 0);
2798 POSTING_READ(reg);
2799 return;
2800 }
2801
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002802 obj = intel_fb_obj(fb);
2803 if (WARN_ON(obj == NULL))
2804 return;
2805
2806 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2807
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808 dspcntr = DISPPLANE_GAMMA_ENABLE;
2809
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002810 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811
2812 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2813 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2814
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 switch (fb->pixel_format) {
2816 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817 dspcntr |= DISPPLANE_8BPP;
2818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_RGB565:
2820 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002823 dspcntr |= DISPPLANE_BGRX888;
2824 break;
2825 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_RGBX888;
2827 break;
2828 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_BGRX101010;
2830 break;
2831 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002833 break;
2834 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002835 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 }
2837
2838 if (obj->tiling_mode != I915_TILING_NONE)
2839 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002841 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002842 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläb98971272014-08-27 16:51:22 +03002844 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002846 intel_gen4_compute_page_offset(dev_priv,
2847 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002848 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002849 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002850 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002851 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302852 dspcntr |= DISPPLANE_ROTATE_180;
2853
2854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002855 x += (intel_crtc->config->pipe_src_w - 1);
2856 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302857
2858 /* Finding the last pixel of the last line of the display
2859 data and adding to linear_offset*/
2860 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002861 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2862 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 }
2864 }
2865
Paulo Zanoni2db33662015-09-14 15:20:03 -03002866 intel_crtc->adjusted_x = x;
2867 intel_crtc->adjusted_y = y;
2868
Sonika Jindal48404c12014-08-22 14:06:04 +05302869 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002871 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002872 I915_WRITE(DSPSURF(plane),
2873 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002874 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002875 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2876 } else {
2877 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2878 I915_WRITE(DSPLINOFF(plane), linear_offset);
2879 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881}
2882
Damien Lespiaub3218032015-02-27 11:15:18 +00002883u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2884 uint32_t pixel_format)
2885{
2886 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2887
2888 /*
2889 * The stride is either expressed as a multiple of 64 bytes
2890 * chunks for linear buffers or in number of tiles for tiled
2891 * buffers.
2892 */
2893 switch (fb_modifier) {
2894 case DRM_FORMAT_MOD_NONE:
2895 return 64;
2896 case I915_FORMAT_MOD_X_TILED:
2897 if (INTEL_INFO(dev)->gen == 2)
2898 return 128;
2899 return 512;
2900 case I915_FORMAT_MOD_Y_TILED:
2901 /* No need to check for old gens and Y tiling since this is
2902 * about the display engine and those will be blocked before
2903 * we get here.
2904 */
2905 return 128;
2906 case I915_FORMAT_MOD_Yf_TILED:
2907 if (bits_per_pixel == 8)
2908 return 64;
2909 else
2910 return 128;
2911 default:
2912 MISSING_CASE(fb_modifier);
2913 return 64;
2914 }
2915}
2916
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002917u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2918 struct drm_i915_gem_object *obj,
2919 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002921 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002922 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002923 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002924
2925 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002926 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002928 vma = i915_gem_obj_to_ggtt_view(obj, view);
2929 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2930 view->type))
2931 return -1;
2932
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002933 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002934
2935 if (plane == 1) {
2936 offset += vma->ggtt_view.rotation_info.uv_start_page *
2937 PAGE_SIZE;
2938 }
2939
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002940 WARN_ON(upper_32_bits(offset));
2941
2942 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002943}
2944
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002945static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2946{
2947 struct drm_device *dev = intel_crtc->base.dev;
2948 struct drm_i915_private *dev_priv = dev->dev_private;
2949
2950 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2951 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002953}
2954
Chandra Kondurua1b22782015-04-07 15:28:45 -07002955/*
2956 * This function detaches (aka. unbinds) unused scalers in hardware
2957 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002958static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002959{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002960 struct intel_crtc_scaler_state *scaler_state;
2961 int i;
2962
Chandra Kondurua1b22782015-04-07 15:28:45 -07002963 scaler_state = &intel_crtc->config->scaler_state;
2964
2965 /* loop through and disable scalers that aren't in use */
2966 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002967 if (!scaler_state->scalers[i].in_use)
2968 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002969 }
2970}
2971
Chandra Konduru6156a452015-04-27 13:48:39 -07002972u32 skl_plane_ctl_format(uint32_t pixel_format)
2973{
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002975 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 /*
2984 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2985 * to be already pre-multiplied. We need to add a knob (or a different
2986 * DRM_FORMAT) for user-space to configure that.
2987 */
2988 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003007 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003009
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011}
3012
3013u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3014{
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 switch (fb_modifier) {
3016 case DRM_FORMAT_MOD_NONE:
3017 break;
3018 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 default:
3025 MISSING_CASE(fb_modifier);
3026 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003027
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029}
3030
3031u32 skl_plane_ctl_rotation(unsigned int rotation)
3032{
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 switch (rotation) {
3034 case BIT(DRM_ROTATE_0):
3035 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303036 /*
3037 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3038 * while i915 HW rotation is clockwise, thats why this swapping.
3039 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003040 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303041 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003043 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303045 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 default:
3047 MISSING_CASE(rotation);
3048 }
3049
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003050 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003051}
3052
Damien Lespiau70d21f02013-07-03 21:06:04 +01003053static void skylake_update_primary_plane(struct drm_crtc *crtc,
3054 struct drm_framebuffer *fb,
3055 int x, int y)
3056{
3057 struct drm_device *dev = crtc->dev;
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003060 struct drm_plane *plane = crtc->primary;
3061 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062 struct drm_i915_gem_object *obj;
3063 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303064 u32 plane_ctl, stride_div, stride;
3065 u32 tile_height, plane_offset, plane_size;
3066 unsigned int rotation;
3067 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003068 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003069 struct intel_crtc_state *crtc_state = intel_crtc->config;
3070 struct intel_plane_state *plane_state;
3071 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3072 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3073 int scaler_id = -1;
3074
Chandra Konduru6156a452015-04-27 13:48:39 -07003075 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003077 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003078 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3079 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3080 POSTING_READ(PLANE_CTL(pipe, 0));
3081 return;
3082 }
3083
3084 plane_ctl = PLANE_CTL_ENABLE |
3085 PLANE_CTL_PIPE_GAMMA_ENABLE |
3086 PLANE_CTL_PIPE_CSC_ENABLE;
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3089 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003090 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303091
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303092 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003093 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003094
Damien Lespiaub3218032015-02-27 11:15:18 +00003095 obj = intel_fb_obj(fb);
3096 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3097 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003098 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003100 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003101
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003102 scaler_id = plane_state->scaler_id;
3103 src_x = plane_state->src.x1 >> 16;
3104 src_y = plane_state->src.y1 >> 16;
3105 src_w = drm_rect_width(&plane_state->src) >> 16;
3106 src_h = drm_rect_height(&plane_state->src) >> 16;
3107 dst_x = plane_state->dst.x1;
3108 dst_y = plane_state->dst.y1;
3109 dst_w = drm_rect_width(&plane_state->dst);
3110 dst_h = drm_rect_height(&plane_state->dst);
3111
3112 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003113
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 if (intel_rotation_90_or_270(rotation)) {
3115 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003116 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003117 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303118 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003119 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003121 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 } else {
3123 stride = fb->pitches[0] / stride_div;
3124 x_offset = x;
3125 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003126 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 }
3128 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003129
Paulo Zanoni2db33662015-09-14 15:20:03 -03003130 intel_crtc->adjusted_x = x_offset;
3131 intel_crtc->adjusted_y = y_offset;
3132
Damien Lespiau70d21f02013-07-03 21:06:04 +01003133 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303134 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3135 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3136 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003137
3138 if (scaler_id >= 0) {
3139 uint32_t ps_ctrl = 0;
3140
3141 WARN_ON(!dst_w || !dst_h);
3142 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3143 crtc_state->scaler_state.scalers[scaler_id].mode;
3144 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3145 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3146 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3147 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3148 I915_WRITE(PLANE_POS(pipe, 0), 0);
3149 } else {
3150 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3151 }
3152
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003153 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003154
3155 POSTING_READ(PLANE_SURF(pipe, 0));
3156}
3157
Jesse Barnes17638cd2011-06-24 12:19:23 -07003158/* Assume fb object is pinned & idle & fenced and just update base pointers */
3159static int
3160intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3161 int x, int y, enum mode_set_atomic state)
3162{
3163 struct drm_device *dev = crtc->dev;
3164 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003165
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003166 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003167 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003168
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003169 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3170
3171 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003172}
3173
Ville Syrjälä75147472014-11-24 18:28:11 +02003174static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176 struct drm_crtc *crtc;
3177
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003178 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3180 enum plane plane = intel_crtc->plane;
3181
3182 intel_prepare_page_flip(dev, plane);
3183 intel_finish_page_flip_plane(dev, plane);
3184 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003185}
3186
3187static void intel_update_primary_planes(struct drm_device *dev)
3188{
Ville Syrjälä75147472014-11-24 18:28:11 +02003189 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003192 struct intel_plane *plane = to_intel_plane(crtc->primary);
3193 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003194
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003195 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 plane_state = to_intel_plane_state(plane->base.state);
3197
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003198 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003199 plane->commit_plane(&plane->base, plane_state);
3200
3201 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202 }
3203}
3204
Ville Syrjälä75147472014-11-24 18:28:11 +02003205void intel_prepare_reset(struct drm_device *dev)
3206{
3207 /* no reset support for gen2 */
3208 if (IS_GEN2(dev))
3209 return;
3210
3211 /* reset doesn't touch the display */
3212 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3213 return;
3214
3215 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003216 /*
3217 * Disabling the crtcs gracefully seems nicer. Also the
3218 * g33 docs say we should at least disable all the planes.
3219 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003220 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003221}
3222
3223void intel_finish_reset(struct drm_device *dev)
3224{
3225 struct drm_i915_private *dev_priv = to_i915(dev);
3226
3227 /*
3228 * Flips in the rings will be nuked by the reset,
3229 * so complete all pending flips so that user space
3230 * will get its events and not get stuck.
3231 */
3232 intel_complete_page_flips(dev);
3233
3234 /* no reset support for gen2 */
3235 if (IS_GEN2(dev))
3236 return;
3237
3238 /* reset doesn't touch the display */
3239 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3240 /*
3241 * Flips in the rings have been nuked by the reset,
3242 * so update the base address of all primary
3243 * planes to the the last fb to make sure we're
3244 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003245 *
3246 * FIXME: Atomic will make this obsolete since we won't schedule
3247 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003248 */
3249 intel_update_primary_planes(dev);
3250 return;
3251 }
3252
3253 /*
3254 * The display has been reset as well,
3255 * so need a full re-initialization.
3256 */
3257 intel_runtime_pm_disable_interrupts(dev_priv);
3258 intel_runtime_pm_enable_interrupts(dev_priv);
3259
3260 intel_modeset_init_hw(dev);
3261
3262 spin_lock_irq(&dev_priv->irq_lock);
3263 if (dev_priv->display.hpd_irq_setup)
3264 dev_priv->display.hpd_irq_setup(dev);
3265 spin_unlock_irq(&dev_priv->irq_lock);
3266
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003267 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003268
3269 intel_hpd_init(dev_priv);
3270
3271 drm_modeset_unlock_all(dev);
3272}
3273
Chris Wilson7d5e3792014-03-04 13:15:08 +00003274static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3275{
3276 struct drm_device *dev = crtc->dev;
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003279 bool pending;
3280
3281 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3282 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3283 return false;
3284
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003285 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003286 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003287 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003288
3289 return pending;
3290}
3291
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003292static void intel_update_pipe_config(struct intel_crtc *crtc,
3293 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003297 struct intel_crtc_state *pipe_config =
3298 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003299
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003300 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3301 crtc->base.mode = crtc->base.state->mode;
3302
3303 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3304 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3305 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003306
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003307 if (HAS_DDI(dev))
3308 intel_set_pipe_csc(&crtc->base);
3309
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003310 /*
3311 * Update pipe size and adjust fitter if needed: the reason for this is
3312 * that in compute_mode_changes we check the native mode (not the pfit
3313 * mode) to see if we can flip rather than do a full mode set. In the
3314 * fastboot case, we'll flip, but if we don't update the pipesrc and
3315 * pfit state, we'll end up with a big fb scanned out into the wrong
3316 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317 */
3318
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003320 ((pipe_config->pipe_src_w - 1) << 16) |
3321 (pipe_config->pipe_src_h - 1));
3322
3323 /* on skylake this is done by detaching scalers */
3324 if (INTEL_INFO(dev)->gen >= 9) {
3325 skl_detach_scalers(crtc);
3326
3327 if (pipe_config->pch_pfit.enabled)
3328 skylake_pfit_enable(crtc);
3329 } else if (HAS_PCH_SPLIT(dev)) {
3330 if (pipe_config->pch_pfit.enabled)
3331 ironlake_pfit_enable(crtc);
3332 else if (old_crtc_state->pch_pfit.enabled)
3333 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003335}
3336
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003337static void intel_fdi_normal_train(struct drm_crtc *crtc)
3338{
3339 struct drm_device *dev = crtc->dev;
3340 struct drm_i915_private *dev_priv = dev->dev_private;
3341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3342 int pipe = intel_crtc->pipe;
3343 u32 reg, temp;
3344
3345 /* enable normal train */
3346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003348 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3350 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003351 } else {
3352 temp &= ~FDI_LINK_TRAIN_NONE;
3353 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003354 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003355 I915_WRITE(reg, temp);
3356
3357 reg = FDI_RX_CTL(pipe);
3358 temp = I915_READ(reg);
3359 if (HAS_PCH_CPT(dev)) {
3360 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3361 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE;
3365 }
3366 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3367
3368 /* wait one idle pattern time */
3369 POSTING_READ(reg);
3370 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003371
3372 /* IVB wants error correction enabled */
3373 if (IS_IVYBRIDGE(dev))
3374 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3375 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003376}
3377
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003378/* The FDI link training functions for ILK/Ibexpeak. */
3379static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3384 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003386
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003387 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003388 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003389
Adam Jacksone1a44742010-06-25 15:32:14 -04003390 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3391 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 reg = FDI_RX_IMR(pipe);
3393 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003394 temp &= ~FDI_RX_SYMBOL_LOCK;
3395 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 I915_WRITE(reg, temp);
3397 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 udelay(150);
3399
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 reg = FDI_TX_CTL(pipe);
3402 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003403 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003404 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405 temp &= ~FDI_LINK_TRAIN_NONE;
3406 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_RX_CTL(pipe);
3410 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411 temp &= ~FDI_LINK_TRAIN_NONE;
3412 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3414
3415 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 udelay(150);
3417
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003418 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003419 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3420 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3421 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003422
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003424 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3427
3428 if ((temp & FDI_RX_BIT_LOCK)) {
3429 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 break;
3432 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003434 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436
3437 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_TX_CTL(pipe);
3439 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 temp &= ~FDI_LINK_TRAIN_NONE;
3441 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 reg = FDI_RX_CTL(pipe);
3445 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 temp &= ~FDI_LINK_TRAIN_NONE;
3447 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 I915_WRITE(reg, temp);
3449
3450 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 udelay(150);
3452
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003454 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3457
3458 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 DRM_DEBUG_KMS("FDI train 2 done.\n");
3461 break;
3462 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003464 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466
3467 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003468
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469}
3470
Akshay Joshi0206e352011-08-16 15:34:10 -04003471static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3473 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3474 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3475 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3476};
3477
3478/* The FDI link training functions for SNB/Cougarpoint. */
3479static void gen6_fdi_link_train(struct drm_crtc *crtc)
3480{
3481 struct drm_device *dev = crtc->dev;
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3484 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003485 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486
Adam Jacksone1a44742010-06-25 15:32:14 -04003487 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3488 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 reg = FDI_RX_IMR(pipe);
3490 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 temp &= ~FDI_RX_SYMBOL_LOCK;
3492 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 I915_WRITE(reg, temp);
3494
3495 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003496 udelay(150);
3497
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 reg = FDI_TX_CTL(pipe);
3500 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003501 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003502 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503 temp &= ~FDI_LINK_TRAIN_NONE;
3504 temp |= FDI_LINK_TRAIN_PATTERN_1;
3505 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3506 /* SNB-B */
3507 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003509
Daniel Vetterd74cf322012-10-26 10:58:13 +02003510 I915_WRITE(FDI_RX_MISC(pipe),
3511 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3512
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 reg = FDI_RX_CTL(pipe);
3514 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 if (HAS_PCH_CPT(dev)) {
3516 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3518 } else {
3519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3523
3524 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 udelay(150);
3526
Akshay Joshi0206e352011-08-16 15:34:10 -04003527 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3531 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 I915_WRITE(reg, temp);
3533
3534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535 udelay(500);
3536
Sean Paulfa37d392012-03-02 12:53:39 -05003537 for (retry = 0; retry < 5; retry++) {
3538 reg = FDI_RX_IIR(pipe);
3539 temp = I915_READ(reg);
3540 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3541 if (temp & FDI_RX_BIT_LOCK) {
3542 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3543 DRM_DEBUG_KMS("FDI train 1 done.\n");
3544 break;
3545 }
3546 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 }
Sean Paulfa37d392012-03-02 12:53:39 -05003548 if (retry < 5)
3549 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 }
3551 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553
3554 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 temp &= ~FDI_LINK_TRAIN_NONE;
3558 temp |= FDI_LINK_TRAIN_PATTERN_2;
3559 if (IS_GEN6(dev)) {
3560 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3561 /* SNB-B */
3562 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3563 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 reg = FDI_RX_CTL(pipe);
3567 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 if (HAS_PCH_CPT(dev)) {
3569 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3570 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3571 } else {
3572 temp &= ~FDI_LINK_TRAIN_NONE;
3573 temp |= FDI_LINK_TRAIN_PATTERN_2;
3574 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 I915_WRITE(reg, temp);
3576
3577 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 udelay(150);
3579
Akshay Joshi0206e352011-08-16 15:34:10 -04003580 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 reg = FDI_TX_CTL(pipe);
3582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3584 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 I915_WRITE(reg, temp);
3586
3587 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588 udelay(500);
3589
Sean Paulfa37d392012-03-02 12:53:39 -05003590 for (retry = 0; retry < 5; retry++) {
3591 reg = FDI_RX_IIR(pipe);
3592 temp = I915_READ(reg);
3593 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3594 if (temp & FDI_RX_SYMBOL_LOCK) {
3595 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3596 DRM_DEBUG_KMS("FDI train 2 done.\n");
3597 break;
3598 }
3599 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600 }
Sean Paulfa37d392012-03-02 12:53:39 -05003601 if (retry < 5)
3602 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003603 }
3604 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003605 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003606
3607 DRM_DEBUG_KMS("FDI train done.\n");
3608}
3609
Jesse Barnes357555c2011-04-28 15:09:55 -07003610/* Manual link training for Ivy Bridge A0 parts */
3611static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3612{
3613 struct drm_device *dev = crtc->dev;
3614 struct drm_i915_private *dev_priv = dev->dev_private;
3615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3616 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003617 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003618
3619 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3620 for train result */
3621 reg = FDI_RX_IMR(pipe);
3622 temp = I915_READ(reg);
3623 temp &= ~FDI_RX_SYMBOL_LOCK;
3624 temp &= ~FDI_RX_BIT_LOCK;
3625 I915_WRITE(reg, temp);
3626
3627 POSTING_READ(reg);
3628 udelay(150);
3629
Daniel Vetter01a415f2012-10-27 15:58:40 +02003630 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3631 I915_READ(FDI_RX_IIR(pipe)));
3632
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 /* Try each vswing and preemphasis setting twice before moving on */
3634 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3635 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003636 reg = FDI_TX_CTL(pipe);
3637 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003638 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3639 temp &= ~FDI_TX_ENABLE;
3640 I915_WRITE(reg, temp);
3641
3642 reg = FDI_RX_CTL(pipe);
3643 temp = I915_READ(reg);
3644 temp &= ~FDI_LINK_TRAIN_AUTO;
3645 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3646 temp &= ~FDI_RX_ENABLE;
3647 I915_WRITE(reg, temp);
3648
3649 /* enable CPU FDI TX and PCH FDI RX */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003653 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003654 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003655 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003656 temp |= snb_b_fdi_train_param[j/2];
3657 temp |= FDI_COMPOSITE_SYNC;
3658 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3659
3660 I915_WRITE(FDI_RX_MISC(pipe),
3661 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3662
3663 reg = FDI_RX_CTL(pipe);
3664 temp = I915_READ(reg);
3665 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3666 temp |= FDI_COMPOSITE_SYNC;
3667 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3668
3669 POSTING_READ(reg);
3670 udelay(1); /* should be 0.5us */
3671
3672 for (i = 0; i < 4; i++) {
3673 reg = FDI_RX_IIR(pipe);
3674 temp = I915_READ(reg);
3675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3676
3677 if (temp & FDI_RX_BIT_LOCK ||
3678 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3679 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3680 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3681 i);
3682 break;
3683 }
3684 udelay(1); /* should be 0.5us */
3685 }
3686 if (i == 4) {
3687 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3688 continue;
3689 }
3690
3691 /* Train 2 */
3692 reg = FDI_TX_CTL(pipe);
3693 temp = I915_READ(reg);
3694 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3695 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3696 I915_WRITE(reg, temp);
3697
3698 reg = FDI_RX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3701 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003702 I915_WRITE(reg, temp);
3703
3704 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003705 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003706
Jesse Barnes139ccd32013-08-19 11:04:55 -07003707 for (i = 0; i < 4; i++) {
3708 reg = FDI_RX_IIR(pipe);
3709 temp = I915_READ(reg);
3710 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003711
Jesse Barnes139ccd32013-08-19 11:04:55 -07003712 if (temp & FDI_RX_SYMBOL_LOCK ||
3713 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3714 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3715 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3716 i);
3717 goto train_done;
3718 }
3719 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003720 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003721 if (i == 4)
3722 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003723 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003724
Jesse Barnes139ccd32013-08-19 11:04:55 -07003725train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003726 DRM_DEBUG_KMS("FDI train done.\n");
3727}
3728
Daniel Vetter88cefb62012-08-12 19:27:14 +02003729static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003731 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003733 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003734 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003735
Jesse Barnesc64e3112010-09-10 11:27:03 -07003736
Jesse Barnes0e23b992010-09-10 11:10:00 -07003737 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 reg = FDI_RX_CTL(pipe);
3739 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003740 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003741 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003742 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3744
3745 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 udelay(200);
3747
3748 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 temp = I915_READ(reg);
3750 I915_WRITE(reg, temp | FDI_PCDCLK);
3751
3752 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003753 udelay(200);
3754
Paulo Zanoni20749732012-11-23 15:30:38 -02003755 /* Enable CPU FDI TX PLL, always on for Ironlake */
3756 reg = FDI_TX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3759 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003760
Paulo Zanoni20749732012-11-23 15:30:38 -02003761 POSTING_READ(reg);
3762 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 }
3764}
3765
Daniel Vetter88cefb62012-08-12 19:27:14 +02003766static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3767{
3768 struct drm_device *dev = intel_crtc->base.dev;
3769 struct drm_i915_private *dev_priv = dev->dev_private;
3770 int pipe = intel_crtc->pipe;
3771 u32 reg, temp;
3772
3773 /* Switch from PCDclk to Rawclk */
3774 reg = FDI_RX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3777
3778 /* Disable CPU FDI TX PLL */
3779 reg = FDI_TX_CTL(pipe);
3780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3782
3783 POSTING_READ(reg);
3784 udelay(100);
3785
3786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3789
3790 /* Wait for the clocks to turn off. */
3791 POSTING_READ(reg);
3792 udelay(100);
3793}
3794
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003795static void ironlake_fdi_disable(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3800 int pipe = intel_crtc->pipe;
3801 u32 reg, temp;
3802
3803 /* disable CPU FDI tx and PCH FDI rx */
3804 reg = FDI_TX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3807 POSTING_READ(reg);
3808
3809 reg = FDI_RX_CTL(pipe);
3810 temp = I915_READ(reg);
3811 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003812 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003813 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3814
3815 POSTING_READ(reg);
3816 udelay(100);
3817
3818 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003819 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
3822 /* still set train pattern 1 */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 temp &= ~FDI_LINK_TRAIN_NONE;
3826 temp |= FDI_LINK_TRAIN_PATTERN_1;
3827 I915_WRITE(reg, temp);
3828
3829 reg = FDI_RX_CTL(pipe);
3830 temp = I915_READ(reg);
3831 if (HAS_PCH_CPT(dev)) {
3832 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3833 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3834 } else {
3835 temp &= ~FDI_LINK_TRAIN_NONE;
3836 temp |= FDI_LINK_TRAIN_PATTERN_1;
3837 }
3838 /* BPC in FDI rx is consistent with that in PIPECONF */
3839 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003840 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003841 I915_WRITE(reg, temp);
3842
3843 POSTING_READ(reg);
3844 udelay(100);
3845}
3846
Chris Wilson5dce5b932014-01-20 10:17:36 +00003847bool intel_has_pending_fb_unpin(struct drm_device *dev)
3848{
3849 struct intel_crtc *crtc;
3850
3851 /* Note that we don't need to be called with mode_config.lock here
3852 * as our list of CRTC objects is static for the lifetime of the
3853 * device and so cannot disappear as we iterate. Similarly, we can
3854 * happily treat the predicates as racy, atomic checks as userspace
3855 * cannot claim and pin a new fb without at least acquring the
3856 * struct_mutex and so serialising with us.
3857 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003858 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003859 if (atomic_read(&crtc->unpin_work_count) == 0)
3860 continue;
3861
3862 if (crtc->unpin_work)
3863 intel_wait_for_vblank(dev, crtc->pipe);
3864
3865 return true;
3866 }
3867
3868 return false;
3869}
3870
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003871static void page_flip_completed(struct intel_crtc *intel_crtc)
3872{
3873 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3874 struct intel_unpin_work *work = intel_crtc->unpin_work;
3875
3876 /* ensure that the unpin work is consistent wrt ->pending. */
3877 smp_rmb();
3878 intel_crtc->unpin_work = NULL;
3879
3880 if (work->event)
3881 drm_send_vblank_event(intel_crtc->base.dev,
3882 intel_crtc->pipe,
3883 work->event);
3884
3885 drm_crtc_vblank_put(&intel_crtc->base);
3886
3887 wake_up_all(&dev_priv->pending_flip_queue);
3888 queue_work(dev_priv->wq, &work->work);
3889
3890 trace_i915_flip_complete(intel_crtc->plane,
3891 work->pending_flip_obj);
3892}
3893
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003894static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003895{
Chris Wilson0f911282012-04-17 10:05:38 +01003896 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003897 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003898 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003899
Daniel Vetter2c10d572012-12-20 21:24:07 +01003900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003901
3902 ret = wait_event_interruptible_timeout(
3903 dev_priv->pending_flip_queue,
3904 !intel_crtc_has_pending_flip(crtc),
3905 60*HZ);
3906
3907 if (ret < 0)
3908 return ret;
3909
3910 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003912
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003913 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003914 if (intel_crtc->unpin_work) {
3915 WARN_ONCE(1, "Removing stuck page flip\n");
3916 page_flip_completed(intel_crtc);
3917 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003918 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003919 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003920
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003921 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922}
3923
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924/* Program iCLKIP clock to the desired frequency */
3925static void lpt_program_iclkip(struct drm_crtc *crtc)
3926{
3927 struct drm_device *dev = crtc->dev;
3928 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003929 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003930 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3931 u32 temp;
3932
Ville Syrjäläa5805162015-05-26 20:42:30 +03003933 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003934
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003935 /* It is necessary to ungate the pixclk gate prior to programming
3936 * the divisors, and gate it back when it is done.
3937 */
3938 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3939
3940 /* Disable SSCCTL */
3941 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003942 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3943 SBI_SSCCTL_DISABLE,
3944 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003945
3946 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003947 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 auxdiv = 1;
3949 divsel = 0x41;
3950 phaseinc = 0x20;
3951 } else {
3952 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003953 * but the adjusted_mode->crtc_clock in in KHz. To get the
3954 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955 * convert the virtual clock precision to KHz here for higher
3956 * precision.
3957 */
3958 u32 iclk_virtual_root_freq = 172800 * 1000;
3959 u32 iclk_pi_range = 64;
3960 u32 desired_divisor, msb_divisor_value, pi_value;
3961
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003962 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003963 msb_divisor_value = desired_divisor / iclk_pi_range;
3964 pi_value = desired_divisor % iclk_pi_range;
3965
3966 auxdiv = 0;
3967 divsel = msb_divisor_value - 2;
3968 phaseinc = pi_value;
3969 }
3970
3971 /* This should not happen with any sane values */
3972 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3973 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3974 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3975 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3976
3977 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003978 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 auxdiv,
3980 divsel,
3981 phasedir,
3982 phaseinc);
3983
3984 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003985 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3987 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3988 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3989 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3990 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3991 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993
3994 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003995 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3997 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003998 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999
4000 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004001 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004
4005 /* Wait for initialization time */
4006 udelay(24);
4007
4008 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004009
Ville Syrjäläa5805162015-05-26 20:42:30 +03004010 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004011}
4012
Daniel Vetter275f01b22013-05-03 11:49:47 +02004013static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4014 enum pipe pch_transcoder)
4015{
4016 struct drm_device *dev = crtc->base.dev;
4017 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004018 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004019
4020 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4021 I915_READ(HTOTAL(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4023 I915_READ(HBLANK(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4025 I915_READ(HSYNC(cpu_transcoder)));
4026
4027 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4028 I915_READ(VTOTAL(cpu_transcoder)));
4029 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4030 I915_READ(VBLANK(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4032 I915_READ(VSYNC(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4034 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4035}
4036
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004037static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004038{
4039 struct drm_i915_private *dev_priv = dev->dev_private;
4040 uint32_t temp;
4041
4042 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004043 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004044 return;
4045
4046 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4047 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4048
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004049 temp &= ~FDI_BC_BIFURCATION_SELECT;
4050 if (enable)
4051 temp |= FDI_BC_BIFURCATION_SELECT;
4052
4053 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004054 I915_WRITE(SOUTH_CHICKEN1, temp);
4055 POSTING_READ(SOUTH_CHICKEN1);
4056}
4057
4058static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4059{
4060 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061
4062 switch (intel_crtc->pipe) {
4063 case PIPE_A:
4064 break;
4065 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004066 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004067 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004068 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004069 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004070
4071 break;
4072 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004073 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004074
4075 break;
4076 default:
4077 BUG();
4078 }
4079}
4080
Jesse Barnesf67a5592011-01-05 10:31:48 -08004081/*
4082 * Enable PCH resources required for PCH ports:
4083 * - PCH PLLs
4084 * - FDI training & RX/TX
4085 * - update transcoder timings
4086 * - DP transcoding bits
4087 * - transcoder
4088 */
4089static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004090{
4091 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004092 struct drm_i915_private *dev_priv = dev->dev_private;
4093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4094 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004095 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004096
Daniel Vetterab9412b2013-05-03 11:49:46 +02004097 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004098
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004099 if (IS_IVYBRIDGE(dev))
4100 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4101
Daniel Vettercd986ab2012-10-26 10:58:12 +02004102 /* Write the TU size bits before fdi link training, so that error
4103 * detection works. */
4104 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4105 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4106
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004107 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004108 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004109
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004110 /* We need to program the right clock selection before writing the pixel
4111 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004112 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004113 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004114
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004116 temp |= TRANS_DPLL_ENABLE(pipe);
4117 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004118 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004119 temp |= sel;
4120 else
4121 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004122 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004124
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004125 /* XXX: pch pll's can be enabled any time before we enable the PCH
4126 * transcoder, and we actually should do this to not upset any PCH
4127 * transcoder that already use the clock when we share it.
4128 *
4129 * Note that enable_shared_dpll tries to do the right thing, but
4130 * get_shared_dpll unconditionally resets the pll - we need that to have
4131 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004132 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004133
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004134 /* set transcoder timing, panel must allow it */
4135 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004136 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004137
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004138 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004139
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004141 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004142 const struct drm_display_mode *adjusted_mode =
4143 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004144 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 reg = TRANS_DP_CTL(pipe);
4146 temp = I915_READ(reg);
4147 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004148 TRANS_DP_SYNC_MASK |
4149 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004150 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004151 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004152
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004153 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004155 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004156 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157
4158 switch (intel_trans_dp_port_sel(crtc)) {
4159 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004160 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161 break;
4162 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 break;
4165 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 break;
4168 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004169 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 }
4171
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 }
4174
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004175 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004176}
4177
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004178static void lpt_pch_enable(struct drm_crtc *crtc)
4179{
4180 struct drm_device *dev = crtc->dev;
4181 struct drm_i915_private *dev_priv = dev->dev_private;
4182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004183 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004184
Daniel Vetterab9412b2013-05-03 11:49:46 +02004185 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004186
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004187 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004188
Paulo Zanoni0540e482012-10-31 18:12:40 -02004189 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004190 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004191
Paulo Zanoni937bb612012-10-31 18:12:47 -02004192 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004193}
4194
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004195struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4196 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004197{
Daniel Vettere2b78262013-06-07 23:10:03 +02004198 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004199 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004200 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004201 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004202
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004203 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4204
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004205 if (HAS_PCH_IBX(dev_priv->dev)) {
4206 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004207 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004208 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004209
Daniel Vetter46edb022013-06-05 13:34:12 +02004210 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4211 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004212
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004213 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004214
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004215 goto found;
4216 }
4217
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304218 if (IS_BROXTON(dev_priv->dev)) {
4219 /* PLL is attached to port in bxt */
4220 struct intel_encoder *encoder;
4221 struct intel_digital_port *intel_dig_port;
4222
4223 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4224 if (WARN_ON(!encoder))
4225 return NULL;
4226
4227 intel_dig_port = enc_to_dig_port(&encoder->base);
4228 /* 1:1 mapping between ports and PLLs */
4229 i = (enum intel_dpll_id)intel_dig_port->port;
4230 pll = &dev_priv->shared_dplls[i];
4231 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4232 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004233 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304234
4235 goto found;
4236 }
4237
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004238 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4239 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240
4241 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004242 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243 continue;
4244
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004245 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 &shared_dpll[i].hw_state,
4247 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004248 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004249 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004250 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004251 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004252 goto found;
4253 }
4254 }
4255
4256 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004257 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4258 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004259 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004260 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4261 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004262 goto found;
4263 }
4264 }
4265
4266 return NULL;
4267
4268found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004269 if (shared_dpll[i].crtc_mask == 0)
4270 shared_dpll[i].hw_state =
4271 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004272
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004273 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004274 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4275 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004276
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004278
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004279 return pll;
4280}
4281
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004282static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004283{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 struct drm_i915_private *dev_priv = to_i915(state->dev);
4285 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004286 struct intel_shared_dpll *pll;
4287 enum intel_dpll_id i;
4288
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004289 if (!to_intel_atomic_state(state)->dpll_set)
4290 return;
4291
4292 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004293 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4294 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004296 }
4297}
4298
Daniel Vettera1520312013-05-03 11:49:50 +02004299static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004300{
4301 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004302 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004303 u32 temp;
4304
4305 temp = I915_READ(dslreg);
4306 udelay(500);
4307 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004308 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004309 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004310 }
4311}
4312
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004313static int
4314skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4315 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4316 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004317{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004318 struct intel_crtc_scaler_state *scaler_state =
4319 &crtc_state->scaler_state;
4320 struct intel_crtc *intel_crtc =
4321 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004322 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004323
4324 need_scaling = intel_rotation_90_or_270(rotation) ?
4325 (src_h != dst_w || src_w != dst_h):
4326 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004327
4328 /*
4329 * if plane is being disabled or scaler is no more required or force detach
4330 * - free scaler binded to this plane/crtc
4331 * - in order to do this, update crtc->scaler_usage
4332 *
4333 * Here scaler state in crtc_state is set free so that
4334 * scaler can be assigned to other user. Actual register
4335 * update to free the scaler is done in plane/panel-fit programming.
4336 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4337 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004338 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004339 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004340 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004341 scaler_state->scalers[*scaler_id].in_use = 0;
4342
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004343 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4344 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4345 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004346 scaler_state->scaler_users);
4347 *scaler_id = -1;
4348 }
4349 return 0;
4350 }
4351
4352 /* range checks */
4353 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4354 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4355
4356 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4357 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004358 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004359 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004360 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004361 return -EINVAL;
4362 }
4363
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 /* mark this plane as a scaler user in crtc_state */
4365 scaler_state->scaler_users |= (1 << scaler_user);
4366 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4367 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4368 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4369 scaler_state->scaler_users);
4370
4371 return 0;
4372}
4373
4374/**
4375 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4376 *
4377 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004378 *
4379 * Return
4380 * 0 - scaler_usage updated successfully
4381 * error - requested scaling cannot be supported or other error condition
4382 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004383int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384{
4385 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004386 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387
4388 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4389 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4390
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004391 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4393 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004394 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004395}
4396
4397/**
4398 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4399 *
4400 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004401 * @plane_state: atomic plane state to update
4402 *
4403 * Return
4404 * 0 - scaler_usage updated successfully
4405 * error - requested scaling cannot be supported or other error condition
4406 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004407static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4408 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409{
4410
4411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004412 struct intel_plane *intel_plane =
4413 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004414 struct drm_framebuffer *fb = plane_state->base.fb;
4415 int ret;
4416
4417 bool force_detach = !fb || !plane_state->visible;
4418
4419 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4420 intel_plane->base.base.id, intel_crtc->pipe,
4421 drm_plane_index(&intel_plane->base));
4422
4423 ret = skl_update_scaler(crtc_state, force_detach,
4424 drm_plane_index(&intel_plane->base),
4425 &plane_state->scaler_id,
4426 plane_state->base.rotation,
4427 drm_rect_width(&plane_state->src) >> 16,
4428 drm_rect_height(&plane_state->src) >> 16,
4429 drm_rect_width(&plane_state->dst),
4430 drm_rect_height(&plane_state->dst));
4431
4432 if (ret || plane_state->scaler_id < 0)
4433 return ret;
4434
Chandra Kondurua1b22782015-04-07 15:28:45 -07004435 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004436 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004437 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004438 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004439 return -EINVAL;
4440 }
4441
4442 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004443 switch (fb->pixel_format) {
4444 case DRM_FORMAT_RGB565:
4445 case DRM_FORMAT_XBGR8888:
4446 case DRM_FORMAT_XRGB8888:
4447 case DRM_FORMAT_ABGR8888:
4448 case DRM_FORMAT_ARGB8888:
4449 case DRM_FORMAT_XRGB2101010:
4450 case DRM_FORMAT_XBGR2101010:
4451 case DRM_FORMAT_YUYV:
4452 case DRM_FORMAT_YVYU:
4453 case DRM_FORMAT_UYVY:
4454 case DRM_FORMAT_VYUY:
4455 break;
4456 default:
4457 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4458 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4459 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004460 }
4461
Chandra Kondurua1b22782015-04-07 15:28:45 -07004462 return 0;
4463}
4464
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004465static void skylake_scaler_disable(struct intel_crtc *crtc)
4466{
4467 int i;
4468
4469 for (i = 0; i < crtc->num_scalers; i++)
4470 skl_detach_scaler(crtc, i);
4471}
4472
4473static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004474{
4475 struct drm_device *dev = crtc->base.dev;
4476 struct drm_i915_private *dev_priv = dev->dev_private;
4477 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004478 struct intel_crtc_scaler_state *scaler_state =
4479 &crtc->config->scaler_state;
4480
4481 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4482
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004483 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 int id;
4485
4486 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4487 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4488 return;
4489 }
4490
4491 id = scaler_state->scaler_id;
4492 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4493 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4494 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4495 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4496
4497 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004498 }
4499}
4500
Jesse Barnesb074cec2013-04-25 12:55:02 -07004501static void ironlake_pfit_enable(struct intel_crtc *crtc)
4502{
4503 struct drm_device *dev = crtc->base.dev;
4504 struct drm_i915_private *dev_priv = dev->dev_private;
4505 int pipe = crtc->pipe;
4506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004507 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004508 /* Force use of hard-coded filter coefficients
4509 * as some pre-programmed values are broken,
4510 * e.g. x201.
4511 */
4512 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4513 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4514 PF_PIPE_SEL_IVB(pipe));
4515 else
4516 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004517 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4518 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004519 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004520}
4521
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004522void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004523{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004528 return;
4529
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004530 /* We can only enable IPS after we enable a plane and wait for a vblank */
4531 intel_wait_for_vblank(dev, crtc->pipe);
4532
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004534 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004535 mutex_lock(&dev_priv->rps.hw_lock);
4536 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4537 mutex_unlock(&dev_priv->rps.hw_lock);
4538 /* Quoting Art Runyan: "its not safe to expect any particular
4539 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004540 * mailbox." Moreover, the mailbox may return a bogus state,
4541 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004542 */
4543 } else {
4544 I915_WRITE(IPS_CTL, IPS_ENABLE);
4545 /* The bit only becomes 1 in the next vblank, so this wait here
4546 * is essentially intel_wait_for_vblank. If we don't have this
4547 * and don't wait for vblanks until the end of crtc_enable, then
4548 * the HW state readout code will complain that the expected
4549 * IPS_CTL value is not the one we read. */
4550 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4551 DRM_ERROR("Timed out waiting for IPS enable\n");
4552 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004553}
4554
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004555void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004556{
4557 struct drm_device *dev = crtc->base.dev;
4558 struct drm_i915_private *dev_priv = dev->dev_private;
4559
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004560 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004561 return;
4562
4563 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004564 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004565 mutex_lock(&dev_priv->rps.hw_lock);
4566 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4567 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004568 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4569 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4570 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004571 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004572 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004573 POSTING_READ(IPS_CTL);
4574 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575
4576 /* We need to wait for a vblank before we can disable the plane. */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578}
4579
4580/** Loads the palette/gamma unit for the CRTC with the prepared values */
4581static void intel_crtc_load_lut(struct drm_crtc *crtc)
4582{
4583 struct drm_device *dev = crtc->dev;
4584 struct drm_i915_private *dev_priv = dev->dev_private;
4585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4586 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004587 int i;
4588 bool reenable_ips = false;
4589
4590 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004591 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004592 return;
4593
Imre Deak50360402015-01-16 00:55:16 -08004594 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004595 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004596 assert_dsi_pll_enabled(dev_priv);
4597 else
4598 assert_pll_enabled(dev_priv, pipe);
4599 }
4600
Paulo Zanonid77e4532013-09-24 13:52:55 -03004601 /* Workaround : Do not read or write the pipe palette/gamma data while
4602 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4603 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004604 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4606 GAMMA_MODE_MODE_SPLIT)) {
4607 hsw_disable_ips(intel_crtc);
4608 reenable_ips = true;
4609 }
4610
4611 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004612 u32 palreg;
4613
4614 if (HAS_GMCH_DISPLAY(dev))
4615 palreg = PALETTE(pipe, i);
4616 else
4617 palreg = LGC_PALETTE(pipe, i);
4618
4619 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620 (intel_crtc->lut_r[i] << 16) |
4621 (intel_crtc->lut_g[i] << 8) |
4622 intel_crtc->lut_b[i]);
4623 }
4624
4625 if (reenable_ips)
4626 hsw_enable_ips(intel_crtc);
4627}
4628
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004629static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004630{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004631 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004632 struct drm_device *dev = intel_crtc->base.dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634
4635 mutex_lock(&dev->struct_mutex);
4636 dev_priv->mm.interruptible = false;
4637 (void) intel_overlay_switch_off(intel_crtc->overlay);
4638 dev_priv->mm.interruptible = true;
4639 mutex_unlock(&dev->struct_mutex);
4640 }
4641
4642 /* Let userspace switch the overlay on again. In most cases userspace
4643 * has to recompute where to put it anyway.
4644 */
4645}
4646
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004647/**
4648 * intel_post_enable_primary - Perform operations after enabling primary plane
4649 * @crtc: the CRTC whose primary plane was just enabled
4650 *
4651 * Performs potentially sleeping operations that must be done after the primary
4652 * plane is enabled, such as updating FBC and IPS. Note that this may be
4653 * called due to an explicit primary plane update, or due to an implicit
4654 * re-enable that is caused when a sprite plane is updated to no longer
4655 * completely hide the primary plane.
4656 */
4657static void
4658intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004659{
4660 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004661 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4663 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004664
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004665 /*
4666 * BDW signals flip done immediately if the plane
4667 * is disabled, even if the plane enable is already
4668 * armed to occur at the next vblank :(
4669 */
4670 if (IS_BROADWELL(dev))
4671 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004672
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004673 /*
4674 * FIXME IPS should be fine as long as one plane is
4675 * enabled, but in practice it seems to have problems
4676 * when going from primary only to sprite only and vice
4677 * versa.
4678 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004679 hsw_enable_ips(intel_crtc);
4680
Daniel Vetterf99d7062014-06-19 16:01:59 +02004681 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004682 * Gen2 reports pipe underruns whenever all planes are disabled.
4683 * So don't enable underrun reporting before at least some planes
4684 * are enabled.
4685 * FIXME: Need to fix the logic to work when we turn off all planes
4686 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004687 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004688 if (IS_GEN2(dev))
4689 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4690
4691 /* Underruns don't raise interrupts, so check manually. */
4692 if (HAS_GMCH_DISPLAY(dev))
4693 i9xx_check_fifo_underruns(dev_priv);
4694}
4695
4696/**
4697 * intel_pre_disable_primary - Perform operations before disabling primary plane
4698 * @crtc: the CRTC whose primary plane is to be disabled
4699 *
4700 * Performs potentially sleeping operations that must be done before the
4701 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4702 * be called due to an explicit primary plane update, or due to an implicit
4703 * disable that is caused when a sprite plane completely hides the primary
4704 * plane.
4705 */
4706static void
4707intel_pre_disable_primary(struct drm_crtc *crtc)
4708{
4709 struct drm_device *dev = crtc->dev;
4710 struct drm_i915_private *dev_priv = dev->dev_private;
4711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
4713
4714 /*
4715 * Gen2 reports pipe underruns whenever all planes are disabled.
4716 * So diasble underrun reporting before all the planes get disabled.
4717 * FIXME: Need to fix the logic to work when we turn off all planes
4718 * but leave the pipe running.
4719 */
4720 if (IS_GEN2(dev))
4721 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4722
4723 /*
4724 * Vblank time updates from the shadow to live plane control register
4725 * are blocked if the memory self-refresh mode is active at that
4726 * moment. So to make sure the plane gets truly disabled, disable
4727 * first the self-refresh mode. The self-refresh enable bit in turn
4728 * will be checked/applied by the HW only at the next frame start
4729 * event which is after the vblank start event, so we need to have a
4730 * wait-for-vblank between disabling the plane and the pipe.
4731 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004732 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004733 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004734 dev_priv->wm.vlv.cxsr = false;
4735 intel_wait_for_vblank(dev, pipe);
4736 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004737
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004738 /*
4739 * FIXME IPS should be fine as long as one plane is
4740 * enabled, but in practice it seems to have problems
4741 * when going from primary only to sprite only and vice
4742 * versa.
4743 */
4744 hsw_disable_ips(intel_crtc);
4745}
4746
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004747static void intel_post_plane_update(struct intel_crtc *crtc)
4748{
4749 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4750 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004751 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004752
4753 if (atomic->wait_vblank)
4754 intel_wait_for_vblank(dev, crtc->pipe);
4755
4756 intel_frontbuffer_flip(dev, atomic->fb_bits);
4757
Ville Syrjälä852eb002015-06-24 22:00:07 +03004758 if (atomic->disable_cxsr)
4759 crtc->wm.cxsr_allowed = true;
4760
Ville Syrjäläf015c552015-06-24 22:00:02 +03004761 if (crtc->atomic.update_wm_post)
4762 intel_update_watermarks(&crtc->base);
4763
Paulo Zanonic80ac852015-07-02 19:25:13 -03004764 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004765 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004766
4767 if (atomic->post_enable_primary)
4768 intel_post_enable_primary(&crtc->base);
4769
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004770 memset(atomic, 0, sizeof(*atomic));
4771}
4772
4773static void intel_pre_plane_update(struct intel_crtc *crtc)
4774{
4775 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004776 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004777 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004778
Paulo Zanonic80ac852015-07-02 19:25:13 -03004779 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004780 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004781
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -07004782 if (crtc->atomic.disable_ips)
4783 hsw_disable_ips(crtc);
4784
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004785 if (atomic->pre_disable_primary)
4786 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004787
4788 if (atomic->disable_cxsr) {
4789 crtc->wm.cxsr_allowed = false;
4790 intel_set_memory_cxsr(dev_priv, false);
4791 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004792}
4793
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004794static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004795{
4796 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004798 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004799 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004800
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004801 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004802
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004803 drm_for_each_plane_mask(p, dev, plane_mask)
4804 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004805
Daniel Vetterf99d7062014-06-19 16:01:59 +02004806 /*
4807 * FIXME: Once we grow proper nuclear flip support out of this we need
4808 * to compute the mask of flip planes precisely. For the time being
4809 * consider this a flip to a NULL plane.
4810 */
4811 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004812}
4813
Jesse Barnesf67a5592011-01-05 10:31:48 -08004814static void ironlake_crtc_enable(struct drm_crtc *crtc)
4815{
4816 struct drm_device *dev = crtc->dev;
4817 struct drm_i915_private *dev_priv = dev->dev_private;
4818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004819 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004820 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004821
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004822 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004823 return;
4824
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004825 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004826 intel_prepare_shared_dpll(intel_crtc);
4827
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004828 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304829 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004830
4831 intel_set_pipe_timings(intel_crtc);
4832
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004833 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004834 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004835 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004836 }
4837
4838 ironlake_set_pipeconf(crtc);
4839
Jesse Barnesf67a5592011-01-05 10:31:48 -08004840 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004841
Daniel Vettera72e4c92014-09-30 10:56:47 +02004842 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004843
Daniel Vetterf6736a12013-06-05 13:34:30 +02004844 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004845 if (encoder->pre_enable)
4846 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004849 /* Note: FDI PLL enabling _must_ be done before we enable the
4850 * cpu pipes, hence this is separate from all the other fdi/pch
4851 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004852 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004853 } else {
4854 assert_fdi_tx_disabled(dev_priv, pipe);
4855 assert_fdi_rx_disabled(dev_priv, pipe);
4856 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857
Jesse Barnesb074cec2013-04-25 12:55:02 -07004858 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004860 /*
4861 * On ILK+ LUT must be loaded before the pipe is running but with
4862 * clocks enabled
4863 */
4864 intel_crtc_load_lut(crtc);
4865
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004866 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004867 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004869 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004871
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004872 assert_vblank_disabled(crtc);
4873 drm_crtc_vblank_on(crtc);
4874
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004875 for_each_encoder_on_crtc(dev, crtc, encoder)
4876 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004877
4878 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004879 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004880
4881 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4882 if (intel_crtc->config->has_pch_encoder)
4883 intel_wait_for_vblank(dev, pipe);
4884 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004885}
4886
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004887/* IPS only exists on ULT machines and is tied to pipe A. */
4888static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4889{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004890 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004891}
4892
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004893static void haswell_crtc_enable(struct drm_crtc *crtc)
4894{
4895 struct drm_device *dev = crtc->dev;
4896 struct drm_i915_private *dev_priv = dev->dev_private;
4897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4898 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004899 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4900 struct intel_crtc_state *pipe_config =
4901 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304902 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004903
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004904 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004905 return;
4906
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004907 if (intel_crtc_to_shared_dpll(intel_crtc))
4908 intel_enable_shared_dpll(intel_crtc);
4909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304911 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004912
4913 intel_set_pipe_timings(intel_crtc);
4914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4916 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4917 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004918 }
4919
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004920 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004921 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004923 }
4924
4925 haswell_set_pipeconf(crtc);
4926
4927 intel_set_pipe_csc(crtc);
4928
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004929 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004930
Daniel Vettera72e4c92014-09-30 10:56:47 +02004931 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304932 for_each_encoder_on_crtc(dev, crtc, encoder) {
4933 if (encoder->pre_pll_enable)
4934 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004935 if (encoder->pre_enable)
4936 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304937 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004938
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004939 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004940 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004941
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304942 if (!is_dsi)
4943 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004944
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004945 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004946 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004947 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004948 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949
4950 /*
4951 * On ILK+ LUT must be loaded before the pipe is running but with
4952 * clocks enabled
4953 */
4954 intel_crtc_load_lut(crtc);
4955
Paulo Zanoni1f544382012-10-24 11:32:00 -02004956 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304957 if (!is_dsi)
4958 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004959
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004960 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004961 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004962
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004963 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004964 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004965
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304966 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10004967 intel_ddi_set_vc_payload_alloc(crtc, true);
4968
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004969 assert_vblank_disabled(crtc);
4970 drm_crtc_vblank_on(crtc);
4971
Jani Nikula8807e552013-08-30 19:40:32 +03004972 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004973 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004974 intel_opregion_notify_encoder(encoder, true);
4975 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004976
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004977 if (intel_crtc->config->has_pch_encoder)
4978 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4979 true);
4980
Paulo Zanonie4916942013-09-20 16:21:19 -03004981 /* If we change the relative order between pipe/planes enabling, we need
4982 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004983 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4984 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4985 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4986 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4987 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988}
4989
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004990static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004991{
4992 struct drm_device *dev = crtc->base.dev;
4993 struct drm_i915_private *dev_priv = dev->dev_private;
4994 int pipe = crtc->pipe;
4995
4996 /* To avoid upsetting the power well on haswell only disable the pfit if
4997 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004998 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004999 I915_WRITE(PF_CTL(pipe), 0);
5000 I915_WRITE(PF_WIN_POS(pipe), 0);
5001 I915_WRITE(PF_WIN_SZ(pipe), 0);
5002 }
5003}
5004
Jesse Barnes6be4a602010-09-10 10:26:01 -07005005static void ironlake_crtc_disable(struct drm_crtc *crtc)
5006{
5007 struct drm_device *dev = crtc->dev;
5008 struct drm_i915_private *dev_priv = dev->dev_private;
5009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005010 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005011 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005012 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005013
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005014 if (intel_crtc->config->has_pch_encoder)
5015 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5016
Daniel Vetterea9d7582012-07-10 10:42:52 +02005017 for_each_encoder_on_crtc(dev, crtc, encoder)
5018 encoder->disable(encoder);
5019
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005020 drm_crtc_vblank_off(crtc);
5021 assert_vblank_disabled(crtc);
5022
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005023 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005024
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005025 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005026
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005027 if (intel_crtc->config->has_pch_encoder)
5028 ironlake_fdi_disable(crtc);
5029
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005030 for_each_encoder_on_crtc(dev, crtc, encoder)
5031 if (encoder->post_disable)
5032 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005033
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005034 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005035 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005036
Daniel Vetterd925c592013-06-05 13:34:04 +02005037 if (HAS_PCH_CPT(dev)) {
5038 /* disable TRANS_DP_CTL */
5039 reg = TRANS_DP_CTL(pipe);
5040 temp = I915_READ(reg);
5041 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5042 TRANS_DP_PORT_SEL_MASK);
5043 temp |= TRANS_DP_PORT_SEL_NONE;
5044 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005045
Daniel Vetterd925c592013-06-05 13:34:04 +02005046 /* disable DPLL_SEL */
5047 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005048 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005049 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005050 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005051
Daniel Vetterd925c592013-06-05 13:34:04 +02005052 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005053 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005054}
5055
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005056static void haswell_crtc_disable(struct drm_crtc *crtc)
5057{
5058 struct drm_device *dev = crtc->dev;
5059 struct drm_i915_private *dev_priv = dev->dev_private;
5060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5061 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005062 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305063 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005064
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005065 if (intel_crtc->config->has_pch_encoder)
5066 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5067 false);
5068
Jani Nikula8807e552013-08-30 19:40:32 +03005069 for_each_encoder_on_crtc(dev, crtc, encoder) {
5070 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005071 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005072 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005074 drm_crtc_vblank_off(crtc);
5075 assert_vblank_disabled(crtc);
5076
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005077 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005078
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005079 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005080 intel_ddi_set_vc_payload_alloc(crtc, false);
5081
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305082 if (!is_dsi)
5083 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005084
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005085 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005086 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005087 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005088 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305090 if (!is_dsi)
5091 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005092
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005093 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005094 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005095 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005096 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097
Imre Deak97b040a2014-06-25 22:01:50 +03005098 for_each_encoder_on_crtc(dev, crtc, encoder)
5099 if (encoder->post_disable)
5100 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005101}
5102
Jesse Barnes2dd24552013-04-25 12:55:01 -07005103static void i9xx_pfit_enable(struct intel_crtc *crtc)
5104{
5105 struct drm_device *dev = crtc->base.dev;
5106 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005107 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005108
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005109 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005110 return;
5111
Daniel Vetterc0b03412013-05-28 12:05:54 +02005112 /*
5113 * The panel fitter should only be adjusted whilst the pipe is disabled,
5114 * according to register description and PRM.
5115 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005116 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5117 assert_pipe_disabled(dev_priv, crtc->pipe);
5118
Jesse Barnesb074cec2013-04-25 12:55:02 -07005119 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5120 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005121
5122 /* Border color in case we don't scale up to the full screen. Black by
5123 * default, change to something else for debugging. */
5124 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005125}
5126
Dave Airlied05410f2014-06-05 13:22:59 +10005127static enum intel_display_power_domain port_to_power_domain(enum port port)
5128{
5129 switch (port) {
5130 case PORT_A:
5131 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5132 case PORT_B:
5133 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5134 case PORT_C:
5135 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5136 case PORT_D:
5137 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005138 case PORT_E:
5139 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005140 default:
5141 WARN_ON_ONCE(1);
5142 return POWER_DOMAIN_PORT_OTHER;
5143 }
5144}
5145
Imre Deak77d22dc2014-03-05 16:20:52 +02005146#define for_each_power_domain(domain, mask) \
5147 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5148 if ((1 << (domain)) & (mask))
5149
Imre Deak319be8a2014-03-04 19:22:57 +02005150enum intel_display_power_domain
5151intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005152{
Imre Deak319be8a2014-03-04 19:22:57 +02005153 struct drm_device *dev = intel_encoder->base.dev;
5154 struct intel_digital_port *intel_dig_port;
5155
5156 switch (intel_encoder->type) {
5157 case INTEL_OUTPUT_UNKNOWN:
5158 /* Only DDI platforms should ever use this output type */
5159 WARN_ON_ONCE(!HAS_DDI(dev));
5160 case INTEL_OUTPUT_DISPLAYPORT:
5161 case INTEL_OUTPUT_HDMI:
5162 case INTEL_OUTPUT_EDP:
5163 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005164 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005165 case INTEL_OUTPUT_DP_MST:
5166 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5167 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005168 case INTEL_OUTPUT_ANALOG:
5169 return POWER_DOMAIN_PORT_CRT;
5170 case INTEL_OUTPUT_DSI:
5171 return POWER_DOMAIN_PORT_DSI;
5172 default:
5173 return POWER_DOMAIN_PORT_OTHER;
5174 }
5175}
5176
5177static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5178{
5179 struct drm_device *dev = crtc->dev;
5180 struct intel_encoder *intel_encoder;
5181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5182 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005183 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005184 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005185
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005186 if (!crtc->state->active)
5187 return 0;
5188
Imre Deak77d22dc2014-03-05 16:20:52 +02005189 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5190 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005191 if (intel_crtc->config->pch_pfit.enabled ||
5192 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005193 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5194
Imre Deak319be8a2014-03-04 19:22:57 +02005195 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5196 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5197
Imre Deak77d22dc2014-03-05 16:20:52 +02005198 return mask;
5199}
5200
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005201static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5202{
5203 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5205 enum intel_display_power_domain domain;
5206 unsigned long domains, new_domains, old_domains;
5207
5208 old_domains = intel_crtc->enabled_power_domains;
5209 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5210
5211 domains = new_domains & ~old_domains;
5212
5213 for_each_power_domain(domain, domains)
5214 intel_display_power_get(dev_priv, domain);
5215
5216 return old_domains & ~new_domains;
5217}
5218
5219static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5220 unsigned long domains)
5221{
5222 enum intel_display_power_domain domain;
5223
5224 for_each_power_domain(domain, domains)
5225 intel_display_power_put(dev_priv, domain);
5226}
5227
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005228static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005229{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005230 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005231 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005232 unsigned long put_domains[I915_MAX_PIPES] = {};
5233 struct drm_crtc_state *crtc_state;
5234 struct drm_crtc *crtc;
5235 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005236
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005237 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5238 if (needs_modeset(crtc->state))
5239 put_domains[to_intel_crtc(crtc)->pipe] =
5240 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005241 }
5242
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005243 if (dev_priv->display.modeset_commit_cdclk) {
5244 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5245
5246 if (cdclk != dev_priv->cdclk_freq &&
5247 !WARN_ON(!state->allow_modeset))
5248 dev_priv->display.modeset_commit_cdclk(state);
5249 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005250
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005251 for (i = 0; i < I915_MAX_PIPES; i++)
5252 if (put_domains[i])
5253 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005254}
5255
Mika Kaholaadafdc62015-08-18 14:36:59 +03005256static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5257{
5258 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5259
5260 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5261 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5262 return max_cdclk_freq;
5263 else if (IS_CHERRYVIEW(dev_priv))
5264 return max_cdclk_freq*95/100;
5265 else if (INTEL_INFO(dev_priv)->gen < 4)
5266 return 2*max_cdclk_freq*90/100;
5267 else
5268 return max_cdclk_freq*90/100;
5269}
5270
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005271static void intel_update_max_cdclk(struct drm_device *dev)
5272{
5273 struct drm_i915_private *dev_priv = dev->dev_private;
5274
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005275 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005276 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5277
5278 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5279 dev_priv->max_cdclk_freq = 675000;
5280 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5281 dev_priv->max_cdclk_freq = 540000;
5282 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5283 dev_priv->max_cdclk_freq = 450000;
5284 else
5285 dev_priv->max_cdclk_freq = 337500;
5286 } else if (IS_BROADWELL(dev)) {
5287 /*
5288 * FIXME with extra cooling we can allow
5289 * 540 MHz for ULX and 675 Mhz for ULT.
5290 * How can we know if extra cooling is
5291 * available? PCI ID, VTB, something else?
5292 */
5293 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5294 dev_priv->max_cdclk_freq = 450000;
5295 else if (IS_BDW_ULX(dev))
5296 dev_priv->max_cdclk_freq = 450000;
5297 else if (IS_BDW_ULT(dev))
5298 dev_priv->max_cdclk_freq = 540000;
5299 else
5300 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005301 } else if (IS_CHERRYVIEW(dev)) {
5302 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005303 } else if (IS_VALLEYVIEW(dev)) {
5304 dev_priv->max_cdclk_freq = 400000;
5305 } else {
5306 /* otherwise assume cdclk is fixed */
5307 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5308 }
5309
Mika Kaholaadafdc62015-08-18 14:36:59 +03005310 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5311
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005312 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5313 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005314
5315 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5316 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005317}
5318
5319static void intel_update_cdclk(struct drm_device *dev)
5320{
5321 struct drm_i915_private *dev_priv = dev->dev_private;
5322
5323 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5324 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5325 dev_priv->cdclk_freq);
5326
5327 /*
5328 * Program the gmbus_freq based on the cdclk frequency.
5329 * BSpec erroneously claims we should aim for 4MHz, but
5330 * in fact 1MHz is the correct frequency.
5331 */
5332 if (IS_VALLEYVIEW(dev)) {
5333 /*
5334 * Program the gmbus_freq based on the cdclk frequency.
5335 * BSpec erroneously claims we should aim for 4MHz, but
5336 * in fact 1MHz is the correct frequency.
5337 */
5338 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5339 }
5340
5341 if (dev_priv->max_cdclk_freq == 0)
5342 intel_update_max_cdclk(dev);
5343}
5344
Damien Lespiau70d0c572015-06-04 18:21:29 +01005345static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305346{
5347 struct drm_i915_private *dev_priv = dev->dev_private;
5348 uint32_t divider;
5349 uint32_t ratio;
5350 uint32_t current_freq;
5351 int ret;
5352
5353 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5354 switch (frequency) {
5355 case 144000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5357 ratio = BXT_DE_PLL_RATIO(60);
5358 break;
5359 case 288000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5361 ratio = BXT_DE_PLL_RATIO(60);
5362 break;
5363 case 384000:
5364 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5365 ratio = BXT_DE_PLL_RATIO(60);
5366 break;
5367 case 576000:
5368 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5369 ratio = BXT_DE_PLL_RATIO(60);
5370 break;
5371 case 624000:
5372 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5373 ratio = BXT_DE_PLL_RATIO(65);
5374 break;
5375 case 19200:
5376 /*
5377 * Bypass frequency with DE PLL disabled. Init ratio, divider
5378 * to suppress GCC warning.
5379 */
5380 ratio = 0;
5381 divider = 0;
5382 break;
5383 default:
5384 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5385
5386 return;
5387 }
5388
5389 mutex_lock(&dev_priv->rps.hw_lock);
5390 /* Inform power controller of upcoming frequency change */
5391 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5392 0x80000000);
5393 mutex_unlock(&dev_priv->rps.hw_lock);
5394
5395 if (ret) {
5396 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5397 ret, frequency);
5398 return;
5399 }
5400
5401 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5402 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5403 current_freq = current_freq * 500 + 1000;
5404
5405 /*
5406 * DE PLL has to be disabled when
5407 * - setting to 19.2MHz (bypass, PLL isn't used)
5408 * - before setting to 624MHz (PLL needs toggling)
5409 * - before setting to any frequency from 624MHz (PLL needs toggling)
5410 */
5411 if (frequency == 19200 || frequency == 624000 ||
5412 current_freq == 624000) {
5413 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5414 /* Timeout 200us */
5415 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5416 1))
5417 DRM_ERROR("timout waiting for DE PLL unlock\n");
5418 }
5419
5420 if (frequency != 19200) {
5421 uint32_t val;
5422
5423 val = I915_READ(BXT_DE_PLL_CTL);
5424 val &= ~BXT_DE_PLL_RATIO_MASK;
5425 val |= ratio;
5426 I915_WRITE(BXT_DE_PLL_CTL, val);
5427
5428 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5429 /* Timeout 200us */
5430 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5431 DRM_ERROR("timeout waiting for DE PLL lock\n");
5432
5433 val = I915_READ(CDCLK_CTL);
5434 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5435 val |= divider;
5436 /*
5437 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5438 * enable otherwise.
5439 */
5440 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5441 if (frequency >= 500000)
5442 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5443
5444 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5445 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5446 val |= (frequency - 1000) / 500;
5447 I915_WRITE(CDCLK_CTL, val);
5448 }
5449
5450 mutex_lock(&dev_priv->rps.hw_lock);
5451 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5452 DIV_ROUND_UP(frequency, 25000));
5453 mutex_unlock(&dev_priv->rps.hw_lock);
5454
5455 if (ret) {
5456 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5457 ret, frequency);
5458 return;
5459 }
5460
Damien Lespiaua47871b2015-06-04 18:21:34 +01005461 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305462}
5463
5464void broxton_init_cdclk(struct drm_device *dev)
5465{
5466 struct drm_i915_private *dev_priv = dev->dev_private;
5467 uint32_t val;
5468
5469 /*
5470 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5471 * or else the reset will hang because there is no PCH to respond.
5472 * Move the handshake programming to initialization sequence.
5473 * Previously was left up to BIOS.
5474 */
5475 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5476 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5477 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5478
5479 /* Enable PG1 for cdclk */
5480 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5481
5482 /* check if cd clock is enabled */
5483 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5484 DRM_DEBUG_KMS("Display already initialized\n");
5485 return;
5486 }
5487
5488 /*
5489 * FIXME:
5490 * - The initial CDCLK needs to be read from VBT.
5491 * Need to make this change after VBT has changes for BXT.
5492 * - check if setting the max (or any) cdclk freq is really necessary
5493 * here, it belongs to modeset time
5494 */
5495 broxton_set_cdclk(dev, 624000);
5496
5497 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005498 POSTING_READ(DBUF_CTL);
5499
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305500 udelay(10);
5501
5502 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5503 DRM_ERROR("DBuf power enable timeout!\n");
5504}
5505
5506void broxton_uninit_cdclk(struct drm_device *dev)
5507{
5508 struct drm_i915_private *dev_priv = dev->dev_private;
5509
5510 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005511 POSTING_READ(DBUF_CTL);
5512
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305513 udelay(10);
5514
5515 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5516 DRM_ERROR("DBuf power disable timeout!\n");
5517
5518 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5519 broxton_set_cdclk(dev, 19200);
5520
5521 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5522}
5523
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005524static const struct skl_cdclk_entry {
5525 unsigned int freq;
5526 unsigned int vco;
5527} skl_cdclk_frequencies[] = {
5528 { .freq = 308570, .vco = 8640 },
5529 { .freq = 337500, .vco = 8100 },
5530 { .freq = 432000, .vco = 8640 },
5531 { .freq = 450000, .vco = 8100 },
5532 { .freq = 540000, .vco = 8100 },
5533 { .freq = 617140, .vco = 8640 },
5534 { .freq = 675000, .vco = 8100 },
5535};
5536
5537static unsigned int skl_cdclk_decimal(unsigned int freq)
5538{
5539 return (freq - 1000) / 500;
5540}
5541
5542static unsigned int skl_cdclk_get_vco(unsigned int freq)
5543{
5544 unsigned int i;
5545
5546 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5547 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5548
5549 if (e->freq == freq)
5550 return e->vco;
5551 }
5552
5553 return 8100;
5554}
5555
5556static void
5557skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5558{
5559 unsigned int min_freq;
5560 u32 val;
5561
5562 /* select the minimum CDCLK before enabling DPLL 0 */
5563 val = I915_READ(CDCLK_CTL);
5564 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5565 val |= CDCLK_FREQ_337_308;
5566
5567 if (required_vco == 8640)
5568 min_freq = 308570;
5569 else
5570 min_freq = 337500;
5571
5572 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5573
5574 I915_WRITE(CDCLK_CTL, val);
5575 POSTING_READ(CDCLK_CTL);
5576
5577 /*
5578 * We always enable DPLL0 with the lowest link rate possible, but still
5579 * taking into account the VCO required to operate the eDP panel at the
5580 * desired frequency. The usual DP link rates operate with a VCO of
5581 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5582 * The modeset code is responsible for the selection of the exact link
5583 * rate later on, with the constraint of choosing a frequency that
5584 * works with required_vco.
5585 */
5586 val = I915_READ(DPLL_CTRL1);
5587
5588 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5589 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5590 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5591 if (required_vco == 8640)
5592 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5593 SKL_DPLL0);
5594 else
5595 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5596 SKL_DPLL0);
5597
5598 I915_WRITE(DPLL_CTRL1, val);
5599 POSTING_READ(DPLL_CTRL1);
5600
5601 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5602
5603 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5604 DRM_ERROR("DPLL0 not locked\n");
5605}
5606
5607static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5608{
5609 int ret;
5610 u32 val;
5611
5612 /* inform PCU we want to change CDCLK */
5613 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5614 mutex_lock(&dev_priv->rps.hw_lock);
5615 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5616 mutex_unlock(&dev_priv->rps.hw_lock);
5617
5618 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5619}
5620
5621static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5622{
5623 unsigned int i;
5624
5625 for (i = 0; i < 15; i++) {
5626 if (skl_cdclk_pcu_ready(dev_priv))
5627 return true;
5628 udelay(10);
5629 }
5630
5631 return false;
5632}
5633
5634static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5635{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005636 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005637 u32 freq_select, pcu_ack;
5638
5639 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5640
5641 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5642 DRM_ERROR("failed to inform PCU about cdclk change\n");
5643 return;
5644 }
5645
5646 /* set CDCLK_CTL */
5647 switch(freq) {
5648 case 450000:
5649 case 432000:
5650 freq_select = CDCLK_FREQ_450_432;
5651 pcu_ack = 1;
5652 break;
5653 case 540000:
5654 freq_select = CDCLK_FREQ_540;
5655 pcu_ack = 2;
5656 break;
5657 case 308570:
5658 case 337500:
5659 default:
5660 freq_select = CDCLK_FREQ_337_308;
5661 pcu_ack = 0;
5662 break;
5663 case 617140:
5664 case 675000:
5665 freq_select = CDCLK_FREQ_675_617;
5666 pcu_ack = 3;
5667 break;
5668 }
5669
5670 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5671 POSTING_READ(CDCLK_CTL);
5672
5673 /* inform PCU of the change */
5674 mutex_lock(&dev_priv->rps.hw_lock);
5675 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5676 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005677
5678 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005679}
5680
5681void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5682{
5683 /* disable DBUF power */
5684 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5685 POSTING_READ(DBUF_CTL);
5686
5687 udelay(10);
5688
5689 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5690 DRM_ERROR("DBuf power disable timeout\n");
5691
Animesh Manna4e961e42015-08-26 01:36:08 +05305692 /*
5693 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5694 */
5695 if (dev_priv->csr.dmc_payload) {
5696 /* disable DPLL0 */
5697 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5698 ~LCPLL_PLL_ENABLE);
5699 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5700 DRM_ERROR("Couldn't disable DPLL0\n");
5701 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005702
5703 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5704}
5705
5706void skl_init_cdclk(struct drm_i915_private *dev_priv)
5707{
5708 u32 val;
5709 unsigned int required_vco;
5710
5711 /* enable PCH reset handshake */
5712 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5713 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5714
5715 /* enable PG1 and Misc I/O */
5716 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5717
Gary Wang39d9b852015-08-28 16:40:34 +08005718 /* DPLL0 not enabled (happens on early BIOS versions) */
5719 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5720 /* enable DPLL0 */
5721 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5722 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005723 }
5724
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005725 /* set CDCLK to the frequency the BIOS chose */
5726 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5727
5728 /* enable DBUF power */
5729 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5730 POSTING_READ(DBUF_CTL);
5731
5732 udelay(10);
5733
5734 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5735 DRM_ERROR("DBuf power enable timeout\n");
5736}
5737
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305738int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5739{
5740 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5741 uint32_t cdctl = I915_READ(CDCLK_CTL);
5742 int freq = dev_priv->skl_boot_cdclk;
5743
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305744 /*
5745 * check if the pre-os intialized the display
5746 * There is SWF18 scratchpad register defined which is set by the
5747 * pre-os which can be used by the OS drivers to check the status
5748 */
5749 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5750 goto sanitize;
5751
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305752 /* Is PLL enabled and locked ? */
5753 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5754 goto sanitize;
5755
5756 /* DPLL okay; verify the cdclock
5757 *
5758 * Noticed in some instances that the freq selection is correct but
5759 * decimal part is programmed wrong from BIOS where pre-os does not
5760 * enable display. Verify the same as well.
5761 */
5762 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5763 /* All well; nothing to sanitize */
5764 return false;
5765sanitize:
5766 /*
5767 * As of now initialize with max cdclk till
5768 * we get dynamic cdclk support
5769 * */
5770 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5771 skl_init_cdclk(dev_priv);
5772
5773 /* we did have to sanitize */
5774 return true;
5775}
5776
Jesse Barnes30a970c2013-11-04 13:48:12 -08005777/* Adjust CDclk dividers to allow high res or save power if possible */
5778static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5779{
5780 struct drm_i915_private *dev_priv = dev->dev_private;
5781 u32 val, cmd;
5782
Vandana Kannan164dfd22014-11-24 13:37:41 +05305783 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5784 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005785
Ville Syrjälädfcab172014-06-13 13:37:47 +03005786 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005787 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005788 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005789 cmd = 1;
5790 else
5791 cmd = 0;
5792
5793 mutex_lock(&dev_priv->rps.hw_lock);
5794 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5795 val &= ~DSPFREQGUAR_MASK;
5796 val |= (cmd << DSPFREQGUAR_SHIFT);
5797 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5798 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5799 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5800 50)) {
5801 DRM_ERROR("timed out waiting for CDclk change\n");
5802 }
5803 mutex_unlock(&dev_priv->rps.hw_lock);
5804
Ville Syrjälä54433e92015-05-26 20:42:31 +03005805 mutex_lock(&dev_priv->sb_lock);
5806
Ville Syrjälädfcab172014-06-13 13:37:47 +03005807 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005808 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005809
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005810 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005811
Jesse Barnes30a970c2013-11-04 13:48:12 -08005812 /* adjust cdclk divider */
5813 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005814 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005815 val |= divider;
5816 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005817
5818 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005819 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005820 50))
5821 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005822 }
5823
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824 /* adjust self-refresh exit latency value */
5825 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5826 val &= ~0x7f;
5827
5828 /*
5829 * For high bandwidth configs, we set a higher latency in the bunit
5830 * so that the core display fetch happens in time to avoid underruns.
5831 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005832 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005833 val |= 4500 / 250; /* 4.5 usec */
5834 else
5835 val |= 3000 / 250; /* 3.0 usec */
5836 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005837
Ville Syrjäläa5805162015-05-26 20:42:30 +03005838 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005839
Ville Syrjäläb6283052015-06-03 15:45:07 +03005840 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005841}
5842
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005843static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5844{
5845 struct drm_i915_private *dev_priv = dev->dev_private;
5846 u32 val, cmd;
5847
Vandana Kannan164dfd22014-11-24 13:37:41 +05305848 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5849 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005850
5851 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005852 case 333333:
5853 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005854 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005855 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005856 break;
5857 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005858 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005859 return;
5860 }
5861
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005862 /*
5863 * Specs are full of misinformation, but testing on actual
5864 * hardware has shown that we just need to write the desired
5865 * CCK divider into the Punit register.
5866 */
5867 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5868
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005869 mutex_lock(&dev_priv->rps.hw_lock);
5870 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5871 val &= ~DSPFREQGUAR_MASK_CHV;
5872 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5873 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5874 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5875 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5876 50)) {
5877 DRM_ERROR("timed out waiting for CDclk change\n");
5878 }
5879 mutex_unlock(&dev_priv->rps.hw_lock);
5880
Ville Syrjäläb6283052015-06-03 15:45:07 +03005881 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005882}
5883
Jesse Barnes30a970c2013-11-04 13:48:12 -08005884static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5885 int max_pixclk)
5886{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005887 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005888 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005889
Jesse Barnes30a970c2013-11-04 13:48:12 -08005890 /*
5891 * Really only a few cases to deal with, as only 4 CDclks are supported:
5892 * 200MHz
5893 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005894 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005895 * 400MHz (VLV only)
5896 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5897 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005898 *
5899 * We seem to get an unstable or solid color picture at 200MHz.
5900 * Not sure what's wrong. For now use 200MHz only when all pipes
5901 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005902 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005903 if (!IS_CHERRYVIEW(dev_priv) &&
5904 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005905 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005906 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005907 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005908 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005909 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005910 else
5911 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005912}
5913
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305914static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5915 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005916{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305917 /*
5918 * FIXME:
5919 * - remove the guardband, it's not needed on BXT
5920 * - set 19.2MHz bypass frequency if there are no active pipes
5921 */
5922 if (max_pixclk > 576000*9/10)
5923 return 624000;
5924 else if (max_pixclk > 384000*9/10)
5925 return 576000;
5926 else if (max_pixclk > 288000*9/10)
5927 return 384000;
5928 else if (max_pixclk > 144000*9/10)
5929 return 288000;
5930 else
5931 return 144000;
5932}
5933
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005934/* Compute the max pixel clock for new configuration. Uses atomic state if
5935 * that's non-NULL, look at current state otherwise. */
5936static int intel_mode_max_pixclk(struct drm_device *dev,
5937 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005938{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005940 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941 int max_pixclk = 0;
5942
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005943 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005944 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005945 if (IS_ERR(crtc_state))
5946 return PTR_ERR(crtc_state);
5947
5948 if (!crtc_state->base.enable)
5949 continue;
5950
5951 max_pixclk = max(max_pixclk,
5952 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953 }
5954
5955 return max_pixclk;
5956}
5957
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005958static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005960 struct drm_device *dev = state->dev;
5961 struct drm_i915_private *dev_priv = dev->dev_private;
5962 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005963
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005964 if (max_pixclk < 0)
5965 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005966
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005967 to_intel_atomic_state(state)->cdclk =
5968 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305969
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005970 return 0;
5971}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005972
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005973static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5974{
5975 struct drm_device *dev = state->dev;
5976 struct drm_i915_private *dev_priv = dev->dev_private;
5977 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005978
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 if (max_pixclk < 0)
5980 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005981
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005982 to_intel_atomic_state(state)->cdclk =
5983 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005984
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005985 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005986}
5987
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005988static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5989{
5990 unsigned int credits, default_credits;
5991
5992 if (IS_CHERRYVIEW(dev_priv))
5993 default_credits = PFI_CREDIT(12);
5994 else
5995 default_credits = PFI_CREDIT(8);
5996
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005997 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005998 /* CHV suggested value is 31 or 63 */
5999 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006000 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006001 else
6002 credits = PFI_CREDIT(15);
6003 } else {
6004 credits = default_credits;
6005 }
6006
6007 /*
6008 * WA - write default credits before re-programming
6009 * FIXME: should we also set the resend bit here?
6010 */
6011 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6012 default_credits);
6013
6014 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6015 credits | PFI_CREDIT_RESEND);
6016
6017 /*
6018 * FIXME is this guaranteed to clear
6019 * immediately or should we poll for it?
6020 */
6021 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6022}
6023
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006024static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006025{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006026 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006027 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006029
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006030 /*
6031 * FIXME: We can end up here with all power domains off, yet
6032 * with a CDCLK frequency other than the minimum. To account
6033 * for this take the PIPE-A power domain, which covers the HW
6034 * blocks needed for the following programming. This can be
6035 * removed once it's guaranteed that we get here either with
6036 * the minimum CDCLK set, or the required power domains
6037 * enabled.
6038 */
6039 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006040
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006041 if (IS_CHERRYVIEW(dev))
6042 cherryview_set_cdclk(dev, req_cdclk);
6043 else
6044 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006045
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006046 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006047
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006048 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006049}
6050
Jesse Barnes89b667f2013-04-18 14:51:36 -07006051static void valleyview_crtc_enable(struct drm_crtc *crtc)
6052{
6053 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006054 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6056 struct intel_encoder *encoder;
6057 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006058 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006060 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006061 return;
6062
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006063 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306064
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006065 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306066 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006067
6068 intel_set_pipe_timings(intel_crtc);
6069
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006070 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6071 struct drm_i915_private *dev_priv = dev->dev_private;
6072
6073 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6074 I915_WRITE(CHV_CANVAS(pipe), 0);
6075 }
6076
Daniel Vetter5b18e572014-04-24 23:55:06 +02006077 i9xx_set_pipeconf(intel_crtc);
6078
Jesse Barnes89b667f2013-04-18 14:51:36 -07006079 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006080
Daniel Vettera72e4c92014-09-30 10:56:47 +02006081 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006082
Jesse Barnes89b667f2013-04-18 14:51:36 -07006083 for_each_encoder_on_crtc(dev, crtc, encoder)
6084 if (encoder->pre_pll_enable)
6085 encoder->pre_pll_enable(encoder);
6086
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006087 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006088 if (IS_CHERRYVIEW(dev)) {
6089 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006090 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006091 } else {
6092 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006093 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006094 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006095 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006096
6097 for_each_encoder_on_crtc(dev, crtc, encoder)
6098 if (encoder->pre_enable)
6099 encoder->pre_enable(encoder);
6100
Jesse Barnes2dd24552013-04-25 12:55:01 -07006101 i9xx_pfit_enable(intel_crtc);
6102
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006103 intel_crtc_load_lut(crtc);
6104
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006105 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006106
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006107 assert_vblank_disabled(crtc);
6108 drm_crtc_vblank_on(crtc);
6109
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006110 for_each_encoder_on_crtc(dev, crtc, encoder)
6111 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006112}
6113
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006114static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6115{
6116 struct drm_device *dev = crtc->base.dev;
6117 struct drm_i915_private *dev_priv = dev->dev_private;
6118
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006119 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6120 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006121}
6122
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006123static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006124{
6125 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006126 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006128 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006129 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006130
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006131 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006132 return;
6133
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006134 i9xx_set_pll_dividers(intel_crtc);
6135
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006136 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306137 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006138
6139 intel_set_pipe_timings(intel_crtc);
6140
Daniel Vetter5b18e572014-04-24 23:55:06 +02006141 i9xx_set_pipeconf(intel_crtc);
6142
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006143 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006144
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006145 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006146 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006147
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006148 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006149 if (encoder->pre_enable)
6150 encoder->pre_enable(encoder);
6151
Daniel Vetterf6736a12013-06-05 13:34:30 +02006152 i9xx_enable_pll(intel_crtc);
6153
Jesse Barnes2dd24552013-04-25 12:55:01 -07006154 i9xx_pfit_enable(intel_crtc);
6155
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006156 intel_crtc_load_lut(crtc);
6157
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006158 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006159 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006160
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006161 assert_vblank_disabled(crtc);
6162 drm_crtc_vblank_on(crtc);
6163
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006164 for_each_encoder_on_crtc(dev, crtc, encoder)
6165 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006166}
6167
Daniel Vetter87476d62013-04-11 16:29:06 +02006168static void i9xx_pfit_disable(struct intel_crtc *crtc)
6169{
6170 struct drm_device *dev = crtc->base.dev;
6171 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006172
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006173 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006174 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006175
6176 assert_pipe_disabled(dev_priv, crtc->pipe);
6177
Daniel Vetter328d8e82013-05-08 10:36:31 +02006178 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6179 I915_READ(PFIT_CONTROL));
6180 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006181}
6182
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006183static void i9xx_crtc_disable(struct drm_crtc *crtc)
6184{
6185 struct drm_device *dev = crtc->dev;
6186 struct drm_i915_private *dev_priv = dev->dev_private;
6187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006188 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006189 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006190
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006191 /*
6192 * On gen2 planes are double buffered but the pipe isn't, so we must
6193 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006194 * We also need to wait on all gmch platforms because of the
6195 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006196 */
Imre Deak564ed192014-06-13 14:54:21 +03006197 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006198
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006199 for_each_encoder_on_crtc(dev, crtc, encoder)
6200 encoder->disable(encoder);
6201
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006202 drm_crtc_vblank_off(crtc);
6203 assert_vblank_disabled(crtc);
6204
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006205 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006206
Daniel Vetter87476d62013-04-11 16:29:06 +02006207 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006208
Jesse Barnes89b667f2013-04-18 14:51:36 -07006209 for_each_encoder_on_crtc(dev, crtc, encoder)
6210 if (encoder->post_disable)
6211 encoder->post_disable(encoder);
6212
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006213 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006214 if (IS_CHERRYVIEW(dev))
6215 chv_disable_pll(dev_priv, pipe);
6216 else if (IS_VALLEYVIEW(dev))
6217 vlv_disable_pll(dev_priv, pipe);
6218 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006219 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006220 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006221
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006222 for_each_encoder_on_crtc(dev, crtc, encoder)
6223 if (encoder->post_pll_disable)
6224 encoder->post_pll_disable(encoder);
6225
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006226 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006227 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006228}
6229
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006230static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006231{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006233 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006234 enum intel_display_power_domain domain;
6235 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006236
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006237 if (!intel_crtc->active)
6238 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006239
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006240 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006241 WARN_ON(intel_crtc->unpin_work);
6242
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006243 intel_pre_disable_primary(crtc);
6244 }
6245
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006246 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006247 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006248 intel_crtc->active = false;
6249 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006250 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006251
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006252 domains = intel_crtc->enabled_power_domains;
6253 for_each_power_domain(domain, domains)
6254 intel_display_power_put(dev_priv, domain);
6255 intel_crtc->enabled_power_domains = 0;
6256}
6257
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006258/*
6259 * turn all crtc's off, but do not adjust state
6260 * This has to be paired with a call to intel_modeset_setup_hw_state.
6261 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006262int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006263{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006264 struct drm_mode_config *config = &dev->mode_config;
6265 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6266 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006267 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006268 unsigned crtc_mask = 0;
6269 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006270
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006271 if (WARN_ON(!ctx))
6272 return 0;
6273
6274 lockdep_assert_held(&ctx->ww_ctx);
6275 state = drm_atomic_state_alloc(dev);
6276 if (WARN_ON(!state))
6277 return -ENOMEM;
6278
6279 state->acquire_ctx = ctx;
6280 state->allow_modeset = true;
6281
6282 for_each_crtc(dev, crtc) {
6283 struct drm_crtc_state *crtc_state =
6284 drm_atomic_get_crtc_state(state, crtc);
6285
6286 ret = PTR_ERR_OR_ZERO(crtc_state);
6287 if (ret)
6288 goto free;
6289
6290 if (!crtc_state->active)
6291 continue;
6292
6293 crtc_state->active = false;
6294 crtc_mask |= 1 << drm_crtc_index(crtc);
6295 }
6296
6297 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006298 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006299
6300 if (!ret) {
6301 for_each_crtc(dev, crtc)
6302 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6303 crtc->state->active = true;
6304
6305 return ret;
6306 }
6307 }
6308
6309free:
6310 if (ret)
6311 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6312 drm_atomic_state_free(state);
6313 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006314}
6315
Chris Wilsonea5b2132010-08-04 13:50:23 +01006316void intel_encoder_destroy(struct drm_encoder *encoder)
6317{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006318 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006319
Chris Wilsonea5b2132010-08-04 13:50:23 +01006320 drm_encoder_cleanup(encoder);
6321 kfree(intel_encoder);
6322}
6323
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324/* Cross check the actual hw state with our own modeset state tracking (and it's
6325 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006326static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006327{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006328 struct drm_crtc *crtc = connector->base.state->crtc;
6329
6330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6331 connector->base.base.id,
6332 connector->base.name);
6333
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006334 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006335 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006337
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006338 I915_STATE_WARN(!crtc,
6339 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006340
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006341 if (!crtc)
6342 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006343
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006344 I915_STATE_WARN(!crtc->state->active,
6345 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006346
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006347 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006348 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006349
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006350 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006351 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006352
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006353 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006354 "attached encoder crtc differs from connector crtc\n");
6355 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006356 I915_STATE_WARN(crtc && crtc->state->active,
6357 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006358 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6359 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006360 }
6361}
6362
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006363int intel_connector_init(struct intel_connector *connector)
6364{
6365 struct drm_connector_state *connector_state;
6366
6367 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6368 if (!connector_state)
6369 return -ENOMEM;
6370
6371 connector->base.state = connector_state;
6372 return 0;
6373}
6374
6375struct intel_connector *intel_connector_alloc(void)
6376{
6377 struct intel_connector *connector;
6378
6379 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6380 if (!connector)
6381 return NULL;
6382
6383 if (intel_connector_init(connector) < 0) {
6384 kfree(connector);
6385 return NULL;
6386 }
6387
6388 return connector;
6389}
6390
Daniel Vetterf0947c32012-07-02 13:10:34 +02006391/* Simple connector->get_hw_state implementation for encoders that support only
6392 * one connector and no cloning and hence the encoder state determines the state
6393 * of the connector. */
6394bool intel_connector_get_hw_state(struct intel_connector *connector)
6395{
Daniel Vetter24929352012-07-02 20:28:59 +02006396 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006397 struct intel_encoder *encoder = connector->encoder;
6398
6399 return encoder->get_hw_state(encoder, &pipe);
6400}
6401
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006402static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006403{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6405 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006406
6407 return 0;
6408}
6409
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006410static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006411 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006413 struct drm_atomic_state *state = pipe_config->base.state;
6414 struct intel_crtc *other_crtc;
6415 struct intel_crtc_state *other_crtc_state;
6416
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006417 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6418 pipe_name(pipe), pipe_config->fdi_lanes);
6419 if (pipe_config->fdi_lanes > 4) {
6420 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6421 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006423 }
6424
Paulo Zanonibafb6552013-11-02 21:07:44 -07006425 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426 if (pipe_config->fdi_lanes > 2) {
6427 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6428 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006429 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006431 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006432 }
6433 }
6434
6435 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006437
6438 /* Ivybridge 3 pipe is really complicated */
6439 switch (pipe) {
6440 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006443 if (pipe_config->fdi_lanes <= 2)
6444 return 0;
6445
6446 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6447 other_crtc_state =
6448 intel_atomic_get_crtc_state(state, other_crtc);
6449 if (IS_ERR(other_crtc_state))
6450 return PTR_ERR(other_crtc_state);
6451
6452 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006453 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6454 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006456 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006459 if (pipe_config->fdi_lanes > 2) {
6460 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6461 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006462 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006463 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006464
6465 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6466 other_crtc_state =
6467 intel_atomic_get_crtc_state(state, other_crtc);
6468 if (IS_ERR(other_crtc_state))
6469 return PTR_ERR(other_crtc_state);
6470
6471 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006472 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006473 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006474 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006476 default:
6477 BUG();
6478 }
6479}
6480
Daniel Vettere29c22c2013-02-21 00:00:16 +01006481#define RETRY 1
6482static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006483 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006484{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006486 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487 int lane, link_bw, fdi_dotclock, ret;
6488 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006489
Daniel Vettere29c22c2013-02-21 00:00:16 +01006490retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006491 /* FDI is a binary signal running at ~2.7GHz, encoding
6492 * each output octet as 10 bits. The actual frequency
6493 * is stored as a divider into a 100MHz clock, and the
6494 * mode pixel clock is stored in units of 1KHz.
6495 * Hence the bw of each lane in terms of the mode signal
6496 * is:
6497 */
6498 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6499
Damien Lespiau241bfc32013-09-25 16:45:37 +01006500 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006501
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006502 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006503 pipe_config->pipe_bpp);
6504
6505 pipe_config->fdi_lanes = lane;
6506
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006507 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006508 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6511 intel_crtc->pipe, pipe_config);
6512 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006513 pipe_config->pipe_bpp -= 2*3;
6514 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6515 pipe_config->pipe_bpp);
6516 needs_recompute = true;
6517 pipe_config->bw_constrained = true;
6518
6519 goto retry;
6520 }
6521
6522 if (needs_recompute)
6523 return RETRY;
6524
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006525 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006526}
6527
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006528static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6529 struct intel_crtc_state *pipe_config)
6530{
6531 if (pipe_config->pipe_bpp > 24)
6532 return false;
6533
6534 /* HSW can handle pixel rate up to cdclk? */
6535 if (IS_HASWELL(dev_priv->dev))
6536 return true;
6537
6538 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006539 * We compare against max which means we must take
6540 * the increased cdclk requirement into account when
6541 * calculating the new cdclk.
6542 *
6543 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006544 */
6545 return ilk_pipe_pixel_rate(pipe_config) <=
6546 dev_priv->max_cdclk_freq * 95 / 100;
6547}
6548
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006549static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006550 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006551{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006552 struct drm_device *dev = crtc->base.dev;
6553 struct drm_i915_private *dev_priv = dev->dev_private;
6554
Jani Nikulad330a952014-01-21 11:24:25 +02006555 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006556 hsw_crtc_supports_ips(crtc) &&
6557 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006558}
6559
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006560static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6561{
6562 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6563
6564 /* GDG double wide on either pipe, otherwise pipe A only */
6565 return INTEL_INFO(dev_priv)->gen < 4 &&
6566 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6567}
6568
Daniel Vettera43f6e02013-06-07 23:10:32 +02006569static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006570 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006571{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006572 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006573 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006574 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006575
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006576 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006577 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006578 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006579
6580 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006581 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006582 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006583 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006584 if (intel_crtc_supports_double_wide(crtc) &&
6585 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006586 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006587 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006588 }
6589
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006590 if (adjusted_mode->crtc_clock > clock_limit) {
6591 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6592 adjusted_mode->crtc_clock, clock_limit,
6593 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006594 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006595 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006596 }
Chris Wilson89749352010-09-12 18:25:19 +01006597
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006598 /*
6599 * Pipe horizontal size must be even in:
6600 * - DVO ganged mode
6601 * - LVDS dual channel mode
6602 * - Double wide pipe
6603 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006604 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006605 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6606 pipe_config->pipe_src_w &= ~1;
6607
Damien Lespiau8693a822013-05-03 18:48:11 +01006608 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6609 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006610 */
6611 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006612 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006613 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006614
Damien Lespiauf5adf942013-06-24 18:29:34 +01006615 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006616 hsw_compute_ips_config(crtc, pipe_config);
6617
Daniel Vetter877d48d2013-04-19 11:24:43 +02006618 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006619 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006620
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006621 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006622}
6623
Ville Syrjälä1652d192015-03-31 14:12:01 +03006624static int skylake_get_display_clock_speed(struct drm_device *dev)
6625{
6626 struct drm_i915_private *dev_priv = to_i915(dev);
6627 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6628 uint32_t cdctl = I915_READ(CDCLK_CTL);
6629 uint32_t linkrate;
6630
Damien Lespiau414355a2015-06-04 18:21:31 +01006631 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006632 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006633
6634 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6635 return 540000;
6636
6637 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006638 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006639
Damien Lespiau71cd8422015-04-30 16:39:17 +01006640 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6641 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006642 /* vco 8640 */
6643 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6644 case CDCLK_FREQ_450_432:
6645 return 432000;
6646 case CDCLK_FREQ_337_308:
6647 return 308570;
6648 case CDCLK_FREQ_675_617:
6649 return 617140;
6650 default:
6651 WARN(1, "Unknown cd freq selection\n");
6652 }
6653 } else {
6654 /* vco 8100 */
6655 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6656 case CDCLK_FREQ_450_432:
6657 return 450000;
6658 case CDCLK_FREQ_337_308:
6659 return 337500;
6660 case CDCLK_FREQ_675_617:
6661 return 675000;
6662 default:
6663 WARN(1, "Unknown cd freq selection\n");
6664 }
6665 }
6666
6667 /* error case, do as if DPLL0 isn't enabled */
6668 return 24000;
6669}
6670
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006671static int broxton_get_display_clock_speed(struct drm_device *dev)
6672{
6673 struct drm_i915_private *dev_priv = to_i915(dev);
6674 uint32_t cdctl = I915_READ(CDCLK_CTL);
6675 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6676 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6677 int cdclk;
6678
6679 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6680 return 19200;
6681
6682 cdclk = 19200 * pll_ratio / 2;
6683
6684 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6685 case BXT_CDCLK_CD2X_DIV_SEL_1:
6686 return cdclk; /* 576MHz or 624MHz */
6687 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6688 return cdclk * 2 / 3; /* 384MHz */
6689 case BXT_CDCLK_CD2X_DIV_SEL_2:
6690 return cdclk / 2; /* 288MHz */
6691 case BXT_CDCLK_CD2X_DIV_SEL_4:
6692 return cdclk / 4; /* 144MHz */
6693 }
6694
6695 /* error case, do as if DE PLL isn't enabled */
6696 return 19200;
6697}
6698
Ville Syrjälä1652d192015-03-31 14:12:01 +03006699static int broadwell_get_display_clock_speed(struct drm_device *dev)
6700{
6701 struct drm_i915_private *dev_priv = dev->dev_private;
6702 uint32_t lcpll = I915_READ(LCPLL_CTL);
6703 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6704
6705 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6706 return 800000;
6707 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6708 return 450000;
6709 else if (freq == LCPLL_CLK_FREQ_450)
6710 return 450000;
6711 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6712 return 540000;
6713 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6714 return 337500;
6715 else
6716 return 675000;
6717}
6718
6719static int haswell_get_display_clock_speed(struct drm_device *dev)
6720{
6721 struct drm_i915_private *dev_priv = dev->dev_private;
6722 uint32_t lcpll = I915_READ(LCPLL_CTL);
6723 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6724
6725 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6726 return 800000;
6727 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6728 return 450000;
6729 else if (freq == LCPLL_CLK_FREQ_450)
6730 return 450000;
6731 else if (IS_HSW_ULT(dev))
6732 return 337500;
6733 else
6734 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006735}
6736
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006737static int valleyview_get_display_clock_speed(struct drm_device *dev)
6738{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006739 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6740 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006741}
6742
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006743static int ilk_get_display_clock_speed(struct drm_device *dev)
6744{
6745 return 450000;
6746}
6747
Jesse Barnese70236a2009-09-21 10:42:27 -07006748static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006749{
Jesse Barnese70236a2009-09-21 10:42:27 -07006750 return 400000;
6751}
Jesse Barnes79e53942008-11-07 14:24:08 -08006752
Jesse Barnese70236a2009-09-21 10:42:27 -07006753static int i915_get_display_clock_speed(struct drm_device *dev)
6754{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006755 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006756}
Jesse Barnes79e53942008-11-07 14:24:08 -08006757
Jesse Barnese70236a2009-09-21 10:42:27 -07006758static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6759{
6760 return 200000;
6761}
Jesse Barnes79e53942008-11-07 14:24:08 -08006762
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006763static int pnv_get_display_clock_speed(struct drm_device *dev)
6764{
6765 u16 gcfgc = 0;
6766
6767 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6768
6769 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6770 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006771 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006772 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006774 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006775 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006776 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6777 return 200000;
6778 default:
6779 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6780 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006781 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006782 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006783 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006784 }
6785}
6786
Jesse Barnese70236a2009-09-21 10:42:27 -07006787static int i915gm_get_display_clock_speed(struct drm_device *dev)
6788{
6789 u16 gcfgc = 0;
6790
6791 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6792
6793 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006794 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006795 else {
6796 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6797 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006798 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006799 default:
6800 case GC_DISPLAY_CLOCK_190_200_MHZ:
6801 return 190000;
6802 }
6803 }
6804}
Jesse Barnes79e53942008-11-07 14:24:08 -08006805
Jesse Barnese70236a2009-09-21 10:42:27 -07006806static int i865_get_display_clock_speed(struct drm_device *dev)
6807{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006808 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006809}
6810
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006811static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006812{
6813 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006814
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006815 /*
6816 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6817 * encoding is different :(
6818 * FIXME is this the right way to detect 852GM/852GMV?
6819 */
6820 if (dev->pdev->revision == 0x1)
6821 return 133333;
6822
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006823 pci_bus_read_config_word(dev->pdev->bus,
6824 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6825
Jesse Barnese70236a2009-09-21 10:42:27 -07006826 /* Assume that the hardware is in the high speed state. This
6827 * should be the default.
6828 */
6829 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6830 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006831 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006832 case GC_CLOCK_100_200:
6833 return 200000;
6834 case GC_CLOCK_166_250:
6835 return 250000;
6836 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006837 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006838 case GC_CLOCK_133_266:
6839 case GC_CLOCK_133_266_2:
6840 case GC_CLOCK_166_266:
6841 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006842 }
6843
6844 /* Shouldn't happen */
6845 return 0;
6846}
6847
6848static int i830_get_display_clock_speed(struct drm_device *dev)
6849{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006851}
6852
Ville Syrjälä34edce22015-05-22 11:22:33 +03006853static unsigned int intel_hpll_vco(struct drm_device *dev)
6854{
6855 struct drm_i915_private *dev_priv = dev->dev_private;
6856 static const unsigned int blb_vco[8] = {
6857 [0] = 3200000,
6858 [1] = 4000000,
6859 [2] = 5333333,
6860 [3] = 4800000,
6861 [4] = 6400000,
6862 };
6863 static const unsigned int pnv_vco[8] = {
6864 [0] = 3200000,
6865 [1] = 4000000,
6866 [2] = 5333333,
6867 [3] = 4800000,
6868 [4] = 2666667,
6869 };
6870 static const unsigned int cl_vco[8] = {
6871 [0] = 3200000,
6872 [1] = 4000000,
6873 [2] = 5333333,
6874 [3] = 6400000,
6875 [4] = 3333333,
6876 [5] = 3566667,
6877 [6] = 4266667,
6878 };
6879 static const unsigned int elk_vco[8] = {
6880 [0] = 3200000,
6881 [1] = 4000000,
6882 [2] = 5333333,
6883 [3] = 4800000,
6884 };
6885 static const unsigned int ctg_vco[8] = {
6886 [0] = 3200000,
6887 [1] = 4000000,
6888 [2] = 5333333,
6889 [3] = 6400000,
6890 [4] = 2666667,
6891 [5] = 4266667,
6892 };
6893 const unsigned int *vco_table;
6894 unsigned int vco;
6895 uint8_t tmp = 0;
6896
6897 /* FIXME other chipsets? */
6898 if (IS_GM45(dev))
6899 vco_table = ctg_vco;
6900 else if (IS_G4X(dev))
6901 vco_table = elk_vco;
6902 else if (IS_CRESTLINE(dev))
6903 vco_table = cl_vco;
6904 else if (IS_PINEVIEW(dev))
6905 vco_table = pnv_vco;
6906 else if (IS_G33(dev))
6907 vco_table = blb_vco;
6908 else
6909 return 0;
6910
6911 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6912
6913 vco = vco_table[tmp & 0x7];
6914 if (vco == 0)
6915 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6916 else
6917 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6918
6919 return vco;
6920}
6921
6922static int gm45_get_display_clock_speed(struct drm_device *dev)
6923{
6924 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6925 uint16_t tmp = 0;
6926
6927 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6928
6929 cdclk_sel = (tmp >> 12) & 0x1;
6930
6931 switch (vco) {
6932 case 2666667:
6933 case 4000000:
6934 case 5333333:
6935 return cdclk_sel ? 333333 : 222222;
6936 case 3200000:
6937 return cdclk_sel ? 320000 : 228571;
6938 default:
6939 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6940 return 222222;
6941 }
6942}
6943
6944static int i965gm_get_display_clock_speed(struct drm_device *dev)
6945{
6946 static const uint8_t div_3200[] = { 16, 10, 8 };
6947 static const uint8_t div_4000[] = { 20, 12, 10 };
6948 static const uint8_t div_5333[] = { 24, 16, 14 };
6949 const uint8_t *div_table;
6950 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6951 uint16_t tmp = 0;
6952
6953 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6954
6955 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6956
6957 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6958 goto fail;
6959
6960 switch (vco) {
6961 case 3200000:
6962 div_table = div_3200;
6963 break;
6964 case 4000000:
6965 div_table = div_4000;
6966 break;
6967 case 5333333:
6968 div_table = div_5333;
6969 break;
6970 default:
6971 goto fail;
6972 }
6973
6974 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6975
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006976fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006977 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6978 return 200000;
6979}
6980
6981static int g33_get_display_clock_speed(struct drm_device *dev)
6982{
6983 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6984 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6985 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6986 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6987 const uint8_t *div_table;
6988 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6989 uint16_t tmp = 0;
6990
6991 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6992
6993 cdclk_sel = (tmp >> 4) & 0x7;
6994
6995 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6996 goto fail;
6997
6998 switch (vco) {
6999 case 3200000:
7000 div_table = div_3200;
7001 break;
7002 case 4000000:
7003 div_table = div_4000;
7004 break;
7005 case 4800000:
7006 div_table = div_4800;
7007 break;
7008 case 5333333:
7009 div_table = div_5333;
7010 break;
7011 default:
7012 goto fail;
7013 }
7014
7015 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7016
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007017fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007018 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7019 return 190476;
7020}
7021
Zhenyu Wang2c072452009-06-05 15:38:42 +08007022static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007023intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007024{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007025 while (*num > DATA_LINK_M_N_MASK ||
7026 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007027 *num >>= 1;
7028 *den >>= 1;
7029 }
7030}
7031
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007032static void compute_m_n(unsigned int m, unsigned int n,
7033 uint32_t *ret_m, uint32_t *ret_n)
7034{
7035 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7036 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7037 intel_reduce_m_n_ratio(ret_m, ret_n);
7038}
7039
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007040void
7041intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7042 int pixel_clock, int link_clock,
7043 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007044{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007045 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007046
7047 compute_m_n(bits_per_pixel * pixel_clock,
7048 link_clock * nlanes * 8,
7049 &m_n->gmch_m, &m_n->gmch_n);
7050
7051 compute_m_n(pixel_clock, link_clock,
7052 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007053}
7054
Chris Wilsona7615032011-01-12 17:04:08 +00007055static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7056{
Jani Nikulad330a952014-01-21 11:24:25 +02007057 if (i915.panel_use_ssc >= 0)
7058 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007059 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007060 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007061}
7062
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007063static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7064 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007065{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007066 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007067 struct drm_i915_private *dev_priv = dev->dev_private;
7068 int refclk;
7069
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007070 WARN_ON(!crtc_state->base.state);
7071
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007072 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007073 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007074 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007075 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007076 refclk = dev_priv->vbt.lvds_ssc_freq;
7077 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007078 } else if (!IS_GEN2(dev)) {
7079 refclk = 96000;
7080 } else {
7081 refclk = 48000;
7082 }
7083
7084 return refclk;
7085}
7086
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007087static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007088{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007089 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007090}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007091
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007092static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7093{
7094 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007095}
7096
Daniel Vetterf47709a2013-03-28 10:42:02 +01007097static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007098 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007099 intel_clock_t *reduced_clock)
7100{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007101 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 u32 fp, fp2 = 0;
7103
7104 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007105 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007106 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007107 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007108 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007109 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007110 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007111 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007112 }
7113
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007114 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007115
Daniel Vetterf47709a2013-03-28 10:42:02 +01007116 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007117 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007118 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007119 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007120 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007121 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007122 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007123 }
7124}
7125
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007126static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7127 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007128{
7129 u32 reg_val;
7130
7131 /*
7132 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7133 * and set it to a reasonable value instead.
7134 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136 reg_val &= 0xffffff00;
7137 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007138 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007139
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007140 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141 reg_val &= 0x8cffffff;
7142 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007143 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007144
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007145 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007146 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007147 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007148
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007149 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007150 reg_val &= 0x00ffffff;
7151 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007152 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007153}
7154
Daniel Vetterb5518422013-05-03 11:49:48 +02007155static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7156 struct intel_link_m_n *m_n)
7157{
7158 struct drm_device *dev = crtc->base.dev;
7159 struct drm_i915_private *dev_priv = dev->dev_private;
7160 int pipe = crtc->pipe;
7161
Daniel Vettere3b95f12013-05-03 11:49:49 +02007162 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7163 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7164 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7165 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007166}
7167
7168static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007169 struct intel_link_m_n *m_n,
7170 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007171{
7172 struct drm_device *dev = crtc->base.dev;
7173 struct drm_i915_private *dev_priv = dev->dev_private;
7174 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007175 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007176
7177 if (INTEL_INFO(dev)->gen >= 5) {
7178 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7179 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7180 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7181 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007182 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7183 * for gen < 8) and if DRRS is supported (to make sure the
7184 * registers are not unnecessarily accessed).
7185 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307186 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007187 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007188 I915_WRITE(PIPE_DATA_M2(transcoder),
7189 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7190 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7191 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7192 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7193 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007194 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007195 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7196 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7197 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7198 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007199 }
7200}
7201
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307202void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007203{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307204 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7205
7206 if (m_n == M1_N1) {
7207 dp_m_n = &crtc->config->dp_m_n;
7208 dp_m2_n2 = &crtc->config->dp_m2_n2;
7209 } else if (m_n == M2_N2) {
7210
7211 /*
7212 * M2_N2 registers are not supported. Hence m2_n2 divider value
7213 * needs to be programmed into M1_N1.
7214 */
7215 dp_m_n = &crtc->config->dp_m2_n2;
7216 } else {
7217 DRM_ERROR("Unsupported divider value\n");
7218 return;
7219 }
7220
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007221 if (crtc->config->has_pch_encoder)
7222 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007223 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307224 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007225}
7226
Daniel Vetter251ac862015-06-18 10:30:24 +02007227static void vlv_compute_dpll(struct intel_crtc *crtc,
7228 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007229{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007230 u32 dpll, dpll_md;
7231
7232 /*
7233 * Enable DPIO clock input. We should never disable the reference
7234 * clock for pipe B, since VGA hotplug / manual detection depends
7235 * on it.
7236 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007237 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7238 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007239 /* We should never disable this, set it here for state tracking */
7240 if (crtc->pipe == PIPE_B)
7241 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7242 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007243 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007244
Ville Syrjäläd288f652014-10-28 13:20:22 +02007245 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007247 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007248}
7249
Ville Syrjäläd288f652014-10-28 13:20:22 +02007250static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007251 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007252{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007253 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007254 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007255 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007256 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007257 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007258 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007259
Ville Syrjäläa5805162015-05-26 20:42:30 +03007260 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007261
Ville Syrjäläd288f652014-10-28 13:20:22 +02007262 bestn = pipe_config->dpll.n;
7263 bestm1 = pipe_config->dpll.m1;
7264 bestm2 = pipe_config->dpll.m2;
7265 bestp1 = pipe_config->dpll.p1;
7266 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007267
Jesse Barnes89b667f2013-04-18 14:51:36 -07007268 /* See eDP HDMI DPIO driver vbios notes doc */
7269
7270 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007271 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007272 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007273
7274 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276
7277 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007280 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281
7282 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007283 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007284
7285 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007286 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7287 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7288 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007289 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007290
7291 /*
7292 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7293 * but we don't support that).
7294 * Note: don't use the DAC post divider as it seems unstable.
7295 */
7296 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007301
Jesse Barnes89b667f2013-04-18 14:51:36 -07007302 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007303 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007304 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7305 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007307 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007309 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007310 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007311
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007312 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007314 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007316 0x0df40000);
7317 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 0x0df70000);
7320 } else { /* HDMI or VGA */
7321 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007322 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324 0x0df70000);
7325 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007326 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007327 0x0df40000);
7328 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007329
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007332 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7333 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007334 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007336
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007337 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007338 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007339}
7340
Daniel Vetter251ac862015-06-18 10:30:24 +02007341static void chv_compute_dpll(struct intel_crtc *crtc,
7342 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007343{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007344 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7345 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007346 DPLL_VCO_ENABLE;
7347 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007348 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007349
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350 pipe_config->dpll_hw_state.dpll_md =
7351 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007352}
7353
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007355 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007356{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007357 struct drm_device *dev = crtc->base.dev;
7358 struct drm_i915_private *dev_priv = dev->dev_private;
7359 int pipe = crtc->pipe;
7360 int dpll_reg = DPLL(crtc->pipe);
7361 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307362 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007363 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307364 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307365 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007366
Ville Syrjäläd288f652014-10-28 13:20:22 +02007367 bestn = pipe_config->dpll.n;
7368 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7369 bestm1 = pipe_config->dpll.m1;
7370 bestm2 = pipe_config->dpll.m2 >> 22;
7371 bestp1 = pipe_config->dpll.p1;
7372 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307373 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307374 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307375 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007376
7377 /*
7378 * Enable Refclk and SSC
7379 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007380 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007381 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007382
Ville Syrjäläa5805162015-05-26 20:42:30 +03007383 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007384
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007385 /* p1 and p2 divider */
7386 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7387 5 << DPIO_CHV_S1_DIV_SHIFT |
7388 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7389 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7390 1 << DPIO_CHV_K_DIV_SHIFT);
7391
7392 /* Feedback post-divider - m2 */
7393 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7394
7395 /* Feedback refclk divider - n and m1 */
7396 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7397 DPIO_CHV_M1_DIV_BY_2 |
7398 1 << DPIO_CHV_N_DIV_SHIFT);
7399
7400 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007401 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007402
7403 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307404 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7405 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7406 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7407 if (bestm2_frac)
7408 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7409 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007410
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307411 /* Program digital lock detect threshold */
7412 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7413 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7414 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7415 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7416 if (!bestm2_frac)
7417 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7418 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7419
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007420 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307421 if (vco == 5400000) {
7422 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7423 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7424 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7425 tribuf_calcntr = 0x9;
7426 } else if (vco <= 6200000) {
7427 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7428 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7429 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7430 tribuf_calcntr = 0x9;
7431 } else if (vco <= 6480000) {
7432 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7433 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7434 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7435 tribuf_calcntr = 0x8;
7436 } else {
7437 /* Not supported. Apply the same limits as in the max case */
7438 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7439 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7440 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7441 tribuf_calcntr = 0;
7442 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007443 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7444
Ville Syrjälä968040b2015-03-11 22:52:08 +02007445 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307446 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7447 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7448 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7449
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007450 /* AFC Recal */
7451 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7452 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7453 DPIO_AFC_RECAL);
7454
Ville Syrjäläa5805162015-05-26 20:42:30 +03007455 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007456}
7457
Ville Syrjäläd288f652014-10-28 13:20:22 +02007458/**
7459 * vlv_force_pll_on - forcibly enable just the PLL
7460 * @dev_priv: i915 private structure
7461 * @pipe: pipe PLL to enable
7462 * @dpll: PLL configuration
7463 *
7464 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7465 * in cases where we need the PLL enabled even when @pipe is not going to
7466 * be enabled.
7467 */
7468void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7469 const struct dpll *dpll)
7470{
7471 struct intel_crtc *crtc =
7472 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007473 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007474 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007475 .pixel_multiplier = 1,
7476 .dpll = *dpll,
7477 };
7478
7479 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007480 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007481 chv_prepare_pll(crtc, &pipe_config);
7482 chv_enable_pll(crtc, &pipe_config);
7483 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007484 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007485 vlv_prepare_pll(crtc, &pipe_config);
7486 vlv_enable_pll(crtc, &pipe_config);
7487 }
7488}
7489
7490/**
7491 * vlv_force_pll_off - forcibly disable just the PLL
7492 * @dev_priv: i915 private structure
7493 * @pipe: pipe PLL to disable
7494 *
7495 * Disable the PLL for @pipe. To be used in cases where we need
7496 * the PLL enabled even when @pipe is not going to be enabled.
7497 */
7498void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7499{
7500 if (IS_CHERRYVIEW(dev))
7501 chv_disable_pll(to_i915(dev), pipe);
7502 else
7503 vlv_disable_pll(to_i915(dev), pipe);
7504}
7505
Daniel Vetter251ac862015-06-18 10:30:24 +02007506static void i9xx_compute_dpll(struct intel_crtc *crtc,
7507 struct intel_crtc_state *crtc_state,
7508 intel_clock_t *reduced_clock,
7509 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007511 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007512 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007513 u32 dpll;
7514 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007515 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007516
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007519 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7520 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521
7522 dpll = DPLL_VGA_MODE_DIS;
7523
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007525 dpll |= DPLLB_MODE_LVDS;
7526 else
7527 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007528
Daniel Vetteref1b4602013-06-01 17:17:04 +02007529 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007531 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007532 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007533
7534 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007535 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007536
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007537 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007538 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539
7540 /* compute bitmask from p1 value */
7541 if (IS_PINEVIEW(dev))
7542 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7543 else {
7544 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7545 if (IS_G4X(dev) && reduced_clock)
7546 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7547 }
7548 switch (clock->p2) {
7549 case 5:
7550 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7551 break;
7552 case 7:
7553 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7554 break;
7555 case 10:
7556 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7557 break;
7558 case 14:
7559 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7560 break;
7561 }
7562 if (INTEL_INFO(dev)->gen >= 4)
7563 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7564
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007565 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007567 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7569 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7570 else
7571 dpll |= PLL_REF_INPUT_DREFCLK;
7572
7573 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007574 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007575
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007577 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007578 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 }
7581}
7582
Daniel Vetter251ac862015-06-18 10:30:24 +02007583static void i8xx_compute_dpll(struct intel_crtc *crtc,
7584 struct intel_crtc_state *crtc_state,
7585 intel_clock_t *reduced_clock,
7586 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007588 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007591 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007592
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307594
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007595 dpll = DPLL_VGA_MODE_DIS;
7596
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007597 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7599 } else {
7600 if (clock->p1 == 2)
7601 dpll |= PLL_P1_DIVIDE_BY_TWO;
7602 else
7603 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7604 if (clock->p2 == 4)
7605 dpll |= PLL_P2_DIVIDE_BY_4;
7606 }
7607
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007608 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007609 dpll |= DPLL_DVO_2X_MODE;
7610
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007612 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7613 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7614 else
7615 dpll |= PLL_REF_INPUT_DREFCLK;
7616
7617 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007618 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007619}
7620
Daniel Vetter8a654f32013-06-01 17:16:22 +02007621static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007622{
7623 struct drm_device *dev = intel_crtc->base.dev;
7624 struct drm_i915_private *dev_priv = dev->dev_private;
7625 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007626 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007627 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007628 uint32_t crtc_vtotal, crtc_vblank_end;
7629 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007630
7631 /* We need to be careful not to changed the adjusted mode, for otherwise
7632 * the hw state checker will get angry at the mismatch. */
7633 crtc_vtotal = adjusted_mode->crtc_vtotal;
7634 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007636 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007638 crtc_vtotal -= 1;
7639 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007640
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007641 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007642 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7643 else
7644 vsyncshift = adjusted_mode->crtc_hsync_start -
7645 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007646 if (vsyncshift < 0)
7647 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007648 }
7649
7650 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007651 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007652
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654 (adjusted_mode->crtc_hdisplay - 1) |
7655 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007656 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007657 (adjusted_mode->crtc_hblank_start - 1) |
7658 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660 (adjusted_mode->crtc_hsync_start - 1) |
7661 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7662
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007663 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007664 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007665 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007666 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007667 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007668 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007669 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007670 (adjusted_mode->crtc_vsync_start - 1) |
7671 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7672
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007673 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7674 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7675 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7676 * bits. */
7677 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7678 (pipe == PIPE_B || pipe == PIPE_C))
7679 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7680
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007681 /* pipesrc controls the size that is scaled from, which should
7682 * always be the user's requested size.
7683 */
7684 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007685 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7686 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007687}
7688
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007689static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007690 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007691{
7692 struct drm_device *dev = crtc->base.dev;
7693 struct drm_i915_private *dev_priv = dev->dev_private;
7694 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7695 uint32_t tmp;
7696
7697 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007701 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7702 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007703 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007704 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7705 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706
7707 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7709 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007710 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007711 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7712 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007713 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007714 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7715 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007716
7717 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007718 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7719 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7720 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007721 }
7722
7723 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007724 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7725 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7726
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007727 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7728 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007729}
7730
Daniel Vetterf6a83282014-02-11 15:28:57 -08007731void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007732 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007733{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007734 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7735 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7736 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7737 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007738
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007739 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7740 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7741 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7742 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007743
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007744 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007745 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007746
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007747 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7748 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007749
7750 mode->hsync = drm_mode_hsync(mode);
7751 mode->vrefresh = drm_mode_vrefresh(mode);
7752 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007753}
7754
Daniel Vetter84b046f2013-02-19 18:48:54 +01007755static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7756{
7757 struct drm_device *dev = intel_crtc->base.dev;
7758 struct drm_i915_private *dev_priv = dev->dev_private;
7759 uint32_t pipeconf;
7760
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007761 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007762
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007763 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7764 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7765 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007767 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007768 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007769
Daniel Vetterff9ce462013-04-24 14:57:17 +02007770 /* only g4x and later have fancy bpc/dither controls */
7771 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007772 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007773 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007774 pipeconf |= PIPECONF_DITHER_EN |
7775 PIPECONF_DITHER_TYPE_SP;
7776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007777 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007778 case 18:
7779 pipeconf |= PIPECONF_6BPC;
7780 break;
7781 case 24:
7782 pipeconf |= PIPECONF_8BPC;
7783 break;
7784 case 30:
7785 pipeconf |= PIPECONF_10BPC;
7786 break;
7787 default:
7788 /* Case prevented by intel_choose_pipe_bpp_dither. */
7789 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007790 }
7791 }
7792
7793 if (HAS_PIPE_CXSR(dev)) {
7794 if (intel_crtc->lowfreq_avail) {
7795 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7796 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7797 } else {
7798 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007799 }
7800 }
7801
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007802 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007803 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007804 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007805 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7806 else
7807 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7808 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007809 pipeconf |= PIPECONF_PROGRESSIVE;
7810
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007811 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007812 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007813
Daniel Vetter84b046f2013-02-19 18:48:54 +01007814 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7815 POSTING_READ(PIPECONF(intel_crtc->pipe));
7816}
7817
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007818static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7819 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007820{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007821 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007822 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007823 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007824 intel_clock_t clock;
7825 bool ok;
7826 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007827 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007828 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007829 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007830 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007831 struct drm_connector_state *connector_state;
7832 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007833
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007834 memset(&crtc_state->dpll_hw_state, 0,
7835 sizeof(crtc_state->dpll_hw_state));
7836
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007837 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007838 if (connector_state->crtc != &crtc->base)
7839 continue;
7840
7841 encoder = to_intel_encoder(connector_state->best_encoder);
7842
Chris Wilson5eddb702010-09-11 13:48:45 +01007843 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007844 case INTEL_OUTPUT_DSI:
7845 is_dsi = true;
7846 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007847 default:
7848 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007849 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007850
Eric Anholtc751ce42010-03-25 11:48:48 -07007851 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007852 }
7853
Jani Nikulaf2335332013-09-13 11:03:09 +03007854 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007855 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007856
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007857 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007858 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007859
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007860 /*
7861 * Returns a set of divisors for the desired target clock with
7862 * the given refclk, or FALSE. The returned values represent
7863 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7864 * 2) / p1 / p2.
7865 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007866 limit = intel_limit(crtc_state, refclk);
7867 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007868 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007869 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007870 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007871 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7872 return -EINVAL;
7873 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007874
Jani Nikulaf2335332013-09-13 11:03:09 +03007875 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007876 crtc_state->dpll.n = clock.n;
7877 crtc_state->dpll.m1 = clock.m1;
7878 crtc_state->dpll.m2 = clock.m2;
7879 crtc_state->dpll.p1 = clock.p1;
7880 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007881 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007882
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007883 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007884 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007885 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007886 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007887 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007888 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007889 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007890 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007891 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007892 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007893 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007894
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007895 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007896}
7897
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007898static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007899 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007900{
7901 struct drm_device *dev = crtc->base.dev;
7902 struct drm_i915_private *dev_priv = dev->dev_private;
7903 uint32_t tmp;
7904
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007905 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7906 return;
7907
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007908 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007909 if (!(tmp & PFIT_ENABLE))
7910 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007911
Daniel Vetter06922822013-07-11 13:35:40 +02007912 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007913 if (INTEL_INFO(dev)->gen < 4) {
7914 if (crtc->pipe != PIPE_B)
7915 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007916 } else {
7917 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7918 return;
7919 }
7920
Daniel Vetter06922822013-07-11 13:35:40 +02007921 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007922 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7923 if (INTEL_INFO(dev)->gen < 5)
7924 pipe_config->gmch_pfit.lvds_border_bits =
7925 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7926}
7927
Jesse Barnesacbec812013-09-20 11:29:32 -07007928static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007929 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007930{
7931 struct drm_device *dev = crtc->base.dev;
7932 struct drm_i915_private *dev_priv = dev->dev_private;
7933 int pipe = pipe_config->cpu_transcoder;
7934 intel_clock_t clock;
7935 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007936 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007937
Shobhit Kumarf573de52014-07-30 20:32:37 +05307938 /* In case of MIPI DPLL will not even be used */
7939 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7940 return;
7941
Ville Syrjäläa5805162015-05-26 20:42:30 +03007942 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007943 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007944 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007945
7946 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7947 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7948 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7949 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7950 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7951
Imre Deakdccbea32015-06-22 23:35:51 +03007952 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007953}
7954
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007955static void
7956i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7957 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007958{
7959 struct drm_device *dev = crtc->base.dev;
7960 struct drm_i915_private *dev_priv = dev->dev_private;
7961 u32 val, base, offset;
7962 int pipe = crtc->pipe, plane = crtc->plane;
7963 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007964 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007965 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007966 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007967
Damien Lespiau42a7b082015-02-05 19:35:13 +00007968 val = I915_READ(DSPCNTR(plane));
7969 if (!(val & DISPLAY_PLANE_ENABLE))
7970 return;
7971
Damien Lespiaud9806c92015-01-21 14:07:19 +00007972 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007973 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007974 DRM_DEBUG_KMS("failed to alloc fb\n");
7975 return;
7976 }
7977
Damien Lespiau1b842c82015-01-21 13:50:54 +00007978 fb = &intel_fb->base;
7979
Daniel Vetter18c52472015-02-10 17:16:09 +00007980 if (INTEL_INFO(dev)->gen >= 4) {
7981 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007982 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007983 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7984 }
7985 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007986
7987 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007988 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007989 fb->pixel_format = fourcc;
7990 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007991
7992 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007993 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007994 offset = I915_READ(DSPTILEOFF(plane));
7995 else
7996 offset = I915_READ(DSPLINOFF(plane));
7997 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7998 } else {
7999 base = I915_READ(DSPADDR(plane));
8000 }
8001 plane_config->base = base;
8002
8003 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008004 fb->width = ((val >> 16) & 0xfff) + 1;
8005 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008006
8007 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008008 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008009
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008010 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008011 fb->pixel_format,
8012 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008013
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008014 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008015
Damien Lespiau2844a922015-01-20 12:51:48 +00008016 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8017 pipe_name(pipe), plane, fb->width, fb->height,
8018 fb->bits_per_pixel, base, fb->pitches[0],
8019 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008020
Damien Lespiau2d140302015-02-05 17:22:18 +00008021 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022}
8023
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008024static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008025 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008026{
8027 struct drm_device *dev = crtc->base.dev;
8028 struct drm_i915_private *dev_priv = dev->dev_private;
8029 int pipe = pipe_config->cpu_transcoder;
8030 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8031 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008032 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008033 int refclk = 100000;
8034
Ville Syrjäläa5805162015-05-26 20:42:30 +03008035 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008036 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8037 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8038 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8039 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008040 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008041 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008042
8043 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008044 clock.m2 = (pll_dw0 & 0xff) << 22;
8045 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8046 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008047 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8048 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8049 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8050
Imre Deakdccbea32015-06-22 23:35:51 +03008051 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008052}
8053
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008054static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008055 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008056{
8057 struct drm_device *dev = crtc->base.dev;
8058 struct drm_i915_private *dev_priv = dev->dev_private;
8059 uint32_t tmp;
8060
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008061 if (!intel_display_power_is_enabled(dev_priv,
8062 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008063 return false;
8064
Daniel Vettere143a212013-07-04 12:01:15 +02008065 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008066 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008067
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008068 tmp = I915_READ(PIPECONF(crtc->pipe));
8069 if (!(tmp & PIPECONF_ENABLE))
8070 return false;
8071
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008072 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8073 switch (tmp & PIPECONF_BPC_MASK) {
8074 case PIPECONF_6BPC:
8075 pipe_config->pipe_bpp = 18;
8076 break;
8077 case PIPECONF_8BPC:
8078 pipe_config->pipe_bpp = 24;
8079 break;
8080 case PIPECONF_10BPC:
8081 pipe_config->pipe_bpp = 30;
8082 break;
8083 default:
8084 break;
8085 }
8086 }
8087
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008088 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8089 pipe_config->limited_color_range = true;
8090
Ville Syrjälä282740f2013-09-04 18:30:03 +03008091 if (INTEL_INFO(dev)->gen < 4)
8092 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8093
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008094 intel_get_pipe_timings(crtc, pipe_config);
8095
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008096 i9xx_get_pfit_config(crtc, pipe_config);
8097
Daniel Vetter6c49f242013-06-06 12:45:25 +02008098 if (INTEL_INFO(dev)->gen >= 4) {
8099 tmp = I915_READ(DPLL_MD(crtc->pipe));
8100 pipe_config->pixel_multiplier =
8101 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8102 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008103 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008104 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8105 tmp = I915_READ(DPLL(crtc->pipe));
8106 pipe_config->pixel_multiplier =
8107 ((tmp & SDVO_MULTIPLIER_MASK)
8108 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8109 } else {
8110 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8111 * port and will be fixed up in the encoder->get_config
8112 * function. */
8113 pipe_config->pixel_multiplier = 1;
8114 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008115 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8116 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008117 /*
8118 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8119 * on 830. Filter it out here so that we don't
8120 * report errors due to that.
8121 */
8122 if (IS_I830(dev))
8123 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8124
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008125 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8126 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008127 } else {
8128 /* Mask out read-only status bits. */
8129 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8130 DPLL_PORTC_READY_MASK |
8131 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008132 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008133
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008134 if (IS_CHERRYVIEW(dev))
8135 chv_crtc_clock_get(crtc, pipe_config);
8136 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008137 vlv_crtc_clock_get(crtc, pipe_config);
8138 else
8139 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008140
Ville Syrjälä0f646142015-08-26 19:39:18 +03008141 /*
8142 * Normally the dotclock is filled in by the encoder .get_config()
8143 * but in case the pipe is enabled w/o any ports we need a sane
8144 * default.
8145 */
8146 pipe_config->base.adjusted_mode.crtc_clock =
8147 pipe_config->port_clock / pipe_config->pixel_multiplier;
8148
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008149 return true;
8150}
8151
Paulo Zanonidde86e22012-12-01 12:04:25 -02008152static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008153{
8154 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008155 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008156 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008157 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008158 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008159 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008160 bool has_ck505 = false;
8161 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008162
8163 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008164 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008165 switch (encoder->type) {
8166 case INTEL_OUTPUT_LVDS:
8167 has_panel = true;
8168 has_lvds = true;
8169 break;
8170 case INTEL_OUTPUT_EDP:
8171 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008172 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008173 has_cpu_edp = true;
8174 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008175 default:
8176 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008177 }
8178 }
8179
Keith Packard99eb6a02011-09-26 14:29:12 -07008180 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008181 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008182 can_ssc = has_ck505;
8183 } else {
8184 has_ck505 = false;
8185 can_ssc = true;
8186 }
8187
Imre Deak2de69052013-05-08 13:14:04 +03008188 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8189 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008190
8191 /* Ironlake: try to setup display ref clock before DPLL
8192 * enabling. This is only under driver's control after
8193 * PCH B stepping, previous chipset stepping should be
8194 * ignoring this setting.
8195 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008196 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008197
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008198 /* As we must carefully and slowly disable/enable each source in turn,
8199 * compute the final state we want first and check if we need to
8200 * make any changes at all.
8201 */
8202 final = val;
8203 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008204 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008205 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008206 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008207 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8208
8209 final &= ~DREF_SSC_SOURCE_MASK;
8210 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8211 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008212
Keith Packard199e5d72011-09-22 12:01:57 -07008213 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008214 final |= DREF_SSC_SOURCE_ENABLE;
8215
8216 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8217 final |= DREF_SSC1_ENABLE;
8218
8219 if (has_cpu_edp) {
8220 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8221 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8222 else
8223 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8224 } else
8225 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8226 } else {
8227 final |= DREF_SSC_SOURCE_DISABLE;
8228 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8229 }
8230
8231 if (final == val)
8232 return;
8233
8234 /* Always enable nonspread source */
8235 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8236
8237 if (has_ck505)
8238 val |= DREF_NONSPREAD_CK505_ENABLE;
8239 else
8240 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8241
8242 if (has_panel) {
8243 val &= ~DREF_SSC_SOURCE_MASK;
8244 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008245
Keith Packard199e5d72011-09-22 12:01:57 -07008246 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008247 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008248 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008249 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008250 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008252
8253 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008255 POSTING_READ(PCH_DREF_CONTROL);
8256 udelay(200);
8257
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008258 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008259
8260 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008261 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008262 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008263 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008265 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008267 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008269
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008270 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008271 POSTING_READ(PCH_DREF_CONTROL);
8272 udelay(200);
8273 } else {
8274 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8275
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008276 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008277
8278 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008279 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008280
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008282 POSTING_READ(PCH_DREF_CONTROL);
8283 udelay(200);
8284
8285 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008286 val &= ~DREF_SSC_SOURCE_MASK;
8287 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008288
8289 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008290 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008291
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008293 POSTING_READ(PCH_DREF_CONTROL);
8294 udelay(200);
8295 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008296
8297 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008298}
8299
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008300static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008301{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008302 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008303
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008304 tmp = I915_READ(SOUTH_CHICKEN2);
8305 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8306 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008307
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008308 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8309 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8310 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008311
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008312 tmp = I915_READ(SOUTH_CHICKEN2);
8313 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8314 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008315
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008316 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8317 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8318 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008319}
8320
8321/* WaMPhyProgramming:hsw */
8322static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8323{
8324 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008325
8326 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8327 tmp &= ~(0xFF << 24);
8328 tmp |= (0x12 << 24);
8329 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8330
Paulo Zanonidde86e22012-12-01 12:04:25 -02008331 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8332 tmp |= (1 << 11);
8333 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8334
8335 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8336 tmp |= (1 << 11);
8337 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8338
Paulo Zanonidde86e22012-12-01 12:04:25 -02008339 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8340 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8341 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8342
8343 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8344 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8345 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8346
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008347 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8348 tmp &= ~(7 << 13);
8349 tmp |= (5 << 13);
8350 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008351
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008352 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8353 tmp &= ~(7 << 13);
8354 tmp |= (5 << 13);
8355 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008356
8357 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8358 tmp &= ~0xFF;
8359 tmp |= 0x1C;
8360 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8361
8362 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8363 tmp &= ~0xFF;
8364 tmp |= 0x1C;
8365 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8366
8367 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8368 tmp &= ~(0xFF << 16);
8369 tmp |= (0x1C << 16);
8370 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8371
8372 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8373 tmp &= ~(0xFF << 16);
8374 tmp |= (0x1C << 16);
8375 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8376
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008377 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8378 tmp |= (1 << 27);
8379 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008380
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008381 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8382 tmp |= (1 << 27);
8383 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008384
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008385 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8386 tmp &= ~(0xF << 28);
8387 tmp |= (4 << 28);
8388 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008389
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008390 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8391 tmp &= ~(0xF << 28);
8392 tmp |= (4 << 28);
8393 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008394}
8395
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008396/* Implements 3 different sequences from BSpec chapter "Display iCLK
8397 * Programming" based on the parameters passed:
8398 * - Sequence to enable CLKOUT_DP
8399 * - Sequence to enable CLKOUT_DP without spread
8400 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8401 */
8402static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8403 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008404{
8405 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008406 uint32_t reg, tmp;
8407
8408 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8409 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008410 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008411 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008412
Ville Syrjäläa5805162015-05-26 20:42:30 +03008413 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008414
8415 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8416 tmp &= ~SBI_SSCCTL_DISABLE;
8417 tmp |= SBI_SSCCTL_PATHALT;
8418 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8419
8420 udelay(24);
8421
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008422 if (with_spread) {
8423 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8424 tmp &= ~SBI_SSCCTL_PATHALT;
8425 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008426
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008427 if (with_fdi) {
8428 lpt_reset_fdi_mphy(dev_priv);
8429 lpt_program_fdi_mphy(dev_priv);
8430 }
8431 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008432
Ville Syrjäläc2699522015-08-27 23:55:59 +03008433 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008434 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8435 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8436 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008437
Ville Syrjäläa5805162015-05-26 20:42:30 +03008438 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008439}
8440
Paulo Zanoni47701c32013-07-23 11:19:25 -03008441/* Sequence to disable CLKOUT_DP */
8442static void lpt_disable_clkout_dp(struct drm_device *dev)
8443{
8444 struct drm_i915_private *dev_priv = dev->dev_private;
8445 uint32_t reg, tmp;
8446
Ville Syrjäläa5805162015-05-26 20:42:30 +03008447 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008448
Ville Syrjäläc2699522015-08-27 23:55:59 +03008449 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008450 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8451 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8452 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8453
8454 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8455 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8456 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8457 tmp |= SBI_SSCCTL_PATHALT;
8458 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8459 udelay(32);
8460 }
8461 tmp |= SBI_SSCCTL_DISABLE;
8462 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8463 }
8464
Ville Syrjäläa5805162015-05-26 20:42:30 +03008465 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008466}
8467
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008468static void lpt_init_pch_refclk(struct drm_device *dev)
8469{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008470 struct intel_encoder *encoder;
8471 bool has_vga = false;
8472
Damien Lespiaub2784e12014-08-05 11:29:37 +01008473 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008474 switch (encoder->type) {
8475 case INTEL_OUTPUT_ANALOG:
8476 has_vga = true;
8477 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008478 default:
8479 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008480 }
8481 }
8482
Paulo Zanoni47701c32013-07-23 11:19:25 -03008483 if (has_vga)
8484 lpt_enable_clkout_dp(dev, true, true);
8485 else
8486 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008487}
8488
Paulo Zanonidde86e22012-12-01 12:04:25 -02008489/*
8490 * Initialize reference clocks when the driver loads
8491 */
8492void intel_init_pch_refclk(struct drm_device *dev)
8493{
8494 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8495 ironlake_init_pch_refclk(dev);
8496 else if (HAS_PCH_LPT(dev))
8497 lpt_init_pch_refclk(dev);
8498}
8499
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008500static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008501{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008502 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008503 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008504 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008505 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008506 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008507 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008508 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008509 bool is_lvds = false;
8510
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008511 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008512 if (connector_state->crtc != crtc_state->base.crtc)
8513 continue;
8514
8515 encoder = to_intel_encoder(connector_state->best_encoder);
8516
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008517 switch (encoder->type) {
8518 case INTEL_OUTPUT_LVDS:
8519 is_lvds = true;
8520 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008521 default:
8522 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008523 }
8524 num_connectors++;
8525 }
8526
8527 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008528 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008529 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008530 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008531 }
8532
8533 return 120000;
8534}
8535
Daniel Vetter6ff93602013-04-19 11:24:36 +02008536static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008537{
8538 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8540 int pipe = intel_crtc->pipe;
8541 uint32_t val;
8542
Daniel Vetter78114072013-06-13 00:54:57 +02008543 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008544
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008545 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008546 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008547 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008548 break;
8549 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008550 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008551 break;
8552 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008553 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008554 break;
8555 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008556 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008557 break;
8558 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008559 /* Case prevented by intel_choose_pipe_bpp_dither. */
8560 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008561 }
8562
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008563 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008564 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8565
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008566 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008567 val |= PIPECONF_INTERLACED_ILK;
8568 else
8569 val |= PIPECONF_PROGRESSIVE;
8570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008571 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008572 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008573
Paulo Zanonic8203562012-09-12 10:06:29 -03008574 I915_WRITE(PIPECONF(pipe), val);
8575 POSTING_READ(PIPECONF(pipe));
8576}
8577
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008578/*
8579 * Set up the pipe CSC unit.
8580 *
8581 * Currently only full range RGB to limited range RGB conversion
8582 * is supported, but eventually this should handle various
8583 * RGB<->YCbCr scenarios as well.
8584 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008585static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008586{
8587 struct drm_device *dev = crtc->dev;
8588 struct drm_i915_private *dev_priv = dev->dev_private;
8589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8590 int pipe = intel_crtc->pipe;
8591 uint16_t coeff = 0x7800; /* 1.0 */
8592
8593 /*
8594 * TODO: Check what kind of values actually come out of the pipe
8595 * with these coeff/postoff values and adjust to get the best
8596 * accuracy. Perhaps we even need to take the bpc value into
8597 * consideration.
8598 */
8599
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008600 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008601 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8602
8603 /*
8604 * GY/GU and RY/RU should be the other way around according
8605 * to BSpec, but reality doesn't agree. Just set them up in
8606 * a way that results in the correct picture.
8607 */
8608 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8609 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8610
8611 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8612 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8613
8614 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8615 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8616
8617 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8618 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8619 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8620
8621 if (INTEL_INFO(dev)->gen > 6) {
8622 uint16_t postoff = 0;
8623
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008624 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008625 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008626
8627 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8628 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8629 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8630
8631 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8632 } else {
8633 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8634
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008635 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008636 mode |= CSC_BLACK_SCREEN_OFFSET;
8637
8638 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8639 }
8640}
8641
Daniel Vetter6ff93602013-04-19 11:24:36 +02008642static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008643{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008644 struct drm_device *dev = crtc->dev;
8645 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008647 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008648 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008649 uint32_t val;
8650
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008651 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008652
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008653 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008654 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8655
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008656 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008657 val |= PIPECONF_INTERLACED_ILK;
8658 else
8659 val |= PIPECONF_PROGRESSIVE;
8660
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008661 I915_WRITE(PIPECONF(cpu_transcoder), val);
8662 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008663
8664 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8665 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008666
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308667 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008668 val = 0;
8669
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008670 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008671 case 18:
8672 val |= PIPEMISC_DITHER_6_BPC;
8673 break;
8674 case 24:
8675 val |= PIPEMISC_DITHER_8_BPC;
8676 break;
8677 case 30:
8678 val |= PIPEMISC_DITHER_10_BPC;
8679 break;
8680 case 36:
8681 val |= PIPEMISC_DITHER_12_BPC;
8682 break;
8683 default:
8684 /* Case prevented by pipe_config_set_bpp. */
8685 BUG();
8686 }
8687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008688 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008689 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8690
8691 I915_WRITE(PIPEMISC(pipe), val);
8692 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008693}
8694
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008695static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008696 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008697 intel_clock_t *clock,
8698 bool *has_reduced_clock,
8699 intel_clock_t *reduced_clock)
8700{
8701 struct drm_device *dev = crtc->dev;
8702 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008703 int refclk;
8704 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008705 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008706
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008707 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008708
8709 /*
8710 * Returns a set of divisors for the desired target clock with the given
8711 * refclk, or FALSE. The returned values represent the clock equation:
8712 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8713 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008714 limit = intel_limit(crtc_state, refclk);
8715 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008716 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008717 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008718 if (!ret)
8719 return false;
8720
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008721 return true;
8722}
8723
Paulo Zanonid4b19312012-11-29 11:29:32 -02008724int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8725{
8726 /*
8727 * Account for spread spectrum to avoid
8728 * oversubscribing the link. Max center spread
8729 * is 2.5%; use 5% for safety's sake.
8730 */
8731 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008732 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008733}
8734
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008735static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008736{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008737 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008738}
8739
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008740static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008741 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008742 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008743 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008744{
8745 struct drm_crtc *crtc = &intel_crtc->base;
8746 struct drm_device *dev = crtc->dev;
8747 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008748 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008749 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008750 struct drm_connector_state *connector_state;
8751 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008752 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008753 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008754 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008755
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008756 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008757 if (connector_state->crtc != crtc_state->base.crtc)
8758 continue;
8759
8760 encoder = to_intel_encoder(connector_state->best_encoder);
8761
8762 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008763 case INTEL_OUTPUT_LVDS:
8764 is_lvds = true;
8765 break;
8766 case INTEL_OUTPUT_SDVO:
8767 case INTEL_OUTPUT_HDMI:
8768 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008769 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008770 default:
8771 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008772 }
8773
8774 num_connectors++;
8775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008776
Chris Wilsonc1858122010-12-03 21:35:48 +00008777 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008778 factor = 21;
8779 if (is_lvds) {
8780 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008781 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008782 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008783 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008784 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008785 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008786
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008787 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008788 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008789
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008790 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8791 *fp2 |= FP_CB_TUNE;
8792
Chris Wilson5eddb702010-09-11 13:48:45 +01008793 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008794
Eric Anholta07d6782011-03-30 13:01:08 -07008795 if (is_lvds)
8796 dpll |= DPLLB_MODE_LVDS;
8797 else
8798 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008799
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008800 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008801 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008802
8803 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008804 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008805 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008806 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008807
Eric Anholta07d6782011-03-30 13:01:08 -07008808 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008809 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008810 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008811 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008812
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008814 case 5:
8815 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8816 break;
8817 case 7:
8818 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8819 break;
8820 case 10:
8821 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8822 break;
8823 case 14:
8824 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8825 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008826 }
8827
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008828 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008829 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008830 else
8831 dpll |= PLL_REF_INPUT_DREFCLK;
8832
Daniel Vetter959e16d2013-06-05 13:34:21 +02008833 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008834}
8835
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008836static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8837 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008838{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008839 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008840 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008841 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008842 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008843 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008844 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008845
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008846 memset(&crtc_state->dpll_hw_state, 0,
8847 sizeof(crtc_state->dpll_hw_state));
8848
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008849 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008850
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008851 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8852 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8853
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008854 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008855 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008857 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8858 return -EINVAL;
8859 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008860 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 if (!crtc_state->clock_set) {
8862 crtc_state->dpll.n = clock.n;
8863 crtc_state->dpll.m1 = clock.m1;
8864 crtc_state->dpll.m2 = clock.m2;
8865 crtc_state->dpll.p1 = clock.p1;
8866 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008867 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008868
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008869 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008870 if (crtc_state->has_pch_encoder) {
8871 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008872 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008873 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008874
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008875 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008876 &fp, &reduced_clock,
8877 has_reduced_clock ? &fp2 : NULL);
8878
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008879 crtc_state->dpll_hw_state.dpll = dpll;
8880 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008881 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008882 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008883 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008884 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008885
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008886 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008887 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008888 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008889 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008890 return -EINVAL;
8891 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008892 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008893
Rodrigo Viviab585de2015-03-24 12:40:09 -07008894 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008895 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008896 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008897 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008898
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008899 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008900}
8901
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008902static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8903 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008904{
8905 struct drm_device *dev = crtc->base.dev;
8906 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008907 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008908
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008909 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8910 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8911 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8912 & ~TU_SIZE_MASK;
8913 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8914 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8915 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8916}
8917
8918static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8919 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008920 struct intel_link_m_n *m_n,
8921 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008922{
8923 struct drm_device *dev = crtc->base.dev;
8924 struct drm_i915_private *dev_priv = dev->dev_private;
8925 enum pipe pipe = crtc->pipe;
8926
8927 if (INTEL_INFO(dev)->gen >= 5) {
8928 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8929 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8930 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8931 & ~TU_SIZE_MASK;
8932 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8933 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8934 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008935 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8936 * gen < 8) and if DRRS is supported (to make sure the
8937 * registers are not unnecessarily read).
8938 */
8939 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008940 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008941 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8942 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8943 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8944 & ~TU_SIZE_MASK;
8945 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8946 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8947 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8948 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008949 } else {
8950 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8951 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8952 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8953 & ~TU_SIZE_MASK;
8954 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8955 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8956 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8957 }
8958}
8959
8960void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008961 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008962{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008963 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008964 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8965 else
8966 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008967 &pipe_config->dp_m_n,
8968 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008969}
8970
Daniel Vetter72419202013-04-04 13:28:53 +02008971static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008972 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008973{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008974 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008975 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008976}
8977
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008978static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008979 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008980{
8981 struct drm_device *dev = crtc->base.dev;
8982 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008983 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8984 uint32_t ps_ctrl = 0;
8985 int id = -1;
8986 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008987
Chandra Kondurua1b22782015-04-07 15:28:45 -07008988 /* find scaler attached to this pipe */
8989 for (i = 0; i < crtc->num_scalers; i++) {
8990 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8991 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8992 id = i;
8993 pipe_config->pch_pfit.enabled = true;
8994 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8995 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8996 break;
8997 }
8998 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008999
Chandra Kondurua1b22782015-04-07 15:28:45 -07009000 scaler_state->scaler_id = id;
9001 if (id >= 0) {
9002 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9003 } else {
9004 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009005 }
9006}
9007
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009008static void
9009skylake_get_initial_plane_config(struct intel_crtc *crtc,
9010 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009011{
9012 struct drm_device *dev = crtc->base.dev;
9013 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009014 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009015 int pipe = crtc->pipe;
9016 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009017 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009018 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009019 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009020
Damien Lespiaud9806c92015-01-21 14:07:19 +00009021 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009022 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009023 DRM_DEBUG_KMS("failed to alloc fb\n");
9024 return;
9025 }
9026
Damien Lespiau1b842c82015-01-21 13:50:54 +00009027 fb = &intel_fb->base;
9028
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009029 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009030 if (!(val & PLANE_CTL_ENABLE))
9031 goto error;
9032
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009033 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9034 fourcc = skl_format_to_fourcc(pixel_format,
9035 val & PLANE_CTL_ORDER_RGBX,
9036 val & PLANE_CTL_ALPHA_MASK);
9037 fb->pixel_format = fourcc;
9038 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9039
Damien Lespiau40f46282015-02-27 11:15:21 +00009040 tiling = val & PLANE_CTL_TILED_MASK;
9041 switch (tiling) {
9042 case PLANE_CTL_TILED_LINEAR:
9043 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9044 break;
9045 case PLANE_CTL_TILED_X:
9046 plane_config->tiling = I915_TILING_X;
9047 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9048 break;
9049 case PLANE_CTL_TILED_Y:
9050 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9051 break;
9052 case PLANE_CTL_TILED_YF:
9053 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9054 break;
9055 default:
9056 MISSING_CASE(tiling);
9057 goto error;
9058 }
9059
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009060 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9061 plane_config->base = base;
9062
9063 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9064
9065 val = I915_READ(PLANE_SIZE(pipe, 0));
9066 fb->height = ((val >> 16) & 0xfff) + 1;
9067 fb->width = ((val >> 0) & 0x1fff) + 1;
9068
9069 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009070 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9071 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009072 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9073
9074 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009075 fb->pixel_format,
9076 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009077
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009078 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009079
9080 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9081 pipe_name(pipe), fb->width, fb->height,
9082 fb->bits_per_pixel, base, fb->pitches[0],
9083 plane_config->size);
9084
Damien Lespiau2d140302015-02-05 17:22:18 +00009085 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009086 return;
9087
9088error:
9089 kfree(fb);
9090}
9091
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009092static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009093 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009094{
9095 struct drm_device *dev = crtc->base.dev;
9096 struct drm_i915_private *dev_priv = dev->dev_private;
9097 uint32_t tmp;
9098
9099 tmp = I915_READ(PF_CTL(crtc->pipe));
9100
9101 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009102 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009103 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9104 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009105
9106 /* We currently do not free assignements of panel fitters on
9107 * ivb/hsw (since we don't use the higher upscaling modes which
9108 * differentiates them) so just WARN about this case for now. */
9109 if (IS_GEN7(dev)) {
9110 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9111 PF_PIPE_SEL_IVB(crtc->pipe));
9112 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009113 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009114}
9115
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009116static void
9117ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9118 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009119{
9120 struct drm_device *dev = crtc->base.dev;
9121 struct drm_i915_private *dev_priv = dev->dev_private;
9122 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009123 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009124 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009125 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009126 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009127 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009128
Damien Lespiau42a7b082015-02-05 19:35:13 +00009129 val = I915_READ(DSPCNTR(pipe));
9130 if (!(val & DISPLAY_PLANE_ENABLE))
9131 return;
9132
Damien Lespiaud9806c92015-01-21 14:07:19 +00009133 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009134 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009135 DRM_DEBUG_KMS("failed to alloc fb\n");
9136 return;
9137 }
9138
Damien Lespiau1b842c82015-01-21 13:50:54 +00009139 fb = &intel_fb->base;
9140
Daniel Vetter18c52472015-02-10 17:16:09 +00009141 if (INTEL_INFO(dev)->gen >= 4) {
9142 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009143 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009144 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9145 }
9146 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009147
9148 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009149 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009150 fb->pixel_format = fourcc;
9151 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009152
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009153 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009154 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009155 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009156 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009157 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009158 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009159 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009160 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009161 }
9162 plane_config->base = base;
9163
9164 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009165 fb->width = ((val >> 16) & 0xfff) + 1;
9166 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009167
9168 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009169 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009170
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009171 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009172 fb->pixel_format,
9173 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009174
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009175 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009176
Damien Lespiau2844a922015-01-20 12:51:48 +00009177 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9178 pipe_name(pipe), fb->width, fb->height,
9179 fb->bits_per_pixel, base, fb->pitches[0],
9180 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009181
Damien Lespiau2d140302015-02-05 17:22:18 +00009182 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009183}
9184
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009185static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009186 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009187{
9188 struct drm_device *dev = crtc->base.dev;
9189 struct drm_i915_private *dev_priv = dev->dev_private;
9190 uint32_t tmp;
9191
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009192 if (!intel_display_power_is_enabled(dev_priv,
9193 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009194 return false;
9195
Daniel Vettere143a212013-07-04 12:01:15 +02009196 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009197 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009198
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009199 tmp = I915_READ(PIPECONF(crtc->pipe));
9200 if (!(tmp & PIPECONF_ENABLE))
9201 return false;
9202
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009203 switch (tmp & PIPECONF_BPC_MASK) {
9204 case PIPECONF_6BPC:
9205 pipe_config->pipe_bpp = 18;
9206 break;
9207 case PIPECONF_8BPC:
9208 pipe_config->pipe_bpp = 24;
9209 break;
9210 case PIPECONF_10BPC:
9211 pipe_config->pipe_bpp = 30;
9212 break;
9213 case PIPECONF_12BPC:
9214 pipe_config->pipe_bpp = 36;
9215 break;
9216 default:
9217 break;
9218 }
9219
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009220 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9221 pipe_config->limited_color_range = true;
9222
Daniel Vetterab9412b2013-05-03 11:49:46 +02009223 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009224 struct intel_shared_dpll *pll;
9225
Daniel Vetter88adfff2013-03-28 10:42:01 +01009226 pipe_config->has_pch_encoder = true;
9227
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009228 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9229 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9230 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009231
9232 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009233
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009234 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009235 pipe_config->shared_dpll =
9236 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009237 } else {
9238 tmp = I915_READ(PCH_DPLL_SEL);
9239 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9240 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9241 else
9242 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9243 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009244
9245 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9246
9247 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9248 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009249
9250 tmp = pipe_config->dpll_hw_state.dpll;
9251 pipe_config->pixel_multiplier =
9252 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9253 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009254
9255 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009256 } else {
9257 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009258 }
9259
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009260 intel_get_pipe_timings(crtc, pipe_config);
9261
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009262 ironlake_get_pfit_config(crtc, pipe_config);
9263
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009264 return true;
9265}
9266
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9268{
9269 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009270 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009271
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009272 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009273 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009274 pipe_name(crtc->pipe));
9275
Rob Clarke2c719b2014-12-15 13:56:32 -05009276 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9277 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009278 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9279 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009280 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9281 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009282 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009283 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009284 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009285 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009286 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009287 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009288 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009289 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009290 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009291
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009292 /*
9293 * In theory we can still leave IRQs enabled, as long as only the HPD
9294 * interrupts remain enabled. We used to check for that, but since it's
9295 * gen-specific and since we only disable LCPLL after we fully disable
9296 * the interrupts, the check below should be enough.
9297 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009298 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009299}
9300
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009301static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9302{
9303 struct drm_device *dev = dev_priv->dev;
9304
9305 if (IS_HASWELL(dev))
9306 return I915_READ(D_COMP_HSW);
9307 else
9308 return I915_READ(D_COMP_BDW);
9309}
9310
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009311static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9312{
9313 struct drm_device *dev = dev_priv->dev;
9314
9315 if (IS_HASWELL(dev)) {
9316 mutex_lock(&dev_priv->rps.hw_lock);
9317 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9318 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009319 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009320 mutex_unlock(&dev_priv->rps.hw_lock);
9321 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009322 I915_WRITE(D_COMP_BDW, val);
9323 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009324 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009325}
9326
9327/*
9328 * This function implements pieces of two sequences from BSpec:
9329 * - Sequence for display software to disable LCPLL
9330 * - Sequence for display software to allow package C8+
9331 * The steps implemented here are just the steps that actually touch the LCPLL
9332 * register. Callers should take care of disabling all the display engine
9333 * functions, doing the mode unset, fixing interrupts, etc.
9334 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009335static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9336 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009337{
9338 uint32_t val;
9339
9340 assert_can_disable_lcpll(dev_priv);
9341
9342 val = I915_READ(LCPLL_CTL);
9343
9344 if (switch_to_fclk) {
9345 val |= LCPLL_CD_SOURCE_FCLK;
9346 I915_WRITE(LCPLL_CTL, val);
9347
9348 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9349 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9350 DRM_ERROR("Switching to FCLK failed\n");
9351
9352 val = I915_READ(LCPLL_CTL);
9353 }
9354
9355 val |= LCPLL_PLL_DISABLE;
9356 I915_WRITE(LCPLL_CTL, val);
9357 POSTING_READ(LCPLL_CTL);
9358
9359 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9360 DRM_ERROR("LCPLL still locked\n");
9361
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009362 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009363 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009364 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365 ndelay(100);
9366
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009367 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9368 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009369 DRM_ERROR("D_COMP RCOMP still in progress\n");
9370
9371 if (allow_power_down) {
9372 val = I915_READ(LCPLL_CTL);
9373 val |= LCPLL_POWER_DOWN_ALLOW;
9374 I915_WRITE(LCPLL_CTL, val);
9375 POSTING_READ(LCPLL_CTL);
9376 }
9377}
9378
9379/*
9380 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9381 * source.
9382 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009383static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384{
9385 uint32_t val;
9386
9387 val = I915_READ(LCPLL_CTL);
9388
9389 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9390 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9391 return;
9392
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009393 /*
9394 * Make sure we're not on PC8 state before disabling PC8, otherwise
9395 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009396 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009397 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009398
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009399 if (val & LCPLL_POWER_DOWN_ALLOW) {
9400 val &= ~LCPLL_POWER_DOWN_ALLOW;
9401 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009402 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009403 }
9404
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009405 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009406 val |= D_COMP_COMP_FORCE;
9407 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009408 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009409
9410 val = I915_READ(LCPLL_CTL);
9411 val &= ~LCPLL_PLL_DISABLE;
9412 I915_WRITE(LCPLL_CTL, val);
9413
9414 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9415 DRM_ERROR("LCPLL not locked yet\n");
9416
9417 if (val & LCPLL_CD_SOURCE_FCLK) {
9418 val = I915_READ(LCPLL_CTL);
9419 val &= ~LCPLL_CD_SOURCE_FCLK;
9420 I915_WRITE(LCPLL_CTL, val);
9421
9422 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9423 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9424 DRM_ERROR("Switching back to LCPLL failed\n");
9425 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009426
Mika Kuoppala59bad942015-01-16 11:34:40 +02009427 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009428 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009429}
9430
Paulo Zanoni765dab672014-03-07 20:08:18 -03009431/*
9432 * Package states C8 and deeper are really deep PC states that can only be
9433 * reached when all the devices on the system allow it, so even if the graphics
9434 * device allows PC8+, it doesn't mean the system will actually get to these
9435 * states. Our driver only allows PC8+ when going into runtime PM.
9436 *
9437 * The requirements for PC8+ are that all the outputs are disabled, the power
9438 * well is disabled and most interrupts are disabled, and these are also
9439 * requirements for runtime PM. When these conditions are met, we manually do
9440 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9441 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9442 * hang the machine.
9443 *
9444 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9445 * the state of some registers, so when we come back from PC8+ we need to
9446 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9447 * need to take care of the registers kept by RC6. Notice that this happens even
9448 * if we don't put the device in PCI D3 state (which is what currently happens
9449 * because of the runtime PM support).
9450 *
9451 * For more, read "Display Sequences for Package C8" on the hardware
9452 * documentation.
9453 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009454void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009455{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009456 struct drm_device *dev = dev_priv->dev;
9457 uint32_t val;
9458
Paulo Zanonic67a4702013-08-19 13:18:09 -03009459 DRM_DEBUG_KMS("Enabling package C8+\n");
9460
Ville Syrjäläc2699522015-08-27 23:55:59 +03009461 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009462 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9463 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9464 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9465 }
9466
9467 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009468 hsw_disable_lcpll(dev_priv, true, true);
9469}
9470
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009471void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009472{
9473 struct drm_device *dev = dev_priv->dev;
9474 uint32_t val;
9475
Paulo Zanonic67a4702013-08-19 13:18:09 -03009476 DRM_DEBUG_KMS("Disabling package C8+\n");
9477
9478 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009479 lpt_init_pch_refclk(dev);
9480
Ville Syrjäläc2699522015-08-27 23:55:59 +03009481 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009482 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9483 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9484 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9485 }
9486
9487 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009488}
9489
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009490static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309491{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009492 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009493 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309494
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009495 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309496}
9497
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009498/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009499static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009500{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009501 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009502 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009503 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009504
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009505 for_each_intel_crtc(state->dev, intel_crtc) {
9506 int pixel_rate;
9507
9508 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9509 if (IS_ERR(crtc_state))
9510 return PTR_ERR(crtc_state);
9511
9512 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009513 continue;
9514
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009515 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009516
9517 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009518 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009519 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9520
9521 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9522 }
9523
9524 return max_pixel_rate;
9525}
9526
9527static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9528{
9529 struct drm_i915_private *dev_priv = dev->dev_private;
9530 uint32_t val, data;
9531 int ret;
9532
9533 if (WARN((I915_READ(LCPLL_CTL) &
9534 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9535 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9536 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9537 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9538 "trying to change cdclk frequency with cdclk not enabled\n"))
9539 return;
9540
9541 mutex_lock(&dev_priv->rps.hw_lock);
9542 ret = sandybridge_pcode_write(dev_priv,
9543 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9544 mutex_unlock(&dev_priv->rps.hw_lock);
9545 if (ret) {
9546 DRM_ERROR("failed to inform pcode about cdclk change\n");
9547 return;
9548 }
9549
9550 val = I915_READ(LCPLL_CTL);
9551 val |= LCPLL_CD_SOURCE_FCLK;
9552 I915_WRITE(LCPLL_CTL, val);
9553
9554 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9555 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9556 DRM_ERROR("Switching to FCLK failed\n");
9557
9558 val = I915_READ(LCPLL_CTL);
9559 val &= ~LCPLL_CLK_FREQ_MASK;
9560
9561 switch (cdclk) {
9562 case 450000:
9563 val |= LCPLL_CLK_FREQ_450;
9564 data = 0;
9565 break;
9566 case 540000:
9567 val |= LCPLL_CLK_FREQ_54O_BDW;
9568 data = 1;
9569 break;
9570 case 337500:
9571 val |= LCPLL_CLK_FREQ_337_5_BDW;
9572 data = 2;
9573 break;
9574 case 675000:
9575 val |= LCPLL_CLK_FREQ_675_BDW;
9576 data = 3;
9577 break;
9578 default:
9579 WARN(1, "invalid cdclk frequency\n");
9580 return;
9581 }
9582
9583 I915_WRITE(LCPLL_CTL, val);
9584
9585 val = I915_READ(LCPLL_CTL);
9586 val &= ~LCPLL_CD_SOURCE_FCLK;
9587 I915_WRITE(LCPLL_CTL, val);
9588
9589 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9590 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9591 DRM_ERROR("Switching back to LCPLL failed\n");
9592
9593 mutex_lock(&dev_priv->rps.hw_lock);
9594 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9595 mutex_unlock(&dev_priv->rps.hw_lock);
9596
9597 intel_update_cdclk(dev);
9598
9599 WARN(cdclk != dev_priv->cdclk_freq,
9600 "cdclk requested %d kHz but got %d kHz\n",
9601 cdclk, dev_priv->cdclk_freq);
9602}
9603
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009604static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009605{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009606 struct drm_i915_private *dev_priv = to_i915(state->dev);
9607 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009608 int cdclk;
9609
9610 /*
9611 * FIXME should also account for plane ratio
9612 * once 64bpp pixel formats are supported.
9613 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009615 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009617 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009618 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619 cdclk = 450000;
9620 else
9621 cdclk = 337500;
9622
9623 /*
9624 * FIXME move the cdclk caclulation to
9625 * compute_config() so we can fail gracegully.
9626 */
9627 if (cdclk > dev_priv->max_cdclk_freq) {
9628 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9629 cdclk, dev_priv->max_cdclk_freq);
9630 cdclk = dev_priv->max_cdclk_freq;
9631 }
9632
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009633 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009634
9635 return 0;
9636}
9637
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009638static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009639{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009640 struct drm_device *dev = old_state->dev;
9641 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009642
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009643 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009644}
9645
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009646static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9647 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009648{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009649 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009650 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009651
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009652 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009653
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009654 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009655}
9656
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309657static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9658 enum port port,
9659 struct intel_crtc_state *pipe_config)
9660{
9661 switch (port) {
9662 case PORT_A:
9663 pipe_config->ddi_pll_sel = SKL_DPLL0;
9664 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9665 break;
9666 case PORT_B:
9667 pipe_config->ddi_pll_sel = SKL_DPLL1;
9668 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9669 break;
9670 case PORT_C:
9671 pipe_config->ddi_pll_sel = SKL_DPLL2;
9672 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9673 break;
9674 default:
9675 DRM_ERROR("Incorrect port type\n");
9676 }
9677}
9678
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009679static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9680 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009681 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009682{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009683 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009684
9685 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9686 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9687
9688 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009689 case SKL_DPLL0:
9690 /*
9691 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9692 * of the shared DPLL framework and thus needs to be read out
9693 * separately
9694 */
9695 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9696 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9697 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009698 case SKL_DPLL1:
9699 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9700 break;
9701 case SKL_DPLL2:
9702 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9703 break;
9704 case SKL_DPLL3:
9705 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9706 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009707 }
9708}
9709
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009710static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9711 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009712 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009713{
9714 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9715
9716 switch (pipe_config->ddi_pll_sel) {
9717 case PORT_CLK_SEL_WRPLL1:
9718 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9719 break;
9720 case PORT_CLK_SEL_WRPLL2:
9721 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9722 break;
9723 }
9724}
9725
Daniel Vetter26804af2014-06-25 22:01:55 +03009726static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009727 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009728{
9729 struct drm_device *dev = crtc->base.dev;
9730 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009731 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009732 enum port port;
9733 uint32_t tmp;
9734
9735 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9736
9737 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9738
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009739 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009740 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309741 else if (IS_BROXTON(dev))
9742 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009743 else
9744 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009745
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009746 if (pipe_config->shared_dpll >= 0) {
9747 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9748
9749 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9750 &pipe_config->dpll_hw_state));
9751 }
9752
Daniel Vetter26804af2014-06-25 22:01:55 +03009753 /*
9754 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9755 * DDI E. So just check whether this pipe is wired to DDI E and whether
9756 * the PCH transcoder is on.
9757 */
Damien Lespiauca370452013-12-03 13:56:24 +00009758 if (INTEL_INFO(dev)->gen < 9 &&
9759 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009760 pipe_config->has_pch_encoder = true;
9761
9762 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9763 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9764 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9765
9766 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9767 }
9768}
9769
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009770static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009771 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009772{
9773 struct drm_device *dev = crtc->base.dev;
9774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009775 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009776 uint32_t tmp;
9777
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009778 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009779 POWER_DOMAIN_PIPE(crtc->pipe)))
9780 return false;
9781
Daniel Vettere143a212013-07-04 12:01:15 +02009782 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009783 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9784
Daniel Vettereccb1402013-05-22 00:50:22 +02009785 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9786 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9787 enum pipe trans_edp_pipe;
9788 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9789 default:
9790 WARN(1, "unknown pipe linked to edp transcoder\n");
9791 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9792 case TRANS_DDI_EDP_INPUT_A_ON:
9793 trans_edp_pipe = PIPE_A;
9794 break;
9795 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9796 trans_edp_pipe = PIPE_B;
9797 break;
9798 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9799 trans_edp_pipe = PIPE_C;
9800 break;
9801 }
9802
9803 if (trans_edp_pipe == crtc->pipe)
9804 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9805 }
9806
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009807 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009808 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009809 return false;
9810
Daniel Vettereccb1402013-05-22 00:50:22 +02009811 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009812 if (!(tmp & PIPECONF_ENABLE))
9813 return false;
9814
Daniel Vetter26804af2014-06-25 22:01:55 +03009815 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009816
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009817 intel_get_pipe_timings(crtc, pipe_config);
9818
Chandra Kondurua1b22782015-04-07 15:28:45 -07009819 if (INTEL_INFO(dev)->gen >= 9) {
9820 skl_init_scalers(dev, crtc, pipe_config);
9821 }
9822
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009823 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ceda2015-05-11 14:35:47 -07009824
9825 if (INTEL_INFO(dev)->gen >= 9) {
9826 pipe_config->scaler_state.scaler_id = -1;
9827 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9828 }
9829
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009830 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009831 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009832 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009833 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009834 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009835 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009836
Jesse Barnese59150d2014-01-07 13:30:45 -08009837 if (IS_HASWELL(dev))
9838 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9839 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009840
Clint Taylorebb69c92014-09-30 10:30:22 -07009841 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9842 pipe_config->pixel_multiplier =
9843 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9844 } else {
9845 pipe_config->pixel_multiplier = 1;
9846 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009847
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009848 return true;
9849}
9850
Chris Wilson560b85b2010-08-07 11:01:38 +01009851static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9852{
9853 struct drm_device *dev = crtc->dev;
9854 struct drm_i915_private *dev_priv = dev->dev_private;
9855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009856 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009857
Ville Syrjälädc41c152014-08-13 11:57:05 +03009858 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009859 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9860 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009861 unsigned int stride = roundup_pow_of_two(width) * 4;
9862
9863 switch (stride) {
9864 default:
9865 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9866 width, stride);
9867 stride = 256;
9868 /* fallthrough */
9869 case 256:
9870 case 512:
9871 case 1024:
9872 case 2048:
9873 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009874 }
9875
Ville Syrjälädc41c152014-08-13 11:57:05 +03009876 cntl |= CURSOR_ENABLE |
9877 CURSOR_GAMMA_ENABLE |
9878 CURSOR_FORMAT_ARGB |
9879 CURSOR_STRIDE(stride);
9880
9881 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009882 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009883
Ville Syrjälädc41c152014-08-13 11:57:05 +03009884 if (intel_crtc->cursor_cntl != 0 &&
9885 (intel_crtc->cursor_base != base ||
9886 intel_crtc->cursor_size != size ||
9887 intel_crtc->cursor_cntl != cntl)) {
9888 /* On these chipsets we can only modify the base/size/stride
9889 * whilst the cursor is disabled.
9890 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009891 I915_WRITE(CURCNTR(PIPE_A), 0);
9892 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009893 intel_crtc->cursor_cntl = 0;
9894 }
9895
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009896 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009897 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009898 intel_crtc->cursor_base = base;
9899 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009900
9901 if (intel_crtc->cursor_size != size) {
9902 I915_WRITE(CURSIZE, size);
9903 intel_crtc->cursor_size = size;
9904 }
9905
Chris Wilson4b0e3332014-05-30 16:35:26 +03009906 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009907 I915_WRITE(CURCNTR(PIPE_A), cntl);
9908 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009909 intel_crtc->cursor_cntl = cntl;
9910 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009911}
9912
9913static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9914{
9915 struct drm_device *dev = crtc->dev;
9916 struct drm_i915_private *dev_priv = dev->dev_private;
9917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9918 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009919 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009920
Chris Wilson4b0e3332014-05-30 16:35:26 +03009921 cntl = 0;
9922 if (base) {
9923 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009924 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309925 case 64:
9926 cntl |= CURSOR_MODE_64_ARGB_AX;
9927 break;
9928 case 128:
9929 cntl |= CURSOR_MODE_128_ARGB_AX;
9930 break;
9931 case 256:
9932 cntl |= CURSOR_MODE_256_ARGB_AX;
9933 break;
9934 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009935 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309936 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009937 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009938 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009939
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009940 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009941 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009942 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009943
Matt Roper8e7d6882015-01-21 16:35:41 -08009944 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009945 cntl |= CURSOR_ROTATE_180;
9946
Chris Wilson4b0e3332014-05-30 16:35:26 +03009947 if (intel_crtc->cursor_cntl != cntl) {
9948 I915_WRITE(CURCNTR(pipe), cntl);
9949 POSTING_READ(CURCNTR(pipe));
9950 intel_crtc->cursor_cntl = cntl;
9951 }
9952
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009953 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009954 I915_WRITE(CURBASE(pipe), base);
9955 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009956
9957 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009958}
9959
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009960/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009961static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9962 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009963{
9964 struct drm_device *dev = crtc->dev;
9965 struct drm_i915_private *dev_priv = dev->dev_private;
9966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9967 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009968 struct drm_plane_state *cursor_state = crtc->cursor->state;
9969 int x = cursor_state->crtc_x;
9970 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009971 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009972
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009973 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009974 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009975
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009976 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009977 base = 0;
9978
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009979 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009980 base = 0;
9981
9982 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009983 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009984 base = 0;
9985
9986 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9987 x = -x;
9988 }
9989 pos |= x << CURSOR_X_SHIFT;
9990
9991 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009992 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009993 base = 0;
9994
9995 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9996 y = -y;
9997 }
9998 pos |= y << CURSOR_Y_SHIFT;
9999
Chris Wilson4b0e3332014-05-30 16:35:26 +030010000 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010001 return;
10002
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010003 I915_WRITE(CURPOS(pipe), pos);
10004
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010005 /* ILK+ do this automagically */
10006 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010007 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010008 base += (cursor_state->crtc_h *
10009 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010010 }
10011
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010012 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010013 i845_update_cursor(crtc, base);
10014 else
10015 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010016}
10017
Ville Syrjälädc41c152014-08-13 11:57:05 +030010018static bool cursor_size_ok(struct drm_device *dev,
10019 uint32_t width, uint32_t height)
10020{
10021 if (width == 0 || height == 0)
10022 return false;
10023
10024 /*
10025 * 845g/865g are special in that they are only limited by
10026 * the width of their cursors, the height is arbitrary up to
10027 * the precision of the register. Everything else requires
10028 * square cursors, limited to a few power-of-two sizes.
10029 */
10030 if (IS_845G(dev) || IS_I865G(dev)) {
10031 if ((width & 63) != 0)
10032 return false;
10033
10034 if (width > (IS_845G(dev) ? 64 : 512))
10035 return false;
10036
10037 if (height > 1023)
10038 return false;
10039 } else {
10040 switch (width | height) {
10041 case 256:
10042 case 128:
10043 if (IS_GEN2(dev))
10044 return false;
10045 case 64:
10046 break;
10047 default:
10048 return false;
10049 }
10050 }
10051
10052 return true;
10053}
10054
Jesse Barnes79e53942008-11-07 14:24:08 -080010055static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010056 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010057{
James Simmons72034252010-08-03 01:33:19 +010010058 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010060
James Simmons72034252010-08-03 01:33:19 +010010061 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010062 intel_crtc->lut_r[i] = red[i] >> 8;
10063 intel_crtc->lut_g[i] = green[i] >> 8;
10064 intel_crtc->lut_b[i] = blue[i] >> 8;
10065 }
10066
10067 intel_crtc_load_lut(crtc);
10068}
10069
Jesse Barnes79e53942008-11-07 14:24:08 -080010070/* VESA 640x480x72Hz mode to set on the pipe */
10071static struct drm_display_mode load_detect_mode = {
10072 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10073 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10074};
10075
Daniel Vettera8bb6812014-02-10 18:00:39 +010010076struct drm_framebuffer *
10077__intel_framebuffer_create(struct drm_device *dev,
10078 struct drm_mode_fb_cmd2 *mode_cmd,
10079 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010080{
10081 struct intel_framebuffer *intel_fb;
10082 int ret;
10083
10084 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010085 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010086 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010087
10088 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010089 if (ret)
10090 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010091
10092 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010093
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010094err:
10095 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010096 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010097}
10098
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010099static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010100intel_framebuffer_create(struct drm_device *dev,
10101 struct drm_mode_fb_cmd2 *mode_cmd,
10102 struct drm_i915_gem_object *obj)
10103{
10104 struct drm_framebuffer *fb;
10105 int ret;
10106
10107 ret = i915_mutex_lock_interruptible(dev);
10108 if (ret)
10109 return ERR_PTR(ret);
10110 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10111 mutex_unlock(&dev->struct_mutex);
10112
10113 return fb;
10114}
10115
Chris Wilsond2dff872011-04-19 08:36:26 +010010116static u32
10117intel_framebuffer_pitch_for_width(int width, int bpp)
10118{
10119 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10120 return ALIGN(pitch, 64);
10121}
10122
10123static u32
10124intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10125{
10126 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010127 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010128}
10129
10130static struct drm_framebuffer *
10131intel_framebuffer_create_for_mode(struct drm_device *dev,
10132 struct drm_display_mode *mode,
10133 int depth, int bpp)
10134{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010135 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010136 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010137 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010138
10139 obj = i915_gem_alloc_object(dev,
10140 intel_framebuffer_size_for_mode(mode, bpp));
10141 if (obj == NULL)
10142 return ERR_PTR(-ENOMEM);
10143
10144 mode_cmd.width = mode->hdisplay;
10145 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010146 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10147 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010148 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010149
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010150 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10151 if (IS_ERR(fb))
10152 drm_gem_object_unreference_unlocked(&obj->base);
10153
10154 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010155}
10156
10157static struct drm_framebuffer *
10158mode_fits_in_fbdev(struct drm_device *dev,
10159 struct drm_display_mode *mode)
10160{
Daniel Vetter06957262015-08-10 13:34:08 +020010161#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010162 struct drm_i915_private *dev_priv = dev->dev_private;
10163 struct drm_i915_gem_object *obj;
10164 struct drm_framebuffer *fb;
10165
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010166 if (!dev_priv->fbdev)
10167 return NULL;
10168
10169 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010170 return NULL;
10171
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010172 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010173 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010174
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010175 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010176 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10177 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010178 return NULL;
10179
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010180 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010181 return NULL;
10182
10183 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010184#else
10185 return NULL;
10186#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010187}
10188
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010189static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10190 struct drm_crtc *crtc,
10191 struct drm_display_mode *mode,
10192 struct drm_framebuffer *fb,
10193 int x, int y)
10194{
10195 struct drm_plane_state *plane_state;
10196 int hdisplay, vdisplay;
10197 int ret;
10198
10199 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10200 if (IS_ERR(plane_state))
10201 return PTR_ERR(plane_state);
10202
10203 if (mode)
10204 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10205 else
10206 hdisplay = vdisplay = 0;
10207
10208 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10209 if (ret)
10210 return ret;
10211 drm_atomic_set_fb_for_plane(plane_state, fb);
10212 plane_state->crtc_x = 0;
10213 plane_state->crtc_y = 0;
10214 plane_state->crtc_w = hdisplay;
10215 plane_state->crtc_h = vdisplay;
10216 plane_state->src_x = x << 16;
10217 plane_state->src_y = y << 16;
10218 plane_state->src_w = hdisplay << 16;
10219 plane_state->src_h = vdisplay << 16;
10220
10221 return 0;
10222}
10223
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010224bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010225 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010226 struct intel_load_detect_pipe *old,
10227 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010228{
10229 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010230 struct intel_encoder *intel_encoder =
10231 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010232 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010233 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010234 struct drm_crtc *crtc = NULL;
10235 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010236 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010237 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010238 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010239 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010240 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010241 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010242
Chris Wilsond2dff872011-04-19 08:36:26 +010010243 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010244 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010245 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010246
Rob Clark51fd3712013-11-19 12:10:12 -050010247retry:
10248 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10249 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010250 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010251
Jesse Barnes79e53942008-11-07 14:24:08 -080010252 /*
10253 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010254 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010255 * - if the connector already has an assigned crtc, use it (but make
10256 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010257 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010258 * - try to find the first unused crtc that can drive this connector,
10259 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010260 */
10261
10262 /* See if we already have a CRTC for this connector */
10263 if (encoder->crtc) {
10264 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010265
Rob Clark51fd3712013-11-19 12:10:12 -050010266 ret = drm_modeset_lock(&crtc->mutex, ctx);
10267 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010268 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010269 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10270 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010271 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010272
Daniel Vetter24218aa2012-08-12 19:27:11 +020010273 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010274 old->load_detect_temp = false;
10275
10276 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010277 if (connector->dpms != DRM_MODE_DPMS_ON)
10278 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010279
Chris Wilson71731882011-04-19 23:10:58 +010010280 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010281 }
10282
10283 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010284 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010285 i++;
10286 if (!(encoder->possible_crtcs & (1 << i)))
10287 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010288 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010289 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010290
10291 crtc = possible_crtc;
10292 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 }
10294
10295 /*
10296 * If we didn't find an unused CRTC, don't use any.
10297 */
10298 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010299 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010300 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010301 }
10302
Rob Clark51fd3712013-11-19 12:10:12 -050010303 ret = drm_modeset_lock(&crtc->mutex, ctx);
10304 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010305 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010306 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10307 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010308 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010309
10310 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010311 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010312 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010313 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010314
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010315 state = drm_atomic_state_alloc(dev);
10316 if (!state)
10317 return false;
10318
10319 state->acquire_ctx = ctx;
10320
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010321 connector_state = drm_atomic_get_connector_state(state, connector);
10322 if (IS_ERR(connector_state)) {
10323 ret = PTR_ERR(connector_state);
10324 goto fail;
10325 }
10326
10327 connector_state->crtc = crtc;
10328 connector_state->best_encoder = &intel_encoder->base;
10329
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010330 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10331 if (IS_ERR(crtc_state)) {
10332 ret = PTR_ERR(crtc_state);
10333 goto fail;
10334 }
10335
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010336 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010337
Chris Wilson64927112011-04-20 07:25:26 +010010338 if (!mode)
10339 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010340
Chris Wilsond2dff872011-04-19 08:36:26 +010010341 /* We need a framebuffer large enough to accommodate all accesses
10342 * that the plane may generate whilst we perform load detection.
10343 * We can not rely on the fbcon either being present (we get called
10344 * during its initialisation to detect all boot displays, or it may
10345 * not even exist) or that it is large enough to satisfy the
10346 * requested mode.
10347 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010348 fb = mode_fits_in_fbdev(dev, mode);
10349 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010350 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010351 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10352 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010353 } else
10354 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010355 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010357 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010358 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010359
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010360 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10361 if (ret)
10362 goto fail;
10363
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010364 drm_mode_copy(&crtc_state->base.mode, mode);
10365
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010366 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010367 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010368 if (old->release_fb)
10369 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010370 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010371 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010372 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010373
Jesse Barnes79e53942008-11-07 14:24:08 -080010374 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010375 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010376 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010377
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010378fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010379 drm_atomic_state_free(state);
10380 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010381
Rob Clark51fd3712013-11-19 12:10:12 -050010382 if (ret == -EDEADLK) {
10383 drm_modeset_backoff(ctx);
10384 goto retry;
10385 }
10386
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010387 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010388}
10389
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010390void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010393{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010394 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010397 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010398 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010400 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010401 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010402 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010403 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010404
Chris Wilsond2dff872011-04-19 08:36:26 +010010405 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010406 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010407 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010408
Chris Wilson8261b192011-04-19 23:18:09 +010010409 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010410 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010411 if (!state)
10412 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010413
10414 state->acquire_ctx = ctx;
10415
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010416 connector_state = drm_atomic_get_connector_state(state, connector);
10417 if (IS_ERR(connector_state))
10418 goto fail;
10419
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010420 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10421 if (IS_ERR(crtc_state))
10422 goto fail;
10423
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010424 connector_state->best_encoder = NULL;
10425 connector_state->crtc = NULL;
10426
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010427 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010428
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010429 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10430 0, 0);
10431 if (ret)
10432 goto fail;
10433
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010434 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010435 if (ret)
10436 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010437
Daniel Vetter36206362012-12-10 20:42:17 +010010438 if (old->release_fb) {
10439 drm_framebuffer_unregister_private(old->release_fb);
10440 drm_framebuffer_unreference(old->release_fb);
10441 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010442
Chris Wilson0622a532011-04-21 09:32:11 +010010443 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010444 }
10445
Eric Anholtc751ce42010-03-25 11:48:48 -070010446 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010447 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10448 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010449
10450 return;
10451fail:
10452 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10453 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010454}
10455
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010456static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010457 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010458{
10459 struct drm_i915_private *dev_priv = dev->dev_private;
10460 u32 dpll = pipe_config->dpll_hw_state.dpll;
10461
10462 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010463 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010464 else if (HAS_PCH_SPLIT(dev))
10465 return 120000;
10466 else if (!IS_GEN2(dev))
10467 return 96000;
10468 else
10469 return 48000;
10470}
10471
Jesse Barnes79e53942008-11-07 14:24:08 -080010472/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010473static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010474 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010475{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010476 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010478 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010479 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010480 u32 fp;
10481 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010482 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010483 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010484
10485 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010486 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010487 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010488 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010489
10490 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010491 if (IS_PINEVIEW(dev)) {
10492 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10493 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010494 } else {
10495 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10496 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10497 }
10498
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010499 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010500 if (IS_PINEVIEW(dev))
10501 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10502 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010503 else
10504 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010505 DPLL_FPA01_P1_POST_DIV_SHIFT);
10506
10507 switch (dpll & DPLL_MODE_MASK) {
10508 case DPLLB_MODE_DAC_SERIAL:
10509 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10510 5 : 10;
10511 break;
10512 case DPLLB_MODE_LVDS:
10513 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10514 7 : 14;
10515 break;
10516 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010517 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010518 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010519 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010520 }
10521
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010522 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010523 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010524 else
Imre Deakdccbea32015-06-22 23:35:51 +030010525 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010527 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010528 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010529
10530 if (is_lvds) {
10531 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10532 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010533
10534 if (lvds & LVDS_CLKB_POWER_UP)
10535 clock.p2 = 7;
10536 else
10537 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010538 } else {
10539 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10540 clock.p1 = 2;
10541 else {
10542 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10543 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10544 }
10545 if (dpll & PLL_P2_DIVIDE_BY_4)
10546 clock.p2 = 4;
10547 else
10548 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010549 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010550
Imre Deakdccbea32015-06-22 23:35:51 +030010551 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 }
10553
Ville Syrjälä18442d02013-09-13 16:00:08 +030010554 /*
10555 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010556 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010557 * encoder's get_config() function.
10558 */
Imre Deakdccbea32015-06-22 23:35:51 +030010559 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010560}
10561
Ville Syrjälä6878da02013-09-13 15:59:11 +030010562int intel_dotclock_calculate(int link_freq,
10563 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010564{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010565 /*
10566 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010567 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010569 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010570 *
10571 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010572 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010573 */
10574
Ville Syrjälä6878da02013-09-13 15:59:11 +030010575 if (!m_n->link_n)
10576 return 0;
10577
10578 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10579}
10580
Ville Syrjälä18442d02013-09-13 16:00:08 +030010581static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010582 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010583{
10584 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010585
10586 /* read out port_clock from the DPLL */
10587 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010588
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010589 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010590 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010591 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010592 * agree once we know their relationship in the encoder's
10593 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010594 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010595 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010596 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10597 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010598}
10599
10600/** Returns the currently programmed mode of the given pipe. */
10601struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10602 struct drm_crtc *crtc)
10603{
Jesse Barnes548f2452011-02-17 10:40:53 -080010604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010608 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010609 int htot = I915_READ(HTOTAL(cpu_transcoder));
10610 int hsync = I915_READ(HSYNC(cpu_transcoder));
10611 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10612 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010613 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010614
10615 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10616 if (!mode)
10617 return NULL;
10618
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010619 /*
10620 * Construct a pipe_config sufficient for getting the clock info
10621 * back out of crtc_clock_get.
10622 *
10623 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10624 * to use a real value here instead.
10625 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010626 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010627 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010628 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10629 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10630 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010631 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10632
Ville Syrjälä773ae032013-09-23 17:48:20 +030010633 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010634 mode->hdisplay = (htot & 0xffff) + 1;
10635 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10636 mode->hsync_start = (hsync & 0xffff) + 1;
10637 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10638 mode->vdisplay = (vtot & 0xffff) + 1;
10639 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10640 mode->vsync_start = (vsync & 0xffff) + 1;
10641 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10642
10643 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010644
10645 return mode;
10646}
10647
Chris Wilsonf047e392012-07-21 12:31:41 +010010648void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010649{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010650 struct drm_i915_private *dev_priv = dev->dev_private;
10651
Chris Wilsonf62a0072014-02-21 17:55:39 +000010652 if (dev_priv->mm.busy)
10653 return;
10654
Paulo Zanoni43694d62014-03-07 20:08:08 -030010655 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010656 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010657 if (INTEL_INFO(dev)->gen >= 6)
10658 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010659 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010660}
10661
10662void intel_mark_idle(struct drm_device *dev)
10663{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010664 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010665
Chris Wilsonf62a0072014-02-21 17:55:39 +000010666 if (!dev_priv->mm.busy)
10667 return;
10668
10669 dev_priv->mm.busy = false;
10670
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010671 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010672 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010673
Paulo Zanoni43694d62014-03-07 20:08:08 -030010674 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010675}
10676
Jesse Barnes79e53942008-11-07 14:24:08 -080010677static void intel_crtc_destroy(struct drm_crtc *crtc)
10678{
10679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010680 struct drm_device *dev = crtc->dev;
10681 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010682
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010683 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010684 work = intel_crtc->unpin_work;
10685 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010686 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010687
10688 if (work) {
10689 cancel_work_sync(&work->work);
10690 kfree(work);
10691 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010692
10693 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010694
Jesse Barnes79e53942008-11-07 14:24:08 -080010695 kfree(intel_crtc);
10696}
10697
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010698static void intel_unpin_work_fn(struct work_struct *__work)
10699{
10700 struct intel_unpin_work *work =
10701 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010702 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10703 struct drm_device *dev = crtc->base.dev;
10704 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010705
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010706 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010707 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010708 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010709
John Harrisonf06cc1b2014-11-24 18:49:37 +000010710 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010711 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010712 mutex_unlock(&dev->struct_mutex);
10713
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010714 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010715 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010716
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010717 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10718 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010719
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010720 kfree(work);
10721}
10722
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010723static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010724 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010725{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10727 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010728 unsigned long flags;
10729
10730 /* Ignore early vblank irqs */
10731 if (intel_crtc == NULL)
10732 return;
10733
Daniel Vetterf3260382014-09-15 14:55:23 +020010734 /*
10735 * This is called both by irq handlers and the reset code (to complete
10736 * lost pageflips) so needs the full irqsave spinlocks.
10737 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010738 spin_lock_irqsave(&dev->event_lock, flags);
10739 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010740
10741 /* Ensure we don't miss a work->pending update ... */
10742 smp_rmb();
10743
10744 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010745 spin_unlock_irqrestore(&dev->event_lock, flags);
10746 return;
10747 }
10748
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010749 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010750
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010751 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010752}
10753
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010754void intel_finish_page_flip(struct drm_device *dev, int pipe)
10755{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010757 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10758
Mario Kleiner49b14a52010-12-09 07:00:07 +010010759 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010760}
10761
10762void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10763{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010764 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010765 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10766
Mario Kleiner49b14a52010-12-09 07:00:07 +010010767 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010768}
10769
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010770/* Is 'a' after or equal to 'b'? */
10771static bool g4x_flip_count_after_eq(u32 a, u32 b)
10772{
10773 return !((a - b) & 0x80000000);
10774}
10775
10776static bool page_flip_finished(struct intel_crtc *crtc)
10777{
10778 struct drm_device *dev = crtc->base.dev;
10779 struct drm_i915_private *dev_priv = dev->dev_private;
10780
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010781 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10782 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10783 return true;
10784
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010785 /*
10786 * The relevant registers doen't exist on pre-ctg.
10787 * As the flip done interrupt doesn't trigger for mmio
10788 * flips on gmch platforms, a flip count check isn't
10789 * really needed there. But since ctg has the registers,
10790 * include it in the check anyway.
10791 */
10792 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10793 return true;
10794
10795 /*
10796 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10797 * used the same base address. In that case the mmio flip might
10798 * have completed, but the CS hasn't even executed the flip yet.
10799 *
10800 * A flip count check isn't enough as the CS might have updated
10801 * the base address just after start of vblank, but before we
10802 * managed to process the interrupt. This means we'd complete the
10803 * CS flip too soon.
10804 *
10805 * Combining both checks should get us a good enough result. It may
10806 * still happen that the CS flip has been executed, but has not
10807 * yet actually completed. But in case the base address is the same
10808 * anyway, we don't really care.
10809 */
10810 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10811 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010812 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010813 crtc->unpin_work->flip_count);
10814}
10815
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010816void intel_prepare_page_flip(struct drm_device *dev, int plane)
10817{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010818 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010819 struct intel_crtc *intel_crtc =
10820 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10821 unsigned long flags;
10822
Daniel Vetterf3260382014-09-15 14:55:23 +020010823
10824 /*
10825 * This is called both by irq handlers and the reset code (to complete
10826 * lost pageflips) so needs the full irqsave spinlocks.
10827 *
10828 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010829 * generate a page-flip completion irq, i.e. every modeset
10830 * is also accompanied by a spurious intel_prepare_page_flip().
10831 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010832 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010833 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010834 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010835 spin_unlock_irqrestore(&dev->event_lock, flags);
10836}
10837
Chris Wilson60426392015-10-10 10:44:32 +010010838static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010839{
10840 /* Ensure that the work item is consistent when activating it ... */
10841 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010842 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010843 /* and that it is marked active as soon as the irq could fire. */
10844 smp_wmb();
10845}
10846
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010847static int intel_gen2_queue_flip(struct drm_device *dev,
10848 struct drm_crtc *crtc,
10849 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010850 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010851 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010852 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010853{
John Harrison6258fbe2015-05-29 17:43:48 +010010854 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010856 u32 flip_mask;
10857 int ret;
10858
John Harrison5fb9de12015-05-29 17:44:07 +010010859 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010860 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010861 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010862
10863 /* Can't queue multiple flips, so wait for the previous
10864 * one to finish before executing the next.
10865 */
10866 if (intel_crtc->plane)
10867 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10868 else
10869 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010870 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10871 intel_ring_emit(ring, MI_NOOP);
10872 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10873 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10874 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010875 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010876 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010877
Chris Wilson60426392015-10-10 10:44:32 +010010878 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010879 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010880}
10881
10882static int intel_gen3_queue_flip(struct drm_device *dev,
10883 struct drm_crtc *crtc,
10884 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010885 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010886 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010887 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888{
John Harrison6258fbe2015-05-29 17:43:48 +010010889 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010891 u32 flip_mask;
10892 int ret;
10893
John Harrison5fb9de12015-05-29 17:44:07 +010010894 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010895 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010896 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010897
10898 if (intel_crtc->plane)
10899 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10900 else
10901 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010902 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10903 intel_ring_emit(ring, MI_NOOP);
10904 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10905 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10906 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010907 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010908 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010909
Chris Wilson60426392015-10-10 10:44:32 +010010910 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010911 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010912}
10913
10914static int intel_gen4_queue_flip(struct drm_device *dev,
10915 struct drm_crtc *crtc,
10916 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010917 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010918 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010919 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010920{
John Harrison6258fbe2015-05-29 17:43:48 +010010921 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010922 struct drm_i915_private *dev_priv = dev->dev_private;
10923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10924 uint32_t pf, pipesrc;
10925 int ret;
10926
John Harrison5fb9de12015-05-29 17:44:07 +010010927 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010928 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010929 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010930
10931 /* i965+ uses the linear or tiled offsets from the
10932 * Display Registers (which do not change across a page-flip)
10933 * so we need only reprogram the base address.
10934 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010935 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10937 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010938 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010939 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010940
10941 /* XXX Enabling the panel-fitter across page-flip is so far
10942 * untested on non-native modes, so ignore it for now.
10943 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10944 */
10945 pf = 0;
10946 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010947 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010948
Chris Wilson60426392015-10-10 10:44:32 +010010949 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010950 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951}
10952
10953static int intel_gen6_queue_flip(struct drm_device *dev,
10954 struct drm_crtc *crtc,
10955 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010956 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010957 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010958 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010959{
John Harrison6258fbe2015-05-29 17:43:48 +010010960 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961 struct drm_i915_private *dev_priv = dev->dev_private;
10962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10963 uint32_t pf, pipesrc;
10964 int ret;
10965
John Harrison5fb9de12015-05-29 17:44:07 +010010966 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010967 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010968 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010969
Daniel Vetter6d90c952012-04-26 23:28:05 +020010970 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10971 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10972 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010973 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010974
Chris Wilson99d9acd2012-04-17 20:37:00 +010010975 /* Contrary to the suggestions in the documentation,
10976 * "Enable Panel Fitter" does not seem to be required when page
10977 * flipping with a non-native mode, and worse causes a normal
10978 * modeset to fail.
10979 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10980 */
10981 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010983 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010984
Chris Wilson60426392015-10-10 10:44:32 +010010985 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010986 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987}
10988
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010989static int intel_gen7_queue_flip(struct drm_device *dev,
10990 struct drm_crtc *crtc,
10991 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010992 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010993 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010994 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010995{
John Harrison6258fbe2015-05-29 17:43:48 +010010996 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010998 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010999 int len, ret;
11000
Robin Schroereba905b2014-05-18 02:24:50 +020011001 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011002 case PLANE_A:
11003 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11004 break;
11005 case PLANE_B:
11006 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11007 break;
11008 case PLANE_C:
11009 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11010 break;
11011 default:
11012 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011013 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011014 }
11015
Chris Wilsonffe74d72013-08-26 20:58:12 +010011016 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011017 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011018 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011019 /*
11020 * On Gen 8, SRM is now taking an extra dword to accommodate
11021 * 48bits addresses, and we need a NOOP for the batch size to
11022 * stay even.
11023 */
11024 if (IS_GEN8(dev))
11025 len += 2;
11026 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011027
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011028 /*
11029 * BSpec MI_DISPLAY_FLIP for IVB:
11030 * "The full packet must be contained within the same cache line."
11031 *
11032 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11033 * cacheline, if we ever start emitting more commands before
11034 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11035 * then do the cacheline alignment, and finally emit the
11036 * MI_DISPLAY_FLIP.
11037 */
John Harrisonbba09b12015-05-29 17:44:06 +010011038 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011039 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011040 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011041
John Harrison5fb9de12015-05-29 17:44:07 +010011042 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011043 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011044 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011045
Chris Wilsonffe74d72013-08-26 20:58:12 +010011046 /* Unmask the flip-done completion message. Note that the bspec says that
11047 * we should do this for both the BCS and RCS, and that we must not unmask
11048 * more than one flip event at any time (or ensure that one flip message
11049 * can be sent by waiting for flip-done prior to queueing new flips).
11050 * Experimentation says that BCS works despite DERRMR masking all
11051 * flip-done completion events and that unmasking all planes at once
11052 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11053 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11054 */
11055 if (ring->id == RCS) {
11056 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11057 intel_ring_emit(ring, DERRMR);
11058 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11059 DERRMR_PIPEB_PRI_FLIP_DONE |
11060 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011061 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011062 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011063 MI_SRM_LRM_GLOBAL_GTT);
11064 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011065 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011066 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011067 intel_ring_emit(ring, DERRMR);
11068 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011069 if (IS_GEN8(dev)) {
11070 intel_ring_emit(ring, 0);
11071 intel_ring_emit(ring, MI_NOOP);
11072 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011073 }
11074
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011075 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011076 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011077 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011078 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011079
Chris Wilson60426392015-10-10 10:44:32 +010011080 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011081 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011082}
11083
Sourab Gupta84c33a62014-06-02 16:47:17 +053011084static bool use_mmio_flip(struct intel_engine_cs *ring,
11085 struct drm_i915_gem_object *obj)
11086{
11087 /*
11088 * This is not being used for older platforms, because
11089 * non-availability of flip done interrupt forces us to use
11090 * CS flips. Older platforms derive flip done using some clever
11091 * tricks involving the flip_pending status bits and vblank irqs.
11092 * So using MMIO flips there would disrupt this mechanism.
11093 */
11094
Chris Wilson8e09bf82014-07-08 10:40:30 +010011095 if (ring == NULL)
11096 return true;
11097
Sourab Gupta84c33a62014-06-02 16:47:17 +053011098 if (INTEL_INFO(ring->dev)->gen < 5)
11099 return false;
11100
11101 if (i915.use_mmio_flip < 0)
11102 return false;
11103 else if (i915.use_mmio_flip > 0)
11104 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011105 else if (i915.enable_execlists)
11106 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011107 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011108 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011109}
11110
Chris Wilson60426392015-10-10 10:44:32 +010011111static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011112 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011113 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011114{
11115 struct drm_device *dev = intel_crtc->base.dev;
11116 struct drm_i915_private *dev_priv = dev->dev_private;
11117 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011118 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011119 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011120
11121 ctl = I915_READ(PLANE_CTL(pipe, 0));
11122 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011123 switch (fb->modifier[0]) {
11124 case DRM_FORMAT_MOD_NONE:
11125 break;
11126 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011127 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011128 break;
11129 case I915_FORMAT_MOD_Y_TILED:
11130 ctl |= PLANE_CTL_TILED_Y;
11131 break;
11132 case I915_FORMAT_MOD_Yf_TILED:
11133 ctl |= PLANE_CTL_TILED_YF;
11134 break;
11135 default:
11136 MISSING_CASE(fb->modifier[0]);
11137 }
Damien Lespiauff944562014-11-20 14:58:16 +000011138
11139 /*
11140 * The stride is either expressed as a multiple of 64 bytes chunks for
11141 * linear buffers or in number of tiles for tiled buffers.
11142 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011143 if (intel_rotation_90_or_270(rotation)) {
11144 /* stride = Surface height in tiles */
11145 tile_height = intel_tile_height(dev, fb->pixel_format,
11146 fb->modifier[0], 0);
11147 stride = DIV_ROUND_UP(fb->height, tile_height);
11148 } else {
11149 stride = fb->pitches[0] /
11150 intel_fb_stride_alignment(dev, fb->modifier[0],
11151 fb->pixel_format);
11152 }
Damien Lespiauff944562014-11-20 14:58:16 +000011153
11154 /*
11155 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11156 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11157 */
11158 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11159 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11160
Chris Wilson60426392015-10-10 10:44:32 +010011161 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011162 POSTING_READ(PLANE_SURF(pipe, 0));
11163}
11164
Chris Wilson60426392015-10-10 10:44:32 +010011165static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11166 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011167{
11168 struct drm_device *dev = intel_crtc->base.dev;
11169 struct drm_i915_private *dev_priv = dev->dev_private;
11170 struct intel_framebuffer *intel_fb =
11171 to_intel_framebuffer(intel_crtc->base.primary->fb);
11172 struct drm_i915_gem_object *obj = intel_fb->obj;
11173 u32 dspcntr;
11174 u32 reg;
11175
Sourab Gupta84c33a62014-06-02 16:47:17 +053011176 reg = DSPCNTR(intel_crtc->plane);
11177 dspcntr = I915_READ(reg);
11178
Damien Lespiauc5d97472014-10-25 00:11:11 +010011179 if (obj->tiling_mode != I915_TILING_NONE)
11180 dspcntr |= DISPPLANE_TILED;
11181 else
11182 dspcntr &= ~DISPPLANE_TILED;
11183
Sourab Gupta84c33a62014-06-02 16:47:17 +053011184 I915_WRITE(reg, dspcntr);
11185
Chris Wilson60426392015-10-10 10:44:32 +010011186 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011187 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011188}
11189
11190/*
11191 * XXX: This is the temporary way to update the plane registers until we get
11192 * around to using the usual plane update functions for MMIO flips
11193 */
Chris Wilson60426392015-10-10 10:44:32 +010011194static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011195{
Chris Wilson60426392015-10-10 10:44:32 +010011196 struct intel_crtc *crtc = mmio_flip->crtc;
11197 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011198
Chris Wilson60426392015-10-10 10:44:32 +010011199 spin_lock_irq(&crtc->base.dev->event_lock);
11200 work = crtc->unpin_work;
11201 spin_unlock_irq(&crtc->base.dev->event_lock);
11202 if (work == NULL)
11203 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011204
Chris Wilson60426392015-10-10 10:44:32 +010011205 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011206
Chris Wilson60426392015-10-10 10:44:32 +010011207 intel_pipe_update_start(crtc);
11208
11209 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011210 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011211 else
11212 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011213 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011214
Chris Wilson60426392015-10-10 10:44:32 +010011215 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011216}
11217
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011218static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011219{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011220 struct intel_mmio_flip *mmio_flip =
11221 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011222
Chris Wilson60426392015-10-10 10:44:32 +010011223 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011224 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011225 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011226 false, NULL,
11227 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011228 i915_gem_request_unreference__unlocked(mmio_flip->req);
11229 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011230
Chris Wilson60426392015-10-10 10:44:32 +010011231 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011232 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011233}
11234
11235static int intel_queue_mmio_flip(struct drm_device *dev,
11236 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011237 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011238{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011239 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011240
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011241 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11242 if (mmio_flip == NULL)
11243 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011244
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011245 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011246 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011247 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011248 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011249
11250 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11251 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011252
Sourab Gupta84c33a62014-06-02 16:47:17 +053011253 return 0;
11254}
11255
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011256static int intel_default_queue_flip(struct drm_device *dev,
11257 struct drm_crtc *crtc,
11258 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011259 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011260 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011261 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011262{
11263 return -ENODEV;
11264}
11265
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011266static bool __intel_pageflip_stall_check(struct drm_device *dev,
11267 struct drm_crtc *crtc)
11268{
11269 struct drm_i915_private *dev_priv = dev->dev_private;
11270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11271 struct intel_unpin_work *work = intel_crtc->unpin_work;
11272 u32 addr;
11273
11274 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11275 return true;
11276
Chris Wilson908565c2015-08-12 13:08:22 +010011277 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11278 return false;
11279
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011280 if (!work->enable_stall_check)
11281 return false;
11282
11283 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011284 if (work->flip_queued_req &&
11285 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011286 return false;
11287
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011288 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011289 }
11290
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011291 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011292 return false;
11293
11294 /* Potential stall - if we see that the flip has happened,
11295 * assume a missed interrupt. */
11296 if (INTEL_INFO(dev)->gen >= 4)
11297 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11298 else
11299 addr = I915_READ(DSPADDR(intel_crtc->plane));
11300
11301 /* There is a potential issue here with a false positive after a flip
11302 * to the same address. We could address this by checking for a
11303 * non-incrementing frame counter.
11304 */
11305 return addr == work->gtt_offset;
11306}
11307
11308void intel_check_page_flip(struct drm_device *dev, int pipe)
11309{
11310 struct drm_i915_private *dev_priv = dev->dev_private;
11311 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011313 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011314
Dave Gordon6c51d462015-03-06 15:34:26 +000011315 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011316
11317 if (crtc == NULL)
11318 return;
11319
Daniel Vetterf3260382014-09-15 14:55:23 +020011320 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011321 work = intel_crtc->unpin_work;
11322 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011323 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011324 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011325 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011326 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011327 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011328 if (work != NULL &&
11329 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11330 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011331 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011332}
11333
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011334static int intel_crtc_page_flip(struct drm_crtc *crtc,
11335 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011336 struct drm_pending_vblank_event *event,
11337 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011338{
11339 struct drm_device *dev = crtc->dev;
11340 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011341 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011342 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011344 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011345 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011346 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011347 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011348 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011349 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011350 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351
Matt Roper2ff8fde2014-07-08 07:50:07 -070011352 /*
11353 * drm_mode_page_flip_ioctl() should already catch this, but double
11354 * check to be safe. In the future we may enable pageflipping from
11355 * a disabled primary plane.
11356 */
11357 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11358 return -EBUSY;
11359
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011360 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011361 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011362 return -EINVAL;
11363
11364 /*
11365 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11366 * Note that pitch changes could also affect these register.
11367 */
11368 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011369 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11370 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011371 return -EINVAL;
11372
Chris Wilsonf900db42014-02-20 09:26:13 +000011373 if (i915_terminally_wedged(&dev_priv->gpu_error))
11374 goto out_hang;
11375
Daniel Vetterb14c5672013-09-19 12:18:32 +020011376 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011377 if (work == NULL)
11378 return -ENOMEM;
11379
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011380 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011381 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011382 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011383 INIT_WORK(&work->work, intel_unpin_work_fn);
11384
Daniel Vetter87b6b102014-05-15 15:33:46 +020011385 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011386 if (ret)
11387 goto free_work;
11388
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011389 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011390 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011391 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011392 /* Before declaring the flip queue wedged, check if
11393 * the hardware completed the operation behind our backs.
11394 */
11395 if (__intel_pageflip_stall_check(dev, crtc)) {
11396 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11397 page_flip_completed(intel_crtc);
11398 } else {
11399 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011400 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011401
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011402 drm_crtc_vblank_put(crtc);
11403 kfree(work);
11404 return -EBUSY;
11405 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011406 }
11407 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011408 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011409
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011410 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11411 flush_workqueue(dev_priv->wq);
11412
Jesse Barnes75dfca82010-02-10 15:09:44 -080011413 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011414 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011415 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011416
Matt Roperf4510a22014-04-01 15:22:40 -070011417 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011418 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011419
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011420 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011421
Chris Wilson89ed88b2015-02-16 14:31:49 +000011422 ret = i915_mutex_lock_interruptible(dev);
11423 if (ret)
11424 goto cleanup;
11425
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011426 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011427 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011428
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011429 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011430 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011431
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011432 if (IS_VALLEYVIEW(dev)) {
11433 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011434 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011435 /* vlv: DISPLAY_FLIP fails to change tiling */
11436 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011437 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011438 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011439 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011440 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011441 if (ring == NULL || ring->id != RCS)
11442 ring = &dev_priv->ring[BCS];
11443 } else {
11444 ring = &dev_priv->ring[RCS];
11445 }
11446
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011447 mmio_flip = use_mmio_flip(ring, obj);
11448
11449 /* When using CS flips, we want to emit semaphores between rings.
11450 * However, when using mmio flips we will create a task to do the
11451 * synchronisation, so all we want here is to pin the framebuffer
11452 * into the display plane and skip any waits.
11453 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011454 if (!mmio_flip) {
11455 ret = i915_gem_object_sync(obj, ring, &request);
11456 if (ret)
11457 goto cleanup_pending;
11458 }
11459
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011460 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011461 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011462 if (ret)
11463 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011464
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011465 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11466 obj, 0);
11467 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011468
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011469 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011470 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011471 if (ret)
11472 goto cleanup_unpin;
11473
John Harrisonf06cc1b2014-11-24 18:49:37 +000011474 i915_gem_request_assign(&work->flip_queued_req,
11475 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011476 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011477 if (!request) {
11478 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11479 if (ret)
11480 goto cleanup_unpin;
11481 }
11482
11483 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011484 page_flip_flags);
11485 if (ret)
11486 goto cleanup_unpin;
11487
John Harrison6258fbe2015-05-29 17:43:48 +010011488 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011489 }
11490
John Harrison91af1272015-06-18 13:14:56 +010011491 if (request)
John Harrison75289872015-05-29 17:43:49 +010011492 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011493
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011494 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011495 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011496
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011497 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011498 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011499 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011500
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011501 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011502 intel_frontbuffer_flip_prepare(dev,
11503 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011504
Jesse Barnese5510fa2010-07-01 16:48:37 -070011505 trace_i915_flip_request(intel_crtc->plane, obj);
11506
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011507 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011508
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011509cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011510 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011511cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011512 if (request)
11513 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011514 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011515 mutex_unlock(&dev->struct_mutex);
11516cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011517 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011518 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011519
Chris Wilson89ed88b2015-02-16 14:31:49 +000011520 drm_gem_object_unreference_unlocked(&obj->base);
11521 drm_framebuffer_unreference(work->old_fb);
11522
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011523 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011524 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011525 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011526
Daniel Vetter87b6b102014-05-15 15:33:46 +020011527 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011528free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011529 kfree(work);
11530
Chris Wilsonf900db42014-02-20 09:26:13 +000011531 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011532 struct drm_atomic_state *state;
11533 struct drm_plane_state *plane_state;
11534
Chris Wilsonf900db42014-02-20 09:26:13 +000011535out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011536 state = drm_atomic_state_alloc(dev);
11537 if (!state)
11538 return -ENOMEM;
11539 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11540
11541retry:
11542 plane_state = drm_atomic_get_plane_state(state, primary);
11543 ret = PTR_ERR_OR_ZERO(plane_state);
11544 if (!ret) {
11545 drm_atomic_set_fb_for_plane(plane_state, fb);
11546
11547 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11548 if (!ret)
11549 ret = drm_atomic_commit(state);
11550 }
11551
11552 if (ret == -EDEADLK) {
11553 drm_modeset_backoff(state->acquire_ctx);
11554 drm_atomic_state_clear(state);
11555 goto retry;
11556 }
11557
11558 if (ret)
11559 drm_atomic_state_free(state);
11560
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011561 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011562 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011563 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011564 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011565 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011566 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011567 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011568}
11569
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011570
11571/**
11572 * intel_wm_need_update - Check whether watermarks need updating
11573 * @plane: drm plane
11574 * @state: new plane state
11575 *
11576 * Check current plane state versus the new one to determine whether
11577 * watermarks need to be recalculated.
11578 *
11579 * Returns true or false.
11580 */
11581static bool intel_wm_need_update(struct drm_plane *plane,
11582 struct drm_plane_state *state)
11583{
Matt Roperd21fbe82015-09-24 15:53:12 -070011584 struct intel_plane_state *new = to_intel_plane_state(state);
11585 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11586
11587 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011588 if (!plane->state->fb || !state->fb ||
11589 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011590 plane->state->rotation != state->rotation ||
11591 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11592 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11593 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11594 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011595 return true;
11596
11597 return false;
11598}
11599
Matt Roperd21fbe82015-09-24 15:53:12 -070011600static bool needs_scaling(struct intel_plane_state *state)
11601{
11602 int src_w = drm_rect_width(&state->src) >> 16;
11603 int src_h = drm_rect_height(&state->src) >> 16;
11604 int dst_w = drm_rect_width(&state->dst);
11605 int dst_h = drm_rect_height(&state->dst);
11606
11607 return (src_w != dst_w || src_h != dst_h);
11608}
11609
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011610int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11611 struct drm_plane_state *plane_state)
11612{
11613 struct drm_crtc *crtc = crtc_state->crtc;
11614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11615 struct drm_plane *plane = plane_state->plane;
11616 struct drm_device *dev = crtc->dev;
11617 struct drm_i915_private *dev_priv = dev->dev_private;
11618 struct intel_plane_state *old_plane_state =
11619 to_intel_plane_state(plane->state);
11620 int idx = intel_crtc->base.base.id, ret;
11621 int i = drm_plane_index(plane);
11622 bool mode_changed = needs_modeset(crtc_state);
11623 bool was_crtc_enabled = crtc->state->active;
11624 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011625 bool turn_off, turn_on, visible, was_visible;
11626 struct drm_framebuffer *fb = plane_state->fb;
11627
11628 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11629 plane->type != DRM_PLANE_TYPE_CURSOR) {
11630 ret = skl_update_scaler_plane(
11631 to_intel_crtc_state(crtc_state),
11632 to_intel_plane_state(plane_state));
11633 if (ret)
11634 return ret;
11635 }
11636
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011637 was_visible = old_plane_state->visible;
11638 visible = to_intel_plane_state(plane_state)->visible;
11639
11640 if (!was_crtc_enabled && WARN_ON(was_visible))
11641 was_visible = false;
11642
11643 if (!is_crtc_enabled && WARN_ON(visible))
11644 visible = false;
11645
11646 if (!was_visible && !visible)
11647 return 0;
11648
11649 turn_off = was_visible && (!visible || mode_changed);
11650 turn_on = visible && (!was_visible || mode_changed);
11651
11652 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11653 plane->base.id, fb ? fb->base.id : -1);
11654
11655 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11656 plane->base.id, was_visible, visible,
11657 turn_off, turn_on, mode_changed);
11658
Ville Syrjälä852eb002015-06-24 22:00:07 +030011659 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011660 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011661 /* must disable cxsr around plane enable/disable */
11662 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11663 intel_crtc->atomic.disable_cxsr = true;
11664 /* to potentially re-enable cxsr */
11665 intel_crtc->atomic.wait_vblank = true;
11666 intel_crtc->atomic.update_wm_post = true;
11667 }
11668 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011669 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011670 /* must disable cxsr around plane enable/disable */
11671 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11672 if (is_crtc_enabled)
11673 intel_crtc->atomic.wait_vblank = true;
11674 intel_crtc->atomic.disable_cxsr = true;
11675 }
11676 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011677 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011678 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011679
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011680 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011681 intel_crtc->atomic.fb_bits |=
11682 to_intel_plane(plane)->frontbuffer_bit;
11683
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011684 switch (plane->type) {
11685 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011686 intel_crtc->atomic.pre_disable_primary = turn_off;
11687 intel_crtc->atomic.post_enable_primary = turn_on;
11688
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011689 if (turn_off) {
11690 /*
11691 * FIXME: Actually if we will still have any other
11692 * plane enabled on the pipe we could let IPS enabled
11693 * still, but for now lets consider that when we make
11694 * primary invisible by setting DSPCNTR to 0 on
11695 * update_primary_plane function IPS needs to be
11696 * disable.
11697 */
11698 intel_crtc->atomic.disable_ips = true;
11699
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011700 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -070011701 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011702
11703 /*
11704 * FBC does not work on some platforms for rotated
11705 * planes, so disable it when rotation is not 0 and
11706 * update it when rotation is set back to 0.
11707 *
11708 * FIXME: This is redundant with the fbc update done in
11709 * the primary plane enable function except that that
11710 * one is done too late. We eventually need to unify
11711 * this.
11712 */
11713
11714 if (visible &&
11715 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11716 dev_priv->fbc.crtc == intel_crtc &&
11717 plane_state->rotation != BIT(DRM_ROTATE_0))
11718 intel_crtc->atomic.disable_fbc = true;
11719
11720 /*
11721 * BDW signals flip done immediately if the plane
11722 * is disabled, even if the plane enable is already
11723 * armed to occur at the next vblank :(
11724 */
11725 if (turn_on && IS_BROADWELL(dev))
11726 intel_crtc->atomic.wait_vblank = true;
11727
11728 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11729 break;
11730 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011731 break;
11732 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011733 /*
11734 * WaCxSRDisabledForSpriteScaling:ivb
11735 *
11736 * cstate->update_wm was already set above, so this flag will
11737 * take effect when we commit and program watermarks.
11738 */
11739 if (IS_IVYBRIDGE(dev) &&
11740 needs_scaling(to_intel_plane_state(plane_state)) &&
11741 !needs_scaling(old_plane_state)) {
11742 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11743 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011744 intel_crtc->atomic.wait_vblank = true;
11745 intel_crtc->atomic.update_sprite_watermarks |=
11746 1 << i;
11747 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011748
11749 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011750 }
11751 return 0;
11752}
11753
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011754static bool encoders_cloneable(const struct intel_encoder *a,
11755 const struct intel_encoder *b)
11756{
11757 /* masks could be asymmetric, so check both ways */
11758 return a == b || (a->cloneable & (1 << b->type) &&
11759 b->cloneable & (1 << a->type));
11760}
11761
11762static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11763 struct intel_crtc *crtc,
11764 struct intel_encoder *encoder)
11765{
11766 struct intel_encoder *source_encoder;
11767 struct drm_connector *connector;
11768 struct drm_connector_state *connector_state;
11769 int i;
11770
11771 for_each_connector_in_state(state, connector, connector_state, i) {
11772 if (connector_state->crtc != &crtc->base)
11773 continue;
11774
11775 source_encoder =
11776 to_intel_encoder(connector_state->best_encoder);
11777 if (!encoders_cloneable(encoder, source_encoder))
11778 return false;
11779 }
11780
11781 return true;
11782}
11783
11784static bool check_encoder_cloning(struct drm_atomic_state *state,
11785 struct intel_crtc *crtc)
11786{
11787 struct intel_encoder *encoder;
11788 struct drm_connector *connector;
11789 struct drm_connector_state *connector_state;
11790 int i;
11791
11792 for_each_connector_in_state(state, connector, connector_state, i) {
11793 if (connector_state->crtc != &crtc->base)
11794 continue;
11795
11796 encoder = to_intel_encoder(connector_state->best_encoder);
11797 if (!check_single_encoder_cloning(state, crtc, encoder))
11798 return false;
11799 }
11800
11801 return true;
11802}
11803
11804static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11805 struct drm_crtc_state *crtc_state)
11806{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011807 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011808 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011810 struct intel_crtc_state *pipe_config =
11811 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011812 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011813 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011814 bool mode_changed = needs_modeset(crtc_state);
11815
11816 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11817 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11818 return -EINVAL;
11819 }
11820
Ville Syrjälä852eb002015-06-24 22:00:07 +030011821 if (mode_changed && !crtc_state->active)
11822 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011823
Maarten Lankhorstad421372015-06-15 12:33:42 +020011824 if (mode_changed && crtc_state->enable &&
11825 dev_priv->display.crtc_compute_clock &&
11826 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11827 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11828 pipe_config);
11829 if (ret)
11830 return ret;
11831 }
11832
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011833 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011834 if (dev_priv->display.compute_pipe_wm) {
11835 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11836 if (ret)
11837 return ret;
11838 }
11839
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011840 if (INTEL_INFO(dev)->gen >= 9) {
11841 if (mode_changed)
11842 ret = skl_update_scaler_crtc(pipe_config);
11843
11844 if (!ret)
11845 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11846 pipe_config);
11847 }
11848
11849 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011850}
11851
Jani Nikula65b38e02015-04-13 11:26:56 +030011852static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011853 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11854 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011855 .atomic_begin = intel_begin_crtc_commit,
11856 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011857 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011858};
11859
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011860static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11861{
11862 struct intel_connector *connector;
11863
11864 for_each_intel_connector(dev, connector) {
11865 if (connector->base.encoder) {
11866 connector->base.state->best_encoder =
11867 connector->base.encoder;
11868 connector->base.state->crtc =
11869 connector->base.encoder->crtc;
11870 } else {
11871 connector->base.state->best_encoder = NULL;
11872 connector->base.state->crtc = NULL;
11873 }
11874 }
11875}
11876
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011877static void
Robin Schroereba905b2014-05-18 02:24:50 +020011878connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011879 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011880{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011881 int bpp = pipe_config->pipe_bpp;
11882
11883 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11884 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011885 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011886
11887 /* Don't use an invalid EDID bpc value */
11888 if (connector->base.display_info.bpc &&
11889 connector->base.display_info.bpc * 3 < bpp) {
11890 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11891 bpp, connector->base.display_info.bpc*3);
11892 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11893 }
11894
11895 /* Clamp bpp to 8 on screens without EDID 1.4 */
11896 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11897 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11898 bpp);
11899 pipe_config->pipe_bpp = 24;
11900 }
11901}
11902
11903static int
11904compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011905 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011906{
11907 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011908 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011909 struct drm_connector *connector;
11910 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011911 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011912
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011913 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011914 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011915 else if (INTEL_INFO(dev)->gen >= 5)
11916 bpp = 12*3;
11917 else
11918 bpp = 8*3;
11919
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011920
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011921 pipe_config->pipe_bpp = bpp;
11922
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011923 state = pipe_config->base.state;
11924
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011925 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011926 for_each_connector_in_state(state, connector, connector_state, i) {
11927 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011928 continue;
11929
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011930 connected_sink_compute_bpp(to_intel_connector(connector),
11931 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011932 }
11933
11934 return bpp;
11935}
11936
Daniel Vetter644db712013-09-19 14:53:58 +020011937static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11938{
11939 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11940 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011941 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011942 mode->crtc_hdisplay, mode->crtc_hsync_start,
11943 mode->crtc_hsync_end, mode->crtc_htotal,
11944 mode->crtc_vdisplay, mode->crtc_vsync_start,
11945 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11946}
11947
Daniel Vetterc0b03412013-05-28 12:05:54 +020011948static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011949 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011950 const char *context)
11951{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011952 struct drm_device *dev = crtc->base.dev;
11953 struct drm_plane *plane;
11954 struct intel_plane *intel_plane;
11955 struct intel_plane_state *state;
11956 struct drm_framebuffer *fb;
11957
11958 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11959 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011960
11961 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11962 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11963 pipe_config->pipe_bpp, pipe_config->dither);
11964 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11965 pipe_config->has_pch_encoder,
11966 pipe_config->fdi_lanes,
11967 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11968 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11969 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011970 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011971 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011972 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011973 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11974 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11975 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011976
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011977 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011978 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011979 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011980 pipe_config->dp_m2_n2.gmch_m,
11981 pipe_config->dp_m2_n2.gmch_n,
11982 pipe_config->dp_m2_n2.link_m,
11983 pipe_config->dp_m2_n2.link_n,
11984 pipe_config->dp_m2_n2.tu);
11985
Daniel Vetter55072d12014-11-20 16:10:28 +010011986 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11987 pipe_config->has_audio,
11988 pipe_config->has_infoframe);
11989
Daniel Vetterc0b03412013-05-28 12:05:54 +020011990 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011991 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011992 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011993 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11994 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011995 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011996 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11997 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011998 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11999 crtc->num_scalers,
12000 pipe_config->scaler_state.scaler_users,
12001 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012002 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12003 pipe_config->gmch_pfit.control,
12004 pipe_config->gmch_pfit.pgm_ratios,
12005 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012006 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012007 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012008 pipe_config->pch_pfit.size,
12009 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012010 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012011 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012012
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012013 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012014 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012015 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012016 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012017 pipe_config->ddi_pll_sel,
12018 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012019 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012020 pipe_config->dpll_hw_state.pll0,
12021 pipe_config->dpll_hw_state.pll1,
12022 pipe_config->dpll_hw_state.pll2,
12023 pipe_config->dpll_hw_state.pll3,
12024 pipe_config->dpll_hw_state.pll6,
12025 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012026 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012027 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012028 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012029 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012030 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12031 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12032 pipe_config->ddi_pll_sel,
12033 pipe_config->dpll_hw_state.ctrl1,
12034 pipe_config->dpll_hw_state.cfgcr1,
12035 pipe_config->dpll_hw_state.cfgcr2);
12036 } else if (HAS_DDI(dev)) {
12037 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12038 pipe_config->ddi_pll_sel,
12039 pipe_config->dpll_hw_state.wrpll);
12040 } else {
12041 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12042 "fp0: 0x%x, fp1: 0x%x\n",
12043 pipe_config->dpll_hw_state.dpll,
12044 pipe_config->dpll_hw_state.dpll_md,
12045 pipe_config->dpll_hw_state.fp0,
12046 pipe_config->dpll_hw_state.fp1);
12047 }
12048
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012049 DRM_DEBUG_KMS("planes on this crtc\n");
12050 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12051 intel_plane = to_intel_plane(plane);
12052 if (intel_plane->pipe != crtc->pipe)
12053 continue;
12054
12055 state = to_intel_plane_state(plane->state);
12056 fb = state->base.fb;
12057 if (!fb) {
12058 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12059 "disabled, scaler_id = %d\n",
12060 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12061 plane->base.id, intel_plane->pipe,
12062 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12063 drm_plane_index(plane), state->scaler_id);
12064 continue;
12065 }
12066
12067 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12068 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12069 plane->base.id, intel_plane->pipe,
12070 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12071 drm_plane_index(plane));
12072 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12073 fb->base.id, fb->width, fb->height, fb->pixel_format);
12074 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12075 state->scaler_id,
12076 state->src.x1 >> 16, state->src.y1 >> 16,
12077 drm_rect_width(&state->src) >> 16,
12078 drm_rect_height(&state->src) >> 16,
12079 state->dst.x1, state->dst.y1,
12080 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12081 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012082}
12083
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012084static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012085{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012086 struct drm_device *dev = state->dev;
12087 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012088 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012089 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012090 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012091 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012092
12093 /*
12094 * Walk the connector list instead of the encoder
12095 * list to detect the problem on ddi platforms
12096 * where there's just one encoder per digital port.
12097 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012098 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012099 if (!connector_state->best_encoder)
12100 continue;
12101
12102 encoder = to_intel_encoder(connector_state->best_encoder);
12103
12104 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012105
12106 switch (encoder->type) {
12107 unsigned int port_mask;
12108 case INTEL_OUTPUT_UNKNOWN:
12109 if (WARN_ON(!HAS_DDI(dev)))
12110 break;
12111 case INTEL_OUTPUT_DISPLAYPORT:
12112 case INTEL_OUTPUT_HDMI:
12113 case INTEL_OUTPUT_EDP:
12114 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12115
12116 /* the same port mustn't appear more than once */
12117 if (used_ports & port_mask)
12118 return false;
12119
12120 used_ports |= port_mask;
12121 default:
12122 break;
12123 }
12124 }
12125
12126 return true;
12127}
12128
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012129static void
12130clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12131{
12132 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012133 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012134 struct intel_dpll_hw_state dpll_hw_state;
12135 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012136 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012137 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012138
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012139 /* FIXME: before the switch to atomic started, a new pipe_config was
12140 * kzalloc'd. Code that depends on any field being zero should be
12141 * fixed, so that the crtc_state can be safely duplicated. For now,
12142 * only fields that are know to not cause problems are preserved. */
12143
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012144 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012145 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012146 shared_dpll = crtc_state->shared_dpll;
12147 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012148 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012149 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012150
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012151 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012152
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012153 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012154 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012155 crtc_state->shared_dpll = shared_dpll;
12156 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012157 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012158 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012159}
12160
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012161static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012162intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012163 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012164{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012165 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012166 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012167 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012168 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012169 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012170 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012171 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012172
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012173 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012174
Daniel Vettere143a212013-07-04 12:01:15 +020012175 pipe_config->cpu_transcoder =
12176 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012177
Imre Deak2960bc92013-07-30 13:36:32 +030012178 /*
12179 * Sanitize sync polarity flags based on requested ones. If neither
12180 * positive or negative polarity is requested, treat this as meaning
12181 * negative polarity.
12182 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012183 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012184 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012185 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012186
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012187 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012188 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012189 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012190
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012191 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12192 pipe_config);
12193 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012194 goto fail;
12195
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012196 /*
12197 * Determine the real pipe dimensions. Note that stereo modes can
12198 * increase the actual pipe size due to the frame doubling and
12199 * insertion of additional space for blanks between the frame. This
12200 * is stored in the crtc timings. We use the requested mode to do this
12201 * computation to clearly distinguish it from the adjusted mode, which
12202 * can be changed by the connectors in the below retry loop.
12203 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012204 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012205 &pipe_config->pipe_src_w,
12206 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012207
Daniel Vettere29c22c2013-02-21 00:00:16 +010012208encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012209 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012210 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012211 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012212
Daniel Vetter135c81b2013-07-21 21:37:09 +020012213 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012214 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12215 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012216
Daniel Vetter7758a112012-07-08 19:40:39 +020012217 /* Pass our mode to the connectors and the CRTC to give them a chance to
12218 * adjust it according to limitations or connector properties, and also
12219 * a chance to reject the mode entirely.
12220 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012221 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012222 if (connector_state->crtc != crtc)
12223 continue;
12224
12225 encoder = to_intel_encoder(connector_state->best_encoder);
12226
Daniel Vetterefea6e82013-07-21 21:36:59 +020012227 if (!(encoder->compute_config(encoder, pipe_config))) {
12228 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012229 goto fail;
12230 }
12231 }
12232
Daniel Vetterff9a6752013-06-01 17:16:21 +020012233 /* Set default port clock if not overwritten by the encoder. Needs to be
12234 * done afterwards in case the encoder adjusts the mode. */
12235 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012236 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012237 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012238
Daniel Vettera43f6e02013-06-07 23:10:32 +020012239 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012240 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012241 DRM_DEBUG_KMS("CRTC fixup failed\n");
12242 goto fail;
12243 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012244
12245 if (ret == RETRY) {
12246 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12247 ret = -EINVAL;
12248 goto fail;
12249 }
12250
12251 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12252 retry = false;
12253 goto encoder_retry;
12254 }
12255
Daniel Vettere8fa4272015-08-12 11:43:34 +020012256 /* Dithering seems to not pass-through bits correctly when it should, so
12257 * only enable it on 6bpc panels. */
12258 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012259 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012260 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012261
Daniel Vetter7758a112012-07-08 19:40:39 +020012262fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012263 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012264}
12265
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012266static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012267intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012268{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012269 struct drm_crtc *crtc;
12270 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012271 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012272
Ville Syrjälä76688512014-01-10 11:28:06 +020012273 /* Double check state. */
Maarten Lankhorst8a75d157c2015-07-13 16:30:14 +020012274 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012275 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012276
12277 /* Update hwmode for vblank functions */
12278 if (crtc->state->active)
12279 crtc->hwmode = crtc->state->adjusted_mode;
12280 else
12281 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012282
12283 /*
12284 * Update legacy state to satisfy fbc code. This can
12285 * be removed when fbc uses the atomic state.
12286 */
12287 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12288 struct drm_plane_state *plane_state = crtc->primary->state;
12289
12290 crtc->primary->fb = plane_state->fb;
12291 crtc->x = plane_state->src_x >> 16;
12292 crtc->y = plane_state->src_y >> 16;
12293 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012294 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012295}
12296
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012297static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012298{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012299 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012300
12301 if (clock1 == clock2)
12302 return true;
12303
12304 if (!clock1 || !clock2)
12305 return false;
12306
12307 diff = abs(clock1 - clock2);
12308
12309 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12310 return true;
12311
12312 return false;
12313}
12314
Daniel Vetter25c5b262012-07-08 22:08:04 +020012315#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12316 list_for_each_entry((intel_crtc), \
12317 &(dev)->mode_config.crtc_list, \
12318 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012319 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012320
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012321static bool
12322intel_compare_m_n(unsigned int m, unsigned int n,
12323 unsigned int m2, unsigned int n2,
12324 bool exact)
12325{
12326 if (m == m2 && n == n2)
12327 return true;
12328
12329 if (exact || !m || !n || !m2 || !n2)
12330 return false;
12331
12332 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12333
12334 if (m > m2) {
12335 while (m > m2) {
12336 m2 <<= 1;
12337 n2 <<= 1;
12338 }
12339 } else if (m < m2) {
12340 while (m < m2) {
12341 m <<= 1;
12342 n <<= 1;
12343 }
12344 }
12345
12346 return m == m2 && n == n2;
12347}
12348
12349static bool
12350intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12351 struct intel_link_m_n *m2_n2,
12352 bool adjust)
12353{
12354 if (m_n->tu == m2_n2->tu &&
12355 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12356 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12357 intel_compare_m_n(m_n->link_m, m_n->link_n,
12358 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12359 if (adjust)
12360 *m2_n2 = *m_n;
12361
12362 return true;
12363 }
12364
12365 return false;
12366}
12367
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012368static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012369intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012370 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012371 struct intel_crtc_state *pipe_config,
12372 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012373{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012374 bool ret = true;
12375
12376#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12377 do { \
12378 if (!adjust) \
12379 DRM_ERROR(fmt, ##__VA_ARGS__); \
12380 else \
12381 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12382 } while (0)
12383
Daniel Vetter66e985c2013-06-05 13:34:20 +020012384#define PIPE_CONF_CHECK_X(name) \
12385 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012386 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012387 "(expected 0x%08x, found 0x%08x)\n", \
12388 current_config->name, \
12389 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012390 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012391 }
12392
Daniel Vetter08a24032013-04-19 11:25:34 +020012393#define PIPE_CONF_CHECK_I(name) \
12394 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012395 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012396 "(expected %i, found %i)\n", \
12397 current_config->name, \
12398 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012399 ret = false; \
12400 }
12401
12402#define PIPE_CONF_CHECK_M_N(name) \
12403 if (!intel_compare_link_m_n(&current_config->name, \
12404 &pipe_config->name,\
12405 adjust)) { \
12406 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12407 "(expected tu %i gmch %i/%i link %i/%i, " \
12408 "found tu %i, gmch %i/%i link %i/%i)\n", \
12409 current_config->name.tu, \
12410 current_config->name.gmch_m, \
12411 current_config->name.gmch_n, \
12412 current_config->name.link_m, \
12413 current_config->name.link_n, \
12414 pipe_config->name.tu, \
12415 pipe_config->name.gmch_m, \
12416 pipe_config->name.gmch_n, \
12417 pipe_config->name.link_m, \
12418 pipe_config->name.link_n); \
12419 ret = false; \
12420 }
12421
12422#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12423 if (!intel_compare_link_m_n(&current_config->name, \
12424 &pipe_config->name, adjust) && \
12425 !intel_compare_link_m_n(&current_config->alt_name, \
12426 &pipe_config->name, adjust)) { \
12427 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12428 "(expected tu %i gmch %i/%i link %i/%i, " \
12429 "or tu %i gmch %i/%i link %i/%i, " \
12430 "found tu %i, gmch %i/%i link %i/%i)\n", \
12431 current_config->name.tu, \
12432 current_config->name.gmch_m, \
12433 current_config->name.gmch_n, \
12434 current_config->name.link_m, \
12435 current_config->name.link_n, \
12436 current_config->alt_name.tu, \
12437 current_config->alt_name.gmch_m, \
12438 current_config->alt_name.gmch_n, \
12439 current_config->alt_name.link_m, \
12440 current_config->alt_name.link_n, \
12441 pipe_config->name.tu, \
12442 pipe_config->name.gmch_m, \
12443 pipe_config->name.gmch_n, \
12444 pipe_config->name.link_m, \
12445 pipe_config->name.link_n); \
12446 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012447 }
12448
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012449/* This is required for BDW+ where there is only one set of registers for
12450 * switching between high and low RR.
12451 * This macro can be used whenever a comparison has to be made between one
12452 * hw state and multiple sw state variables.
12453 */
12454#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12455 if ((current_config->name != pipe_config->name) && \
12456 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012457 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012458 "(expected %i or %i, found %i)\n", \
12459 current_config->name, \
12460 current_config->alt_name, \
12461 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012462 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012463 }
12464
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012465#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12466 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012467 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012468 "(expected %i, found %i)\n", \
12469 current_config->name & (mask), \
12470 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012471 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012472 }
12473
Ville Syrjälä5e550652013-09-06 23:29:07 +030012474#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12475 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012476 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012477 "(expected %i, found %i)\n", \
12478 current_config->name, \
12479 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012480 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012481 }
12482
Daniel Vetterbb760062013-06-06 14:55:52 +020012483#define PIPE_CONF_QUIRK(quirk) \
12484 ((current_config->quirks | pipe_config->quirks) & (quirk))
12485
Daniel Vettereccb1402013-05-22 00:50:22 +020012486 PIPE_CONF_CHECK_I(cpu_transcoder);
12487
Daniel Vetter08a24032013-04-19 11:25:34 +020012488 PIPE_CONF_CHECK_I(has_pch_encoder);
12489 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012490 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012491
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012492 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012493 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012494
12495 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012496 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012497
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012498 PIPE_CONF_CHECK_I(has_drrs);
12499 if (current_config->has_drrs)
12500 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12501 } else
12502 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012503
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012504 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12505 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12506 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12507 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12508 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12509 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012510
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012511 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12512 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12513 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12514 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12515 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12516 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012517
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012518 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012519 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012520 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12521 IS_VALLEYVIEW(dev))
12522 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012523 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012524
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012525 PIPE_CONF_CHECK_I(has_audio);
12526
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012527 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012528 DRM_MODE_FLAG_INTERLACE);
12529
Daniel Vetterbb760062013-06-06 14:55:52 +020012530 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012531 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012532 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012533 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012534 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012535 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012536 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012537 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012538 DRM_MODE_FLAG_NVSYNC);
12539 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012540
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012541 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012542 /* pfit ratios are autocomputed by the hw on gen4+ */
12543 if (INTEL_INFO(dev)->gen < 4)
12544 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012545 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012546
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012547 if (!adjust) {
12548 PIPE_CONF_CHECK_I(pipe_src_w);
12549 PIPE_CONF_CHECK_I(pipe_src_h);
12550
12551 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12552 if (current_config->pch_pfit.enabled) {
12553 PIPE_CONF_CHECK_X(pch_pfit.pos);
12554 PIPE_CONF_CHECK_X(pch_pfit.size);
12555 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012556
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012557 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12558 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012559
Jesse Barnese59150d2014-01-07 13:30:45 -080012560 /* BDW+ don't expose a synchronous way to read the state */
12561 if (IS_HASWELL(dev))
12562 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012563
Ville Syrjälä282740f2013-09-04 18:30:03 +030012564 PIPE_CONF_CHECK_I(double_wide);
12565
Daniel Vetter26804af2014-06-25 22:01:55 +030012566 PIPE_CONF_CHECK_X(ddi_pll_sel);
12567
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012568 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012569 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012570 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012571 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12572 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012573 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012574 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12575 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12576 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012577
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012578 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12579 PIPE_CONF_CHECK_I(pipe_bpp);
12580
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012581 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012582 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012583
Daniel Vetter66e985c2013-06-05 13:34:20 +020012584#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012585#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012586#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012587#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012588#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012589#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012590#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012591
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012592 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012593}
12594
Damien Lespiau08db6652014-11-04 17:06:52 +000012595static void check_wm_state(struct drm_device *dev)
12596{
12597 struct drm_i915_private *dev_priv = dev->dev_private;
12598 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12599 struct intel_crtc *intel_crtc;
12600 int plane;
12601
12602 if (INTEL_INFO(dev)->gen < 9)
12603 return;
12604
12605 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12606 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12607
12608 for_each_intel_crtc(dev, intel_crtc) {
12609 struct skl_ddb_entry *hw_entry, *sw_entry;
12610 const enum pipe pipe = intel_crtc->pipe;
12611
12612 if (!intel_crtc->active)
12613 continue;
12614
12615 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012616 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012617 hw_entry = &hw_ddb.plane[pipe][plane];
12618 sw_entry = &sw_ddb->plane[pipe][plane];
12619
12620 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12621 continue;
12622
12623 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12624 "(expected (%u,%u), found (%u,%u))\n",
12625 pipe_name(pipe), plane + 1,
12626 sw_entry->start, sw_entry->end,
12627 hw_entry->start, hw_entry->end);
12628 }
12629
12630 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012631 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12632 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012633
12634 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12635 continue;
12636
12637 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12638 "(expected (%u,%u), found (%u,%u))\n",
12639 pipe_name(pipe),
12640 sw_entry->start, sw_entry->end,
12641 hw_entry->start, hw_entry->end);
12642 }
12643}
12644
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012645static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012646check_connector_state(struct drm_device *dev,
12647 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012648{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012649 struct drm_connector_state *old_conn_state;
12650 struct drm_connector *connector;
12651 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012652
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012653 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12654 struct drm_encoder *encoder = connector->encoder;
12655 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012656
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012657 /* This also checks the encoder/connector hw state with the
12658 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012659 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012660
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012661 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012662 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012663 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012664}
12665
12666static void
12667check_encoder_state(struct drm_device *dev)
12668{
12669 struct intel_encoder *encoder;
12670 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012671
Damien Lespiaub2784e12014-08-05 11:29:37 +010012672 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012673 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012674 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012675
12676 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12677 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012678 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012679
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012680 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012681 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012682 continue;
12683 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012684
12685 I915_STATE_WARN(connector->base.state->crtc !=
12686 encoder->base.crtc,
12687 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012688 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012689
Rob Clarke2c719b2014-12-15 13:56:32 -050012690 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012691 "encoder's enabled state mismatch "
12692 "(expected %i, found %i)\n",
12693 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012694
12695 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012696 bool active;
12697
12698 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012699 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012700 "encoder detached but still enabled on pipe %c.\n",
12701 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012702 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012703 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012704}
12705
12706static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012707check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012708{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012709 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012710 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012711 struct drm_crtc_state *old_crtc_state;
12712 struct drm_crtc *crtc;
12713 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012714
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012715 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12717 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012718 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012719
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012720 if (!needs_modeset(crtc->state) &&
12721 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012722 continue;
12723
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012724 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12725 pipe_config = to_intel_crtc_state(old_crtc_state);
12726 memset(pipe_config, 0, sizeof(*pipe_config));
12727 pipe_config->base.crtc = crtc;
12728 pipe_config->base.state = old_state;
12729
12730 DRM_DEBUG_KMS("[CRTC:%d]\n",
12731 crtc->base.id);
12732
12733 active = dev_priv->display.get_pipe_config(intel_crtc,
12734 pipe_config);
12735
12736 /* hw state is inconsistent with the pipe quirk */
12737 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12738 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12739 active = crtc->state->active;
12740
12741 I915_STATE_WARN(crtc->state->active != active,
12742 "crtc active state doesn't match with hw state "
12743 "(expected %i, found %i)\n", crtc->state->active, active);
12744
12745 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12746 "transitional active state does not match atomic hw state "
12747 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12748
12749 for_each_encoder_on_crtc(dev, crtc, encoder) {
12750 enum pipe pipe;
12751
12752 active = encoder->get_hw_state(encoder, &pipe);
12753 I915_STATE_WARN(active != crtc->state->active,
12754 "[ENCODER:%i] active %i with crtc active %i\n",
12755 encoder->base.base.id, active, crtc->state->active);
12756
12757 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12758 "Encoder connected to wrong pipe %c\n",
12759 pipe_name(pipe));
12760
12761 if (active)
12762 encoder->get_config(encoder, pipe_config);
12763 }
12764
12765 if (!crtc->state->active)
12766 continue;
12767
12768 sw_config = to_intel_crtc_state(crtc->state);
12769 if (!intel_pipe_config_compare(dev, sw_config,
12770 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012771 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012772 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012773 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012774 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012775 "[sw state]");
12776 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012777 }
12778}
12779
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012780static void
12781check_shared_dpll_state(struct drm_device *dev)
12782{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012783 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012784 struct intel_crtc *crtc;
12785 struct intel_dpll_hw_state dpll_hw_state;
12786 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012787
12788 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12789 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12790 int enabled_crtcs = 0, active_crtcs = 0;
12791 bool active;
12792
12793 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12794
12795 DRM_DEBUG_KMS("%s\n", pll->name);
12796
12797 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12798
Rob Clarke2c719b2014-12-15 13:56:32 -050012799 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012800 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012801 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012802 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012803 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012804 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012805 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012806 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012807 "pll on state mismatch (expected %i, found %i)\n",
12808 pll->on, active);
12809
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012810 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012811 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012812 enabled_crtcs++;
12813 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12814 active_crtcs++;
12815 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012816 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012817 "pll active crtcs mismatch (expected %i, found %i)\n",
12818 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012819 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012820 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012821 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012822
Rob Clarke2c719b2014-12-15 13:56:32 -050012823 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012824 sizeof(dpll_hw_state)),
12825 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012826 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012827}
12828
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012829static void
12830intel_modeset_check_state(struct drm_device *dev,
12831 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012832{
Damien Lespiau08db6652014-11-04 17:06:52 +000012833 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012834 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012835 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012836 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012837 check_shared_dpll_state(dev);
12838}
12839
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012840void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012841 int dotclock)
12842{
12843 /*
12844 * FDI already provided one idea for the dotclock.
12845 * Yell if the encoder disagrees.
12846 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012847 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012848 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012849 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012850}
12851
Ville Syrjälä80715b22014-05-15 20:23:23 +030012852static void update_scanline_offset(struct intel_crtc *crtc)
12853{
12854 struct drm_device *dev = crtc->base.dev;
12855
12856 /*
12857 * The scanline counter increments at the leading edge of hsync.
12858 *
12859 * On most platforms it starts counting from vtotal-1 on the
12860 * first active line. That means the scanline counter value is
12861 * always one less than what we would expect. Ie. just after
12862 * start of vblank, which also occurs at start of hsync (on the
12863 * last active line), the scanline counter will read vblank_start-1.
12864 *
12865 * On gen2 the scanline counter starts counting from 1 instead
12866 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12867 * to keep the value positive), instead of adding one.
12868 *
12869 * On HSW+ the behaviour of the scanline counter depends on the output
12870 * type. For DP ports it behaves like most other platforms, but on HDMI
12871 * there's an extra 1 line difference. So we need to add two instead of
12872 * one to the value.
12873 */
12874 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012875 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012876 int vtotal;
12877
Ville Syrjälä124abe02015-09-08 13:40:45 +030012878 vtotal = adjusted_mode->crtc_vtotal;
12879 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012880 vtotal /= 2;
12881
12882 crtc->scanline_offset = vtotal - 1;
12883 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012884 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012885 crtc->scanline_offset = 2;
12886 } else
12887 crtc->scanline_offset = 1;
12888}
12889
Maarten Lankhorstad421372015-06-15 12:33:42 +020012890static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012891{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012892 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012893 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012894 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012895 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012896 struct intel_crtc_state *intel_crtc_state;
12897 struct drm_crtc *crtc;
12898 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012899 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012900
12901 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012902 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012903
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012904 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012905 int dpll;
12906
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012907 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012908 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012909 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012910
Maarten Lankhorstad421372015-06-15 12:33:42 +020012911 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012912 continue;
12913
Maarten Lankhorstad421372015-06-15 12:33:42 +020012914 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012915
Maarten Lankhorstad421372015-06-15 12:33:42 +020012916 if (!shared_dpll)
12917 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12918
12919 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012920 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012921}
12922
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012923/*
12924 * This implements the workaround described in the "notes" section of the mode
12925 * set sequence documentation. When going from no pipes or single pipe to
12926 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12927 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12928 */
12929static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12930{
12931 struct drm_crtc_state *crtc_state;
12932 struct intel_crtc *intel_crtc;
12933 struct drm_crtc *crtc;
12934 struct intel_crtc_state *first_crtc_state = NULL;
12935 struct intel_crtc_state *other_crtc_state = NULL;
12936 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12937 int i;
12938
12939 /* look at all crtc's that are going to be enabled in during modeset */
12940 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12941 intel_crtc = to_intel_crtc(crtc);
12942
12943 if (!crtc_state->active || !needs_modeset(crtc_state))
12944 continue;
12945
12946 if (first_crtc_state) {
12947 other_crtc_state = to_intel_crtc_state(crtc_state);
12948 break;
12949 } else {
12950 first_crtc_state = to_intel_crtc_state(crtc_state);
12951 first_pipe = intel_crtc->pipe;
12952 }
12953 }
12954
12955 /* No workaround needed? */
12956 if (!first_crtc_state)
12957 return 0;
12958
12959 /* w/a possibly needed, check how many crtc's are already enabled. */
12960 for_each_intel_crtc(state->dev, intel_crtc) {
12961 struct intel_crtc_state *pipe_config;
12962
12963 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12964 if (IS_ERR(pipe_config))
12965 return PTR_ERR(pipe_config);
12966
12967 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12968
12969 if (!pipe_config->base.active ||
12970 needs_modeset(&pipe_config->base))
12971 continue;
12972
12973 /* 2 or more enabled crtcs means no need for w/a */
12974 if (enabled_pipe != INVALID_PIPE)
12975 return 0;
12976
12977 enabled_pipe = intel_crtc->pipe;
12978 }
12979
12980 if (enabled_pipe != INVALID_PIPE)
12981 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12982 else if (other_crtc_state)
12983 other_crtc_state->hsw_workaround_pipe = first_pipe;
12984
12985 return 0;
12986}
12987
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012988static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12989{
12990 struct drm_crtc *crtc;
12991 struct drm_crtc_state *crtc_state;
12992 int ret = 0;
12993
12994 /* add all active pipes to the state */
12995 for_each_crtc(state->dev, crtc) {
12996 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12997 if (IS_ERR(crtc_state))
12998 return PTR_ERR(crtc_state);
12999
13000 if (!crtc_state->active || needs_modeset(crtc_state))
13001 continue;
13002
13003 crtc_state->mode_changed = true;
13004
13005 ret = drm_atomic_add_affected_connectors(state, crtc);
13006 if (ret)
13007 break;
13008
13009 ret = drm_atomic_add_affected_planes(state, crtc);
13010 if (ret)
13011 break;
13012 }
13013
13014 return ret;
13015}
13016
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013017static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013018{
13019 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013020 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013021 int ret;
13022
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013023 if (!check_digital_port_conflicts(state)) {
13024 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13025 return -EINVAL;
13026 }
13027
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013028 /*
13029 * See if the config requires any additional preparation, e.g.
13030 * to adjust global state with pipes off. We need to do this
13031 * here so we can get the modeset_pipe updated config for the new
13032 * mode set on this crtc. For other crtcs we need to use the
13033 * adjusted_mode bits in the crtc directly.
13034 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013035 if (dev_priv->display.modeset_calc_cdclk) {
13036 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013037
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013038 ret = dev_priv->display.modeset_calc_cdclk(state);
13039
13040 cdclk = to_intel_atomic_state(state)->cdclk;
13041 if (!ret && cdclk != dev_priv->cdclk_freq)
13042 ret = intel_modeset_all_pipes(state);
13043
13044 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013045 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013046 } else
13047 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013048
Maarten Lankhorstad421372015-06-15 12:33:42 +020013049 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013050
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013051 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013052 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013053
Maarten Lankhorstad421372015-06-15 12:33:42 +020013054 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013055}
13056
Matt Roperaa363132015-09-24 15:53:18 -070013057/*
13058 * Handle calculation of various watermark data at the end of the atomic check
13059 * phase. The code here should be run after the per-crtc and per-plane 'check'
13060 * handlers to ensure that all derived state has been updated.
13061 */
13062static void calc_watermark_data(struct drm_atomic_state *state)
13063{
13064 struct drm_device *dev = state->dev;
13065 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13066 struct drm_crtc *crtc;
13067 struct drm_crtc_state *cstate;
13068 struct drm_plane *plane;
13069 struct drm_plane_state *pstate;
13070
13071 /*
13072 * Calculate watermark configuration details now that derived
13073 * plane/crtc state is all properly updated.
13074 */
13075 drm_for_each_crtc(crtc, dev) {
13076 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13077 crtc->state;
13078
13079 if (cstate->active)
13080 intel_state->wm_config.num_pipes_active++;
13081 }
13082 drm_for_each_legacy_plane(plane, dev) {
13083 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13084 plane->state;
13085
13086 if (!to_intel_plane_state(pstate)->visible)
13087 continue;
13088
13089 intel_state->wm_config.sprites_enabled = true;
13090 if (pstate->crtc_w != pstate->src_w >> 16 ||
13091 pstate->crtc_h != pstate->src_h >> 16)
13092 intel_state->wm_config.sprites_scaled = true;
13093 }
13094}
13095
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013096/**
13097 * intel_atomic_check - validate state object
13098 * @dev: drm device
13099 * @state: state to validate
13100 */
13101static int intel_atomic_check(struct drm_device *dev,
13102 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013103{
Matt Roperaa363132015-09-24 15:53:18 -070013104 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013105 struct drm_crtc *crtc;
13106 struct drm_crtc_state *crtc_state;
13107 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013108 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013109
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013110 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013111 if (ret)
13112 return ret;
13113
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013114 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013115 struct intel_crtc_state *pipe_config =
13116 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013117
13118 /* Catch I915_MODE_FLAG_INHERITED */
13119 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13120 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013121
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013122 if (!crtc_state->enable) {
13123 if (needs_modeset(crtc_state))
13124 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013125 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013126 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013127
Daniel Vetter26495482015-07-15 14:15:52 +020013128 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013129 continue;
13130
Daniel Vetter26495482015-07-15 14:15:52 +020013131 /* FIXME: For only active_changed we shouldn't need to do any
13132 * state recomputation at all. */
13133
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013134 ret = drm_atomic_add_affected_connectors(state, crtc);
13135 if (ret)
13136 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013137
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013138 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013139 if (ret)
13140 return ret;
13141
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013142 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013143 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013144 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013145 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013146 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013147 }
13148
13149 if (needs_modeset(crtc_state)) {
13150 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013151
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013152 ret = drm_atomic_add_affected_planes(state, crtc);
13153 if (ret)
13154 return ret;
13155 }
13156
Daniel Vetter26495482015-07-15 14:15:52 +020013157 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13158 needs_modeset(crtc_state) ?
13159 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013160 }
13161
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013162 if (any_ms) {
13163 ret = intel_modeset_checks(state);
13164
13165 if (ret)
13166 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013167 } else
Matt Roperaa363132015-09-24 15:53:18 -070013168 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013169
Matt Roperaa363132015-09-24 15:53:18 -070013170 ret = drm_atomic_helper_check_planes(state->dev, state);
13171 if (ret)
13172 return ret;
13173
13174 calc_watermark_data(state);
13175
13176 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013177}
13178
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013179static int intel_atomic_prepare_commit(struct drm_device *dev,
13180 struct drm_atomic_state *state,
13181 bool async)
13182{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013183 struct drm_i915_private *dev_priv = dev->dev_private;
13184 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013185 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013186 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013187 struct drm_crtc *crtc;
13188 int i, ret;
13189
13190 if (async) {
13191 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13192 return -EINVAL;
13193 }
13194
13195 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13196 ret = intel_crtc_wait_for_pending_flips(crtc);
13197 if (ret)
13198 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013199
13200 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13201 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013202 }
13203
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013204 ret = mutex_lock_interruptible(&dev->struct_mutex);
13205 if (ret)
13206 return ret;
13207
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013208 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013209 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13210 u32 reset_counter;
13211
13212 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13213 mutex_unlock(&dev->struct_mutex);
13214
13215 for_each_plane_in_state(state, plane, plane_state, i) {
13216 struct intel_plane_state *intel_plane_state =
13217 to_intel_plane_state(plane_state);
13218
13219 if (!intel_plane_state->wait_req)
13220 continue;
13221
13222 ret = __i915_wait_request(intel_plane_state->wait_req,
13223 reset_counter, true,
13224 NULL, NULL);
13225
13226 /* Swallow -EIO errors to allow updates during hw lockup. */
13227 if (ret == -EIO)
13228 ret = 0;
13229
13230 if (ret)
13231 break;
13232 }
13233
13234 if (!ret)
13235 return 0;
13236
13237 mutex_lock(&dev->struct_mutex);
13238 drm_atomic_helper_cleanup_planes(dev, state);
13239 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013240
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013241 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013242 return ret;
13243}
13244
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013245/**
13246 * intel_atomic_commit - commit validated state object
13247 * @dev: DRM device
13248 * @state: the top-level driver state object
13249 * @async: asynchronous commit
13250 *
13251 * This function commits a top-level state object that has been validated
13252 * with drm_atomic_helper_check().
13253 *
13254 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13255 * we can only handle plane-related operations and do not yet support
13256 * asynchronous commit.
13257 *
13258 * RETURNS
13259 * Zero for success or -errno.
13260 */
13261static int intel_atomic_commit(struct drm_device *dev,
13262 struct drm_atomic_state *state,
13263 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013264{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013265 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013266 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013267 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013268 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013269 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013270 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013271
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013272 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013273 if (ret) {
13274 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013275 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013276 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013277
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013278 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013279 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013280
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013281 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13283
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013284 if (!needs_modeset(crtc->state))
13285 continue;
13286
13287 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013288 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013289
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013290 if (crtc_state->active) {
13291 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13292 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013293 intel_crtc->active = false;
13294 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013295 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013296 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013297
Daniel Vetterea9d7582012-07-10 10:42:52 +020013298 /* Only after disabling all output pipelines that will be changed can we
13299 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013300 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013301
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013302 if (any_ms) {
13303 intel_shared_dpll_commit(state);
13304
13305 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013306 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013307 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013308
Daniel Vettera6778b32012-07-02 09:56:42 +020013309 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013310 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13312 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013313 bool update_pipe = !modeset &&
13314 to_intel_crtc_state(crtc->state)->update_pipe;
13315 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013316
13317 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013318 update_scanline_offset(to_intel_crtc(crtc));
13319 dev_priv->display.crtc_enable(crtc);
13320 }
13321
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013322 if (update_pipe) {
13323 put_domains = modeset_get_crtc_power_domains(crtc);
13324
13325 /* make sure intel_modeset_check_state runs */
13326 any_ms = true;
13327 }
13328
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013329 if (!modeset)
13330 intel_pre_plane_update(intel_crtc);
13331
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013332 if (crtc->state->active &&
13333 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013334 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013335
13336 if (put_domains)
13337 modeset_put_power_domains(dev_priv, put_domains);
13338
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013339 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013340 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013341
Daniel Vettera6778b32012-07-02 09:56:42 +020013342 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013343
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013344 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013345
13346 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013347 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013348 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013349
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013350 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013351 intel_modeset_check_state(dev, state);
13352
13353 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013354
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013355 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013356}
13357
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013358void intel_crtc_restore_mode(struct drm_crtc *crtc)
13359{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013360 struct drm_device *dev = crtc->dev;
13361 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013362 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013363 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013364
13365 state = drm_atomic_state_alloc(dev);
13366 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013367 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013368 crtc->base.id);
13369 return;
13370 }
13371
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013372 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013373
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013374retry:
13375 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13376 ret = PTR_ERR_OR_ZERO(crtc_state);
13377 if (!ret) {
13378 if (!crtc_state->active)
13379 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013380
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013381 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013382 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013383 }
13384
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013385 if (ret == -EDEADLK) {
13386 drm_atomic_state_clear(state);
13387 drm_modeset_backoff(state->acquire_ctx);
13388 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013389 }
13390
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013391 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013392out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013393 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013394}
13395
Daniel Vetter25c5b262012-07-08 22:08:04 +020013396#undef for_each_intel_crtc_masked
13397
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013398static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013399 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013400 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013401 .destroy = intel_crtc_destroy,
13402 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013403 .atomic_duplicate_state = intel_crtc_duplicate_state,
13404 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013405};
13406
Daniel Vetter53589012013-06-05 13:34:16 +020013407static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13408 struct intel_shared_dpll *pll,
13409 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013410{
Daniel Vetter53589012013-06-05 13:34:16 +020013411 uint32_t val;
13412
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013413 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013414 return false;
13415
Daniel Vetter53589012013-06-05 13:34:16 +020013416 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013417 hw_state->dpll = val;
13418 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13419 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013420
13421 return val & DPLL_VCO_ENABLE;
13422}
13423
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013424static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13425 struct intel_shared_dpll *pll)
13426{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013427 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13428 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013429}
13430
Daniel Vettere7b903d2013-06-05 13:34:14 +020013431static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13432 struct intel_shared_dpll *pll)
13433{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013434 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013435 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013436
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013437 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013438
13439 /* Wait for the clocks to stabilize. */
13440 POSTING_READ(PCH_DPLL(pll->id));
13441 udelay(150);
13442
13443 /* The pixel multiplier can only be updated once the
13444 * DPLL is enabled and the clocks are stable.
13445 *
13446 * So write it again.
13447 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013448 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013449 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013450 udelay(200);
13451}
13452
13453static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13454 struct intel_shared_dpll *pll)
13455{
13456 struct drm_device *dev = dev_priv->dev;
13457 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013458
13459 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013460 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013461 if (intel_crtc_to_shared_dpll(crtc) == pll)
13462 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13463 }
13464
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013465 I915_WRITE(PCH_DPLL(pll->id), 0);
13466 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013467 udelay(200);
13468}
13469
Daniel Vetter46edb022013-06-05 13:34:12 +020013470static char *ibx_pch_dpll_names[] = {
13471 "PCH DPLL A",
13472 "PCH DPLL B",
13473};
13474
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013475static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013476{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013477 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013478 int i;
13479
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013480 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013481
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013482 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013483 dev_priv->shared_dplls[i].id = i;
13484 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013485 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013486 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13487 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013488 dev_priv->shared_dplls[i].get_hw_state =
13489 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013490 }
13491}
13492
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013493static void intel_shared_dpll_init(struct drm_device *dev)
13494{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013495 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013496
Daniel Vetter9cd86932014-06-25 22:01:57 +030013497 if (HAS_DDI(dev))
13498 intel_ddi_pll_init(dev);
13499 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013500 ibx_pch_dpll_init(dev);
13501 else
13502 dev_priv->num_shared_dpll = 0;
13503
13504 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013505}
13506
Matt Roper6beb8c232014-12-01 15:40:14 -080013507/**
13508 * intel_prepare_plane_fb - Prepare fb for usage on plane
13509 * @plane: drm plane to prepare for
13510 * @fb: framebuffer to prepare for presentation
13511 *
13512 * Prepares a framebuffer for usage on a display plane. Generally this
13513 * involves pinning the underlying object and updating the frontbuffer tracking
13514 * bits. Some older platforms need special physical address handling for
13515 * cursor planes.
13516 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013517 * Must be called with struct_mutex held.
13518 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013519 * Returns 0 on success, negative error code on failure.
13520 */
13521int
13522intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013523 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013524{
13525 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013526 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013527 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013528 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013529 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013530 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013531
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013532 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013533 return 0;
13534
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013535 if (old_obj) {
13536 struct drm_crtc_state *crtc_state =
13537 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13538
13539 /* Big Hammer, we also need to ensure that any pending
13540 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13541 * current scanout is retired before unpinning the old
13542 * framebuffer. Note that we rely on userspace rendering
13543 * into the buffer attached to the pipe they are waiting
13544 * on. If not, userspace generates a GPU hang with IPEHR
13545 * point to the MI_WAIT_FOR_EVENT.
13546 *
13547 * This should only fail upon a hung GPU, in which case we
13548 * can safely continue.
13549 */
13550 if (needs_modeset(crtc_state))
13551 ret = i915_gem_object_wait_rendering(old_obj, true);
13552
13553 /* Swallow -EIO errors to allow updates during hw lockup. */
13554 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013555 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013556 }
13557
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013558 if (!obj) {
13559 ret = 0;
13560 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013561 INTEL_INFO(dev)->cursor_needs_physical) {
13562 int align = IS_I830(dev) ? 16 * 1024 : 256;
13563 ret = i915_gem_object_attach_phys(obj, align);
13564 if (ret)
13565 DRM_DEBUG_KMS("failed to attach phys object\n");
13566 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013567 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013568 }
13569
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013570 if (ret == 0) {
13571 if (obj) {
13572 struct intel_plane_state *plane_state =
13573 to_intel_plane_state(new_state);
13574
13575 i915_gem_request_assign(&plane_state->wait_req,
13576 obj->last_write_req);
13577 }
13578
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013579 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013580 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013581
Matt Roper6beb8c232014-12-01 15:40:14 -080013582 return ret;
13583}
13584
Matt Roper38f3ce32014-12-02 07:45:25 -080013585/**
13586 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13587 * @plane: drm plane to clean up for
13588 * @fb: old framebuffer that was on plane
13589 *
13590 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013591 *
13592 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013593 */
13594void
13595intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013596 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013597{
13598 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013599 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013600 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013601 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13602 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013603
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013604 old_intel_state = to_intel_plane_state(old_state);
13605
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013606 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013607 return;
13608
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013609 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13610 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013611 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013612
13613 /* prepare_fb aborted? */
13614 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13615 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13616 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013617
13618 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13619
Matt Roper465c1202014-05-29 08:06:54 -070013620}
13621
Chandra Konduru6156a452015-04-27 13:48:39 -070013622int
13623skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13624{
13625 int max_scale;
13626 struct drm_device *dev;
13627 struct drm_i915_private *dev_priv;
13628 int crtc_clock, cdclk;
13629
13630 if (!intel_crtc || !crtc_state)
13631 return DRM_PLANE_HELPER_NO_SCALING;
13632
13633 dev = intel_crtc->base.dev;
13634 dev_priv = dev->dev_private;
13635 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013636 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013637
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013638 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013639 return DRM_PLANE_HELPER_NO_SCALING;
13640
13641 /*
13642 * skl max scale is lower of:
13643 * close to 3 but not 3, -1 is for that purpose
13644 * or
13645 * cdclk/crtc_clock
13646 */
13647 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13648
13649 return max_scale;
13650}
13651
Matt Roper465c1202014-05-29 08:06:54 -070013652static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013653intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013654 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013655 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013656{
Matt Roper2b875c22014-12-01 15:40:13 -080013657 struct drm_crtc *crtc = state->base.crtc;
13658 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013659 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013660 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13661 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013662
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013663 /* use scaler when colorkey is not required */
13664 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013665 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013666 min_scale = 1;
13667 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013668 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013669 }
Sonika Jindald8106362015-04-10 14:37:28 +053013670
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013671 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13672 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013673 min_scale, max_scale,
13674 can_position, true,
13675 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013676}
13677
Gustavo Padovan14af2932014-10-24 14:51:31 +010013678static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013679intel_commit_primary_plane(struct drm_plane *plane,
13680 struct intel_plane_state *state)
13681{
Matt Roper2b875c22014-12-01 15:40:13 -080013682 struct drm_crtc *crtc = state->base.crtc;
13683 struct drm_framebuffer *fb = state->base.fb;
13684 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013685 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013686
Matt Roperea2c67b2014-12-23 10:41:52 -080013687 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013688
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013689 dev_priv->display.update_primary_plane(crtc, fb,
13690 state->src.x1 >> 16,
13691 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013692}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013693
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013694static void
13695intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013696 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013697{
13698 struct drm_device *dev = plane->dev;
13699 struct drm_i915_private *dev_priv = dev->dev_private;
13700
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013701 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13702}
13703
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013704static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13705 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013706{
13707 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013709 struct intel_crtc_state *old_intel_state =
13710 to_intel_crtc_state(old_crtc_state);
13711 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013712
Ville Syrjäläf015c552015-06-24 22:00:02 +030013713 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013714 intel_update_watermarks(crtc);
13715
Matt Roperc34c9ee2014-12-23 10:41:50 -080013716 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013717 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013718
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013719 if (modeset)
13720 return;
13721
13722 if (to_intel_crtc_state(crtc->state)->update_pipe)
13723 intel_update_pipe_config(intel_crtc, old_intel_state);
13724 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013725 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013726}
13727
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013728static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13729 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013730{
Matt Roper32b7eee2014-12-24 07:59:06 -080013731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013732
Maarten Lankhorst62852622015-09-23 16:29:38 +020013733 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013734}
13735
Matt Ropercf4c7c12014-12-04 10:27:42 -080013736/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013737 * intel_plane_destroy - destroy a plane
13738 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013739 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013740 * Common destruction function for all types of planes (primary, cursor,
13741 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013742 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013743void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013744{
13745 struct intel_plane *intel_plane = to_intel_plane(plane);
13746 drm_plane_cleanup(plane);
13747 kfree(intel_plane);
13748}
13749
Matt Roper65a3fea2015-01-21 16:35:42 -080013750const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013751 .update_plane = drm_atomic_helper_update_plane,
13752 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013753 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013754 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013755 .atomic_get_property = intel_plane_atomic_get_property,
13756 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013757 .atomic_duplicate_state = intel_plane_duplicate_state,
13758 .atomic_destroy_state = intel_plane_destroy_state,
13759
Matt Roper465c1202014-05-29 08:06:54 -070013760};
13761
13762static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13763 int pipe)
13764{
13765 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013766 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013767 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013768 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013769
13770 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13771 if (primary == NULL)
13772 return NULL;
13773
Matt Roper8e7d6882015-01-21 16:35:41 -080013774 state = intel_create_plane_state(&primary->base);
13775 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013776 kfree(primary);
13777 return NULL;
13778 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013779 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013780
Matt Roper465c1202014-05-29 08:06:54 -070013781 primary->can_scale = false;
13782 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013783 if (INTEL_INFO(dev)->gen >= 9) {
13784 primary->can_scale = true;
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013785 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013786 }
Matt Roper465c1202014-05-29 08:06:54 -070013787 primary->pipe = pipe;
13788 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013789 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013790 primary->check_plane = intel_check_primary_plane;
13791 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013792 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013793 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13794 primary->plane = !pipe;
13795
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013796 if (INTEL_INFO(dev)->gen >= 9) {
13797 intel_primary_formats = skl_primary_formats;
13798 num_formats = ARRAY_SIZE(skl_primary_formats);
13799 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013800 intel_primary_formats = i965_primary_formats;
13801 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013802 } else {
13803 intel_primary_formats = i8xx_primary_formats;
13804 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013805 }
13806
13807 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013808 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013809 intel_primary_formats, num_formats,
13810 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013811
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013812 if (INTEL_INFO(dev)->gen >= 4)
13813 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013814
Matt Roperea2c67b2014-12-23 10:41:52 -080013815 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13816
Matt Roper465c1202014-05-29 08:06:54 -070013817 return &primary->base;
13818}
13819
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013820void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13821{
13822 if (!dev->mode_config.rotation_property) {
13823 unsigned long flags = BIT(DRM_ROTATE_0) |
13824 BIT(DRM_ROTATE_180);
13825
13826 if (INTEL_INFO(dev)->gen >= 9)
13827 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13828
13829 dev->mode_config.rotation_property =
13830 drm_mode_create_rotation_property(dev, flags);
13831 }
13832 if (dev->mode_config.rotation_property)
13833 drm_object_attach_property(&plane->base.base,
13834 dev->mode_config.rotation_property,
13835 plane->base.state->rotation);
13836}
13837
Matt Roper3d7d6512014-06-10 08:28:13 -070013838static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013839intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013840 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013841 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013842{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013843 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013844 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013845 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013846 unsigned stride;
13847 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013848
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013849 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13850 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013851 DRM_PLANE_HELPER_NO_SCALING,
13852 DRM_PLANE_HELPER_NO_SCALING,
13853 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013854 if (ret)
13855 return ret;
13856
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013857 /* if we want to turn off the cursor ignore width and height */
13858 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013859 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013860
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013861 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013862 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013863 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13864 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013865 return -EINVAL;
13866 }
13867
Matt Roperea2c67b2014-12-23 10:41:52 -080013868 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13869 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013870 DRM_DEBUG_KMS("buffer is too small\n");
13871 return -ENOMEM;
13872 }
13873
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013874 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013875 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013876 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013877 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013878
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013879 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013880}
13881
Matt Roperf4a2cf22014-12-01 15:40:12 -080013882static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013883intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013884 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013885{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013886 intel_crtc_update_cursor(crtc, false);
13887}
13888
13889static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013890intel_commit_cursor_plane(struct drm_plane *plane,
13891 struct intel_plane_state *state)
13892{
Matt Roper2b875c22014-12-01 15:40:13 -080013893 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013894 struct drm_device *dev = plane->dev;
13895 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013896 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013897 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013898
Matt Roperea2c67b2014-12-23 10:41:52 -080013899 crtc = crtc ? crtc : plane->crtc;
13900 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013901
Gustavo Padovana912f122014-12-01 15:40:10 -080013902 if (intel_crtc->cursor_bo == obj)
13903 goto update;
13904
Matt Roperf4a2cf22014-12-01 15:40:12 -080013905 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013906 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013907 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013908 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013909 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013910 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013911
Gustavo Padovana912f122014-12-01 15:40:10 -080013912 intel_crtc->cursor_addr = addr;
13913 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013914
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013915update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020013916 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013917}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013918
Matt Roper3d7d6512014-06-10 08:28:13 -070013919static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13920 int pipe)
13921{
13922 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013923 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013924
13925 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13926 if (cursor == NULL)
13927 return NULL;
13928
Matt Roper8e7d6882015-01-21 16:35:41 -080013929 state = intel_create_plane_state(&cursor->base);
13930 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013931 kfree(cursor);
13932 return NULL;
13933 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013934 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013935
Matt Roper3d7d6512014-06-10 08:28:13 -070013936 cursor->can_scale = false;
13937 cursor->max_downscale = 1;
13938 cursor->pipe = pipe;
13939 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013940 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013941 cursor->check_plane = intel_check_cursor_plane;
13942 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013943 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013944
13945 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013946 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013947 intel_cursor_formats,
13948 ARRAY_SIZE(intel_cursor_formats),
13949 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013950
13951 if (INTEL_INFO(dev)->gen >= 4) {
13952 if (!dev->mode_config.rotation_property)
13953 dev->mode_config.rotation_property =
13954 drm_mode_create_rotation_property(dev,
13955 BIT(DRM_ROTATE_0) |
13956 BIT(DRM_ROTATE_180));
13957 if (dev->mode_config.rotation_property)
13958 drm_object_attach_property(&cursor->base.base,
13959 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013960 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013961 }
13962
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013963 if (INTEL_INFO(dev)->gen >=9)
13964 state->scaler_id = -1;
13965
Matt Roperea2c67b2014-12-23 10:41:52 -080013966 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13967
Matt Roper3d7d6512014-06-10 08:28:13 -070013968 return &cursor->base;
13969}
13970
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013971static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13972 struct intel_crtc_state *crtc_state)
13973{
13974 int i;
13975 struct intel_scaler *intel_scaler;
13976 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13977
13978 for (i = 0; i < intel_crtc->num_scalers; i++) {
13979 intel_scaler = &scaler_state->scalers[i];
13980 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013981 intel_scaler->mode = PS_SCALER_MODE_DYN;
13982 }
13983
13984 scaler_state->scaler_id = -1;
13985}
13986
Hannes Ederb358d0a2008-12-18 21:18:47 +010013987static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013988{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013989 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013990 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013991 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013992 struct drm_plane *primary = NULL;
13993 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013994 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013995
Daniel Vetter955382f2013-09-19 14:05:45 +020013996 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013997 if (intel_crtc == NULL)
13998 return;
13999
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014000 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14001 if (!crtc_state)
14002 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014003 intel_crtc->config = crtc_state;
14004 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014005 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014006
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014007 /* initialize shared scalers */
14008 if (INTEL_INFO(dev)->gen >= 9) {
14009 if (pipe == PIPE_C)
14010 intel_crtc->num_scalers = 1;
14011 else
14012 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14013
14014 skl_init_scalers(dev, intel_crtc, crtc_state);
14015 }
14016
Matt Roper465c1202014-05-29 08:06:54 -070014017 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014018 if (!primary)
14019 goto fail;
14020
14021 cursor = intel_cursor_plane_create(dev, pipe);
14022 if (!cursor)
14023 goto fail;
14024
Matt Roper465c1202014-05-29 08:06:54 -070014025 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014026 cursor, &intel_crtc_funcs);
14027 if (ret)
14028 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014029
14030 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014031 for (i = 0; i < 256; i++) {
14032 intel_crtc->lut_r[i] = i;
14033 intel_crtc->lut_g[i] = i;
14034 intel_crtc->lut_b[i] = i;
14035 }
14036
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014037 /*
14038 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014039 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014040 */
Jesse Barnes80824002009-09-10 15:28:06 -070014041 intel_crtc->pipe = pipe;
14042 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014043 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014044 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014045 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014046 }
14047
Chris Wilson4b0e3332014-05-30 16:35:26 +030014048 intel_crtc->cursor_base = ~0;
14049 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014050 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014051
Ville Syrjälä852eb002015-06-24 22:00:07 +030014052 intel_crtc->wm.cxsr_allowed = true;
14053
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014054 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14055 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14056 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14057 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14058
Jesse Barnes79e53942008-11-07 14:24:08 -080014059 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014060
14061 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014062 return;
14063
14064fail:
14065 if (primary)
14066 drm_plane_cleanup(primary);
14067 if (cursor)
14068 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014069 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014070 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014071}
14072
Jesse Barnes752aa882013-10-31 18:55:49 +020014073enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14074{
14075 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014076 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014077
Rob Clark51fd3712013-11-19 12:10:12 -050014078 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014079
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014080 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014081 return INVALID_PIPE;
14082
14083 return to_intel_crtc(encoder->crtc)->pipe;
14084}
14085
Carl Worth08d7b3d2009-04-29 14:43:54 -070014086int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014087 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014088{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014089 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014090 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014091 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014092
Rob Clark7707e652014-07-17 23:30:04 -040014093 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014094
Rob Clark7707e652014-07-17 23:30:04 -040014095 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014096 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014097 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014098 }
14099
Rob Clark7707e652014-07-17 23:30:04 -040014100 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014101 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014102
Daniel Vetterc05422d2009-08-11 16:05:30 +020014103 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014104}
14105
Daniel Vetter66a92782012-07-12 20:08:18 +020014106static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014107{
Daniel Vetter66a92782012-07-12 20:08:18 +020014108 struct drm_device *dev = encoder->base.dev;
14109 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014110 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014111 int entry = 0;
14112
Damien Lespiaub2784e12014-08-05 11:29:37 +010014113 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014114 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014115 index_mask |= (1 << entry);
14116
Jesse Barnes79e53942008-11-07 14:24:08 -080014117 entry++;
14118 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014119
Jesse Barnes79e53942008-11-07 14:24:08 -080014120 return index_mask;
14121}
14122
Chris Wilson4d302442010-12-14 19:21:29 +000014123static bool has_edp_a(struct drm_device *dev)
14124{
14125 struct drm_i915_private *dev_priv = dev->dev_private;
14126
14127 if (!IS_MOBILE(dev))
14128 return false;
14129
14130 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14131 return false;
14132
Damien Lespiaue3589902014-02-07 19:12:50 +000014133 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014134 return false;
14135
14136 return true;
14137}
14138
Jesse Barnes84b4e042014-06-25 08:24:29 -070014139static bool intel_crt_present(struct drm_device *dev)
14140{
14141 struct drm_i915_private *dev_priv = dev->dev_private;
14142
Damien Lespiau884497e2013-12-03 13:56:23 +000014143 if (INTEL_INFO(dev)->gen >= 9)
14144 return false;
14145
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014146 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014147 return false;
14148
14149 if (IS_CHERRYVIEW(dev))
14150 return false;
14151
14152 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14153 return false;
14154
14155 return true;
14156}
14157
Jesse Barnes79e53942008-11-07 14:24:08 -080014158static void intel_setup_outputs(struct drm_device *dev)
14159{
Eric Anholt725e30a2009-01-22 13:01:02 -080014160 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014161 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014162 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014163
Daniel Vetterc9093352013-06-06 22:22:47 +020014164 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014165
Jesse Barnes84b4e042014-06-25 08:24:29 -070014166 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014167 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014168
Vandana Kannanc776eb22014-08-19 12:05:01 +053014169 if (IS_BROXTON(dev)) {
14170 /*
14171 * FIXME: Broxton doesn't support port detection via the
14172 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14173 * detect the ports.
14174 */
14175 intel_ddi_init(dev, PORT_A);
14176 intel_ddi_init(dev, PORT_B);
14177 intel_ddi_init(dev, PORT_C);
14178 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014179 int found;
14180
Jesse Barnesde31fac2015-03-06 15:53:32 -080014181 /*
14182 * Haswell uses DDI functions to detect digital outputs.
14183 * On SKL pre-D0 the strap isn't connected, so we assume
14184 * it's there.
14185 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014186 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014187 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014188 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014189 intel_ddi_init(dev, PORT_A);
14190
14191 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14192 * register */
14193 found = I915_READ(SFUSE_STRAP);
14194
14195 if (found & SFUSE_STRAP_DDIB_DETECTED)
14196 intel_ddi_init(dev, PORT_B);
14197 if (found & SFUSE_STRAP_DDIC_DETECTED)
14198 intel_ddi_init(dev, PORT_C);
14199 if (found & SFUSE_STRAP_DDID_DETECTED)
14200 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014201 /*
14202 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14203 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014204 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014205 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14206 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14207 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14208 intel_ddi_init(dev, PORT_E);
14209
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014210 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014211 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014212 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014213
14214 if (has_edp_a(dev))
14215 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014216
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014217 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014218 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014219 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014220 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014221 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014222 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014223 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014224 }
14225
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014226 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014227 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014228
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014229 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014230 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014231
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014232 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014233 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014234
Daniel Vetter270b3042012-10-27 15:52:05 +020014235 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014236 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014237 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014238 /*
14239 * The DP_DETECTED bit is the latched state of the DDC
14240 * SDA pin at boot. However since eDP doesn't require DDC
14241 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14242 * eDP ports may have been muxed to an alternate function.
14243 * Thus we can't rely on the DP_DETECTED bit alone to detect
14244 * eDP ports. Consult the VBT as well as DP_DETECTED to
14245 * detect eDP ports.
14246 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014247 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014248 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014249 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14250 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014251 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014252 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014253
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014254 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014255 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014256 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14257 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014258 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014259 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014260
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014261 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014262 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014263 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14264 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14265 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14266 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014267 }
14268
Jani Nikula3cfca972013-08-27 15:12:26 +030014269 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014270 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014271 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014272
Paulo Zanonie2debe92013-02-18 19:00:27 -030014273 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014274 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014275 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014276 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014277 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014278 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014279 }
Ma Ling27185ae2009-08-24 13:50:23 +080014280
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014281 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014282 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014283 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014284
14285 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014286
Paulo Zanonie2debe92013-02-18 19:00:27 -030014287 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014288 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014289 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014290 }
Ma Ling27185ae2009-08-24 13:50:23 +080014291
Paulo Zanonie2debe92013-02-18 19:00:27 -030014292 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014293
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014294 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014295 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014296 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014297 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014298 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014299 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014300 }
Ma Ling27185ae2009-08-24 13:50:23 +080014301
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014302 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014303 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014304 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014305 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014306 intel_dvo_init(dev);
14307
Zhenyu Wang103a1962009-11-27 11:44:36 +080014308 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014309 intel_tv_init(dev);
14310
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014311 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014312
Damien Lespiaub2784e12014-08-05 11:29:37 +010014313 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014314 encoder->base.possible_crtcs = encoder->crtc_mask;
14315 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014316 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014317 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014318
Paulo Zanonidde86e22012-12-01 12:04:25 -020014319 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014320
14321 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014322}
14323
14324static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14325{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014326 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014327 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014328
Daniel Vetteref2d6332014-02-10 18:00:38 +010014329 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014330 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014331 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014332 drm_gem_object_unreference(&intel_fb->obj->base);
14333 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014334 kfree(intel_fb);
14335}
14336
14337static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014338 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014339 unsigned int *handle)
14340{
14341 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014342 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014343
Chris Wilson05394f32010-11-08 19:18:58 +000014344 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014345}
14346
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014347static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14348 struct drm_file *file,
14349 unsigned flags, unsigned color,
14350 struct drm_clip_rect *clips,
14351 unsigned num_clips)
14352{
14353 struct drm_device *dev = fb->dev;
14354 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14355 struct drm_i915_gem_object *obj = intel_fb->obj;
14356
14357 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014358 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014359 mutex_unlock(&dev->struct_mutex);
14360
14361 return 0;
14362}
14363
Jesse Barnes79e53942008-11-07 14:24:08 -080014364static const struct drm_framebuffer_funcs intel_fb_funcs = {
14365 .destroy = intel_user_framebuffer_destroy,
14366 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014367 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014368};
14369
Damien Lespiaub3218032015-02-27 11:15:18 +000014370static
14371u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14372 uint32_t pixel_format)
14373{
14374 u32 gen = INTEL_INFO(dev)->gen;
14375
14376 if (gen >= 9) {
14377 /* "The stride in bytes must not exceed the of the size of 8K
14378 * pixels and 32K bytes."
14379 */
14380 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14381 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14382 return 32*1024;
14383 } else if (gen >= 4) {
14384 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14385 return 16*1024;
14386 else
14387 return 32*1024;
14388 } else if (gen >= 3) {
14389 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14390 return 8*1024;
14391 else
14392 return 16*1024;
14393 } else {
14394 /* XXX DSPC is limited to 4k tiled */
14395 return 8*1024;
14396 }
14397}
14398
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014399static int intel_framebuffer_init(struct drm_device *dev,
14400 struct intel_framebuffer *intel_fb,
14401 struct drm_mode_fb_cmd2 *mode_cmd,
14402 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014403{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014404 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014405 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014406 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014407
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014408 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14409
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014410 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14411 /* Enforce that fb modifier and tiling mode match, but only for
14412 * X-tiled. This is needed for FBC. */
14413 if (!!(obj->tiling_mode == I915_TILING_X) !=
14414 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14415 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14416 return -EINVAL;
14417 }
14418 } else {
14419 if (obj->tiling_mode == I915_TILING_X)
14420 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14421 else if (obj->tiling_mode == I915_TILING_Y) {
14422 DRM_DEBUG("No Y tiling for legacy addfb\n");
14423 return -EINVAL;
14424 }
14425 }
14426
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014427 /* Passed in modifier sanity checking. */
14428 switch (mode_cmd->modifier[0]) {
14429 case I915_FORMAT_MOD_Y_TILED:
14430 case I915_FORMAT_MOD_Yf_TILED:
14431 if (INTEL_INFO(dev)->gen < 9) {
14432 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14433 mode_cmd->modifier[0]);
14434 return -EINVAL;
14435 }
14436 case DRM_FORMAT_MOD_NONE:
14437 case I915_FORMAT_MOD_X_TILED:
14438 break;
14439 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014440 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14441 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014442 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014443 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014444
Damien Lespiaub3218032015-02-27 11:15:18 +000014445 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14446 mode_cmd->pixel_format);
14447 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14448 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14449 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014450 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014451 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014452
Damien Lespiaub3218032015-02-27 11:15:18 +000014453 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14454 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014455 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014456 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14457 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014458 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014459 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014460 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014461 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014462
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014463 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014464 mode_cmd->pitches[0] != obj->stride) {
14465 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14466 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014467 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014468 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014469
Ville Syrjälä57779d02012-10-31 17:50:14 +020014470 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014471 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014472 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014473 case DRM_FORMAT_RGB565:
14474 case DRM_FORMAT_XRGB8888:
14475 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014476 break;
14477 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014478 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014479 DRM_DEBUG("unsupported pixel format: %s\n",
14480 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014481 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014482 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014483 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014484 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014485 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14486 DRM_DEBUG("unsupported pixel format: %s\n",
14487 drm_get_format_name(mode_cmd->pixel_format));
14488 return -EINVAL;
14489 }
14490 break;
14491 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014492 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014493 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014494 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014495 DRM_DEBUG("unsupported pixel format: %s\n",
14496 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014497 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014498 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014499 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014500 case DRM_FORMAT_ABGR2101010:
14501 if (!IS_VALLEYVIEW(dev)) {
14502 DRM_DEBUG("unsupported pixel format: %s\n",
14503 drm_get_format_name(mode_cmd->pixel_format));
14504 return -EINVAL;
14505 }
14506 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014507 case DRM_FORMAT_YUYV:
14508 case DRM_FORMAT_UYVY:
14509 case DRM_FORMAT_YVYU:
14510 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014511 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014512 DRM_DEBUG("unsupported pixel format: %s\n",
14513 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014514 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014515 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014516 break;
14517 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014518 DRM_DEBUG("unsupported pixel format: %s\n",
14519 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014520 return -EINVAL;
14521 }
14522
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014523 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14524 if (mode_cmd->offsets[0] != 0)
14525 return -EINVAL;
14526
Damien Lespiauec2c9812015-01-20 12:51:45 +000014527 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014528 mode_cmd->pixel_format,
14529 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014530 /* FIXME drm helper for size checks (especially planar formats)? */
14531 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14532 return -EINVAL;
14533
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014534 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14535 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014536 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014537
Jesse Barnes79e53942008-11-07 14:24:08 -080014538 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14539 if (ret) {
14540 DRM_ERROR("framebuffer init failed %d\n", ret);
14541 return ret;
14542 }
14543
Jesse Barnes79e53942008-11-07 14:24:08 -080014544 return 0;
14545}
14546
Jesse Barnes79e53942008-11-07 14:24:08 -080014547static struct drm_framebuffer *
14548intel_user_framebuffer_create(struct drm_device *dev,
14549 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014550 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014551{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014552 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014553 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014554
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014555 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14556 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014557 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014558 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014559
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014560 fb = intel_framebuffer_create(dev, mode_cmd, obj);
14561 if (IS_ERR(fb))
14562 drm_gem_object_unreference_unlocked(&obj->base);
14563
14564 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014565}
14566
Daniel Vetter06957262015-08-10 13:34:08 +020014567#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014568static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014569{
14570}
14571#endif
14572
Jesse Barnes79e53942008-11-07 14:24:08 -080014573static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014574 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014575 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014576 .atomic_check = intel_atomic_check,
14577 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014578 .atomic_state_alloc = intel_atomic_state_alloc,
14579 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014580};
14581
Jesse Barnese70236a2009-09-21 10:42:27 -070014582/* Set up chip specific display functions */
14583static void intel_init_display(struct drm_device *dev)
14584{
14585 struct drm_i915_private *dev_priv = dev->dev_private;
14586
Daniel Vetteree9300b2013-06-03 22:40:22 +020014587 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14588 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014589 else if (IS_CHERRYVIEW(dev))
14590 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014591 else if (IS_VALLEYVIEW(dev))
14592 dev_priv->display.find_dpll = vlv_find_best_dpll;
14593 else if (IS_PINEVIEW(dev))
14594 dev_priv->display.find_dpll = pnv_find_best_dpll;
14595 else
14596 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14597
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014598 if (INTEL_INFO(dev)->gen >= 9) {
14599 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014600 dev_priv->display.get_initial_plane_config =
14601 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014602 dev_priv->display.crtc_compute_clock =
14603 haswell_crtc_compute_clock;
14604 dev_priv->display.crtc_enable = haswell_crtc_enable;
14605 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014606 dev_priv->display.update_primary_plane =
14607 skylake_update_primary_plane;
14608 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014609 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014610 dev_priv->display.get_initial_plane_config =
14611 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014612 dev_priv->display.crtc_compute_clock =
14613 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014614 dev_priv->display.crtc_enable = haswell_crtc_enable;
14615 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014616 dev_priv->display.update_primary_plane =
14617 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014618 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014619 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014620 dev_priv->display.get_initial_plane_config =
14621 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014622 dev_priv->display.crtc_compute_clock =
14623 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014624 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14625 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014626 dev_priv->display.update_primary_plane =
14627 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014628 } else if (IS_VALLEYVIEW(dev)) {
14629 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014630 dev_priv->display.get_initial_plane_config =
14631 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014632 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014633 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14634 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014635 dev_priv->display.update_primary_plane =
14636 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014637 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014638 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014639 dev_priv->display.get_initial_plane_config =
14640 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014641 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014642 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14643 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014644 dev_priv->display.update_primary_plane =
14645 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014646 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014647
Jesse Barnese70236a2009-09-21 10:42:27 -070014648 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014649 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014650 dev_priv->display.get_display_clock_speed =
14651 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014652 else if (IS_BROXTON(dev))
14653 dev_priv->display.get_display_clock_speed =
14654 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014655 else if (IS_BROADWELL(dev))
14656 dev_priv->display.get_display_clock_speed =
14657 broadwell_get_display_clock_speed;
14658 else if (IS_HASWELL(dev))
14659 dev_priv->display.get_display_clock_speed =
14660 haswell_get_display_clock_speed;
14661 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014662 dev_priv->display.get_display_clock_speed =
14663 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014664 else if (IS_GEN5(dev))
14665 dev_priv->display.get_display_clock_speed =
14666 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014667 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014668 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014669 dev_priv->display.get_display_clock_speed =
14670 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014671 else if (IS_GM45(dev))
14672 dev_priv->display.get_display_clock_speed =
14673 gm45_get_display_clock_speed;
14674 else if (IS_CRESTLINE(dev))
14675 dev_priv->display.get_display_clock_speed =
14676 i965gm_get_display_clock_speed;
14677 else if (IS_PINEVIEW(dev))
14678 dev_priv->display.get_display_clock_speed =
14679 pnv_get_display_clock_speed;
14680 else if (IS_G33(dev) || IS_G4X(dev))
14681 dev_priv->display.get_display_clock_speed =
14682 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014683 else if (IS_I915G(dev))
14684 dev_priv->display.get_display_clock_speed =
14685 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014686 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014687 dev_priv->display.get_display_clock_speed =
14688 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014689 else if (IS_PINEVIEW(dev))
14690 dev_priv->display.get_display_clock_speed =
14691 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014692 else if (IS_I915GM(dev))
14693 dev_priv->display.get_display_clock_speed =
14694 i915gm_get_display_clock_speed;
14695 else if (IS_I865G(dev))
14696 dev_priv->display.get_display_clock_speed =
14697 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014698 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014699 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014700 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014701 else { /* 830 */
14702 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014703 dev_priv->display.get_display_clock_speed =
14704 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014705 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014706
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014707 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014708 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014709 } else if (IS_GEN6(dev)) {
14710 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014711 } else if (IS_IVYBRIDGE(dev)) {
14712 /* FIXME: detect B0+ stepping and use auto training */
14713 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014714 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014715 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014716 if (IS_BROADWELL(dev)) {
14717 dev_priv->display.modeset_commit_cdclk =
14718 broadwell_modeset_commit_cdclk;
14719 dev_priv->display.modeset_calc_cdclk =
14720 broadwell_modeset_calc_cdclk;
14721 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014722 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014723 dev_priv->display.modeset_commit_cdclk =
14724 valleyview_modeset_commit_cdclk;
14725 dev_priv->display.modeset_calc_cdclk =
14726 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014727 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014728 dev_priv->display.modeset_commit_cdclk =
14729 broxton_modeset_commit_cdclk;
14730 dev_priv->display.modeset_calc_cdclk =
14731 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014732 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014733
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014734 switch (INTEL_INFO(dev)->gen) {
14735 case 2:
14736 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14737 break;
14738
14739 case 3:
14740 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14741 break;
14742
14743 case 4:
14744 case 5:
14745 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14746 break;
14747
14748 case 6:
14749 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14750 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014751 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014752 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014753 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14754 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014755 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014756 /* Drop through - unsupported since execlist only. */
14757 default:
14758 /* Default just returns -ENODEV to indicate unsupported */
14759 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014760 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014761
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014762 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014763}
14764
Jesse Barnesb690e962010-07-19 13:53:12 -070014765/*
14766 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14767 * resume, or other times. This quirk makes sure that's the case for
14768 * affected systems.
14769 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014770static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014771{
14772 struct drm_i915_private *dev_priv = dev->dev_private;
14773
14774 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014775 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014776}
14777
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014778static void quirk_pipeb_force(struct drm_device *dev)
14779{
14780 struct drm_i915_private *dev_priv = dev->dev_private;
14781
14782 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14783 DRM_INFO("applying pipe b force quirk\n");
14784}
14785
Keith Packard435793d2011-07-12 14:56:22 -070014786/*
14787 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14788 */
14789static void quirk_ssc_force_disable(struct drm_device *dev)
14790{
14791 struct drm_i915_private *dev_priv = dev->dev_private;
14792 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014793 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014794}
14795
Carsten Emde4dca20e2012-03-15 15:56:26 +010014796/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014797 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14798 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014799 */
14800static void quirk_invert_brightness(struct drm_device *dev)
14801{
14802 struct drm_i915_private *dev_priv = dev->dev_private;
14803 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014804 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014805}
14806
Scot Doyle9c72cc62014-07-03 23:27:50 +000014807/* Some VBT's incorrectly indicate no backlight is present */
14808static void quirk_backlight_present(struct drm_device *dev)
14809{
14810 struct drm_i915_private *dev_priv = dev->dev_private;
14811 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14812 DRM_INFO("applying backlight present quirk\n");
14813}
14814
Jesse Barnesb690e962010-07-19 13:53:12 -070014815struct intel_quirk {
14816 int device;
14817 int subsystem_vendor;
14818 int subsystem_device;
14819 void (*hook)(struct drm_device *dev);
14820};
14821
Egbert Eich5f85f172012-10-14 15:46:38 +020014822/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14823struct intel_dmi_quirk {
14824 void (*hook)(struct drm_device *dev);
14825 const struct dmi_system_id (*dmi_id_list)[];
14826};
14827
14828static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14829{
14830 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14831 return 1;
14832}
14833
14834static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14835 {
14836 .dmi_id_list = &(const struct dmi_system_id[]) {
14837 {
14838 .callback = intel_dmi_reverse_brightness,
14839 .ident = "NCR Corporation",
14840 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14841 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14842 },
14843 },
14844 { } /* terminating entry */
14845 },
14846 .hook = quirk_invert_brightness,
14847 },
14848};
14849
Ben Widawskyc43b5632012-04-16 14:07:40 -070014850static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014851 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14852 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14853
Jesse Barnesb690e962010-07-19 13:53:12 -070014854 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14855 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14856
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014857 /* 830 needs to leave pipe A & dpll A up */
14858 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14859
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014860 /* 830 needs to leave pipe B & dpll B up */
14861 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14862
Keith Packard435793d2011-07-12 14:56:22 -070014863 /* Lenovo U160 cannot use SSC on LVDS */
14864 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014865
14866 /* Sony Vaio Y cannot use SSC on LVDS */
14867 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014868
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014869 /* Acer Aspire 5734Z must invert backlight brightness */
14870 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14871
14872 /* Acer/eMachines G725 */
14873 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14874
14875 /* Acer/eMachines e725 */
14876 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14877
14878 /* Acer/Packard Bell NCL20 */
14879 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14880
14881 /* Acer Aspire 4736Z */
14882 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014883
14884 /* Acer Aspire 5336 */
14885 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014886
14887 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14888 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014889
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014890 /* Acer C720 Chromebook (Core i3 4005U) */
14891 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14892
jens steinb2a96012014-10-28 20:25:53 +010014893 /* Apple Macbook 2,1 (Core 2 T7400) */
14894 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14895
Scot Doyled4967d82014-07-03 23:27:52 +000014896 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14897 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014898
14899 /* HP Chromebook 14 (Celeron 2955U) */
14900 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014901
14902 /* Dell Chromebook 11 */
14903 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014904};
14905
14906static void intel_init_quirks(struct drm_device *dev)
14907{
14908 struct pci_dev *d = dev->pdev;
14909 int i;
14910
14911 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14912 struct intel_quirk *q = &intel_quirks[i];
14913
14914 if (d->device == q->device &&
14915 (d->subsystem_vendor == q->subsystem_vendor ||
14916 q->subsystem_vendor == PCI_ANY_ID) &&
14917 (d->subsystem_device == q->subsystem_device ||
14918 q->subsystem_device == PCI_ANY_ID))
14919 q->hook(dev);
14920 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014921 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14922 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14923 intel_dmi_quirks[i].hook(dev);
14924 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014925}
14926
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014927/* Disable the VGA plane that we never use */
14928static void i915_disable_vga(struct drm_device *dev)
14929{
14930 struct drm_i915_private *dev_priv = dev->dev_private;
14931 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014932 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014933
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014934 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014935 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014936 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014937 sr1 = inb(VGA_SR_DATA);
14938 outb(sr1 | 1<<5, VGA_SR_DATA);
14939 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14940 udelay(300);
14941
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014942 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014943 POSTING_READ(vga_reg);
14944}
14945
Daniel Vetterf8175862012-04-10 15:50:11 +020014946void intel_modeset_init_hw(struct drm_device *dev)
14947{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014948 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014949 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014950 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014951 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014952}
14953
Jesse Barnes79e53942008-11-07 14:24:08 -080014954void intel_modeset_init(struct drm_device *dev)
14955{
Jesse Barnes652c3932009-08-17 13:31:43 -070014956 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014957 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014958 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014959 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014960
14961 drm_mode_config_init(dev);
14962
14963 dev->mode_config.min_width = 0;
14964 dev->mode_config.min_height = 0;
14965
Dave Airlie019d96c2011-09-29 16:20:42 +010014966 dev->mode_config.preferred_depth = 24;
14967 dev->mode_config.prefer_shadow = 1;
14968
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014969 dev->mode_config.allow_fb_modifiers = true;
14970
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014971 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014972
Jesse Barnesb690e962010-07-19 13:53:12 -070014973 intel_init_quirks(dev);
14974
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014975 intel_init_pm(dev);
14976
Ben Widawskye3c74752013-04-05 13:12:39 -070014977 if (INTEL_INFO(dev)->num_pipes == 0)
14978 return;
14979
Lukas Wunner69f92f62015-07-15 13:57:35 +020014980 /*
14981 * There may be no VBT; and if the BIOS enabled SSC we can
14982 * just keep using it to avoid unnecessary flicker. Whereas if the
14983 * BIOS isn't using it, don't assume it will work even if the VBT
14984 * indicates as much.
14985 */
14986 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14987 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14988 DREF_SSC1_ENABLE);
14989
14990 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14991 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14992 bios_lvds_use_ssc ? "en" : "dis",
14993 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14994 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14995 }
14996 }
14997
Jesse Barnese70236a2009-09-21 10:42:27 -070014998 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014999 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015000
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015001 if (IS_GEN2(dev)) {
15002 dev->mode_config.max_width = 2048;
15003 dev->mode_config.max_height = 2048;
15004 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015005 dev->mode_config.max_width = 4096;
15006 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015007 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015008 dev->mode_config.max_width = 8192;
15009 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015010 }
Damien Lespiau068be562014-03-28 14:17:49 +000015011
Ville Syrjälädc41c152014-08-13 11:57:05 +030015012 if (IS_845G(dev) || IS_I865G(dev)) {
15013 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15014 dev->mode_config.cursor_height = 1023;
15015 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015016 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15017 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15018 } else {
15019 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15020 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15021 }
15022
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015023 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015024
Zhao Yakui28c97732009-10-09 11:39:41 +080015025 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015026 INTEL_INFO(dev)->num_pipes,
15027 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015028
Damien Lespiau055e3932014-08-18 13:49:10 +010015029 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015030 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015031 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015032 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015033 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015034 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015035 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015036 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015037 }
15038
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015039 intel_update_czclk(dev_priv);
15040 intel_update_cdclk(dev);
15041
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015042 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015043
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015044 /* Just disable it once at startup */
15045 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015046 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015047
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015048 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015049 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015050 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015051
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015052 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015053 struct intel_initial_plane_config plane_config = {};
15054
Jesse Barnes46f297f2014-03-07 08:57:48 -080015055 if (!crtc->active)
15056 continue;
15057
Jesse Barnes46f297f2014-03-07 08:57:48 -080015058 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015059 * Note that reserving the BIOS fb up front prevents us
15060 * from stuffing other stolen allocations like the ring
15061 * on top. This prevents some ugliness at boot time, and
15062 * can even allow for smooth boot transitions if the BIOS
15063 * fb is large enough for the active pipe configuration.
15064 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015065 dev_priv->display.get_initial_plane_config(crtc,
15066 &plane_config);
15067
15068 /*
15069 * If the fb is shared between multiple heads, we'll
15070 * just get the first one.
15071 */
15072 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015073 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015074}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015075
Daniel Vetter7fad7982012-07-04 17:51:47 +020015076static void intel_enable_pipe_a(struct drm_device *dev)
15077{
15078 struct intel_connector *connector;
15079 struct drm_connector *crt = NULL;
15080 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015081 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015082
15083 /* We can't just switch on the pipe A, we need to set things up with a
15084 * proper mode and output configuration. As a gross hack, enable pipe A
15085 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015086 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015087 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15088 crt = &connector->base;
15089 break;
15090 }
15091 }
15092
15093 if (!crt)
15094 return;
15095
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015096 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015097 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015098}
15099
Daniel Vetterfa555832012-10-10 23:14:00 +020015100static bool
15101intel_check_plane_mapping(struct intel_crtc *crtc)
15102{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015103 struct drm_device *dev = crtc->base.dev;
15104 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015105 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015106
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015107 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015108 return true;
15109
Ville Syrjälä649636e2015-09-22 19:50:01 +030015110 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015111
15112 if ((val & DISPLAY_PLANE_ENABLE) &&
15113 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15114 return false;
15115
15116 return true;
15117}
15118
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015119static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15120{
15121 struct drm_device *dev = crtc->base.dev;
15122 struct intel_encoder *encoder;
15123
15124 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15125 return true;
15126
15127 return false;
15128}
15129
Daniel Vetter24929352012-07-02 20:28:59 +020015130static void intel_sanitize_crtc(struct intel_crtc *crtc)
15131{
15132 struct drm_device *dev = crtc->base.dev;
15133 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015134 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015135
Daniel Vetter24929352012-07-02 20:28:59 +020015136 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015137 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015138 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15139
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015140 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015141 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015142 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015143 struct intel_plane *plane;
15144
Daniel Vetter96256042015-02-13 21:03:42 +010015145 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015146
15147 /* Disable everything but the primary plane */
15148 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15149 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15150 continue;
15151
15152 plane->disable_plane(&plane->base, &crtc->base);
15153 }
Daniel Vetter96256042015-02-13 21:03:42 +010015154 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015155
Daniel Vetter24929352012-07-02 20:28:59 +020015156 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015157 * disable the crtc (and hence change the state) if it is wrong. Note
15158 * that gen4+ has a fixed plane -> pipe mapping. */
15159 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015160 bool plane;
15161
Daniel Vetter24929352012-07-02 20:28:59 +020015162 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15163 crtc->base.base.id);
15164
15165 /* Pipe has the wrong plane attached and the plane is active.
15166 * Temporarily change the plane mapping and disable everything
15167 * ... */
15168 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015169 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015170 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015171 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015172 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015173 }
Daniel Vetter24929352012-07-02 20:28:59 +020015174
Daniel Vetter7fad7982012-07-04 17:51:47 +020015175 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15176 crtc->pipe == PIPE_A && !crtc->active) {
15177 /* BIOS forgot to enable pipe A, this mostly happens after
15178 * resume. Force-enable the pipe to fix this, the update_dpms
15179 * call below we restore the pipe to the right state, but leave
15180 * the required bits on. */
15181 intel_enable_pipe_a(dev);
15182 }
15183
Daniel Vetter24929352012-07-02 20:28:59 +020015184 /* Adjust the state of the output pipe according to whether we
15185 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015186 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015187 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015188
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015189 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015190 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015191
15192 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015193 * functions or because of calls to intel_crtc_disable_noatomic,
15194 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015195 * pipe A quirk. */
15196 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15197 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015198 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015199 crtc->active ? "enabled" : "disabled");
15200
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015201 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015202 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015203 crtc->base.enabled = crtc->active;
15204
15205 /* Because we only establish the connector -> encoder ->
15206 * crtc links if something is active, this means the
15207 * crtc is now deactivated. Break the links. connector
15208 * -> encoder links are only establish when things are
15209 * actually up, hence no need to break them. */
15210 WARN_ON(crtc->active);
15211
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015212 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015213 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015214 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015215
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015216 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015217 /*
15218 * We start out with underrun reporting disabled to avoid races.
15219 * For correct bookkeeping mark this on active crtcs.
15220 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015221 * Also on gmch platforms we dont have any hardware bits to
15222 * disable the underrun reporting. Which means we need to start
15223 * out with underrun reporting disabled also on inactive pipes,
15224 * since otherwise we'll complain about the garbage we read when
15225 * e.g. coming up after runtime pm.
15226 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015227 * No protection against concurrent access is required - at
15228 * worst a fifo underrun happens which also sets this to false.
15229 */
15230 crtc->cpu_fifo_underrun_disabled = true;
15231 crtc->pch_fifo_underrun_disabled = true;
15232 }
Daniel Vetter24929352012-07-02 20:28:59 +020015233}
15234
15235static void intel_sanitize_encoder(struct intel_encoder *encoder)
15236{
15237 struct intel_connector *connector;
15238 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015239 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015240
15241 /* We need to check both for a crtc link (meaning that the
15242 * encoder is active and trying to read from a pipe) and the
15243 * pipe itself being active. */
15244 bool has_active_crtc = encoder->base.crtc &&
15245 to_intel_crtc(encoder->base.crtc)->active;
15246
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015247 for_each_intel_connector(dev, connector) {
15248 if (connector->base.encoder != &encoder->base)
15249 continue;
15250
15251 active = true;
15252 break;
15253 }
15254
15255 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015256 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15257 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015258 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015259
15260 /* Connector is active, but has no active pipe. This is
15261 * fallout from our resume register restoring. Disable
15262 * the encoder manually again. */
15263 if (encoder->base.crtc) {
15264 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15265 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015266 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015267 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015268 if (encoder->post_disable)
15269 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015270 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015271 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015272
15273 /* Inconsistent output/port/pipe state happens presumably due to
15274 * a bug in one of the get_hw_state functions. Or someplace else
15275 * in our code, like the register restore mess on resume. Clamp
15276 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015277 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015278 if (connector->encoder != encoder)
15279 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015280 connector->base.dpms = DRM_MODE_DPMS_OFF;
15281 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015282 }
15283 }
15284 /* Enabled encoders without active connectors will be fixed in
15285 * the crtc fixup. */
15286}
15287
Imre Deak04098752014-02-18 00:02:16 +020015288void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015289{
15290 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015291 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015292
Imre Deak04098752014-02-18 00:02:16 +020015293 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15294 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15295 i915_disable_vga(dev);
15296 }
15297}
15298
15299void i915_redisable_vga(struct drm_device *dev)
15300{
15301 struct drm_i915_private *dev_priv = dev->dev_private;
15302
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015303 /* This function can be called both from intel_modeset_setup_hw_state or
15304 * at a very early point in our resume sequence, where the power well
15305 * structures are not yet restored. Since this function is at a very
15306 * paranoid "someone might have enabled VGA while we were not looking"
15307 * level, just check if the power well is enabled instead of trying to
15308 * follow the "don't touch the power well if we don't need it" policy
15309 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015310 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015311 return;
15312
Imre Deak04098752014-02-18 00:02:16 +020015313 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015314}
15315
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015316static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015317{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015318 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015319
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015320 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015321}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015322
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015323/* FIXME read out full plane state for all planes */
15324static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015325{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015326 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015327 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015328 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015329
Matt Roper19b8d382015-09-24 15:53:17 -070015330 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015331 primary_get_hw_state(to_intel_plane(primary));
15332
15333 if (plane_state->visible)
15334 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015335}
15336
Daniel Vetter30e984d2013-06-05 13:34:17 +020015337static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015338{
15339 struct drm_i915_private *dev_priv = dev->dev_private;
15340 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015341 struct intel_crtc *crtc;
15342 struct intel_encoder *encoder;
15343 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015344 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015345
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015346 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015347 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015348 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015349 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015350
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015351 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015352 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015353
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015354 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015355 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015356
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015357 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015358
15359 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15360 crtc->base.base.id,
15361 crtc->active ? "enabled" : "disabled");
15362 }
15363
Daniel Vetter53589012013-06-05 13:34:16 +020015364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15365 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15366
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015367 pll->on = pll->get_hw_state(dev_priv, pll,
15368 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015369 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015370 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015371 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015372 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015373 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015374 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015375 }
Daniel Vetter53589012013-06-05 13:34:16 +020015376 }
Daniel Vetter53589012013-06-05 13:34:16 +020015377
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015378 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015379 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015380
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015381 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015382 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015383 }
15384
Damien Lespiaub2784e12014-08-05 11:29:37 +010015385 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015386 pipe = 0;
15387
15388 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015389 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15390 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015391 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015392 } else {
15393 encoder->base.crtc = NULL;
15394 }
15395
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015396 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015397 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015398 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015399 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015400 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015401 }
15402
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015403 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015404 if (connector->get_hw_state(connector)) {
15405 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015406 connector->base.encoder = &connector->encoder->base;
15407 } else {
15408 connector->base.dpms = DRM_MODE_DPMS_OFF;
15409 connector->base.encoder = NULL;
15410 }
15411 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15412 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015413 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015414 connector->base.encoder ? "enabled" : "disabled");
15415 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015416
15417 for_each_intel_crtc(dev, crtc) {
15418 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15419
15420 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15421 if (crtc->base.state->active) {
15422 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15423 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15424 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15425
15426 /*
15427 * The initial mode needs to be set in order to keep
15428 * the atomic core happy. It wants a valid mode if the
15429 * crtc's enabled, so we do the above call.
15430 *
15431 * At this point some state updated by the connectors
15432 * in their ->detect() callback has not run yet, so
15433 * no recalculation can be done yet.
15434 *
15435 * Even if we could do a recalculation and modeset
15436 * right now it would cause a double modeset if
15437 * fbdev or userspace chooses a different initial mode.
15438 *
15439 * If that happens, someone indicated they wanted a
15440 * mode change, which means it's safe to do a full
15441 * recalculation.
15442 */
15443 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015444
15445 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15446 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015447 }
15448 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015449}
15450
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015451/* Scan out the current hw modeset state,
15452 * and sanitizes it to the current state
15453 */
15454static void
15455intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015456{
15457 struct drm_i915_private *dev_priv = dev->dev_private;
15458 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015459 struct intel_crtc *crtc;
15460 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015461 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015462
15463 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015464
15465 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015466 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015467 intel_sanitize_encoder(encoder);
15468 }
15469
Damien Lespiau055e3932014-08-18 13:49:10 +010015470 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015471 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15472 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015473 intel_dump_pipe_config(crtc, crtc->config,
15474 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015475 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015476
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015477 intel_modeset_update_connector_atomic_state(dev);
15478
Daniel Vetter35c95372013-07-17 06:55:04 +020015479 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15480 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15481
15482 if (!pll->on || pll->active)
15483 continue;
15484
15485 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15486
15487 pll->disable(dev_priv, pll);
15488 pll->on = false;
15489 }
15490
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015491 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015492 vlv_wm_get_hw_state(dev);
15493 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015494 skl_wm_get_hw_state(dev);
15495 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015496 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015497
15498 for_each_intel_crtc(dev, crtc) {
15499 unsigned long put_domains;
15500
15501 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15502 if (WARN_ON(put_domains))
15503 modeset_put_power_domains(dev_priv, put_domains);
15504 }
15505 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015506}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015507
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015508void intel_display_resume(struct drm_device *dev)
15509{
15510 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15511 struct intel_connector *conn;
15512 struct intel_plane *plane;
15513 struct drm_crtc *crtc;
15514 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015515
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015516 if (!state)
15517 return;
15518
15519 state->acquire_ctx = dev->mode_config.acquire_ctx;
15520
15521 /* preserve complete old state, including dpll */
15522 intel_atomic_get_shared_dpll_state(state);
15523
15524 for_each_crtc(dev, crtc) {
15525 struct drm_crtc_state *crtc_state =
15526 drm_atomic_get_crtc_state(state, crtc);
15527
15528 ret = PTR_ERR_OR_ZERO(crtc_state);
15529 if (ret)
15530 goto err;
15531
15532 /* force a restore */
15533 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015534 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015535
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015536 for_each_intel_plane(dev, plane) {
15537 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15538 if (ret)
15539 goto err;
15540 }
15541
15542 for_each_intel_connector(dev, conn) {
15543 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15544 if (ret)
15545 goto err;
15546 }
15547
15548 intel_modeset_setup_hw_state(dev);
15549
15550 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015551 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015552 if (!ret)
15553 return;
15554
15555err:
15556 DRM_ERROR("Restoring old state failed with %i\n", ret);
15557 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015558}
15559
15560void intel_modeset_gem_init(struct drm_device *dev)
15561{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015562 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015563 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015564 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015565
Imre Deakae484342014-03-31 15:10:44 +030015566 mutex_lock(&dev->struct_mutex);
15567 intel_init_gt_powersave(dev);
15568 mutex_unlock(&dev->struct_mutex);
15569
Chris Wilson1833b132012-05-09 11:56:28 +010015570 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015571
15572 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015573
15574 /*
15575 * Make sure any fbs we allocated at startup are properly
15576 * pinned & fenced. When we do the allocation it's too early
15577 * for this.
15578 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015579 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015580 obj = intel_fb_obj(c->primary->fb);
15581 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015582 continue;
15583
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015584 mutex_lock(&dev->struct_mutex);
15585 ret = intel_pin_and_fence_fb_obj(c->primary,
15586 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015587 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015588 mutex_unlock(&dev->struct_mutex);
15589 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015590 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15591 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015592 drm_framebuffer_unreference(c->primary->fb);
15593 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015594 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015595 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015596 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015597 }
15598 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015599
15600 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015601}
15602
Imre Deak4932e2c2014-02-11 17:12:48 +020015603void intel_connector_unregister(struct intel_connector *intel_connector)
15604{
15605 struct drm_connector *connector = &intel_connector->base;
15606
15607 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015608 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015609}
15610
Jesse Barnes79e53942008-11-07 14:24:08 -080015611void intel_modeset_cleanup(struct drm_device *dev)
15612{
Jesse Barnes652c3932009-08-17 13:31:43 -070015613 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015614 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015615
Imre Deak2eb52522014-11-19 15:30:05 +020015616 intel_disable_gt_powersave(dev);
15617
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015618 intel_backlight_unregister(dev);
15619
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015620 /*
15621 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015622 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015623 * experience fancy races otherwise.
15624 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015625 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015626
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015627 /*
15628 * Due to the hpd irq storm handling the hotplug work can re-arm the
15629 * poll handlers. Hence disable polling after hpd handling is shut down.
15630 */
Keith Packardf87ea762010-10-03 19:36:26 -070015631 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015632
Jesse Barnes723bfd72010-10-07 16:01:13 -070015633 intel_unregister_dsm_handler();
15634
Paulo Zanoni7733b492015-07-07 15:26:04 -030015635 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015636
Chris Wilson1630fe72011-07-08 12:22:42 +010015637 /* flush any delayed tasks or pending work */
15638 flush_scheduled_work();
15639
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015640 /* destroy the backlight and sysfs files before encoders/connectors */
15641 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015642 struct intel_connector *intel_connector;
15643
15644 intel_connector = to_intel_connector(connector);
15645 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015646 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015647
Jesse Barnes79e53942008-11-07 14:24:08 -080015648 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015649
15650 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015651
15652 mutex_lock(&dev->struct_mutex);
15653 intel_cleanup_gt_powersave(dev);
15654 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015655}
15656
Dave Airlie28d52042009-09-21 14:33:58 +100015657/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015658 * Return which encoder is currently attached for connector.
15659 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015660struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015661{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015662 return &intel_attached_encoder(connector)->base;
15663}
Jesse Barnes79e53942008-11-07 14:24:08 -080015664
Chris Wilsondf0e9242010-09-09 16:20:55 +010015665void intel_connector_attach_encoder(struct intel_connector *connector,
15666 struct intel_encoder *encoder)
15667{
15668 connector->encoder = encoder;
15669 drm_mode_connector_attach_encoder(&connector->base,
15670 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015671}
Dave Airlie28d52042009-09-21 14:33:58 +100015672
15673/*
15674 * set vga decode state - true == enable VGA decode
15675 */
15676int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15677{
15678 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015679 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015680 u16 gmch_ctrl;
15681
Chris Wilson75fa0412014-02-07 18:37:02 -020015682 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15683 DRM_ERROR("failed to read control word\n");
15684 return -EIO;
15685 }
15686
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015687 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15688 return 0;
15689
Dave Airlie28d52042009-09-21 14:33:58 +100015690 if (state)
15691 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15692 else
15693 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015694
15695 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15696 DRM_ERROR("failed to write control word\n");
15697 return -EIO;
15698 }
15699
Dave Airlie28d52042009-09-21 14:33:58 +100015700 return 0;
15701}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015702
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015703struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015704
15705 u32 power_well_driver;
15706
Chris Wilson63b66e52013-08-08 15:12:06 +020015707 int num_transcoders;
15708
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015709 struct intel_cursor_error_state {
15710 u32 control;
15711 u32 position;
15712 u32 base;
15713 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015714 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015715
15716 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015717 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015718 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015719 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015720 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015721
15722 struct intel_plane_error_state {
15723 u32 control;
15724 u32 stride;
15725 u32 size;
15726 u32 pos;
15727 u32 addr;
15728 u32 surface;
15729 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015730 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015731
15732 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015733 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015734 enum transcoder cpu_transcoder;
15735
15736 u32 conf;
15737
15738 u32 htotal;
15739 u32 hblank;
15740 u32 hsync;
15741 u32 vtotal;
15742 u32 vblank;
15743 u32 vsync;
15744 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015745};
15746
15747struct intel_display_error_state *
15748intel_display_capture_error_state(struct drm_device *dev)
15749{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015750 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015751 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015752 int transcoders[] = {
15753 TRANSCODER_A,
15754 TRANSCODER_B,
15755 TRANSCODER_C,
15756 TRANSCODER_EDP,
15757 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015758 int i;
15759
Chris Wilson63b66e52013-08-08 15:12:06 +020015760 if (INTEL_INFO(dev)->num_pipes == 0)
15761 return NULL;
15762
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015763 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015764 if (error == NULL)
15765 return NULL;
15766
Imre Deak190be112013-11-25 17:15:31 +020015767 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015768 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15769
Damien Lespiau055e3932014-08-18 13:49:10 +010015770 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015771 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015772 __intel_display_power_is_enabled(dev_priv,
15773 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015774 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015775 continue;
15776
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015777 error->cursor[i].control = I915_READ(CURCNTR(i));
15778 error->cursor[i].position = I915_READ(CURPOS(i));
15779 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015780
15781 error->plane[i].control = I915_READ(DSPCNTR(i));
15782 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015783 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015784 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015785 error->plane[i].pos = I915_READ(DSPPOS(i));
15786 }
Paulo Zanonica291362013-03-06 20:03:14 -030015787 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15788 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015789 if (INTEL_INFO(dev)->gen >= 4) {
15790 error->plane[i].surface = I915_READ(DSPSURF(i));
15791 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15792 }
15793
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015794 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015795
Sonika Jindal3abfce72014-07-21 15:23:43 +053015796 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015797 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015798 }
15799
15800 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15801 if (HAS_DDI(dev_priv->dev))
15802 error->num_transcoders++; /* Account for eDP. */
15803
15804 for (i = 0; i < error->num_transcoders; i++) {
15805 enum transcoder cpu_transcoder = transcoders[i];
15806
Imre Deakddf9c532013-11-27 22:02:02 +020015807 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015808 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015809 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015810 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015811 continue;
15812
Chris Wilson63b66e52013-08-08 15:12:06 +020015813 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15814
15815 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15816 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15817 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15818 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15819 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15820 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15821 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015822 }
15823
15824 return error;
15825}
15826
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015827#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15828
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015829void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015830intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015831 struct drm_device *dev,
15832 struct intel_display_error_state *error)
15833{
Damien Lespiau055e3932014-08-18 13:49:10 +010015834 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015835 int i;
15836
Chris Wilson63b66e52013-08-08 15:12:06 +020015837 if (!error)
15838 return;
15839
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015840 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015841 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015842 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015843 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015844 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015845 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015846 err_printf(m, " Power: %s\n",
15847 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015848 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015849 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015850
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015851 err_printf(m, "Plane [%d]:\n", i);
15852 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15853 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015854 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015855 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15856 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015857 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015858 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015859 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015860 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015861 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15862 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015863 }
15864
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015865 err_printf(m, "Cursor [%d]:\n", i);
15866 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15867 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15868 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015869 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015870
15871 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015872 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015873 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015874 err_printf(m, " Power: %s\n",
15875 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015876 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15877 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15878 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15879 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15880 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15881 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15882 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15883 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015884}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015885
15886void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15887{
15888 struct intel_crtc *crtc;
15889
15890 for_each_intel_crtc(dev, crtc) {
15891 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015892
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015893 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015894
15895 work = crtc->unpin_work;
15896
15897 if (work && work->event &&
15898 work->event->base.file_priv == file) {
15899 kfree(work->event);
15900 work->event = NULL;
15901 }
15902
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015903 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015904 }
15905}