blob: cb30549dfd40a9d3ec562ea11818c15062034c55 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ben Widawsky84b790f2014-07-24 17:04:36 +0100193#define GEN8_CTX_VALID (1<<0)
194#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
195#define GEN8_CTX_FORCE_RESTORE (1<<2)
196#define GEN8_CTX_L3LLC_COHERENT (1<<5)
197#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100198
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200199#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200200 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200201 (reg_state)[(pos)+1] = (val); \
202} while (0)
203
204#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300205 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100206 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
207 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100209
Ville Syrjälä9244a812015-11-04 23:20:09 +0200210#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
212 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200213} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100214
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100216 FAULT_AND_HANG = 0,
217 FAULT_AND_HALT, /* Debug only */
218 FAULT_AND_STREAM,
219 FAULT_AND_CONTINUE /* Unsupported */
220};
221#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100222#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000223#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
224#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100225
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100226/* Typical size of the average request (2 pipecontrols and a MI_BB) */
227#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
228
Chris Wilsona3aabe82016-10-04 21:11:26 +0100229#define WA_TAIL_DWORDS 2
230
Chris Wilsone2efd132016-05-24 14:53:34 +0100231static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100232 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100233static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000234 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100235static void execlists_init_reg_state(u32 *reg_state,
236 struct i915_gem_context *ctx,
237 struct intel_engine_cs *engine,
238 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000239
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240/**
241 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100242 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100243 * @enable_execlists: value of i915.enable_execlists module parameter.
244 *
245 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000246 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100247 *
248 * Return: 1 if Execlists is supported and has to be enabled.
249 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100250int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800252 /* On platforms with execlist available, vGPU will only
253 * support execlist mode, no ring buffer mode.
254 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100255 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800256 return 1;
257
Chris Wilsonc0336662016-05-06 15:40:21 +0100258 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000259 return 1;
260
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 if (enable_execlists == 0)
262 return 0;
263
Daniel Vetter5a21b662016-05-24 17:13:53 +0200264 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
265 USES_PPGTT(dev_priv) &&
266 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100267 return 1;
268
269 return 0;
270}
Oscar Mateoede7d422014-07-24 17:04:12 +0100271
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274{
Chris Wilsonc0336662016-05-06 15:40:21 +0100275 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000276
Chris Wilson70c2a242016-09-09 14:11:46 +0100277 engine->disable_lite_restore_wa =
Jani Nikulaa117f372016-09-16 16:59:44 +0300278 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) &&
Chris Wilson70c2a242016-09-09 14:11:46 +0100279 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000281 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100282 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000283 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
284 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000285
286 /* TODO: WaDisableLiteRestore when we start using semaphore
287 * signalling between Command Streamers */
288 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
289
290 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
291 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000292 if (engine->disable_lite_restore_wa)
293 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294}
295
296/**
297 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
298 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000299 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100300 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000301 *
302 * The context descriptor encodes various attributes of a context,
303 * including its GTT address and some flags. Because it's fairly
304 * expensive to calculate, we'll just do it once and cache the result,
305 * which remains valid until the context is unpinned.
306 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200307 * This is what a descriptor looks like, from LSB to MSB::
308 *
309 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
310 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
311 * bits 32-52: ctx ID, a globally unique tag
312 * bits 53-54: mbz, reserved for use by hardware
313 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000314 */
315static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100316intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000317 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000318{
Chris Wilson9021ad02016-05-24 14:53:37 +0100319 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100320 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000321
Chris Wilson7069b142016-04-28 09:56:52 +0100322 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
323
Zhi Wangc01fc532016-06-16 08:07:02 -0400324 desc = ctx->desc_template; /* bits 3-4 */
325 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100326 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100327 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100328 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329
Chris Wilson9021ad02016-05-24 14:53:37 +0100330 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331}
332
Chris Wilsone2efd132016-05-24 14:53:34 +0100333uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000334 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000335{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000336 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000337}
338
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100339static inline void
340execlists_context_status_change(struct drm_i915_gem_request *rq,
341 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100342{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100343 /*
344 * Only used when GVT-g is enabled now. When GVT-g is disabled,
345 * The compiler should eliminate this function as dead-code.
346 */
347 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
348 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100349
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100350 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100351}
352
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000353static void
354execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
355{
356 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
357 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
358 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
359 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
360}
361
Chris Wilson70c2a242016-09-09 14:11:46 +0100362static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100363{
Chris Wilson70c2a242016-09-09 14:11:46 +0100364 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Mika Kuoppala05d98242015-07-03 17:09:33 +0300365 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100366 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100367
Chris Wilson8f9420182016-08-02 22:50:30 +0100368 reg_state[CTX_RING_TAIL+1] = intel_ring_offset(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100369
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000370 /* True 32b PPGTT with dynamic page allocation: update PDP
371 * registers and point the unallocated PDPs to scratch page.
372 * PML4 is allocated during ppgtt init, so this is not needed
373 * in 48-bit mode.
374 */
375 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
376 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100377
378 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100379}
380
Chris Wilson70c2a242016-09-09 14:11:46 +0100381static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100382{
Chris Wilson70c2a242016-09-09 14:11:46 +0100383 struct drm_i915_private *dev_priv = engine->i915;
384 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100385 u32 __iomem *elsp =
386 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
387 u64 desc[2];
388
Chris Wilson70c2a242016-09-09 14:11:46 +0100389 if (!port[0].count)
390 execlists_context_status_change(port[0].request,
391 INTEL_CONTEXT_SCHEDULE_IN);
392 desc[0] = execlists_update_context(port[0].request);
393 engine->preempt_wa = port[0].count++; /* bdw only? fixed on skl? */
394
395 if (port[1].request) {
396 GEM_BUG_ON(port[1].count);
397 execlists_context_status_change(port[1].request,
398 INTEL_CONTEXT_SCHEDULE_IN);
399 desc[1] = execlists_update_context(port[1].request);
400 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100401 } else {
402 desc[1] = 0;
403 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100404 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100405
406 /* You must always write both descriptors in the order below. */
407 writel(upper_32_bits(desc[1]), elsp);
408 writel(lower_32_bits(desc[1]), elsp);
409
410 writel(upper_32_bits(desc[0]), elsp);
411 /* The context is automatically loaded after the following */
412 writel(lower_32_bits(desc[0]), elsp);
413}
414
Chris Wilson70c2a242016-09-09 14:11:46 +0100415static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100416{
Chris Wilson70c2a242016-09-09 14:11:46 +0100417 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
418 ctx->execlists_force_single_submission);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100419}
420
Chris Wilson70c2a242016-09-09 14:11:46 +0100421static bool can_merge_ctx(const struct i915_gem_context *prev,
422 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100423{
Chris Wilson70c2a242016-09-09 14:11:46 +0100424 if (prev != next)
425 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100426
Chris Wilson70c2a242016-09-09 14:11:46 +0100427 if (ctx_single_port_submission(prev))
428 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100429
Chris Wilson70c2a242016-09-09 14:11:46 +0100430 return true;
431}
Peter Antoine779949f2015-05-11 16:03:27 +0100432
Chris Wilson70c2a242016-09-09 14:11:46 +0100433static void execlists_dequeue(struct intel_engine_cs *engine)
434{
435 struct drm_i915_gem_request *cursor, *last;
436 struct execlist_port *port = engine->execlist_port;
437 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100438
Chris Wilson70c2a242016-09-09 14:11:46 +0100439 last = port->request;
440 if (last)
441 /* WaIdleLiteRestore:bdw,skl
442 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
443 * as we resubmit the request. See gen8_emit_request()
444 * for where we prepare the padding after the end of the
445 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100446 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100447 last->tail = last->wa_tail;
448
449 GEM_BUG_ON(port[1].request);
450
451 /* Hardware submission is through 2 ports. Conceptually each port
452 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
453 * static for a context, and unique to each, so we only execute
454 * requests belonging to a single context from each ring. RING_HEAD
455 * is maintained by the CS in the context image, it marks the place
456 * where it got up to last time, and through RING_TAIL we tell the CS
457 * where we want to execute up to this time.
458 *
459 * In this list the requests are in order of execution. Consecutive
460 * requests from the same context are adjacent in the ringbuffer. We
461 * can combine these requests into a single RING_TAIL update:
462 *
463 * RING_HEAD...req1...req2
464 * ^- RING_TAIL
465 * since to execute req2 the CS must first execute req1.
466 *
467 * Our goal then is to point each port to the end of a consecutive
468 * sequence of requests as being the most optimal (fewest wake ups
469 * and context switches) submission.
470 */
471
472 spin_lock(&engine->execlist_lock);
473 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link) {
474 /* Can we combine this request with the current port? It has to
475 * be the same context/ringbuffer and not have any exceptions
476 * (e.g. GVT saying never to combine contexts).
477 *
478 * If we can combine the requests, we can execute both by
479 * updating the RING_TAIL to point to the end of the second
480 * request, and so we never need to tell the hardware about
481 * the first.
482 */
483 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
484 /* If we are on the second port and cannot combine
485 * this request with the last, then we are done.
486 */
487 if (port != engine->execlist_port)
488 break;
489
490 /* If GVT overrides us we only ever submit port[0],
491 * leaving port[1] empty. Note that we also have
492 * to be careful that we don't queue the same
493 * context (even though a different request) to
494 * the second port.
495 */
496 if (ctx_single_port_submission(cursor->ctx))
497 break;
498
499 GEM_BUG_ON(last->ctx == cursor->ctx);
500
501 i915_gem_request_assign(&port->request, last);
502 port++;
503 }
504 last = cursor;
505 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100506 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100507 if (submit) {
508 /* Decouple all the requests submitted from the queue */
509 engine->execlist_queue.next = &cursor->execlist_link;
510 cursor->execlist_link.prev = &engine->execlist_queue;
Michel Thierry53292cd2015-04-15 18:11:33 +0100511
Chris Wilson70c2a242016-09-09 14:11:46 +0100512 i915_gem_request_assign(&port->request, last);
513 }
514 spin_unlock(&engine->execlist_lock);
515
516 if (submit)
517 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100518}
519
Chris Wilson70c2a242016-09-09 14:11:46 +0100520static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100521{
Chris Wilson70c2a242016-09-09 14:11:46 +0100522 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100523}
524
Chris Wilson70c2a242016-09-09 14:11:46 +0100525static bool execlists_elsp_ready(struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800526{
Chris Wilson70c2a242016-09-09 14:11:46 +0100527 int port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800528
Chris Wilson70c2a242016-09-09 14:11:46 +0100529 port = 1; /* wait for a free slot */
530 if (engine->disable_lite_restore_wa || engine->preempt_wa)
531 port = 0; /* wait for GPU to be idle before continuing */
Ben Widawsky91a41032016-01-05 10:30:07 -0800532
Chris Wilson70c2a242016-09-09 14:11:46 +0100533 return !engine->execlist_port[port].request;
Ben Widawsky91a41032016-01-05 10:30:07 -0800534}
535
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200536/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100537 * Check the unread Context Status Buffers and manage the submission of new
538 * contexts to the ELSP accordingly.
539 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100540static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100542 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100543 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100544 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100545
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100546 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000547
Chris Wilson70c2a242016-09-09 14:11:46 +0100548 if (!execlists_elsp_idle(engine)) {
549 u32 __iomem *csb_mmio =
550 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
551 u32 __iomem *buf =
552 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
553 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100554
Chris Wilson70c2a242016-09-09 14:11:46 +0100555 csb = readl(csb_mmio);
556 head = GEN8_CSB_READ_PTR(csb);
557 tail = GEN8_CSB_WRITE_PTR(csb);
558 if (tail < head)
559 tail += GEN8_CSB_ENTRIES;
560 while (head < tail) {
561 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
562 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100563
Chris Wilson70c2a242016-09-09 14:11:46 +0100564 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
565 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100566
Chris Wilson70c2a242016-09-09 14:11:46 +0100567 GEM_BUG_ON(port[0].count == 0);
568 if (--port[0].count == 0) {
569 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
570 execlists_context_status_change(port[0].request,
571 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100572
Chris Wilson70c2a242016-09-09 14:11:46 +0100573 i915_gem_request_put(port[0].request);
574 port[0] = port[1];
575 memset(&port[1], 0, sizeof(port[1]));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000576
Chris Wilson70c2a242016-09-09 14:11:46 +0100577 engine->preempt_wa = false;
578 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Chris Wilson70c2a242016-09-09 14:11:46 +0100580 GEM_BUG_ON(port[0].count == 0 &&
581 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000582 }
583
Chris Wilson70c2a242016-09-09 14:11:46 +0100584 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
585 GEN8_CSB_WRITE_PTR(csb) << 8),
586 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000587 }
588
Chris Wilson70c2a242016-09-09 14:11:46 +0100589 if (execlists_elsp_ready(engine))
590 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000591
Chris Wilson70c2a242016-09-09 14:11:46 +0100592 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100593}
594
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100595static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100596{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000597 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100598 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100599
Chris Wilson5590af32016-09-09 14:11:54 +0100600 spin_lock_irqsave(&engine->execlist_lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100601
Chris Wilsonba49b2f2016-09-09 14:11:42 +0100602 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Chris Wilson70c2a242016-09-09 14:11:46 +0100603 if (execlists_elsp_idle(engine))
604 tasklet_hi_schedule(&engine->irq_tasklet);
Michel Thierryacdd8842014-07-24 17:04:38 +0100605
Chris Wilson5590af32016-09-09 14:11:54 +0100606 spin_unlock_irqrestore(&engine->execlist_lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100607}
608
John Harrison40e895c2015-05-29 17:43:26 +0100609int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000610{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100611 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100612 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100613 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000614
Chris Wilson63103462016-04-28 09:56:49 +0100615 /* Flush enough space to reduce the likelihood of waiting after
616 * we start building the request - in which case we will just
617 * have to repeat work.
618 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100619 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100620
Chris Wilson9021ad02016-05-24 14:53:37 +0100621 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100622 ret = execlists_context_deferred_alloc(request->ctx, engine);
623 if (ret)
624 return ret;
625 }
626
Chris Wilsondca33ec2016-08-02 22:50:20 +0100627 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300628
Chris Wilson5ba89902016-10-07 07:53:27 +0100629 ret = intel_lr_context_pin(request->ctx, engine);
630 if (ret)
631 return ret;
632
Alex Daia7e02192015-12-16 11:45:55 -0800633 if (i915.enable_guc_submission) {
634 /*
635 * Check that the GuC has space for the request before
636 * going any further, as the i915_add_request() call
637 * later on mustn't fail ...
638 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100639 ret = i915_guc_wq_reserve(request);
Alex Daia7e02192015-12-16 11:45:55 -0800640 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100641 goto err_unpin;
Alex Daia7e02192015-12-16 11:45:55 -0800642 }
643
Chris Wilsonbfa01202016-04-28 09:56:48 +0100644 ret = intel_ring_begin(request, 0);
645 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100646 goto err_unreserve;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100647
Chris Wilson9021ad02016-05-24 14:53:37 +0100648 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100649 ret = engine->init_context(request);
650 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100651 goto err_unreserve;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100652
Chris Wilson9021ad02016-05-24 14:53:37 +0100653 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100654 }
655
656 /* Note that after this point, we have committed to using
657 * this request as it is being used to both track the
658 * state of engine initialisation and liveness of the
659 * golden renderstate above. Think twice before you try
660 * to cancel/unwind this request now.
661 */
662
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100663 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100664 return 0;
665
Chris Wilson5ba89902016-10-07 07:53:27 +0100666err_unreserve:
667 if (i915.enable_guc_submission)
668 i915_guc_wq_unreserve(request);
Chris Wilsonbfa01202016-04-28 09:56:48 +0100669err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100670 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000671 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000672}
673
John Harrisonbc0dce32015-03-19 12:30:07 +0000674/*
Chris Wilsonddd66c52016-08-02 22:50:31 +0100675 * intel_logical_ring_advance() - advance the tail and prepare for submission
John Harrisonae707972015-05-29 17:44:14 +0100676 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000677 *
678 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
679 * really happens during submission is that the context and current tail will be placed
680 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
681 * point, the tail *inside* the context is updated and the ELSP written to.
682 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200683static int
Chris Wilsonddd66c52016-08-02 22:50:31 +0100684intel_logical_ring_advance(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000685{
Chris Wilson7e37f882016-08-02 22:50:21 +0100686 struct intel_ring *ring = request->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000687 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000688
Chris Wilson1dae2df2016-08-02 22:50:19 +0100689 intel_ring_advance(ring);
690 request->tail = ring->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000691
Chris Wilson7c17d372016-01-20 15:43:35 +0200692 /*
693 * Here we add two extra NOOPs as padding to avoid
694 * lite restore of a context with HEAD==TAIL.
695 *
696 * Caller must reserve WA_TAIL_DWORDS for us!
697 */
Chris Wilson1dae2df2016-08-02 22:50:19 +0100698 intel_ring_emit(ring, MI_NOOP);
699 intel_ring_emit(ring, MI_NOOP);
700 intel_ring_advance(ring);
Chris Wilsona52abd22016-09-09 14:11:43 +0100701 request->wa_tail = ring->tail;
Alex Daid1675192015-08-12 15:43:43 +0100702
Chris Wilsona16a4052016-04-28 09:56:56 +0100703 /* We keep the previous context alive until we retire the following
704 * request. This ensures that any the context object is still pinned
705 * for any residual writes the HW makes into it on the context switch
706 * into the next object following the breadcrumb. Otherwise, we may
707 * retire the context too early.
708 */
709 request->previous_context = engine->last_context;
710 engine->last_context = request->ctx;
Chris Wilson7c17d372016-01-20 15:43:35 +0200711 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000712}
713
Chris Wilsone2efd132016-05-24 14:53:34 +0100714static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100715 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000716{
Chris Wilson9021ad02016-05-24 14:53:37 +0100717 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100718 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000719 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000720
Chris Wilson91c8a322016-07-05 10:40:23 +0100721 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000722
Chris Wilson9021ad02016-05-24 14:53:37 +0100723 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100724 return 0;
725
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100726 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
727 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100728 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100729 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000730
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100731 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100732 if (IS_ERR(vaddr)) {
733 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100734 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000735 }
736
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100737 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100738 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100739 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100740
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000741 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100742
Chris Wilsona3aabe82016-10-04 21:11:26 +0100743 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
744 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100745 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100746
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100747 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200748
Nick Hoathe84fe802015-09-11 12:53:46 +0100749 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100750 if (i915.enable_guc_submission) {
751 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100752 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100753 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000754
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100755 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100756 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000757
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100758unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100759 i915_gem_object_unpin_map(ce->state->obj);
760unpin_vma:
761 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100762err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100763 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000764 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000765}
766
Chris Wilsone2efd132016-05-24 14:53:34 +0100767void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000768 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000769{
Chris Wilson9021ad02016-05-24 14:53:37 +0100770 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100771
Chris Wilson91c8a322016-07-05 10:40:23 +0100772 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100773 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000774
Chris Wilson9021ad02016-05-24 14:53:37 +0100775 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100776 return;
777
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100778 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100779
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100780 i915_gem_object_unpin_map(ce->state->obj);
781 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100782
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100783 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000784}
785
John Harrisone2be4fa2015-05-29 17:43:54 +0100786static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000787{
788 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100789 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100790 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000791
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800792 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000793 return 0;
794
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100795 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000796 if (ret)
797 return ret;
798
Chris Wilson987046a2016-04-28 09:56:46 +0100799 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000800 if (ret)
801 return ret;
802
Chris Wilson1dae2df2016-08-02 22:50:19 +0100803 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000804 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100805 intel_ring_emit_reg(ring, w->reg[i].addr);
806 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000807 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100808 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000809
Chris Wilson1dae2df2016-08-02 22:50:19 +0100810 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000811
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100812 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000813 if (ret)
814 return ret;
815
816 return 0;
817}
818
Arun Siluvery83b8a982015-07-08 10:27:05 +0100819#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100820 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100821 int __index = (index)++; \
822 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100823 return -ENOSPC; \
824 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100825 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100826 } while (0)
827
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200828#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200829 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100830
831/*
832 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
833 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
834 * but there is a slight complication as this is applied in WA batch where the
835 * values are only initialized once so we cannot take register value at the
836 * beginning and reuse it further; hence we save its value to memory, upload a
837 * constant value with bit21 set and then we restore it back with the saved value.
838 * To simplify the WA, a constant value is formed by using the default value
839 * of this register. This shouldn't be a problem because we are only modifying
840 * it for a short period and this batch in non-premptible. We can ofcourse
841 * use additional instructions that read the actual value of the register
842 * at that time and set our bit of interest but it makes the WA complicated.
843 *
844 * This WA is also required for Gen9 so extracting as a function avoids
845 * code duplication.
846 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000847static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200848 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100849 uint32_t index)
850{
Dave Airlie5e580522016-07-26 17:26:29 +1000851 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100852 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
853
Arun Siluverya4106a72015-07-14 15:01:29 +0100854 /*
Jani Nikula3be192e2016-09-16 16:59:47 +0300855 * WaDisableLSQCROPERFforOCL:kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100856 * This WA is implemented in skl_init_clock_gating() but since
857 * this batch updates GEN8_L3SQCREG4 with default value we need to
858 * set this bit here to retain the WA during flush.
859 */
Jani Nikula3be192e2016-09-16 16:59:47 +0300860 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100861 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
862
Arun Siluveryf1afe242015-08-04 16:22:20 +0100863 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100864 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200865 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100866 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100867 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100868
Arun Siluvery83b8a982015-07-08 10:27:05 +0100869 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200870 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100871 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100872
Arun Siluvery83b8a982015-07-08 10:27:05 +0100873 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
874 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
875 PIPE_CONTROL_DC_FLUSH_ENABLE));
876 wa_ctx_emit(batch, index, 0);
877 wa_ctx_emit(batch, index, 0);
878 wa_ctx_emit(batch, index, 0);
879 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100880
Arun Siluveryf1afe242015-08-04 16:22:20 +0100881 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100882 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200883 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100884 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100885 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100886
887 return index;
888}
889
Arun Siluvery17ee9502015-06-19 19:07:01 +0100890static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
891 uint32_t offset,
892 uint32_t start_alignment)
893{
894 return wa_ctx->offset = ALIGN(offset, start_alignment);
895}
896
897static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
898 uint32_t offset,
899 uint32_t size_alignment)
900{
901 wa_ctx->size = offset - wa_ctx->offset;
902
903 WARN(wa_ctx->size % size_alignment,
904 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
905 wa_ctx->size, size_alignment);
906 return 0;
907}
908
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200909/*
910 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
911 * initialized at the beginning and shared across all contexts but this field
912 * helps us to have multiple batches at different offsets and select them based
913 * on a criteria. At the moment this batch always start at the beginning of the page
914 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100915 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200916 * The number of WA applied are not known at the beginning; we use this field
917 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100918 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200919 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
920 * so it adds NOOPs as padding to make it cacheline aligned.
921 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
922 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100923 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000924static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100925 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200926 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100927 uint32_t *offset)
928{
Arun Siluvery0160f052015-06-23 15:46:57 +0100929 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100930 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
931
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100932 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100933 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100934
Arun Siluveryc82435b2015-06-19 18:37:13 +0100935 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +0100936 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000937 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +0200938 if (rc < 0)
939 return rc;
940 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +0100941 }
942
Arun Siluvery0160f052015-06-23 15:46:57 +0100943 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
944 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100945 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +0100946
Arun Siluvery83b8a982015-07-08 10:27:05 +0100947 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
948 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
949 PIPE_CONTROL_GLOBAL_GTT_IVB |
950 PIPE_CONTROL_CS_STALL |
951 PIPE_CONTROL_QW_WRITE));
952 wa_ctx_emit(batch, index, scratch_addr);
953 wa_ctx_emit(batch, index, 0);
954 wa_ctx_emit(batch, index, 0);
955 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +0100956
Arun Siluvery17ee9502015-06-19 19:07:01 +0100957 /* Pad to end of cacheline */
958 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +0100959 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100960
961 /*
962 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
963 * execution depends on the length specified in terms of cache lines
964 * in the register CTX_RCS_INDIRECT_CTX
965 */
966
967 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
968}
969
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200970/*
971 * This batch is started immediately after indirect_ctx batch. Since we ensure
972 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100973 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200974 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100975 *
976 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
977 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
978 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000979static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100980 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200981 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100982 uint32_t *offset)
983{
984 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
985
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100986 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100987 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100988
Arun Siluvery83b8a982015-07-08 10:27:05 +0100989 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100990
991 return wa_ctx_end(wa_ctx, *offset = index, 1);
992}
993
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000994static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +0100995 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200996 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +0100997 uint32_t *offset)
998{
Arun Siluverya4106a72015-07-14 15:01:29 +0100999 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001000 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001001 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1002
Jani Nikula9fc736e2016-09-16 16:59:46 +03001003 /* WaDisableCtxRestoreArbitration:bxt */
1004 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001005 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001006
Arun Siluverya4106a72015-07-14 15:01:29 +01001007 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001008 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001009 if (ret < 0)
1010 return ret;
1011 index = ret;
1012
Mika Kuoppala873e8172016-07-20 14:26:13 +03001013 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1014 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1015 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1016 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1017 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1018 wa_ctx_emit(batch, index, MI_NOOP);
1019
Mika Kuoppala066d4622016-06-07 17:19:15 +03001020 /* WaClearSlmSpaceAtContextSwitch:kbl */
1021 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001022 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001023 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001024 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001025
1026 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1027 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1028 PIPE_CONTROL_GLOBAL_GTT_IVB |
1029 PIPE_CONTROL_CS_STALL |
1030 PIPE_CONTROL_QW_WRITE));
1031 wa_ctx_emit(batch, index, scratch_addr);
1032 wa_ctx_emit(batch, index, 0);
1033 wa_ctx_emit(batch, index, 0);
1034 wa_ctx_emit(batch, index, 0);
1035 }
Tim Gore3485d992016-07-05 10:01:30 +01001036
1037 /* WaMediaPoolStateCmdInWABB:bxt */
1038 if (HAS_POOLED_EU(engine->i915)) {
1039 /*
1040 * EU pool configuration is setup along with golden context
1041 * during context initialization. This value depends on
1042 * device type (2x6 or 3x6) and needs to be updated based
1043 * on which subslice is disabled especially for 2x6
1044 * devices, however it is safe to load default
1045 * configuration of 3x6 device instead of masking off
1046 * corresponding bits because HW ignores bits of a disabled
1047 * subslice and drops down to appropriate config. Please
1048 * see render_state_setup() in i915_gem_render_state.c for
1049 * possible configurations, to avoid duplication they are
1050 * not shown here again.
1051 */
1052 u32 eu_pool_config = 0x00777000;
1053 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1054 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1055 wa_ctx_emit(batch, index, eu_pool_config);
1056 wa_ctx_emit(batch, index, 0);
1057 wa_ctx_emit(batch, index, 0);
1058 wa_ctx_emit(batch, index, 0);
1059 }
1060
Arun Siluvery0504cff2015-07-14 15:01:27 +01001061 /* Pad to end of cacheline */
1062 while (index % CACHELINE_DWORDS)
1063 wa_ctx_emit(batch, index, MI_NOOP);
1064
1065 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1066}
1067
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001068static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001069 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001070 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001071 uint32_t *offset)
1072{
1073 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1074
Jani Nikulaa117f372016-09-16 16:59:44 +03001075 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
1076 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001077 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001078 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001079 wa_ctx_emit(batch, index,
1080 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1081 wa_ctx_emit(batch, index, MI_NOOP);
1082 }
1083
Tim Goreb1e429f2016-03-21 14:37:29 +00001084 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001085 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001086 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1087
1088 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1089 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1090
1091 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1092 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1093
1094 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1095 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1096
1097 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1098 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1099 wa_ctx_emit(batch, index, 0x0);
1100 wa_ctx_emit(batch, index, MI_NOOP);
1101 }
1102
Jani Nikula9fc736e2016-09-16 16:59:46 +03001103 /* WaDisableCtxRestoreArbitration:bxt */
1104 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001105 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1106
Arun Siluvery0504cff2015-07-14 15:01:27 +01001107 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1108
1109 return wa_ctx_end(wa_ctx, *offset = index, 1);
1110}
1111
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001112static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001113{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001114 struct drm_i915_gem_object *obj;
1115 struct i915_vma *vma;
1116 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001117
Chris Wilson48bb74e2016-08-15 10:49:04 +01001118 obj = i915_gem_object_create(&engine->i915->drm, PAGE_ALIGN(size));
1119 if (IS_ERR(obj))
1120 return PTR_ERR(obj);
1121
1122 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1123 if (IS_ERR(vma)) {
1124 err = PTR_ERR(vma);
1125 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001126 }
1127
Chris Wilson48bb74e2016-08-15 10:49:04 +01001128 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1129 if (err)
1130 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001131
Chris Wilson48bb74e2016-08-15 10:49:04 +01001132 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001133 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001134
1135err:
1136 i915_gem_object_put(obj);
1137 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001138}
1139
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001140static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001141{
Chris Wilson19880c42016-08-15 10:49:05 +01001142 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001143}
1144
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001145static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001146{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001147 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001148 uint32_t *batch;
1149 uint32_t offset;
1150 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001151 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001152
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001153 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001154
Arun Siluvery5e60d792015-06-23 15:50:44 +01001155 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001156 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001157 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001158 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001159 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001160 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001161
Arun Siluveryc4db7592015-06-19 18:37:11 +01001162 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001163 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001164 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001165 return -EINVAL;
1166 }
1167
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001168 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001169 if (ret) {
1170 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1171 return ret;
1172 }
1173
Chris Wilson48bb74e2016-08-15 10:49:04 +01001174 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001175 batch = kmap_atomic(page);
1176 offset = 0;
1177
Chris Wilsonc0336662016-05-06 15:40:21 +01001178 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001180 &wa_ctx->indirect_ctx,
1181 batch,
1182 &offset);
1183 if (ret)
1184 goto out;
1185
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001186 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001187 &wa_ctx->per_ctx,
1188 batch,
1189 &offset);
1190 if (ret)
1191 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001192 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001193 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001194 &wa_ctx->indirect_ctx,
1195 batch,
1196 &offset);
1197 if (ret)
1198 goto out;
1199
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001200 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001201 &wa_ctx->per_ctx,
1202 batch,
1203 &offset);
1204 if (ret)
1205 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001206 }
1207
1208out:
1209 kunmap_atomic(batch);
1210 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001211 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001212
1213 return ret;
1214}
1215
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001216static void lrc_init_hws(struct intel_engine_cs *engine)
1217{
Chris Wilsonc0336662016-05-06 15:40:21 +01001218 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001219
1220 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001221 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001222 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1223}
1224
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001225static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001226{
Chris Wilsonc0336662016-05-06 15:40:21 +01001227 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001228 int ret;
1229
1230 ret = intel_mocs_init_engine(engine);
1231 if (ret)
1232 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001233
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001234 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001235
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001236 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001237
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001238 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001239
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001240 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001241 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1242 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001244 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001245
Tomas Elffc0768c2016-03-21 16:26:59 +00001246 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001247
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001248 /* After a GPU reset, we may have requests to replay */
1249 if (!execlists_elsp_idle(engine)) {
1250 engine->execlist_port[0].count = 0;
1251 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001252 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001253 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001254
1255 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001256}
1257
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001258static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001259{
Chris Wilsonc0336662016-05-06 15:40:21 +01001260 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001261 int ret;
1262
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001264 if (ret)
1265 return ret;
1266
1267 /* We need to disable the AsyncFlip performance optimisations in order
1268 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1269 * programmed to '1' on all products.
1270 *
1271 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1272 */
1273 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1274
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001275 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1276
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001277 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001278}
1279
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001280static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001281{
1282 int ret;
1283
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001284 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001285 if (ret)
1286 return ret;
1287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001288 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001289}
1290
Chris Wilson821ed7d2016-09-09 14:11:53 +01001291static void reset_common_ring(struct intel_engine_cs *engine,
1292 struct drm_i915_gem_request *request)
1293{
1294 struct drm_i915_private *dev_priv = engine->i915;
1295 struct execlist_port *port = engine->execlist_port;
1296 struct intel_context *ce = &request->ctx->engine[engine->id];
1297
Chris Wilsona3aabe82016-10-04 21:11:26 +01001298 /* We want a simple context + ring to execute the breadcrumb update.
1299 * We cannot rely on the context being intact across the GPU hang,
1300 * so clear it and rebuild just what we need for the breadcrumb.
1301 * All pending requests for this context will be zapped, and any
1302 * future request will be after userspace has had the opportunity
1303 * to recreate its own state.
1304 */
1305 execlists_init_reg_state(ce->lrc_reg_state,
1306 request->ctx, engine, ce->ring);
1307
Chris Wilson821ed7d2016-09-09 14:11:53 +01001308 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001309 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1310 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001311 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001312
Chris Wilson821ed7d2016-09-09 14:11:53 +01001313 request->ring->head = request->postfix;
1314 request->ring->last_retired_head = -1;
1315 intel_ring_update_space(request->ring);
1316
1317 if (i915.enable_guc_submission)
1318 return;
1319
1320 /* Catch up with any missed context-switch interrupts */
1321 I915_WRITE(RING_CONTEXT_STATUS_PTR(engine), _MASKED_FIELD(0xffff, 0));
1322 if (request->ctx != port[0].request->ctx) {
1323 i915_gem_request_put(port[0].request);
1324 port[0] = port[1];
1325 memset(&port[1], 0, sizeof(port[1]));
1326 }
1327
Chris Wilson821ed7d2016-09-09 14:11:53 +01001328 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001329
1330 /* Reset WaIdleLiteRestore:bdw,skl as well */
1331 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001332}
1333
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001334static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1335{
1336 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001337 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001338 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001339 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1340 int i, ret;
1341
Chris Wilson987046a2016-04-28 09:56:46 +01001342 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001343 if (ret)
1344 return ret;
1345
Chris Wilsonb5321f32016-08-02 22:50:18 +01001346 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001347 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1348 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1349
Chris Wilsonb5321f32016-08-02 22:50:18 +01001350 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1351 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1352 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1353 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001354 }
1355
Chris Wilsonb5321f32016-08-02 22:50:18 +01001356 intel_ring_emit(ring, MI_NOOP);
1357 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001358
1359 return 0;
1360}
1361
John Harrisonbe795fc2015-05-29 17:44:03 +01001362static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001363 u64 offset, u32 len,
1364 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001365{
Chris Wilson7e37f882016-08-02 22:50:21 +01001366 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001367 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001368 int ret;
1369
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001370 /* Don't rely in hw updating PDPs, specially in lite-restore.
1371 * Ideally, we should set Force PD Restore in ctx descriptor,
1372 * but we can't. Force Restore would be a second option, but
1373 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001374 * not idle). PML4 is allocated during ppgtt init so this is
1375 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001376 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001377 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001378 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001379 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001380 ret = intel_logical_ring_emit_pdps(req);
1381 if (ret)
1382 return ret;
1383 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001384
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001385 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001386 }
1387
Chris Wilson987046a2016-04-28 09:56:46 +01001388 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001389 if (ret)
1390 return ret;
1391
1392 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001393 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1394 (ppgtt<<8) |
1395 (dispatch_flags & I915_DISPATCH_RS ?
1396 MI_BATCH_RESOURCE_STREAMER : 0));
1397 intel_ring_emit(ring, lower_32_bits(offset));
1398 intel_ring_emit(ring, upper_32_bits(offset));
1399 intel_ring_emit(ring, MI_NOOP);
1400 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001401
1402 return 0;
1403}
1404
Chris Wilson31bb59c2016-07-01 17:23:27 +01001405static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001406{
Chris Wilsonc0336662016-05-06 15:40:21 +01001407 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001408 I915_WRITE_IMR(engine,
1409 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1410 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001411}
1412
Chris Wilson31bb59c2016-07-01 17:23:27 +01001413static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001414{
Chris Wilsonc0336662016-05-06 15:40:21 +01001415 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001416 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001417}
1418
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001419static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001420{
Chris Wilson7e37f882016-08-02 22:50:21 +01001421 struct intel_ring *ring = request->ring;
1422 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001423 int ret;
1424
Chris Wilson987046a2016-04-28 09:56:46 +01001425 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001426 if (ret)
1427 return ret;
1428
1429 cmd = MI_FLUSH_DW + 1;
1430
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001431 /* We always require a command barrier so that subsequent
1432 * commands, such as breadcrumb interrupts, are strictly ordered
1433 * wrt the contents of the write cache being flushed to memory
1434 * (and thus being coherent from the CPU).
1435 */
1436 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1437
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001438 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001439 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001440 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001441 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001442 }
1443
Chris Wilsonb5321f32016-08-02 22:50:18 +01001444 intel_ring_emit(ring, cmd);
1445 intel_ring_emit(ring,
1446 I915_GEM_HWS_SCRATCH_ADDR |
1447 MI_FLUSH_DW_USE_GTT);
1448 intel_ring_emit(ring, 0); /* upper addr */
1449 intel_ring_emit(ring, 0); /* value */
1450 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001451
1452 return 0;
1453}
1454
John Harrison7deb4d32015-05-29 17:43:59 +01001455static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001456 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001457{
Chris Wilson7e37f882016-08-02 22:50:21 +01001458 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001459 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001460 u32 scratch_addr =
1461 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001462 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001463 u32 flags = 0;
1464 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001465 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001466
1467 flags |= PIPE_CONTROL_CS_STALL;
1468
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001469 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001470 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1471 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001472 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001473 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001474 }
1475
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001476 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001477 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1478 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1479 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1480 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1481 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1482 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1483 flags |= PIPE_CONTROL_QW_WRITE;
1484 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001485
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001486 /*
1487 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1488 * pipe control.
1489 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001490 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001491 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001492
1493 /* WaForGAMHang:kbl */
1494 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1495 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001496 }
Imre Deak9647ff32015-01-25 13:27:11 -08001497
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001498 len = 6;
1499
1500 if (vf_flush_wa)
1501 len += 6;
1502
1503 if (dc_flush_wa)
1504 len += 12;
1505
1506 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001507 if (ret)
1508 return ret;
1509
Imre Deak9647ff32015-01-25 13:27:11 -08001510 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001511 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1512 intel_ring_emit(ring, 0);
1513 intel_ring_emit(ring, 0);
1514 intel_ring_emit(ring, 0);
1515 intel_ring_emit(ring, 0);
1516 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001517 }
1518
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001519 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001520 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1521 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1522 intel_ring_emit(ring, 0);
1523 intel_ring_emit(ring, 0);
1524 intel_ring_emit(ring, 0);
1525 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001526 }
1527
Chris Wilsonb5321f32016-08-02 22:50:18 +01001528 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1529 intel_ring_emit(ring, flags);
1530 intel_ring_emit(ring, scratch_addr);
1531 intel_ring_emit(ring, 0);
1532 intel_ring_emit(ring, 0);
1533 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001534
1535 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001536 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1537 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1538 intel_ring_emit(ring, 0);
1539 intel_ring_emit(ring, 0);
1540 intel_ring_emit(ring, 0);
1541 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001542 }
1543
Chris Wilsonb5321f32016-08-02 22:50:18 +01001544 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001545
1546 return 0;
1547}
1548
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001549static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001550{
Imre Deak319404d2015-08-14 18:35:27 +03001551 /*
1552 * On BXT A steppings there is a HW coherency issue whereby the
1553 * MI_STORE_DATA_IMM storing the completed request's seqno
1554 * occasionally doesn't invalidate the CPU cache. Work around this by
1555 * clflushing the corresponding cacheline whenever the caller wants
1556 * the coherency to be guaranteed. Note that this cacheline is known
1557 * to be clean at this point, since we only write it in
1558 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1559 * this clflush in practice becomes an invalidate operation.
1560 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001561 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001562}
1563
Chris Wilson7c17d372016-01-20 15:43:35 +02001564/*
1565 * Reserve space for 2 NOOPs at the end of each request to be
1566 * used as a workaround for not being allowed to do lite
1567 * restore with HEAD==TAIL (WaIdleLiteRestore).
1568 */
Chris Wilson7c17d372016-01-20 15:43:35 +02001569
John Harrisonc4e76632015-05-29 17:44:01 +01001570static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001571{
Chris Wilson7e37f882016-08-02 22:50:21 +01001572 struct intel_ring *ring = request->ring;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001573 int ret;
1574
Chris Wilson987046a2016-04-28 09:56:46 +01001575 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001576 if (ret)
1577 return ret;
1578
Chris Wilson7c17d372016-01-20 15:43:35 +02001579 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1580 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001581
Chris Wilsonb5321f32016-08-02 22:50:18 +01001582 intel_ring_emit(ring, (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1583 intel_ring_emit(ring,
1584 intel_hws_seqno_address(request->engine) |
1585 MI_FLUSH_DW_USE_GTT);
1586 intel_ring_emit(ring, 0);
1587 intel_ring_emit(ring, request->fence.seqno);
1588 intel_ring_emit(ring, MI_USER_INTERRUPT);
1589 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001590 return intel_logical_ring_advance(request);
Chris Wilson7c17d372016-01-20 15:43:35 +02001591}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001592
Chris Wilson7c17d372016-01-20 15:43:35 +02001593static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1594{
Chris Wilson7e37f882016-08-02 22:50:21 +01001595 struct intel_ring *ring = request->ring;
Chris Wilson7c17d372016-01-20 15:43:35 +02001596 int ret;
1597
Chris Wilson987046a2016-04-28 09:56:46 +01001598 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001599 if (ret)
1600 return ret;
1601
Michał Winiarskice81a652016-04-12 15:51:55 +02001602 /* We're using qword write, seqno should be aligned to 8 bytes. */
1603 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1604
Chris Wilson7c17d372016-01-20 15:43:35 +02001605 /* w/a for post sync ops following a GPGPU operation we
1606 * need a prior CS_STALL, which is emitted by the flush
1607 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001608 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001609 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1610 intel_ring_emit(ring,
1611 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1612 PIPE_CONTROL_CS_STALL |
1613 PIPE_CONTROL_QW_WRITE));
1614 intel_ring_emit(ring, intel_hws_seqno_address(request->engine));
1615 intel_ring_emit(ring, 0);
1616 intel_ring_emit(ring, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001617 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001618 intel_ring_emit(ring, 0);
1619 intel_ring_emit(ring, MI_USER_INTERRUPT);
1620 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001621 return intel_logical_ring_advance(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001622}
1623
John Harrison87531812015-05-29 17:43:44 +01001624static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001625{
1626 int ret;
1627
John Harrisone2be4fa2015-05-29 17:43:54 +01001628 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001629 if (ret)
1630 return ret;
1631
Peter Antoine3bbaba02015-07-10 20:13:11 +03001632 ret = intel_rcs_context_init_mocs(req);
1633 /*
1634 * Failing to program the MOCS is non-fatal.The system will not
1635 * run at peak performance. So generate an error and carry on.
1636 */
1637 if (ret)
1638 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1639
Chris Wilson4e50f082016-10-28 13:58:31 +01001640 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001641}
1642
Oscar Mateo73e4d072014-07-24 17:04:48 +01001643/**
1644 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001645 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001646 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001647void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001648{
John Harrison6402c332014-10-31 12:00:26 +00001649 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001650
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001651 /*
1652 * Tasklet cannot be active at this point due intel_mark_active/idle
1653 * so this is just for documentation.
1654 */
1655 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1656 tasklet_kill(&engine->irq_tasklet);
1657
Chris Wilsonc0336662016-05-06 15:40:21 +01001658 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001659
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001660 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001661 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001662 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001663
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001664 if (engine->cleanup)
1665 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001666
Chris Wilson96a945a2016-08-03 13:19:16 +01001667 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001668
Chris Wilson57e88532016-08-15 10:48:57 +01001669 if (engine->status_page.vma) {
1670 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1671 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001672 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001673 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001674
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001675 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001676 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301677 dev_priv->engine[engine->id] = NULL;
1678 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001679}
1680
Chris Wilsonddd66c52016-08-02 22:50:31 +01001681void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1682{
1683 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301684 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001685
Akash Goel3b3f1652016-10-13 22:44:48 +05301686 for_each_engine(engine, dev_priv, id)
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001687 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001688}
1689
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001690static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001691logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001692{
1693 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001694 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001695 engine->reset_hw = reset_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001696 engine->emit_flush = gen8_emit_flush;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001697 engine->emit_request = gen8_emit_request;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001698 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001699
Chris Wilson31bb59c2016-07-01 17:23:27 +01001700 engine->irq_enable = gen8_logical_ring_enable_irq;
1701 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001702 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001703 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001704 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001705}
1706
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001707static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001708logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001709{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001710 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001711 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1712 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001713}
1714
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001715static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001716lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001717{
Chris Wilson57e88532016-08-15 10:48:57 +01001718 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001719 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001720
1721 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001722 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001723 if (IS_ERR(hws))
1724 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001725
1726 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001727 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001728 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001729
1730 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001731}
1732
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001733static void
1734logical_ring_setup(struct intel_engine_cs *engine)
1735{
1736 struct drm_i915_private *dev_priv = engine->i915;
1737 enum forcewake_domains fw_domains;
1738
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001739 intel_engine_setup_common(engine);
1740
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001741 /* Intentionally left blank. */
1742 engine->buffer = NULL;
1743
1744 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1745 RING_ELSP(engine),
1746 FW_REG_WRITE);
1747
1748 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1749 RING_CONTEXT_STATUS_PTR(engine),
1750 FW_REG_READ | FW_REG_WRITE);
1751
1752 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1753 RING_CONTEXT_STATUS_BUF_BASE(engine),
1754 FW_REG_READ);
1755
1756 engine->fw_domains = fw_domains;
1757
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001758 tasklet_init(&engine->irq_tasklet,
1759 intel_lrc_irq_handler, (unsigned long)engine);
1760
1761 logical_ring_init_platform_invariants(engine);
1762 logical_ring_default_vfuncs(engine);
1763 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001764}
1765
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001766static int
1767logical_ring_init(struct intel_engine_cs *engine)
1768{
1769 struct i915_gem_context *dctx = engine->i915->kernel_context;
1770 int ret;
1771
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001772 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001773 if (ret)
1774 goto error;
1775
1776 ret = execlists_context_deferred_alloc(dctx, engine);
1777 if (ret)
1778 goto error;
1779
1780 /* As this is the default context, always pin it */
1781 ret = intel_lr_context_pin(dctx, engine);
1782 if (ret) {
1783 DRM_ERROR("Failed to pin context for %s: %d\n",
1784 engine->name, ret);
1785 goto error;
1786 }
1787
1788 /* And setup the hardware status page. */
1789 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1790 if (ret) {
1791 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1792 goto error;
1793 }
1794
1795 return 0;
1796
1797error:
1798 intel_logical_ring_cleanup(engine);
1799 return ret;
1800}
1801
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001802int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001803{
1804 struct drm_i915_private *dev_priv = engine->i915;
1805 int ret;
1806
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001807 logical_ring_setup(engine);
1808
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001809 if (HAS_L3_DPF(dev_priv))
1810 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1811
1812 /* Override some for render ring. */
1813 if (INTEL_GEN(dev_priv) >= 9)
1814 engine->init_hw = gen9_init_render_ring;
1815 else
1816 engine->init_hw = gen8_init_render_ring;
1817 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001818 engine->emit_flush = gen8_emit_flush_render;
1819 engine->emit_request = gen8_emit_request_render;
1820
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001821 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001822 if (ret)
1823 return ret;
1824
1825 ret = intel_init_workaround_bb(engine);
1826 if (ret) {
1827 /*
1828 * We continue even if we fail to initialize WA batch
1829 * because we only expect rare glitches but nothing
1830 * critical to prevent us from using GPU
1831 */
1832 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1833 ret);
1834 }
1835
1836 ret = logical_ring_init(engine);
1837 if (ret) {
1838 lrc_destroy_wa_ctx_obj(engine);
1839 }
1840
1841 return ret;
1842}
1843
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001844int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001845{
1846 logical_ring_setup(engine);
1847
1848 return logical_ring_init(engine);
1849}
1850
Jeff McGee0cea6502015-02-13 10:27:56 -06001851static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001852make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001853{
1854 u32 rpcs = 0;
1855
1856 /*
1857 * No explicit RPCS request is needed to ensure full
1858 * slice/subslice/EU enablement prior to Gen9.
1859 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001860 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001861 return 0;
1862
1863 /*
1864 * Starting in Gen9, render power gating can leave
1865 * slice/subslice/EU in a partially enabled state. We
1866 * must make an explicit request through RPCS for full
1867 * enablement.
1868 */
Imre Deak43b67992016-08-31 19:13:02 +03001869 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001870 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001871 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001872 GEN8_RPCS_S_CNT_SHIFT;
1873 rpcs |= GEN8_RPCS_ENABLE;
1874 }
1875
Imre Deak43b67992016-08-31 19:13:02 +03001876 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001877 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001878 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001879 GEN8_RPCS_SS_CNT_SHIFT;
1880 rpcs |= GEN8_RPCS_ENABLE;
1881 }
1882
Imre Deak43b67992016-08-31 19:13:02 +03001883 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1884 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001885 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001886 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001887 GEN8_RPCS_EU_MAX_SHIFT;
1888 rpcs |= GEN8_RPCS_ENABLE;
1889 }
1890
1891 return rpcs;
1892}
1893
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001894static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001895{
1896 u32 indirect_ctx_offset;
1897
Chris Wilsonc0336662016-05-06 15:40:21 +01001898 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001899 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001900 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001901 /* fall through */
1902 case 9:
1903 indirect_ctx_offset =
1904 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1905 break;
1906 case 8:
1907 indirect_ctx_offset =
1908 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1909 break;
1910 }
1911
1912 return indirect_ctx_offset;
1913}
1914
Chris Wilsona3aabe82016-10-04 21:11:26 +01001915static void execlists_init_reg_state(u32 *reg_state,
1916 struct i915_gem_context *ctx,
1917 struct intel_engine_cs *engine,
1918 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001919{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001920 struct drm_i915_private *dev_priv = engine->i915;
1921 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001922
1923 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1924 * commands followed by (reg, value) pairs. The values we are setting here are
1925 * only for the first context restore: on a subsequent save, the GPU will
1926 * recreate this batchbuffer with new values (including all the missing
1927 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001928 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001929 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1930 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1931 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001932 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1933 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001934 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01001935 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001936 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1937 0);
1938 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1939 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001940 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1941 RING_START(engine->mmio_base), 0);
1942 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1943 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01001944 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001945 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1946 RING_BBADDR_UDW(engine->mmio_base), 0);
1947 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1948 RING_BBADDR(engine->mmio_base), 0);
1949 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1950 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001951 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001952 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1953 RING_SBBADDR_UDW(engine->mmio_base), 0);
1954 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1955 RING_SBBADDR(engine->mmio_base), 0);
1956 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1957 RING_SBBSTATE(engine->mmio_base), 0);
1958 if (engine->id == RCS) {
1959 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1960 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1961 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1962 RING_INDIRECT_CTX(engine->mmio_base), 0);
1963 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1964 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001965 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001966 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001967 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001968
1969 reg_state[CTX_RCS_INDIRECT_CTX+1] =
1970 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
1971 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
1972
1973 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001974 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001975
1976 reg_state[CTX_BB_PER_CTX_PTR+1] =
1977 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
1978 0x01;
1979 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001980 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001981 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001982 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
1983 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001984 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001985 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
1986 0);
1987 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
1988 0);
1989 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
1990 0);
1991 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
1992 0);
1993 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
1994 0);
1995 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
1996 0);
1997 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
1998 0);
1999 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2000 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002001
Michel Thierry2dba3232015-07-30 11:06:23 +01002002 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2003 /* 64b PPGTT (48bit canonical)
2004 * PDP0_DESCRIPTOR contains the base address to PML4 and
2005 * other PDP Descriptors are ignored.
2006 */
2007 ASSIGN_CTX_PML4(ppgtt, reg_state);
2008 } else {
2009 /* 32b PPGTT
2010 * PDP*_DESCRIPTOR contains the base address of space supported.
2011 * With dynamic page allocation, PDPs may not be allocated at
2012 * this point. Point the unallocated PDPs to the scratch page
2013 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002014 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002015 }
2016
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002017 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002018 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002019 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002020 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002021 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002022}
2023
2024static int
2025populate_lr_context(struct i915_gem_context *ctx,
2026 struct drm_i915_gem_object *ctx_obj,
2027 struct intel_engine_cs *engine,
2028 struct intel_ring *ring)
2029{
2030 void *vaddr;
2031 int ret;
2032
2033 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2034 if (ret) {
2035 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2036 return ret;
2037 }
2038
2039 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2040 if (IS_ERR(vaddr)) {
2041 ret = PTR_ERR(vaddr);
2042 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2043 return ret;
2044 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002045 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002046
2047 /* The second page of the context object contains some fields which must
2048 * be set up prior to the first execution. */
2049
2050 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2051 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002052
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002053 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002054
2055 return 0;
2056}
2057
Oscar Mateo73e4d072014-07-24 17:04:48 +01002058/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002059 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002060 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002061 *
2062 * Each engine may require a different amount of space for a context image,
2063 * so when allocating (or copying) an image, this function can be used to
2064 * find the right size for the specific engine.
2065 *
2066 * Return: size (in bytes) of an engine-specific context image
2067 *
2068 * Note: this size includes the HWSP, which is part of the context image
2069 * in LRC mode, but does not include the "shared data page" used with
2070 * GuC submission. The caller should account for this if using the GuC.
2071 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002072uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002073{
2074 int ret = 0;
2075
Chris Wilsonc0336662016-05-06 15:40:21 +01002076 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002077
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002078 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002079 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002080 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002081 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2082 else
2083 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002084 break;
2085 case VCS:
2086 case BCS:
2087 case VECS:
2088 case VCS2:
2089 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2090 break;
2091 }
2092
2093 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002094}
2095
Chris Wilsone2efd132016-05-24 14:53:34 +01002096static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002097 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002098{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002099 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002100 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002101 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002102 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002103 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002104 int ret;
2105
Chris Wilson9021ad02016-05-24 14:53:37 +01002106 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002107
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002108 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002109
Alex Daid1675192015-08-12 15:43:43 +01002110 /* One extra page as the sharing data between driver and GuC */
2111 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2112
Chris Wilson91c8a322016-07-05 10:40:23 +01002113 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002114 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002115 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002116 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002117 }
2118
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002119 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2120 if (IS_ERR(vma)) {
2121 ret = PTR_ERR(vma);
2122 goto error_deref_obj;
2123 }
2124
Chris Wilson7e37f882016-08-02 22:50:21 +01002125 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002126 if (IS_ERR(ring)) {
2127 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002128 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002129 }
2130
Chris Wilsondca33ec2016-08-02 22:50:20 +01002131 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002132 if (ret) {
2133 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002134 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002135 }
2136
Chris Wilsondca33ec2016-08-02 22:50:20 +01002137 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002138 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002139 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002140
2141 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002142
Chris Wilsondca33ec2016-08-02 22:50:20 +01002143error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002144 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002145error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002146 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002147 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002148}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002149
Chris Wilson821ed7d2016-09-09 14:11:53 +01002150void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002151{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002152 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002153 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302154 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002155
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002156 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2157 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2158 * that stored in context. As we only write new commands from
2159 * ce->ring->tail onwards, everything before that is junk. If the GPU
2160 * starts reading from its RING_HEAD from the context, it may try to
2161 * execute that junk and die.
2162 *
2163 * So to avoid that we reset the context images upon resume. For
2164 * simplicity, we just zero everything out.
2165 */
2166 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302167 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002168 struct intel_context *ce = &ctx->engine[engine->id];
2169 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002170
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002171 if (!ce->state)
2172 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002173
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002174 reg = i915_gem_object_pin_map(ce->state->obj,
2175 I915_MAP_WB);
2176 if (WARN_ON(IS_ERR(reg)))
2177 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002178
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002179 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2180 reg[CTX_RING_HEAD+1] = 0;
2181 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002182
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002183 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002184 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002185
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002186 ce->ring->head = ce->ring->tail = 0;
2187 ce->ring->last_retired_head = -1;
2188 intel_ring_update_space(ce->ring);
2189 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002190 }
2191}