blob: 78dfdcfc724a651f351613849701efc7928a6181 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
Jonathan Corbet551bd332019-05-23 10:06:46 -060038 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030039 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
Jonathan Corbet551bd332019-05-23 10:06:46 -060082 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030083 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
Jonathan Corbet551bd332019-05-23 10:06:46 -0600100 * ~~~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +0300101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
Jani Nikulaaffa22b2019-06-05 12:56:57 +0300156 *
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Jani Nikula739f3ab2019-01-16 11:15:19 +0200189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Lucas De Marchi36ca5332019-07-11 10:31:14 -0700245#define _MMIO_PLL3(pll, a, b, c) _MMIO(_PICK(pll, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300246
Jani Nikulaa7c01492018-10-31 13:04:53 +0200247/*
248 * Device info offset array based helpers for groups of registers with unevenly
249 * spaced base offsets.
250 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200251#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
252 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200253 DISPLAY_MMIO_BASE(dev_priv))
José Roberto de Souza270b9992019-07-30 15:47:51 -0700254#define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
255 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
256 DISPLAY_MMIO_BASE(dev_priv))
257#define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200258#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
259 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200260 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200261
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100262#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000263#define _MASKED_FIELD(mask, value) ({ \
264 if (__builtin_constant_p(mask)) \
265 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
266 if (__builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
268 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
269 BUILD_BUG_ON_MSG((value) & ~(mask), \
270 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100271 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000272#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
273#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
274
Jesse Barnes585fb112008-07-29 11:54:06 -0700275/* PCI config space */
276
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300277#define MCHBAR_I915 0x44
278#define MCHBAR_I965 0x48
279#define MCHBAR_SIZE (4 * 4096)
280
281#define DEVEN 0x54
282#define DEVEN_MCHBAR_EN (1 << 28)
283
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300284/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300285
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300286#define HPLLCC 0xc0 /* 85x only */
287#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700288#define GC_CLOCK_133_200 (0 << 0)
289#define GC_CLOCK_100_200 (1 << 0)
290#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300291#define GC_CLOCK_133_266 (3 << 0)
292#define GC_CLOCK_133_200_2 (4 << 0)
293#define GC_CLOCK_133_266_2 (5 << 0)
294#define GC_CLOCK_166_266 (6 << 0)
295#define GC_CLOCK_166_250 (7 << 0)
296
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300297#define I915_GDRST 0xc0 /* PCI config register */
298#define GRDOM_FULL (0 << 2)
299#define GRDOM_RENDER (1 << 2)
300#define GRDOM_MEDIA (3 << 2)
301#define GRDOM_MASK (3 << 2)
302#define GRDOM_RESET_STATUS (1 << 1)
303#define GRDOM_RESET_ENABLE (1 << 0)
304
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200305/* BSpec only has register offset, PCI device and bit found empirically */
306#define I830_CLOCK_GATE 0xc8 /* device 0 */
307#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
308
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300309#define GCDGMBUS 0xcc
310
Jesse Barnesf97108d2010-01-29 11:27:07 -0800311#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700312#define GCFGC 0xf0 /* 915+ only */
313#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
314#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100315#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200316#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
317#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
318#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
319#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
320#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
321#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700322#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700323#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
324#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
325#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
326#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
327#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
328#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
329#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
330#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
331#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
332#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
333#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
334#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
335#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
336#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
337#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
338#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
339#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
340#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
341#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100342
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300343#define ASLE 0xe4
344#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700345
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300346#define SWSCI 0xe8
347#define SWSCI_SCISEL (1 << 15)
348#define SWSCI_GSSCIE (1 << 0)
349
350#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
351
Jesse Barnes585fb112008-07-29 11:54:06 -0700352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200353#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700354#define ILK_GRDOM_FULL (0 << 1)
355#define ILK_GRDOM_RENDER (1 << 1)
356#define ILK_GRDOM_MEDIA (3 << 1)
357#define ILK_GRDOM_MASK (3 << 1)
358#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200360#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700361#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700362#define GEN6_MBC_SNPCR_MASK (3 << 21)
363#define GEN6_MBC_SNPCR_MAX (0 << 21)
364#define GEN6_MBC_SNPCR_MED (1 << 21)
365#define GEN6_MBC_SNPCR_LOW (2 << 21)
366#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700367
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200368#define VLV_G3DCTL _MMIO(0x9024)
369#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200371#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100372#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
373#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
374#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
375#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
376#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200378#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800379#define GEN6_GRDOM_FULL (1 << 0)
380#define GEN6_GRDOM_RENDER (1 << 1)
381#define GEN6_GRDOM_MEDIA (1 << 2)
382#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200383#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100384#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200385#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300386/* GEN11 changed all bit defs except for FULL & RENDER */
387#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
388#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
389#define GEN11_GRDOM_BLT (1 << 2)
390#define GEN11_GRDOM_GUC (1 << 3)
391#define GEN11_GRDOM_MEDIA (1 << 5)
392#define GEN11_GRDOM_MEDIA2 (1 << 6)
393#define GEN11_GRDOM_MEDIA3 (1 << 7)
394#define GEN11_GRDOM_MEDIA4 (1 << 8)
395#define GEN11_GRDOM_VECS (1 << 13)
396#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000397#define GEN11_GRDOM_SFC0 (1 << 17)
398#define GEN11_GRDOM_SFC1 (1 << 18)
399
400#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
401#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
402
403#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
404#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
405#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
406#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
407#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
408
409#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
410#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
411#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
412#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
413#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
414#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800415
Mika Kuoppalae50dbdb2019-10-29 18:38:40 +0200416#define GEN12_SFC_DONE(n) _MMIO(0x1cc00 + (n) * 0x100)
417#define GEN12_SFC_DONE_MAX 4
418
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700419#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
420#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
421#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100422#define PP_DIR_DCLV_2G 0xffffffff
423
Chris Wilson6d425722019-04-05 13:38:31 +0100424#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
425#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200427#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600428#define GEN8_RPCS_ENABLE (1 << 31)
429#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
430#define GEN8_RPCS_S_CNT_SHIFT 15
431#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100432#define GEN11_RPCS_S_CNT_SHIFT 12
433#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600434#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
435#define GEN8_RPCS_SS_CNT_SHIFT 8
436#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
437#define GEN8_RPCS_EU_MAX_SHIFT 4
438#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
439#define GEN8_RPCS_EU_MIN_SHIFT 0
440#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
441
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100442#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
443/* HSW only */
444#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
445#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
446#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
447#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
448/* HSW+ */
449#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
450#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
451#define HSW_RCS_INHIBIT (1 << 8)
452/* Gen8 */
453#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
454#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
455#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
456#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
457#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
458#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
459#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
460#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
461#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
462#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700465#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
466#define ECOCHK_SNB_BIT (1 << 10)
467#define ECOCHK_DIS_TLB (1 << 8)
468#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
469#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
470#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
471#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
472#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
473#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
474#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
475#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100476
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200477#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700478#define ECOBITS_SNB_BIT (1 << 13)
479#define ECOBITS_PPGTT_CACHE64B (3 << 8)
480#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200482#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700483#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200484
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200485#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300486#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
487#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
488#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
489#define GEN6_STOLEN_RESERVED_1M (0 << 4)
490#define GEN6_STOLEN_RESERVED_512K (1 << 4)
491#define GEN6_STOLEN_RESERVED_256K (2 << 4)
492#define GEN6_STOLEN_RESERVED_128K (3 << 4)
493#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
494#define GEN7_STOLEN_RESERVED_1M (0 << 5)
495#define GEN7_STOLEN_RESERVED_256K (1 << 5)
496#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
497#define GEN8_STOLEN_RESERVED_1M (0 << 7)
498#define GEN8_STOLEN_RESERVED_2M (1 << 7)
499#define GEN8_STOLEN_RESERVED_4M (2 << 7)
500#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200501#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700502#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200503
Jesse Barnes585fb112008-07-29 11:54:06 -0700504/* VGA stuff */
505
506#define VGA_ST01_MDA 0x3ba
507#define VGA_ST01_CGA 0x3da
508
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200509#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700510#define VGA_MSR_WRITE 0x3c2
511#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700512#define VGA_MSR_MEM_EN (1 << 1)
513#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700514
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300515#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100516#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300517#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700518
519#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700520#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700521#define VGA_AR_DATA_WRITE 0x3c0
522#define VGA_AR_DATA_READ 0x3c1
523
524#define VGA_GR_INDEX 0x3ce
525#define VGA_GR_DATA 0x3cf
526/* GR05 */
527#define VGA_GR_MEM_READ_MODE_SHIFT 3
528#define VGA_GR_MEM_READ_MODE_PLANE 1
529/* GR06 */
530#define VGA_GR_MEM_MODE_MASK 0xc
531#define VGA_GR_MEM_MODE_SHIFT 2
532#define VGA_GR_MEM_A0000_AFFFF 0
533#define VGA_GR_MEM_A0000_BFFFF 1
534#define VGA_GR_MEM_B0000_B7FFF 2
535#define VGA_GR_MEM_B0000_BFFFF 3
536
537#define VGA_DACMASK 0x3c6
538#define VGA_DACRX 0x3c7
539#define VGA_DACWX 0x3c8
540#define VGA_DACDATA 0x3c9
541
542#define VGA_CR_INDEX_MDA 0x3b4
543#define VGA_CR_DATA_MDA 0x3b5
544#define VGA_CR_INDEX_CGA 0x3d4
545#define VGA_CR_DATA_CGA 0x3d5
546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200547#define MI_PREDICATE_SRC0 _MMIO(0x2400)
548#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
549#define MI_PREDICATE_SRC1 _MMIO(0x2408)
550#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Lionel Landwerlindaed3e42019-10-12 08:23:07 +0100551#define MI_PREDICATE_DATA _MMIO(0x2410)
552#define MI_PREDICATE_RESULT _MMIO(0x2418)
553#define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200554#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700555#define LOWER_SLICE_ENABLED (1 << 0)
556#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300557
Jesse Barnes585fb112008-07-29 11:54:06 -0700558/*
Brad Volkin5947de92014-02-18 10:15:50 -0800559 * Registers used only by the command parser
560 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200561#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800562
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200563#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
564#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
565#define HS_INVOCATION_COUNT _MMIO(0x2300)
566#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
567#define DS_INVOCATION_COUNT _MMIO(0x2308)
568#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
569#define IA_VERTICES_COUNT _MMIO(0x2310)
570#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
571#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
572#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
573#define VS_INVOCATION_COUNT _MMIO(0x2320)
574#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
575#define GS_INVOCATION_COUNT _MMIO(0x2328)
576#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
577#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
578#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
579#define CL_INVOCATION_COUNT _MMIO(0x2338)
580#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
581#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
582#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
583#define PS_INVOCATION_COUNT _MMIO(0x2348)
584#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
585#define PS_DEPTH_COUNT _MMIO(0x2350)
586#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800587
588/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200589#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
590#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800591
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200592#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
593#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200595#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
596#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
597#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
598#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
599#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
600#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200602#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
603#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
604#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700605
Jordan Justen1b850662016-03-06 23:30:29 -0800606/* There are the 16 64-bit CS General Purpose Registers */
607#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
608#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
609
Robert Bragga9417952016-11-07 19:49:48 +0000610#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000611#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
612#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
613#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700614#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
615#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
616#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
617#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
618#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
619#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
620#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
621#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
622#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000623#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700624#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
625#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000626
627#define GEN8_OACTXID _MMIO(0x2364)
628
Robert Bragg19f81df2017-06-13 12:23:03 +0100629#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700630#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
631#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
632#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
633#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100634
Robert Braggd7965152016-11-07 19:49:52 +0000635#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700636#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
637#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
638#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
639#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000640#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700641#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
642#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000643
644#define GEN8_OACTXCONTROL _MMIO(0x2360)
645#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
646#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700647#define GEN8_OA_TIMER_ENABLE (1 << 1)
648#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000649
650#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700651#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
652#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
653#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
654#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000655
Robert Bragg19f81df2017-06-13 12:23:03 +0100656#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000657#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100658#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000659
660#define GEN7_OASTATUS1 _MMIO(0x2364)
661#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700662#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
663#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
664#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000665
666#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100667#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
668#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000669
670#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700671#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
672#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
673#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
674#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000675
676#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100677#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000678#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100679#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000680
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700681#define OABUFFER_SIZE_128K (0 << 3)
682#define OABUFFER_SIZE_256K (1 << 3)
683#define OABUFFER_SIZE_512K (2 << 3)
684#define OABUFFER_SIZE_1M (3 << 3)
685#define OABUFFER_SIZE_2M (4 << 3)
686#define OABUFFER_SIZE_4M (5 << 3)
687#define OABUFFER_SIZE_8M (6 << 3)
688#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000689
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -0700690/* Gen12 OAR unit */
691#define GEN12_OAR_OACONTROL _MMIO(0x2960)
692#define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
693#define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0)
694
695#define GEN12_OACTXCONTROL _MMIO(0x2360)
696#define GEN12_OAR_OASTATUS _MMIO(0x2968)
697
698/* Gen12 OAG unit */
699#define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
700#define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
701#define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
702#define GEN12_OAG_OATAILPTR_MASK 0xffffffc0
703
704#define GEN12_OAG_OABUFFER _MMIO(0xdb08)
705#define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7)
706#define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
707#define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */
708
709#define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
710#define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
711#define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1)
712#define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0)
713
714#define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
715#define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
716#define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0)
717
718#define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
719#define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
720#define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
721#define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
722#define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
723
724#define GEN12_OAG_OASTATUS _MMIO(0xdafc)
725#define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
726#define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1)
727#define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0)
728
Robert Bragg19f81df2017-06-13 12:23:03 +0100729/*
730 * Flexible, Aggregate EU Counter Registers.
731 * Note: these aren't contiguous
732 */
Robert Braggd7965152016-11-07 19:49:52 +0000733#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100734#define EU_PERF_CNTL1 _MMIO(0xe558)
735#define EU_PERF_CNTL2 _MMIO(0xe658)
736#define EU_PERF_CNTL3 _MMIO(0xe758)
737#define EU_PERF_CNTL4 _MMIO(0xe45c)
738#define EU_PERF_CNTL5 _MMIO(0xe55c)
739#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000740
Robert Braggd7965152016-11-07 19:49:52 +0000741/*
742 * OA Boolean state
743 */
744
Robert Braggd7965152016-11-07 19:49:52 +0000745#define OASTARTTRIG1 _MMIO(0x2710)
746#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
747#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
748
749#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700750#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
751#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
752#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
753#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
754#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
755#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
756#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
757#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
758#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
759#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
760#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
761#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
762#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
763#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
764#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
765#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
766#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
767#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
768#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
769#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
770#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
771#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
772#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
773#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
774#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
775#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
776#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
777#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
778#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000779
780#define OASTARTTRIG3 _MMIO(0x2718)
781#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
782#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
783#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
784#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
785#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
786#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
787#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
788#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
789#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
790
791#define OASTARTTRIG4 _MMIO(0x271c)
792#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
793#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
794#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
795#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
796#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
797#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
798#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
799#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
800#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
801
802#define OASTARTTRIG5 _MMIO(0x2720)
803#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
804#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
805
806#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700807#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
808#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
809#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
810#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
811#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
812#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
813#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
814#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
815#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
816#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
817#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
818#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
819#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
820#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
821#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
822#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
823#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
824#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
825#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
826#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
827#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
828#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
829#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
830#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
831#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
832#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
833#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
834#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
835#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000836
837#define OASTARTTRIG7 _MMIO(0x2728)
838#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
839#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
840#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
841#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
842#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
843#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
844#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
845#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
846#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
847
848#define OASTARTTRIG8 _MMIO(0x272c)
849#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
850#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
851#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
852#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
853#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
854#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
855#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
856#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
857#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
858
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100859#define OAREPORTTRIG1 _MMIO(0x2740)
860#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
861#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
862
863#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700864#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
865#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
866#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
867#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
868#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
869#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
870#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
871#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
872#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
873#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
874#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
875#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
876#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
877#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
878#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
879#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
880#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
881#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
882#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
883#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
884#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
885#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
886#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
887#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
888#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100889
890#define OAREPORTTRIG3 _MMIO(0x2748)
891#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
892#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
893#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
894#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
895#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
896#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
897#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
898#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
899#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
900
901#define OAREPORTTRIG4 _MMIO(0x274c)
902#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
903#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
904#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
905#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
906#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
907#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
908#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
909#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
910#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
911
912#define OAREPORTTRIG5 _MMIO(0x2750)
913#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
914#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
915
916#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700917#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
918#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
919#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
920#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
921#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
922#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
923#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
924#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
925#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
926#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
927#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
928#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
929#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
930#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
931#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
932#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
933#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
934#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
935#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
936#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
937#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
938#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
939#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
940#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
941#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100942
943#define OAREPORTTRIG7 _MMIO(0x2758)
944#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
945#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
946#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
947#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
948#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
949#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
950#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
951#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
952#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
953
954#define OAREPORTTRIG8 _MMIO(0x275c)
955#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
956#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
957#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
958#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
959#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
960#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
961#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
962#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
963#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
964
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -0700965/* Same layout as OASTARTTRIGX */
966#define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
967#define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
968#define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
969#define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
970#define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
971#define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
972#define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
973#define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
974
975/* Same layout as OAREPORTTRIGX */
976#define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
977#define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
978#define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
979#define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
980#define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
981#define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
982#define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
983#define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
984
Robert Braggd7965152016-11-07 19:49:52 +0000985/* CECX_0 */
986#define OACEC_COMPARE_LESS_OR_EQUAL 6
987#define OACEC_COMPARE_NOT_EQUAL 5
988#define OACEC_COMPARE_LESS_THAN 4
989#define OACEC_COMPARE_GREATER_OR_EQUAL 3
990#define OACEC_COMPARE_EQUAL 2
991#define OACEC_COMPARE_GREATER_THAN 1
992#define OACEC_COMPARE_ANY_EQUAL 0
993
994#define OACEC_COMPARE_VALUE_MASK 0xffff
995#define OACEC_COMPARE_VALUE_SHIFT 3
996
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700997#define OACEC_SELECT_NOA (0 << 19)
998#define OACEC_SELECT_PREV (1 << 19)
999#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +00001000
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001001/* 11-bit array 0: pass-through, 1: negated */
1002#define GEN12_OASCEC_NEGATE_MASK 0x7ff
1003#define GEN12_OASCEC_NEGATE_SHIFT 21
1004
Robert Braggd7965152016-11-07 19:49:52 +00001005/* CECX_1 */
1006#define OACEC_MASK_MASK 0xffff
1007#define OACEC_CONSIDERATIONS_MASK 0xffff
1008#define OACEC_CONSIDERATIONS_SHIFT 16
1009
1010#define OACEC0_0 _MMIO(0x2770)
1011#define OACEC0_1 _MMIO(0x2774)
1012#define OACEC1_0 _MMIO(0x2778)
1013#define OACEC1_1 _MMIO(0x277c)
1014#define OACEC2_0 _MMIO(0x2780)
1015#define OACEC2_1 _MMIO(0x2784)
1016#define OACEC3_0 _MMIO(0x2788)
1017#define OACEC3_1 _MMIO(0x278c)
1018#define OACEC4_0 _MMIO(0x2790)
1019#define OACEC4_1 _MMIO(0x2794)
1020#define OACEC5_0 _MMIO(0x2798)
1021#define OACEC5_1 _MMIO(0x279c)
1022#define OACEC6_0 _MMIO(0x27a0)
1023#define OACEC6_1 _MMIO(0x27a4)
1024#define OACEC7_0 _MMIO(0x27a8)
1025#define OACEC7_1 _MMIO(0x27ac)
1026
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001027/* Same layout as CECX_Y */
1028#define GEN12_OAG_CEC0_0 _MMIO(0xd940)
1029#define GEN12_OAG_CEC0_1 _MMIO(0xd944)
1030#define GEN12_OAG_CEC1_0 _MMIO(0xd948)
1031#define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
1032#define GEN12_OAG_CEC2_0 _MMIO(0xd950)
1033#define GEN12_OAG_CEC2_1 _MMIO(0xd954)
1034#define GEN12_OAG_CEC3_0 _MMIO(0xd958)
1035#define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
1036#define GEN12_OAG_CEC4_0 _MMIO(0xd960)
1037#define GEN12_OAG_CEC4_1 _MMIO(0xd964)
1038#define GEN12_OAG_CEC5_0 _MMIO(0xd968)
1039#define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
1040#define GEN12_OAG_CEC6_0 _MMIO(0xd970)
1041#define GEN12_OAG_CEC6_1 _MMIO(0xd974)
1042#define GEN12_OAG_CEC7_0 _MMIO(0xd978)
1043#define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
1044
1045/* Same layout as CECX_Y + negate 11-bit array */
1046#define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
1047#define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
1048#define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
1049#define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
1050#define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
1051#define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
1052#define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
1053#define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
1054#define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
1055#define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
1056#define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
1057#define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
1058#define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
1059#define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
1060#define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
1061#define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
1062
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001063/* OA perf counters */
1064#define OA_PERFCNT1_LO _MMIO(0x91B8)
1065#define OA_PERFCNT1_HI _MMIO(0x91BC)
1066#define OA_PERFCNT2_LO _MMIO(0x91C0)
1067#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001068#define OA_PERFCNT3_LO _MMIO(0x91C8)
1069#define OA_PERFCNT3_HI _MMIO(0x91CC)
1070#define OA_PERFCNT4_LO _MMIO(0x91D8)
1071#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001072
1073#define OA_PERFMATRIX_LO _MMIO(0x91C8)
1074#define OA_PERFMATRIX_HI _MMIO(0x91CC)
1075
1076/* RPM unit config (Gen8+) */
1077#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +00001078#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1079#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1080#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1081#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -02001082#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1083#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1084#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1085#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1086#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1087#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +00001088#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1089#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1090
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001091#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001092#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001093
Lionel Landwerlindab91782017-11-10 19:08:44 +00001094/* GPM unit config (Gen9+) */
1095#define CTC_MODE _MMIO(0xA26C)
1096#define CTC_SOURCE_PARAMETER_MASK 1
1097#define CTC_SOURCE_CRYSTAL_CLOCK 0
1098#define CTC_SOURCE_DIVIDE_LOGIC 1
1099#define CTC_SHIFT_PARAMETER_SHIFT 1
1100#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1101
Lionel Landwerlin58885762017-11-10 19:08:42 +00001102/* RCP unit config (Gen8+) */
1103#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001104
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001105/* NOA (HSW) */
1106#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1107#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1108#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1109#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1110#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1111#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1112#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1113#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1114#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1115#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1116
1117#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1118
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001119/* NOA (Gen8+) */
1120#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1121
1122#define MICRO_BP0_0 _MMIO(0x9800)
1123#define MICRO_BP0_2 _MMIO(0x9804)
1124#define MICRO_BP0_1 _MMIO(0x9808)
1125
1126#define MICRO_BP1_0 _MMIO(0x980C)
1127#define MICRO_BP1_2 _MMIO(0x9810)
1128#define MICRO_BP1_1 _MMIO(0x9814)
1129
1130#define MICRO_BP2_0 _MMIO(0x9818)
1131#define MICRO_BP2_2 _MMIO(0x981C)
1132#define MICRO_BP2_1 _MMIO(0x9820)
1133
1134#define MICRO_BP3_0 _MMIO(0x9824)
1135#define MICRO_BP3_2 _MMIO(0x9828)
1136#define MICRO_BP3_1 _MMIO(0x982C)
1137
1138#define MICRO_BP_TRIGGER _MMIO(0x9830)
1139#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1140#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1141#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1142
Lionel Landwerlin00a7f0d2019-10-25 12:37:46 -07001143#define GEN12_OAA_DBG_REG _MMIO(0xdc44)
1144#define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
1145#define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
1146
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001147#define GDT_CHICKEN_BITS _MMIO(0x9840)
1148#define GT_NOA_ENABLE 0x00000080
1149
1150#define NOA_DATA _MMIO(0x986C)
1151#define NOA_WRITE _MMIO(0x9888)
Lionel Landwerlinbf210f62019-06-02 01:58:45 +03001152#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001153
Brad Volkin220375a2014-02-18 10:15:51 -08001154#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1155#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001156#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001157
Brad Volkin5947de92014-02-18 10:15:50 -08001158/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001159 * Reset registers
1160 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001161#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001162#define DEBUG_RESET_FULL (1 << 7)
1163#define DEBUG_RESET_RENDER (1 << 8)
1164#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001165
Jesse Barnes57f350b2012-03-28 13:39:25 -07001166/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001167 * IOSF sideband
1168 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001169#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001170#define IOSF_DEVFN_SHIFT 24
1171#define IOSF_OPCODE_SHIFT 16
1172#define IOSF_PORT_SHIFT 8
1173#define IOSF_BYTE_ENABLES_SHIFT 4
1174#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001175#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001176#define IOSF_PORT_BUNIT 0x03
1177#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001178#define IOSF_PORT_NC 0x11
1179#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001180#define IOSF_PORT_GPIO_NC 0x13
1181#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001182#define IOSF_PORT_DPIO_2 0x1a
1183#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001184#define IOSF_PORT_GPIO_SC 0x48
1185#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001186#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001187#define CHV_IOSF_PORT_GPIO_N 0x13
1188#define CHV_IOSF_PORT_GPIO_SE 0x48
1189#define CHV_IOSF_PORT_GPIO_E 0xa8
1190#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001191#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1192#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001193
Jesse Barnes30a970c2013-11-04 13:48:12 -08001194/* See configdb bunit SB addr map */
1195#define BUNIT_REG_BISOC 0x11
1196
Ville Syrjälä5e0b6692018-11-29 19:55:04 +02001197/* PUNIT_REG_*SSPM0 */
1198#define _SSPM0_SSC(val) ((val) << 0)
1199#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1200#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1201#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1202#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1203#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1204#define _SSPM0_SSS(val) ((val) << 24)
1205#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1206#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1207#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1208#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1209#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1210
1211/* PUNIT_REG_*SSPM1 */
1212#define SSPM1_FREQSTAT_SHIFT 24
1213#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1214#define SSPM1_FREQGUAR_SHIFT 8
1215#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1216#define SSPM1_FREQ_SHIFT 0
1217#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1218
1219#define PUNIT_REG_VEDSSPM0 0x32
1220#define PUNIT_REG_VEDSSPM1 0x33
1221
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001222#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001223#define DSPFREQSTAT_SHIFT_CHV 24
1224#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1225#define DSPFREQGUAR_SHIFT_CHV 8
1226#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001227#define DSPFREQSTAT_SHIFT 30
1228#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1229#define DSPFREQGUAR_SHIFT 14
1230#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001231#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1232#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1233#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001234#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1235#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1236#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1237#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1238#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1239#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1240#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1241#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1242#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1243#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1244#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1245#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001246
Ville Syrjälä5e0b6692018-11-29 19:55:04 +02001247#define PUNIT_REG_ISPSSPM0 0x39
1248#define PUNIT_REG_ISPSSPM1 0x3a
1249
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001250#define PUNIT_REG_PWRGT_CTRL 0x60
1251#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001252#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1253#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1254#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1255#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1256#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1257
1258#define PUNIT_PWGT_IDX_RENDER 0
1259#define PUNIT_PWGT_IDX_MEDIA 1
1260#define PUNIT_PWGT_IDX_DISP2D 3
1261#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1262#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1263#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1264#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1265#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1266#define PUNIT_PWGT_IDX_DPIO_RX0 10
1267#define PUNIT_PWGT_IDX_DPIO_RX1 11
1268#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001269
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001270#define PUNIT_REG_GPU_LFM 0xd3
1271#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1272#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001273#define GPLLENABLE (1 << 4)
1274#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001275#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001276#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001277
1278#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1279#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1280
Deepak S095acd52015-01-17 11:05:59 +05301281#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1282#define FB_GFX_FREQ_FUSE_MASK 0xff
1283#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1284#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1285#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1286
1287#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1288#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1289
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001290#define PUNIT_REG_DDR_SETUP2 0x139
1291#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1292#define FORCE_DDR_LOW_FREQ (1 << 1)
1293#define FORCE_DDR_HIGH_FREQ (1 << 0)
1294
Deepak S2b6b3a02014-05-27 15:59:30 +05301295#define PUNIT_GPU_STATUS_REG 0xdb
1296#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1297#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1298#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1299#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1300
1301#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1302#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1303#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1304
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001305#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1306#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1307#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1308#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1309#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1310#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1311#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1312#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1313#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1314#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1315
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001316#define VLV_TURBO_SOC_OVERRIDE 0x04
1317#define VLV_OVERRIDE_EN 1
1318#define VLV_SOC_TDP_EN (1 << 1)
1319#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1320#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301321
ymohanmabe4fc042013-08-27 23:40:56 +03001322/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001323#define CCK_FUSE_REG 0x8
1324#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001325#define CCK_REG_DSI_PLL_FUSE 0x44
1326#define CCK_REG_DSI_PLL_CONTROL 0x48
1327#define DSI_PLL_VCO_EN (1 << 31)
1328#define DSI_PLL_LDO_GATE (1 << 30)
1329#define DSI_PLL_P1_POST_DIV_SHIFT 17
1330#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1331#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1332#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1333#define DSI_PLL_MUX_MASK (3 << 9)
1334#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1335#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1336#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1337#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1338#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1339#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1340#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1341#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1342#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1343#define DSI_PLL_LOCK (1 << 0)
1344#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1345#define DSI_PLL_LFSR (1 << 31)
1346#define DSI_PLL_FRACTION_EN (1 << 30)
1347#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1348#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1349#define DSI_PLL_USYNC_CNT_SHIFT 18
1350#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1351#define DSI_PLL_N1_DIV_SHIFT 16
1352#define DSI_PLL_N1_DIV_MASK (3 << 16)
1353#define DSI_PLL_M1_DIV_SHIFT 0
1354#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001355#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001356#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001357#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001358#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001359#define CCK_TRUNK_FORCE_ON (1 << 17)
1360#define CCK_TRUNK_FORCE_OFF (1 << 16)
1361#define CCK_FREQUENCY_STATUS (0x1f << 8)
1362#define CCK_FREQUENCY_STATUS_SHIFT 8
1363#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001364
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001365/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001366#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001367
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001368#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001369#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1370#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1371#define DPIO_SFR_BYPASS (1 << 1)
1372#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001373
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001374#define DPIO_PHY(pipe) ((pipe) >> 1)
1375#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1376
Daniel Vetter598fac62013-04-18 22:01:46 +02001377/*
1378 * Per pipe/PLL DPIO regs
1379 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001380#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001381#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001382#define DPIO_POST_DIV_DAC 0
1383#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1384#define DPIO_POST_DIV_LVDS1 2
1385#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001386#define DPIO_K_SHIFT (24) /* 4 bits */
1387#define DPIO_P1_SHIFT (21) /* 3 bits */
1388#define DPIO_P2_SHIFT (16) /* 5 bits */
1389#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001390#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001391#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1392#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001393#define _VLV_PLL_DW3_CH1 0x802c
1394#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001395
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001396#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001397#define DPIO_REFSEL_OVERRIDE 27
1398#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1399#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1400#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301401#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001402#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1403#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001404#define _VLV_PLL_DW5_CH1 0x8034
1405#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001406
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001407#define _VLV_PLL_DW7_CH0 0x801c
1408#define _VLV_PLL_DW7_CH1 0x803c
1409#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001410
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001411#define _VLV_PLL_DW8_CH0 0x8040
1412#define _VLV_PLL_DW8_CH1 0x8060
1413#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001414
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001415#define VLV_PLL_DW9_BCAST 0xc044
1416#define _VLV_PLL_DW9_CH0 0x8044
1417#define _VLV_PLL_DW9_CH1 0x8064
1418#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001419
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001420#define _VLV_PLL_DW10_CH0 0x8048
1421#define _VLV_PLL_DW10_CH1 0x8068
1422#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001423
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001424#define _VLV_PLL_DW11_CH0 0x804c
1425#define _VLV_PLL_DW11_CH1 0x806c
1426#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001427
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001428/* Spec for ref block start counts at DW10 */
1429#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001430
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001431#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001432
Daniel Vetter598fac62013-04-18 22:01:46 +02001433/*
1434 * Per DDI channel DPIO regs
1435 */
1436
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001437#define _VLV_PCS_DW0_CH0 0x8200
1438#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001439#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1440#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1441#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1442#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001443#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001444
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001445#define _VLV_PCS01_DW0_CH0 0x200
1446#define _VLV_PCS23_DW0_CH0 0x400
1447#define _VLV_PCS01_DW0_CH1 0x2600
1448#define _VLV_PCS23_DW0_CH1 0x2800
1449#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1450#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1451
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001452#define _VLV_PCS_DW1_CH0 0x8204
1453#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001454#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1455#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1456#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001457#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001458#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001459#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001460
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001461#define _VLV_PCS01_DW1_CH0 0x204
1462#define _VLV_PCS23_DW1_CH0 0x404
1463#define _VLV_PCS01_DW1_CH1 0x2604
1464#define _VLV_PCS23_DW1_CH1 0x2804
1465#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1466#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1467
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001468#define _VLV_PCS_DW8_CH0 0x8220
1469#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001470#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1471#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001472#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001473
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001474#define _VLV_PCS01_DW8_CH0 0x0220
1475#define _VLV_PCS23_DW8_CH0 0x0420
1476#define _VLV_PCS01_DW8_CH1 0x2620
1477#define _VLV_PCS23_DW8_CH1 0x2820
1478#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1479#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001480
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001481#define _VLV_PCS_DW9_CH0 0x8224
1482#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001483#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1484#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1485#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1486#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1487#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1488#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001489#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001490
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001491#define _VLV_PCS01_DW9_CH0 0x224
1492#define _VLV_PCS23_DW9_CH0 0x424
1493#define _VLV_PCS01_DW9_CH1 0x2624
1494#define _VLV_PCS23_DW9_CH1 0x2824
1495#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1496#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1497
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001498#define _CHV_PCS_DW10_CH0 0x8228
1499#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001500#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1501#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1502#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1503#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1504#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1505#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1506#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1507#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001508#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1509
Ville Syrjälä1966e592014-04-09 13:29:04 +03001510#define _VLV_PCS01_DW10_CH0 0x0228
1511#define _VLV_PCS23_DW10_CH0 0x0428
1512#define _VLV_PCS01_DW10_CH1 0x2628
1513#define _VLV_PCS23_DW10_CH1 0x2828
1514#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1515#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1516
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001517#define _VLV_PCS_DW11_CH0 0x822c
1518#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001519#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1520#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1521#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1522#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001523#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001524
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001525#define _VLV_PCS01_DW11_CH0 0x022c
1526#define _VLV_PCS23_DW11_CH0 0x042c
1527#define _VLV_PCS01_DW11_CH1 0x262c
1528#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001529#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1530#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001531
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001532#define _VLV_PCS01_DW12_CH0 0x0230
1533#define _VLV_PCS23_DW12_CH0 0x0430
1534#define _VLV_PCS01_DW12_CH1 0x2630
1535#define _VLV_PCS23_DW12_CH1 0x2830
1536#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1537#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1538
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001539#define _VLV_PCS_DW12_CH0 0x8230
1540#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001541#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1542#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1543#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1544#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1545#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001546#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001547
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001548#define _VLV_PCS_DW14_CH0 0x8238
1549#define _VLV_PCS_DW14_CH1 0x8438
1550#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001551
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001552#define _VLV_PCS_DW23_CH0 0x825c
1553#define _VLV_PCS_DW23_CH1 0x845c
1554#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001555
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001556#define _VLV_TX_DW2_CH0 0x8288
1557#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001558#define DPIO_SWING_MARGIN000_SHIFT 16
1559#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001560#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001561#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001562
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001563#define _VLV_TX_DW3_CH0 0x828c
1564#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001565/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001566#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001567#define DPIO_SWING_MARGIN101_SHIFT 16
1568#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001569#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1570
1571#define _VLV_TX_DW4_CH0 0x8290
1572#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1574#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001575#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1576#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001577#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1578
1579#define _VLV_TX3_DW4_CH0 0x690
1580#define _VLV_TX3_DW4_CH1 0x2a90
1581#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1582
1583#define _VLV_TX_DW5_CH0 0x8294
1584#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001585#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001586#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001587
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001588#define _VLV_TX_DW11_CH0 0x82ac
1589#define _VLV_TX_DW11_CH1 0x84ac
1590#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001591
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001592#define _VLV_TX_DW14_CH0 0x82b8
1593#define _VLV_TX_DW14_CH1 0x84b8
1594#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301595
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001596/* CHV dpPhy registers */
1597#define _CHV_PLL_DW0_CH0 0x8000
1598#define _CHV_PLL_DW0_CH1 0x8180
1599#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1600
1601#define _CHV_PLL_DW1_CH0 0x8004
1602#define _CHV_PLL_DW1_CH1 0x8184
1603#define DPIO_CHV_N_DIV_SHIFT 8
1604#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1605#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1606
1607#define _CHV_PLL_DW2_CH0 0x8008
1608#define _CHV_PLL_DW2_CH1 0x8188
1609#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1610
1611#define _CHV_PLL_DW3_CH0 0x800c
1612#define _CHV_PLL_DW3_CH1 0x818c
1613#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1614#define DPIO_CHV_FIRST_MOD (0 << 8)
1615#define DPIO_CHV_SECOND_MOD (1 << 8)
1616#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301617#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001618#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1619
1620#define _CHV_PLL_DW6_CH0 0x8018
1621#define _CHV_PLL_DW6_CH1 0x8198
1622#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1623#define DPIO_CHV_INT_COEFF_SHIFT 8
1624#define DPIO_CHV_PROP_COEFF_SHIFT 0
1625#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1626
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301627#define _CHV_PLL_DW8_CH0 0x8020
1628#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301629#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1630#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301631#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1632
1633#define _CHV_PLL_DW9_CH0 0x8024
1634#define _CHV_PLL_DW9_CH1 0x81A4
1635#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301636#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301637#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1638#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1639
Ville Syrjälä6669e392015-07-08 23:46:00 +03001640#define _CHV_CMN_DW0_CH0 0x8100
1641#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1642#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1643#define DPIO_ALLDL_POWERDOWN (1 << 1)
1644#define DPIO_ANYDL_POWERDOWN (1 << 0)
1645
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001646#define _CHV_CMN_DW5_CH0 0x8114
1647#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1648#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1649#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1650#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1651#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1652#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1653#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1654#define CHV_BUFLEFTENA1_MASK (3 << 22)
1655
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656#define _CHV_CMN_DW13_CH0 0x8134
1657#define _CHV_CMN_DW0_CH1 0x8080
1658#define DPIO_CHV_S1_DIV_SHIFT 21
1659#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1660#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1661#define DPIO_CHV_K_DIV_SHIFT 4
1662#define DPIO_PLL_FREQLOCK (1 << 1)
1663#define DPIO_PLL_LOCK (1 << 0)
1664#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1665
1666#define _CHV_CMN_DW14_CH0 0x8138
1667#define _CHV_CMN_DW1_CH1 0x8084
1668#define DPIO_AFC_RECAL (1 << 14)
1669#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001670#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1671#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1672#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1673#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1674#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1675#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1676#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1677#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001678#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1679
Ville Syrjälä9197c882014-04-09 13:29:05 +03001680#define _CHV_CMN_DW19_CH0 0x814c
1681#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001682#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1683#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001684#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001685#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001686
Ville Syrjälä9197c882014-04-09 13:29:05 +03001687#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1688
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001689#define CHV_CMN_DW28 0x8170
1690#define DPIO_CL1POWERDOWNEN (1 << 23)
1691#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001692#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1693#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1694#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1695#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001696
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001697#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001698#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001699#define DPIO_LRC_BYPASS (1 << 3)
1700
1701#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1702 (lane) * 0x200 + (offset))
1703
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001704#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1705#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1706#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1707#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1708#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1709#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1710#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1711#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1712#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1713#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1714#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001715#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1716#define DPIO_FRC_LATENCY_SHFIT 8
1717#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1718#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301719
1720/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001721#define _BXT_PHY0_BASE 0x6C000
1722#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001723#define _BXT_PHY2_BASE 0x163000
1724#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1725 _BXT_PHY1_BASE, \
1726 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001727
1728#define _BXT_PHY(phy, reg) \
1729 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1730
1731#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1732 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1733 (reg_ch1) - _BXT_PHY0_BASE))
1734#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1735 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301736
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001737#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301738#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301739
Imre Deake93da0a2016-06-13 16:44:37 +03001740#define _BXT_PHY_CTL_DDI_A 0x64C00
1741#define _BXT_PHY_CTL_DDI_B 0x64C10
1742#define _BXT_PHY_CTL_DDI_C 0x64C20
1743#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1744#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1745#define BXT_PHY_LANE_ENABLED (1 << 8)
1746#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1747 _BXT_PHY_CTL_DDI_B)
1748
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301749#define _PHY_CTL_FAMILY_EDP 0x64C80
1750#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001751#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301752#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001753#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1754 _PHY_CTL_FAMILY_EDP, \
1755 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301756
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301757/* BXT PHY PLL registers */
1758#define _PORT_PLL_A 0x46074
1759#define _PORT_PLL_B 0x46078
1760#define _PORT_PLL_C 0x4607c
1761#define PORT_PLL_ENABLE (1 << 31)
1762#define PORT_PLL_LOCK (1 << 30)
1763#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001764#define PORT_PLL_POWER_ENABLE (1 << 26)
1765#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001766#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301767
1768#define _PORT_PLL_EBB_0_A 0x162034
1769#define _PORT_PLL_EBB_0_B 0x6C034
1770#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001771#define PORT_PLL_P1_SHIFT 13
1772#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1773#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1774#define PORT_PLL_P2_SHIFT 8
1775#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1776#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001777#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1778 _PORT_PLL_EBB_0_B, \
1779 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301780
1781#define _PORT_PLL_EBB_4_A 0x162038
1782#define _PORT_PLL_EBB_4_B 0x6C038
1783#define _PORT_PLL_EBB_4_C 0x6C344
1784#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1785#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001786#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1787 _PORT_PLL_EBB_4_B, \
1788 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301789
1790#define _PORT_PLL_0_A 0x162100
1791#define _PORT_PLL_0_B 0x6C100
1792#define _PORT_PLL_0_C 0x6C380
1793/* PORT_PLL_0_A */
1794#define PORT_PLL_M2_MASK 0xFF
1795/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001796#define PORT_PLL_N_SHIFT 8
1797#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1798#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301799/* PORT_PLL_2_A */
1800#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1801/* PORT_PLL_3_A */
1802#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1803/* PORT_PLL_6_A */
1804#define PORT_PLL_PROP_COEFF_MASK 0xF
1805#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1806#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1807#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1808#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1809/* PORT_PLL_8_A */
1810#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301811/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001812#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1813#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301814/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001815#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301816#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301817#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001818#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001819#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1820 _PORT_PLL_0_B, \
1821 _PORT_PLL_0_C)
1822#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1823 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301824
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301825/* BXT PHY common lane registers */
1826#define _PORT_CL1CM_DW0_A 0x162000
1827#define _PORT_CL1CM_DW0_BC 0x6C000
1828#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301829#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001830#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301831
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001832#define _PORT_CL1CM_DW9_A 0x162024
1833#define _PORT_CL1CM_DW9_BC 0x6C024
1834#define IREF0RC_OFFSET_SHIFT 8
1835#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1836#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001837
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001838#define _PORT_CL1CM_DW10_A 0x162028
1839#define _PORT_CL1CM_DW10_BC 0x6C028
1840#define IREF1RC_OFFSET_SHIFT 8
1841#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1842#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1843
1844#define _PORT_CL1CM_DW28_A 0x162070
1845#define _PORT_CL1CM_DW28_BC 0x6C070
1846#define OCL1_POWER_DOWN_EN (1 << 23)
1847#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1848#define SUS_CLK_CONFIG 0x3
1849#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1850
1851#define _PORT_CL1CM_DW30_A 0x162078
1852#define _PORT_CL1CM_DW30_BC 0x6C078
1853#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1854#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1855
1856/*
1857 * CNL/ICL Port/COMBO-PHY Registers
1858 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001859#define _ICL_COMBOPHY_A 0x162000
1860#define _ICL_COMBOPHY_B 0x6C000
Matt Roper0e933162019-06-25 17:03:49 -07001861#define _EHL_COMBOPHY_C 0x160000
Matt Roperdc867bc2019-07-09 11:39:32 -07001862#define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
Matt Roper0e933162019-06-25 17:03:49 -07001863 _ICL_COMBOPHY_B, \
1864 _EHL_COMBOPHY_C)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001865
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001866/* CNL/ICL Port CL_DW registers */
Matt Roperdc867bc2019-07-09 11:39:32 -07001867#define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001868 4 * (dw))
1869
1870#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
Matt Roperdc867bc2019-07-09 11:39:32 -07001871#define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001872#define CL_POWER_DOWN_ENABLE (1 << 4)
1873#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001874
Matt Roperdc867bc2019-07-09 11:39:32 -07001875#define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301876#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1877#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1878#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1879#define PWR_UP_ALL_LANES (0x0 << 4)
1880#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1881#define PWR_DOWN_LN_3_2 (0xc << 4)
1882#define PWR_DOWN_LN_3 (0x8 << 4)
1883#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1884#define PWR_DOWN_LN_1_0 (0x3 << 4)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301885#define PWR_DOWN_LN_3_1 (0xa << 4)
1886#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1887#define PWR_DOWN_LN_MASK (0xf << 4)
1888#define PWR_DOWN_LN_SHIFT 4
1889
Matt Roperdc867bc2019-07-09 11:39:32 -07001890#define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
Imre Deak67ca07e2018-06-26 17:22:32 +03001891#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001892
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001893/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001894#define _ICL_PORT_COMP 0x100
Matt Roperdc867bc2019-07-09 11:39:32 -07001895#define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001896 _ICL_PORT_COMP + 4 * (dw))
1897
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001898#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001899#define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001900#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301901
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001902#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Matt Roperdc867bc2019-07-09 11:39:32 -07001903#define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001904
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001905#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Matt Roperdc867bc2019-07-09 11:39:32 -07001906#define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001907#define PROCESS_INFO_DOT_0 (0 << 26)
1908#define PROCESS_INFO_DOT_1 (1 << 26)
1909#define PROCESS_INFO_DOT_4 (2 << 26)
1910#define PROCESS_INFO_MASK (7 << 26)
1911#define PROCESS_INFO_SHIFT 26
1912#define VOLTAGE_INFO_0_85V (0 << 24)
1913#define VOLTAGE_INFO_0_95V (1 << 24)
1914#define VOLTAGE_INFO_1_05V (2 << 24)
1915#define VOLTAGE_INFO_MASK (3 << 24)
1916#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301917
Matt Roperdc867bc2019-07-09 11:39:32 -07001918#define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
Imre Deak4361cca2019-05-24 20:35:32 +03001919#define IREFGEN (1 << 24)
1920
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001921#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Matt Roperdc867bc2019-07-09 11:39:32 -07001922#define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001923
1924#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Matt Roperdc867bc2019-07-09 11:39:32 -07001925#define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001926
1927/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001928#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1929#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1930#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1931#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1932#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1933#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1934#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1935#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1936#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1937#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Matt Roperdc867bc2019-07-09 11:39:32 -07001938#define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001939 _CNL_PORT_PCS_DW1_GRP_AE, \
1940 _CNL_PORT_PCS_DW1_GRP_B, \
1941 _CNL_PORT_PCS_DW1_GRP_C, \
1942 _CNL_PORT_PCS_DW1_GRP_D, \
1943 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301944 _CNL_PORT_PCS_DW1_GRP_F))
Matt Roperdc867bc2019-07-09 11:39:32 -07001945#define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001946 _CNL_PORT_PCS_DW1_LN0_AE, \
1947 _CNL_PORT_PCS_DW1_LN0_B, \
1948 _CNL_PORT_PCS_DW1_LN0_C, \
1949 _CNL_PORT_PCS_DW1_LN0_D, \
1950 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301951 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301952
Lucas De Marchi4e538402018-10-15 19:35:17 -07001953#define _ICL_PORT_PCS_AUX 0x300
1954#define _ICL_PORT_PCS_GRP 0x600
1955#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001956#define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001957 _ICL_PORT_PCS_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001958#define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001959 _ICL_PORT_PCS_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001960#define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001961 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001962#define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1963#define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1964#define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001965#define COMMON_KEEPER_EN (1 << 26)
Vandita Kulkarni6a7bafe2019-06-19 16:31:33 -07001966#define LATENCY_OPTIM_MASK (0x3 << 2)
1967#define LATENCY_OPTIM_VAL(x) ((x) << 2)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001968
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001969/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301970#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1971#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1972#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1973#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1974#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1975#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1976#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1977#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1978#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1979#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001980#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301981 _CNL_PORT_TX_AE_GRP_OFFSET, \
1982 _CNL_PORT_TX_B_GRP_OFFSET, \
1983 _CNL_PORT_TX_B_GRP_OFFSET, \
1984 _CNL_PORT_TX_D_GRP_OFFSET, \
1985 _CNL_PORT_TX_AE_GRP_OFFSET, \
1986 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001987 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001988#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301989 _CNL_PORT_TX_AE_LN0_OFFSET, \
1990 _CNL_PORT_TX_B_LN0_OFFSET, \
1991 _CNL_PORT_TX_B_LN0_OFFSET, \
1992 _CNL_PORT_TX_D_LN0_OFFSET, \
1993 _CNL_PORT_TX_AE_LN0_OFFSET, \
1994 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001995 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301996
Lucas De Marchi4e538402018-10-15 19:35:17 -07001997#define _ICL_PORT_TX_AUX 0x380
1998#define _ICL_PORT_TX_GRP 0x680
1999#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
2000
Matt Roperdc867bc2019-07-09 11:39:32 -07002001#define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07002002 _ICL_PORT_TX_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07002003#define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07002004 _ICL_PORT_TX_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07002005#define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07002006 _ICL_PORT_TX_LN(ln) + 4 * (dw))
2007
2008#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
2009#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07002010#define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
2011#define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
2012#define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
Paulo Zanoni74875082018-03-23 12:58:53 -07002013#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002014#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07002015#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002016#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05302017#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
2018#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002019#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002020#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002021
Rodrigo Vivi04416102017-06-09 15:26:06 -07002022#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
2023#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08002024#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
2025#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
Aditya Swarup9194e422019-01-28 14:00:11 -08002026#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07002027 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05302028 _CNL_PORT_TX_DW4_LN0_AE)))
Matt Roperdc867bc2019-07-09 11:39:32 -07002029#define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
2030#define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
2031#define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
2032#define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002033#define LOADGEN_SELECT (1 << 31)
2034#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002035#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002036#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002037#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002038#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07002039#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002040
Lucas De Marchi4e538402018-10-15 19:35:17 -07002041#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
2042#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07002043#define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
2044#define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
2045#define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002046#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07002047#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002048#define TAP3_DISABLE (1 << 29)
2049#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002050#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002051#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002052#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002053
Aditya Swarupb14c06e2019-01-10 15:08:44 -08002054#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
2055#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Matt Roperdc867bc2019-07-09 11:39:32 -07002056#define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
2057#define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
2058#define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
2059#define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07002060#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002061#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002062
José Roberto de Souza683d6722019-06-19 16:31:34 -07002063#define _ICL_DPHY_CHKN_REG 0x194
2064#define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2065#define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2066
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002067#define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
2068 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
Manasi Navarec92f47b2018-03-23 10:24:15 -07002069
Manasi Navarea38bb302018-07-13 12:43:13 -07002070#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2071#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2072#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2073#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2074#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2075#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2076#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2077#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002078#define MG_TX1_LINK_PARAMS(ln, tc_port) \
2079 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
2080 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2081 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002082
Manasi Navarea38bb302018-07-13 12:43:13 -07002083#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2084#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2085#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2086#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2087#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2088#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2089#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2090#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002091#define MG_TX2_LINK_PARAMS(ln, tc_port) \
2092 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
2093 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2094 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002095#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002096
Manasi Navarea38bb302018-07-13 12:43:13 -07002097#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2098#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2099#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2100#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2101#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2102#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2103#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2104#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002105#define MG_TX1_PISO_READLOAD(ln, tc_port) \
2106 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2107 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2108 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002109
Manasi Navarea38bb302018-07-13 12:43:13 -07002110#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2111#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2112#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2113#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2114#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2115#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2116#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2117#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002118#define MG_TX2_PISO_READLOAD(ln, tc_port) \
2119 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2120 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2121 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002122#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002123
Manasi Navarea38bb302018-07-13 12:43:13 -07002124#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2125#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2126#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2127#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2128#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2129#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2130#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2131#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002132#define MG_TX1_SWINGCTRL(ln, tc_port) \
2133 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2134 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2135 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002136
Manasi Navarea38bb302018-07-13 12:43:13 -07002137#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2138#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2139#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2140#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2141#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2142#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2143#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2144#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002145#define MG_TX2_SWINGCTRL(ln, tc_port) \
2146 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2147 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2148 MG_TX_SWINGCTRL_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002149#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2150#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002151
Manasi Navarea38bb302018-07-13 12:43:13 -07002152#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2153#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2154#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2155#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2156#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2157#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2158#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2159#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002160#define MG_TX1_DRVCTRL(ln, tc_port) \
2161 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2162 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2163 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002164
Manasi Navarea38bb302018-07-13 12:43:13 -07002165#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2166#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2167#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2168#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2169#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2170#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2171#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2172#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002173#define MG_TX2_DRVCTRL(ln, tc_port) \
2174 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2175 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2176 MG_TX_DRVCTRL_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002177#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2178#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2179#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2180#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2181#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2182#define CRI_LOADGEN_SEL(x) ((x) << 12)
2183#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2184
2185#define MG_CLKHUB_LN0_PORT1 0x16839C
2186#define MG_CLKHUB_LN1_PORT1 0x16879C
2187#define MG_CLKHUB_LN0_PORT2 0x16939C
2188#define MG_CLKHUB_LN1_PORT2 0x16979C
2189#define MG_CLKHUB_LN0_PORT3 0x16A39C
2190#define MG_CLKHUB_LN1_PORT3 0x16A79C
2191#define MG_CLKHUB_LN0_PORT4 0x16B39C
2192#define MG_CLKHUB_LN1_PORT4 0x16B79C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002193#define MG_CLKHUB(ln, tc_port) \
2194 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2195 MG_CLKHUB_LN0_PORT2, \
2196 MG_CLKHUB_LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002197#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2198
2199#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2200#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2201#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2202#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2203#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2204#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2205#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2206#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002207#define MG_TX1_DCC(ln, tc_port) \
2208 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2209 MG_TX_DCC_TX1LN0_PORT2, \
2210 MG_TX_DCC_TX1LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002211#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2212#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2213#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2214#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2215#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2216#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2217#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2218#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002219#define MG_TX2_DCC(ln, tc_port) \
2220 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2221 MG_TX_DCC_TX2LN0_PORT2, \
2222 MG_TX_DCC_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002223#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2224#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2225#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002226
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002227#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2228#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2229#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2230#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2231#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2232#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2233#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2234#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002235#define MG_DP_MODE(ln, tc_port) \
2236 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2237 MG_DP_MODE_LN0_ACU_PORT2, \
2238 MG_DP_MODE_LN1_ACU_PORT1)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002239#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2240#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002241#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2242#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2243#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2244#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2245#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2246
2247#define MG_MISC_SUS0_PORT1 0x168814
2248#define MG_MISC_SUS0_PORT2 0x169814
2249#define MG_MISC_SUS0_PORT3 0x16A814
2250#define MG_MISC_SUS0_PORT4 0x16B814
2251#define MG_MISC_SUS0(tc_port) \
2252 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2253#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2254#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2255#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2256#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2257#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2258#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2259#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2260#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002261
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002262/* The spec defines this only for BXT PHY0, but lets assume that this
2263 * would exist for PHY1 too if it had a second channel.
2264 */
2265#define _PORT_CL2CM_DW6_A 0x162358
2266#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002267#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302268#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2269
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002270#define FIA1_BASE 0x163000
Anusha Srivatsa0caf6252019-07-11 22:57:05 -07002271#define FIA2_BASE 0x16E000
2272#define FIA3_BASE 0x16F000
2273#define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2274#define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002275
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002276/* ICL PHY DFLEX registers */
José Roberto de Souza31d9ae92019-09-20 13:58:06 -07002277#define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2278#define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2279#define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2280#define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2281#define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2282#define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2283#define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002284
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302285/* BXT PHY Ref registers */
2286#define _PORT_REF_DW3_A 0x16218C
2287#define _PORT_REF_DW3_BC 0x6C18C
2288#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002289#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302290
2291#define _PORT_REF_DW6_A 0x162198
2292#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002293#define GRC_CODE_SHIFT 24
2294#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302295#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002296#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302297#define GRC_CODE_SLOW_SHIFT 8
2298#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2299#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002300#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302301
2302#define _PORT_REF_DW8_A 0x1621A0
2303#define _PORT_REF_DW8_BC 0x6C1A0
2304#define GRC_DIS (1 << 15)
2305#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002306#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302307
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302308/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302309#define _PORT_PCS_DW10_LN01_A 0x162428
2310#define _PORT_PCS_DW10_LN01_B 0x6C428
2311#define _PORT_PCS_DW10_LN01_C 0x6C828
2312#define _PORT_PCS_DW10_GRP_A 0x162C28
2313#define _PORT_PCS_DW10_GRP_B 0x6CC28
2314#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002315#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2316 _PORT_PCS_DW10_LN01_B, \
2317 _PORT_PCS_DW10_LN01_C)
2318#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2319 _PORT_PCS_DW10_GRP_B, \
2320 _PORT_PCS_DW10_GRP_C)
2321
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302322#define TX2_SWING_CALC_INIT (1 << 31)
2323#define TX1_SWING_CALC_INIT (1 << 30)
2324
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302325#define _PORT_PCS_DW12_LN01_A 0x162430
2326#define _PORT_PCS_DW12_LN01_B 0x6C430
2327#define _PORT_PCS_DW12_LN01_C 0x6C830
2328#define _PORT_PCS_DW12_LN23_A 0x162630
2329#define _PORT_PCS_DW12_LN23_B 0x6C630
2330#define _PORT_PCS_DW12_LN23_C 0x6CA30
2331#define _PORT_PCS_DW12_GRP_A 0x162c30
2332#define _PORT_PCS_DW12_GRP_B 0x6CC30
2333#define _PORT_PCS_DW12_GRP_C 0x6CE30
2334#define LANESTAGGER_STRAP_OVRD (1 << 6)
2335#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002336#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2337 _PORT_PCS_DW12_LN01_B, \
2338 _PORT_PCS_DW12_LN01_C)
2339#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2340 _PORT_PCS_DW12_LN23_B, \
2341 _PORT_PCS_DW12_LN23_C)
2342#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2343 _PORT_PCS_DW12_GRP_B, \
2344 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302345
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302346/* BXT PHY TX registers */
2347#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2348 ((lane) & 1) * 0x80)
2349
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302350#define _PORT_TX_DW2_LN0_A 0x162508
2351#define _PORT_TX_DW2_LN0_B 0x6C508
2352#define _PORT_TX_DW2_LN0_C 0x6C908
2353#define _PORT_TX_DW2_GRP_A 0x162D08
2354#define _PORT_TX_DW2_GRP_B 0x6CD08
2355#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002356#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2357 _PORT_TX_DW2_LN0_B, \
2358 _PORT_TX_DW2_LN0_C)
2359#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2360 _PORT_TX_DW2_GRP_B, \
2361 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302362#define MARGIN_000_SHIFT 16
2363#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2364#define UNIQ_TRANS_SCALE_SHIFT 8
2365#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2366
2367#define _PORT_TX_DW3_LN0_A 0x16250C
2368#define _PORT_TX_DW3_LN0_B 0x6C50C
2369#define _PORT_TX_DW3_LN0_C 0x6C90C
2370#define _PORT_TX_DW3_GRP_A 0x162D0C
2371#define _PORT_TX_DW3_GRP_B 0x6CD0C
2372#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002373#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2374 _PORT_TX_DW3_LN0_B, \
2375 _PORT_TX_DW3_LN0_C)
2376#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2377 _PORT_TX_DW3_GRP_B, \
2378 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302379#define SCALE_DCOMP_METHOD (1 << 26)
2380#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302381
2382#define _PORT_TX_DW4_LN0_A 0x162510
2383#define _PORT_TX_DW4_LN0_B 0x6C510
2384#define _PORT_TX_DW4_LN0_C 0x6C910
2385#define _PORT_TX_DW4_GRP_A 0x162D10
2386#define _PORT_TX_DW4_GRP_B 0x6CD10
2387#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002388#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2389 _PORT_TX_DW4_LN0_B, \
2390 _PORT_TX_DW4_LN0_C)
2391#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2392 _PORT_TX_DW4_GRP_B, \
2393 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302394#define DEEMPH_SHIFT 24
2395#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2396
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002397#define _PORT_TX_DW5_LN0_A 0x162514
2398#define _PORT_TX_DW5_LN0_B 0x6C514
2399#define _PORT_TX_DW5_LN0_C 0x6C914
2400#define _PORT_TX_DW5_GRP_A 0x162D14
2401#define _PORT_TX_DW5_GRP_B 0x6CD14
2402#define _PORT_TX_DW5_GRP_C 0x6CF14
2403#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2404 _PORT_TX_DW5_LN0_B, \
2405 _PORT_TX_DW5_LN0_C)
2406#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2407 _PORT_TX_DW5_GRP_B, \
2408 _PORT_TX_DW5_GRP_C)
2409#define DCC_DELAY_RANGE_1 (1 << 9)
2410#define DCC_DELAY_RANGE_2 (1 << 8)
2411
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302412#define _PORT_TX_DW14_LN0_A 0x162538
2413#define _PORT_TX_DW14_LN0_B 0x6C538
2414#define _PORT_TX_DW14_LN0_C 0x6C938
2415#define LATENCY_OPTIM_SHIFT 30
2416#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002417#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2418 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2419 _PORT_TX_DW14_LN0_C) + \
2420 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302421
David Weinehallf8896f52015-06-25 11:11:03 +03002422/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002423#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002424/* SKL VccIO mask */
2425#define SKL_VCCIO_MASK 0x1
2426/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002427#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002428/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002429#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2430#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002431/* Balance leg disable bits */
2432#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002433#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002434
Jesse Barnes585fb112008-07-29 11:54:06 -07002435/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002436 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002437 * [0-7] @ 0x2000 gen2,gen3
2438 * [8-15] @ 0x3000 945,g33,pnv
2439 *
2440 * [0-15] @ 0x3000 gen4,gen5
2441 *
2442 * [0-15] @ 0x100000 gen6,vlv,chv
2443 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002444 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002445#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002446#define I830_FENCE_START_MASK 0x07f80000
2447#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002448#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002449#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002450#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002451#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002452#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002453#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002454
2455#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002456#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002457
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002458#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2459#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002460#define I965_FENCE_PITCH_SHIFT 2
2461#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002462#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002463#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002465#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2466#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002467#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002468#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002469
Deepak S2b6b3a02014-05-27 15:59:30 +05302470
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002471/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002472#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002473#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002474#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002475#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2476#define TILECTL_BACKSNOOP_DIS (1 << 3)
2477
Jesse Barnesde151cf2008-11-12 10:03:55 -08002478/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002479 * Instruction and interrupt control regs
2480 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002481#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002482#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2483#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002484#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002485#define PRB0_BASE (0x2030 - 0x30)
2486#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2487#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2488#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2489#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2490#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2491#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002492#define RENDER_RING_BASE 0x02000
2493#define BSD_RING_BASE 0x04000
2494#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002495#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002496#define GEN11_BSD_RING_BASE 0x1c0000
2497#define GEN11_BSD2_RING_BASE 0x1c4000
2498#define GEN11_BSD3_RING_BASE 0x1d0000
2499#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002500#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002501#define GEN11_VEBOX_RING_BASE 0x1c8000
2502#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002503#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002504#define RING_TAIL(base) _MMIO((base) + 0x30)
2505#define RING_HEAD(base) _MMIO((base) + 0x34)
2506#define RING_START(base) _MMIO((base) + 0x38)
2507#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002508#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002509#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2510#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2511#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002512#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2513#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2514#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2515#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2516#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2517#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2518#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2519#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2520#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2521#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2522#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2523#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002524#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002525#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2526#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2527#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2528#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2529#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002530#define RESET_CTL_CAT_ERROR REG_BIT(2)
2531#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2532#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2533
Mika Kuoppala39e78232018-06-07 20:24:44 +03002534#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002536#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002537#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002538#define GEN7_WR_WATERMARK _MMIO(0x4028)
2539#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2540#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002541#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2542#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002543#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2544#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002545/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002546#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002547#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002548#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2549#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002551#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002552#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2553#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002554#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002555#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002556#define GEN8_RING_FAULT_REG _MMIO(0x4094)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002557#define GEN12_RING_FAULT_REG _MMIO(0xcec4)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002558#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002559#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002560#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2561#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002562#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002563#define DONE_REG _MMIO(0x40b0)
Mika Kuoppala811bb3d2019-10-29 18:38:41 +02002564#define GEN12_GAM_DONE _MMIO(0xcf68)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002565#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2566#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002567#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Michel Thierryb41e63d2019-08-17 02:38:54 -07002568#define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002569#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2570#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2571#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002572#define RING_ACTHD(base) _MMIO((base) + 0x74)
2573#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2574#define RING_NOPID(base) _MMIO((base) + 0x94)
2575#define RING_IMR(base) _MMIO((base) + 0xa8)
2576#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2577#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2578#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002579#define TAIL_ADDR 0x001FFFF8
2580#define HEAD_WRAP_COUNT 0xFFE00000
2581#define HEAD_WRAP_ONE 0x00200000
2582#define HEAD_ADDR 0x001FFFFC
2583#define RING_NR_PAGES 0x001FF000
2584#define RING_REPORT_MASK 0x00000006
2585#define RING_REPORT_64K 0x00000002
2586#define RING_REPORT_128K 0x00000004
2587#define RING_NO_REPORT 0x00000000
2588#define RING_VALID_MASK 0x00000001
2589#define RING_VALID 0x00000001
2590#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002591#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2592#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2593#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002594
Michał Winiarski74b20892019-09-26 12:06:33 +02002595/* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2596#define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2597#define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2598
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002599#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Mika Kuoppala6b441c62019-10-24 14:03:31 +03002600#define RING_FORCE_TO_NONPRIV_ADDRESS_MASK REG_GENMASK(25, 2)
John Harrison1e2b7f42019-07-12 00:07:43 -07002601#define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2602#define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2603#define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2604#define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2605#define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
John Harrison5380d0b2019-06-17 18:01:05 -07002606#define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2607#define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2608#define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2609#define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
John Harrison1e2b7f42019-07-12 00:07:43 -07002610#define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2611#define RING_FORCE_TO_NONPRIV_MASK_VALID \
2612 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2613 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
Arun Siluvery33136b02016-01-21 21:43:47 +00002614#define RING_MAX_NONPRIV_SLOTS 12
2615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002616#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002617
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002618#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002619#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002620
Matthew Auld9a6330c2017-10-06 23:18:22 +01002621#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2622#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002623#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002624
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002625#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002626#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2627#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2628#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002629
Chris Wilson8168bd42010-11-11 17:54:52 +00002630#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002631#define PRB0_TAIL _MMIO(0x2030)
2632#define PRB0_HEAD _MMIO(0x2034)
2633#define PRB0_START _MMIO(0x2038)
2634#define PRB0_CTL _MMIO(0x203c)
2635#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2636#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2637#define PRB1_START _MMIO(0x2048) /* 915+ only */
2638#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002639#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002640#define IPEIR_I965 _MMIO(0x2064)
2641#define IPEHR_I965 _MMIO(0x2068)
2642#define GEN7_SC_INSTDONE _MMIO(0x7100)
2643#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2644#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002645#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2646#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2647#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2648#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2649#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002650#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2651#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2652#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2653#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002654#define RING_IPEIR(base) _MMIO((base) + 0x64)
2655#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002656/*
2657 * On GEN4, only the render ring INSTDONE exists and has a different
2658 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002659 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002660 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002661#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2662#define RING_INSTPS(base) _MMIO((base) + 0x70)
2663#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2664#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2665#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2666#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002667#define INSTPS _MMIO(0x2070) /* 965+ only */
2668#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2669#define ACTHD_I965 _MMIO(0x2074)
2670#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002671#define HWS_ADDRESS_MASK 0xfffff000
2672#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002674#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002675#define IPEIR(base) _MMIO((base) + 0x88)
2676#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002677#define GEN2_INSTDONE _MMIO(0x2090)
2678#define NOPID _MMIO(0x2094)
2679#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002680#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002681#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002682#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002683#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2684#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2685#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2686#define RING_BBADDR(base) _MMIO((base) + 0x140)
2687#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2688#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2689#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2690#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2691#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002693#define ERROR_GEN6 _MMIO(0x40a0)
2694#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002695#define ERR_INT_POISON (1 << 31)
2696#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2697#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2698#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2699#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2700#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2701#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2702#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2703#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2704#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002706#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2707#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002708#define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2709#define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002710#define FAULT_VA_HIGH_BITS (0xf << 0)
2711#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002712
Lionel Landwerlinba1d18e2019-10-25 15:17:18 +03002713#define GEN12_AUX_ERR_DBG _MMIO(0x43f4)
2714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002715#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002716#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002717
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002718#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2719#define CLAIM_ER_CLR (1 << 31)
2720#define CLAIM_ER_OVERFLOW (1 << 16)
2721#define CLAIM_ER_CTR_MASK 0xffff
2722
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002723#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002724/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002725#define DERRMR_PIPEA_SCANLINE (1 << 0)
2726#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2727#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2728#define DERRMR_PIPEA_VBLANK (1 << 3)
2729#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002730#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002731#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2732#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2733#define DERRMR_PIPEB_VBLANK (1 << 11)
2734#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002735/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002736#define DERRMR_PIPEC_SCANLINE (1 << 14)
2737#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2738#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2739#define DERRMR_PIPEC_VBLANK (1 << 21)
2740#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002741
Chris Wilson0f3b6842013-01-15 12:05:55 +00002742
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002743/* GM45+ chicken bits -- debug workaround bits that may be required
2744 * for various sorts of correct behavior. The top 16 bits of each are
2745 * the enables for writing to the corresponding low bit.
2746 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002747#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002748#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002749#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002750
2751#define FF_SLICE_CHICKEN _MMIO(0x2088)
2752#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2753
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002754/* Disables pipelining of read flushes past the SF-WIZ interface.
2755 * Required on all Ironlake steppings according to the B-Spec, but the
2756 * particular danger of not doing so is not specified.
2757 */
2758# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002759#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002760#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002761#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002762#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002763#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002764#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002765#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002766
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002767#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002768# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002769# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002770# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302771# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002772# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002773
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002774#define GEN6_GT_MODE _MMIO(0x20d0)
2775#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002776#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2777#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2778#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2779#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002780#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002781#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002782#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2783#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002784
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002785/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2786#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2787#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002788#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002789
Tim Goreb1e429f2016-03-21 14:37:29 +00002790/* WaClearTdlStateAckDirtyBits */
2791#define GEN8_STATE_ACK _MMIO(0x20F0)
2792#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2793#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2794#define GEN9_STATE_ACK_TDL0 (1 << 12)
2795#define GEN9_STATE_ACK_TDL1 (1 << 13)
2796#define GEN9_STATE_ACK_TDL2 (1 << 14)
2797#define GEN9_STATE_ACK_TDL3 (1 << 15)
2798#define GEN9_SUBSLICE_TDL_ACK_BITS \
2799 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2800 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2801
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002802#define GFX_MODE _MMIO(0x2520)
2803#define GFX_MODE_GEN7 _MMIO(0x229c)
Tvrtko Ursulindbc65182019-06-07 09:45:20 +01002804#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002805#define GFX_RUN_LIST_ENABLE (1 << 15)
2806#define GFX_INTERRUPT_STEERING (1 << 14)
2807#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2808#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2809#define GFX_REPLAY_MODE (1 << 11)
2810#define GFX_PSMI_GRANULARITY (1 << 10)
2811#define GFX_PPGTT_ENABLE (1 << 9)
2812#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002813
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002814#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2815#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2816#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2817#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002818
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002819#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002820
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002821#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2822#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2823#define SCPD0 _MMIO(0x209c) /* 915+ only */
Ville Syrjälä7d423af2019-10-03 17:02:31 +03002824#define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002825#define GEN2_IER _MMIO(0x20a0)
2826#define GEN2_IIR _MMIO(0x20a4)
2827#define GEN2_IMR _MMIO(0x20a8)
2828#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002829#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002830#define GINT_DIS (1 << 22)
2831#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002832#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2833#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2834#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2835#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2836#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2837#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2838#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302839#define VLV_PCBR_ADDR_SHIFT 12
2840
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002841#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002842#define EIR _MMIO(0x20b0)
2843#define EMR _MMIO(0x20b4)
2844#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002845#define GM45_ERROR_PAGE_TABLE (1 << 5)
2846#define GM45_ERROR_MEM_PRIV (1 << 4)
2847#define I915_ERROR_PAGE_TABLE (1 << 4)
2848#define GM45_ERROR_CP_PRIV (1 << 3)
2849#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2850#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002851#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002852#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2853#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002854 will not assert AGPBUSY# and will only
2855 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002856#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2857#define INSTPM_TLB_INVALIDATE (1 << 9)
2858#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002859#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002860#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002861#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2862#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2863#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002864#define FW_BLC _MMIO(0x20d8)
2865#define FW_BLC2 _MMIO(0x20dc)
2866#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002867#define FW_BLC_SELF_EN_MASK (1 << 31)
2868#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2869#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002870#define MM_BURST_LENGTH 0x00700000
2871#define MM_FIFO_WATERMARK 0x0001F000
2872#define LM_BURST_LENGTH 0x00000700
2873#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002874#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002875
Mahesh Kumar78005492018-01-30 11:49:14 -02002876#define MBUS_ABOX_CTL _MMIO(0x45038)
2877#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2878#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2879#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2880#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2881#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2882#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2883#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2884#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2885
2886#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2887#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2888#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2889 _PIPEB_MBUS_DBOX_CTL)
2890#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2891#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2892#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2893#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2894#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2895#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2896
2897#define MBUS_UBOX_CTL _MMIO(0x4503C)
2898#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2899#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2900
Keith Packard45503de2010-07-19 21:12:35 -07002901/* Make render/texture TLB fetches lower priorty than associated data
2902 * fetches. This is not turned on by default
2903 */
2904#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2905
2906/* Isoch request wait on GTT enable (Display A/B/C streams).
2907 * Make isoch requests stall on the TLB update. May cause
2908 * display underruns (test mode only)
2909 */
2910#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2911
2912/* Block grant count for isoch requests when block count is
2913 * set to a finite value.
2914 */
2915#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2916#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2917#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2918#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2919#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2920
2921/* Enable render writes to complete in C2/C3/C4 power states.
2922 * If this isn't enabled, render writes are prevented in low
2923 * power states. That seems bad to me.
2924 */
2925#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2926
2927/* This acknowledges an async flip immediately instead
2928 * of waiting for 2TLB fetches.
2929 */
2930#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2931
2932/* Enables non-sequential data reads through arbiter
2933 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002934#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002935
2936/* Disable FSB snooping of cacheable write cycles from binner/render
2937 * command stream
2938 */
2939#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2940
2941/* Arbiter time slice for non-isoch streams */
2942#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2943#define MI_ARB_TIME_SLICE_1 (0 << 5)
2944#define MI_ARB_TIME_SLICE_2 (1 << 5)
2945#define MI_ARB_TIME_SLICE_4 (2 << 5)
2946#define MI_ARB_TIME_SLICE_6 (3 << 5)
2947#define MI_ARB_TIME_SLICE_8 (4 << 5)
2948#define MI_ARB_TIME_SLICE_10 (5 << 5)
2949#define MI_ARB_TIME_SLICE_14 (6 << 5)
2950#define MI_ARB_TIME_SLICE_16 (7 << 5)
2951
2952/* Low priority grace period page size */
2953#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2954#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2955
2956/* Disable display A/B trickle feed */
2957#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2958
2959/* Set display plane priority */
2960#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2961#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002963#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002964#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2965#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002967#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002968#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2969#define CM0_IZ_OPT_DISABLE (1 << 6)
2970#define CM0_ZR_OPT_DISABLE (1 << 5)
2971#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2972#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2973#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2974#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2975#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002976#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2977#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002978#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002979#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01002980#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002981#define ECO_GATING_CX_ONLY (1 << 3)
2982#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002983
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002984#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002985#define RC_OP_FLUSH_ENABLE (1 << 0)
2986#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002987#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002988#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2989#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2990#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002991
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002992#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002993#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002994#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002995
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002996#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002997#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Mika Kuoppala99db8c592019-10-15 18:44:48 +03002998#define GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002999#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003000#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02003001
Robert Bragg19f81df2017-06-13 12:23:03 +01003002#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
3003#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
3004
Talha Nassar0b904c82019-01-31 17:08:44 -08003005#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
3006#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
3007
Deepak S693d11c2015-01-16 20:42:16 +05303008/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00003009#define HSW_PAVP_FUSE1 _MMIO(0x911C)
3010#define HSW_F1_EU_DIS_SHIFT 16
3011#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
3012#define HSW_F1_EU_DIS_10EUS 0
3013#define HSW_F1_EU_DIS_8EUS 1
3014#define HSW_F1_EU_DIS_6EUS 2
3015
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003016#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08003017#define CHV_FGT_DISABLE_SS0 (1 << 10)
3018#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05303019#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
3020#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
3021#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
3022#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
3023#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
3024#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
3025#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
3026#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
3027
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003028#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003029#define GEN8_F2_SS_DIS_SHIFT 21
3030#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06003031#define GEN8_F2_S_ENA_SHIFT 25
3032#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
3033
3034#define GEN9_F2_SS_DIS_SHIFT 20
3035#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
3036
Ben Widawsky4e9767b2017-09-20 11:35:24 -07003037#define GEN10_F2_S_ENA_SHIFT 22
3038#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
3039#define GEN10_F2_SS_DIS_SHIFT 18
3040#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
3041
Yunwei Zhangfe864b72018-05-18 15:41:25 -07003042#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
3043#define GEN10_L3BANK_PAIR_COUNT 4
3044#define GEN10_L3BANK_MASK 0x0F
3045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003046#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003047#define GEN8_EU_DIS0_S0_MASK 0xffffff
3048#define GEN8_EU_DIS0_S1_SHIFT 24
3049#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
3050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003051#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003052#define GEN8_EU_DIS1_S1_MASK 0xffff
3053#define GEN8_EU_DIS1_S2_SHIFT 16
3054#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
3055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003056#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02003057#define GEN8_EU_DIS2_S2_MASK 0xff
3058
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003059#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06003060
Ben Widawsky4e9767b2017-09-20 11:35:24 -07003061#define GEN10_EU_DISABLE3 _MMIO(0x9140)
3062#define GEN10_EU_DIS_SS_MASK 0xff
3063
Oscar Mateo26376a72018-03-16 14:14:49 +02003064#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
3065#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
3066#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07003067#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02003068
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07003069#define GEN11_EU_DISABLE _MMIO(0x9134)
3070#define GEN11_EU_DIS_MASK 0xFF
3071
3072#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
3073#define GEN11_GT_S_ENA_MASK 0xFF
3074
3075#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
3076
Daniele Ceraolo Spurio601734f2019-09-13 08:51:37 +01003077#define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
3078
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003079#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01003080#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
3081#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
3082#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
3083#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003084
Ben Widawskycc609d52013-05-28 19:22:29 -07003085/* On modern GEN architectures interrupt control consists of two sets
3086 * of registers. The first set pertains to the ring generating the
3087 * interrupt. The second control is for the functional block generating the
3088 * interrupt. These are PM, GT, DE, etc.
3089 *
3090 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3091 * GT interrupt bits, so we don't need to duplicate the defines.
3092 *
3093 * These defines should cover us well from SNB->HSW with minor exceptions
3094 * it can also work on ILK.
3095 */
3096#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3097#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3098#define GT_BLT_USER_INTERRUPT (1 << 22)
3099#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3100#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003101#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01003102#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07003103#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3104#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
3105#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
3106#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3107#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3108#define GT_RENDER_USER_INTERRUPT (1 << 0)
3109
Ben Widawsky12638c52013-05-28 19:22:31 -07003110#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3111#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3112
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003113#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003114 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003115 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003116
Ben Widawskycc609d52013-05-28 19:22:29 -07003117/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003118#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03003119
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003120#define I915_PM_INTERRUPT (1 << 31)
3121#define I915_ISP_INTERRUPT (1 << 22)
3122#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3123#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3124#define I915_MIPIC_INTERRUPT (1 << 19)
3125#define I915_MIPIA_INTERRUPT (1 << 18)
3126#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3127#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3128#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3129#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003130#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3131#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3132#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3133#define I915_HWB_OOM_INTERRUPT (1 << 13)
3134#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3135#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3136#define I915_MISC_INTERRUPT (1 << 11)
3137#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3138#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3139#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3140#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3141#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3142#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3143#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3144#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3145#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3146#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3147#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3148#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3149#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3150#define I915_DEBUG_INTERRUPT (1 << 2)
3151#define I915_WINVALID_INTERRUPT (1 << 1)
3152#define I915_USER_INTERRUPT (1 << 1)
3153#define I915_ASLE_INTERRUPT (1 << 0)
3154#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003155
Jerome Anandeef57322017-01-25 04:27:49 +05303156#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3157#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3158
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003159/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003160#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3161#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3162
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003163#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3164#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3165#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3166#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3167 _VLV_AUD_PORT_EN_B_DBG, \
3168 _VLV_AUD_PORT_EN_C_DBG, \
3169 _VLV_AUD_PORT_EN_D_DBG)
3170#define VLV_AMP_MUTE (1 << 1)
3171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003172#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003173
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003174#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003175#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003176#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003177#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3178#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3179#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3180#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003181#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003182#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3183#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3184#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3185#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3186#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3187#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3188#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3189#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003190
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003191/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003192 * Framebuffer compression (915+ only)
3193 */
3194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003195#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3196#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3197#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003198#define FBC_CTL_EN (1 << 31)
3199#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003200#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003201#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3202#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07003203#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003204#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003205#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003206#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003207#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003208#define FBC_STAT_COMPRESSING (1 << 31)
3209#define FBC_STAT_COMPRESSED (1 << 30)
3210#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003211#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003212#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003213#define FBC_CTL_FENCE_DBL (0 << 4)
3214#define FBC_CTL_IDLE_IMM (0 << 2)
3215#define FBC_CTL_IDLE_FULL (1 << 2)
3216#define FBC_CTL_IDLE_LINE (2 << 2)
3217#define FBC_CTL_IDLE_DEBUG (3 << 2)
3218#define FBC_CTL_CPU_FENCE (1 << 1)
3219#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003220#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3221#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003222
3223#define FBC_LL_SIZE (1536)
3224
Mika Kuoppala44fff992016-06-07 17:19:09 +03003225#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003226#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003227
Jesse Barnes74dff282009-09-14 15:39:40 -07003228/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003229#define DPFC_CB_BASE _MMIO(0x3200)
3230#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003231#define DPFC_CTL_EN (1 << 31)
3232#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3233#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3234#define DPFC_CTL_FENCE_EN (1 << 29)
3235#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3236#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3237#define DPFC_SR_EN (1 << 10)
3238#define DPFC_CTL_LIMIT_1X (0 << 6)
3239#define DPFC_CTL_LIMIT_2X (1 << 6)
3240#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003241#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003242#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003243#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3244#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3245#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3246#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003247#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003248#define DPFC_INVAL_SEG_SHIFT (16)
3249#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3250#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003251#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003252#define DPFC_STATUS2 _MMIO(0x3214)
3253#define DPFC_FENCE_YOFF _MMIO(0x3218)
3254#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003255#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003256
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003257/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003258#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3259#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003260#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003261/* The bit 28-8 is reserved */
3262#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003263#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3264#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003265#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3266#define IVB_FBC_STATUS2 _MMIO(0x43214)
3267#define IVB_FBC_COMP_SEG_MASK 0x7ff
3268#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003269#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3270#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003271#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
Matt Ropercc49abc2019-06-12 11:36:31 -07003272#define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003273#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003274#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003275#define ILK_FBC_RT_VALID (1 << 0)
3276#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003277
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003278#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003279#define ILK_FBCQ_DIS (1 << 22)
3280#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003281
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003282
Jesse Barnes585fb112008-07-29 11:54:06 -07003283/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003284 * Framebuffer compression for Sandybridge
3285 *
3286 * The following two registers are of type GTTMMADR
3287 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003288#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003289#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003290#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003291
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003292/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003293#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003295#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003296#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003297
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003298#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003299#define FBC_REND_NUKE (1 << 2)
3300#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003301
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003302/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003303 * GPIO regs
3304 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003305#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3306 4 * (gpio))
3307
Jesse Barnes585fb112008-07-29 11:54:06 -07003308# define GPIO_CLOCK_DIR_MASK (1 << 0)
3309# define GPIO_CLOCK_DIR_IN (0 << 1)
3310# define GPIO_CLOCK_DIR_OUT (1 << 1)
3311# define GPIO_CLOCK_VAL_MASK (1 << 2)
3312# define GPIO_CLOCK_VAL_OUT (1 << 3)
3313# define GPIO_CLOCK_VAL_IN (1 << 4)
3314# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3315# define GPIO_DATA_DIR_MASK (1 << 8)
3316# define GPIO_DATA_DIR_IN (0 << 9)
3317# define GPIO_DATA_DIR_OUT (1 << 9)
3318# define GPIO_DATA_VAL_MASK (1 << 10)
3319# define GPIO_DATA_VAL_OUT (1 << 11)
3320# define GPIO_DATA_VAL_IN (1 << 12)
3321# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3322
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003323#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003324#define GMBUS_AKSV_SELECT (1 << 11)
3325#define GMBUS_RATE_100KHZ (0 << 8)
3326#define GMBUS_RATE_50KHZ (1 << 8)
3327#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3328#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3329#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303330#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003332#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003333#define GMBUS_SW_CLR_INT (1 << 31)
3334#define GMBUS_SW_RDY (1 << 30)
3335#define GMBUS_ENT (1 << 29) /* enable timeout */
3336#define GMBUS_CYCLE_NONE (0 << 25)
3337#define GMBUS_CYCLE_WAIT (1 << 25)
3338#define GMBUS_CYCLE_INDEX (2 << 25)
3339#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003340#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003341#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303342#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003343#define GMBUS_SLAVE_INDEX_SHIFT 8
3344#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003345#define GMBUS_SLAVE_READ (1 << 0)
3346#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003347#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003348#define GMBUS_INUSE (1 << 15)
3349#define GMBUS_HW_WAIT_PHASE (1 << 14)
3350#define GMBUS_STALL_TIMEOUT (1 << 13)
3351#define GMBUS_INT (1 << 12)
3352#define GMBUS_HW_RDY (1 << 11)
3353#define GMBUS_SATOER (1 << 10)
3354#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003355#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3356#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003357#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3358#define GMBUS_NAK_EN (1 << 3)
3359#define GMBUS_IDLE_EN (1 << 2)
3360#define GMBUS_HW_WAIT_EN (1 << 1)
3361#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003362#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003363#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003364
Jesse Barnes585fb112008-07-29 11:54:06 -07003365/*
3366 * Clock control & power management
3367 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003368#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3369#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3370#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003371#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003373#define VGA0 _MMIO(0x6000)
3374#define VGA1 _MMIO(0x6004)
3375#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003376#define VGA0_PD_P2_DIV_4 (1 << 7)
3377#define VGA0_PD_P1_DIV_2 (1 << 5)
3378#define VGA0_PD_P1_SHIFT 0
3379#define VGA0_PD_P1_MASK (0x1f << 0)
3380#define VGA1_PD_P2_DIV_4 (1 << 15)
3381#define VGA1_PD_P1_DIV_2 (1 << 13)
3382#define VGA1_PD_P1_SHIFT 8
3383#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003384#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003385#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3386#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003387#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003388#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003389#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003390#define DPLL_VGA_MODE_DIS (1 << 28)
3391#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3392#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3393#define DPLL_MODE_MASK (3 << 26)
3394#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3395#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3396#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3397#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3398#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3399#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003400#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003401#define DPLL_LOCK_VLV (1 << 15)
3402#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3403#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3404#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003405#define DPLL_PORTC_READY_MASK (0xf << 4)
3406#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003407
Jesse Barnes585fb112008-07-29 11:54:06 -07003408#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003409
3410/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003411#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003412#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003413#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003414#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003415#define PHY_LDO_DELAY_0NS 0x0
3416#define PHY_LDO_DELAY_200NS 0x1
3417#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003418#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3419#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003420#define PHY_CH_SU_PSR 0x1
3421#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003422#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003423#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003424#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003425#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3426#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3427#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003428
Jesse Barnes585fb112008-07-29 11:54:06 -07003429/*
3430 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3431 * this field (only one bit may be set).
3432 */
3433#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3434#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003435#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003436/* i830, required in DVO non-gang */
3437#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3438#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3439#define PLL_REF_INPUT_DREFCLK (0 << 13)
3440#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3441#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3442#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3443#define PLL_REF_INPUT_MASK (3 << 13)
3444#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003445/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003446# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3447# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003448# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003449# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3450# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3451
Jesse Barnes585fb112008-07-29 11:54:06 -07003452/*
3453 * Parallel to Serial Load Pulse phase selection.
3454 * Selects the phase for the 10X DPLL clock for the PCIe
3455 * digital display port. The range is 4 to 13; 10 or more
3456 * is just a flip delay. The default is 6
3457 */
3458#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3459#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3460/*
3461 * SDVO multiplier for 945G/GM. Not used on 965.
3462 */
3463#define SDVO_MULTIPLIER_MASK 0x000000ff
3464#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3465#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003466
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003467#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3468#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3469#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003470#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003471
Jesse Barnes585fb112008-07-29 11:54:06 -07003472/*
3473 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3474 *
3475 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3476 */
3477#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3478#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3479/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3480#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3481#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3482/*
3483 * SDVO/UDI pixel multiplier.
3484 *
3485 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3486 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3487 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3488 * dummy bytes in the datastream at an increased clock rate, with both sides of
3489 * the link knowing how many bytes are fill.
3490 *
3491 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3492 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3493 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3494 * through an SDVO command.
3495 *
3496 * This register field has values of multiplication factor minus 1, with
3497 * a maximum multiplier of 5 for SDVO.
3498 */
3499#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3500#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3501/*
3502 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3503 * This best be set to the default value (3) or the CRT won't work. No,
3504 * I don't entirely understand what this does...
3505 */
3506#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3507#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003508
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003509#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3510
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003511#define _FPA0 0x6040
3512#define _FPA1 0x6044
3513#define _FPB0 0x6048
3514#define _FPB1 0x604c
3515#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3516#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003517#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003518#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003519#define FP_N_DIV_SHIFT 16
3520#define FP_M1_DIV_MASK 0x00003f00
3521#define FP_M1_DIV_SHIFT 8
3522#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003523#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003524#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003525#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003526#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3527#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3528#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3529#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3530#define DPLLB_TEST_N_BYPASS (1 << 19)
3531#define DPLLB_TEST_M_BYPASS (1 << 18)
3532#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3533#define DPLLA_TEST_N_BYPASS (1 << 3)
3534#define DPLLA_TEST_M_BYPASS (1 << 2)
3535#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003536#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003537#define DSTATE_GFX_RESET_I830 (1 << 6)
3538#define DSTATE_PLL_D3_OFF (1 << 3)
3539#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3540#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003541#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003542# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3543# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3544# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3545# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3546# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3547# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3548# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003549# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003550# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3551# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3552# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3553# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3554# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3555# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3556# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3557# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3558# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3559# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3560# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3561# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3562# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3563# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3564# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3565# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3566# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3567# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3568# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3569# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3570# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003571/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003572 * This bit must be set on the 830 to prevent hangs when turning off the
3573 * overlay scaler.
3574 */
3575# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3576# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3577# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3578# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3579# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3580
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003581#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003582# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3583# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3584# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3585# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3586# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3587# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3588# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3589# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3590# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003591/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003592# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3593# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3594# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3595# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003596/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003597# define SV_CLOCK_GATE_DISABLE (1 << 0)
3598# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3599# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3600# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3601# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3602# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3603# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3604# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3605# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3606# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3607# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3608# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3609# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3610# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3611# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3612# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3613# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3614# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3615
3616# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003617/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003618# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3619# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3620# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3621# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3622# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3623# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003624/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003625# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3626# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3627# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3628# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3629# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3630# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3631# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3632# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3633# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3634# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3635# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3636# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3637# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3638# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3639# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3640# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3641# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3642# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3643# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003645#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003646#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3647#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3648#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003649
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003650#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003651#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3652
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003653#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3654#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003655
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003656#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003657#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003658
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003659#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003661#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003662#define CDCLK_FREQ_SHIFT 4
3663#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3664#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003665
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003666#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003667#define PFI_CREDIT_63 (9 << 28) /* chv only */
3668#define PFI_CREDIT_31 (8 << 28) /* chv only */
3669#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3670#define PFI_CREDIT_RESEND (1 << 27)
3671#define VGA_FAST_MODE_DISABLE (1 << 14)
3672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003673#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003674
Jesse Barnes585fb112008-07-29 11:54:06 -07003675/*
3676 * Palette regs
3677 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003678#define _PALETTE_A 0xa000
3679#define _PALETTE_B 0xa800
3680#define _CHV_PALETTE_C 0xc000
Swati Sharma8efd0692019-09-09 17:31:42 +05303681#define PALETTE_RED_MASK REG_GENMASK(23, 16)
3682#define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3683#define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003684#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003685 _PICK((pipe), _PALETTE_A, \
3686 _PALETTE_B, _CHV_PALETTE_C) + \
3687 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003688
Eric Anholt673a3942008-07-30 12:06:12 -07003689/* MCH MMIO space */
3690
3691/*
3692 * MCHBAR mirror.
3693 *
3694 * This mirrors the MCHBAR MMIO space whose location is determined by
3695 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3696 * every way. It is not accessible from the CP register read instructions.
3697 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003698 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3699 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003700 */
3701#define MCHBAR_MIRROR_BASE 0x10000
3702
Yuanhan Liu13982612010-12-15 15:42:31 +08003703#define MCHBAR_MIRROR_BASE_SNB 0x140000
3704
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003705#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3706#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003707#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3708#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003709#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003710
Chris Wilson3ebecd02013-04-12 19:10:13 +01003711/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003712#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003713
Ville Syrjälä646b4262014-04-25 20:14:30 +03003714/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003715#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003716#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3717#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3718#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3719#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3720#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003721#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003722#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003723#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003724
Ville Syrjälä646b4262014-04-25 20:14:30 +03003725/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003726#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003727#define CSHRDDR3CTL_DDR3 (1 << 2)
3728
Ville Syrjälä646b4262014-04-25 20:14:30 +03003729/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003730#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3731#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003732
Ville Syrjälä646b4262014-04-25 20:14:30 +03003733/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003734#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3735#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3736#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003737#define MAD_DIMM_ECC_MASK (0x3 << 24)
3738#define MAD_DIMM_ECC_OFF (0x0 << 24)
3739#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3740#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3741#define MAD_DIMM_ECC_ON (0x3 << 24)
3742#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3743#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3744#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3745#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3746#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3747#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3748#define MAD_DIMM_A_SELECT (0x1 << 16)
3749/* DIMM sizes are in multiples of 256mb. */
3750#define MAD_DIMM_B_SIZE_SHIFT 8
3751#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3752#define MAD_DIMM_A_SIZE_SHIFT 0
3753#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3754
Ville Syrjälä646b4262014-04-25 20:14:30 +03003755/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003756#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003757#define MCH_SSKPD_WM0_MASK 0x3f
3758#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003759
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003760#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003761
Keith Packardb11248d2009-06-11 22:28:56 -07003762/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003763#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003764#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003765#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3766#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3767#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3768#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003769#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003770#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003771/*
3772 * Note that on at least on ELK the below value is reported for both
3773 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3774 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3775 */
3776#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003777#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003778#define CLKCFG_MEM_533 (1 << 4)
3779#define CLKCFG_MEM_667 (2 << 4)
3780#define CLKCFG_MEM_800 (3 << 4)
3781#define CLKCFG_MEM_MASK (7 << 4)
3782
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003783#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3784#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003785
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003787#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788#define TR1 _MMIO(0x11006)
3789#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003790#define TSFS_SLOPE_MASK 0x0000ff00
3791#define TSFS_SLOPE_SHIFT 8
3792#define TSFS_INTR_MASK 0x000000ff
3793
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003794#define CRSTANDVID _MMIO(0x11100)
3795#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003796#define PXVFREQ_PX_MASK 0x7f000000
3797#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003798#define VIDFREQ_BASE _MMIO(0x11110)
3799#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3800#define VIDFREQ2 _MMIO(0x11114)
3801#define VIDFREQ3 _MMIO(0x11118)
3802#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003803#define VIDFREQ_P0_MASK 0x1f000000
3804#define VIDFREQ_P0_SHIFT 24
3805#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3806#define VIDFREQ_P0_CSCLK_SHIFT 20
3807#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3808#define VIDFREQ_P0_CRCLK_SHIFT 16
3809#define VIDFREQ_P1_MASK 0x00001f00
3810#define VIDFREQ_P1_SHIFT 8
3811#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3812#define VIDFREQ_P1_CSCLK_SHIFT 4
3813#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003814#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3815#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003816#define INTTOEXT_MAP3_SHIFT 24
3817#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3818#define INTTOEXT_MAP2_SHIFT 16
3819#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3820#define INTTOEXT_MAP1_SHIFT 8
3821#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3822#define INTTOEXT_MAP0_SHIFT 0
3823#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003824#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003825#define MEMCTL_CMD_MASK 0xe000
3826#define MEMCTL_CMD_SHIFT 13
3827#define MEMCTL_CMD_RCLK_OFF 0
3828#define MEMCTL_CMD_RCLK_ON 1
3829#define MEMCTL_CMD_CHFREQ 2
3830#define MEMCTL_CMD_CHVID 3
3831#define MEMCTL_CMD_VMMOFF 4
3832#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003833#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003834 when command complete */
3835#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3836#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003837#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003838#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003839#define MEMIHYST _MMIO(0x1117c)
3840#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003841#define MEMINT_RSEXIT_EN (1 << 8)
3842#define MEMINT_CX_SUPR_EN (1 << 7)
3843#define MEMINT_CONT_BUSY_EN (1 << 6)
3844#define MEMINT_AVG_BUSY_EN (1 << 5)
3845#define MEMINT_EVAL_CHG_EN (1 << 4)
3846#define MEMINT_MON_IDLE_EN (1 << 3)
3847#define MEMINT_UP_EVAL_EN (1 << 2)
3848#define MEMINT_DOWN_EVAL_EN (1 << 1)
3849#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003850#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003851#define MEM_RSEXIT_MASK 0xc000
3852#define MEM_RSEXIT_SHIFT 14
3853#define MEM_CONT_BUSY_MASK 0x3000
3854#define MEM_CONT_BUSY_SHIFT 12
3855#define MEM_AVG_BUSY_MASK 0x0c00
3856#define MEM_AVG_BUSY_SHIFT 10
3857#define MEM_EVAL_CHG_MASK 0x0300
3858#define MEM_EVAL_BUSY_SHIFT 8
3859#define MEM_MON_IDLE_MASK 0x00c0
3860#define MEM_MON_IDLE_SHIFT 6
3861#define MEM_UP_EVAL_MASK 0x0030
3862#define MEM_UP_EVAL_SHIFT 4
3863#define MEM_DOWN_EVAL_MASK 0x000c
3864#define MEM_DOWN_EVAL_SHIFT 2
3865#define MEM_SW_CMD_MASK 0x0003
3866#define MEM_INT_STEER_GFX 0
3867#define MEM_INT_STEER_CMR 1
3868#define MEM_INT_STEER_SMI 2
3869#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003870#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003871#define MEMINT_RSEXIT (1 << 7)
3872#define MEMINT_CONT_BUSY (1 << 6)
3873#define MEMINT_AVG_BUSY (1 << 5)
3874#define MEMINT_EVAL_CHG (1 << 4)
3875#define MEMINT_MON_IDLE (1 << 3)
3876#define MEMINT_UP_EVAL (1 << 2)
3877#define MEMINT_DOWN_EVAL (1 << 1)
3878#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003879#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003880#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003881#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3882#define MEMMODE_BOOST_FREQ_SHIFT 24
3883#define MEMMODE_IDLE_MODE_MASK 0x00030000
3884#define MEMMODE_IDLE_MODE_SHIFT 16
3885#define MEMMODE_IDLE_MODE_EVAL 0
3886#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003887#define MEMMODE_HWIDLE_EN (1 << 15)
3888#define MEMMODE_SWMODE_EN (1 << 14)
3889#define MEMMODE_RCLK_GATE (1 << 13)
3890#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003891#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3892#define MEMMODE_FSTART_SHIFT 8
3893#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3894#define MEMMODE_FMAX_SHIFT 4
3895#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003896#define RCBMAXAVG _MMIO(0x1119c)
3897#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003898#define SWMEMCMD_RENDER_OFF (0 << 13)
3899#define SWMEMCMD_RENDER_ON (1 << 13)
3900#define SWMEMCMD_SWFREQ (2 << 13)
3901#define SWMEMCMD_TARVID (3 << 13)
3902#define SWMEMCMD_VRM_OFF (4 << 13)
3903#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003904#define CMDSTS (1 << 12)
3905#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003906#define SWFREQ_MASK 0x0380 /* P0-7 */
3907#define SWFREQ_SHIFT 7
3908#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003909#define MEMSTAT_CTG _MMIO(0x111a0)
3910#define RCBMINAVG _MMIO(0x111a0)
3911#define RCUPEI _MMIO(0x111b0)
3912#define RCDNEI _MMIO(0x111b4)
3913#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003914#define RS1EN (1 << 31)
3915#define RS2EN (1 << 30)
3916#define RS3EN (1 << 29)
3917#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3918#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3919#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3920#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3921#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3922#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3923#define RSX_STATUS_MASK (7 << 20)
3924#define RSX_STATUS_ON (0 << 20)
3925#define RSX_STATUS_RC1 (1 << 20)
3926#define RSX_STATUS_RC1E (2 << 20)
3927#define RSX_STATUS_RS1 (3 << 20)
3928#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3929#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3930#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3931#define RSX_STATUS_RSVD2 (7 << 20)
3932#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3933#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3934#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3935#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3936#define RS1CONTSAV_MASK (3 << 14)
3937#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3938#define RS1CONTSAV_RSVD (1 << 14)
3939#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3940#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3941#define NORMSLEXLAT_MASK (3 << 12)
3942#define SLOW_RS123 (0 << 12)
3943#define SLOW_RS23 (1 << 12)
3944#define SLOW_RS3 (2 << 12)
3945#define NORMAL_RS123 (3 << 12)
3946#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3947#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3948#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3949#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3950#define RS_CSTATE_MASK (3 << 4)
3951#define RS_CSTATE_C367_RS1 (0 << 4)
3952#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3953#define RS_CSTATE_RSVD (2 << 4)
3954#define RS_CSTATE_C367_RS2 (3 << 4)
3955#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3956#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003957#define VIDCTL _MMIO(0x111c0)
3958#define VIDSTS _MMIO(0x111c8)
3959#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3960#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003961#define MEMSTAT_VID_MASK 0x7f00
3962#define MEMSTAT_VID_SHIFT 8
3963#define MEMSTAT_PSTATE_MASK 0x00f8
3964#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003965#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003966#define MEMSTAT_SRC_CTL_MASK 0x0003
3967#define MEMSTAT_SRC_CTL_CORE 0
3968#define MEMSTAT_SRC_CTL_TRB 1
3969#define MEMSTAT_SRC_CTL_THM 2
3970#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003971#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3972#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3973#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003974#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003975#define SDEW _MMIO(0x1124c)
3976#define CSIEW0 _MMIO(0x11250)
3977#define CSIEW1 _MMIO(0x11254)
3978#define CSIEW2 _MMIO(0x11258)
3979#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3980#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3981#define MCHAFE _MMIO(0x112c0)
3982#define CSIEC _MMIO(0x112e0)
3983#define DMIEC _MMIO(0x112e4)
3984#define DDREC _MMIO(0x112e8)
3985#define PEG0EC _MMIO(0x112ec)
3986#define PEG1EC _MMIO(0x112f0)
3987#define GFXEC _MMIO(0x112f4)
3988#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3989#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3990#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003991#define ECR_GPFE (1 << 31)
3992#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003993#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003994#define OGW0 _MMIO(0x11608)
3995#define OGW1 _MMIO(0x1160c)
3996#define EG0 _MMIO(0x11610)
3997#define EG1 _MMIO(0x11614)
3998#define EG2 _MMIO(0x11618)
3999#define EG3 _MMIO(0x1161c)
4000#define EG4 _MMIO(0x11620)
4001#define EG5 _MMIO(0x11624)
4002#define EG6 _MMIO(0x11628)
4003#define EG7 _MMIO(0x1162c)
4004#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
4005#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
4006#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07004007#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004008#define CSIPLL0 _MMIO(0x12c10)
4009#define DDRMPLL1 _MMIO(0X12c20)
4010#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08004011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004012#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03004013#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03004014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004015#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
4016#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
4017#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
4018#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
4019#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004020
Ville Syrjälä8a292d02016-04-20 16:43:56 +03004021/*
4022 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
4023 * 8300) freezing up around GPU hangs. Looks as if even
4024 * scheduling/timer interrupts start misbehaving if the RPS
4025 * EI/thresholds are "bad", leading to a very sluggish or even
4026 * frozen machine.
4027 */
4028#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05304029#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05304030#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07004031#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004032 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05304033 INTERVAL_0_833_US(us) : \
4034 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05304035 INTERVAL_1_28_US(us))
4036
Akash Goel52530cb2016-04-23 00:05:44 +05304037#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
4038#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
4039#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07004040#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004041 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05304042 INTERVAL_0_833_TO_US(interval) : \
4043 INTERVAL_1_33_TO_US(interval)) : \
4044 INTERVAL_1_28_TO_US(interval))
4045
Jesse Barnes585fb112008-07-29 11:54:06 -07004046/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08004047 * Logical Context regs
4048 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07004049#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00004050#define CCID_EN BIT(0)
4051#define CCID_EXTENDED_STATE_RESTORE BIT(2)
4052#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004053/*
4054 * Notes on SNB/IVB/VLV context size:
4055 * - Power context is saved elsewhere (LLC or stolen)
4056 * - Ring/execlist context is saved on SNB, not on IVB
4057 * - Extended context size already includes render context size
4058 * - We always need to follow the extended context size.
4059 * SNB BSpec has comments indicating that we should use the
4060 * render context size instead if execlists are disabled, but
4061 * based on empirical testing that's just nonsense.
4062 * - Pipelined/VF state is saved on SNB/IVB respectively
4063 * - GT1 size just indicates how much of render context
4064 * doesn't need saving on GT1
4065 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004066#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03004067#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
4068#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
4069#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
4070#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
4071#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004072#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07004073 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
4074 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004075#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03004076#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4077#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4078#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4079#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4080#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4081#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004082#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07004083 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07004084
Zhi Wangc01fc532016-06-16 08:07:02 -04004085enum {
4086 INTEL_ADVANCED_CONTEXT = 0,
4087 INTEL_LEGACY_32B_CONTEXT,
4088 INTEL_ADVANCED_AD_CONTEXT,
4089 INTEL_LEGACY_64B_CONTEXT
4090};
4091
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004092enum {
4093 FAULT_AND_HANG = 0,
4094 FAULT_AND_HALT, /* Debug only */
4095 FAULT_AND_STREAM,
4096 FAULT_AND_CONTINUE /* Unsupported */
4097};
4098
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004099#define GEN8_CTX_VALID (1 << 0)
4100#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4101#define GEN8_CTX_FORCE_RESTORE (1 << 2)
4102#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4103#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04004104#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04004105
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004106#define GEN8_CTX_ID_SHIFT 32
4107#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02004108#define GEN11_SW_CTX_ID_SHIFT 37
4109#define GEN11_SW_CTX_ID_WIDTH 11
4110#define GEN11_ENGINE_CLASS_SHIFT 61
4111#define GEN11_ENGINE_CLASS_WIDTH 3
4112#define GEN11_ENGINE_INSTANCE_SHIFT 48
4113#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004114
4115#define CHV_CLK_CTL1 _MMIO(0x101100)
4116#define VLV_CLK_CTL2 _MMIO(0x101104)
4117#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4118
4119/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004120 * Overlay regs
4121 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02004122
4123#define OVADD _MMIO(0x30000)
4124#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004125#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07004126#define OGAMC5 _MMIO(0x30010)
4127#define OGAMC4 _MMIO(0x30014)
4128#define OGAMC3 _MMIO(0x30018)
4129#define OGAMC2 _MMIO(0x3001c)
4130#define OGAMC1 _MMIO(0x30020)
4131#define OGAMC0 _MMIO(0x30024)
4132
4133/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004134 * GEN9 clock gating regs
4135 */
4136#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004137#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004138#define PWM2_GATING_DIS (1 << 14)
4139#define PWM1_GATING_DIS (1 << 13)
4140
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004141#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4142#define BXT_GMBUS_GATING_DIS (1 << 14)
4143
Imre Deaked69cd42017-10-02 10:55:57 +03004144#define _CLKGATE_DIS_PSL_A 0x46520
4145#define _CLKGATE_DIS_PSL_B 0x46524
4146#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304147#define DUPS1_GATING_DIS (1 << 15)
4148#define DUPS2_GATING_DIS (1 << 19)
4149#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03004150#define DPF_GATING_DIS (1 << 10)
4151#define DPF_RAM_GATING_DIS (1 << 9)
4152#define DPFR_GATING_DIS (1 << 8)
4153
4154#define CLKGATE_DIS_PSL(pipe) \
4155 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4156
Imre Deakd965e7ac2015-12-01 10:23:52 +02004157/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004158 * GEN10 clock gating regs
4159 */
4160#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4161#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004162#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004163#define MSCUNIT_CLKGATE_DIS (1 << 10)
Mika Kuoppalada5d2ca2019-10-15 18:44:11 +03004164#define L3_CLKGATE_DIS REG_BIT(16)
4165#define L3_CR2X_CLKGATE_DIS REG_BIT(17)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004166
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004167#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4168#define GWUNIT_CLKGATE_DIS (1 << 16)
4169
Mika Kuoppala65df78b2019-10-15 18:44:44 +03004170#define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528)
4171#define CPSSUNIT_CLKGATE_DIS REG_BIT(9)
4172
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004173#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4174#define VFUNIT_CLKGATE_DIS (1 << 20)
4175
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004176#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4177#define CGPSF_CLKGATE_DIS (1 << 3)
4178
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004179/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004180 * Display engine regs
4181 */
4182
Shuang He8bf1e9f2013-10-15 18:55:27 +01004183/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004184#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004185#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004186/* skl+ source selection */
4187#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4188#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4189#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4190#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4191#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4192#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4193#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4194#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004195/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004196#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4197#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4198#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004199/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004200#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4201#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4202#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4203/* embedded DP port on the north display block, reserved on ivb */
4204#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4205#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004206/* vlv source selection */
4207#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4208#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4209#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4210/* with DP port the pipe source is invalid */
4211#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4212#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4213#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4214/* gen3+ source selection */
4215#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4216#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4217#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4218/* with DP/TV port the pipe source is invalid */
4219#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4220#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4221#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4222#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4223#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4224/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004225#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004226
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004227#define _PIPE_CRC_RES_1_A_IVB 0x60064
4228#define _PIPE_CRC_RES_2_A_IVB 0x60068
4229#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4230#define _PIPE_CRC_RES_4_A_IVB 0x60070
4231#define _PIPE_CRC_RES_5_A_IVB 0x60074
4232
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004233#define _PIPE_CRC_RES_RED_A 0x60060
4234#define _PIPE_CRC_RES_GREEN_A 0x60064
4235#define _PIPE_CRC_RES_BLUE_A 0x60068
4236#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4237#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004238
4239/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004240#define _PIPE_CRC_RES_1_B_IVB 0x61064
4241#define _PIPE_CRC_RES_2_B_IVB 0x61068
4242#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4243#define _PIPE_CRC_RES_4_B_IVB 0x61070
4244#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004245
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004246#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4247#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4248#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4249#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4250#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4251#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004252
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004253#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4254#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4255#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4256#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4257#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004258
Jesse Barnes585fb112008-07-29 11:54:06 -07004259/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004260#define _HTOTAL_A 0x60000
4261#define _HBLANK_A 0x60004
4262#define _HSYNC_A 0x60008
4263#define _VTOTAL_A 0x6000c
4264#define _VBLANK_A 0x60010
4265#define _VSYNC_A 0x60014
Anshuman Guptae45e0002019-10-07 15:16:07 +05304266#define _EXITLINE_A 0x60018
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004267#define _PIPEASRC 0x6001c
4268#define _BCLRPAT_A 0x60020
4269#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004270#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004271
4272/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004273#define _HTOTAL_B 0x61000
4274#define _HBLANK_B 0x61004
4275#define _HSYNC_B 0x61008
4276#define _VTOTAL_B 0x6100c
4277#define _VBLANK_B 0x61010
4278#define _VSYNC_B 0x61014
4279#define _PIPEBSRC 0x6101c
4280#define _BCLRPAT_B 0x61020
4281#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004282#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004283
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004284/* DSI 0 timing regs */
4285#define _HTOTAL_DSI0 0x6b000
4286#define _HSYNC_DSI0 0x6b008
4287#define _VTOTAL_DSI0 0x6b00c
4288#define _VSYNC_DSI0 0x6b014
4289#define _VSYNCSHIFT_DSI0 0x6b028
4290
4291/* DSI 1 timing regs */
4292#define _HTOTAL_DSI1 0x6b800
4293#define _HSYNC_DSI1 0x6b808
4294#define _VTOTAL_DSI1 0x6b80c
4295#define _VSYNC_DSI1 0x6b814
4296#define _VSYNCSHIFT_DSI1 0x6b828
4297
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004298#define TRANSCODER_A_OFFSET 0x60000
4299#define TRANSCODER_B_OFFSET 0x61000
4300#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004301#define CHV_TRANSCODER_C_OFFSET 0x63000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07004302#define TRANSCODER_D_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004303#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004304#define TRANSCODER_DSI0_OFFSET 0x6b000
4305#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004307#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4308#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4309#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4310#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4311#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4312#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4313#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4314#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4315#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4316#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004317
Anshuman Guptae45e0002019-10-07 15:16:07 +05304318#define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
4319#define EXITLINE_ENABLE REG_BIT(31)
4320#define EXITLINE_MASK REG_GENMASK(12, 0)
4321#define EXITLINE_SHIFT 0
4322
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004323/*
4324 * HSW+ eDP PSR registers
4325 *
4326 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4327 * instance of it
4328 */
4329#define _HSW_EDP_PSR_BASE 0x64800
4330#define _SRD_CTL_A 0x60800
4331#define _SRD_CTL_EDP 0x6f800
4332#define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4333#define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004334#define EDP_PSR_ENABLE (1 << 31)
4335#define BDW_PSR_SINGLE_FRAME (1 << 30)
4336#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4337#define EDP_PSR_LINK_STANDBY (1 << 27)
4338#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4339#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4340#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4341#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4342#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004343#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004344#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4345#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4346#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004347#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004348#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4349#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4350#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4351#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004352#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004353#define EDP_PSR_TP1_TIME_500us (0 << 4)
4354#define EDP_PSR_TP1_TIME_100us (1 << 4)
4355#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4356#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004357#define EDP_PSR_IDLE_FRAME_SHIFT 0
4358
José Roberto de Souza8241cfb2019-09-04 14:34:15 -07004359/*
4360 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4361 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4362 * it was for TRANSCODER_EDP)
4363 */
Daniel Vetterfc340442018-04-05 15:00:23 -07004364#define EDP_PSR_IMR _MMIO(0x64834)
4365#define EDP_PSR_IIR _MMIO(0x64838)
José Roberto de Souza8241cfb2019-09-04 14:34:15 -07004366#define _PSR_IMR_A 0x60814
4367#define _PSR_IIR_A 0x60818
4368#define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4369#define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
José Roberto de Souza2f3b8712019-09-04 14:34:14 -07004370#define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4371 0 : ((trans) - TRANSCODER_A + 1) * 8)
4372#define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4373#define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4374#define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4375#define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
Daniel Vetterfc340442018-04-05 15:00:23 -07004376
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004377#define _SRD_AUX_CTL_A 0x60810
4378#define _SRD_AUX_CTL_EDP 0x6f810
4379#define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004380#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4381#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4382#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4383#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4384#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4385
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004386#define _SRD_AUX_DATA_A 0x60814
4387#define _SRD_AUX_DATA_EDP 0x6f814
4388#define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004389
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004390#define _SRD_STATUS_A 0x60840
4391#define _SRD_STATUS_EDP 0x6f840
4392#define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004393#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304394#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004395#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4396#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4397#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4398#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4399#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4400#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4401#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4402#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4403#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4404#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4405#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004406#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4407#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4408#define EDP_PSR_STATUS_COUNT_SHIFT 16
4409#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004410#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4411#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4412#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4413#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4414#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004415#define EDP_PSR_STATUS_IDLE_MASK 0xf
4416
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004417#define _SRD_PERF_CNT_A 0x60844
4418#define _SRD_PERF_CNT_EDP 0x6f844
4419#define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004420#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004421
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004422/* PSR_MASK on SKL+ */
4423#define _SRD_DEBUG_A 0x60860
4424#define _SRD_DEBUG_EDP 0x6f860
4425#define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004426#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4427#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4428#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4429#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004430#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004431#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004432
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004433#define _PSR2_CTL_A 0x60900
4434#define _PSR2_CTL_EDP 0x6f900
4435#define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004436#define EDP_PSR2_ENABLE (1 << 31)
4437#define EDP_SU_TRACK_ENABLE (1 << 30)
4438#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4439#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4440#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4441#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4442#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4443#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4444#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4445#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4446#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304447#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004448#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4449#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004450#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4451#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304452
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004453#define _PSR_EVENT_TRANS_A 0x60848
4454#define _PSR_EVENT_TRANS_B 0x61848
4455#define _PSR_EVENT_TRANS_C 0x62848
4456#define _PSR_EVENT_TRANS_D 0x63848
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004457#define _PSR_EVENT_TRANS_EDP 0x6f848
4458#define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004459#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4460#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4461#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4462#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4463#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4464#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4465#define PSR_EVENT_MEMORY_UP (1 << 10)
4466#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4467#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4468#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004469#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004470#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4471#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4472#define PSR_EVENT_VBI_ENABLE (1 << 2)
4473#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4474#define PSR_EVENT_PSR_DISABLE (1 << 0)
4475
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004476#define _PSR2_STATUS_A 0x60940
4477#define _PSR2_STATUS_EDP 0x6f940
4478#define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004479#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304480#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004481
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004482#define _PSR2_SU_STATUS_A 0x60914
4483#define _PSR2_SU_STATUS_EDP 0x6f914
4484#define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4485#define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004486#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4487#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4488#define PSR2_SU_STATUS_FRAMES 8
4489
Jesse Barnes585fb112008-07-29 11:54:06 -07004490/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004491#define ADPA _MMIO(0x61100)
4492#define PCH_ADPA _MMIO(0xe1100)
4493#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004495#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004496#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004497#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004498#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004499#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4500#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004501#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004502#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004503#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004504#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4505#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4506#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4507#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4508#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4509#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4510#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4511#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4512#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4513#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4514#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4515#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4516#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4517#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4518#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4519#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4520#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4521#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4522#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004523#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004524#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004525#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004526#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004527#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004528#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004529#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004530#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004531#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004532#define ADPA_DPMS_MASK (~(3 << 10))
4533#define ADPA_DPMS_ON (0 << 10)
4534#define ADPA_DPMS_SUSPEND (1 << 10)
4535#define ADPA_DPMS_STANDBY (2 << 10)
4536#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004537
Chris Wilson939fe4d2010-10-09 10:33:26 +01004538
Jesse Barnes585fb112008-07-29 11:54:06 -07004539/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004540#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004541#define PORTB_HOTPLUG_INT_EN (1 << 29)
4542#define PORTC_HOTPLUG_INT_EN (1 << 28)
4543#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004544#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4545#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4546#define TV_HOTPLUG_INT_EN (1 << 18)
4547#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004548#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4549 PORTC_HOTPLUG_INT_EN | \
4550 PORTD_HOTPLUG_INT_EN | \
4551 SDVOC_HOTPLUG_INT_EN | \
4552 SDVOB_HOTPLUG_INT_EN | \
4553 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004554#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004555#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4556/* must use period 64 on GM45 according to docs */
4557#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4558#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4559#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4560#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4561#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4562#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4563#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4564#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4565#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4566#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4567#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4568#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004569
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004570#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004571/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004572 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004573 *
4574 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4575 * Please check the detailed lore in the commit message for for experimental
4576 * evidence.
4577 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004578/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4579#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4580#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4581#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4582/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4583#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004584#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004585#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004586#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004587#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4588#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004589#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004590#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4591#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004592#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004593#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4594#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004595/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004596#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4597#define TV_HOTPLUG_INT_STATUS (1 << 10)
4598#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4599#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4600#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4601#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004602#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4603#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4604#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004605#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4606
Chris Wilson084b6122012-05-11 18:01:33 +01004607/* SDVO is different across gen3/4 */
4608#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4609#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004610/*
4611 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4612 * since reality corrobates that they're the same as on gen3. But keep these
4613 * bits here (and the comment!) to help any other lost wanderers back onto the
4614 * right tracks.
4615 */
Chris Wilson084b6122012-05-11 18:01:33 +01004616#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4617#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4618#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4619#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004620#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4621 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4622 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4623 PORTB_HOTPLUG_INT_STATUS | \
4624 PORTC_HOTPLUG_INT_STATUS | \
4625 PORTD_HOTPLUG_INT_STATUS)
4626
Egbert Eiche5868a32013-02-28 04:17:12 -05004627#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4628 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4629 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4630 PORTB_HOTPLUG_INT_STATUS | \
4631 PORTC_HOTPLUG_INT_STATUS | \
4632 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004633
Paulo Zanonic20cd312013-02-19 16:21:45 -03004634/* SDVO and HDMI port control.
4635 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004636#define _GEN3_SDVOB 0x61140
4637#define _GEN3_SDVOC 0x61160
4638#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4639#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004640#define GEN4_HDMIB GEN3_SDVOB
4641#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004642#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4643#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4644#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4645#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004646#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004647#define PCH_HDMIC _MMIO(0xe1150)
4648#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004649
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004650#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004651#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004652#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004653#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004654#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4655#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004656#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4657#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4658
Paulo Zanonic20cd312013-02-19 16:21:45 -03004659/* Gen 3 SDVO bits: */
4660#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004661#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004662#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004663#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004664#define SDVO_STALL_SELECT (1 << 29)
4665#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004666/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004667 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004668 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004669 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4670 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004671#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004672#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004673#define SDVO_PHASE_SELECT_MASK (15 << 19)
4674#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4675#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4676#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4677#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4678#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4679#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004680/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004681#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4682 SDVO_INTERRUPT_ENABLE)
4683#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4684
4685/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004686#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004687#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004688#define SDVO_ENCODING_SDVO (0 << 10)
4689#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004690#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4691#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004692#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Ville Syrjälädd6090f2019-04-09 17:40:50 +03004693#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004694/* VSYNC/HSYNC bits new with 965, default is to be set */
4695#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4696#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4697
4698/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004699#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004700#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4701
4702/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004703#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004704#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004705#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004706
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004707/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004708#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004709#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004710#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004711
Jesse Barnes585fb112008-07-29 11:54:06 -07004712
4713/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004714#define _DVOA 0x61120
4715#define DVOA _MMIO(_DVOA)
4716#define _DVOB 0x61140
4717#define DVOB _MMIO(_DVOB)
4718#define _DVOC 0x61160
4719#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004720#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004721#define DVO_PIPE_SEL_SHIFT 30
4722#define DVO_PIPE_SEL_MASK (1 << 30)
4723#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004724#define DVO_PIPE_STALL_UNUSED (0 << 28)
4725#define DVO_PIPE_STALL (1 << 28)
4726#define DVO_PIPE_STALL_TV (2 << 28)
4727#define DVO_PIPE_STALL_MASK (3 << 28)
4728#define DVO_USE_VGA_SYNC (1 << 15)
4729#define DVO_DATA_ORDER_I740 (0 << 14)
4730#define DVO_DATA_ORDER_FP (1 << 14)
4731#define DVO_VSYNC_DISABLE (1 << 11)
4732#define DVO_HSYNC_DISABLE (1 << 10)
4733#define DVO_VSYNC_TRISTATE (1 << 9)
4734#define DVO_HSYNC_TRISTATE (1 << 8)
4735#define DVO_BORDER_ENABLE (1 << 7)
4736#define DVO_DATA_ORDER_GBRG (1 << 6)
4737#define DVO_DATA_ORDER_RGGB (0 << 6)
4738#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4739#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4740#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4741#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4742#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4743#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4744#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004745#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004746#define DVOA_SRCDIM _MMIO(0x61124)
4747#define DVOB_SRCDIM _MMIO(0x61144)
4748#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004749#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4750#define DVO_SRCDIM_VERTICAL_SHIFT 0
4751
4752/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004753#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004754/*
4755 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4756 * the DPLL semantics change when the LVDS is assigned to that pipe.
4757 */
4758#define LVDS_PORT_EN (1 << 31)
4759/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004760#define LVDS_PIPE_SEL_SHIFT 30
4761#define LVDS_PIPE_SEL_MASK (1 << 30)
4762#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4763#define LVDS_PIPE_SEL_SHIFT_CPT 29
4764#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4765#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004766/* LVDS dithering flag on 965/g4x platform */
4767#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004768/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4769#define LVDS_VSYNC_POLARITY (1 << 21)
4770#define LVDS_HSYNC_POLARITY (1 << 20)
4771
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004772/* Enable border for unscaled (or aspect-scaled) display */
4773#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004774/*
4775 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4776 * pixel.
4777 */
4778#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4779#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4780#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4781/*
4782 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4783 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4784 * on.
4785 */
4786#define LVDS_A3_POWER_MASK (3 << 6)
4787#define LVDS_A3_POWER_DOWN (0 << 6)
4788#define LVDS_A3_POWER_UP (3 << 6)
4789/*
4790 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4791 * is set.
4792 */
4793#define LVDS_CLKB_POWER_MASK (3 << 4)
4794#define LVDS_CLKB_POWER_DOWN (0 << 4)
4795#define LVDS_CLKB_POWER_UP (3 << 4)
4796/*
4797 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4798 * setting for whether we are in dual-channel mode. The B3 pair will
4799 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4800 */
4801#define LVDS_B0B3_POWER_MASK (3 << 2)
4802#define LVDS_B0B3_POWER_DOWN (0 << 2)
4803#define LVDS_B0B3_POWER_UP (3 << 2)
4804
David Härdeman3c17fe42010-09-24 21:44:32 +02004805/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004806#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004807/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004808 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4809 * of the infoframe structure specified by CEA-861. */
4810#define VIDEO_DIP_DATA_SIZE 32
Gwan-gyeong Mun922430d2019-09-19 22:53:09 +03004811#define VIDEO_DIP_GMP_DATA_SIZE 36
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004812#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004813#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004814#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004815/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004816#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004817#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004818#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004819#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004820#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4821#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004822#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004823#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4824#define VIDEO_DIP_SELECT_AVI (0 << 19)
4825#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004826#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004827#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004828#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004829#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4830#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4831#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004832#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004833/* HSW and later: */
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05304834#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004835#define PSR_VSC_BIT_7_SET (1 << 27)
4836#define VSC_SELECT_MASK (0x3 << 25)
4837#define VSC_SELECT_SHIFT 25
4838#define VSC_DIP_HW_HEA_DATA (0 << 25)
4839#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4840#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4841#define VSC_DIP_SW_HEA_DATA (3 << 25)
4842#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004843#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4844#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004845#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004846#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4847#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004848#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004849
Jesse Barnes585fb112008-07-29 11:54:06 -07004850/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004851#define PPS_BASE 0x61200
4852#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4853#define PCH_PPS_BASE 0xC7200
4854
4855#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4856 PPS_BASE + (reg) + \
4857 (pps_idx) * 0x100)
4858
4859#define _PP_STATUS 0x61200
4860#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004861#define PP_ON REG_BIT(31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004862
4863#define _PP_CONTROL_1 0xc7204
4864#define _PP_CONTROL_2 0xc7304
4865#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4866 _PP_CONTROL_2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004867#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004868#define VDD_OVERRIDE_FORCE REG_BIT(3)
4869#define BACKLIGHT_ENABLE REG_BIT(2)
4870#define PWR_DOWN_ON_RESET REG_BIT(1)
4871#define PWR_STATE_TARGET REG_BIT(0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004872/*
4873 * Indicates that all dependencies of the panel are on:
4874 *
4875 * - PLL enabled
4876 * - pipe enabled
4877 * - LVDS/DVOB/DVOC on
4878 */
Jani Nikula09b434d2019-03-15 15:56:18 +02004879#define PP_READY REG_BIT(30)
4880#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004881#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4882#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4883#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004884#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4885#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004886#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4887#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4888#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4889#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4890#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4891#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4892#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4893#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4894#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03004895
4896#define _PP_CONTROL 0x61204
4897#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02004898#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004899#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02004900#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004901#define EDP_FORCE_VDD REG_BIT(3)
4902#define EDP_BLC_ENABLE REG_BIT(2)
4903#define PANEL_POWER_RESET REG_BIT(1)
4904#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03004905
4906#define _PP_ON_DELAYS 0x61208
4907#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004908#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004909#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4910#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4911#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4912#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4913#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02004914#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004915#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004916
4917#define _PP_OFF_DELAYS 0x6120C
4918#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004919#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004920#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004921
4922#define _PP_DIVISOR 0x61210
4923#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02004924#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02004925#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004926
4927/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004928#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004929#define PFIT_ENABLE (1 << 31)
4930#define PFIT_PIPE_MASK (3 << 29)
4931#define PFIT_PIPE_SHIFT 29
4932#define VERT_INTERP_DISABLE (0 << 10)
4933#define VERT_INTERP_BILINEAR (1 << 10)
4934#define VERT_INTERP_MASK (3 << 10)
4935#define VERT_AUTO_SCALE (1 << 9)
4936#define HORIZ_INTERP_DISABLE (0 << 6)
4937#define HORIZ_INTERP_BILINEAR (1 << 6)
4938#define HORIZ_INTERP_MASK (3 << 6)
4939#define HORIZ_AUTO_SCALE (1 << 5)
4940#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004941#define PFIT_FILTER_FUZZY (0 << 24)
4942#define PFIT_SCALING_AUTO (0 << 26)
4943#define PFIT_SCALING_PROGRAMMED (1 << 26)
4944#define PFIT_SCALING_PILLAR (2 << 26)
4945#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004946#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004947/* Pre-965 */
4948#define PFIT_VERT_SCALE_SHIFT 20
4949#define PFIT_VERT_SCALE_MASK 0xfff00000
4950#define PFIT_HORIZ_SCALE_SHIFT 4
4951#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4952/* 965+ */
4953#define PFIT_VERT_SCALE_SHIFT_965 16
4954#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4955#define PFIT_HORIZ_SCALE_SHIFT_965 0
4956#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4957
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004958#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004959
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004960#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4961#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004962#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4963 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004964
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004965#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4966#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004967#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4968 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004969
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004970#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4971#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004972#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4973 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004974
Jesse Barnes585fb112008-07-29 11:54:06 -07004975/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004976#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004977#define BLM_PWM_ENABLE (1 << 31)
4978#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4979#define BLM_PIPE_SELECT (1 << 29)
4980#define BLM_PIPE_SELECT_IVB (3 << 29)
4981#define BLM_PIPE_A (0 << 29)
4982#define BLM_PIPE_B (1 << 29)
4983#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004984#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4985#define BLM_TRANSCODER_B BLM_PIPE_B
4986#define BLM_TRANSCODER_C BLM_PIPE_C
4987#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004988#define BLM_PIPE(pipe) ((pipe) << 29)
4989#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4990#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4991#define BLM_PHASE_IN_ENABLE (1 << 25)
4992#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4993#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4994#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4995#define BLM_PHASE_IN_COUNT_SHIFT (8)
4996#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4997#define BLM_PHASE_IN_INCR_SHIFT (0)
4998#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004999#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01005000/*
5001 * This is the most significant 15 bits of the number of backlight cycles in a
5002 * complete cycle of the modulated backlight control.
5003 *
5004 * The actual value is this field multiplied by two.
5005 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02005006#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
5007#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
5008#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005009/*
5010 * This is the number of cycles out of the backlight modulation cycle for which
5011 * the backlight is on.
5012 *
5013 * This field must be no greater than the number of cycles in the complete
5014 * backlight modulation cycle.
5015 */
5016#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
5017#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02005018#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
5019#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005020
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005021#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03005022#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07005023
Daniel Vetter7cf41602012-06-05 10:07:09 +02005024/* New registers for PCH-split platforms. Safe where new bits show up, the
5025 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005026#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
5027#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005029#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005030
Daniel Vetter7cf41602012-06-05 10:07:09 +02005031/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
5032 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005033#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02005034#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005035#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
5036#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005037#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02005038
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005039#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005040#define UTIL_PIN_ENABLE (1 << 31)
5041
Sunil Kamath022e4e52015-09-30 22:34:57 +05305042#define UTIL_PIN_PIPE(x) ((x) << 29)
5043#define UTIL_PIN_PIPE_MASK (3 << 29)
5044#define UTIL_PIN_MODE_PWM (1 << 24)
5045#define UTIL_PIN_MODE_MASK (0xf << 24)
5046#define UTIL_PIN_POLARITY (1 << 22)
5047
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305048/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05305049#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305050#define BXT_BLC_PWM_ENABLE (1 << 31)
5051#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05305052#define _BXT_BLC_PWM_FREQ1 0xC8254
5053#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305054
Sunil Kamath022e4e52015-09-30 22:34:57 +05305055#define _BXT_BLC_PWM_CTL2 0xC8350
5056#define _BXT_BLC_PWM_FREQ2 0xC8354
5057#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005059#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305060 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005061#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305062 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005063#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05305064 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05305065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005066#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005067#define PCH_GTC_ENABLE (1 << 31)
5068
Jesse Barnes585fb112008-07-29 11:54:06 -07005069/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005070#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005071/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07005072# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005073/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03005074# define TV_ENC_PIPE_SEL_SHIFT 30
5075# define TV_ENC_PIPE_SEL_MASK (1 << 30)
5076# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005077/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005078# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005079/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005080# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005081/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005082# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005083/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005084# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
5085# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005086/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005087# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005088/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07005089# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005090/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07005091# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005092/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07005093# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005094/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07005095# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02005096# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005097/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07005098# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005099/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005100# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005101/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07005102# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005103/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07005104# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005105/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005106 * Enables a fix for the 915GM only.
5107 *
5108 * Not sure what it does.
5109 */
5110# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005111/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08005112# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07005113# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005114/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07005115# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005116/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005117# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005118/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005119# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005120/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07005121# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005122/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07005123# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005124/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005125# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005126/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005127# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005128/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07005129# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005130/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07005131# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005132/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005133 * This test mode forces the DACs to 50% of full output.
5134 *
5135 * This is used for load detection in combination with TVDAC_SENSE_MASK
5136 */
5137# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5138# define TV_TEST_MODE_MASK (7 << 0)
5139
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005140#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01005141# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005142/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005143 * Reports that DAC state change logic has reported change (RO).
5144 *
5145 * This gets cleared when TV_DAC_STATE_EN is cleared
5146*/
5147# define TVDAC_STATE_CHG (1 << 31)
5148# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005149/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005150# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005151/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005152# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005153/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005154# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005155/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005156 * Enables DAC state detection logic, for load-based TV detection.
5157 *
5158 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5159 * to off, for load detection to work.
5160 */
5161# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005162/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005163# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005164/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005165# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005166/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005167# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005168/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005169# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005170/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005171# define ENC_TVDAC_SLEW_FAST (1 << 6)
5172# define DAC_A_1_3_V (0 << 4)
5173# define DAC_A_1_1_V (1 << 4)
5174# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005175# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005176# define DAC_B_1_3_V (0 << 2)
5177# define DAC_B_1_1_V (1 << 2)
5178# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005179# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005180# define DAC_C_1_3_V (0 << 0)
5181# define DAC_C_1_1_V (1 << 0)
5182# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005183# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005184
Ville Syrjälä646b4262014-04-25 20:14:30 +03005185/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005186 * CSC coefficients are stored in a floating point format with 9 bits of
5187 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5188 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5189 * -1 (0x3) being the only legal negative value.
5190 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005191#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005192# define TV_RY_MASK 0x07ff0000
5193# define TV_RY_SHIFT 16
5194# define TV_GY_MASK 0x00000fff
5195# define TV_GY_SHIFT 0
5196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005197#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005198# define TV_BY_MASK 0x07ff0000
5199# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005200/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005201 * Y attenuation for component video.
5202 *
5203 * Stored in 1.9 fixed point.
5204 */
5205# define TV_AY_MASK 0x000003ff
5206# define TV_AY_SHIFT 0
5207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005208#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005209# define TV_RU_MASK 0x07ff0000
5210# define TV_RU_SHIFT 16
5211# define TV_GU_MASK 0x000007ff
5212# define TV_GU_SHIFT 0
5213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005214#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005215# define TV_BU_MASK 0x07ff0000
5216# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005217/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005218 * U attenuation for component video.
5219 *
5220 * Stored in 1.9 fixed point.
5221 */
5222# define TV_AU_MASK 0x000003ff
5223# define TV_AU_SHIFT 0
5224
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005225#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005226# define TV_RV_MASK 0x0fff0000
5227# define TV_RV_SHIFT 16
5228# define TV_GV_MASK 0x000007ff
5229# define TV_GV_SHIFT 0
5230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005231#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005232# define TV_BV_MASK 0x07ff0000
5233# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005234/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005235 * V attenuation for component video.
5236 *
5237 * Stored in 1.9 fixed point.
5238 */
5239# define TV_AV_MASK 0x000007ff
5240# define TV_AV_SHIFT 0
5241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005242#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005243/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005244# define TV_BRIGHTNESS_MASK 0xff000000
5245# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005246/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005247# define TV_CONTRAST_MASK 0x00ff0000
5248# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005249/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005250# define TV_SATURATION_MASK 0x0000ff00
5251# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005252/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005253# define TV_HUE_MASK 0x000000ff
5254# define TV_HUE_SHIFT 0
5255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005256#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005257/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005258# define TV_BLACK_LEVEL_MASK 0x01ff0000
5259# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005260/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005261# define TV_BLANK_LEVEL_MASK 0x000001ff
5262# define TV_BLANK_LEVEL_SHIFT 0
5263
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005264#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005265/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005266# define TV_HSYNC_END_MASK 0x1fff0000
5267# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005268/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005269# define TV_HTOTAL_MASK 0x00001fff
5270# define TV_HTOTAL_SHIFT 0
5271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005272#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005273/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005274# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005275/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005276# define TV_HBURST_START_SHIFT 16
5277# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005278/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005279# define TV_HBURST_LEN_SHIFT 0
5280# define TV_HBURST_LEN_MASK 0x0001fff
5281
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005282#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005283/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005284# define TV_HBLANK_END_SHIFT 16
5285# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005286/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005287# define TV_HBLANK_START_SHIFT 0
5288# define TV_HBLANK_START_MASK 0x0001fff
5289
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005290#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005291/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005292# define TV_NBR_END_SHIFT 16
5293# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005294/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005295# define TV_VI_END_F1_SHIFT 8
5296# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005297/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005298# define TV_VI_END_F2_SHIFT 0
5299# define TV_VI_END_F2_MASK 0x0000003f
5300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005301#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005302/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005303# define TV_VSYNC_LEN_MASK 0x07ff0000
5304# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005305/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005306 * number of half lines.
5307 */
5308# define TV_VSYNC_START_F1_MASK 0x00007f00
5309# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005310/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005311 * Offset of the start of vsync in field 2, measured in one less than the
5312 * number of half lines.
5313 */
5314# define TV_VSYNC_START_F2_MASK 0x0000007f
5315# define TV_VSYNC_START_F2_SHIFT 0
5316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005317#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005318/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005319# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005320/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005321# define TV_VEQ_LEN_MASK 0x007f0000
5322# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005323/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005324 * the number of half lines.
5325 */
5326# define TV_VEQ_START_F1_MASK 0x0007f00
5327# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005328/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005329 * Offset of the start of equalization in field 2, measured in one less than
5330 * the number of half lines.
5331 */
5332# define TV_VEQ_START_F2_MASK 0x000007f
5333# define TV_VEQ_START_F2_SHIFT 0
5334
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005335#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005336/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005337 * Offset to start of vertical colorburst, measured in one less than the
5338 * number of lines from vertical start.
5339 */
5340# define TV_VBURST_START_F1_MASK 0x003f0000
5341# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005342/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005343 * Offset to the end of vertical colorburst, measured in one less than the
5344 * number of lines from the start of NBR.
5345 */
5346# define TV_VBURST_END_F1_MASK 0x000000ff
5347# define TV_VBURST_END_F1_SHIFT 0
5348
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005349#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005350/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005351 * Offset to start of vertical colorburst, measured in one less than the
5352 * number of lines from vertical start.
5353 */
5354# define TV_VBURST_START_F2_MASK 0x003f0000
5355# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005356/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005357 * Offset to the end of vertical colorburst, measured in one less than the
5358 * number of lines from the start of NBR.
5359 */
5360# define TV_VBURST_END_F2_MASK 0x000000ff
5361# define TV_VBURST_END_F2_SHIFT 0
5362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005363#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005364/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005365 * Offset to start of vertical colorburst, measured in one less than the
5366 * number of lines from vertical start.
5367 */
5368# define TV_VBURST_START_F3_MASK 0x003f0000
5369# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005370/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005371 * Offset to the end of vertical colorburst, measured in one less than the
5372 * number of lines from the start of NBR.
5373 */
5374# define TV_VBURST_END_F3_MASK 0x000000ff
5375# define TV_VBURST_END_F3_SHIFT 0
5376
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005377#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005378/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005379 * Offset to start of vertical colorburst, measured in one less than the
5380 * number of lines from vertical start.
5381 */
5382# define TV_VBURST_START_F4_MASK 0x003f0000
5383# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005384/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005385 * Offset to the end of vertical colorburst, measured in one less than the
5386 * number of lines from the start of NBR.
5387 */
5388# define TV_VBURST_END_F4_MASK 0x000000ff
5389# define TV_VBURST_END_F4_SHIFT 0
5390
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005391#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005392/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005393# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005394/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005395# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005396/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005397# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005398/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005399# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005400/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005401# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005402/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005403# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005404/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005405# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005406/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005407# define TV_BURST_LEVEL_MASK 0x00ff0000
5408# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005409/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005410# define TV_SCDDA1_INC_MASK 0x00000fff
5411# define TV_SCDDA1_INC_SHIFT 0
5412
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005413#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005414/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005415# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5416# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005417/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005418# define TV_SCDDA2_INC_MASK 0x00007fff
5419# define TV_SCDDA2_INC_SHIFT 0
5420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005421#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005422/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005423# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5424# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005425/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005426# define TV_SCDDA3_INC_MASK 0x00007fff
5427# define TV_SCDDA3_INC_SHIFT 0
5428
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005429#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005430/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005431# define TV_XPOS_MASK 0x1fff0000
5432# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005433/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005434# define TV_YPOS_MASK 0x00000fff
5435# define TV_YPOS_SHIFT 0
5436
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005437#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005438/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005439# define TV_XSIZE_MASK 0x1fff0000
5440# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005441/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005442 * Vertical size of the display window, measured in pixels.
5443 *
5444 * Must be even for interlaced modes.
5445 */
5446# define TV_YSIZE_MASK 0x00000fff
5447# define TV_YSIZE_SHIFT 0
5448
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005449#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005450/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005451 * Enables automatic scaling calculation.
5452 *
5453 * If set, the rest of the registers are ignored, and the calculated values can
5454 * be read back from the register.
5455 */
5456# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005457/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005458 * Disables the vertical filter.
5459 *
5460 * This is required on modes more than 1024 pixels wide */
5461# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005462/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005463# define TV_VADAPT (1 << 28)
5464# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005465/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005466# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005467/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005468# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005469/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005470# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005471/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005472 * Sets the horizontal scaling factor.
5473 *
5474 * This should be the fractional part of the horizontal scaling factor divided
5475 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5476 *
5477 * (src width - 1) / ((oversample * dest width) - 1)
5478 */
5479# define TV_HSCALE_FRAC_MASK 0x00003fff
5480# define TV_HSCALE_FRAC_SHIFT 0
5481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005482#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005483/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005484 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5485 *
5486 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5487 */
5488# define TV_VSCALE_INT_MASK 0x00038000
5489# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005490/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005491 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5492 *
5493 * \sa TV_VSCALE_INT_MASK
5494 */
5495# define TV_VSCALE_FRAC_MASK 0x00007fff
5496# define TV_VSCALE_FRAC_SHIFT 0
5497
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005498#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005499/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005500 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5501 *
5502 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5503 *
5504 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5505 */
5506# define TV_VSCALE_IP_INT_MASK 0x00038000
5507# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005508/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005509 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5510 *
5511 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5512 *
5513 * \sa TV_VSCALE_IP_INT_MASK
5514 */
5515# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5516# define TV_VSCALE_IP_FRAC_SHIFT 0
5517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005518#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005519# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005520/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005521 * Specifies which field to send the CC data in.
5522 *
5523 * CC data is usually sent in field 0.
5524 */
5525# define TV_CC_FID_MASK (1 << 27)
5526# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005527/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005528# define TV_CC_HOFF_MASK 0x03ff0000
5529# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005530/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005531# define TV_CC_LINE_MASK 0x0000003f
5532# define TV_CC_LINE_SHIFT 0
5533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005534#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005535# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005536/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005537# define TV_CC_DATA_2_MASK 0x007f0000
5538# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005539/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005540# define TV_CC_DATA_1_MASK 0x0000007f
5541# define TV_CC_DATA_1_SHIFT 0
5542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005543#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5544#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5545#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5546#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005547
Keith Packard040d87f2009-05-30 20:42:33 -07005548/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005549#define DP_A _MMIO(0x64000) /* eDP */
5550#define DP_B _MMIO(0x64100)
5551#define DP_C _MMIO(0x64200)
5552#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005554#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5555#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5556#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005557
Keith Packard040d87f2009-05-30 20:42:33 -07005558#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005559#define DP_PIPE_SEL_SHIFT 30
5560#define DP_PIPE_SEL_MASK (1 << 30)
5561#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5562#define DP_PIPE_SEL_SHIFT_IVB 29
5563#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5564#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5565#define DP_PIPE_SEL_SHIFT_CHV 16
5566#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5567#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005568
Keith Packard040d87f2009-05-30 20:42:33 -07005569/* Link training mode - select a suitable mode for each stage */
5570#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5571#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5572#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5573#define DP_LINK_TRAIN_OFF (3 << 28)
5574#define DP_LINK_TRAIN_MASK (3 << 28)
5575#define DP_LINK_TRAIN_SHIFT 28
5576
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005577/* CPT Link training mode */
5578#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5579#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5580#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5581#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5582#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5583#define DP_LINK_TRAIN_SHIFT_CPT 8
5584
Keith Packard040d87f2009-05-30 20:42:33 -07005585/* Signal voltages. These are mostly controlled by the other end */
5586#define DP_VOLTAGE_0_4 (0 << 25)
5587#define DP_VOLTAGE_0_6 (1 << 25)
5588#define DP_VOLTAGE_0_8 (2 << 25)
5589#define DP_VOLTAGE_1_2 (3 << 25)
5590#define DP_VOLTAGE_MASK (7 << 25)
5591#define DP_VOLTAGE_SHIFT 25
5592
5593/* Signal pre-emphasis levels, like voltages, the other end tells us what
5594 * they want
5595 */
5596#define DP_PRE_EMPHASIS_0 (0 << 22)
5597#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5598#define DP_PRE_EMPHASIS_6 (2 << 22)
5599#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5600#define DP_PRE_EMPHASIS_MASK (7 << 22)
5601#define DP_PRE_EMPHASIS_SHIFT 22
5602
5603/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005604#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005605#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005606#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005607
5608/* Mystic DPCD version 1.1 special mode */
5609#define DP_ENHANCED_FRAMING (1 << 18)
5610
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005611/* eDP */
5612#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005613#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005614#define DP_PLL_FREQ_MASK (3 << 16)
5615
Ville Syrjälä646b4262014-04-25 20:14:30 +03005616/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005617#define DP_PORT_REVERSAL (1 << 15)
5618
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005619/* eDP */
5620#define DP_PLL_ENABLE (1 << 14)
5621
Ville Syrjälä646b4262014-04-25 20:14:30 +03005622/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005623#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5624
5625#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005626#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005627
Ville Syrjälä646b4262014-04-25 20:14:30 +03005628/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005629#define DP_COLOR_RANGE_16_235 (1 << 8)
5630
Ville Syrjälä646b4262014-04-25 20:14:30 +03005631/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005632#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5633
Ville Syrjälä646b4262014-04-25 20:14:30 +03005634/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005635#define DP_SYNC_VS_HIGH (1 << 4)
5636#define DP_SYNC_HS_HIGH (1 << 3)
5637
Ville Syrjälä646b4262014-04-25 20:14:30 +03005638/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005639#define DP_DETECTED (1 << 2)
5640
Ville Syrjälä646b4262014-04-25 20:14:30 +03005641/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005642 * signal sink for DDC etc. Max packet size supported
5643 * is 20 bytes in each direction, hence the 5 fixed
5644 * data registers
5645 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005646#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5647#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005648
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005649#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5650#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005651
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005652#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5653#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005654
5655#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5656#define DP_AUX_CH_CTL_DONE (1 << 30)
5657#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5658#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5659#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5660#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5661#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005662#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005663#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5664#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5665#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5666#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5667#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5668#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5669#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5670#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5671#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5672#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5673#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5674#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5675#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305676#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5677#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5678#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005679#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005680#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305681#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005682#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005683
5684/*
5685 * Computing GMCH M and N values for the Display Port link
5686 *
5687 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5688 *
5689 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5690 *
5691 * The GMCH value is used internally
5692 *
5693 * bytes_per_pixel is the number of bytes coming out of the plane,
5694 * which is after the LUTs, so we want the bytes for our color format.
5695 * For our current usage, this is always 3, one byte for R, G and B.
5696 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005697#define _PIPEA_DATA_M_G4X 0x70050
5698#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005699
5700/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005701#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005702#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005703#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005704
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005705#define DATA_LINK_M_N_MASK (0xffffff)
5706#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005707
Daniel Vettere3b95f12013-05-03 11:49:49 +02005708#define _PIPEA_DATA_N_G4X 0x70054
5709#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005710#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5711
5712/*
5713 * Computing Link M and N values for the Display Port link
5714 *
5715 * Link M / N = pixel_clock / ls_clk
5716 *
5717 * (the DP spec calls pixel_clock the 'strm_clk')
5718 *
5719 * The Link value is transmitted in the Main Stream
5720 * Attributes and VB-ID.
5721 */
5722
Daniel Vettere3b95f12013-05-03 11:49:49 +02005723#define _PIPEA_LINK_M_G4X 0x70060
5724#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005725#define PIPEA_DP_LINK_M_MASK (0xffffff)
5726
Daniel Vettere3b95f12013-05-03 11:49:49 +02005727#define _PIPEA_LINK_N_G4X 0x70064
5728#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005729#define PIPEA_DP_LINK_N_MASK (0xffffff)
5730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005731#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5732#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5733#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5734#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005735
Jesse Barnes585fb112008-07-29 11:54:06 -07005736/* Display & cursor control */
5737
5738/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005739#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005740#define DSL_LINEMASK_GEN2 0x00000fff
5741#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005742#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005743#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005744#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005745#define PIPECONF_DOUBLE_WIDE (1 << 30)
5746#define I965_PIPECONF_ACTIVE (1 << 30)
5747#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5748#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005749#define PIPECONF_SINGLE_WIDE 0
5750#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005751#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005752#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02005753#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5754#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5755#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5756#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5757#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5758#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5759#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5760#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01005761#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005762#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005763/* Note that pre-gen3 does not support interlaced display directly. Panel
5764 * fitting must be disabled on pre-ilk for interlaced. */
5765#define PIPECONF_PROGRESSIVE (0 << 21)
5766#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5767#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5768#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5769#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5770/* Ironlake and later have a complete new set of values for interlaced. PFIT
5771 * means panel fitter required, PF means progressive fetch, DBL means power
5772 * saving pixel doubling. */
5773#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5774#define PIPECONF_INTERLACED_ILK (3 << 21)
5775#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5776#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005777#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305778#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005779#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305780#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005781#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Ville Syrjäläd1844602019-07-18 17:50:53 +03005782#define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
5783#define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
5784#define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
5785#define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
Ville Syrjäläac0f01c2019-07-18 17:50:50 +03005786#define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005787#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005788#define PIPECONF_8BPC (0 << 5)
5789#define PIPECONF_10BPC (1 << 5)
5790#define PIPECONF_6BPC (2 << 5)
5791#define PIPECONF_12BPC (3 << 5)
5792#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005793#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005794#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5795#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5796#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5797#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005798#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005799#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5800#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5801#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5802#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5803#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5804#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5805#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5806#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5807#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5808#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5809#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5810#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5811#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5812#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5813#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5814#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5815#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5816#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5817#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5818#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5819#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5820#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5821#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5822#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5823#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5824#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5825#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5826#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5827#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5828#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5829#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5830#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5831#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5832#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5833#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5834#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5835#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5836#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5837#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5838#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5839#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5840#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5841#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5842#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5843#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5844#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005845
Imre Deak755e9012014-02-10 18:42:47 +02005846#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5847#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5848
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005849#define PIPE_A_OFFSET 0x70000
5850#define PIPE_B_OFFSET 0x71000
5851#define PIPE_C_OFFSET 0x72000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07005852#define PIPE_D_OFFSET 0x73000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005853#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005854/*
5855 * There's actually no pipe EDP. Some pipe registers have
5856 * simply shifted from the pipe to the transcoder, while
5857 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5858 * to access such registers in transcoder EDP.
5859 */
5860#define PIPE_EDP_OFFSET 0x7f000
5861
Madhav Chauhan372610f2018-10-15 17:28:04 +03005862/* ICL DSI 0 and 1 */
5863#define PIPE_DSI0_OFFSET 0x7b000
5864#define PIPE_DSI1_OFFSET 0x7b800
5865
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005866#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5867#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5868#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5869#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5870#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005871
Ville Syrjäläe2625682019-04-01 23:02:29 +03005872#define _PIPEAGCMAX 0x70010
5873#define _PIPEBGCMAX 0x71010
Swati Sharma8efd0692019-09-09 17:31:42 +05305874#define PIPEGCMAX_RGB_MASK REG_GENMASK(15, 0)
Ville Syrjäläe2625682019-04-01 23:02:29 +03005875#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5876
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005877#define _PIPE_MISC_A 0x70030
5878#define _PIPE_MISC_B 0x71030
Ville Syrjäläb10d1172019-07-18 17:50:49 +03005879#define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
5880#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
Ville Syrjälä09b25812019-04-12 21:30:09 +03005881#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005882#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5883#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5884#define PIPEMISC_DITHER_8_BPC (0 << 5)
5885#define PIPEMISC_DITHER_10_BPC (1 << 5)
5886#define PIPEMISC_DITHER_6_BPC (2 << 5)
5887#define PIPEMISC_DITHER_12_BPC (3 << 5)
5888#define PIPEMISC_DITHER_ENABLE (1 << 4)
5889#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5890#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005891#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005892
Matt Roperc0550302019-01-30 10:51:20 -08005893/* Skylake+ pipe bottom (background) color */
5894#define _SKL_BOTTOM_COLOR_A 0x70034
5895#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5896#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5897#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5898
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005899#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005900#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5901#define PIPEB_HLINE_INT_EN (1 << 28)
5902#define PIPEB_VBLANK_INT_EN (1 << 27)
5903#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5904#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5905#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5906#define PIPE_PSR_INT_EN (1 << 22)
5907#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5908#define PIPEA_HLINE_INT_EN (1 << 20)
5909#define PIPEA_VBLANK_INT_EN (1 << 19)
5910#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5911#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5912#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5913#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5914#define PIPEC_HLINE_INT_EN (1 << 12)
5915#define PIPEC_VBLANK_INT_EN (1 << 11)
5916#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5917#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5918#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005919
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005920#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005921#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5922#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5923#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5924#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5925#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5926#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5927#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5928#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5929#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5930#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5931#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5932#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005933#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005934#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005935#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5936#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5937#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5938#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5939#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5940#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5941#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5942#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5943#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5944#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5945#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5946#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005947#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005948#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005949
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005950#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005951#define DSPARB_CSTART_MASK (0x7f << 7)
5952#define DSPARB_CSTART_SHIFT 7
5953#define DSPARB_BSTART_MASK (0x7f)
5954#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005955#define DSPARB_BEND_SHIFT 9 /* on 855 */
5956#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005957#define DSPARB_SPRITEA_SHIFT_VLV 0
5958#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5959#define DSPARB_SPRITEB_SHIFT_VLV 8
5960#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5961#define DSPARB_SPRITEC_SHIFT_VLV 16
5962#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5963#define DSPARB_SPRITED_SHIFT_VLV 24
5964#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005965#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005966#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5967#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5968#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5969#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5970#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5971#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5972#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5973#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5974#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5975#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5976#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5977#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005978#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005979#define DSPARB_SPRITEE_SHIFT_VLV 0
5980#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5981#define DSPARB_SPRITEF_SHIFT_VLV 8
5982#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005983
Ville Syrjälä0a560672014-06-11 16:51:18 +03005984/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005985#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005986#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005987#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005988#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005989#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005990#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005991#define DSPFW_PLANEB_MASK (0x7f << 8)
5992#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005993#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005994#define DSPFW_PLANEA_MASK (0x7f << 0)
5995#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005996#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005997#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005998#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005999#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006000#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006001#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006002#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006003#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
6004#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006005#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006006#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02006007#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006008#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006009#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006010#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
6011#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006012#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006013#define DSPFW_HPLL_SR_EN (1 << 31)
6014#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006015#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006016#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08006017#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006018#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006019#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006020#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006021
6022/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006023#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006024#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006025#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006026#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006027#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006028#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006029#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006030#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006031#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006032#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006033#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006034#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006035#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006036#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006037#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006038#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006039#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006040#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006041#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006042#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
6043#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006044#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006045#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006046#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006047#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006048#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006049#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006050#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006051#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006052#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006053#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006054#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006055#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006056#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006057#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006058#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006059#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006060#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006061#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006062#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006063#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006064#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006065#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006066#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006067#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006068#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006069#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006070
6071/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006072#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006073#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006074#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006075#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006076#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006077#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006078#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006079#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006080#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006081#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006082#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006083#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006084#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006085#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006086#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006087#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006088#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006089#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006090#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006091#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006092#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006093#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006094#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006095#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006096#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006097#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006098#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006099#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006100#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006101#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006102#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006103#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006104#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006105#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006106#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006107#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006108#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006109#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006110#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006111#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006112#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006113#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006114
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006115/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006116#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006117#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006118#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006119#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006120#define DDL_PRECISION_HIGH (1 << 7)
6121#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306122#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006123
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006124#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006125#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6126#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006127
Ville Syrjäläc2317752016-03-15 16:39:56 +02006128#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006129#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006130
Shaohua Li7662c8b2009-06-26 11:23:55 +08006131/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006132#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006133#define I915_FIFO_LINE_SIZE 64
6134#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006135
Jesse Barnesceb04242012-03-28 13:39:22 -07006136#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006137#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006138#define I965_FIFO_SIZE 512
6139#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006140#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006141#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006142#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006143
Jesse Barnesceb04242012-03-28 13:39:22 -07006144#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006145#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006146#define I915_MAX_WM 0x3f
6147
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006148#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6149#define PINEVIEW_FIFO_LINE_SIZE 64
6150#define PINEVIEW_MAX_WM 0x1ff
6151#define PINEVIEW_DFT_WM 0x3f
6152#define PINEVIEW_DFT_HPLLOFF_WM 0
6153#define PINEVIEW_GUARD_WM 10
6154#define PINEVIEW_CURSOR_FIFO 64
6155#define PINEVIEW_CURSOR_MAX_WM 0x3f
6156#define PINEVIEW_CURSOR_DFT_WM 0
6157#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006158
Jesse Barnesceb04242012-03-28 13:39:22 -07006159#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006160#define I965_CURSOR_FIFO 64
6161#define I965_CURSOR_MAX_WM 32
6162#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006163
Pradeep Bhatfae12672014-11-04 17:06:39 +00006164/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006165#define _CUR_WM_A_0 0x70140
6166#define _CUR_WM_B_0 0x71140
6167#define _PLANE_WM_1_A_0 0x70240
6168#define _PLANE_WM_1_B_0 0x71240
6169#define _PLANE_WM_2_A_0 0x70340
6170#define _PLANE_WM_2_B_0 0x71340
6171#define _PLANE_WM_TRANS_1_A_0 0x70268
6172#define _PLANE_WM_TRANS_1_B_0 0x71268
6173#define _PLANE_WM_TRANS_2_A_0 0x70368
6174#define _PLANE_WM_TRANS_2_B_0 0x71368
6175#define _CUR_WM_TRANS_A_0 0x70168
6176#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00006177#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006178#define PLANE_WM_IGNORE_LINES (1 << 30)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006179#define PLANE_WM_LINES_SHIFT 14
6180#define PLANE_WM_LINES_MASK 0x1f
Ville Syrjäläc7e716b2019-02-05 22:50:55 +02006181#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
Pradeep Bhatfae12672014-11-04 17:06:39 +00006182
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006183#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006184#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6185#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006186
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006187#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6188#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006189#define _PLANE_WM_BASE(pipe, plane) \
6190 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6191#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006192 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006193#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006194 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006195#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006196 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006197#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006198 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006199
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006200/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006201#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006202#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006203#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006204#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006205#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006206#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006208#define WM0_PIPEB_ILK _MMIO(0x45104)
6209#define WM0_PIPEC_IVB _MMIO(0x45200)
6210#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006211#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006212#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006213#define WM1_LP_LATENCY_MASK (0x7f << 24)
6214#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006215#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006216#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006217#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006218#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006219#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006220#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006221#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006222#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006223#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006224#define WM1S_LP_ILK _MMIO(0x45120)
6225#define WM2S_LP_IVB _MMIO(0x45124)
6226#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006227#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006228
Paulo Zanonicca32e92013-05-31 11:45:06 -03006229#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6230 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6231 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6232
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006233/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006234#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006235#define MLTR_WM1_SHIFT 0
6236#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006237/* the unit of memory self-refresh latency time is 0.5us */
6238#define ILK_SRLT_MASK 0x3f
6239
Yuanhan Liu13982612010-12-15 15:42:31 +08006240
6241/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006242#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006243#define SSKPD_WM_MASK 0x3f
6244#define SSKPD_WM0_SHIFT 0
6245#define SSKPD_WM1_SHIFT 8
6246#define SSKPD_WM2_SHIFT 16
6247#define SSKPD_WM3_SHIFT 24
6248
Jesse Barnes585fb112008-07-29 11:54:06 -07006249/*
6250 * The two pipe frame counter registers are not synchronized, so
6251 * reading a stable value is somewhat tricky. The following code
6252 * should work:
6253 *
6254 * do {
6255 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6256 * PIPE_FRAME_HIGH_SHIFT;
6257 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6258 * PIPE_FRAME_LOW_SHIFT);
6259 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6260 * PIPE_FRAME_HIGH_SHIFT);
6261 * } while (high1 != high2);
6262 * frame = (high1 << 8) | low1;
6263 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006264#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006265#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6266#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006267#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006268#define PIPE_FRAME_LOW_MASK 0xff000000
6269#define PIPE_FRAME_LOW_SHIFT 24
6270#define PIPE_PIXEL_MASK 0x00ffffff
6271#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006272/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006273#define _PIPEA_FRMCOUNT_G4X 0x70040
6274#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006275#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6276#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006277
6278/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006279#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006280/* Old style CUR*CNTR flags (desktop 8xx) */
6281#define CURSOR_ENABLE 0x80000000
6282#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006283#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006284#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006285#define CURSOR_FORMAT_SHIFT 24
6286#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6287#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6288#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6289#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6290#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6291#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6292/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006293#define MCURSOR_MODE 0x27
6294#define MCURSOR_MODE_DISABLE 0x00
6295#define MCURSOR_MODE_128_32B_AX 0x02
6296#define MCURSOR_MODE_256_32B_AX 0x03
6297#define MCURSOR_MODE_64_32B_AX 0x07
6298#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6299#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6300#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006301#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6302#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006303#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006304#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006305#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006306#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006307#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006308#define _CURABASE 0x70084
6309#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006310#define CURSOR_POS_MASK 0x007FF
6311#define CURSOR_POS_SIGN 0x8000
6312#define CURSOR_X_SHIFT 0
6313#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006314#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6315#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6316#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006317#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006318#define _CURBCNTR 0x700c0
6319#define _CURBBASE 0x700c4
6320#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006321
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006322#define _CURBCNTR_IVB 0x71080
6323#define _CURBBASE_IVB 0x71084
6324#define _CURBPOS_IVB 0x71088
6325
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006326#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6327#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6328#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006329#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006330#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006331
6332#define CURSOR_A_OFFSET 0x70080
6333#define CURSOR_B_OFFSET 0x700c0
6334#define CHV_CURSOR_C_OFFSET 0x700e0
6335#define IVB_CURSOR_B_OFFSET 0x71080
6336#define IVB_CURSOR_C_OFFSET 0x72080
Ankit Nautiyal6ea3cee2019-09-24 13:01:52 +05306337#define TGL_CURSOR_D_OFFSET 0x73080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006338
Jesse Barnes585fb112008-07-29 11:54:06 -07006339/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006340#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006341#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006342#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006343#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006344#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006345#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6346#define DISPPLANE_YUV422 (0x0 << 26)
6347#define DISPPLANE_8BPP (0x2 << 26)
6348#define DISPPLANE_BGRA555 (0x3 << 26)
6349#define DISPPLANE_BGRX555 (0x4 << 26)
6350#define DISPPLANE_BGRX565 (0x5 << 26)
6351#define DISPPLANE_BGRX888 (0x6 << 26)
6352#define DISPPLANE_BGRA888 (0x7 << 26)
6353#define DISPPLANE_RGBX101010 (0x8 << 26)
6354#define DISPPLANE_RGBA101010 (0x9 << 26)
6355#define DISPPLANE_BGRX101010 (0xa << 26)
Ville Syrjälä73263cb2019-10-31 18:56:47 +02006356#define DISPPLANE_BGRA101010 (0xb << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006357#define DISPPLANE_RGBX161616 (0xc << 26)
6358#define DISPPLANE_RGBX888 (0xe << 26)
6359#define DISPPLANE_RGBA888 (0xf << 26)
6360#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006361#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006362#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006363#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006364#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6365#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6366#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006367#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006368#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006369#define DISPPLANE_NO_LINE_DOUBLE 0
6370#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006371#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6372#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6373#define DISPPLANE_ROTATE_180 (1 << 15)
6374#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6375#define DISPPLANE_TILED (1 << 10)
6376#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006377#define _DSPAADDR 0x70184
6378#define _DSPASTRIDE 0x70188
6379#define _DSPAPOS 0x7018C /* reserved */
6380#define _DSPASIZE 0x70190
6381#define _DSPASURF 0x7019C /* 965+ only */
6382#define _DSPATILEOFF 0x701A4 /* 965+ only */
6383#define _DSPAOFFSET 0x701A4 /* HSW */
6384#define _DSPASURFLIVE 0x701AC
Ville Syrjälä94e15722019-07-03 23:08:21 +03006385#define _DSPAGAMC 0x701E0
Jesse Barnes585fb112008-07-29 11:54:06 -07006386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006387#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6388#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6389#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6390#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6391#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6392#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6393#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6394#define DSPLINOFF(plane) DSPADDR(plane)
6395#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6396#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006397#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006398
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006399/* CHV pipe B blender and primary plane */
6400#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006401#define CHV_BLEND_LEGACY (0 << 30)
6402#define CHV_BLEND_ANDROID (1 << 30)
6403#define CHV_BLEND_MPO (2 << 30)
6404#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006405#define _CHV_CANVAS_A 0x60a04
6406#define _PRIMPOS_A 0x60a08
6407#define _PRIMSIZE_A 0x60a0c
6408#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006409#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006411#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6412#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6413#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6414#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6415#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006416
Armin Reese446f2542012-03-30 16:20:16 -07006417/* Display/Sprite base address macros */
6418#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006419#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6420#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006421
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006422/*
6423 * VBIOS flags
6424 * gen2:
6425 * [00:06] alm,mgm
6426 * [10:16] all
6427 * [30:32] alm,mgm
6428 * gen3+:
6429 * [00:0f] all
6430 * [10:1f] all
6431 * [30:32] all
6432 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006433#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6434#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6435#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006436#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006437
6438/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006439#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6440#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6441#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006442#define _PIPEBFRAMEHIGH 0x71040
6443#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006444#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6445#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006446
Jesse Barnes585fb112008-07-29 11:54:06 -07006447
6448/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006449#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006450#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006451#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6452#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6453#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006454#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6455#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6456#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6457#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6458#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6459#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6460#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6461#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006462
Madhav Chauhan372610f2018-10-15 17:28:04 +03006463/* ICL DSI 0 and 1 */
6464#define _PIPEDSI0CONF 0x7b008
6465#define _PIPEDSI1CONF 0x7b808
6466
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006467/* Sprite A control */
6468#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006469#define DVS_ENABLE (1 << 31)
6470#define DVS_GAMMA_ENABLE (1 << 30)
6471#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6472#define DVS_PIXFORMAT_MASK (3 << 25)
6473#define DVS_FORMAT_YUV422 (0 << 25)
6474#define DVS_FORMAT_RGBX101010 (1 << 25)
6475#define DVS_FORMAT_RGBX888 (2 << 25)
6476#define DVS_FORMAT_RGBX161616 (3 << 25)
6477#define DVS_PIPE_CSC_ENABLE (1 << 24)
6478#define DVS_SOURCE_KEY (1 << 22)
6479#define DVS_RGB_ORDER_XBGR (1 << 20)
6480#define DVS_YUV_FORMAT_BT709 (1 << 18)
6481#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6482#define DVS_YUV_ORDER_YUYV (0 << 16)
6483#define DVS_YUV_ORDER_UYVY (1 << 16)
6484#define DVS_YUV_ORDER_YVYU (2 << 16)
6485#define DVS_YUV_ORDER_VYUY (3 << 16)
6486#define DVS_ROTATE_180 (1 << 15)
6487#define DVS_DEST_KEY (1 << 2)
6488#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6489#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006490#define _DVSALINOFF 0x72184
6491#define _DVSASTRIDE 0x72188
6492#define _DVSAPOS 0x7218c
6493#define _DVSASIZE 0x72190
6494#define _DVSAKEYVAL 0x72194
6495#define _DVSAKEYMSK 0x72198
6496#define _DVSASURF 0x7219c
6497#define _DVSAKEYMAXVAL 0x721a0
6498#define _DVSATILEOFF 0x721a4
6499#define _DVSASURFLIVE 0x721ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006500#define _DVSAGAMC_G4X 0x721e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006501#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006502#define DVS_SCALE_ENABLE (1 << 31)
6503#define DVS_FILTER_MASK (3 << 29)
6504#define DVS_FILTER_MEDIUM (0 << 29)
6505#define DVS_FILTER_ENHANCING (1 << 29)
6506#define DVS_FILTER_SOFTENING (2 << 29)
6507#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6508#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006509#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6510#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006511
6512#define _DVSBCNTR 0x73180
6513#define _DVSBLINOFF 0x73184
6514#define _DVSBSTRIDE 0x73188
6515#define _DVSBPOS 0x7318c
6516#define _DVSBSIZE 0x73190
6517#define _DVSBKEYVAL 0x73194
6518#define _DVSBKEYMSK 0x73198
6519#define _DVSBSURF 0x7319c
6520#define _DVSBKEYMAXVAL 0x731a0
6521#define _DVSBTILEOFF 0x731a4
6522#define _DVSBSURFLIVE 0x731ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006523#define _DVSBGAMC_G4X 0x731e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006524#define _DVSBSCALE 0x73204
Ville Syrjälä94e15722019-07-03 23:08:21 +03006525#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6526#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006528#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6529#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6530#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6531#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6532#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6533#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6534#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6535#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6536#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6537#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6538#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6539#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006540#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6541#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6542#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006543
6544#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006545#define SPRITE_ENABLE (1 << 31)
6546#define SPRITE_GAMMA_ENABLE (1 << 30)
6547#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6548#define SPRITE_PIXFORMAT_MASK (7 << 25)
6549#define SPRITE_FORMAT_YUV422 (0 << 25)
6550#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6551#define SPRITE_FORMAT_RGBX888 (2 << 25)
6552#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6553#define SPRITE_FORMAT_YUV444 (4 << 25)
6554#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6555#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6556#define SPRITE_SOURCE_KEY (1 << 22)
6557#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6558#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6559#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6560#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6561#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6562#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6563#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6564#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6565#define SPRITE_ROTATE_180 (1 << 15)
6566#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä423ee8e2019-07-03 23:08:20 +03006567#define SPRITE_INT_GAMMA_DISABLE (1 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006568#define SPRITE_TILED (1 << 10)
6569#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006570#define _SPRA_LINOFF 0x70284
6571#define _SPRA_STRIDE 0x70288
6572#define _SPRA_POS 0x7028c
6573#define _SPRA_SIZE 0x70290
6574#define _SPRA_KEYVAL 0x70294
6575#define _SPRA_KEYMSK 0x70298
6576#define _SPRA_SURF 0x7029c
6577#define _SPRA_KEYMAX 0x702a0
6578#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006579#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006580#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006581#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006582#define SPRITE_SCALE_ENABLE (1 << 31)
6583#define SPRITE_FILTER_MASK (3 << 29)
6584#define SPRITE_FILTER_MEDIUM (0 << 29)
6585#define SPRITE_FILTER_ENHANCING (1 << 29)
6586#define SPRITE_FILTER_SOFTENING (2 << 29)
6587#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6588#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006589#define _SPRA_GAMC 0x70400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006590#define _SPRA_GAMC16 0x70440
6591#define _SPRA_GAMC17 0x7044c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006592
6593#define _SPRB_CTL 0x71280
6594#define _SPRB_LINOFF 0x71284
6595#define _SPRB_STRIDE 0x71288
6596#define _SPRB_POS 0x7128c
6597#define _SPRB_SIZE 0x71290
6598#define _SPRB_KEYVAL 0x71294
6599#define _SPRB_KEYMSK 0x71298
6600#define _SPRB_SURF 0x7129c
6601#define _SPRB_KEYMAX 0x712a0
6602#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006603#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006604#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006605#define _SPRB_SCALE 0x71304
6606#define _SPRB_GAMC 0x71400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006607#define _SPRB_GAMC16 0x71440
6608#define _SPRB_GAMC17 0x7144c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006610#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6611#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6612#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6613#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6614#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6615#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6616#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6617#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6618#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6619#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6620#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6621#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006622#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6623#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6624#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006625#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006626
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006627#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006628#define SP_ENABLE (1 << 31)
6629#define SP_GAMMA_ENABLE (1 << 30)
6630#define SP_PIXFORMAT_MASK (0xf << 26)
Ville Syrjäläd8aa1a42019-10-31 18:56:48 +02006631#define SP_FORMAT_YUV422 (0x0 << 26)
6632#define SP_FORMAT_BGR565 (0x5 << 26)
6633#define SP_FORMAT_BGRX8888 (0x6 << 26)
6634#define SP_FORMAT_BGRA8888 (0x7 << 26)
6635#define SP_FORMAT_RGBX1010102 (0x8 << 26)
6636#define SP_FORMAT_RGBA1010102 (0x9 << 26)
6637#define SP_FORMAT_BGRX1010102 (0xa << 26) /* CHV pipe B */
6638#define SP_FORMAT_BGRA1010102 (0xb << 26) /* CHV pipe B */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006639#define SP_FORMAT_RGBX8888 (0xe << 26)
6640#define SP_FORMAT_RGBA8888 (0xf << 26)
6641#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6642#define SP_SOURCE_KEY (1 << 22)
6643#define SP_YUV_FORMAT_BT709 (1 << 18)
6644#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6645#define SP_YUV_ORDER_YUYV (0 << 16)
6646#define SP_YUV_ORDER_UYVY (1 << 16)
6647#define SP_YUV_ORDER_YVYU (2 << 16)
6648#define SP_YUV_ORDER_VYUY (3 << 16)
6649#define SP_ROTATE_180 (1 << 15)
6650#define SP_TILED (1 << 10)
6651#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006652#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6653#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6654#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6655#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6656#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6657#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6658#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6659#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6660#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6661#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006662#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006663#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6664#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6665#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6666#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6667#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6668#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä94e15722019-07-03 23:08:21 +03006669#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006670
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006671#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6672#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6673#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6674#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6675#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6676#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6677#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6678#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6679#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6680#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6681#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006682#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6683#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006684#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006685
Ville Syrjälä94e15722019-07-03 23:08:21 +03006686#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6687 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006688#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
Ville Syrjälä94e15722019-07-03 23:08:21 +03006689 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006690
6691#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6692#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6693#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6694#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6695#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6696#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6697#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6698#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6699#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6700#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6701#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006702#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6703#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006704#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006705
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006706/*
6707 * CHV pipe B sprite CSC
6708 *
6709 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6710 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6711 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6712 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006713#define _MMIO_CHV_SPCSC(plane_id, reg) \
6714 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6715
6716#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6717#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6718#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006719#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6720#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6721
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006722#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6723#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6724#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6725#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6726#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006727#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6728#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6729
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006730#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6731#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6732#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006733#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6734#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6735
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006736#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6737#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6738#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006739#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6740#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6741
Damien Lespiau70d21f02013-07-03 21:06:04 +01006742/* Skylake plane registers */
6743
6744#define _PLANE_CTL_1_A 0x70180
6745#define _PLANE_CTL_2_A 0x70280
6746#define _PLANE_CTL_3_A 0x70380
6747#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006748#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006749#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006750/*
6751 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6752 * expanded to include bit 23 as well. However, the shift-24 based values
6753 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6754 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006755#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006756#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6757#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6758#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306759#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006760#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306761#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006762#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306763#define PLANE_CTL_FORMAT_P016 (7 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006764#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6765#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6766#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006767#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006768#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05306769#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6770#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6771#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6772#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6773#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6774#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006775#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006776#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6777#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006778#define PLANE_CTL_ORDER_BGRX (0 << 20)
6779#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006780#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006781#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006782#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006783#define PLANE_CTL_YUV422_YUYV (0 << 16)
6784#define PLANE_CTL_YUV422_UYVY (1 << 16)
6785#define PLANE_CTL_YUV422_YVYU (2 << 16)
6786#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006787#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006788#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006789#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006790#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006791#define PLANE_CTL_TILED_LINEAR (0 << 10)
6792#define PLANE_CTL_TILED_X (1 << 10)
6793#define PLANE_CTL_TILED_Y (4 << 10)
6794#define PLANE_CTL_TILED_YF (5 << 10)
6795#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006796#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006797#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6798#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6799#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006800#define PLANE_CTL_ROTATE_MASK 0x3
6801#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306802#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006803#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306804#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006805#define _PLANE_STRIDE_1_A 0x70188
6806#define _PLANE_STRIDE_2_A 0x70288
6807#define _PLANE_STRIDE_3_A 0x70388
6808#define _PLANE_POS_1_A 0x7018c
6809#define _PLANE_POS_2_A 0x7028c
6810#define _PLANE_POS_3_A 0x7038c
6811#define _PLANE_SIZE_1_A 0x70190
6812#define _PLANE_SIZE_2_A 0x70290
6813#define _PLANE_SIZE_3_A 0x70390
6814#define _PLANE_SURF_1_A 0x7019c
6815#define _PLANE_SURF_2_A 0x7029c
6816#define _PLANE_SURF_3_A 0x7039c
6817#define _PLANE_OFFSET_1_A 0x701a4
6818#define _PLANE_OFFSET_2_A 0x702a4
6819#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006820#define _PLANE_KEYVAL_1_A 0x70194
6821#define _PLANE_KEYVAL_2_A 0x70294
6822#define _PLANE_KEYMSK_1_A 0x70198
6823#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006824#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006825#define _PLANE_KEYMAX_1_A 0x701a0
6826#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006827#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006828#define _PLANE_AUX_DIST_1_A 0x701c0
6829#define _PLANE_AUX_DIST_2_A 0x702c0
6830#define _PLANE_AUX_OFFSET_1_A 0x701c4
6831#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006832#define _PLANE_CUS_CTL_1_A 0x701c8
6833#define _PLANE_CUS_CTL_2_A 0x702c8
6834#define PLANE_CUS_ENABLE (1 << 31)
6835#define PLANE_CUS_PLANE_6 (0 << 30)
6836#define PLANE_CUS_PLANE_7 (1 << 30)
6837#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6838#define PLANE_CUS_HPHASE_0 (0 << 16)
6839#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6840#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6841#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6842#define PLANE_CUS_VPHASE_0 (0 << 12)
6843#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6844#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006845#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6846#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6847#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006848#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006849#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306850#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006851#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006852#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6853#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6854#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6855#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6856#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006857#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006858#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6859#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6860#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6861#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006862#define _PLANE_BUF_CFG_1_A 0x7027c
6863#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006864#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6865#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006866
Uma Shankar6a255da2018-11-02 00:40:19 +05306867/* Input CSC Register Definitions */
6868#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6869#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6870
6871#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6872#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6873
6874#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6875 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6876 _PLANE_INPUT_CSC_RY_GY_1_B)
6877#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6878 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6879 _PLANE_INPUT_CSC_RY_GY_2_B)
6880
6881#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6882 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6883 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6884
6885#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6886#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6887
6888#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6889#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6890
6891#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6892 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6893 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6894#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6895 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6896 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6897#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6898 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6899 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6900
6901#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6902#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6903
6904#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6905#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6906
6907#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6908 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6909 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6910#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6911 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6912 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6913#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6914 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6915 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006916
Damien Lespiau70d21f02013-07-03 21:06:04 +01006917#define _PLANE_CTL_1_B 0x71180
6918#define _PLANE_CTL_2_B 0x71280
6919#define _PLANE_CTL_3_B 0x71380
6920#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6921#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6922#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6923#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006924 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006925
6926#define _PLANE_STRIDE_1_B 0x71188
6927#define _PLANE_STRIDE_2_B 0x71288
6928#define _PLANE_STRIDE_3_B 0x71388
6929#define _PLANE_STRIDE_1(pipe) \
6930 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6931#define _PLANE_STRIDE_2(pipe) \
6932 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6933#define _PLANE_STRIDE_3(pipe) \
6934 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6935#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006936 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006937
6938#define _PLANE_POS_1_B 0x7118c
6939#define _PLANE_POS_2_B 0x7128c
6940#define _PLANE_POS_3_B 0x7138c
6941#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6942#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6943#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6944#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006945 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006946
6947#define _PLANE_SIZE_1_B 0x71190
6948#define _PLANE_SIZE_2_B 0x71290
6949#define _PLANE_SIZE_3_B 0x71390
6950#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6951#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6952#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6953#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006954 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006955
6956#define _PLANE_SURF_1_B 0x7119c
6957#define _PLANE_SURF_2_B 0x7129c
6958#define _PLANE_SURF_3_B 0x7139c
6959#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6960#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6961#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6962#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006963 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006964
6965#define _PLANE_OFFSET_1_B 0x711a4
6966#define _PLANE_OFFSET_2_B 0x712a4
6967#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6968#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6969#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006970 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006971
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006972#define _PLANE_KEYVAL_1_B 0x71194
6973#define _PLANE_KEYVAL_2_B 0x71294
6974#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6975#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6976#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006977 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006978
6979#define _PLANE_KEYMSK_1_B 0x71198
6980#define _PLANE_KEYMSK_2_B 0x71298
6981#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6982#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6983#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006984 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006985
6986#define _PLANE_KEYMAX_1_B 0x711a0
6987#define _PLANE_KEYMAX_2_B 0x712a0
6988#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6989#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6990#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006991 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006992
Damien Lespiau8211bd52014-11-04 17:06:44 +00006993#define _PLANE_BUF_CFG_1_B 0x7127c
6994#define _PLANE_BUF_CFG_2_B 0x7137c
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02006995#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05306996#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006997#define _PLANE_BUF_CFG_1(pipe) \
6998 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6999#define _PLANE_BUF_CFG_2(pipe) \
7000 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
7001#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007002 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00007003
Chandra Konduru2cd601c2015-04-27 15:47:37 -07007004#define _PLANE_NV12_BUF_CFG_1_B 0x71278
7005#define _PLANE_NV12_BUF_CFG_2_B 0x71378
7006#define _PLANE_NV12_BUF_CFG_1(pipe) \
7007 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
7008#define _PLANE_NV12_BUF_CFG_2(pipe) \
7009 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
7010#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007011 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07007012
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07007013#define _PLANE_AUX_DIST_1_B 0x711c0
7014#define _PLANE_AUX_DIST_2_B 0x712c0
7015#define _PLANE_AUX_DIST_1(pipe) \
7016 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
7017#define _PLANE_AUX_DIST_2(pipe) \
7018 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
7019#define PLANE_AUX_DIST(pipe, plane) \
7020 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
7021
7022#define _PLANE_AUX_OFFSET_1_B 0x711c4
7023#define _PLANE_AUX_OFFSET_2_B 0x712c4
7024#define _PLANE_AUX_OFFSET_1(pipe) \
7025 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
7026#define _PLANE_AUX_OFFSET_2(pipe) \
7027 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
7028#define PLANE_AUX_OFFSET(pipe, plane) \
7029 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
7030
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02007031#define _PLANE_CUS_CTL_1_B 0x711c8
7032#define _PLANE_CUS_CTL_2_B 0x712c8
7033#define _PLANE_CUS_CTL_1(pipe) \
7034 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
7035#define _PLANE_CUS_CTL_2(pipe) \
7036 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
7037#define PLANE_CUS_CTL(pipe, plane) \
7038 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
7039
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02007040#define _PLANE_COLOR_CTL_1_B 0x711CC
7041#define _PLANE_COLOR_CTL_2_B 0x712CC
7042#define _PLANE_COLOR_CTL_3_B 0x713CC
7043#define _PLANE_COLOR_CTL_1(pipe) \
7044 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
7045#define _PLANE_COLOR_CTL_2(pipe) \
7046 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
7047#define PLANE_COLOR_CTL(pipe, plane) \
7048 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
7049
7050#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00007051#define _CUR_BUF_CFG_A 0x7017c
7052#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007053#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00007054
Jesse Barnes585fb112008-07-29 11:54:06 -07007055/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007056#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07007057# define VGA_DISP_DISABLE (1 << 31)
7058# define VGA_2X_MODE (1 << 30)
7059# define VGA_PIPE_B_SELECT (1 << 29)
7060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007061#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02007062
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007063/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007065#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007067#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007068#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
7069#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
7070#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
7071#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
7072#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
7073#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
7074#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
7075#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
7076#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
7077#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007078
7079/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007080#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007081#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
7082#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
7083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007084#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01007085#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007086#define FDI_PLL_BIOS_1 _MMIO(0x46004)
7087#define FDI_PLL_BIOS_2 _MMIO(0x46008)
7088#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7089#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7090#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007092#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07007093# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7094# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7095
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007096#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08007097# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7098
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007099#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007100#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007101#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7102#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7103
7104
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007105#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01007106#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007107#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01007108#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007109
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007110#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01007111#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007112#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01007113#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007114
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007115#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01007116#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007117#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01007118#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007119
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007120#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01007121#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007122#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01007123#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007124
7125/* PIPEB timing regs are same start from 0x61000 */
7126
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007127#define _PIPEB_DATA_M1 0x61030
7128#define _PIPEB_DATA_N1 0x61034
7129#define _PIPEB_DATA_M2 0x61038
7130#define _PIPEB_DATA_N2 0x6103c
7131#define _PIPEB_LINK_M1 0x61040
7132#define _PIPEB_LINK_N1 0x61044
7133#define _PIPEB_LINK_M2 0x61048
7134#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007135
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007136#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7137#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7138#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7139#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7140#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7141#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7142#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7143#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007144
7145/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007146/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7147#define _PFA_CTL_1 0x68080
7148#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007149#define PF_ENABLE (1 << 31)
7150#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7151#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7152#define PF_FILTER_MASK (3 << 23)
7153#define PF_FILTER_PROGRAMMED (0 << 23)
7154#define PF_FILTER_MED_3x3 (1 << 23)
7155#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7156#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007157#define _PFA_WIN_SZ 0x68074
7158#define _PFB_WIN_SZ 0x68874
7159#define _PFA_WIN_POS 0x68070
7160#define _PFB_WIN_POS 0x68870
7161#define _PFA_VSCALE 0x68084
7162#define _PFB_VSCALE 0x68884
7163#define _PFA_HSCALE 0x68090
7164#define _PFB_HSCALE 0x68890
7165
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007166#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7167#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7168#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7169#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7170#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007171
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007172#define _PSA_CTL 0x68180
7173#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007174#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007175#define _PSA_WIN_SZ 0x68174
7176#define _PSB_WIN_SZ 0x68974
7177#define _PSA_WIN_POS 0x68170
7178#define _PSB_WIN_POS 0x68970
7179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007180#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7181#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7182#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007183
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007184/*
7185 * Skylake scalers
7186 */
7187#define _PS_1A_CTRL 0x68180
7188#define _PS_2A_CTRL 0x68280
7189#define _PS_1B_CTRL 0x68980
7190#define _PS_2B_CTRL 0x68A80
7191#define _PS_1C_CTRL 0x69180
7192#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007193#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7194#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7195#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307196#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7197#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007198#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007199#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007200#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007201#define PS_FILTER_MASK (3 << 23)
7202#define PS_FILTER_MEDIUM (0 << 23)
7203#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7204#define PS_FILTER_BILINEAR (3 << 23)
7205#define PS_VERT3TAP (1 << 21)
7206#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7207#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7208#define PS_PWRUP_PROGRESS (1 << 17)
7209#define PS_V_FILTER_BYPASS (1 << 8)
7210#define PS_VADAPT_EN (1 << 7)
7211#define PS_VADAPT_MODE_MASK (3 << 5)
7212#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7213#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7214#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007215#define PS_PLANE_Y_SEL_MASK (7 << 5)
7216#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007217
7218#define _PS_PWR_GATE_1A 0x68160
7219#define _PS_PWR_GATE_2A 0x68260
7220#define _PS_PWR_GATE_1B 0x68960
7221#define _PS_PWR_GATE_2B 0x68A60
7222#define _PS_PWR_GATE_1C 0x69160
7223#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7224#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7225#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7226#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7227#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7228#define PS_PWR_GATE_SLPEN_8 0
7229#define PS_PWR_GATE_SLPEN_16 1
7230#define PS_PWR_GATE_SLPEN_24 2
7231#define PS_PWR_GATE_SLPEN_32 3
7232
7233#define _PS_WIN_POS_1A 0x68170
7234#define _PS_WIN_POS_2A 0x68270
7235#define _PS_WIN_POS_1B 0x68970
7236#define _PS_WIN_POS_2B 0x68A70
7237#define _PS_WIN_POS_1C 0x69170
7238
7239#define _PS_WIN_SZ_1A 0x68174
7240#define _PS_WIN_SZ_2A 0x68274
7241#define _PS_WIN_SZ_1B 0x68974
7242#define _PS_WIN_SZ_2B 0x68A74
7243#define _PS_WIN_SZ_1C 0x69174
7244
7245#define _PS_VSCALE_1A 0x68184
7246#define _PS_VSCALE_2A 0x68284
7247#define _PS_VSCALE_1B 0x68984
7248#define _PS_VSCALE_2B 0x68A84
7249#define _PS_VSCALE_1C 0x69184
7250
7251#define _PS_HSCALE_1A 0x68190
7252#define _PS_HSCALE_2A 0x68290
7253#define _PS_HSCALE_1B 0x68990
7254#define _PS_HSCALE_2B 0x68A90
7255#define _PS_HSCALE_1C 0x69190
7256
7257#define _PS_VPHASE_1A 0x68188
7258#define _PS_VPHASE_2A 0x68288
7259#define _PS_VPHASE_1B 0x68988
7260#define _PS_VPHASE_2B 0x68A88
7261#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007262#define PS_Y_PHASE(x) ((x) << 16)
7263#define PS_UV_RGB_PHASE(x) ((x) << 0)
7264#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7265#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007266
7267#define _PS_HPHASE_1A 0x68194
7268#define _PS_HPHASE_2A 0x68294
7269#define _PS_HPHASE_1B 0x68994
7270#define _PS_HPHASE_2B 0x68A94
7271#define _PS_HPHASE_1C 0x69194
7272
7273#define _PS_ECC_STAT_1A 0x681D0
7274#define _PS_ECC_STAT_2A 0x682D0
7275#define _PS_ECC_STAT_1B 0x689D0
7276#define _PS_ECC_STAT_2B 0x68AD0
7277#define _PS_ECC_STAT_1C 0x691D0
7278
Jani Nikulae67005e2018-06-29 13:20:39 +03007279#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007280#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007281 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7282 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007283#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007284 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7285 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007286#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007287 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7288 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007289#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007290 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7291 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007292#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007293 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7294 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007295#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007296 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7297 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007298#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007299 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7300 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007301#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007302 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7303 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007304#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007305 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007306 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007307
Zhenyu Wangb9055052009-06-05 15:38:38 +08007308/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007309#define _LGC_PALETTE_A 0x4a000
7310#define _LGC_PALETTE_B 0x4a800
Swati Sharma1af22382019-09-04 00:52:55 +05307311#define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7312#define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7313#define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007314#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007315
Ville Syrjälä514462c2019-04-01 23:02:28 +03007316/* ilk/snb precision palette */
7317#define _PREC_PALETTE_A 0x4b000
7318#define _PREC_PALETTE_B 0x4c000
Swati Sharma6b97b112019-09-04 00:52:56 +05307319#define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7320#define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7321#define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
Ville Syrjälä514462c2019-04-01 23:02:28 +03007322#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7323
7324#define _PREC_PIPEAGCMAX 0x4d000
7325#define _PREC_PIPEBGCMAX 0x4d010
7326#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7327
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007328#define _GAMMA_MODE_A 0x4a480
7329#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007330#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307331#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7332#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007333#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307334#define GAMMA_MODE_MODE_8BIT (0 << 0)
7335#define GAMMA_MODE_MODE_10BIT (1 << 0)
7336#define GAMMA_MODE_MODE_12BIT (2 << 0)
Uma Shankar377c70e2019-06-12 12:14:58 +05307337#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7338#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007339
Damien Lespiau83372062015-10-30 17:53:32 +02007340/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007341#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007342#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7343#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007344#define CSR_SSP_BASE _MMIO(0x8F074)
7345#define CSR_HTP_SKL _MMIO(0x8F004)
7346#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007347#define CSR_LAST_WRITE_VALUE 0xc003b400
7348/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7349#define CSR_MMIO_START_RANGE 0x80000
7350#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007351#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7352#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7353#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
José Roberto de Souza5d571062019-07-25 17:24:10 -07007354#define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7355#define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
Damien Lespiau83372062015-10-30 17:53:32 +02007356
Anshuman Gupta41286862019-10-03 13:47:38 +05307357#define DMC_DEBUG3 _MMIO(0x101090)
7358
Zhenyu Wangb9055052009-06-05 15:38:38 +08007359/* interrupts */
7360#define DE_MASTER_IRQ_CONTROL (1 << 31)
7361#define DE_SPRITEB_FLIP_DONE (1 << 29)
7362#define DE_SPRITEA_FLIP_DONE (1 << 28)
7363#define DE_PLANEB_FLIP_DONE (1 << 27)
7364#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007365#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007366#define DE_PCU_EVENT (1 << 25)
7367#define DE_GTT_FAULT (1 << 24)
7368#define DE_POISON (1 << 23)
7369#define DE_PERFORM_COUNTER (1 << 22)
7370#define DE_PCH_EVENT (1 << 21)
7371#define DE_AUX_CHANNEL_A (1 << 20)
7372#define DE_DP_A_HOTPLUG (1 << 19)
7373#define DE_GSE (1 << 18)
7374#define DE_PIPEB_VBLANK (1 << 15)
7375#define DE_PIPEB_EVEN_FIELD (1 << 14)
7376#define DE_PIPEB_ODD_FIELD (1 << 13)
7377#define DE_PIPEB_LINE_COMPARE (1 << 12)
7378#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007379#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007380#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7381#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007382#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007383#define DE_PIPEA_EVEN_FIELD (1 << 6)
7384#define DE_PIPEA_ODD_FIELD (1 << 5)
7385#define DE_PIPEA_LINE_COMPARE (1 << 4)
7386#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007387#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007388#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007389#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007390#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007391
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007392/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007393#define DE_ERR_INT_IVB (1 << 30)
7394#define DE_GSE_IVB (1 << 29)
7395#define DE_PCH_EVENT_IVB (1 << 28)
7396#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7397#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7398#define DE_EDP_PSR_INT_HSW (1 << 19)
7399#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7400#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7401#define DE_PIPEC_VBLANK_IVB (1 << 10)
7402#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7403#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7404#define DE_PIPEB_VBLANK_IVB (1 << 5)
7405#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7406#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7407#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7408#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007409#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007411#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007412#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007413
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007414#define DEISR _MMIO(0x44000)
7415#define DEIMR _MMIO(0x44004)
7416#define DEIIR _MMIO(0x44008)
7417#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007418
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007419#define GTISR _MMIO(0x44010)
7420#define GTIMR _MMIO(0x44014)
7421#define GTIIR _MMIO(0x44018)
7422#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007423
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007424#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007425#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7426#define GEN8_PCU_IRQ (1 << 30)
7427#define GEN8_DE_PCH_IRQ (1 << 23)
7428#define GEN8_DE_MISC_IRQ (1 << 22)
7429#define GEN8_DE_PORT_IRQ (1 << 20)
7430#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7431#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7432#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7433#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7434#define GEN8_GT_VECS_IRQ (1 << 6)
7435#define GEN8_GT_GUC_IRQ (1 << 5)
7436#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007437#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7438#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007439#define GEN8_GT_BCS_IRQ (1 << 1)
7440#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007441
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007442#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7443#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7444#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7445#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007446
Ben Widawskyabd58f02013-11-02 21:07:09 -07007447#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007448#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007449#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7450#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007451#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007452#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007453
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007454#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7455#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7456#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7457#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007458#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007459#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7460#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7461#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7462#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7463#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7464#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007465#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007466#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7467#define GEN8_PIPE_VSYNC (1 << 1)
7468#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00007469#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Matt Roperd506a652019-10-08 14:17:16 -07007470#define GEN11_PIPE_PLANE7_FAULT (1 << 22)
7471#define GEN11_PIPE_PLANE6_FAULT (1 << 21)
7472#define GEN11_PIPE_PLANE5_FAULT (1 << 20)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007473#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00007474#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7475#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7476#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007477#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00007478#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7479#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7480#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007481#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007482#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7483 (GEN8_PIPE_CURSOR_FAULT | \
7484 GEN8_PIPE_SPRITE_FAULT | \
7485 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00007486#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7487 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007488 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00007489 GEN9_PIPE_PLANE3_FAULT | \
7490 GEN9_PIPE_PLANE2_FAULT | \
7491 GEN9_PIPE_PLANE1_FAULT)
Matt Roperd506a652019-10-08 14:17:16 -07007492#define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
7493 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7494 GEN11_PIPE_PLANE7_FAULT | \
7495 GEN11_PIPE_PLANE6_FAULT | \
7496 GEN11_PIPE_PLANE5_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007497
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007498#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7499#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7500#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7501#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007502#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007503#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007504#define GEN9_AUX_CHANNEL_D (1 << 27)
7505#define GEN9_AUX_CHANNEL_C (1 << 26)
7506#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007507#define BXT_DE_PORT_HP_DDIC (1 << 5)
7508#define BXT_DE_PORT_HP_DDIB (1 << 4)
7509#define BXT_DE_PORT_HP_DDIA (1 << 3)
7510#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7511 BXT_DE_PORT_HP_DDIB | \
7512 BXT_DE_PORT_HP_DDIC)
7513#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307514#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007515#define GEN8_AUX_CHANNEL_A (1 << 0)
Matt Ropere5df52d2019-10-24 10:30:23 -07007516#define TGL_DE_PORT_AUX_USBC6 (1 << 13)
7517#define TGL_DE_PORT_AUX_USBC5 (1 << 12)
7518#define TGL_DE_PORT_AUX_USBC4 (1 << 11)
7519#define TGL_DE_PORT_AUX_USBC3 (1 << 10)
7520#define TGL_DE_PORT_AUX_USBC2 (1 << 9)
7521#define TGL_DE_PORT_AUX_USBC1 (1 << 8)
Lucas De Marchi555233602019-07-25 16:48:13 -07007522#define TGL_DE_PORT_AUX_DDIC (1 << 2)
7523#define TGL_DE_PORT_AUX_DDIB (1 << 1)
7524#define TGL_DE_PORT_AUX_DDIA (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007526#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7527#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7528#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7529#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007530#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007531#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007533#define GEN8_PCU_ISR _MMIO(0x444e0)
7534#define GEN8_PCU_IMR _MMIO(0x444e4)
7535#define GEN8_PCU_IIR _MMIO(0x444e8)
7536#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007537
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007538#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7539#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7540#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7541#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7542#define GEN11_GU_MISC_GSE (1 << 27)
7543
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007544#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7545#define GEN11_MASTER_IRQ (1 << 31)
7546#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007547#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007548#define GEN11_DISPLAY_IRQ (1 << 16)
7549#define GEN11_GT_DW_IRQ(x) (1 << (x))
7550#define GEN11_GT_DW1_IRQ (1 << 1)
7551#define GEN11_GT_DW0_IRQ (1 << 0)
7552
7553#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7554#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7555#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7556#define GEN11_DE_PCH_IRQ (1 << 23)
7557#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007558#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007559#define GEN11_DE_PORT_IRQ (1 << 20)
7560#define GEN11_DE_PIPE_C (1 << 18)
7561#define GEN11_DE_PIPE_B (1 << 17)
7562#define GEN11_DE_PIPE_A (1 << 16)
7563
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007564#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7565#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7566#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7567#define GEN11_DE_HPD_IER _MMIO(0x4447c)
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007568#define GEN12_TC6_HOTPLUG (1 << 21)
7569#define GEN12_TC5_HOTPLUG (1 << 20)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007570#define GEN11_TC4_HOTPLUG (1 << 19)
7571#define GEN11_TC3_HOTPLUG (1 << 18)
7572#define GEN11_TC2_HOTPLUG (1 << 17)
7573#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007574#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007575#define GEN11_DE_TC_HOTPLUG_MASK (GEN12_TC6_HOTPLUG | \
7576 GEN12_TC5_HOTPLUG | \
7577 GEN11_TC4_HOTPLUG | \
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007578 GEN11_TC3_HOTPLUG | \
7579 GEN11_TC2_HOTPLUG | \
7580 GEN11_TC1_HOTPLUG)
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007581#define GEN12_TBT6_HOTPLUG (1 << 5)
7582#define GEN12_TBT5_HOTPLUG (1 << 4)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007583#define GEN11_TBT4_HOTPLUG (1 << 3)
7584#define GEN11_TBT3_HOTPLUG (1 << 2)
7585#define GEN11_TBT2_HOTPLUG (1 << 1)
7586#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007587#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007588#define GEN11_DE_TBT_HOTPLUG_MASK (GEN12_TBT6_HOTPLUG | \
7589 GEN12_TBT5_HOTPLUG | \
7590 GEN11_TBT4_HOTPLUG | \
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007591 GEN11_TBT3_HOTPLUG | \
7592 GEN11_TBT2_HOTPLUG | \
7593 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007594
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007595#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007596#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7597#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7598#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7599#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7600#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7601
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007602#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7603#define GEN11_CSME (31)
7604#define GEN11_GUNIT (28)
7605#define GEN11_GUC (25)
7606#define GEN11_WDPERF (20)
7607#define GEN11_KCR (19)
7608#define GEN11_GTPM (16)
7609#define GEN11_BCS (15)
7610#define GEN11_RCS0 (0)
7611
7612#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7613#define GEN11_VECS(x) (31 - (x))
7614#define GEN11_VCS(x) (x)
7615
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007616#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007617
7618#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7619#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7620#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007621#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7622#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7623#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Daniele Ceraolo Spurio3d7b3032019-08-15 18:23:39 -07007624/* irq instances for OTHER_CLASS */
7625#define OTHER_GUC_INSTANCE 0
7626#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007627
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007628#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007629
7630#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7631#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7632
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007633#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007634
7635#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7636#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7637#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7638#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7639#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7640#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7641
7642#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7643#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7644#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7645#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7646#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7647#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7648#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7649#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7650#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7651
Oscar Mateo54c52a82019-05-27 18:36:08 +00007652#define ENGINE1_MASK REG_GENMASK(31, 16)
7653#define ENGINE0_MASK REG_GENMASK(15, 0)
7654
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007655#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007656/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7657#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007658#define ILK_DPARB_GATE (1 << 22)
7659#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007660#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007661#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7662#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7663#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007664#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007665#define ILK_HDCP_DISABLE (1 << 25)
7666#define ILK_eDP_A_DISABLE (1 << 24)
7667#define HSW_CDCLK_LIMIT (1 << 24)
7668#define ILK_DESKTOP (1 << 23)
Ville Syrjäläb16c7ed2019-06-04 23:09:29 +03007669#define HSW_CPU_SSC_ENABLE (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08007670
Ville Syrjälä86761782019-06-04 23:09:33 +03007671#define FUSE_STRAP3 _MMIO(0x42020)
7672#define HSW_REF_CLK_SELECT (1 << 1)
7673
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007674#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007675#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7676#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7677#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7678#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7679#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007681#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007682# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7683# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7684
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007685#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007686#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007687#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007688#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007689#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007690
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007691#define CHICKEN_PAR2_1 _MMIO(0x42090)
7692#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7693
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007694#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007695#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007696#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007697#define GLK_CL1_PWR_DOWN (1 << 11)
7698#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007699
Praveen Paneri5654a162017-08-11 00:00:33 +05307700#define CHICKEN_MISC_4 _MMIO(0x4208c)
7701#define FBC_STRIDE_OVERRIDE (1 << 13)
7702#define FBC_STRIDE_MASK 0x1FFF
7703
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007704#define _CHICKEN_PIPESL_1_A 0x420b0
7705#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007706#define HSW_FBCQ_DIS (1 << 22)
7707#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007708#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007709
Ville Syrjälä12c4d4c2019-10-24 15:21:36 +03007710#define _CHICKEN_TRANS_A 0x420c0
7711#define _CHICKEN_TRANS_B 0x420c4
7712#define _CHICKEN_TRANS_C 0x420c8
7713#define _CHICKEN_TRANS_EDP 0x420cc
Ville Syrjälä1d581dc2019-10-24 15:21:37 +03007714#define _CHICKEN_TRANS_D 0x420d8
Ville Syrjälä12c4d4c2019-10-24 15:21:36 +03007715#define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
7716 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
7717 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
7718 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
Ville Syrjälä1d581dc2019-10-24 15:21:37 +03007719 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
7720 [TRANSCODER_D] = _CHICKEN_TRANS_D))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007721#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7722#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7723#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7724#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7725#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7726#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7727#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307728
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007729#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007730#define DISP_FBC_MEMORY_WAKE (1 << 31)
7731#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7732#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007733#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007734#define DISP_DATA_PARTITION_5_6 (1 << 6)
7735#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007736#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007737#define DBUF_CTL_S1 _MMIO(0x45008)
7738#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007739#define DBUF_POWER_REQUEST (1 << 31)
7740#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007741#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007742#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7743#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007744#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007745#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007746
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007747#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007748#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7749#define MASK_WAKEMEM (1 << 13)
7750#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007751
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007752#define SKL_DFSM _MMIO(0x51000)
José Roberto de Souza7a40aac2019-10-25 17:13:21 -07007753#define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
José Roberto de Souza74393102019-10-25 17:13:20 -07007754#define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
José Roberto de Souzaa20e26d2019-10-25 17:13:19 -07007755#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7756#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7757#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7758#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7759#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
José Roberto de Souzaee595882019-10-25 17:13:22 -07007760#define ICL_DFSM_DMC_DISABLE (1 << 23)
José Roberto de Souzaa20e26d2019-10-25 17:13:19 -07007761#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7762#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7763#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
7764#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
José Roberto de Souza0f9ed3b2019-10-25 17:13:23 -07007765#define CNL_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007766
Paulo Zanoni186a2772018-02-06 17:33:46 -02007767#define SKL_DSSM _MMIO(0x51004)
7768#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7769#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7770#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7771#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7772#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007773
Arun Siluverya78536e2016-01-21 21:43:53 +00007774#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007775#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007776
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007777#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007778#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7779#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007780
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007781#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
Mika Kuoppala99739f92019-10-15 18:44:43 +03007782#define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007783#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Mika Kuoppala79bfa602019-10-15 18:44:47 +03007784#define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
7785
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007786#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007787#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007788#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7789#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7790#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7791#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7792#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007793
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007794/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007795#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007796 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7797 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7798
7799#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7800 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7801 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7802 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7803 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7804
Tvrtko Ursulincbe3e1d2019-05-20 12:04:42 +01007805#define GEN8_L3CNTLREG _MMIO(0x7034)
7806 #define GEN8_ERRDETBCTRL (1 << 9)
7807
Oscar Mateob1f88822018-05-25 15:05:31 -07007808#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7809 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Radhakrishna Sripada1c757492019-09-09 16:14:45 -07007810 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE (1 << 9)
Kenneth Graunked71de142012-02-08 12:53:52 -08007811
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007812#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007813# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7814# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007815
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007816#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007817#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007818
Kenneth Graunkeab062632018-01-05 00:59:05 -08007819#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007820#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007821
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007822#define GEN7_SARCHKMD _MMIO(0xB000)
7823#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007824#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007825
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007826#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007827#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7828
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007829#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007830/*
7831 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7832 * Using the formula in BSpec leads to a hang, while the formula here works
7833 * fine and matches the formulas for all other platforms. A BSpec change
7834 * request has been filed to clarify this.
7835 */
Imre Deak36579cb2016-05-03 15:54:20 +03007836#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7837#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007838#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007839
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007840#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007841#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007842#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007843#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7844#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007846#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007847#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7848#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7849#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007850
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007851#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007852#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007853
Tvrtko Ursulinb83a3092019-07-17 19:06:24 +01007854#define GEN11_SCRATCH2 _MMIO(0xb140)
7855#define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
7856
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007857#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007858#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7859#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7860#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007861
Ben Widawsky63801f22013-12-12 17:26:03 -08007862/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007863#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007864#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007865#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007866#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7867#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7868#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7869#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7870#define HDC_FORCE_NON_COHERENT (1 << 4)
7871#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007872
Arun Siluvery3669ab62016-01-21 21:43:49 +00007873#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7874
Ben Widawsky38a39a72015-03-11 10:54:53 +02007875/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007876#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007877#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7878
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007879#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7880#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7881
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007882/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007883#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007884#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007885
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007886#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007887#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007888
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007889#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007890#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007891
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307892/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08007893#define _PIPEA_CHICKEN 0x70038
7894#define _PIPEB_CHICKEN 0x71038
7895#define _PIPEC_CHICKEN 0x72038
7896#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7897 _PIPEB_CHICKEN)
7898#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7899#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307900
Zhenyu Wangb9055052009-06-05 15:38:38 +08007901/* PCH */
7902
Lucas De Marchidce88872018-07-27 12:36:47 -07007903#define PCH_DISPLAY_BASE 0xc0000u
7904
Adam Jackson23e81d62012-06-06 15:45:44 -04007905/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007906#define SDE_AUDIO_POWER_D (1 << 27)
7907#define SDE_AUDIO_POWER_C (1 << 26)
7908#define SDE_AUDIO_POWER_B (1 << 25)
7909#define SDE_AUDIO_POWER_SHIFT (25)
7910#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7911#define SDE_GMBUS (1 << 24)
7912#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7913#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7914#define SDE_AUDIO_HDCP_MASK (3 << 22)
7915#define SDE_AUDIO_TRANSB (1 << 21)
7916#define SDE_AUDIO_TRANSA (1 << 20)
7917#define SDE_AUDIO_TRANS_MASK (3 << 20)
7918#define SDE_POISON (1 << 19)
7919/* 18 reserved */
7920#define SDE_FDI_RXB (1 << 17)
7921#define SDE_FDI_RXA (1 << 16)
7922#define SDE_FDI_MASK (3 << 16)
7923#define SDE_AUXD (1 << 15)
7924#define SDE_AUXC (1 << 14)
7925#define SDE_AUXB (1 << 13)
7926#define SDE_AUX_MASK (7 << 13)
7927/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007928#define SDE_CRT_HOTPLUG (1 << 11)
7929#define SDE_PORTD_HOTPLUG (1 << 10)
7930#define SDE_PORTC_HOTPLUG (1 << 9)
7931#define SDE_PORTB_HOTPLUG (1 << 8)
7932#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007933#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7934 SDE_SDVOB_HOTPLUG | \
7935 SDE_PORTB_HOTPLUG | \
7936 SDE_PORTC_HOTPLUG | \
7937 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007938#define SDE_TRANSB_CRC_DONE (1 << 5)
7939#define SDE_TRANSB_CRC_ERR (1 << 4)
7940#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7941#define SDE_TRANSA_CRC_DONE (1 << 2)
7942#define SDE_TRANSA_CRC_ERR (1 << 1)
7943#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7944#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007945
Anusha Srivatsa31604222018-06-26 13:52:23 -07007946/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007947#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7948#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7949#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7950#define SDE_AUDIO_POWER_SHIFT_CPT 29
7951#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7952#define SDE_AUXD_CPT (1 << 27)
7953#define SDE_AUXC_CPT (1 << 26)
7954#define SDE_AUXB_CPT (1 << 25)
7955#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007956#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007957#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007958#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7959#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7960#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007961#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007962#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007963#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007964 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007965 SDE_PORTD_HOTPLUG_CPT | \
7966 SDE_PORTC_HOTPLUG_CPT | \
7967 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007968#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7969 SDE_PORTD_HOTPLUG_CPT | \
7970 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007971 SDE_PORTB_HOTPLUG_CPT | \
7972 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007973#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007974#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007975#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7976#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7977#define SDE_FDI_RXC_CPT (1 << 8)
7978#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7979#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7980#define SDE_FDI_RXB_CPT (1 << 4)
7981#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7982#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7983#define SDE_FDI_RXA_CPT (1 << 0)
7984#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7985 SDE_AUDIO_CP_REQ_B_CPT | \
7986 SDE_AUDIO_CP_REQ_A_CPT)
7987#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7988 SDE_AUDIO_CP_CHG_B_CPT | \
7989 SDE_AUDIO_CP_CHG_A_CPT)
7990#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7991 SDE_FDI_RXB_CPT | \
7992 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007993
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07007994/* south display engine interrupt: ICP/TGP */
Anusha Srivatsa31604222018-06-26 13:52:23 -07007995#define SDE_GMBUS_ICP (1 << 23)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007996#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7997#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Lucas De Marchib32821c2019-08-29 14:15:25 -07007998#define SDE_DDI_MASK_ICP (SDE_DDI_HOTPLUG_ICP(PORT_B) | \
7999 SDE_DDI_HOTPLUG_ICP(PORT_A))
8000#define SDE_TC_MASK_ICP (SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
8001 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
8002 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
8003 SDE_TC_HOTPLUG_ICP(PORT_TC1))
8004#define SDE_DDI_MASK_TGP (SDE_DDI_HOTPLUG_ICP(PORT_C) | \
8005 SDE_DDI_HOTPLUG_ICP(PORT_B) | \
8006 SDE_DDI_HOTPLUG_ICP(PORT_A))
8007#define SDE_TC_MASK_TGP (SDE_TC_HOTPLUG_ICP(PORT_TC6) | \
8008 SDE_TC_HOTPLUG_ICP(PORT_TC5) | \
8009 SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
8010 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
8011 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
8012 SDE_TC_HOTPLUG_ICP(PORT_TC1))
Anusha Srivatsa31604222018-06-26 13:52:23 -07008013
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008014#define SDEISR _MMIO(0xc4000)
8015#define SDEIMR _MMIO(0xc4004)
8016#define SDEIIR _MMIO(0xc4008)
8017#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008019#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008020#define SERR_INT_POISON (1 << 31)
8021#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03008022
Zhenyu Wangb9055052009-06-05 15:38:38 +08008023/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008024#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03008025#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308026#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03008027#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
8028#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
8029#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
8030#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008031#define PORTD_HOTPLUG_ENABLE (1 << 20)
8032#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
8033#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
8034#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
8035#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
8036#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
8037#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00008038#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
8039#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
8040#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008041#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308042#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008043#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
8044#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
8045#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
8046#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
8047#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
8048#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00008049#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
8050#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
8051#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008052#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308053#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008054#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
8055#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
8056#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
8057#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
8058#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
8059#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00008060#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
8061#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
8062#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05308063#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
8064 BXT_DDIB_HPD_INVERT | \
8065 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008067#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03008068#define PORTE_HOTPLUG_ENABLE (1 << 4)
8069#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08008070#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
8071#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
8072#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
8073
Anusha Srivatsa31604222018-06-26 13:52:23 -07008074/* This register is a reuse of PCH_PORT_HOTPLUG register. The
8075 * functionality covered in PCH_PORT_HOTPLUG is split into
8076 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
8077 */
8078
Lucas De Marchied3126f2019-08-29 14:15:23 -07008079#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
8080#define SHOTPLUG_CTL_DDI_HPD_ENABLE(port) (0x8 << (4 * (port)))
8081#define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(port) (0x3 << (4 * (port)))
8082#define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(port) (0x0 << (4 * (port)))
8083#define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(port) (0x1 << (4 * (port)))
8084#define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(port) (0x2 << (4 * (port)))
8085#define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(port) (0x3 << (4 * (port)))
Anusha Srivatsa31604222018-06-26 13:52:23 -07008086
8087#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
8088#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07008089/* Icelake DSC Rate Control Range Parameter Registers */
8090#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
8091#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
8092#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
8093#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
8094#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
8095#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
8096#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
8097#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
8098#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
8099#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
8100#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
8101#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
8102#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8103 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
8104 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
8105#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8106 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
8107 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
8108#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8109 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
8110 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
8111#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8112 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
8113 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
8114#define RC_BPG_OFFSET_SHIFT 10
8115#define RC_MAX_QP_SHIFT 5
8116#define RC_MIN_QP_SHIFT 0
8117
8118#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
8119#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
8120#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
8121#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
8122#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
8123#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
8124#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
8125#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
8126#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
8127#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
8128#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
8129#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
8130#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8131 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
8132 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
8133#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8134 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
8135 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
8136#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8137 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
8138 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
8139#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8140 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8141 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8142
8143#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
8144#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
8145#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
8146#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
8147#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
8148#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
8149#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
8150#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
8151#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
8152#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
8153#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
8154#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
8155#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8156 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8157 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8158#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8159 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8160 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8161#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8162 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8163 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8164#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8165 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8166 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8167
8168#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
8169#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
8170#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
8171#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
8172#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8173#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8174#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8175#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8176#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8177#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8178#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8179#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8180#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8181 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8182 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8183#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8184 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8185 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8186#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8187 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8188 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8189#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8190 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8191 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8192
Anusha Srivatsa31604222018-06-26 13:52:23 -07008193#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8194#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8195
Lucas De Marchied3126f2019-08-29 14:15:23 -07008196#define ICP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8197 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07008198#define ICP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC4) | \
8199 ICP_TC_HPD_ENABLE(PORT_TC3) | \
8200 ICP_TC_HPD_ENABLE(PORT_TC2) | \
8201 ICP_TC_HPD_ENABLE(PORT_TC1))
Lucas De Marchied3126f2019-08-29 14:15:23 -07008202#define TGP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_C) | \
8203 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8204 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07008205#define TGP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC6) | \
8206 ICP_TC_HPD_ENABLE(PORT_TC5) | \
8207 ICP_TC_HPD_ENABLE_MASK)
8208
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008209#define _PCH_DPLL_A 0xc6014
8210#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008211#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008212
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008213#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008214#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008215#define _PCH_FPA1 0xc6044
8216#define _PCH_FPB0 0xc6048
8217#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008218#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8219#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008220
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008221#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008222
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008223#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008224#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008225#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8226#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8227#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8228#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8229#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8230#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8231#define DREF_SSC_SOURCE_MASK (3 << 11)
8232#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8233#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8234#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8235#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8236#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8237#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8238#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8239#define DREF_SSC4_DOWNSPREAD (0 << 6)
8240#define DREF_SSC4_CENTERSPREAD (1 << 6)
8241#define DREF_SSC1_DISABLE (0 << 1)
8242#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008243#define DREF_SSC4_DISABLE (0)
8244#define DREF_SSC4_ENABLE (1)
8245
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008246#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008247#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008248#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008249#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008250#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008251#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008252#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8253#define CNP_RAWCLK_DIV(div) ((div) << 16)
8254#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008255#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008256#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008258#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008259
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008260#define PCH_SSC4_PARMS _MMIO(0xc6210)
8261#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008262
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008263#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008264#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008265#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008266#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008267
Zhenyu Wangb9055052009-06-05 15:38:38 +08008268/* transcoder */
8269
Daniel Vetter275f01b22013-05-03 11:49:47 +02008270#define _PCH_TRANS_HTOTAL_A 0xe0000
8271#define TRANS_HTOTAL_SHIFT 16
8272#define TRANS_HACTIVE_SHIFT 0
8273#define _PCH_TRANS_HBLANK_A 0xe0004
8274#define TRANS_HBLANK_END_SHIFT 16
8275#define TRANS_HBLANK_START_SHIFT 0
8276#define _PCH_TRANS_HSYNC_A 0xe0008
8277#define TRANS_HSYNC_END_SHIFT 16
8278#define TRANS_HSYNC_START_SHIFT 0
8279#define _PCH_TRANS_VTOTAL_A 0xe000c
8280#define TRANS_VTOTAL_SHIFT 16
8281#define TRANS_VACTIVE_SHIFT 0
8282#define _PCH_TRANS_VBLANK_A 0xe0010
8283#define TRANS_VBLANK_END_SHIFT 16
8284#define TRANS_VBLANK_START_SHIFT 0
8285#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008286#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008287#define TRANS_VSYNC_START_SHIFT 0
8288#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008289
Daniel Vettere3b95f12013-05-03 11:49:49 +02008290#define _PCH_TRANSA_DATA_M1 0xe0030
8291#define _PCH_TRANSA_DATA_N1 0xe0034
8292#define _PCH_TRANSA_DATA_M2 0xe0038
8293#define _PCH_TRANSA_DATA_N2 0xe003c
8294#define _PCH_TRANSA_LINK_M1 0xe0040
8295#define _PCH_TRANSA_LINK_N1 0xe0044
8296#define _PCH_TRANSA_LINK_M2 0xe0048
8297#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008298
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008299/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008300#define _VIDEO_DIP_CTL_A 0xe0200
8301#define _VIDEO_DIP_DATA_A 0xe0208
8302#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008303#define GCP_COLOR_INDICATION (1 << 2)
8304#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8305#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008306
8307#define _VIDEO_DIP_CTL_B 0xe1200
8308#define _VIDEO_DIP_DATA_B 0xe1208
8309#define _VIDEO_DIP_GCP_B 0xe1210
8310
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008311#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8312#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8313#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008314
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008315/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008316#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8317#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8318#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008319
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008320#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8321#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8322#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008323
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008324#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8325#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8326#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008327
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008328#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008329 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008330 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008331#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008332 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008333 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008334#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008335 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008336 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008337
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008338/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008339
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008340#define _HSW_VIDEO_DIP_CTL_A 0x60200
8341#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8342#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8343#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8344#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8345#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308346#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008347#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8348#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8349#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8350#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8351#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8352#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008353
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008354#define _HSW_VIDEO_DIP_CTL_B 0x61200
8355#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8356#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8357#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8358#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8359#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308360#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008361#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8362#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8363#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8364#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8365#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8366#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008367
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008368/* Icelake PPS_DATA and _ECC DIP Registers.
8369 * These are available for transcoders B,C and eDP.
8370 * Adding the _A so as to reuse the _MMIO_TRANS2
8371 * definition, with which it offsets to the right location.
8372 */
8373
8374#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8375#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8376#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8377#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008379#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008380#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008381#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8382#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8383#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008384#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008385#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308386#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008387#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8388#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008390#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008391#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008392#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008394#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008395
Daniel Vetter275f01b22013-05-03 11:49:47 +02008396#define _PCH_TRANS_HTOTAL_B 0xe1000
8397#define _PCH_TRANS_HBLANK_B 0xe1004
8398#define _PCH_TRANS_HSYNC_B 0xe1008
8399#define _PCH_TRANS_VTOTAL_B 0xe100c
8400#define _PCH_TRANS_VBLANK_B 0xe1010
8401#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008402#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008404#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8405#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8406#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8407#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8408#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8409#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8410#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008411
Daniel Vettere3b95f12013-05-03 11:49:49 +02008412#define _PCH_TRANSB_DATA_M1 0xe1030
8413#define _PCH_TRANSB_DATA_N1 0xe1034
8414#define _PCH_TRANSB_DATA_M2 0xe1038
8415#define _PCH_TRANSB_DATA_N2 0xe103c
8416#define _PCH_TRANSB_LINK_M1 0xe1040
8417#define _PCH_TRANSB_LINK_N1 0xe1044
8418#define _PCH_TRANSB_LINK_M2 0xe1048
8419#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008421#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8422#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8423#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8424#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8425#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8426#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8427#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8428#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008429
Daniel Vetterab9412b2013-05-03 11:49:46 +02008430#define _PCH_TRANSACONF 0xf0008
8431#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008432#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8433#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008434#define TRANS_DISABLE (0 << 31)
8435#define TRANS_ENABLE (1 << 31)
8436#define TRANS_STATE_MASK (1 << 30)
8437#define TRANS_STATE_DISABLE (0 << 30)
8438#define TRANS_STATE_ENABLE (1 << 30)
8439#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8440#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8441#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8442#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8443#define TRANS_INTERLACE_MASK (7 << 21)
8444#define TRANS_PROGRESSIVE (0 << 21)
8445#define TRANS_INTERLACED (3 << 21)
8446#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8447#define TRANS_8BPC (0 << 5)
8448#define TRANS_10BPC (1 << 5)
8449#define TRANS_6BPC (2 << 5)
8450#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008451
Daniel Vetterce401412012-10-31 22:52:30 +01008452#define _TRANSA_CHICKEN1 0xf0060
8453#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008454#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008455#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8456#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008457#define _TRANSA_CHICKEN2 0xf0064
8458#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008459#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008460#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8461#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8462#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8463#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8464#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008465
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008466#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008467#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8468#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008469#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8470#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008471#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008472#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8473#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008474#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008475#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008476#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8477#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8478#define LPT_PWM_GRANULARITY (1 << 5)
8479#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008480
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008481#define _FDI_RXA_CHICKEN 0xc200c
8482#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008483#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8484#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008485#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008487#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008488#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8489#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8490#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8491#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8492#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8493#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008494
Zhenyu Wangb9055052009-06-05 15:38:38 +08008495/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008496#define _FDI_TXA_CTL 0x60100
8497#define _FDI_TXB_CTL 0x61100
8498#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008499#define FDI_TX_DISABLE (0 << 31)
8500#define FDI_TX_ENABLE (1 << 31)
8501#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8502#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8503#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8504#define FDI_LINK_TRAIN_NONE (3 << 28)
8505#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8506#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8507#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8508#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8509#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8510#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8511#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8512#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008513/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8514 SNB has different settings. */
8515/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008516#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8517#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8518#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8519#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008520/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008521#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8522#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8523#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8524#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8525#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008526#define FDI_DP_PORT_WIDTH_SHIFT 19
8527#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8528#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008529#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008530/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008531#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008532
8533/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008534#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8535#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8536#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8537#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008538
Zhenyu Wangb9055052009-06-05 15:38:38 +08008539/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008540#define FDI_COMPOSITE_SYNC (1 << 11)
8541#define FDI_LINK_TRAIN_AUTO (1 << 10)
8542#define FDI_SCRAMBLING_ENABLE (0 << 7)
8543#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008544
8545/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008546#define _FDI_RXA_CTL 0xf000c
8547#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008548#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008549#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008550/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008551#define FDI_FS_ERRC_ENABLE (1 << 27)
8552#define FDI_FE_ERRC_ENABLE (1 << 26)
8553#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8554#define FDI_8BPC (0 << 16)
8555#define FDI_10BPC (1 << 16)
8556#define FDI_6BPC (2 << 16)
8557#define FDI_12BPC (3 << 16)
8558#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8559#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8560#define FDI_RX_PLL_ENABLE (1 << 13)
8561#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8562#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8563#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8564#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8565#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8566#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008567/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008568#define FDI_AUTO_TRAINING (1 << 10)
8569#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8570#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8571#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8572#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8573#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008574
Paulo Zanoni04945642012-11-01 21:00:59 -02008575#define _FDI_RXA_MISC 0xf0010
8576#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008577#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8578#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8579#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8580#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8581#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8582#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8583#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008584#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008586#define _FDI_RXA_TUSIZE1 0xf0030
8587#define _FDI_RXA_TUSIZE2 0xf0038
8588#define _FDI_RXB_TUSIZE1 0xf1030
8589#define _FDI_RXB_TUSIZE2 0xf1038
8590#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8591#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008592
8593/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008594#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8595#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8596#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8597#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8598#define FDI_RX_FS_CODE_ERR (1 << 6)
8599#define FDI_RX_FE_CODE_ERR (1 << 5)
8600#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8601#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8602#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8603#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8604#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008606#define _FDI_RXA_IIR 0xf0014
8607#define _FDI_RXA_IMR 0xf0018
8608#define _FDI_RXB_IIR 0xf1014
8609#define _FDI_RXB_IMR 0xf1018
8610#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8611#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008612
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008613#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8614#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008616#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008617#define LVDS_DETECTED (1 << 1)
8618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008619#define _PCH_DP_B 0xe4100
8620#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008621#define _PCH_DPB_AUX_CH_CTL 0xe4110
8622#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8623#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8624#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8625#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8626#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008628#define _PCH_DP_C 0xe4200
8629#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008630#define _PCH_DPC_AUX_CH_CTL 0xe4210
8631#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8632#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8633#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8634#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8635#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008637#define _PCH_DP_D 0xe4300
8638#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008639#define _PCH_DPD_AUX_CH_CTL 0xe4310
8640#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8641#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8642#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8643#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8644#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8645
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008646#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8647#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008648
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008649/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008650#define _TRANS_DP_CTL_A 0xe0300
8651#define _TRANS_DP_CTL_B 0xe1300
8652#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008653#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008654#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008655#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8656#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8657#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008658#define TRANS_DP_AUDIO_ONLY (1 << 26)
8659#define TRANS_DP_ENH_FRAMING (1 << 18)
8660#define TRANS_DP_8BPC (0 << 9)
8661#define TRANS_DP_10BPC (1 << 9)
8662#define TRANS_DP_6BPC (2 << 9)
8663#define TRANS_DP_12BPC (3 << 9)
8664#define TRANS_DP_BPC_MASK (3 << 9)
8665#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008666#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008667#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008668#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008669#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008670
8671/* SNB eDP training params */
8672/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008673#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8674#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8675#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8676#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008677/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008678#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8679#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8680#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8681#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8682#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8683#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008684
Keith Packard1a2eb462011-11-16 16:26:07 -08008685/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008686#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8687#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8688#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8689#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8690#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8691#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8692#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008693
8694/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008695#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8696#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8697#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8698#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8699#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008700
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008701#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008702
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008703#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008704
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308705#define RC6_LOCATION _MMIO(0xD40)
8706#define RC6_CTX_IN_DRAM (1 << 0)
8707#define RC6_CTX_BASE _MMIO(0xD48)
8708#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8709#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8710#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8711#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8712#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8713#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8714#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008715#define FORCEWAKE _MMIO(0xA18C)
8716#define FORCEWAKE_VLV _MMIO(0x1300b0)
8717#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8718#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8719#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8720#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8721#define FORCEWAKE_ACK _MMIO(0x130090)
8722#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008723#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8724#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8725#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8726
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008727#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008728#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8729#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8730#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8731#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008732#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8733#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008734#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8735#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008736#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8737#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8738#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008739#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8740#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008741#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8742#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008743#define FORCEWAKE_KERNEL BIT(0)
8744#define FORCEWAKE_USER BIT(1)
8745#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008746#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8747#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008748#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008749#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308750#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8751#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8752#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008753
Michel Thierry5d869232019-08-23 01:20:34 -07008754#define POWERGATE_ENABLE _MMIO(0xa210)
8755#define VDN_HCP_POWERGATE_ENABLE(n) BIT(((n) * 2) + 3)
8756#define VDN_MFX_POWERGATE_ENABLE(n) BIT(((n) * 2) + 4)
8757
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008758#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008759#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8760#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008761#define GT_FIFO_SBDROPERR (1 << 6)
8762#define GT_FIFO_BLOBDROPERR (1 << 5)
8763#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8764#define GT_FIFO_DROPERR (1 << 3)
8765#define GT_FIFO_OVFERR (1 << 2)
8766#define GT_FIFO_IAWRERR (1 << 1)
8767#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008768
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008769#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008770#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008771#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308772#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8773#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008775#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008776#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008777#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008778#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008779#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8780#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8781#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008782
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008783#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008784# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008785# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008786# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008787# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008788
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008789#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008790# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008791# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008792# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008793# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008794# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008795# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008796
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008797#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008798# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008799
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008800#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008801#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8802#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008803
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008804#define GEN6_RCGCTL1 _MMIO(0x9410)
8805#define GEN6_RCGCTL2 _MMIO(0x9414)
8806#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008807
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008808#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008809#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8810#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8811#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008812
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008813#define GEN6_GFXPAUSE _MMIO(0xA000)
8814#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008815#define GEN6_TURBO_DISABLE (1 << 31)
8816#define GEN6_FREQUENCY(x) ((x) << 25)
8817#define HSW_FREQUENCY(x) ((x) << 24)
8818#define GEN9_FREQUENCY(x) ((x) << 23)
8819#define GEN6_OFFSET(x) ((x) << 19)
8820#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008821#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8822#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008823#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8824#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8825#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8826#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8827#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8828#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8829#define GEN7_RC_CTL_TO_MODE (1 << 28)
8830#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8831#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008832#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8833#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8834#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008835#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008836#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308837#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008838#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008839#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308840#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008841#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008842#define GEN6_RP_MEDIA_TURBO (1 << 11)
8843#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8844#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8845#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8846#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8847#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8848#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8849#define GEN6_RP_ENABLE (1 << 7)
8850#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8851#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8852#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8853#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8854#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008855#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8856#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8857#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008858#define GEN6_RP_EI_MASK 0xffffff
8859#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008860#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008861#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008862#define GEN6_RP_PREV_UP _MMIO(0xA058)
8863#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008864#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008865#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8866#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8867#define GEN6_RP_UP_EI _MMIO(0xA068)
8868#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8869#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8870#define GEN6_RPDEUHWTC _MMIO(0xA080)
8871#define GEN6_RPDEUC _MMIO(0xA084)
8872#define GEN6_RPDEUCSW _MMIO(0xA088)
8873#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008874#define RC_SW_TARGET_STATE_SHIFT 16
8875#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008876#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8877#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8878#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008879#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008880#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8881#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8882#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8883#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8884#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8885#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8886#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8887#define VLV_RCEDATA _MMIO(0xA0BC)
8888#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8889#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008890#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8891#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008892#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008893#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8894#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8895#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8896#define GEN9_PG_ENABLE _MMIO(0xA210)
Mika Kuoppala2ea74142019-04-10 13:59:19 +03008897#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8898#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8899#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
Imre Deakfc619842016-06-29 19:13:55 +03008900#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8901#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8902#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008904#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308905#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8906#define PIXEL_OVERLAP_CNT_SHIFT 30
8907
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008908#define GEN6_PMISR _MMIO(0x44020)
8909#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8910#define GEN6_PMIIR _MMIO(0x44028)
8911#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008912#define GEN6_PM_MBOX_EVENT (1 << 25)
8913#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03008914
8915/*
8916 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8917 * registers. Shifting is handled on accessing the imr and ier.
8918 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008919#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8920#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8921#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8922#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8923#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008924#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8925 GEN6_PM_RP_UP_THRESHOLD | \
8926 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8927 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008928 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008929
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008930#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008931#define GEN7_GT_SCRATCH_REG_NUM 8
8932
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008933#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008934#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8935#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308936
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008937#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8938#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008939#define VLV_COUNT_RANGE_HIGH (1 << 15)
8940#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8941#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8942#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8943#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008944#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8945#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8946#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008947
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008948#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8949#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8950#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8951#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008953#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008954#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008955#define GEN6_PCODE_ERROR_MASK 0xFF
8956#define GEN6_PCODE_SUCCESS 0x0
8957#define GEN6_PCODE_ILLEGAL_CMD 0x1
8958#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8959#define GEN6_PCODE_TIMEOUT 0x3
8960#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8961#define GEN7_PCODE_TIMEOUT 0x2
8962#define GEN7_PCODE_ILLEGAL_DATA 0x3
8963#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008964#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8965#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008966#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8967#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008968#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008969#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8970#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8971#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8972#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8973#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008974#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008975#define SKL_PCODE_CDCLK_CONTROL 0x7
8976#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8977#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008978#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8979#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8980#define GEN6_READ_OC_PARAMS 0xc
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03008981#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8982#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8983#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
Paulo Zanoni515b2392013-09-10 19:36:37 -03008984#define GEN6_PCODE_READ_D_COMP 0x10
8985#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308986#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008987#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008988 /* See also IPS_CTL */
8989#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008990#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008991#define GEN9_PCODE_SAGV_CONTROL 0x21
8992#define GEN9_SAGV_DISABLE 0x0
8993#define GEN9_SAGV_IS_DISABLED 0x1
8994#define GEN9_SAGV_ENABLE 0x3
James Ausmusda80f042019-10-09 10:23:15 -07008995#define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008996#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008997#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008998#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008999#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00009000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009001#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009002#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08009003#define GEN6_RCn_MASK 7
9004#define GEN6_RC0 0
9005#define GEN6_RC3 2
9006#define GEN6_RC6 3
9007#define GEN6_RC7 4
9008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009009#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02009010#define GEN8_LSLICESTAT_MASK 0x7
9011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009012#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
9013#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009014#define CHV_SS_PG_ENABLE (1 << 1)
9015#define CHV_EU08_PG_ENABLE (1 << 9)
9016#define CHV_EU19_PG_ENABLE (1 << 17)
9017#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08009018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009019#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
9020#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009021#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08009022
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009023#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009024#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
9025 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009026#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009027#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009028#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009029
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009030#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009031#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
9032 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009033#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07009034#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
9035 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06009036#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
9037#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
9038#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
9039#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
9040#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
9041#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
9042#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
9043#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
9044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009045#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009046#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
9047#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
9048#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
9049#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07009050
Oscar Mateo5bcebe72018-05-08 14:29:25 -07009051#define GEN8_GARBCNTL _MMIO(0xB004)
9052#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
9053#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07009054#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
9055#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
9056
9057#define GEN11_GLBLINVL _MMIO(0xB404)
9058#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
9059#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01009060
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009061#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
9062#define DFR_DISABLE (1 << 9)
9063
Oscar Mateof4a35712018-05-08 14:29:27 -07009064#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
9065#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
9066#define GEN11_HASH_CTRL_BIT0 (1 << 0)
9067#define GEN11_HASH_CTRL_BIT4 (1 << 12)
9068
Oscar Mateo6b967dc2018-05-08 14:29:29 -07009069#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
9070#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
9071#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
9072
Oscar Mateof57f9372018-10-30 01:45:04 -07009073#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
Dongwon Kim397049a2019-04-25 06:50:05 +01009074#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
Oscar Mateof57f9372018-10-30 01:45:04 -07009075
Ben Widawskye3689192012-05-25 16:56:22 -07009076/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009077#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009078#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
9079#define GEN7_PARITY_ERROR_VALID (1 << 13)
9080#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
9081#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07009082#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009083 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07009084#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009085 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07009086#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009087 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009088#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07009089
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009090#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07009091#define GEN7_L3LOG_SIZE 0x80
9092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009093#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
9094#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009095#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
9096#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
9097#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
9098#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07009099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009100#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009101#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
9102#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00009103
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009104#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009105#define FLOW_CONTROL_ENABLE (1 << 15)
9106#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
9107#define STALL_DOP_GATING_DISABLE (1 << 5)
9108#define THROTTLE_12_5 (7 << 2)
9109#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08009110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009111#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
9112#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07009113#define DOP_CLOCK_GATING_DISABLE (1 << 0)
9114#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
9115#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07009116
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009117#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009118#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
9119
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009120#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009121#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01009122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009123#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009124#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9125#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9126#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
9127#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
9128#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08009129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009130#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009131#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9132#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9133#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00009134
Jani Nikulac46f1112014-10-27 16:26:52 +02009135/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02009136#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02009137#define INTEL_AUDIO_DEVCL 0x808629FB
9138#define INTEL_AUDIO_DEVBLC 0x80862801
9139#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08009140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009141#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02009142#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9143#define G4X_ELDV_DEVCTG (1 << 14)
9144#define G4X_ELD_ADDR_MASK (0xf << 5)
9145#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009146#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08009147
Jani Nikulac46f1112014-10-27 16:26:52 +02009148#define _IBX_HDMIW_HDMIEDID_A 0xE2050
9149#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009150#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9151 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009152#define _IBX_AUD_CNTL_ST_A 0xE20B4
9153#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009154#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9155 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009156#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9157#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9158#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009159#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009160#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9161#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08009162
Jani Nikulac46f1112014-10-27 16:26:52 +02009163#define _CPT_HDMIW_HDMIEDID_A 0xE5050
9164#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009165#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009166#define _CPT_AUD_CNTL_ST_A 0xE50B4
9167#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009168#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9169#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08009170
Jani Nikulac46f1112014-10-27 16:26:52 +02009171#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9172#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009173#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009174#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9175#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009176#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9177#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009178
Eric Anholtae662d32012-01-03 09:23:29 -08009179/* These are the 4 32-bit write offset registers for each stream
9180 * output buffer. It determines the offset from the
9181 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9182 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009183#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08009184
Jani Nikulac46f1112014-10-27 16:26:52 +02009185#define _IBX_AUD_CONFIG_A 0xe2000
9186#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009187#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009188#define _CPT_AUD_CONFIG_A 0xe5000
9189#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009190#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009191#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9192#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009193#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009194
Wu Fengguangb6daa022012-01-06 14:41:31 -06009195#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9196#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9197#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02009198#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009199#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02009200#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03009201#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9202#define AUD_CONFIG_N(n) \
9203 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9204 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06009205#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03009206#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9207#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9208#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9209#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9210#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9211#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9212#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9213#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9214#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9215#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9216#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009217#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9218
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009219/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009220#define _HSW_AUD_CONFIG_A 0x65000
9221#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009222#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009223
Jani Nikulac46f1112014-10-27 16:26:52 +02009224#define _HSW_AUD_MISC_CTRL_A 0x65010
9225#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009226#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009227
Libin Yang6014ac12016-10-25 17:54:18 +03009228#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9229#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009230#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
Libin Yang6014ac12016-10-25 17:54:18 +03009231#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9232#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9233#define AUD_CONFIG_M_MASK 0xfffff
9234
Jani Nikulac46f1112014-10-27 16:26:52 +02009235#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9236#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009237#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009238
9239/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009240#define _HSW_AUD_DIG_CNVT_1 0x65080
9241#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009242#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009243#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009244
Jani Nikulac46f1112014-10-27 16:26:52 +02009245#define _HSW_AUD_EDID_DATA_A 0x65050
9246#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009247#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009249#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9250#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009251#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9252#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9253#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9254#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009256#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009257#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9258
Kai Vehmanen87c16942019-09-20 11:39:18 +03009259#define AUD_FREQ_CNTRL _MMIO(0x65900)
Kai Vehmanen1580d3c2019-10-03 11:55:30 +03009260#define AUD_PIN_BUF_CTL _MMIO(0x48414)
9261#define AUD_PIN_BUF_ENABLE REG_BIT(31)
Kai Vehmanen87c16942019-09-20 11:39:18 +03009262
Imre Deak9c3a16c2017-08-14 18:15:30 +03009263/*
Imre Deak75e39682018-08-06 12:58:39 +03009264 * HSW - ICL power wells
9265 *
9266 * Platforms have up to 3 power well control register sets, each set
9267 * controlling up to 16 power wells via a request/status HW flag tuple:
9268 * - main (HSW_PWR_WELL_CTL[1-4])
9269 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9270 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9271 * Each control register set consists of up to 4 registers used by different
9272 * sources that can request a power well to be enabled:
9273 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9274 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9275 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9276 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009277 */
Imre Deak75e39682018-08-06 12:58:39 +03009278#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9279#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9280#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9281#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9282#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9283#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009284
Imre Deak75e39682018-08-06 12:58:39 +03009285/* HSW/BDW power well */
9286#define HSW_PW_CTL_IDX_GLOBAL 15
9287
9288/* SKL/BXT/GLK/CNL power wells */
9289#define SKL_PW_CTL_IDX_PW_2 15
9290#define SKL_PW_CTL_IDX_PW_1 14
9291#define CNL_PW_CTL_IDX_AUX_F 12
9292#define CNL_PW_CTL_IDX_AUX_D 11
9293#define GLK_PW_CTL_IDX_AUX_C 10
9294#define GLK_PW_CTL_IDX_AUX_B 9
9295#define GLK_PW_CTL_IDX_AUX_A 8
9296#define CNL_PW_CTL_IDX_DDI_F 6
9297#define SKL_PW_CTL_IDX_DDI_D 4
9298#define SKL_PW_CTL_IDX_DDI_C 3
9299#define SKL_PW_CTL_IDX_DDI_B 2
9300#define SKL_PW_CTL_IDX_DDI_A_E 1
9301#define GLK_PW_CTL_IDX_DDI_A 1
9302#define SKL_PW_CTL_IDX_MISC_IO 0
9303
Imre Deak656409b2019-07-11 10:31:02 -07009304/* ICL/TGL - power wells */
Mika Kahola1db27a72019-07-11 10:31:03 -07009305#define TGL_PW_CTL_IDX_PW_5 4
Imre Deak75e39682018-08-06 12:58:39 +03009306#define ICL_PW_CTL_IDX_PW_4 3
9307#define ICL_PW_CTL_IDX_PW_3 2
9308#define ICL_PW_CTL_IDX_PW_2 1
9309#define ICL_PW_CTL_IDX_PW_1 0
9310
9311#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9312#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9313#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
Imre Deak656409b2019-07-11 10:31:02 -07009314#define TGL_PW_CTL_IDX_AUX_TBT6 14
9315#define TGL_PW_CTL_IDX_AUX_TBT5 13
9316#define TGL_PW_CTL_IDX_AUX_TBT4 12
Imre Deak75e39682018-08-06 12:58:39 +03009317#define ICL_PW_CTL_IDX_AUX_TBT4 11
Imre Deak656409b2019-07-11 10:31:02 -07009318#define TGL_PW_CTL_IDX_AUX_TBT3 11
Imre Deak75e39682018-08-06 12:58:39 +03009319#define ICL_PW_CTL_IDX_AUX_TBT3 10
Imre Deak656409b2019-07-11 10:31:02 -07009320#define TGL_PW_CTL_IDX_AUX_TBT2 10
Imre Deak75e39682018-08-06 12:58:39 +03009321#define ICL_PW_CTL_IDX_AUX_TBT2 9
Imre Deak656409b2019-07-11 10:31:02 -07009322#define TGL_PW_CTL_IDX_AUX_TBT1 9
Imre Deak75e39682018-08-06 12:58:39 +03009323#define ICL_PW_CTL_IDX_AUX_TBT1 8
Imre Deak656409b2019-07-11 10:31:02 -07009324#define TGL_PW_CTL_IDX_AUX_TC6 8
9325#define TGL_PW_CTL_IDX_AUX_TC5 7
9326#define TGL_PW_CTL_IDX_AUX_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009327#define ICL_PW_CTL_IDX_AUX_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009328#define TGL_PW_CTL_IDX_AUX_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009329#define ICL_PW_CTL_IDX_AUX_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009330#define TGL_PW_CTL_IDX_AUX_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009331#define ICL_PW_CTL_IDX_AUX_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009332#define TGL_PW_CTL_IDX_AUX_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009333#define ICL_PW_CTL_IDX_AUX_C 2
9334#define ICL_PW_CTL_IDX_AUX_B 1
9335#define ICL_PW_CTL_IDX_AUX_A 0
9336
9337#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9338#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9339#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
Imre Deak656409b2019-07-11 10:31:02 -07009340#define TGL_PW_CTL_IDX_DDI_TC6 8
9341#define TGL_PW_CTL_IDX_DDI_TC5 7
9342#define TGL_PW_CTL_IDX_DDI_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009343#define ICL_PW_CTL_IDX_DDI_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009344#define TGL_PW_CTL_IDX_DDI_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009345#define ICL_PW_CTL_IDX_DDI_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009346#define TGL_PW_CTL_IDX_DDI_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009347#define ICL_PW_CTL_IDX_DDI_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009348#define TGL_PW_CTL_IDX_DDI_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009349#define ICL_PW_CTL_IDX_DDI_C 2
9350#define ICL_PW_CTL_IDX_DDI_B 1
9351#define ICL_PW_CTL_IDX_DDI_A 0
9352
9353/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009354#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009355#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9356#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9357#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009358#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009359
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009360/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009361enum skl_power_gate {
9362 SKL_PG0,
9363 SKL_PG1,
9364 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009365 ICL_PG3,
9366 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009367};
9368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009369#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009370#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009371/*
9372 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9373 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9374 */
9375#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9376 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9377/*
9378 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9379 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9380 */
9381#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9382 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009383#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009384
Imre Deak75e39682018-08-06 12:58:39 +03009385#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009386#define _CNL_AUX_ANAOVRD1_B 0x162250
9387#define _CNL_AUX_ANAOVRD1_C 0x162210
9388#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009389#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009390#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009391 _CNL_AUX_ANAOVRD1_B, \
9392 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009393 _CNL_AUX_ANAOVRD1_D, \
9394 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009395#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9396#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009397
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009398#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9399#define _ICL_AUX_ANAOVRD1_A 0x162398
9400#define _ICL_AUX_ANAOVRD1_B 0x6C398
Lucas De Marchideea06b2019-07-11 14:35:17 -07009401#define _TGL_AUX_ANAOVRD1_C 0x160398
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009402#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9403 _ICL_AUX_ANAOVRD1_A, \
Lucas De Marchideea06b2019-07-11 14:35:17 -07009404 _ICL_AUX_ANAOVRD1_B, \
9405 _TGL_AUX_ANAOVRD1_C))
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009406#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9407#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9408
Sean Paulee5e5e72018-01-08 14:55:39 -05009409/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309410#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009411#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9412#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309413#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309414#define HDCP_KEY_STATUS _MMIO(0x66c04)
9415#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009416#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309417#define HDCP_FUSE_DONE BIT(5)
9418#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009419#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309420#define HDCP_AKSV_LO _MMIO(0x66c10)
9421#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009422
9423/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309424#define HDCP_REP_CTL _MMIO(0x66d00)
Ramalingam C69205932019-08-28 22:12:16 +05309425#define HDCP_TRANSA_REP_PRESENT BIT(31)
9426#define HDCP_TRANSB_REP_PRESENT BIT(30)
9427#define HDCP_TRANSC_REP_PRESENT BIT(29)
9428#define HDCP_TRANSD_REP_PRESENT BIT(28)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309429#define HDCP_DDIB_REP_PRESENT BIT(30)
9430#define HDCP_DDIA_REP_PRESENT BIT(29)
9431#define HDCP_DDIC_REP_PRESENT BIT(28)
9432#define HDCP_DDID_REP_PRESENT BIT(27)
9433#define HDCP_DDIF_REP_PRESENT BIT(26)
9434#define HDCP_DDIE_REP_PRESENT BIT(25)
Ramalingam C69205932019-08-28 22:12:16 +05309435#define HDCP_TRANSA_SHA1_M0 (1 << 20)
9436#define HDCP_TRANSB_SHA1_M0 (2 << 20)
9437#define HDCP_TRANSC_SHA1_M0 (3 << 20)
9438#define HDCP_TRANSD_SHA1_M0 (4 << 20)
Sean Paulee5e5e72018-01-08 14:55:39 -05009439#define HDCP_DDIB_SHA1_M0 (1 << 20)
9440#define HDCP_DDIA_SHA1_M0 (2 << 20)
9441#define HDCP_DDIC_SHA1_M0 (3 << 20)
9442#define HDCP_DDID_SHA1_M0 (4 << 20)
9443#define HDCP_DDIF_SHA1_M0 (5 << 20)
9444#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309445#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009446#define HDCP_SHA1_READY BIT(17)
9447#define HDCP_SHA1_COMPLETE BIT(18)
9448#define HDCP_SHA1_V_MATCH BIT(19)
9449#define HDCP_SHA1_TEXT_32 (1 << 1)
9450#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9451#define HDCP_SHA1_TEXT_24 (4 << 1)
9452#define HDCP_SHA1_TEXT_16 (5 << 1)
9453#define HDCP_SHA1_TEXT_8 (6 << 1)
9454#define HDCP_SHA1_TEXT_0 (7 << 1)
9455#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9456#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9457#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9458#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9459#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009460#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309461#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009462
9463/* HDCP Auth Registers */
9464#define _PORTA_HDCP_AUTHENC 0x66800
9465#define _PORTB_HDCP_AUTHENC 0x66500
9466#define _PORTC_HDCP_AUTHENC 0x66600
9467#define _PORTD_HDCP_AUTHENC 0x66700
9468#define _PORTE_HDCP_AUTHENC 0x66A00
9469#define _PORTF_HDCP_AUTHENC 0x66900
9470#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9471 _PORTA_HDCP_AUTHENC, \
9472 _PORTB_HDCP_AUTHENC, \
9473 _PORTC_HDCP_AUTHENC, \
9474 _PORTD_HDCP_AUTHENC, \
9475 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009476 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309477#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
Ramalingam C69205932019-08-28 22:12:16 +05309478#define _TRANSA_HDCP_CONF 0x66400
9479#define _TRANSB_HDCP_CONF 0x66500
9480#define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9481 _TRANSB_HDCP_CONF)
9482#define HDCP_CONF(dev_priv, trans, port) \
9483 (INTEL_GEN(dev_priv) >= 12 ? \
9484 TRANS_HDCP_CONF(trans) : \
9485 PORT_HDCP_CONF(port))
9486
Ramalingam C2834d9d2018-02-03 03:39:10 +05309487#define HDCP_CONF_CAPTURE_AN BIT(0)
9488#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9489#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
Ramalingam C69205932019-08-28 22:12:16 +05309490#define _TRANSA_HDCP_ANINIT 0x66404
9491#define _TRANSB_HDCP_ANINIT 0x66504
9492#define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9493 _TRANSA_HDCP_ANINIT, \
9494 _TRANSB_HDCP_ANINIT)
9495#define HDCP_ANINIT(dev_priv, trans, port) \
9496 (INTEL_GEN(dev_priv) >= 12 ? \
9497 TRANS_HDCP_ANINIT(trans) : \
9498 PORT_HDCP_ANINIT(port))
9499
Ramalingam C2834d9d2018-02-03 03:39:10 +05309500#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
Ramalingam C69205932019-08-28 22:12:16 +05309501#define _TRANSA_HDCP_ANLO 0x66408
9502#define _TRANSB_HDCP_ANLO 0x66508
9503#define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
9504 _TRANSB_HDCP_ANLO)
9505#define HDCP_ANLO(dev_priv, trans, port) \
9506 (INTEL_GEN(dev_priv) >= 12 ? \
9507 TRANS_HDCP_ANLO(trans) : \
9508 PORT_HDCP_ANLO(port))
9509
Ramalingam C2834d9d2018-02-03 03:39:10 +05309510#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
Ramalingam C69205932019-08-28 22:12:16 +05309511#define _TRANSA_HDCP_ANHI 0x6640C
9512#define _TRANSB_HDCP_ANHI 0x6650C
9513#define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
9514 _TRANSB_HDCP_ANHI)
9515#define HDCP_ANHI(dev_priv, trans, port) \
9516 (INTEL_GEN(dev_priv) >= 12 ? \
9517 TRANS_HDCP_ANHI(trans) : \
9518 PORT_HDCP_ANHI(port))
9519
Ramalingam C2834d9d2018-02-03 03:39:10 +05309520#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
Ramalingam C69205932019-08-28 22:12:16 +05309521#define _TRANSA_HDCP_BKSVLO 0x66410
9522#define _TRANSB_HDCP_BKSVLO 0x66510
9523#define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
9524 _TRANSA_HDCP_BKSVLO, \
9525 _TRANSB_HDCP_BKSVLO)
9526#define HDCP_BKSVLO(dev_priv, trans, port) \
9527 (INTEL_GEN(dev_priv) >= 12 ? \
9528 TRANS_HDCP_BKSVLO(trans) : \
9529 PORT_HDCP_BKSVLO(port))
9530
Ramalingam C2834d9d2018-02-03 03:39:10 +05309531#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
Ramalingam C69205932019-08-28 22:12:16 +05309532#define _TRANSA_HDCP_BKSVHI 0x66414
9533#define _TRANSB_HDCP_BKSVHI 0x66514
9534#define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
9535 _TRANSA_HDCP_BKSVHI, \
9536 _TRANSB_HDCP_BKSVHI)
9537#define HDCP_BKSVHI(dev_priv, trans, port) \
9538 (INTEL_GEN(dev_priv) >= 12 ? \
9539 TRANS_HDCP_BKSVHI(trans) : \
9540 PORT_HDCP_BKSVHI(port))
9541
Ramalingam C2834d9d2018-02-03 03:39:10 +05309542#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
Ramalingam C69205932019-08-28 22:12:16 +05309543#define _TRANSA_HDCP_RPRIME 0x66418
9544#define _TRANSB_HDCP_RPRIME 0x66518
9545#define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
9546 _TRANSA_HDCP_RPRIME, \
9547 _TRANSB_HDCP_RPRIME)
9548#define HDCP_RPRIME(dev_priv, trans, port) \
9549 (INTEL_GEN(dev_priv) >= 12 ? \
9550 TRANS_HDCP_RPRIME(trans) : \
9551 PORT_HDCP_RPRIME(port))
9552
Ramalingam C2834d9d2018-02-03 03:39:10 +05309553#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Ramalingam C69205932019-08-28 22:12:16 +05309554#define _TRANSA_HDCP_STATUS 0x6641C
9555#define _TRANSB_HDCP_STATUS 0x6651C
9556#define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
9557 _TRANSA_HDCP_STATUS, \
9558 _TRANSB_HDCP_STATUS)
9559#define HDCP_STATUS(dev_priv, trans, port) \
9560 (INTEL_GEN(dev_priv) >= 12 ? \
9561 TRANS_HDCP_STATUS(trans) : \
9562 PORT_HDCP_STATUS(port))
9563
Sean Paulee5e5e72018-01-08 14:55:39 -05009564#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9565#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9566#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9567#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9568#define HDCP_STATUS_AUTH BIT(21)
9569#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309570#define HDCP_STATUS_RI_MATCH BIT(19)
9571#define HDCP_STATUS_R0_READY BIT(18)
9572#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009573#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009574#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009575
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309576/* HDCP2.2 Registers */
9577#define _PORTA_HDCP2_BASE 0x66800
9578#define _PORTB_HDCP2_BASE 0x66500
9579#define _PORTC_HDCP2_BASE 0x66600
9580#define _PORTD_HDCP2_BASE 0x66700
9581#define _PORTE_HDCP2_BASE 0x66A00
9582#define _PORTF_HDCP2_BASE 0x66900
9583#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9584 _PORTA_HDCP2_BASE, \
9585 _PORTB_HDCP2_BASE, \
9586 _PORTC_HDCP2_BASE, \
9587 _PORTD_HDCP2_BASE, \
9588 _PORTE_HDCP2_BASE, \
9589 _PORTF_HDCP2_BASE) + (x))
Ramalingam C69205932019-08-28 22:12:16 +05309590#define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
9591#define _TRANSA_HDCP2_AUTH 0x66498
9592#define _TRANSB_HDCP2_AUTH 0x66598
9593#define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
9594 _TRANSB_HDCP2_AUTH)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309595#define AUTH_LINK_AUTHENTICATED BIT(31)
9596#define AUTH_LINK_TYPE BIT(30)
9597#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9598#define AUTH_CLR_KEYS BIT(18)
Ramalingam C69205932019-08-28 22:12:16 +05309599#define HDCP2_AUTH(dev_priv, trans, port) \
9600 (INTEL_GEN(dev_priv) >= 12 ? \
9601 TRANS_HDCP2_AUTH(trans) : \
9602 PORT_HDCP2_AUTH(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309603
Ramalingam C69205932019-08-28 22:12:16 +05309604#define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
9605#define _TRANSA_HDCP2_CTL 0x664B0
9606#define _TRANSB_HDCP2_CTL 0x665B0
9607#define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
9608 _TRANSB_HDCP2_CTL)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309609#define CTL_LINK_ENCRYPTION_REQ BIT(31)
Ramalingam C69205932019-08-28 22:12:16 +05309610#define HDCP2_CTL(dev_priv, trans, port) \
9611 (INTEL_GEN(dev_priv) >= 12 ? \
9612 TRANS_HDCP2_CTL(trans) : \
9613 PORT_HDCP2_CTL(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309614
Ramalingam C69205932019-08-28 22:12:16 +05309615#define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
9616#define _TRANSA_HDCP2_STATUS 0x664B4
9617#define _TRANSB_HDCP2_STATUS 0x665B4
9618#define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
9619 _TRANSA_HDCP2_STATUS, \
9620 _TRANSB_HDCP2_STATUS)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309621#define LINK_TYPE_STATUS BIT(22)
9622#define LINK_AUTH_STATUS BIT(21)
9623#define LINK_ENCRYPTION_STATUS BIT(20)
Ramalingam C69205932019-08-28 22:12:16 +05309624#define HDCP2_STATUS(dev_priv, trans, port) \
9625 (INTEL_GEN(dev_priv) >= 12 ? \
9626 TRANS_HDCP2_STATUS(trans) : \
9627 PORT_HDCP2_STATUS(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309628
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009629/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009630#define _TRANS_DDI_FUNC_CTL_A 0x60400
9631#define _TRANS_DDI_FUNC_CTL_B 0x61400
9632#define _TRANS_DDI_FUNC_CTL_C 0x62400
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07009633#define _TRANS_DDI_FUNC_CTL_D 0x63400
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009634#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009635#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9636#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009637#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009638
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009639#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009640/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Daniel Vetter26804af2014-06-25 22:01:55 +03009641#define TRANS_DDI_PORT_SHIFT 28
Mahesh Kumardf16b632019-07-12 18:09:20 -07009642#define TGL_TRANS_DDI_PORT_SHIFT 27
9643#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
9644#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
9645#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
9646#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
José Roberto de Souza9749a5b2019-08-07 17:49:35 -07009647#define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
José Roberto de Souza1cdd8702019-08-12 10:54:05 -07009648#define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009649#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9650#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9651#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9652#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9653#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9654#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9655#define TRANS_DDI_BPC_MASK (7 << 20)
9656#define TRANS_DDI_BPC_8 (0 << 20)
9657#define TRANS_DDI_BPC_10 (1 << 20)
9658#define TRANS_DDI_BPC_6 (2 << 20)
9659#define TRANS_DDI_BPC_12 (3 << 20)
9660#define TRANS_DDI_PVSYNC (1 << 17)
9661#define TRANS_DDI_PHSYNC (1 << 16)
9662#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9663#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9664#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9665#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9666#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
Lucas De Marchib3545e02019-10-28 20:50:49 -07009667#define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(12, 10)
9668#define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
9669 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009670#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9671#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9672#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9673#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9674#define TRANS_DDI_BFI_ENABLE (1 << 4)
9675#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9676#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309677#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9678 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9679 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009680
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009681#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9682#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9683#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9684#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9685#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9686#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9687#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9688 _TRANS_DDI_FUNC_CTL2_A)
9689#define PORT_SYNC_MODE_ENABLE (1 << 4)
Manasi Navare7264aeb2019-03-19 15:18:47 -07009690#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009691#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9692#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9693
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009694/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009695#define _DP_TP_CTL_A 0x64040
9696#define _DP_TP_CTL_B 0x64140
Lucas De Marchi4444df62019-09-04 14:34:17 -07009697#define _TGL_DP_TP_CTL_A 0x60540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009698#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Lucas De Marchi4444df62019-09-04 14:34:17 -07009699#define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009700#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009701#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009702#define DP_TP_CTL_MODE_SST (0 << 27)
9703#define DP_TP_CTL_MODE_MST (1 << 27)
9704#define DP_TP_CTL_FORCE_ACT (1 << 25)
9705#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9706#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9707#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9708#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9709#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9710#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9711#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9712#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9713#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9714#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009715
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009716/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009717#define _DP_TP_STATUS_A 0x64044
9718#define _DP_TP_STATUS_B 0x64144
Lucas De Marchi4444df62019-09-04 14:34:17 -07009719#define _TGL_DP_TP_STATUS_A 0x60544
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009720#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Lucas De Marchi4444df62019-09-04 14:34:17 -07009721#define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009722#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009723#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9724#define DP_TP_STATUS_ACT_SENT (1 << 24)
9725#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9726#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009727#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9728#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9729#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009730
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009731/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009732#define _DDI_BUF_CTL_A 0x64000
9733#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009734#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009735#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309736#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009737#define DDI_BUF_EMP_MASK (0xf << 24)
9738#define DDI_BUF_PORT_REVERSAL (1 << 16)
9739#define DDI_BUF_IS_IDLE (1 << 7)
9740#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009741#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009742#define DDI_PORT_WIDTH_MASK (7 << 1)
9743#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009744#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009745
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009746/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009747#define _DDI_BUF_TRANS_A 0x64E00
9748#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009749#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009750#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009751#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009752
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009753/* Sideband Interface (SBI) is programmed indirectly, via
9754 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9755 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009756#define SBI_ADDR _MMIO(0xC6000)
9757#define SBI_DATA _MMIO(0xC6004)
9758#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009759#define SBI_CTL_DEST_ICLK (0x0 << 16)
9760#define SBI_CTL_DEST_MPHY (0x1 << 16)
9761#define SBI_CTL_OP_IORD (0x2 << 8)
9762#define SBI_CTL_OP_IOWR (0x3 << 8)
9763#define SBI_CTL_OP_CRRD (0x6 << 8)
9764#define SBI_CTL_OP_CRWR (0x7 << 8)
9765#define SBI_RESPONSE_FAIL (0x1 << 1)
9766#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9767#define SBI_BUSY (0x1 << 0)
9768#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009769
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009770/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009771#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009772#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009773#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009774#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9775#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009776#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009777#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9778#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9779#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9780#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009781#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009782#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009783#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009784#define SBI_SSCCTL_PATHALT (1 << 3)
9785#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009786#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009787#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009788#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9789#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009790#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009791#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009792#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009793
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009794/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009795#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009796#define PIXCLK_GATE_UNGATE (1 << 0)
9797#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009798
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009799/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009800#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009801#define SPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009802#define SPLL_REF_BCLK (0 << 28)
9803#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9804#define SPLL_REF_NON_SSC_HSW (2 << 28)
9805#define SPLL_REF_PCH_SSC_BDW (2 << 28)
9806#define SPLL_REF_LCPLL (3 << 28)
9807#define SPLL_REF_MASK (3 << 28)
9808#define SPLL_FREQ_810MHz (0 << 26)
9809#define SPLL_FREQ_1350MHz (1 << 26)
9810#define SPLL_FREQ_2700MHz (2 << 26)
9811#define SPLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009812
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009813/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009814#define _WRPLL_CTL1 0x46040
9815#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009816#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009817#define WRPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009818#define WRPLL_REF_BCLK (0 << 28)
9819#define WRPLL_REF_PCH_SSC (1 << 28)
9820#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9821#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9822#define WRPLL_REF_LCPLL (3 << 28)
9823#define WRPLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009824/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009825#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009826#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009827#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9828#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009829#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009830#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009831#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009832#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009833
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009834/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009835#define _PORT_CLK_SEL_A 0x46100
9836#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009837#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009838#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9839#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9840#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9841#define PORT_CLK_SEL_SPLL (3 << 29)
9842#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9843#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9844#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9845#define PORT_CLK_SEL_NONE (7 << 29)
9846#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009847
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009848/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9849#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9850#define DDI_CLK_SEL_NONE (0x0 << 28)
9851#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009852#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9853#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9854#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9855#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009856#define DDI_CLK_SEL_MASK (0xF << 28)
9857
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009858/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009859#define _TRANS_CLK_SEL_A 0x46140
9860#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009861#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009862/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009863#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9864#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Mahesh Kumardf16b632019-07-12 18:09:20 -07009865#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
9866#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
9867
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009868
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009869#define CDCLK_FREQ _MMIO(0x46200)
9870
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009871#define _TRANSA_MSA_MISC 0x60410
9872#define _TRANSB_MSA_MISC 0x61410
9873#define _TRANSC_MSA_MISC 0x62410
9874#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009875#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Ville Syrjälä3e706df2019-07-18 17:50:47 +03009876/* See DP_MSA_MISC_* for the bit definitions */
Paulo Zanonidae84792012-10-15 15:51:30 -03009877
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009878/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009879#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009880#define LCPLL_PLL_DISABLE (1 << 31)
9881#define LCPLL_PLL_LOCK (1 << 30)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009882#define LCPLL_REF_NON_SSC (0 << 28)
9883#define LCPLL_REF_BCLK (2 << 28)
9884#define LCPLL_REF_PCH_SSC (3 << 28)
9885#define LCPLL_REF_MASK (3 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009886#define LCPLL_CLK_FREQ_MASK (3 << 26)
9887#define LCPLL_CLK_FREQ_450 (0 << 26)
9888#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9889#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9890#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9891#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9892#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9893#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9894#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9895#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9896#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009897
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009898/*
9899 * SKL Clocks
9900 */
9901
9902/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009903#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009904#define CDCLK_FREQ_SEL_MASK (3 << 26)
9905#define CDCLK_FREQ_450_432 (0 << 26)
9906#define CDCLK_FREQ_540 (1 << 26)
9907#define CDCLK_FREQ_337_308 (2 << 26)
9908#define CDCLK_FREQ_675_617 (3 << 26)
9909#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9910#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9911#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9912#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9913#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9914#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9915#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009916#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Matt Roper385ba622019-08-29 17:48:28 -07009917#define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009918#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
Matt Roper385ba622019-08-29 17:48:28 -07009919#define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
9920#define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
Paulo Zanoni186a2772018-02-06 17:33:46 -02009921#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009922#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309923
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009924/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009925#define LCPLL1_CTL _MMIO(0x46010)
9926#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009927#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009928
9929/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009930#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009931#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9932#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9933#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9934#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9935#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9936#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009937#define DPLL_CTRL1_LINK_RATE_2700 0
9938#define DPLL_CTRL1_LINK_RATE_1350 1
9939#define DPLL_CTRL1_LINK_RATE_810 2
9940#define DPLL_CTRL1_LINK_RATE_1620 3
9941#define DPLL_CTRL1_LINK_RATE_1080 4
9942#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009943
9944/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009945#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009946#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9947#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9948#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9949#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9950#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009951
9952/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009953#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009954#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009955
9956/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009957#define _DPLL1_CFGCR1 0x6C040
9958#define _DPLL2_CFGCR1 0x6C048
9959#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009960#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9961#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9962#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009963#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9964
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009965#define _DPLL1_CFGCR2 0x6C044
9966#define _DPLL2_CFGCR2 0x6C04C
9967#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009968#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9969#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9970#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9971#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9972#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9973#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9974#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9975#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9976#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9977#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9978#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9979#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9980#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9981#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9982#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009983#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9984
Lyudeda3b8912016-02-04 10:43:21 -05009985#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009986#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009987
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009988/*
9989 * CNL Clocks
9990 */
9991#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009992#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009993 (port) + 10))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009994#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009995 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009996#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9997#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009998
Matt Roperbefa3722019-07-09 11:39:31 -07009999#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
10000#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24))
Mahesh Kumaraaf70b92019-07-12 18:09:21 -070010001#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < PORT_TC4 ? \
10002 (tc_port) + 12 : \
10003 (tc_port) - PORT_TC4 + 21))
Matt Roperbefa3722019-07-09 11:39:31 -070010004#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
10005#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10006#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10007
Rodrigo Vivia927c922017-06-09 15:26:04 -070010008/* CNL PLL */
10009#define DPLL0_ENABLE 0x46010
10010#define DPLL1_ENABLE 0x46014
10011#define PLL_ENABLE (1 << 31)
10012#define PLL_LOCK (1 << 30)
10013#define PLL_POWER_ENABLE (1 << 27)
10014#define PLL_POWER_STATE (1 << 26)
10015#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
10016
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -070010017#define TBT_PLL_ENABLE _MMIO(0x46020)
10018
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010019#define _MG_PLL1_ENABLE 0x46030
10020#define _MG_PLL2_ENABLE 0x46034
10021#define _MG_PLL3_ENABLE 0x46038
10022#define _MG_PLL4_ENABLE 0x4603C
10023/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -080010024#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010025 _MG_PLL2_ENABLE)
10026
10027#define _MG_REFCLKIN_CTL_PORT1 0x16892C
10028#define _MG_REFCLKIN_CTL_PORT2 0x16992C
10029#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
10030#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
10031#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010032#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010033#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
10034 _MG_REFCLKIN_CTL_PORT1, \
10035 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010036
10037#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
10038#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
10039#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
10040#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
10041#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010042#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010043#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010044#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010045#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
10046 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
10047 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010048
10049#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
10050#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
10051#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
10052#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
10053#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010054#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010055#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +030010056#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +030010057#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -070010058#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
10059#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
10060#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
10061#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010062#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -070010063#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +030010064#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010065#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
10066 _MG_CLKTOP2_HSCLKCTL_PORT1, \
10067 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010068
10069#define _MG_PLL_DIV0_PORT1 0x168A00
10070#define _MG_PLL_DIV0_PORT2 0x169A00
10071#define _MG_PLL_DIV0_PORT3 0x16AA00
10072#define _MG_PLL_DIV0_PORT4 0x16BA00
10073#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -070010074#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
10075#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010076#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -070010077#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010078#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010079#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
10080 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010081
10082#define _MG_PLL_DIV1_PORT1 0x168A04
10083#define _MG_PLL_DIV1_PORT2 0x169A04
10084#define _MG_PLL_DIV1_PORT3 0x16AA04
10085#define _MG_PLL_DIV1_PORT4 0x16BA04
10086#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
10087#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
10088#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
10089#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
10090#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
10091#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -070010092#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010093#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010094#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
10095 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010096
10097#define _MG_PLL_LF_PORT1 0x168A08
10098#define _MG_PLL_LF_PORT2 0x169A08
10099#define _MG_PLL_LF_PORT3 0x16AA08
10100#define _MG_PLL_LF_PORT4 0x16BA08
10101#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
10102#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
10103#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
10104#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
10105#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
10106#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010107#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
10108 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010109
10110#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
10111#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
10112#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
10113#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
10114#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10115#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10116#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10117#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10118#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10119#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010120#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10121 _MG_PLL_FRAC_LOCK_PORT1, \
10122 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010123
10124#define _MG_PLL_SSC_PORT1 0x168A10
10125#define _MG_PLL_SSC_PORT2 0x169A10
10126#define _MG_PLL_SSC_PORT3 0x16AA10
10127#define _MG_PLL_SSC_PORT4 0x16BA10
10128#define MG_PLL_SSC_EN (1 << 28)
10129#define MG_PLL_SSC_TYPE(x) ((x) << 26)
10130#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10131#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10132#define MG_PLL_SSC_FLLEN (1 << 9)
10133#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010134#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10135 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010136
10137#define _MG_PLL_BIAS_PORT1 0x168A14
10138#define _MG_PLL_BIAS_PORT2 0x169A14
10139#define _MG_PLL_BIAS_PORT3 0x16AA14
10140#define _MG_PLL_BIAS_PORT4 0x16BA14
10141#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +030010142#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010143#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +030010144#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010145#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010146#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010147#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10148#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010149#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010150#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +030010151#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010152#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +030010153#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010154#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10155 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010156
10157#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10158#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10159#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10160#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10161#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10162#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10163#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10164#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10165#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010166#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10167 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10168 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010169
Rodrigo Vivia927c922017-06-09 15:26:04 -070010170#define _CNL_DPLL0_CFGCR0 0x6C000
10171#define _CNL_DPLL1_CFGCR0 0x6C080
10172#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10173#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010174#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010175#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10176#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10177#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10178#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10179#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10180#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10181#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10182#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10183#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10184#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -070010185#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010186#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10187#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
10188#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
10189
10190#define _CNL_DPLL0_CFGCR1 0x6C004
10191#define _CNL_DPLL1_CFGCR1 0x6C084
10192#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -070010193#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010194#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010195#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010196#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10197#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010198#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010199#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10200#define DPLL_CFGCR1_KDIV_1 (1 << 6)
10201#define DPLL_CFGCR1_KDIV_2 (2 << 6)
Ville Syrjälä2ee7fd12019-02-07 19:32:28 +020010202#define DPLL_CFGCR1_KDIV_3 (4 << 6)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010203#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010204#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010205#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10206#define DPLL_CFGCR1_PDIV_2 (1 << 2)
10207#define DPLL_CFGCR1_PDIV_3 (2 << 2)
10208#define DPLL_CFGCR1_PDIV_5 (4 << 2)
10209#define DPLL_CFGCR1_PDIV_7 (8 << 2)
10210#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010211#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
José Roberto de Souzaa1c5f152019-07-11 10:31:15 -070010212#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010213#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
10214
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010215#define _ICL_DPLL0_CFGCR0 0x164000
10216#define _ICL_DPLL1_CFGCR0 0x164080
10217#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10218 _ICL_DPLL1_CFGCR0)
10219
10220#define _ICL_DPLL0_CFGCR1 0x164004
10221#define _ICL_DPLL1_CFGCR1 0x164084
10222#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10223 _ICL_DPLL1_CFGCR1)
10224
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010225#define _TGL_DPLL0_CFGCR0 0x164284
10226#define _TGL_DPLL1_CFGCR0 0x16428C
10227/* TODO: add DPLL4 */
10228#define _TGL_TBTPLL_CFGCR0 0x16429C
10229#define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10230 _TGL_DPLL1_CFGCR0, \
10231 _TGL_TBTPLL_CFGCR0)
10232
10233#define _TGL_DPLL0_CFGCR1 0x164288
10234#define _TGL_DPLL1_CFGCR1 0x164290
10235/* TODO: add DPLL4 */
10236#define _TGL_TBTPLL_CFGCR1 0x1642A0
10237#define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10238 _TGL_DPLL1_CFGCR1, \
10239 _TGL_TBTPLL_CFGCR1)
10240
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010241#define _DKL_PHY1_BASE 0x168000
10242#define _DKL_PHY2_BASE 0x169000
10243#define _DKL_PHY3_BASE 0x16A000
10244#define _DKL_PHY4_BASE 0x16B000
10245#define _DKL_PHY5_BASE 0x16C000
10246#define _DKL_PHY6_BASE 0x16D000
10247
10248/* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10249#define _DKL_PLL_DIV0 0x200
10250#define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10251#define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10252#define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10253#define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10254#define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10255#define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10256#define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10257#define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10258#define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10259#define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10260 _DKL_PHY2_BASE) + \
10261 _DKL_PLL_DIV0)
10262
10263#define _DKL_PLL_DIV1 0x204
10264#define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10265#define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10266#define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10267#define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10268#define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10269 _DKL_PHY2_BASE) + \
10270 _DKL_PLL_DIV1)
10271
10272#define _DKL_PLL_SSC 0x210
10273#define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10274#define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10275#define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10276#define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10277#define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10278#define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10279#define DKL_PLL_SSC_EN (1 << 9)
10280#define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10281 _DKL_PHY2_BASE) + \
10282 _DKL_PLL_SSC)
10283
10284#define _DKL_PLL_BIAS 0x214
10285#define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10286#define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10287#define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10288#define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10289#define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10290 _DKL_PHY2_BASE) + \
10291 _DKL_PLL_BIAS)
10292
10293#define _DKL_PLL_TDC_COLDST_BIAS 0x218
10294#define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10295#define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10296#define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10297#define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10298#define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10299 _DKL_PHY1_BASE, \
10300 _DKL_PHY2_BASE) + \
10301 _DKL_PLL_TDC_COLDST_BIAS)
10302
10303#define _DKL_REFCLKIN_CTL 0x12C
10304/* Bits are the same as MG_REFCLKIN_CTL */
10305#define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10306 _DKL_PHY1_BASE, \
10307 _DKL_PHY2_BASE) + \
10308 _DKL_REFCLKIN_CTL)
10309
10310#define _DKL_CLKTOP2_HSCLKCTL 0xD4
10311/* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10312#define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10313 _DKL_PHY1_BASE, \
10314 _DKL_PHY2_BASE) + \
10315 _DKL_CLKTOP2_HSCLKCTL)
10316
10317#define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10318/* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10319#define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10320 _DKL_PHY1_BASE, \
10321 _DKL_PHY2_BASE) + \
10322 _DKL_CLKTOP2_CORECLKCTL1)
10323
10324#define _DKL_TX_DPCNTL0 0x2C0
10325#define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10326#define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10327#define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10328#define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10329#define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10330#define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10331#define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10332 _DKL_PHY1_BASE, \
10333 _DKL_PHY2_BASE) + \
10334 _DKL_TX_DPCNTL0)
10335
10336#define _DKL_TX_DPCNTL1 0x2C4
10337/* Bits are the same as DKL_TX_DPCNTRL0 */
10338#define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10339 _DKL_PHY1_BASE, \
10340 _DKL_PHY2_BASE) + \
10341 _DKL_TX_DPCNTL1)
10342
10343#define _DKL_TX_DPCNTL2 0x2C8
10344#define DKL_TX_DP20BITMODE (1 << 2)
10345#define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10346 _DKL_PHY1_BASE, \
10347 _DKL_PHY2_BASE) + \
10348 _DKL_TX_DPCNTL2)
10349
10350#define _DKL_TX_FW_CALIB 0x2F8
10351#define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
10352#define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
10353 _DKL_PHY1_BASE, \
10354 _DKL_PHY2_BASE) + \
10355 _DKL_TX_FW_CALIB)
10356
José Roberto de Souza2d69c422019-10-21 15:34:08 -070010357#define _DKL_TX_PMD_LANE_SUS 0xD00
10358#define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
10359 _DKL_PHY1_BASE, \
10360 _DKL_PHY2_BASE) + \
10361 _DKL_TX_PMD_LANE_SUS)
10362
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010363#define _DKL_TX_DW17 0xDC4
10364#define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
10365 _DKL_PHY1_BASE, \
10366 _DKL_PHY2_BASE) + \
10367 _DKL_TX_DW17)
10368
10369#define _DKL_TX_DW18 0xDC8
10370#define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
10371 _DKL_PHY1_BASE, \
10372 _DKL_PHY2_BASE) + \
10373 _DKL_TX_DW18)
10374
10375#define _DKL_DP_MODE 0xA0
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010376#define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
10377 _DKL_PHY1_BASE, \
10378 _DKL_PHY2_BASE) + \
10379 _DKL_DP_MODE)
10380
10381#define _DKL_CMN_UC_DW27 0x36C
10382#define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
10383#define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
10384 _DKL_PHY1_BASE, \
10385 _DKL_PHY2_BASE) + \
10386 _DKL_CMN_UC_DW27)
10387
10388/*
10389 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
10390 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
10391 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
10392 * bits that point the 4KB window into the full PHY register space.
10393 */
10394#define _HIP_INDEX_REG0 0x1010A0
10395#define _HIP_INDEX_REG1 0x1010A4
10396#define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
10397 : _HIP_INDEX_REG1)
10398#define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
10399#define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
10400
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010401/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010402#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010403#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
10404#define BXT_DE_PLL_RATIO_MASK 0xff
10405
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010406#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010407#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
10408#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -070010409#define CNL_CDCLK_PLL_RATIO(x) (x)
10410#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010411
A.Sunil Kamath664326f2014-11-24 13:37:44 +053010412/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010413#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +020010414#define DC_STATE_DISABLE 0
Anshuman Guptae45e0002019-10-07 15:16:07 +053010415#define DC_STATE_EN_DC3CO REG_BIT(30)
10416#define DC_STATE_DC3CO_STATUS REG_BIT(29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010417#define DC_STATE_EN_UPTO_DC5 (1 << 0)
10418#define DC_STATE_EN_DC9 (1 << 3)
10419#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053010420#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
10421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010422#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010423#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
10424#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053010425
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053010426#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
10427#define BXT_REQ_DATA_MASK 0x3F
10428#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
10429#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
10430#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
10431
10432#define BXT_D_CR_DRP0_DUNIT8 0x1000
10433#define BXT_D_CR_DRP0_DUNIT9 0x1200
10434#define BXT_D_CR_DRP0_DUNIT_START 8
10435#define BXT_D_CR_DRP0_DUNIT_END 11
10436#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10437 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10438 BXT_D_CR_DRP0_DUNIT9))
10439#define BXT_DRAM_RANK_MASK 0x3
10440#define BXT_DRAM_RANK_SINGLE 0x1
10441#define BXT_DRAM_RANK_DUAL 0x3
10442#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
10443#define BXT_DRAM_WIDTH_SHIFT 4
10444#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
10445#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
10446#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
10447#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
10448#define BXT_DRAM_SIZE_MASK (0x7 << 6)
10449#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +020010450#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
10451#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
10452#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
10453#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
10454#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +020010455#define BXT_DRAM_TYPE_MASK (0x7 << 22)
10456#define BXT_DRAM_TYPE_SHIFT 22
10457#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
10458#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
10459#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
10460#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053010461
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010462#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
10463#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
10464#define SKL_REQ_DATA_MASK (0xF << 0)
10465
Ville Syrjäläb185a352019-03-06 22:35:51 +020010466#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10467#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
10468#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
10469#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
10470#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
10471#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
10472
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010473#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10474#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10475#define SKL_DRAM_S_SHIFT 16
10476#define SKL_DRAM_SIZE_MASK 0x3F
10477#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10478#define SKL_DRAM_WIDTH_SHIFT 8
10479#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10480#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10481#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10482#define SKL_DRAM_RANK_MASK (0x1 << 10)
10483#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +020010484#define SKL_DRAM_RANK_1 (0x0 << 10)
10485#define SKL_DRAM_RANK_2 (0x1 << 10)
10486#define SKL_DRAM_RANK_MASK (0x1 << 10)
10487#define CNL_DRAM_SIZE_MASK 0x7F
10488#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
10489#define CNL_DRAM_WIDTH_SHIFT 7
10490#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
10491#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
10492#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
10493#define CNL_DRAM_RANK_MASK (0x3 << 9)
10494#define CNL_DRAM_RANK_SHIFT 9
10495#define CNL_DRAM_RANK_1 (0x0 << 9)
10496#define CNL_DRAM_RANK_2 (0x1 << 9)
10497#define CNL_DRAM_RANK_3 (0x2 << 9)
10498#define CNL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010499
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010500/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10501 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010502#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10503#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010504#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10505#define D_COMP_COMP_FORCE (1 << 8)
10506#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030010507
Eugeni Dodonov69e94b72012-03-29 12:32:37 -030010508/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010509#define _PIPE_WM_LINETIME_A 0x45270
10510#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010511#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010512#define PIPE_WM_LINETIME_MASK (0x1ff)
10513#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010514#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
10515#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010516
10517/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010518#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010519#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10520#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10521#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10522#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10523#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10524#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10525#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10526#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010528#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -030010529#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10530
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010531#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010532#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10533#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10534#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -030010535
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010536/* pipe CSC */
10537#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10538#define _PIPE_A_CSC_COEFF_BY 0x49014
10539#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10540#define _PIPE_A_CSC_COEFF_BU 0x4901c
10541#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10542#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053010543
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010544#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjäläaf28cc42019-07-18 17:50:52 +030010545#define ICL_CSC_ENABLE (1 << 31) /* icl+ */
10546#define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
10547#define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
10548#define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
10549#define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
Uma Shankar255fcfb2019-02-11 19:20:23 +053010550
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010551#define _PIPE_A_CSC_PREOFF_HI 0x49030
10552#define _PIPE_A_CSC_PREOFF_ME 0x49034
10553#define _PIPE_A_CSC_PREOFF_LO 0x49038
10554#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10555#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10556#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10557
10558#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10559#define _PIPE_B_CSC_COEFF_BY 0x49114
10560#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10561#define _PIPE_B_CSC_COEFF_BU 0x4911c
10562#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10563#define _PIPE_B_CSC_COEFF_BV 0x49124
10564#define _PIPE_B_CSC_MODE 0x49128
10565#define _PIPE_B_CSC_PREOFF_HI 0x49130
10566#define _PIPE_B_CSC_PREOFF_ME 0x49134
10567#define _PIPE_B_CSC_PREOFF_LO 0x49138
10568#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10569#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10570#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010572#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10573#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10574#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10575#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10576#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10577#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10578#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10579#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10580#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10581#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10582#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10583#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10584#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010585
Uma Shankara91de582019-02-11 19:20:24 +053010586/* Pipe Output CSC */
10587#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10588#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10589#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10590#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10591#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10592#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10593#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10594#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10595#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10596#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10597#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10598#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10599
10600#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10601#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10602#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10603#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10604#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10605#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10606#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10607#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10608#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10609#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10610#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10611#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10612
10613#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10614 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10615 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10616#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10617 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10618 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10619#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10620 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10621 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10622#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10623 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10624 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10625#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10626 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10627 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10628#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10629 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10630 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10631#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10632 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10633 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10634#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10635 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10636 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10637#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10638 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10639 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10640#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10641 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10642 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10643#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10644 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10645 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10646#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10647 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10648 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10649
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010650/* pipe degamma/gamma LUTs on IVB+ */
10651#define _PAL_PREC_INDEX_A 0x4A400
10652#define _PAL_PREC_INDEX_B 0x4AC00
10653#define _PAL_PREC_INDEX_C 0x4B400
10654#define PAL_PREC_10_12_BIT (0 << 31)
10655#define PAL_PREC_SPLIT_MODE (1 << 31)
10656#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020010657#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030010658#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010659#define _PAL_PREC_DATA_A 0x4A404
10660#define _PAL_PREC_DATA_B 0x4AC04
10661#define _PAL_PREC_DATA_C 0x4B404
10662#define _PAL_PREC_GC_MAX_A 0x4A410
10663#define _PAL_PREC_GC_MAX_B 0x4AC10
10664#define _PAL_PREC_GC_MAX_C 0x4B410
Swati Sharma4bb6a9d2019-09-04 00:52:57 +053010665#define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
10666#define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
10667#define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010668#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10669#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10670#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010671#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10672#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10673#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010674
10675#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10676#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10677#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10678#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053010679#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010680
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010681#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10682#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10683#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10684#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10685#define _PRE_CSC_GAMC_DATA_A 0x4A488
10686#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10687#define _PRE_CSC_GAMC_DATA_C 0x4B488
10688
10689#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10690#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10691
Uma Shankar377c70e2019-06-12 12:14:58 +053010692/* ICL Multi segmented gamma */
10693#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10694#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10695#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10696#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10697
10698#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10699#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
10700
10701#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10702 _PAL_PREC_MULTI_SEG_INDEX_A, \
10703 _PAL_PREC_MULTI_SEG_INDEX_B)
10704#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10705 _PAL_PREC_MULTI_SEG_DATA_A, \
10706 _PAL_PREC_MULTI_SEG_DATA_B)
10707
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010708/* pipe CSC & degamma/gamma LUTs on CHV */
10709#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10710#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10711#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10712#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10713#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10714#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10715#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10716#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10717#define CGM_PIPE_MODE_GAMMA (1 << 2)
10718#define CGM_PIPE_MODE_CSC (1 << 1)
10719#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
Swati Sharma4d154d32019-09-09 17:31:43 +053010720#define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
10721#define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
10722#define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010723
10724#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10725#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10726#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10727#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10728#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10729#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10730#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10731#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10732
10733#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10734#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10735#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10736#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10737#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10738#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10739#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10740#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10741
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010742/* MIPI DSI registers */
10743
Hans de Goede0ad4dc82017-05-18 13:06:44 +020010744#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010745#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030010746
Madhav Chauhan292272e2018-10-15 17:27:57 +030010747/* Gen11 DSI */
10748#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10749 dsi0, dsi1)
10750
Deepak Mbcc65702017-02-17 18:13:34 +053010751#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10752#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10753#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10754#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10755
Madhav Chauhan27efd252018-07-05 18:31:48 +053010756#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10757#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10758#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10759 _ICL_DSI_ESC_CLK_DIV0, \
10760 _ICL_DSI_ESC_CLK_DIV1)
10761#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10762#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10763#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10764 _ICL_DPHY_ESC_CLK_DIV0, \
10765 _ICL_DPHY_ESC_CLK_DIV1)
10766#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10767#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10768#define ICL_ESC_CLK_DIV_MASK 0x1ff
10769#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010770#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010771
Uma Shankaraec02462017-09-25 19:26:01 +053010772/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10773#define GEN4_TIMESTAMP _MMIO(0x2358)
10774#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10775#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10776
Lionel Landwerlindab91782017-11-10 19:08:44 +000010777#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10778#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10779#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10780#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10781#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10782
Uma Shankaraec02462017-09-25 19:26:01 +053010783#define _PIPE_FRMTMSTMP_A 0x70048
10784#define PIPE_FRMTMSTMP(pipe) \
10785 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10786
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010787/* BXT MIPI clock controls */
10788#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10789
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010790#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010791#define BXT_MIPI1_DIV_SHIFT 26
10792#define BXT_MIPI2_DIV_SHIFT 10
10793#define BXT_MIPI_DIV_SHIFT(port) \
10794 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10795 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010796
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010797/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010798#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10799#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010800#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10801 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10802 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010803#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10804#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010805#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10806 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010807 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10808#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010809 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010810/* RX upper control divider to select actual RX clock output from 8x */
10811#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10812#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10813#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10814 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10815 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10816#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10817#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10818#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10819 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10820 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10821#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010822 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010823/* 8/3X divider to select the actual 8/3X clock output from 8x */
10824#define BXT_MIPI1_8X_BY3_SHIFT 19
10825#define BXT_MIPI2_8X_BY3_SHIFT 3
10826#define BXT_MIPI_8X_BY3_SHIFT(port) \
10827 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10828 BXT_MIPI2_8X_BY3_SHIFT)
10829#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10830#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10831#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10832 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10833 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10834#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010835 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010836/* RX lower control divider to select actual RX clock output from 8x */
10837#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10838#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10839#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10840 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10841 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10842#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10843#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10844#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10845 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10846 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10847#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010848 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010849
10850#define RX_DIVIDER_BIT_1_2 0x3
10851#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010852
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010853/* BXT MIPI mode configure */
10854#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10855#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010856#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010857 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10858
10859#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10860#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010861#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010862 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10863
10864#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10865#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010866#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010867 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10868
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010869#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010870#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10871#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10872#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010873#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010874#define BXT_DSIC_16X_BY2 (1 << 10)
10875#define BXT_DSIC_16X_BY3 (2 << 10)
10876#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010877#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010878#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010879#define BXT_DSIA_16X_BY2 (1 << 8)
10880#define BXT_DSIA_16X_BY3 (2 << 8)
10881#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010882#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010883#define BXT_DSI_FREQ_SEL_SHIFT 8
10884#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10885
10886#define BXT_DSI_PLL_RATIO_MAX 0x7D
10887#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010888#define GLK_DSI_PLL_RATIO_MAX 0x6F
10889#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010890#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010891#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010892
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010893#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010894#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10895#define BXT_DSI_PLL_LOCKED (1 << 30)
10896
Jani Nikula3230bf12013-08-27 15:12:16 +030010897#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010898#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010899#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010900
10901 /* BXT port control */
10902#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10903#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010904#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010905
Madhav Chauhan21652f32018-07-05 19:19:34 +053010906/* ICL DSI MODE control */
10907#define _ICL_DSI_IO_MODECTL_0 0x6B094
10908#define _ICL_DSI_IO_MODECTL_1 0x6B894
10909#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10910 _ICL_DSI_IO_MODECTL_0, \
10911 _ICL_DSI_IO_MODECTL_1)
10912#define COMBO_PHY_MODE_DSI (1 << 0)
10913
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010914/* Display Stream Splitter Control */
10915#define DSS_CTL1 _MMIO(0x67400)
10916#define SPLITTER_ENABLE (1 << 31)
10917#define JOINER_ENABLE (1 << 30)
10918#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10919#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10920#define OVERLAP_PIXELS_MASK (0xf << 16)
10921#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10922#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10923#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010924#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010925
10926#define DSS_CTL2 _MMIO(0x67404)
10927#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10928#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10929#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10930#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10931
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010932#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10933#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10934#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10935 _ICL_PIPE_DSS_CTL1_PB, \
10936 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010937#define BIG_JOINER_ENABLE (1 << 29)
10938#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10939#define VGA_CENTERING_ENABLE (1 << 27)
10940
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010941#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10942#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10943#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10944 _ICL_PIPE_DSS_CTL2_PB, \
10945 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010946
Uma Shankar1881a422017-01-25 19:43:23 +053010947#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10948#define STAP_SELECT (1 << 0)
10949
10950#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10951#define HS_IO_CTRL_SELECT (1 << 0)
10952
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010953#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010954#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10955#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010956#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010957#define DUAL_LINK_MODE_MASK (1 << 26)
10958#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10959#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010960#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010961#define FLOPPED_HSTX (1 << 23)
10962#define DE_INVERT (1 << 19) /* XXX */
10963#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10964#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10965#define AFE_LATCHOUT (1 << 17)
10966#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010967#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10968#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10969#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10970#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010971#define CSB_SHIFT 9
10972#define CSB_MASK (3 << 9)
10973#define CSB_20MHZ (0 << 9)
10974#define CSB_10MHZ (1 << 9)
10975#define CSB_40MHZ (2 << 9)
10976#define BANDGAP_MASK (1 << 8)
10977#define BANDGAP_PNW_CIRCUIT (0 << 8)
10978#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010979#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10980#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10981#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10982#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010983#define TEARING_EFFECT_MASK (3 << 2)
10984#define TEARING_EFFECT_OFF (0 << 2)
10985#define TEARING_EFFECT_DSI (1 << 2)
10986#define TEARING_EFFECT_GPIO (2 << 2)
10987#define LANE_CONFIGURATION_SHIFT 0
10988#define LANE_CONFIGURATION_MASK (3 << 0)
10989#define LANE_CONFIGURATION_4LANE (0 << 0)
10990#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10991#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10992
10993#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010994#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010995#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010996#define TEARING_EFFECT_DELAY_SHIFT 0
10997#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10998
10999/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011000#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030011001
11002/* MIPI DSI Controller and D-PHY registers */
11003
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011004#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011005#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011006#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030011007#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
11008#define ULPS_STATE_MASK (3 << 1)
11009#define ULPS_STATE_ENTER (2 << 1)
11010#define ULPS_STATE_EXIT (1 << 1)
11011#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
11012#define DEVICE_READY (1 << 0)
11013
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011014#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011015#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011016#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011017#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011018#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011019#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030011020#define TEARING_EFFECT (1 << 31)
11021#define SPL_PKT_SENT_INTERRUPT (1 << 30)
11022#define GEN_READ_DATA_AVAIL (1 << 29)
11023#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
11024#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
11025#define RX_PROT_VIOLATION (1 << 26)
11026#define RX_INVALID_TX_LENGTH (1 << 25)
11027#define ACK_WITH_NO_ERROR (1 << 24)
11028#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
11029#define LP_RX_TIMEOUT (1 << 22)
11030#define HS_TX_TIMEOUT (1 << 21)
11031#define DPI_FIFO_UNDERRUN (1 << 20)
11032#define LOW_CONTENTION (1 << 19)
11033#define HIGH_CONTENTION (1 << 18)
11034#define TXDSI_VC_ID_INVALID (1 << 17)
11035#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
11036#define TXCHECKSUM_ERROR (1 << 15)
11037#define TXECC_MULTIBIT_ERROR (1 << 14)
11038#define TXECC_SINGLE_BIT_ERROR (1 << 13)
11039#define TXFALSE_CONTROL_ERROR (1 << 12)
11040#define RXDSI_VC_ID_INVALID (1 << 11)
11041#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
11042#define RXCHECKSUM_ERROR (1 << 9)
11043#define RXECC_MULTIBIT_ERROR (1 << 8)
11044#define RXECC_SINGLE_BIT_ERROR (1 << 7)
11045#define RXFALSE_CONTROL_ERROR (1 << 6)
11046#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
11047#define RX_LP_TX_SYNC_ERROR (1 << 4)
11048#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
11049#define RXEOT_SYNC_ERROR (1 << 2)
11050#define RXSOT_SYNC_ERROR (1 << 1)
11051#define RXSOT_ERROR (1 << 0)
11052
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011053#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011054#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011055#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030011056#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
11057#define CMD_MODE_NOT_SUPPORTED (0 << 13)
11058#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
11059#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
11060#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
11061#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
11062#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
11063#define VID_MODE_FORMAT_MASK (0xf << 7)
11064#define VID_MODE_NOT_SUPPORTED (0 << 7)
11065#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020011066#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
11067#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030011068#define VID_MODE_FORMAT_RGB888 (4 << 7)
11069#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
11070#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
11071#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
11072#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
11073#define DATA_LANES_PRG_REG_SHIFT 0
11074#define DATA_LANES_PRG_REG_MASK (7 << 0)
11075
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011076#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011077#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011078#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011079#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
11080
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011081#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011082#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011083#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011084#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
11085
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011086#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011087#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011088#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011089#define TURN_AROUND_TIMEOUT_MASK 0x3f
11090
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011091#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011092#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011093#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030011094#define DEVICE_RESET_TIMER_MASK 0xffff
11095
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011096#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011097#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011098#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030011099#define VERTICAL_ADDRESS_SHIFT 16
11100#define VERTICAL_ADDRESS_MASK (0xffff << 16)
11101#define HORIZONTAL_ADDRESS_SHIFT 0
11102#define HORIZONTAL_ADDRESS_MASK 0xffff
11103
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011104#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011105#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011106#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011107#define DBI_FIFO_EMPTY_HALF (0 << 0)
11108#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
11109#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
11110
11111/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011112#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011113#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011114#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011115
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011116#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011117#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011118#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011119
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011120#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011121#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011122#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011123
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011124#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011125#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011126#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011127
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011128#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011129#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011130#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011131
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011132#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011133#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011134#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011135
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011136#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011137#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011138#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011139
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011140#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011141#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011142#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011143
Jani Nikula3230bf12013-08-27 15:12:16 +030011144/* regs above are bits 15:0 */
11145
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011146#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011147#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011148#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011149#define DPI_LP_MODE (1 << 6)
11150#define BACKLIGHT_OFF (1 << 5)
11151#define BACKLIGHT_ON (1 << 4)
11152#define COLOR_MODE_OFF (1 << 3)
11153#define COLOR_MODE_ON (1 << 2)
11154#define TURN_ON (1 << 1)
11155#define SHUTDOWN (1 << 0)
11156
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011157#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011158#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011159#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011160#define COMMAND_BYTE_SHIFT 0
11161#define COMMAND_BYTE_MASK (0x3f << 0)
11162
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011163#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011164#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011165#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011166#define MASTER_INIT_TIMER_SHIFT 0
11167#define MASTER_INIT_TIMER_MASK (0xffff << 0)
11168
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011169#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011170#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011171#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011172 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011173#define MAX_RETURN_PKT_SIZE_SHIFT 0
11174#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11175
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011176#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011177#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011178#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011179#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11180#define DISABLE_VIDEO_BTA (1 << 3)
11181#define IP_TG_CONFIG (1 << 2)
11182#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11183#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11184#define VIDEO_MODE_BURST (3 << 0)
11185
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011186#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011187#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011188#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030011189#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11190#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030011191#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11192#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11193#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11194#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11195#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11196#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11197#define CLOCKSTOP (1 << 1)
11198#define EOT_DISABLE (1 << 0)
11199
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011200#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011201#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011202#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030011203#define LP_BYTECLK_SHIFT 0
11204#define LP_BYTECLK_MASK (0xffff << 0)
11205
Deepak Mb426f982017-02-17 18:13:30 +053011206#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11207#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11208#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11209
11210#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11211#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11212#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11213
Jani Nikula3230bf12013-08-27 15:12:16 +030011214/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011215#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011216#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011217#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011218
11219/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011220#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011221#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011222#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011223
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011224#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011225#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011226#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011227#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011228#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011229#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011230#define LONG_PACKET_WORD_COUNT_SHIFT 8
11231#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11232#define SHORT_PACKET_PARAM_SHIFT 8
11233#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11234#define VIRTUAL_CHANNEL_SHIFT 6
11235#define VIRTUAL_CHANNEL_MASK (3 << 6)
11236#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030011237#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030011238/* data type values, see include/video/mipi_display.h */
11239
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011240#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011241#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011242#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011243#define DPI_FIFO_EMPTY (1 << 28)
11244#define DBI_FIFO_EMPTY (1 << 27)
11245#define LP_CTRL_FIFO_EMPTY (1 << 26)
11246#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11247#define LP_CTRL_FIFO_FULL (1 << 24)
11248#define HS_CTRL_FIFO_EMPTY (1 << 18)
11249#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11250#define HS_CTRL_FIFO_FULL (1 << 16)
11251#define LP_DATA_FIFO_EMPTY (1 << 10)
11252#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11253#define LP_DATA_FIFO_FULL (1 << 8)
11254#define HS_DATA_FIFO_EMPTY (1 << 2)
11255#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11256#define HS_DATA_FIFO_FULL (1 << 0)
11257
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011258#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011259#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011260#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011261#define DBI_HS_LP_MODE_MASK (1 << 0)
11262#define DBI_LP_MODE (1 << 0)
11263#define DBI_HS_MODE (0 << 0)
11264
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011265#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011266#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011267#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030011268#define EXIT_ZERO_COUNT_SHIFT 24
11269#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
11270#define TRAIL_COUNT_SHIFT 16
11271#define TRAIL_COUNT_MASK (0x1f << 16)
11272#define CLK_ZERO_COUNT_SHIFT 8
11273#define CLK_ZERO_COUNT_MASK (0xff << 8)
11274#define PREPARE_COUNT_SHIFT 0
11275#define PREPARE_COUNT_MASK (0x3f << 0)
11276
Madhav Chauhan146cdf32018-07-10 15:10:05 +053011277#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
11278#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
11279#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
11280 _ICL_DSI_T_INIT_MASTER_0,\
11281 _ICL_DSI_T_INIT_MASTER_1)
11282
Madhav Chauhan33868a92018-09-16 16:23:28 +053011283#define _DPHY_CLK_TIMING_PARAM_0 0x162180
11284#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
11285#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11286 _DPHY_CLK_TIMING_PARAM_0,\
11287 _DPHY_CLK_TIMING_PARAM_1)
11288#define _DSI_CLK_TIMING_PARAM_0 0x6b080
11289#define _DSI_CLK_TIMING_PARAM_1 0x6b880
11290#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11291 _DSI_CLK_TIMING_PARAM_0,\
11292 _DSI_CLK_TIMING_PARAM_1)
11293#define CLK_PREPARE_OVERRIDE (1 << 31)
11294#define CLK_PREPARE(x) ((x) << 28)
11295#define CLK_PREPARE_MASK (0x7 << 28)
11296#define CLK_PREPARE_SHIFT 28
11297#define CLK_ZERO_OVERRIDE (1 << 27)
11298#define CLK_ZERO(x) ((x) << 20)
11299#define CLK_ZERO_MASK (0xf << 20)
11300#define CLK_ZERO_SHIFT 20
11301#define CLK_PRE_OVERRIDE (1 << 19)
11302#define CLK_PRE(x) ((x) << 16)
11303#define CLK_PRE_MASK (0x3 << 16)
11304#define CLK_PRE_SHIFT 16
11305#define CLK_POST_OVERRIDE (1 << 15)
11306#define CLK_POST(x) ((x) << 8)
11307#define CLK_POST_MASK (0x7 << 8)
11308#define CLK_POST_SHIFT 8
11309#define CLK_TRAIL_OVERRIDE (1 << 7)
11310#define CLK_TRAIL(x) ((x) << 0)
11311#define CLK_TRAIL_MASK (0xf << 0)
11312#define CLK_TRAIL_SHIFT 0
11313
11314#define _DPHY_DATA_TIMING_PARAM_0 0x162184
11315#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
11316#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11317 _DPHY_DATA_TIMING_PARAM_0,\
11318 _DPHY_DATA_TIMING_PARAM_1)
11319#define _DSI_DATA_TIMING_PARAM_0 0x6B084
11320#define _DSI_DATA_TIMING_PARAM_1 0x6B884
11321#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11322 _DSI_DATA_TIMING_PARAM_0,\
11323 _DSI_DATA_TIMING_PARAM_1)
11324#define HS_PREPARE_OVERRIDE (1 << 31)
11325#define HS_PREPARE(x) ((x) << 24)
11326#define HS_PREPARE_MASK (0x7 << 24)
11327#define HS_PREPARE_SHIFT 24
11328#define HS_ZERO_OVERRIDE (1 << 23)
11329#define HS_ZERO(x) ((x) << 16)
11330#define HS_ZERO_MASK (0xf << 16)
11331#define HS_ZERO_SHIFT 16
11332#define HS_TRAIL_OVERRIDE (1 << 15)
11333#define HS_TRAIL(x) ((x) << 8)
11334#define HS_TRAIL_MASK (0x7 << 8)
11335#define HS_TRAIL_SHIFT 8
11336#define HS_EXIT_OVERRIDE (1 << 7)
11337#define HS_EXIT(x) ((x) << 0)
11338#define HS_EXIT_MASK (0x7 << 0)
11339#define HS_EXIT_SHIFT 0
11340
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053011341#define _DPHY_TA_TIMING_PARAM_0 0x162188
11342#define _DPHY_TA_TIMING_PARAM_1 0x6c188
11343#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11344 _DPHY_TA_TIMING_PARAM_0,\
11345 _DPHY_TA_TIMING_PARAM_1)
11346#define _DSI_TA_TIMING_PARAM_0 0x6b098
11347#define _DSI_TA_TIMING_PARAM_1 0x6b898
11348#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11349 _DSI_TA_TIMING_PARAM_0,\
11350 _DSI_TA_TIMING_PARAM_1)
11351#define TA_SURE_OVERRIDE (1 << 31)
11352#define TA_SURE(x) ((x) << 16)
11353#define TA_SURE_MASK (0x1f << 16)
11354#define TA_SURE_SHIFT 16
11355#define TA_GO_OVERRIDE (1 << 15)
11356#define TA_GO(x) ((x) << 8)
11357#define TA_GO_MASK (0xf << 8)
11358#define TA_GO_SHIFT 8
11359#define TA_GET_OVERRIDE (1 << 7)
11360#define TA_GET(x) ((x) << 0)
11361#define TA_GET_MASK (0xf << 0)
11362#define TA_GET_SHIFT 0
11363
Madhav Chauhan5ffce252018-10-15 17:27:58 +030011364/* DSI transcoder configuration */
11365#define _DSI_TRANS_FUNC_CONF_0 0x6b030
11366#define _DSI_TRANS_FUNC_CONF_1 0x6b830
11367#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
11368 _DSI_TRANS_FUNC_CONF_0,\
11369 _DSI_TRANS_FUNC_CONF_1)
11370#define OP_MODE_MASK (0x3 << 28)
11371#define OP_MODE_SHIFT 28
11372#define CMD_MODE_NO_GATE (0x0 << 28)
11373#define CMD_MODE_TE_GATE (0x1 << 28)
11374#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
11375#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
11376#define LINK_READY (1 << 20)
11377#define PIX_FMT_MASK (0x3 << 16)
11378#define PIX_FMT_SHIFT 16
11379#define PIX_FMT_RGB565 (0x0 << 16)
11380#define PIX_FMT_RGB666_PACKED (0x1 << 16)
11381#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
11382#define PIX_FMT_RGB888 (0x3 << 16)
11383#define PIX_FMT_RGB101010 (0x4 << 16)
11384#define PIX_FMT_RGB121212 (0x5 << 16)
11385#define PIX_FMT_COMPRESSED (0x6 << 16)
11386#define BGR_TRANSMISSION (1 << 15)
11387#define PIX_VIRT_CHAN(x) ((x) << 12)
11388#define PIX_VIRT_CHAN_MASK (0x3 << 12)
11389#define PIX_VIRT_CHAN_SHIFT 12
11390#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
11391#define PIX_BUF_THRESHOLD_SHIFT 10
11392#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
11393#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
11394#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
11395#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
11396#define CONTINUOUS_CLK_MASK (0x3 << 8)
11397#define CONTINUOUS_CLK_SHIFT 8
11398#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
11399#define CLK_HS_OR_LP (0x2 << 8)
11400#define CLK_HS_CONTINUOUS (0x3 << 8)
11401#define LINK_CALIBRATION_MASK (0x3 << 4)
11402#define LINK_CALIBRATION_SHIFT 4
11403#define CALIBRATION_DISABLED (0x0 << 4)
11404#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
11405#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
Vandita Kulkarni32d38e62019-07-30 13:06:48 +053011406#define BLANKING_PACKET_ENABLE (1 << 2)
Madhav Chauhan5ffce252018-10-15 17:27:58 +030011407#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
11408#define EOTP_DISABLED (1 << 0)
11409
Madhav Chauhan60230aa2018-10-15 17:28:06 +030011410#define _DSI_CMD_RXCTL_0 0x6b0d4
11411#define _DSI_CMD_RXCTL_1 0x6b8d4
11412#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
11413 _DSI_CMD_RXCTL_0,\
11414 _DSI_CMD_RXCTL_1)
11415#define READ_UNLOADS_DW (1 << 16)
11416#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
11417#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
11418#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
11419#define RECEIVED_RESET_TRIGGER (1 << 12)
11420#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
11421#define RECEIVED_CRC_WAS_LOST (1 << 10)
11422#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
11423#define NUMBER_RX_PLOAD_DW_SHIFT 0
11424
11425#define _DSI_CMD_TXCTL_0 0x6b0d0
11426#define _DSI_CMD_TXCTL_1 0x6b8d0
11427#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
11428 _DSI_CMD_TXCTL_0,\
11429 _DSI_CMD_TXCTL_1)
11430#define KEEP_LINK_IN_HS (1 << 24)
11431#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
11432#define FREE_HEADER_CREDIT_SHIFT 0x8
11433#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
11434#define FREE_PLOAD_CREDIT_SHIFT 0
11435#define MAX_HEADER_CREDIT 0x10
11436#define MAX_PLOAD_CREDIT 0x40
11437
Madhav Chauhan808517e2018-10-30 13:56:26 +020011438#define _DSI_CMD_TXHDR_0 0x6b100
11439#define _DSI_CMD_TXHDR_1 0x6b900
11440#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
11441 _DSI_CMD_TXHDR_0,\
11442 _DSI_CMD_TXHDR_1)
11443#define PAYLOAD_PRESENT (1 << 31)
11444#define LP_DATA_TRANSFER (1 << 30)
11445#define VBLANK_FENCE (1 << 29)
11446#define PARAM_WC_MASK (0xffff << 8)
11447#define PARAM_WC_LOWER_SHIFT 8
11448#define PARAM_WC_UPPER_SHIFT 16
11449#define VC_MASK (0x3 << 6)
11450#define VC_SHIFT 6
11451#define DT_MASK (0x3f << 0)
11452#define DT_SHIFT 0
11453
11454#define _DSI_CMD_TXPYLD_0 0x6b104
11455#define _DSI_CMD_TXPYLD_1 0x6b904
11456#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
11457 _DSI_CMD_TXPYLD_0,\
11458 _DSI_CMD_TXPYLD_1)
11459
Madhav Chauhan60230aa2018-10-15 17:28:06 +030011460#define _DSI_LP_MSG_0 0x6b0d8
11461#define _DSI_LP_MSG_1 0x6b8d8
11462#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
11463 _DSI_LP_MSG_0,\
11464 _DSI_LP_MSG_1)
11465#define LPTX_IN_PROGRESS (1 << 17)
11466#define LINK_IN_ULPS (1 << 16)
11467#define LINK_ULPS_TYPE_LP11 (1 << 8)
11468#define LINK_ENTER_ULPS (1 << 0)
11469
Madhav Chauhan8bffd202018-10-30 13:56:21 +020011470/* DSI timeout registers */
11471#define _DSI_HSTX_TO_0 0x6b044
11472#define _DSI_HSTX_TO_1 0x6b844
11473#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
11474 _DSI_HSTX_TO_0,\
11475 _DSI_HSTX_TO_1)
11476#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
11477#define HSTX_TIMEOUT_VALUE_SHIFT 16
11478#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
11479#define HSTX_TIMED_OUT (1 << 0)
11480
11481#define _DSI_LPRX_HOST_TO_0 0x6b048
11482#define _DSI_LPRX_HOST_TO_1 0x6b848
11483#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11484 _DSI_LPRX_HOST_TO_0,\
11485 _DSI_LPRX_HOST_TO_1)
11486#define LPRX_TIMED_OUT (1 << 16)
11487#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11488#define LPRX_TIMEOUT_VALUE_SHIFT 0
11489#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11490
11491#define _DSI_PWAIT_TO_0 0x6b040
11492#define _DSI_PWAIT_TO_1 0x6b840
11493#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11494 _DSI_PWAIT_TO_0,\
11495 _DSI_PWAIT_TO_1)
11496#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11497#define PRESET_TIMEOUT_VALUE_SHIFT 16
11498#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11499#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11500#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11501#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11502
11503#define _DSI_TA_TO_0 0x6b04c
11504#define _DSI_TA_TO_1 0x6b84c
11505#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11506 _DSI_TA_TO_0,\
11507 _DSI_TA_TO_1)
11508#define TA_TIMED_OUT (1 << 16)
11509#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11510#define TA_TIMEOUT_VALUE_SHIFT 0
11511#define TA_TIMEOUT_VALUE(x) ((x) << 0)
11512
Jani Nikula3230bf12013-08-27 15:12:16 +030011513/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011514#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011515#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011516#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011518#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11519#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11520#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011521#define LP_HS_SSW_CNT_SHIFT 16
11522#define LP_HS_SSW_CNT_MASK (0xffff << 16)
11523#define HS_LP_PWR_SW_CNT_SHIFT 0
11524#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11525
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011526#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011527#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011528#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011529#define STOP_STATE_STALL_COUNTER_SHIFT 0
11530#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11531
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011532#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011533#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011534#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011535#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011536#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011537#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030011538#define RX_CONTENTION_DETECTED (1 << 0)
11539
11540/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011541#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030011542#define DBI_TYPEC_ENABLE (1 << 31)
11543#define DBI_TYPEC_WIP (1 << 30)
11544#define DBI_TYPEC_OPTION_SHIFT 28
11545#define DBI_TYPEC_OPTION_MASK (3 << 28)
11546#define DBI_TYPEC_FREQ_SHIFT 24
11547#define DBI_TYPEC_FREQ_MASK (0xf << 24)
11548#define DBI_TYPEC_OVERRIDE (1 << 8)
11549#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11550#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11551
11552
11553/* MIPI adapter registers */
11554
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011555#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011556#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011557#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011558#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11559#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11560#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11561#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11562#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11563#define READ_REQUEST_PRIORITY_SHIFT 3
11564#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11565#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11566#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11567#define RGB_FLIP_TO_BGR (1 << 2)
11568
Jani Nikula6b93e9c2016-03-15 21:51:12 +020011569#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011570#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053011571#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053011572#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11573#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11574#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11575#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11576#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11577#define GLK_LP_WAKE (1 << 22)
11578#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11579#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11580#define GLK_FIREWALL_ENABLE (1 << 16)
11581#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11582#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11583#define BXT_DSC_ENABLE (1 << 3)
11584#define BXT_RGB_FLIP (1 << 2)
11585#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11586#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011587
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011588#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011589#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011590#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011591#define DATA_MEM_ADDRESS_SHIFT 5
11592#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11593#define DATA_VALID (1 << 0)
11594
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011595#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011596#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011597#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011598#define DATA_LENGTH_SHIFT 0
11599#define DATA_LENGTH_MASK (0xfffff << 0)
11600
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011601#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011602#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011603#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011604#define COMMAND_MEM_ADDRESS_SHIFT 5
11605#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11606#define AUTO_PWG_ENABLE (1 << 2)
11607#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11608#define COMMAND_VALID (1 << 0)
11609
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011610#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011611#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011612#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011613#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11614#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11615
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011616#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011617#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011618#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030011619
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011620#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011621#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011622#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030011623#define READ_DATA_VALID(n) (1 << (n))
11624
Peter Antoine3bbaba02015-07-10 20:13:11 +030011625/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011626#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030011627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011628#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11629#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11630#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11631#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11632#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070011633/* Media decoder 2 MOCS registers */
11634#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030011635
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070011636#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11637#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11638#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11639#define PMFLUSHDONE_LNEBLK (1 << 22)
11640
Michel Thierrya7a7a0e2019-07-30 11:04:06 -070011641#define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
11642
Tim Gored5165eb2016-02-04 11:49:34 +000011643/* gamt regs */
11644#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11645#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11646#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11647#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11648#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11649
Ville Syrjälä93564042017-08-24 22:10:51 +030011650#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11651#define MMCD_PCLA (1 << 31)
11652#define MMCD_HOTSPOT_EN (1 << 27)
11653
Paulo Zanoniad186f32018-02-05 13:40:43 -020011654#define _ICL_PHY_MISC_A 0x64C00
11655#define _ICL_PHY_MISC_B 0x64C04
11656#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11657 _ICL_PHY_MISC_B)
Matt Roperbdeb18d2019-06-18 10:51:31 -070011658#define ICL_PHY_MISC_MUX_DDID (1 << 28)
Paulo Zanoniad186f32018-02-05 13:40:43 -020011659#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11660
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011661/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011662#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11663#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011664#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11665#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11666#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11667#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11668#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11669 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11670 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11671#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11672 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11673 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11674#define DSC_VBR_ENABLE (1 << 19)
11675#define DSC_422_ENABLE (1 << 18)
11676#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11677#define DSC_BLOCK_PREDICTION (1 << 16)
11678#define DSC_LINE_BUF_DEPTH_SHIFT 12
11679#define DSC_BPC_SHIFT 8
11680#define DSC_VER_MIN_SHIFT 4
11681#define DSC_VER_MAJ (0x1 << 0)
11682
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011683#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11684#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011685#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11686#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11687#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11688#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11689#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11690 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11691 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11692#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11693 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11694 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11695#define DSC_BPP(bpp) ((bpp) << 0)
11696
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011697#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11698#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011699#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11700#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11701#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11702#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11703#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11704 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11705 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11706#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11707 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11708 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11709#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11710#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11711
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011712#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11713#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011714#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11715#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11716#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11717#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11718#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11719 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11720 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11721#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11722 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11723 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11724#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11725#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11726
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011727#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11728#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011729#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11730#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11731#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11732#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11733#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11734 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11735 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11736#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011737 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011738 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11739#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11740#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11741
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011742#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11743#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011744#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11745#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11746#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11747#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11748#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11749 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11750 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11751#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011752 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011753 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011754#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011755#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11756
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011757#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11758#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011759#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11760#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11761#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11762#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11763#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11764 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11765 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11766#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11767 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11768 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011769#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11770#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011771#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11772#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11773
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011774#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11775#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011776#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11777#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11778#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11779#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11780#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11781 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11782 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11783#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11784 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11785 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11786#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11787#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11788
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011789#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11790#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011791#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11792#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11793#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11794#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11795#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11796 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11797 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11798#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11799 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11800 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11801#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11802#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11803
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011804#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11805#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011806#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11807#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11808#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11809#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11810#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11811 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11812 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11813#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11814 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11815 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11816#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11817#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11818
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011819#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11820#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011821#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11822#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11823#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11824#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11825#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11826 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11827 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11828#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11829 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11830 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11831#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11832#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11833#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11834#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11835
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011836#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11837#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011838#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11839#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11840#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11841#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11842#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11843 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11844 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11845#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11846 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11847 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11848
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011849#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11850#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011851#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11852#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11853#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11854#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11855#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11856 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11857 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11858#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11859 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11860 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11861
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011862#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11863#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011864#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11865#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11866#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11867#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11868#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11869 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11870 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11871#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11872 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11873 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11874
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011875#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11876#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011877#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11878#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11879#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11880#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11881#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11882 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11883 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11884#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11885 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11886 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11887
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011888#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11889#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011890#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11891#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11892#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11893#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11894#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11895 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11896 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11897#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11898 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11899 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11900
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011901#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11902#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011903#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11904#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11905#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11906#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11907#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11908 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11909 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11910#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11911 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11912 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011913#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011914#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011915#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011916
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011917/* Icelake Rate Control Buffer Threshold Registers */
11918#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11919#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11920#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11921#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11922#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11923#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11924#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11925#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11926#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11927#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11928#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11929#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11930#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11931 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11932 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11933#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11934 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11935 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11936#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11937 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11938 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11939#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11940 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11941 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11942
11943#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11944#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11945#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11946#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11947#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11948#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11949#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11950#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11951#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11952#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11953#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11954#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11955#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11956 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11957 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11958#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11959 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11960 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11961#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11962 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11963 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11964#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11965 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11966 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11967
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011968#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
11969#define MODULAR_FIA_MASK (1 << 4)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070011970#define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
11971#define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
11972#define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
11973#define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
11974#define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011975
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011976#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070011977#define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011978
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011979#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070011980#define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011981
Clinton A Taylor3b51be42019-09-26 14:06:56 -070011982#define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
11983#define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
11984#define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
11985#define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
11986
Animesh Mannaa6e58d92019-09-20 17:29:25 +053011987/* This register controls the Display State Buffer (DSB) engines. */
11988#define _DSBSL_INSTANCE_BASE 0x70B00
11989#define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
11990 (pipe) * 0x1000 + (id) * 100)
Animesh Manna1abf3292019-09-20 17:29:27 +053011991#define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
11992#define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
Animesh Mannaa6e58d92019-09-20 17:29:25 +053011993#define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
Animesh Mannaf7619c42019-09-20 17:29:26 +053011994#define DSB_ENABLE (1 << 31)
Animesh Mannaa6e58d92019-09-20 17:29:25 +053011995#define DSB_STATUS (1 << 0)
11996
Jesse Barnes585fb112008-07-29 11:54:06 -070011997#endif /* _I915_REG_H_ */