blob: 54ec7ab57ce83e86d50458a2f0ad0f81b967a4d8 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulace646452017-01-27 17:57:06 +0200142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
Chris Wilson5eddb702010-09-11 13:48:45 +0100144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +0100146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -0700152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Rodrigo Vivia927c922017-06-09 15:26:04 -0700154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Jani Nikulace646452017-01-27 17:57:06 +0200156#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200157#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300158
Damien Lespiau98533252014-12-08 17:33:51 +0000159#define _MASKED_FIELD(mask, value) ({ \
160 if (__builtin_constant_p(mask)) \
161 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
162 if (__builtin_constant_p(value)) \
163 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
164 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
165 BUILD_BUG_ON_MSG((value) & ~(mask), \
166 "Incorrect value for mask"); \
167 (mask) << 16 | (value); })
168#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
169#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
170
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000171/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000172
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000173#define RCS_HW 0
174#define VCS_HW 1
175#define BCS_HW 2
176#define VECS_HW 3
177#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200178#define VCS3_HW 6
179#define VCS4_HW 7
180#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200181
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700182/* Engine class */
183
184#define RENDER_CLASS 0
185#define VIDEO_DECODE_CLASS 1
186#define VIDEO_ENHANCEMENT_CLASS 2
187#define COPY_ENGINE_CLASS 3
188#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000189#define MAX_ENGINE_CLASS 4
190
Oscar Mateod02b98b2018-04-05 17:00:50 +0300191#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200192#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700193
Jesse Barnes585fb112008-07-29 11:54:06 -0700194/* PCI config space */
195
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300196#define MCHBAR_I915 0x44
197#define MCHBAR_I965 0x48
198#define MCHBAR_SIZE (4 * 4096)
199
200#define DEVEN 0x54
201#define DEVEN_MCHBAR_EN (1 << 28)
202
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300203/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300204
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300205#define HPLLCC 0xc0 /* 85x only */
206#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700207#define GC_CLOCK_133_200 (0 << 0)
208#define GC_CLOCK_100_200 (1 << 0)
209#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300210#define GC_CLOCK_133_266 (3 << 0)
211#define GC_CLOCK_133_200_2 (4 << 0)
212#define GC_CLOCK_133_266_2 (5 << 0)
213#define GC_CLOCK_166_266 (6 << 0)
214#define GC_CLOCK_166_250 (7 << 0)
215
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300216#define I915_GDRST 0xc0 /* PCI config register */
217#define GRDOM_FULL (0 << 2)
218#define GRDOM_RENDER (1 << 2)
219#define GRDOM_MEDIA (3 << 2)
220#define GRDOM_MASK (3 << 2)
221#define GRDOM_RESET_STATUS (1 << 1)
222#define GRDOM_RESET_ENABLE (1 << 0)
223
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200224/* BSpec only has register offset, PCI device and bit found empirically */
225#define I830_CLOCK_GATE 0xc8 /* device 0 */
226#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
227
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300228#define GCDGMBUS 0xcc
229
Jesse Barnesf97108d2010-01-29 11:27:07 -0800230#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700231#define GCFGC 0xf0 /* 915+ only */
232#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
233#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100234#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200235#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
236#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
237#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
238#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
239#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
240#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700241#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700242#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
243#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
244#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
245#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
246#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
247#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
248#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
249#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
250#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
251#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
252#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
253#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
254#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
255#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
256#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
257#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
258#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
259#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
260#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100261
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300262#define ASLE 0xe4
263#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700264
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300265#define SWSCI 0xe8
266#define SWSCI_SCISEL (1 << 15)
267#define SWSCI_GSSCIE (1 << 0)
268
269#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
270
Jesse Barnes585fb112008-07-29 11:54:06 -0700271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200272#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300273#define ILK_GRDOM_FULL (0<<1)
274#define ILK_GRDOM_RENDER (1<<1)
275#define ILK_GRDOM_MEDIA (3<<1)
276#define ILK_GRDOM_MASK (3<<1)
277#define ILK_GRDOM_RESET_ENABLE (1<<0)
278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200279#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700280#define GEN6_MBC_SNPCR_SHIFT 21
281#define GEN6_MBC_SNPCR_MASK (3<<21)
282#define GEN6_MBC_SNPCR_MAX (0<<21)
283#define GEN6_MBC_SNPCR_MED (1<<21)
284#define GEN6_MBC_SNPCR_LOW (2<<21)
285#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200287#define VLV_G3DCTL _MMIO(0x9024)
288#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300289
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200290#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100291#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
292#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
293#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
294#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
295#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200297#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800298#define GEN6_GRDOM_FULL (1 << 0)
299#define GEN6_GRDOM_RENDER (1 << 1)
300#define GEN6_GRDOM_MEDIA (1 << 2)
301#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200302#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100303#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200304#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300305/* GEN11 changed all bit defs except for FULL & RENDER */
306#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
307#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
308#define GEN11_GRDOM_BLT (1 << 2)
309#define GEN11_GRDOM_GUC (1 << 3)
310#define GEN11_GRDOM_MEDIA (1 << 5)
311#define GEN11_GRDOM_MEDIA2 (1 << 6)
312#define GEN11_GRDOM_MEDIA3 (1 << 7)
313#define GEN11_GRDOM_MEDIA4 (1 << 8)
314#define GEN11_GRDOM_VECS (1 << 13)
315#define GEN11_GRDOM_VECS2 (1 << 14)
Eric Anholtcff458c2010-11-18 09:31:14 +0800316
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100317#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
318#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
319#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100320#define PP_DIR_DCLV_2G 0xffffffff
321
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100322#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
323#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800324
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200325#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600326#define GEN8_RPCS_ENABLE (1 << 31)
327#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
328#define GEN8_RPCS_S_CNT_SHIFT 15
329#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
330#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
331#define GEN8_RPCS_SS_CNT_SHIFT 8
332#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
333#define GEN8_RPCS_EU_MAX_SHIFT 4
334#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
335#define GEN8_RPCS_EU_MIN_SHIFT 0
336#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
337
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100338#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
339/* HSW only */
340#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
341#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
342#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
343#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
344/* HSW+ */
345#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
346#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
347#define HSW_RCS_INHIBIT (1 << 8)
348/* Gen8 */
349#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
350#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
351#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
352#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
353#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
354#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
355#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
356#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
357#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
358#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200360#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000361#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100362#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100363#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700364#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100365#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
366#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300367#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
368#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
369#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
370#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
371#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200373#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300374#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200375#define ECOBITS_PPGTT_CACHE64B (3<<8)
376#define ECOBITS_PPGTT_CACHE4B (0<<8)
377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200378#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200379#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200381#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300382#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
383#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
384#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
385#define GEN6_STOLEN_RESERVED_1M (0 << 4)
386#define GEN6_STOLEN_RESERVED_512K (1 << 4)
387#define GEN6_STOLEN_RESERVED_256K (2 << 4)
388#define GEN6_STOLEN_RESERVED_128K (3 << 4)
389#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
390#define GEN7_STOLEN_RESERVED_1M (0 << 5)
391#define GEN7_STOLEN_RESERVED_256K (1 << 5)
392#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
393#define GEN8_STOLEN_RESERVED_1M (0 << 7)
394#define GEN8_STOLEN_RESERVED_2M (1 << 7)
395#define GEN8_STOLEN_RESERVED_4M (2 << 7)
396#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200397#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Daniel Vetter40bae732014-09-11 13:28:08 +0200398
Jesse Barnes585fb112008-07-29 11:54:06 -0700399/* VGA stuff */
400
401#define VGA_ST01_MDA 0x3ba
402#define VGA_ST01_CGA 0x3da
403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200404#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700405#define VGA_MSR_WRITE 0x3c2
406#define VGA_MSR_READ 0x3cc
407#define VGA_MSR_MEM_EN (1<<1)
408#define VGA_MSR_CGA_MODE (1<<0)
409
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300410#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100411#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300412#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700413
414#define VGA_AR_INDEX 0x3c0
415#define VGA_AR_VID_EN (1<<5)
416#define VGA_AR_DATA_WRITE 0x3c0
417#define VGA_AR_DATA_READ 0x3c1
418
419#define VGA_GR_INDEX 0x3ce
420#define VGA_GR_DATA 0x3cf
421/* GR05 */
422#define VGA_GR_MEM_READ_MODE_SHIFT 3
423#define VGA_GR_MEM_READ_MODE_PLANE 1
424/* GR06 */
425#define VGA_GR_MEM_MODE_MASK 0xc
426#define VGA_GR_MEM_MODE_SHIFT 2
427#define VGA_GR_MEM_A0000_AFFFF 0
428#define VGA_GR_MEM_A0000_BFFFF 1
429#define VGA_GR_MEM_B0000_B7FFF 2
430#define VGA_GR_MEM_B0000_BFFFF 3
431
432#define VGA_DACMASK 0x3c6
433#define VGA_DACRX 0x3c7
434#define VGA_DACWX 0x3c8
435#define VGA_DACDATA 0x3c9
436
437#define VGA_CR_INDEX_MDA 0x3b4
438#define VGA_CR_DATA_MDA 0x3b5
439#define VGA_CR_INDEX_CGA 0x3d4
440#define VGA_CR_DATA_CGA 0x3d5
441
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200442#define MI_PREDICATE_SRC0 _MMIO(0x2400)
443#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
444#define MI_PREDICATE_SRC1 _MMIO(0x2408)
445#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300446
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200447#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300448#define LOWER_SLICE_ENABLED (1<<0)
449#define LOWER_SLICE_DISABLED (0<<0)
450
Jesse Barnes585fb112008-07-29 11:54:06 -0700451/*
Brad Volkin5947de92014-02-18 10:15:50 -0800452 * Registers used only by the command parser
453 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200454#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800455
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200456#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
457#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
458#define HS_INVOCATION_COUNT _MMIO(0x2300)
459#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
460#define DS_INVOCATION_COUNT _MMIO(0x2308)
461#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
462#define IA_VERTICES_COUNT _MMIO(0x2310)
463#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
464#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
465#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
466#define VS_INVOCATION_COUNT _MMIO(0x2320)
467#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
468#define GS_INVOCATION_COUNT _MMIO(0x2328)
469#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
470#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
471#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
472#define CL_INVOCATION_COUNT _MMIO(0x2338)
473#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
474#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
475#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
476#define PS_INVOCATION_COUNT _MMIO(0x2348)
477#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
478#define PS_DEPTH_COUNT _MMIO(0x2350)
479#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800480
481/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200482#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
483#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800484
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200485#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
486#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200488#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
489#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
490#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
491#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
492#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
493#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200495#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
496#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
497#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700498
Jordan Justen1b850662016-03-06 23:30:29 -0800499/* There are the 16 64-bit CS General Purpose Registers */
500#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
501#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
502
Robert Bragga9417952016-11-07 19:49:48 +0000503#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000504#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
505#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
506#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
507#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
508#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
509#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
510#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
511#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
512#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
513#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
514#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
515#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
516#define GEN7_OACONTROL_FORMAT_SHIFT 2
517#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
518#define GEN7_OACONTROL_ENABLE (1<<0)
519
520#define GEN8_OACTXID _MMIO(0x2364)
521
Robert Bragg19f81df2017-06-13 12:23:03 +0100522#define GEN8_OA_DEBUG _MMIO(0x2B04)
523#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
524#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
525#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
526#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
527
Robert Braggd7965152016-11-07 19:49:52 +0000528#define GEN8_OACONTROL _MMIO(0x2B00)
529#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
530#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
531#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
532#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
533#define GEN8_OA_REPORT_FORMAT_SHIFT 2
534#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
535#define GEN8_OA_COUNTER_ENABLE (1<<0)
536
537#define GEN8_OACTXCONTROL _MMIO(0x2360)
538#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
539#define GEN8_OA_TIMER_PERIOD_SHIFT 2
540#define GEN8_OA_TIMER_ENABLE (1<<1)
541#define GEN8_OA_COUNTER_RESUME (1<<0)
542
543#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
544#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
545#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
546#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
547#define GEN7_OABUFFER_RESUME (1<<0)
548
Robert Bragg19f81df2017-06-13 12:23:03 +0100549#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000550#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100551#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000552
553#define GEN7_OASTATUS1 _MMIO(0x2364)
554#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
555#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
556#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
557#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
558
559#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100560#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
561#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000562
563#define GEN8_OASTATUS _MMIO(0x2b08)
564#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
565#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
566#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
567#define GEN8_OASTATUS_REPORT_LOST (1<<0)
568
569#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100570#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000571#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100572#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000573
574#define OABUFFER_SIZE_128K (0<<3)
575#define OABUFFER_SIZE_256K (1<<3)
576#define OABUFFER_SIZE_512K (2<<3)
577#define OABUFFER_SIZE_1M (3<<3)
578#define OABUFFER_SIZE_2M (4<<3)
579#define OABUFFER_SIZE_4M (5<<3)
580#define OABUFFER_SIZE_8M (6<<3)
581#define OABUFFER_SIZE_16M (7<<3)
582
Robert Bragg19f81df2017-06-13 12:23:03 +0100583/*
584 * Flexible, Aggregate EU Counter Registers.
585 * Note: these aren't contiguous
586 */
Robert Braggd7965152016-11-07 19:49:52 +0000587#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100588#define EU_PERF_CNTL1 _MMIO(0xe558)
589#define EU_PERF_CNTL2 _MMIO(0xe658)
590#define EU_PERF_CNTL3 _MMIO(0xe758)
591#define EU_PERF_CNTL4 _MMIO(0xe45c)
592#define EU_PERF_CNTL5 _MMIO(0xe55c)
593#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000594
Robert Braggd7965152016-11-07 19:49:52 +0000595/*
596 * OA Boolean state
597 */
598
Robert Braggd7965152016-11-07 19:49:52 +0000599#define OASTARTTRIG1 _MMIO(0x2710)
600#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
601#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
602
603#define OASTARTTRIG2 _MMIO(0x2714)
604#define OASTARTTRIG2_INVERT_A_0 (1<<0)
605#define OASTARTTRIG2_INVERT_A_1 (1<<1)
606#define OASTARTTRIG2_INVERT_A_2 (1<<2)
607#define OASTARTTRIG2_INVERT_A_3 (1<<3)
608#define OASTARTTRIG2_INVERT_A_4 (1<<4)
609#define OASTARTTRIG2_INVERT_A_5 (1<<5)
610#define OASTARTTRIG2_INVERT_A_6 (1<<6)
611#define OASTARTTRIG2_INVERT_A_7 (1<<7)
612#define OASTARTTRIG2_INVERT_A_8 (1<<8)
613#define OASTARTTRIG2_INVERT_A_9 (1<<9)
614#define OASTARTTRIG2_INVERT_A_10 (1<<10)
615#define OASTARTTRIG2_INVERT_A_11 (1<<11)
616#define OASTARTTRIG2_INVERT_A_12 (1<<12)
617#define OASTARTTRIG2_INVERT_A_13 (1<<13)
618#define OASTARTTRIG2_INVERT_A_14 (1<<14)
619#define OASTARTTRIG2_INVERT_A_15 (1<<15)
620#define OASTARTTRIG2_INVERT_B_0 (1<<16)
621#define OASTARTTRIG2_INVERT_B_1 (1<<17)
622#define OASTARTTRIG2_INVERT_B_2 (1<<18)
623#define OASTARTTRIG2_INVERT_B_3 (1<<19)
624#define OASTARTTRIG2_INVERT_C_0 (1<<20)
625#define OASTARTTRIG2_INVERT_C_1 (1<<21)
626#define OASTARTTRIG2_INVERT_D_0 (1<<22)
627#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
628#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
629#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
630#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
631#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
632#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
633
634#define OASTARTTRIG3 _MMIO(0x2718)
635#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
636#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
637#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
638#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
639#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
640#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
641#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
642#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
643#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
644
645#define OASTARTTRIG4 _MMIO(0x271c)
646#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
647#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
648#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
649#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
650#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
651#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
652#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
653#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
654#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
655
656#define OASTARTTRIG5 _MMIO(0x2720)
657#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
658#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
659
660#define OASTARTTRIG6 _MMIO(0x2724)
661#define OASTARTTRIG6_INVERT_A_0 (1<<0)
662#define OASTARTTRIG6_INVERT_A_1 (1<<1)
663#define OASTARTTRIG6_INVERT_A_2 (1<<2)
664#define OASTARTTRIG6_INVERT_A_3 (1<<3)
665#define OASTARTTRIG6_INVERT_A_4 (1<<4)
666#define OASTARTTRIG6_INVERT_A_5 (1<<5)
667#define OASTARTTRIG6_INVERT_A_6 (1<<6)
668#define OASTARTTRIG6_INVERT_A_7 (1<<7)
669#define OASTARTTRIG6_INVERT_A_8 (1<<8)
670#define OASTARTTRIG6_INVERT_A_9 (1<<9)
671#define OASTARTTRIG6_INVERT_A_10 (1<<10)
672#define OASTARTTRIG6_INVERT_A_11 (1<<11)
673#define OASTARTTRIG6_INVERT_A_12 (1<<12)
674#define OASTARTTRIG6_INVERT_A_13 (1<<13)
675#define OASTARTTRIG6_INVERT_A_14 (1<<14)
676#define OASTARTTRIG6_INVERT_A_15 (1<<15)
677#define OASTARTTRIG6_INVERT_B_0 (1<<16)
678#define OASTARTTRIG6_INVERT_B_1 (1<<17)
679#define OASTARTTRIG6_INVERT_B_2 (1<<18)
680#define OASTARTTRIG6_INVERT_B_3 (1<<19)
681#define OASTARTTRIG6_INVERT_C_0 (1<<20)
682#define OASTARTTRIG6_INVERT_C_1 (1<<21)
683#define OASTARTTRIG6_INVERT_D_0 (1<<22)
684#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
685#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
686#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
687#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
688#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
689#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
690
691#define OASTARTTRIG7 _MMIO(0x2728)
692#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
693#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
694#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
695#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
696#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
697#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
698#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
699#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
700#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
701
702#define OASTARTTRIG8 _MMIO(0x272c)
703#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
704#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
705#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
706#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
707#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
708#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
709#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
710#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
711#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
712
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100713#define OAREPORTTRIG1 _MMIO(0x2740)
714#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
715#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
716
717#define OAREPORTTRIG2 _MMIO(0x2744)
718#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
719#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
720#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
721#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
722#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
723#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
724#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
725#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
726#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
727#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
728#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
729#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
730#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
731#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
732#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
733#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
734#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
735#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
736#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
737#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
738#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
739#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
740#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
741#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
742#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
743
744#define OAREPORTTRIG3 _MMIO(0x2748)
745#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
746#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
747#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
748#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
749#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
750#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
751#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
752#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
753#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
754
755#define OAREPORTTRIG4 _MMIO(0x274c)
756#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
757#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
758#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
759#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
760#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
761#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
762#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
763#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
764#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
765
766#define OAREPORTTRIG5 _MMIO(0x2750)
767#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
768#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
769
770#define OAREPORTTRIG6 _MMIO(0x2754)
771#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
772#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
773#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
774#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
775#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
776#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
777#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
778#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
779#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
780#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
781#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
782#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
783#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
784#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
785#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
786#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
787#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
788#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
789#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
790#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
791#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
792#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
793#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
794#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
795#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
796
797#define OAREPORTTRIG7 _MMIO(0x2758)
798#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
799#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
800#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
801#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
802#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
803#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
804#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
805#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
806#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
807
808#define OAREPORTTRIG8 _MMIO(0x275c)
809#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
810#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
811#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
812#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
813#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
814#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
815#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
816#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
817#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
818
Robert Braggd7965152016-11-07 19:49:52 +0000819/* CECX_0 */
820#define OACEC_COMPARE_LESS_OR_EQUAL 6
821#define OACEC_COMPARE_NOT_EQUAL 5
822#define OACEC_COMPARE_LESS_THAN 4
823#define OACEC_COMPARE_GREATER_OR_EQUAL 3
824#define OACEC_COMPARE_EQUAL 2
825#define OACEC_COMPARE_GREATER_THAN 1
826#define OACEC_COMPARE_ANY_EQUAL 0
827
828#define OACEC_COMPARE_VALUE_MASK 0xffff
829#define OACEC_COMPARE_VALUE_SHIFT 3
830
831#define OACEC_SELECT_NOA (0<<19)
832#define OACEC_SELECT_PREV (1<<19)
833#define OACEC_SELECT_BOOLEAN (2<<19)
834
835/* CECX_1 */
836#define OACEC_MASK_MASK 0xffff
837#define OACEC_CONSIDERATIONS_MASK 0xffff
838#define OACEC_CONSIDERATIONS_SHIFT 16
839
840#define OACEC0_0 _MMIO(0x2770)
841#define OACEC0_1 _MMIO(0x2774)
842#define OACEC1_0 _MMIO(0x2778)
843#define OACEC1_1 _MMIO(0x277c)
844#define OACEC2_0 _MMIO(0x2780)
845#define OACEC2_1 _MMIO(0x2784)
846#define OACEC3_0 _MMIO(0x2788)
847#define OACEC3_1 _MMIO(0x278c)
848#define OACEC4_0 _MMIO(0x2790)
849#define OACEC4_1 _MMIO(0x2794)
850#define OACEC5_0 _MMIO(0x2798)
851#define OACEC5_1 _MMIO(0x279c)
852#define OACEC6_0 _MMIO(0x27a0)
853#define OACEC6_1 _MMIO(0x27a4)
854#define OACEC7_0 _MMIO(0x27a8)
855#define OACEC7_1 _MMIO(0x27ac)
856
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100857/* OA perf counters */
858#define OA_PERFCNT1_LO _MMIO(0x91B8)
859#define OA_PERFCNT1_HI _MMIO(0x91BC)
860#define OA_PERFCNT2_LO _MMIO(0x91C0)
861#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000862#define OA_PERFCNT3_LO _MMIO(0x91C8)
863#define OA_PERFCNT3_HI _MMIO(0x91CC)
864#define OA_PERFCNT4_LO _MMIO(0x91D8)
865#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100866
867#define OA_PERFMATRIX_LO _MMIO(0x91C8)
868#define OA_PERFMATRIX_HI _MMIO(0x91CC)
869
870/* RPM unit config (Gen8+) */
871#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000872#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
873#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
874#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
875#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200876#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
877#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
878#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
879#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
880#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
881#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000882#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
883#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
884
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100885#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000886#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100887
Lionel Landwerlindab91782017-11-10 19:08:44 +0000888/* GPM unit config (Gen9+) */
889#define CTC_MODE _MMIO(0xA26C)
890#define CTC_SOURCE_PARAMETER_MASK 1
891#define CTC_SOURCE_CRYSTAL_CLOCK 0
892#define CTC_SOURCE_DIVIDE_LOGIC 1
893#define CTC_SHIFT_PARAMETER_SHIFT 1
894#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
895
Lionel Landwerlin58885762017-11-10 19:08:42 +0000896/* RCP unit config (Gen8+) */
897#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100898
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000899/* NOA (HSW) */
900#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
901#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
902#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
903#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
904#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
905#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
906#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
907#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
908#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
909#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
910
911#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
912
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100913/* NOA (Gen8+) */
914#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
915
916#define MICRO_BP0_0 _MMIO(0x9800)
917#define MICRO_BP0_2 _MMIO(0x9804)
918#define MICRO_BP0_1 _MMIO(0x9808)
919
920#define MICRO_BP1_0 _MMIO(0x980C)
921#define MICRO_BP1_2 _MMIO(0x9810)
922#define MICRO_BP1_1 _MMIO(0x9814)
923
924#define MICRO_BP2_0 _MMIO(0x9818)
925#define MICRO_BP2_2 _MMIO(0x981C)
926#define MICRO_BP2_1 _MMIO(0x9820)
927
928#define MICRO_BP3_0 _MMIO(0x9824)
929#define MICRO_BP3_2 _MMIO(0x9828)
930#define MICRO_BP3_1 _MMIO(0x982C)
931
932#define MICRO_BP_TRIGGER _MMIO(0x9830)
933#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
934#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
935#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
936
937#define GDT_CHICKEN_BITS _MMIO(0x9840)
938#define GT_NOA_ENABLE 0x00000080
939
940#define NOA_DATA _MMIO(0x986C)
941#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700942
Brad Volkin220375a2014-02-18 10:15:51 -0800943#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
944#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200945#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800946
Brad Volkin5947de92014-02-18 10:15:50 -0800947/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100948 * Reset registers
949 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200950#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100951#define DEBUG_RESET_FULL (1<<7)
952#define DEBUG_RESET_RENDER (1<<8)
953#define DEBUG_RESET_DISPLAY (1<<9)
954
Jesse Barnes57f350b2012-03-28 13:39:25 -0700955/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300956 * IOSF sideband
957 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200958#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300959#define IOSF_DEVFN_SHIFT 24
960#define IOSF_OPCODE_SHIFT 16
961#define IOSF_PORT_SHIFT 8
962#define IOSF_BYTE_ENABLES_SHIFT 4
963#define IOSF_BAR_SHIFT 1
964#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200965#define IOSF_PORT_BUNIT 0x03
966#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300967#define IOSF_PORT_NC 0x11
968#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300969#define IOSF_PORT_GPIO_NC 0x13
970#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200971#define IOSF_PORT_DPIO_2 0x1a
972#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200973#define IOSF_PORT_GPIO_SC 0x48
974#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200975#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200976#define CHV_IOSF_PORT_GPIO_N 0x13
977#define CHV_IOSF_PORT_GPIO_SE 0x48
978#define CHV_IOSF_PORT_GPIO_E 0xa8
979#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
981#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300982
Jesse Barnes30a970c2013-11-04 13:48:12 -0800983/* See configdb bunit SB addr map */
984#define BUNIT_REG_BISOC 0x11
985
Jesse Barnes30a970c2013-11-04 13:48:12 -0800986#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300987#define DSPFREQSTAT_SHIFT_CHV 24
988#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
989#define DSPFREQGUAR_SHIFT_CHV 8
990#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800991#define DSPFREQSTAT_SHIFT 30
992#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
993#define DSPFREQGUAR_SHIFT 14
994#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200995#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
996#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
997#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300998#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
999#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1000#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1001#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1002#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1003#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1004#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1005#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1006#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1007#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1008#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1009#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001010
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001011/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001012 * i915_power_well_id:
1013 *
1014 * Platform specific IDs used to look up power wells and - except for custom
1015 * power wells - to define request/status register flag bit positions. As such
1016 * the set of IDs on a given platform must be unique and except for custom
1017 * power wells their value must stay fixed.
1018 */
1019enum i915_power_well_id {
1020 /*
Imre Deak120b56a2017-07-11 23:42:31 +03001021 * I830
1022 * - custom power well
1023 */
1024 I830_DISP_PW_PIPES = 0,
1025
1026 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001027 * VLV/CHV
1028 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1029 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1030 */
Imre Deaka30180a2014-03-04 19:23:02 +02001031 PUNIT_POWER_WELL_RENDER = 0,
1032 PUNIT_POWER_WELL_MEDIA = 1,
1033 PUNIT_POWER_WELL_DISP2D = 3,
1034 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1035 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1036 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1037 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1038 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1039 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1040 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001041 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deakf49193c2017-07-06 17:40:23 +03001042 /* - custom power well */
1043 CHV_DISP_PW_PIPE_A, /* 13 */
Imre Deaka30180a2014-03-04 19:23:02 +02001044
Imre Deak438b8dc2017-07-11 23:42:30 +03001045 /*
Imre Deakfb9248e2017-07-11 23:42:32 +03001046 * HSW/BDW
Imre Deak9c3a16c2017-08-14 18:15:30 +03001047 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
Imre Deakfb9248e2017-07-11 23:42:32 +03001048 */
1049 HSW_DISP_PW_GLOBAL = 15,
1050
1051 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001052 * GEN9+
Imre Deak9c3a16c2017-08-14 18:15:30 +03001053 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
Imre Deak438b8dc2017-07-11 23:42:30 +03001054 */
1055 SKL_DISP_PW_MISC_IO = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001056 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001057 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001058 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001059 SKL_DISP_PW_DDI_B,
1060 SKL_DISP_PW_DDI_C,
1061 SKL_DISP_PW_DDI_D,
Rodrigo Vivi9787e832018-01-29 15:22:22 -08001062 CNL_DISP_PW_DDI_F = 6,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001063
1064 GLK_DISP_PW_AUX_A = 8,
1065 GLK_DISP_PW_AUX_B,
1066 GLK_DISP_PW_AUX_C,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001067 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1068 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1069 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1070 CNL_DISP_PW_AUX_D,
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001071 CNL_DISP_PW_AUX_F,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001072
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001073 SKL_DISP_PW_1 = 14,
1074 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001075
Imre Deak438b8dc2017-07-11 23:42:30 +03001076 /* - custom power wells */
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001077 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001078 BXT_DPIO_CMN_A,
1079 BXT_DPIO_CMN_BC,
Imre Deak438b8dc2017-07-11 23:42:30 +03001080 GLK_DPIO_CMN_C, /* 19 */
1081
1082 /*
1083 * Multiple platforms.
1084 * Must start following the highest ID of any platform.
1085 * - custom power wells
1086 */
1087 I915_DISP_PW_ALWAYS_ON = 20,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001088};
1089
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001090#define PUNIT_REG_PWRGT_CTRL 0x60
1091#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001092#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1093#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1094#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1095#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1096#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001097
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001098#define PUNIT_REG_GPU_LFM 0xd3
1099#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1100#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001101#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001102#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001103#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001104#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001105
1106#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1107#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1108
Deepak S095acd52015-01-17 11:05:59 +05301109#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1110#define FB_GFX_FREQ_FUSE_MASK 0xff
1111#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1112#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1113#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1114
1115#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1116#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1117
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001118#define PUNIT_REG_DDR_SETUP2 0x139
1119#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1120#define FORCE_DDR_LOW_FREQ (1 << 1)
1121#define FORCE_DDR_HIGH_FREQ (1 << 0)
1122
Deepak S2b6b3a02014-05-27 15:59:30 +05301123#define PUNIT_GPU_STATUS_REG 0xdb
1124#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1125#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1126#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1127#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1128
1129#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1130#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1131#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1132
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001133#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1134#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1135#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1136#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1137#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1138#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1139#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1140#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1141#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1142#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1143
Deepak S3ef62342015-04-29 08:36:24 +05301144#define VLV_TURBO_SOC_OVERRIDE 0x04
1145#define VLV_OVERRIDE_EN 1
1146#define VLV_SOC_TDP_EN (1 << 1)
1147#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1148#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1149
ymohanmabe4fc042013-08-27 23:40:56 +03001150/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001151#define CCK_FUSE_REG 0x8
1152#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001153#define CCK_REG_DSI_PLL_FUSE 0x44
1154#define CCK_REG_DSI_PLL_CONTROL 0x48
1155#define DSI_PLL_VCO_EN (1 << 31)
1156#define DSI_PLL_LDO_GATE (1 << 30)
1157#define DSI_PLL_P1_POST_DIV_SHIFT 17
1158#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1159#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1160#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1161#define DSI_PLL_MUX_MASK (3 << 9)
1162#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1163#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1164#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1165#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1166#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1167#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1168#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1169#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1170#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1171#define DSI_PLL_LOCK (1 << 0)
1172#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1173#define DSI_PLL_LFSR (1 << 31)
1174#define DSI_PLL_FRACTION_EN (1 << 30)
1175#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1176#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1177#define DSI_PLL_USYNC_CNT_SHIFT 18
1178#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1179#define DSI_PLL_N1_DIV_SHIFT 16
1180#define DSI_PLL_N1_DIV_MASK (3 << 16)
1181#define DSI_PLL_M1_DIV_SHIFT 0
1182#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001183#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001184#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001185#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001186#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001187#define CCK_TRUNK_FORCE_ON (1 << 17)
1188#define CCK_TRUNK_FORCE_OFF (1 << 16)
1189#define CCK_FREQUENCY_STATUS (0x1f << 8)
1190#define CCK_FREQUENCY_STATUS_SHIFT 8
1191#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001192
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001193/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001194#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001196#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001197#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1198#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1199#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001200#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001201
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001202#define DPIO_PHY(pipe) ((pipe) >> 1)
1203#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1204
Daniel Vetter598fac62013-04-18 22:01:46 +02001205/*
1206 * Per pipe/PLL DPIO regs
1207 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001208#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001209#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001210#define DPIO_POST_DIV_DAC 0
1211#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1212#define DPIO_POST_DIV_LVDS1 2
1213#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001214#define DPIO_K_SHIFT (24) /* 4 bits */
1215#define DPIO_P1_SHIFT (21) /* 3 bits */
1216#define DPIO_P2_SHIFT (16) /* 5 bits */
1217#define DPIO_N_SHIFT (12) /* 4 bits */
1218#define DPIO_ENABLE_CALIBRATION (1<<11)
1219#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1220#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001221#define _VLV_PLL_DW3_CH1 0x802c
1222#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001223
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001224#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001225#define DPIO_REFSEL_OVERRIDE 27
1226#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1227#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1228#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301229#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001230#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1231#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001232#define _VLV_PLL_DW5_CH1 0x8034
1233#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001234
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001235#define _VLV_PLL_DW7_CH0 0x801c
1236#define _VLV_PLL_DW7_CH1 0x803c
1237#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001238
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001239#define _VLV_PLL_DW8_CH0 0x8040
1240#define _VLV_PLL_DW8_CH1 0x8060
1241#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001242
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001243#define VLV_PLL_DW9_BCAST 0xc044
1244#define _VLV_PLL_DW9_CH0 0x8044
1245#define _VLV_PLL_DW9_CH1 0x8064
1246#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001247
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001248#define _VLV_PLL_DW10_CH0 0x8048
1249#define _VLV_PLL_DW10_CH1 0x8068
1250#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001251
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001252#define _VLV_PLL_DW11_CH0 0x804c
1253#define _VLV_PLL_DW11_CH1 0x806c
1254#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001255
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001256/* Spec for ref block start counts at DW10 */
1257#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001258
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001259#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001260
Daniel Vetter598fac62013-04-18 22:01:46 +02001261/*
1262 * Per DDI channel DPIO regs
1263 */
1264
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001265#define _VLV_PCS_DW0_CH0 0x8200
1266#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001267#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1268#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001269#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1270#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001271#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001272
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001273#define _VLV_PCS01_DW0_CH0 0x200
1274#define _VLV_PCS23_DW0_CH0 0x400
1275#define _VLV_PCS01_DW0_CH1 0x2600
1276#define _VLV_PCS23_DW0_CH1 0x2800
1277#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1278#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1279
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001280#define _VLV_PCS_DW1_CH0 0x8204
1281#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001282#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001283#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1284#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1285#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1286#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001287#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001288
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001289#define _VLV_PCS01_DW1_CH0 0x204
1290#define _VLV_PCS23_DW1_CH0 0x404
1291#define _VLV_PCS01_DW1_CH1 0x2604
1292#define _VLV_PCS23_DW1_CH1 0x2804
1293#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1294#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1295
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001296#define _VLV_PCS_DW8_CH0 0x8220
1297#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001298#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1299#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001300#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001301
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001302#define _VLV_PCS01_DW8_CH0 0x0220
1303#define _VLV_PCS23_DW8_CH0 0x0420
1304#define _VLV_PCS01_DW8_CH1 0x2620
1305#define _VLV_PCS23_DW8_CH1 0x2820
1306#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1307#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001308
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001309#define _VLV_PCS_DW9_CH0 0x8224
1310#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001311#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1312#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1313#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1314#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1315#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1316#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001317#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001318
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001319#define _VLV_PCS01_DW9_CH0 0x224
1320#define _VLV_PCS23_DW9_CH0 0x424
1321#define _VLV_PCS01_DW9_CH1 0x2624
1322#define _VLV_PCS23_DW9_CH1 0x2824
1323#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1324#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1325
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001326#define _CHV_PCS_DW10_CH0 0x8228
1327#define _CHV_PCS_DW10_CH1 0x8428
1328#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1329#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001330#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1331#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1332#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1333#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1334#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1335#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001336#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1337
Ville Syrjälä1966e592014-04-09 13:29:04 +03001338#define _VLV_PCS01_DW10_CH0 0x0228
1339#define _VLV_PCS23_DW10_CH0 0x0428
1340#define _VLV_PCS01_DW10_CH1 0x2628
1341#define _VLV_PCS23_DW10_CH1 0x2828
1342#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1343#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1344
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001345#define _VLV_PCS_DW11_CH0 0x822c
1346#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001347#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001348#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1349#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1350#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001351#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001352
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001353#define _VLV_PCS01_DW11_CH0 0x022c
1354#define _VLV_PCS23_DW11_CH0 0x042c
1355#define _VLV_PCS01_DW11_CH1 0x262c
1356#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001357#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1358#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001359
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001360#define _VLV_PCS01_DW12_CH0 0x0230
1361#define _VLV_PCS23_DW12_CH0 0x0430
1362#define _VLV_PCS01_DW12_CH1 0x2630
1363#define _VLV_PCS23_DW12_CH1 0x2830
1364#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1365#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1366
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001367#define _VLV_PCS_DW12_CH0 0x8230
1368#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001369#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1370#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1371#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1372#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1373#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001374#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001375
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001376#define _VLV_PCS_DW14_CH0 0x8238
1377#define _VLV_PCS_DW14_CH1 0x8438
1378#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001379
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001380#define _VLV_PCS_DW23_CH0 0x825c
1381#define _VLV_PCS_DW23_CH1 0x845c
1382#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001383
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001384#define _VLV_TX_DW2_CH0 0x8288
1385#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001386#define DPIO_SWING_MARGIN000_SHIFT 16
1387#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001388#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001389#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001390
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001391#define _VLV_TX_DW3_CH0 0x828c
1392#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001393/* The following bit for CHV phy */
1394#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001395#define DPIO_SWING_MARGIN101_SHIFT 16
1396#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001397#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1398
1399#define _VLV_TX_DW4_CH0 0x8290
1400#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001401#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1402#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001403#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1404#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001405#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1406
1407#define _VLV_TX3_DW4_CH0 0x690
1408#define _VLV_TX3_DW4_CH1 0x2a90
1409#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1410
1411#define _VLV_TX_DW5_CH0 0x8294
1412#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001413#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001414#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001415
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001416#define _VLV_TX_DW11_CH0 0x82ac
1417#define _VLV_TX_DW11_CH1 0x84ac
1418#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001419
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001420#define _VLV_TX_DW14_CH0 0x82b8
1421#define _VLV_TX_DW14_CH1 0x84b8
1422#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301423
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001424/* CHV dpPhy registers */
1425#define _CHV_PLL_DW0_CH0 0x8000
1426#define _CHV_PLL_DW0_CH1 0x8180
1427#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1428
1429#define _CHV_PLL_DW1_CH0 0x8004
1430#define _CHV_PLL_DW1_CH1 0x8184
1431#define DPIO_CHV_N_DIV_SHIFT 8
1432#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1433#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1434
1435#define _CHV_PLL_DW2_CH0 0x8008
1436#define _CHV_PLL_DW2_CH1 0x8188
1437#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1438
1439#define _CHV_PLL_DW3_CH0 0x800c
1440#define _CHV_PLL_DW3_CH1 0x818c
1441#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1442#define DPIO_CHV_FIRST_MOD (0 << 8)
1443#define DPIO_CHV_SECOND_MOD (1 << 8)
1444#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301445#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001446#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1447
1448#define _CHV_PLL_DW6_CH0 0x8018
1449#define _CHV_PLL_DW6_CH1 0x8198
1450#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1451#define DPIO_CHV_INT_COEFF_SHIFT 8
1452#define DPIO_CHV_PROP_COEFF_SHIFT 0
1453#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1454
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301455#define _CHV_PLL_DW8_CH0 0x8020
1456#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301457#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1458#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301459#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1460
1461#define _CHV_PLL_DW9_CH0 0x8024
1462#define _CHV_PLL_DW9_CH1 0x81A4
1463#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301464#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301465#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1466#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1467
Ville Syrjälä6669e392015-07-08 23:46:00 +03001468#define _CHV_CMN_DW0_CH0 0x8100
1469#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1470#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1471#define DPIO_ALLDL_POWERDOWN (1 << 1)
1472#define DPIO_ANYDL_POWERDOWN (1 << 0)
1473
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001474#define _CHV_CMN_DW5_CH0 0x8114
1475#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1476#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1477#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1478#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1479#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1480#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1481#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1482#define CHV_BUFLEFTENA1_MASK (3 << 22)
1483
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001484#define _CHV_CMN_DW13_CH0 0x8134
1485#define _CHV_CMN_DW0_CH1 0x8080
1486#define DPIO_CHV_S1_DIV_SHIFT 21
1487#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1488#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1489#define DPIO_CHV_K_DIV_SHIFT 4
1490#define DPIO_PLL_FREQLOCK (1 << 1)
1491#define DPIO_PLL_LOCK (1 << 0)
1492#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1493
1494#define _CHV_CMN_DW14_CH0 0x8138
1495#define _CHV_CMN_DW1_CH1 0x8084
1496#define DPIO_AFC_RECAL (1 << 14)
1497#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001498#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1499#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1500#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1501#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1502#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1503#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1504#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1505#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001506#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1507
Ville Syrjälä9197c882014-04-09 13:29:05 +03001508#define _CHV_CMN_DW19_CH0 0x814c
1509#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001510#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1511#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001512#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001513#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001514
Ville Syrjälä9197c882014-04-09 13:29:05 +03001515#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1516
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001517#define CHV_CMN_DW28 0x8170
1518#define DPIO_CL1POWERDOWNEN (1 << 23)
1519#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001520#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1521#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1522#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1523#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001524
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001525#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001526#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001527#define DPIO_LRC_BYPASS (1 << 3)
1528
1529#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1530 (lane) * 0x200 + (offset))
1531
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001532#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1533#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1534#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1535#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1536#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1537#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1538#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1539#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1540#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1541#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1542#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001543#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1544#define DPIO_FRC_LATENCY_SHFIT 8
1545#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1546#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301547
1548/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001549#define _BXT_PHY0_BASE 0x6C000
1550#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001551#define _BXT_PHY2_BASE 0x163000
1552#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1553 _BXT_PHY1_BASE, \
1554 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001555
1556#define _BXT_PHY(phy, reg) \
1557 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1558
1559#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1560 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1561 (reg_ch1) - _BXT_PHY0_BASE))
1562#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1563 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001565#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301566#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301567
Imre Deake93da0a2016-06-13 16:44:37 +03001568#define _BXT_PHY_CTL_DDI_A 0x64C00
1569#define _BXT_PHY_CTL_DDI_B 0x64C10
1570#define _BXT_PHY_CTL_DDI_C 0x64C20
1571#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1572#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1573#define BXT_PHY_LANE_ENABLED (1 << 8)
1574#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1575 _BXT_PHY_CTL_DDI_B)
1576
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301577#define _PHY_CTL_FAMILY_EDP 0x64C80
1578#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001579#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301580#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001581#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1582 _PHY_CTL_FAMILY_EDP, \
1583 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301584
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301585/* BXT PHY PLL registers */
1586#define _PORT_PLL_A 0x46074
1587#define _PORT_PLL_B 0x46078
1588#define _PORT_PLL_C 0x4607c
1589#define PORT_PLL_ENABLE (1 << 31)
1590#define PORT_PLL_LOCK (1 << 30)
1591#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001592#define PORT_PLL_POWER_ENABLE (1 << 26)
1593#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001594#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301595
1596#define _PORT_PLL_EBB_0_A 0x162034
1597#define _PORT_PLL_EBB_0_B 0x6C034
1598#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001599#define PORT_PLL_P1_SHIFT 13
1600#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1601#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1602#define PORT_PLL_P2_SHIFT 8
1603#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1604#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001605#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1606 _PORT_PLL_EBB_0_B, \
1607 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301608
1609#define _PORT_PLL_EBB_4_A 0x162038
1610#define _PORT_PLL_EBB_4_B 0x6C038
1611#define _PORT_PLL_EBB_4_C 0x6C344
1612#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1613#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001614#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1615 _PORT_PLL_EBB_4_B, \
1616 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301617
1618#define _PORT_PLL_0_A 0x162100
1619#define _PORT_PLL_0_B 0x6C100
1620#define _PORT_PLL_0_C 0x6C380
1621/* PORT_PLL_0_A */
1622#define PORT_PLL_M2_MASK 0xFF
1623/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001624#define PORT_PLL_N_SHIFT 8
1625#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1626#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301627/* PORT_PLL_2_A */
1628#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1629/* PORT_PLL_3_A */
1630#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1631/* PORT_PLL_6_A */
1632#define PORT_PLL_PROP_COEFF_MASK 0xF
1633#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1634#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1635#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1636#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1637/* PORT_PLL_8_A */
1638#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301639/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001640#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1641#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301642/* PORT_PLL_10_A */
1643#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301644#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301645#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001646#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001647#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1648 _PORT_PLL_0_B, \
1649 _PORT_PLL_0_C)
1650#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1651 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301652
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301653/* BXT PHY common lane registers */
1654#define _PORT_CL1CM_DW0_A 0x162000
1655#define _PORT_CL1CM_DW0_BC 0x6C000
1656#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301657#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001658#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301659
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001660#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1661#define CL_POWER_DOWN_ENABLE (1 << 4)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001662#define SUS_CLOCK_CONFIG (3 << 0)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001663
Paulo Zanoniad186f32018-02-05 13:40:43 -02001664#define _ICL_PORT_CL_DW5_A 0x162014
1665#define _ICL_PORT_CL_DW5_B 0x6C014
1666#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1667 _ICL_PORT_CL_DW5_B)
1668
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301669#define _PORT_CL1CM_DW9_A 0x162024
1670#define _PORT_CL1CM_DW9_BC 0x6C024
1671#define IREF0RC_OFFSET_SHIFT 8
1672#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001673#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301674
1675#define _PORT_CL1CM_DW10_A 0x162028
1676#define _PORT_CL1CM_DW10_BC 0x6C028
1677#define IREF1RC_OFFSET_SHIFT 8
1678#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001679#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301680
1681#define _PORT_CL1CM_DW28_A 0x162070
1682#define _PORT_CL1CM_DW28_BC 0x6C070
1683#define OCL1_POWER_DOWN_EN (1 << 23)
1684#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1685#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001686#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301687
1688#define _PORT_CL1CM_DW30_A 0x162078
1689#define _PORT_CL1CM_DW30_BC 0x6C078
1690#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001691#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301692
Rodrigo Vivi04416102017-06-09 15:26:06 -07001693#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1694#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1695#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1696#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1697#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1698#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1699#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1700#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1701#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1702#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301703#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001704 _CNL_PORT_PCS_DW1_GRP_AE, \
1705 _CNL_PORT_PCS_DW1_GRP_B, \
1706 _CNL_PORT_PCS_DW1_GRP_C, \
1707 _CNL_PORT_PCS_DW1_GRP_D, \
1708 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301709 _CNL_PORT_PCS_DW1_GRP_F))
1710
1711#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001712 _CNL_PORT_PCS_DW1_LN0_AE, \
1713 _CNL_PORT_PCS_DW1_LN0_B, \
1714 _CNL_PORT_PCS_DW1_LN0_C, \
1715 _CNL_PORT_PCS_DW1_LN0_D, \
1716 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301717 _CNL_PORT_PCS_DW1_LN0_F))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001718#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1719#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1720#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1721#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
1722#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1723 _ICL_PORT_PCS_DW1_GRP_A, \
1724 _ICL_PORT_PCS_DW1_GRP_B)
1725#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1726 _ICL_PORT_PCS_DW1_LN0_A, \
1727 _ICL_PORT_PCS_DW1_LN0_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001728#define COMMON_KEEPER_EN (1 << 26)
1729
Mahesh Kumar4635b572018-03-14 13:36:52 +05301730/* CNL Port TX registers */
1731#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1732#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1733#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1734#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1735#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1736#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1737#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1738#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1739#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1740#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1741#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1742 _CNL_PORT_TX_AE_GRP_OFFSET, \
1743 _CNL_PORT_TX_B_GRP_OFFSET, \
1744 _CNL_PORT_TX_B_GRP_OFFSET, \
1745 _CNL_PORT_TX_D_GRP_OFFSET, \
1746 _CNL_PORT_TX_AE_GRP_OFFSET, \
1747 _CNL_PORT_TX_F_GRP_OFFSET) + \
1748 4*(dw))
1749#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1750 _CNL_PORT_TX_AE_LN0_OFFSET, \
1751 _CNL_PORT_TX_B_LN0_OFFSET, \
1752 _CNL_PORT_TX_B_LN0_OFFSET, \
1753 _CNL_PORT_TX_D_LN0_OFFSET, \
1754 _CNL_PORT_TX_AE_LN0_OFFSET, \
1755 _CNL_PORT_TX_F_LN0_OFFSET) + \
1756 4*(dw))
1757
1758#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1759#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001760#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1761#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1762#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1763#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
1764#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1765 _ICL_PORT_TX_DW2_GRP_A, \
1766 _ICL_PORT_TX_DW2_GRP_B)
1767#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1768 _ICL_PORT_TX_DW2_LN0_A, \
1769 _ICL_PORT_TX_DW2_LN0_B)
Paulo Zanoni74875082018-03-23 12:58:53 -07001770#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001771#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001772#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001773#define SWING_SEL_LOWER_MASK (0x7 << 11)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001774#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001775#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001776
Rodrigo Vivi04416102017-06-09 15:26:06 -07001777#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1778#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Mahesh Kumar4635b572018-03-14 13:36:52 +05301779#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1780#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1781#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
1782 (ln * (_CNL_PORT_TX_DW4_LN1_AE - \
1783 _CNL_PORT_TX_DW4_LN0_AE)))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001784#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1785#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1786#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1787#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1788#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
1789#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1790 _ICL_PORT_TX_DW4_GRP_A, \
1791 _ICL_PORT_TX_DW4_GRP_B)
1792#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1793 _ICL_PORT_TX_DW4_LN0_A, \
1794 _ICL_PORT_TX_DW4_LN0_B) + \
1795 (ln * (_ICL_PORT_TX_DW4_LN1_A - \
1796 _ICL_PORT_TX_DW4_LN0_A)))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001797#define LOADGEN_SELECT (1 << 31)
1798#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001799#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001800#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001801#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001802#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001803#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001804
Mahesh Kumar4635b572018-03-14 13:36:52 +05301805#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1806#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
Manasi Navare5bb975d2018-03-23 10:24:13 -07001807#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1808#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1809#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1810#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
1811#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1812 _ICL_PORT_TX_DW5_GRP_A, \
1813 _ICL_PORT_TX_DW5_GRP_B)
1814#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1815 _ICL_PORT_TX_DW5_LN0_A, \
1816 _ICL_PORT_TX_DW5_LN0_B)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001817#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001818#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001819#define TAP3_DISABLE (1 << 29)
1820#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001821#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001822#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001823#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001824
Mahesh Kumar4635b572018-03-14 13:36:52 +05301825#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1826#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001827#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001828#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001829
Manasi Navarec92f47b2018-03-23 10:24:15 -07001830#define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
1831 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1832
1833#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1834#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1835#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1836#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1837#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1838#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1839#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1840#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1841#define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \
1842 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1843 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1844 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1845
1846#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1847#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1848#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1849#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1850#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1851#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1852#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1853#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1854#define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \
1855 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1856 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1857 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1858#define CRI_USE_FS32 (1 << 5)
1859
1860#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1861#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1862#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1863#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1864#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1865#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1866#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1867#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1868#define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \
1869 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1870 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1871 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1872
1873#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1874#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1875#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1876#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1877#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1878#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1879#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1880#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1881#define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \
1882 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1883 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1884 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1885#define CRI_CALCINIT (1 << 1)
1886
1887#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1888#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1889#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1890#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1891#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1892#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1893#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1894#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1895#define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \
1896 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1897 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1898 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1)
1899
1900#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1901#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1902#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1903#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1904#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1905#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1906#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1907#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1908#define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \
1909 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1910 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1911 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1)
1912#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1913#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1914
1915#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144
1916#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544
1917#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144
1918#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544
1919#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144
1920#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544
1921#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144
1922#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544
1923#define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \
1924 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \
1925 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \
1926 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1)
1927
1928#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1929#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1930#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1931#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1932#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1933#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1934#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1935#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1936#define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \
1937 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \
1938 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \
1939 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1)
1940#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1941#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1942#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1943#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1944#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1945
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001946/* The spec defines this only for BXT PHY0, but lets assume that this
1947 * would exist for PHY1 too if it had a second channel.
1948 */
1949#define _PORT_CL2CM_DW6_A 0x162358
1950#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001951#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301952#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1953
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001954#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1955#define COMP_INIT (1 << 31)
1956#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1957#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1958#define PROCESS_INFO_DOT_0 (0 << 26)
1959#define PROCESS_INFO_DOT_1 (1 << 26)
1960#define PROCESS_INFO_DOT_4 (2 << 26)
1961#define PROCESS_INFO_MASK (7 << 26)
1962#define PROCESS_INFO_SHIFT 26
1963#define VOLTAGE_INFO_0_85V (0 << 24)
1964#define VOLTAGE_INFO_0_95V (1 << 24)
1965#define VOLTAGE_INFO_1_05V (2 << 24)
1966#define VOLTAGE_INFO_MASK (3 << 24)
1967#define VOLTAGE_INFO_SHIFT 24
1968#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1969#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1970
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02001971#define _ICL_PORT_COMP_DW0_A 0x162100
1972#define _ICL_PORT_COMP_DW0_B 0x6C100
1973#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
1974 _ICL_PORT_COMP_DW0_B)
1975#define _ICL_PORT_COMP_DW1_A 0x162104
1976#define _ICL_PORT_COMP_DW1_B 0x6C104
1977#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
1978 _ICL_PORT_COMP_DW1_B)
1979#define _ICL_PORT_COMP_DW3_A 0x16210C
1980#define _ICL_PORT_COMP_DW3_B 0x6C10C
1981#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
1982 _ICL_PORT_COMP_DW3_B)
1983#define _ICL_PORT_COMP_DW9_A 0x162124
1984#define _ICL_PORT_COMP_DW9_B 0x6C124
1985#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
1986 _ICL_PORT_COMP_DW9_B)
1987#define _ICL_PORT_COMP_DW10_A 0x162128
1988#define _ICL_PORT_COMP_DW10_B 0x6C128
1989#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
1990 _ICL_PORT_COMP_DW10_A, \
1991 _ICL_PORT_COMP_DW10_B)
1992
Manasi Navarea2bc69a2018-05-25 12:03:52 -07001993/* ICL PHY DFLEX registers */
1994#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
1995#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
1996#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
1997
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301998/* BXT PHY Ref registers */
1999#define _PORT_REF_DW3_A 0x16218C
2000#define _PORT_REF_DW3_BC 0x6C18C
2001#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002002#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302003
2004#define _PORT_REF_DW6_A 0x162198
2005#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002006#define GRC_CODE_SHIFT 24
2007#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302008#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002009#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302010#define GRC_CODE_SLOW_SHIFT 8
2011#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2012#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002013#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302014
2015#define _PORT_REF_DW8_A 0x1621A0
2016#define _PORT_REF_DW8_BC 0x6C1A0
2017#define GRC_DIS (1 << 15)
2018#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002019#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302020
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302021/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302022#define _PORT_PCS_DW10_LN01_A 0x162428
2023#define _PORT_PCS_DW10_LN01_B 0x6C428
2024#define _PORT_PCS_DW10_LN01_C 0x6C828
2025#define _PORT_PCS_DW10_GRP_A 0x162C28
2026#define _PORT_PCS_DW10_GRP_B 0x6CC28
2027#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002028#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2029 _PORT_PCS_DW10_LN01_B, \
2030 _PORT_PCS_DW10_LN01_C)
2031#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2032 _PORT_PCS_DW10_GRP_B, \
2033 _PORT_PCS_DW10_GRP_C)
2034
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302035#define TX2_SWING_CALC_INIT (1 << 31)
2036#define TX1_SWING_CALC_INIT (1 << 30)
2037
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302038#define _PORT_PCS_DW12_LN01_A 0x162430
2039#define _PORT_PCS_DW12_LN01_B 0x6C430
2040#define _PORT_PCS_DW12_LN01_C 0x6C830
2041#define _PORT_PCS_DW12_LN23_A 0x162630
2042#define _PORT_PCS_DW12_LN23_B 0x6C630
2043#define _PORT_PCS_DW12_LN23_C 0x6CA30
2044#define _PORT_PCS_DW12_GRP_A 0x162c30
2045#define _PORT_PCS_DW12_GRP_B 0x6CC30
2046#define _PORT_PCS_DW12_GRP_C 0x6CE30
2047#define LANESTAGGER_STRAP_OVRD (1 << 6)
2048#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002049#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2050 _PORT_PCS_DW12_LN01_B, \
2051 _PORT_PCS_DW12_LN01_C)
2052#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2053 _PORT_PCS_DW12_LN23_B, \
2054 _PORT_PCS_DW12_LN23_C)
2055#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2056 _PORT_PCS_DW12_GRP_B, \
2057 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302058
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302059/* BXT PHY TX registers */
2060#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2061 ((lane) & 1) * 0x80)
2062
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302063#define _PORT_TX_DW2_LN0_A 0x162508
2064#define _PORT_TX_DW2_LN0_B 0x6C508
2065#define _PORT_TX_DW2_LN0_C 0x6C908
2066#define _PORT_TX_DW2_GRP_A 0x162D08
2067#define _PORT_TX_DW2_GRP_B 0x6CD08
2068#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002069#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2070 _PORT_TX_DW2_LN0_B, \
2071 _PORT_TX_DW2_LN0_C)
2072#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2073 _PORT_TX_DW2_GRP_B, \
2074 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302075#define MARGIN_000_SHIFT 16
2076#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2077#define UNIQ_TRANS_SCALE_SHIFT 8
2078#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2079
2080#define _PORT_TX_DW3_LN0_A 0x16250C
2081#define _PORT_TX_DW3_LN0_B 0x6C50C
2082#define _PORT_TX_DW3_LN0_C 0x6C90C
2083#define _PORT_TX_DW3_GRP_A 0x162D0C
2084#define _PORT_TX_DW3_GRP_B 0x6CD0C
2085#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002086#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2087 _PORT_TX_DW3_LN0_B, \
2088 _PORT_TX_DW3_LN0_C)
2089#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2090 _PORT_TX_DW3_GRP_B, \
2091 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302092#define SCALE_DCOMP_METHOD (1 << 26)
2093#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302094
2095#define _PORT_TX_DW4_LN0_A 0x162510
2096#define _PORT_TX_DW4_LN0_B 0x6C510
2097#define _PORT_TX_DW4_LN0_C 0x6C910
2098#define _PORT_TX_DW4_GRP_A 0x162D10
2099#define _PORT_TX_DW4_GRP_B 0x6CD10
2100#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002101#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2102 _PORT_TX_DW4_LN0_B, \
2103 _PORT_TX_DW4_LN0_C)
2104#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2105 _PORT_TX_DW4_GRP_B, \
2106 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302107#define DEEMPH_SHIFT 24
2108#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2109
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002110#define _PORT_TX_DW5_LN0_A 0x162514
2111#define _PORT_TX_DW5_LN0_B 0x6C514
2112#define _PORT_TX_DW5_LN0_C 0x6C914
2113#define _PORT_TX_DW5_GRP_A 0x162D14
2114#define _PORT_TX_DW5_GRP_B 0x6CD14
2115#define _PORT_TX_DW5_GRP_C 0x6CF14
2116#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2117 _PORT_TX_DW5_LN0_B, \
2118 _PORT_TX_DW5_LN0_C)
2119#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2120 _PORT_TX_DW5_GRP_B, \
2121 _PORT_TX_DW5_GRP_C)
2122#define DCC_DELAY_RANGE_1 (1 << 9)
2123#define DCC_DELAY_RANGE_2 (1 << 8)
2124
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302125#define _PORT_TX_DW14_LN0_A 0x162538
2126#define _PORT_TX_DW14_LN0_B 0x6C538
2127#define _PORT_TX_DW14_LN0_C 0x6C938
2128#define LATENCY_OPTIM_SHIFT 30
2129#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002130#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2131 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2132 _PORT_TX_DW14_LN0_C) + \
2133 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302134
David Weinehallf8896f52015-06-25 11:11:03 +03002135/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002136#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002137/* SKL VccIO mask */
2138#define SKL_VCCIO_MASK 0x1
2139/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002140#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002141/* I_boost values */
2142#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2143#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2144/* Balance leg disable bits */
2145#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002146#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002147
Jesse Barnes585fb112008-07-29 11:54:06 -07002148/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002149 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002150 * [0-7] @ 0x2000 gen2,gen3
2151 * [8-15] @ 0x3000 945,g33,pnv
2152 *
2153 * [0-15] @ 0x3000 gen4,gen5
2154 *
2155 * [0-15] @ 0x100000 gen6,vlv,chv
2156 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002157 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002158#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002159#define I830_FENCE_START_MASK 0x07f80000
2160#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002161#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002162#define I830_FENCE_PITCH_SHIFT 4
2163#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002164#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002165#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002166#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002167
2168#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002169#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002170
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002171#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2172#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002173#define I965_FENCE_PITCH_SHIFT 2
2174#define I965_FENCE_TILING_Y_SHIFT 1
2175#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002176#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002178#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2179#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002180#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002181#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002182
Deepak S2b6b3a02014-05-27 15:59:30 +05302183
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002184/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002185#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002186#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002187#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002188#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2189#define TILECTL_BACKSNOOP_DIS (1 << 3)
2190
Jesse Barnesde151cf2008-11-12 10:03:55 -08002191/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002192 * Instruction and interrupt control regs
2193 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002194#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002195#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2196#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002197#define PGTBL_ER _MMIO(0x02024)
2198#define PRB0_BASE (0x2030-0x30)
2199#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2200#define PRB2_BASE (0x2050-0x30) /* gen3 */
2201#define SRB0_BASE (0x2100-0x30) /* gen2 */
2202#define SRB1_BASE (0x2110-0x30) /* gen2 */
2203#define SRB2_BASE (0x2120-0x30) /* 830 */
2204#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002205#define RENDER_RING_BASE 0x02000
2206#define BSD_RING_BASE 0x04000
2207#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002208#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002209#define GEN11_BSD_RING_BASE 0x1c0000
2210#define GEN11_BSD2_RING_BASE 0x1c4000
2211#define GEN11_BSD3_RING_BASE 0x1d0000
2212#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002213#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002214#define GEN11_VEBOX_RING_BASE 0x1c8000
2215#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002216#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002217#define RING_TAIL(base) _MMIO((base)+0x30)
2218#define RING_HEAD(base) _MMIO((base)+0x34)
2219#define RING_START(base) _MMIO((base)+0x38)
2220#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002221#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002222#define RING_SYNC_0(base) _MMIO((base)+0x40)
2223#define RING_SYNC_1(base) _MMIO((base)+0x44)
2224#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002225#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2226#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2227#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2228#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2229#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2230#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2231#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2232#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2233#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2234#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2235#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2236#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002237#define GEN6_NOSYNC INVALID_MMIO_REG
2238#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2239#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2240#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2241#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2242#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002243#define RESET_CTL_REQUEST_RESET (1 << 0)
2244#define RESET_CTL_READY_TO_RESET (1 << 1)
Mika Kuoppala39e78232018-06-07 20:24:44 +03002245#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002246
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002247#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002248#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002249#define GEN7_WR_WATERMARK _MMIO(0x4028)
2250#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2251#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002252#define ARB_MODE_SWIZZLE_SNB (1<<4)
2253#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002254#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2255#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002256/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002257#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002258#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002259#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2260#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002262#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07002263#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07002264#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002265#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01002266#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002267#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2268#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Ben Widawsky828c7902013-10-16 09:21:30 -07002269#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002270#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2271#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07002272#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002273#define DONE_REG _MMIO(0x40b0)
2274#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2275#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Michal Wajdeczko1790625b2017-09-08 16:11:30 +00002276#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002277#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2278#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2279#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2280#define RING_ACTHD(base) _MMIO((base)+0x74)
2281#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2282#define RING_NOPID(base) _MMIO((base)+0x94)
2283#define RING_IMR(base) _MMIO((base)+0xa8)
2284#define RING_HWSTAM(base) _MMIO((base)+0x98)
2285#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2286#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002287#define TAIL_ADDR 0x001FFFF8
2288#define HEAD_WRAP_COUNT 0xFFE00000
2289#define HEAD_WRAP_ONE 0x00200000
2290#define HEAD_ADDR 0x001FFFFC
2291#define RING_NR_PAGES 0x001FF000
2292#define RING_REPORT_MASK 0x00000006
2293#define RING_REPORT_64K 0x00000002
2294#define RING_REPORT_128K 0x00000004
2295#define RING_NO_REPORT 0x00000000
2296#define RING_VALID_MASK 0x00000001
2297#define RING_VALID 0x00000001
2298#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002299#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2300#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002301#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002302
Arun Siluvery33136b02016-01-21 21:43:47 +00002303#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2304#define RING_MAX_NONPRIV_SLOTS 12
2305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002306#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002307
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002308#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2309#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2310
Matthew Auld9a6330c2017-10-06 23:18:22 +01002311#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2312#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2313
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002314#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002315#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2316#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2317#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002318
Chris Wilson8168bd42010-11-11 17:54:52 +00002319#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002320#define PRB0_TAIL _MMIO(0x2030)
2321#define PRB0_HEAD _MMIO(0x2034)
2322#define PRB0_START _MMIO(0x2038)
2323#define PRB0_CTL _MMIO(0x203c)
2324#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2325#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2326#define PRB1_START _MMIO(0x2048) /* 915+ only */
2327#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002328#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002329#define IPEIR_I965 _MMIO(0x2064)
2330#define IPEHR_I965 _MMIO(0x2068)
2331#define GEN7_SC_INSTDONE _MMIO(0x7100)
2332#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2333#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002334#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2335#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2336#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2337#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2338#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002339#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2340#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2341#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2342#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002343#define RING_IPEIR(base) _MMIO((base)+0x64)
2344#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002345/*
2346 * On GEN4, only the render ring INSTDONE exists and has a different
2347 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002348 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002349 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002350#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2351#define RING_INSTPS(base) _MMIO((base)+0x70)
2352#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2353#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2354#define RING_INSTPM(base) _MMIO((base)+0xc0)
2355#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2356#define INSTPS _MMIO(0x2070) /* 965+ only */
2357#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2358#define ACTHD_I965 _MMIO(0x2074)
2359#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002360#define HWS_ADDRESS_MASK 0xfffff000
2361#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002362#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002363#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002364#define IPEIR _MMIO(0x2088)
2365#define IPEHR _MMIO(0x208c)
2366#define GEN2_INSTDONE _MMIO(0x2090)
2367#define NOPID _MMIO(0x2094)
2368#define HWSTAM _MMIO(0x2098)
2369#define DMA_FADD_I8XX _MMIO(0x20d0)
2370#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002371#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002372#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2373#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2374#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2375#define RING_BBADDR(base) _MMIO((base)+0x140)
2376#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2377#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2378#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2379#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2380#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002381
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002382#define ERROR_GEN6 _MMIO(0x40a0)
2383#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002384#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002385#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002386#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002387#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002388#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002389#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002390#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002391#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002392#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002393#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002395#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2396#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002397#define FAULT_VA_HIGH_BITS (0xf << 0)
2398#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002400#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002401#define FPGA_DBG_RM_NOCLAIM (1<<31)
2402
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002403#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2404#define CLAIM_ER_CLR (1 << 31)
2405#define CLAIM_ER_OVERFLOW (1 << 16)
2406#define CLAIM_ER_CTR_MASK 0xffff
2407
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002408#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002409/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002410#define DERRMR_PIPEA_SCANLINE (1<<0)
2411#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2412#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2413#define DERRMR_PIPEA_VBLANK (1<<3)
2414#define DERRMR_PIPEA_HBLANK (1<<5)
2415#define DERRMR_PIPEB_SCANLINE (1<<8)
2416#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2417#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2418#define DERRMR_PIPEB_VBLANK (1<<11)
2419#define DERRMR_PIPEB_HBLANK (1<<13)
2420/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2421#define DERRMR_PIPEC_SCANLINE (1<<14)
2422#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2423#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2424#define DERRMR_PIPEC_VBLANK (1<<21)
2425#define DERRMR_PIPEC_HBLANK (1<<22)
2426
Chris Wilson0f3b6842013-01-15 12:05:55 +00002427
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002428/* GM45+ chicken bits -- debug workaround bits that may be required
2429 * for various sorts of correct behavior. The top 16 bits of each are
2430 * the enables for writing to the corresponding low bit.
2431 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002432#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002433#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002434#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002435
2436#define FF_SLICE_CHICKEN _MMIO(0x2088)
2437#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2438
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002439/* Disables pipelining of read flushes past the SF-WIZ interface.
2440 * Required on all Ironlake steppings according to the B-Spec, but the
2441 * particular danger of not doing so is not specified.
2442 */
2443# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002444#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002445#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002446#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002447#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002448#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002449#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2450#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002451
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002452#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002453# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002454# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002455# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302456# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002457# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002459#define GEN6_GT_MODE _MMIO(0x20d0)
2460#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002461#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2462#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2463#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2464#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002465#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002466#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002467#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2468#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002469
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002470/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2471#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2472#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2473
Tim Goreb1e429f2016-03-21 14:37:29 +00002474/* WaClearTdlStateAckDirtyBits */
2475#define GEN8_STATE_ACK _MMIO(0x20F0)
2476#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2477#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2478#define GEN9_STATE_ACK_TDL0 (1 << 12)
2479#define GEN9_STATE_ACK_TDL1 (1 << 13)
2480#define GEN9_STATE_ACK_TDL2 (1 << 14)
2481#define GEN9_STATE_ACK_TDL3 (1 << 15)
2482#define GEN9_SUBSLICE_TDL_ACK_BITS \
2483 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2484 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2485
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002486#define GFX_MODE _MMIO(0x2520)
2487#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002488#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002489#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002490#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002491#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002492#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2493#define GFX_REPLAY_MODE (1<<11)
2494#define GFX_PSMI_GRANULARITY (1<<10)
2495#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002496#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002497
Dave Gordon4df001d2015-08-12 15:43:42 +01002498#define GFX_FORWARD_VBLANK_MASK (3<<5)
2499#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2500#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2501#define GFX_FORWARD_VBLANK_COND (2<<5)
2502
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002503#define GEN11_GFX_DISABLE_LEGACY_MODE (1<<3)
2504
Daniel Vettera7e806d2012-07-11 16:27:55 +02002505#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302506#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002507#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002508
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002509#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2510#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2511#define SCPD0 _MMIO(0x209c) /* 915+ only */
2512#define IER _MMIO(0x20a0)
2513#define IIR _MMIO(0x20a4)
2514#define IMR _MMIO(0x20a8)
2515#define ISR _MMIO(0x20ac)
2516#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002517#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002518#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002519#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2520#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2521#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2522#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2523#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2524#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2525#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302526#define VLV_PCBR_ADDR_SHIFT 12
2527
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002528#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002529#define EIR _MMIO(0x20b0)
2530#define EMR _MMIO(0x20b4)
2531#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002532#define GM45_ERROR_PAGE_TABLE (1<<5)
2533#define GM45_ERROR_MEM_PRIV (1<<4)
2534#define I915_ERROR_PAGE_TABLE (1<<4)
2535#define GM45_ERROR_CP_PRIV (1<<3)
2536#define I915_ERROR_MEMORY_REFRESH (1<<1)
2537#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002538#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002539#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002540#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002541 will not assert AGPBUSY# and will only
2542 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002543#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002544#define INSTPM_TLB_INVALIDATE (1<<9)
2545#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002546#define ACTHD _MMIO(0x20c8)
2547#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002548#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2549#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2550#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002551#define FW_BLC _MMIO(0x20d8)
2552#define FW_BLC2 _MMIO(0x20dc)
2553#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002554#define FW_BLC_SELF_EN_MASK (1<<31)
2555#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2556#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002557#define MM_BURST_LENGTH 0x00700000
2558#define MM_FIFO_WATERMARK 0x0001F000
2559#define LM_BURST_LENGTH 0x00000700
2560#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002561#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002562
Mahesh Kumar78005492018-01-30 11:49:14 -02002563#define MBUS_ABOX_CTL _MMIO(0x45038)
2564#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2565#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2566#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2567#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2568#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2569#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2570#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2571#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2572
2573#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2574#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2575#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2576 _PIPEB_MBUS_DBOX_CTL)
2577#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2578#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2579#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2580#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2581#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2582#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2583
2584#define MBUS_UBOX_CTL _MMIO(0x4503C)
2585#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2586#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2587
Keith Packard45503de2010-07-19 21:12:35 -07002588/* Make render/texture TLB fetches lower priorty than associated data
2589 * fetches. This is not turned on by default
2590 */
2591#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2592
2593/* Isoch request wait on GTT enable (Display A/B/C streams).
2594 * Make isoch requests stall on the TLB update. May cause
2595 * display underruns (test mode only)
2596 */
2597#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2598
2599/* Block grant count for isoch requests when block count is
2600 * set to a finite value.
2601 */
2602#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2603#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2604#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2605#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2606#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2607
2608/* Enable render writes to complete in C2/C3/C4 power states.
2609 * If this isn't enabled, render writes are prevented in low
2610 * power states. That seems bad to me.
2611 */
2612#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2613
2614/* This acknowledges an async flip immediately instead
2615 * of waiting for 2TLB fetches.
2616 */
2617#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2618
2619/* Enables non-sequential data reads through arbiter
2620 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002621#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002622
2623/* Disable FSB snooping of cacheable write cycles from binner/render
2624 * command stream
2625 */
2626#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2627
2628/* Arbiter time slice for non-isoch streams */
2629#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2630#define MI_ARB_TIME_SLICE_1 (0 << 5)
2631#define MI_ARB_TIME_SLICE_2 (1 << 5)
2632#define MI_ARB_TIME_SLICE_4 (2 << 5)
2633#define MI_ARB_TIME_SLICE_6 (3 << 5)
2634#define MI_ARB_TIME_SLICE_8 (4 << 5)
2635#define MI_ARB_TIME_SLICE_10 (5 << 5)
2636#define MI_ARB_TIME_SLICE_14 (6 << 5)
2637#define MI_ARB_TIME_SLICE_16 (7 << 5)
2638
2639/* Low priority grace period page size */
2640#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2641#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2642
2643/* Disable display A/B trickle feed */
2644#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2645
2646/* Set display plane priority */
2647#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2648#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2649
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002650#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002651#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2652#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2653
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002654#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002655#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002656#define CM0_IZ_OPT_DISABLE (1<<6)
2657#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002658#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002659#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2660#define CM0_COLOR_EVICT_DISABLE (1<<3)
2661#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2662#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002663#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2664#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002665#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002666#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002667#define ECO_GATING_CX_ONLY (1<<3)
2668#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002670#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302671#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002672#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002674#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2675#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002676#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002677
Oscar Mateo0bf059f2018-05-25 15:05:32 -07002678#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2679#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002681#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002682#define GEN6_BLITTER_LOCK_SHIFT 16
2683#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2684
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002685#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002686#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002687#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002688#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002689
Robert Bragg19f81df2017-06-13 12:23:03 +01002690#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2691#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2692
Deepak S693d11c2015-01-16 20:42:16 +05302693/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002694#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2695#define HSW_F1_EU_DIS_SHIFT 16
2696#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2697#define HSW_F1_EU_DIS_10EUS 0
2698#define HSW_F1_EU_DIS_8EUS 1
2699#define HSW_F1_EU_DIS_6EUS 2
2700
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002701#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002702#define CHV_FGT_DISABLE_SS0 (1 << 10)
2703#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302704#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2705#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2706#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2707#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2708#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2709#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2710#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2711#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002713#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002714#define GEN8_F2_SS_DIS_SHIFT 21
2715#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002716#define GEN8_F2_S_ENA_SHIFT 25
2717#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2718
2719#define GEN9_F2_SS_DIS_SHIFT 20
2720#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2721
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002722#define GEN10_F2_S_ENA_SHIFT 22
2723#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2724#define GEN10_F2_SS_DIS_SHIFT 18
2725#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2726
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002727#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2728#define GEN10_L3BANK_PAIR_COUNT 4
2729#define GEN10_L3BANK_MASK 0x0F
2730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002731#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002732#define GEN8_EU_DIS0_S0_MASK 0xffffff
2733#define GEN8_EU_DIS0_S1_SHIFT 24
2734#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002736#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002737#define GEN8_EU_DIS1_S1_MASK 0xffff
2738#define GEN8_EU_DIS1_S2_SHIFT 16
2739#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2740
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002741#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002742#define GEN8_EU_DIS2_S2_MASK 0xff
2743
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002745
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002746#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2747#define GEN10_EU_DIS_SS_MASK 0xff
2748
Oscar Mateo26376a72018-03-16 14:14:49 +02002749#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2750#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2751#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2752#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2753
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002754#define GEN11_EU_DISABLE _MMIO(0x9134)
2755#define GEN11_EU_DIS_MASK 0xFF
2756
2757#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2758#define GEN11_GT_S_ENA_MASK 0xFF
2759
2760#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002762#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002763#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2764#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2765#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2766#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002767
Ben Widawskycc609d52013-05-28 19:22:29 -07002768/* On modern GEN architectures interrupt control consists of two sets
2769 * of registers. The first set pertains to the ring generating the
2770 * interrupt. The second control is for the functional block generating the
2771 * interrupt. These are PM, GT, DE, etc.
2772 *
2773 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2774 * GT interrupt bits, so we don't need to duplicate the defines.
2775 *
2776 * These defines should cover us well from SNB->HSW with minor exceptions
2777 * it can also work on ILK.
2778 */
2779#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2780#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2781#define GT_BLT_USER_INTERRUPT (1 << 22)
2782#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2783#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002784#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002785#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002786#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2787#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2788#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2789#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2790#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2791#define GT_RENDER_USER_INTERRUPT (1 << 0)
2792
Ben Widawsky12638c52013-05-28 19:22:31 -07002793#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2794#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2795
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002796#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002797 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002798 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002799
Ben Widawskycc609d52013-05-28 19:22:29 -07002800/* These are all the "old" interrupts */
2801#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002802
2803#define I915_PM_INTERRUPT (1<<31)
2804#define I915_ISP_INTERRUPT (1<<22)
2805#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2806#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002807#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002808#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002809#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2810#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002811#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2812#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002813#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002814#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002815#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002816#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002817#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002818#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002819#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002820#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002821#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002822#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002823#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002824#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002825#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002826#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002827#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2828#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2829#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2830#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2831#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002832#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2833#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002834#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002835#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002836#define I915_USER_INTERRUPT (1<<1)
2837#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002838#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002839
Jerome Anandeef57322017-01-25 04:27:49 +05302840#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2841#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2842
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002843/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002844#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2845#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2846
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002847#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2848#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2849#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2850#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2851 _VLV_AUD_PORT_EN_B_DBG, \
2852 _VLV_AUD_PORT_EN_C_DBG, \
2853 _VLV_AUD_PORT_EN_D_DBG)
2854#define VLV_AMP_MUTE (1 << 1)
2855
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002856#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002858#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002859#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002860#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002861#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2862#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2863#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2864#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002865#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002866#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2867#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2868#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2869#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2870#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2871#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2872#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2873#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2874
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002875/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002876 * Framebuffer compression (915+ only)
2877 */
2878
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002879#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2880#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2881#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002882#define FBC_CTL_EN (1<<31)
2883#define FBC_CTL_PERIODIC (1<<30)
2884#define FBC_CTL_INTERVAL_SHIFT (16)
2885#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002886#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002887#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002888#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002889#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002890#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002891#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002892#define FBC_STAT_COMPRESSING (1<<31)
2893#define FBC_STAT_COMPRESSED (1<<30)
2894#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002895#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002896#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002897#define FBC_CTL_FENCE_DBL (0<<4)
2898#define FBC_CTL_IDLE_IMM (0<<2)
2899#define FBC_CTL_IDLE_FULL (1<<2)
2900#define FBC_CTL_IDLE_LINE (2<<2)
2901#define FBC_CTL_IDLE_DEBUG (3<<2)
2902#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002903#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002904#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2905#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002906
2907#define FBC_LL_SIZE (1536)
2908
Mika Kuoppala44fff992016-06-07 17:19:09 +03002909#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2910#define FBC_LLC_FULLY_OPEN (1<<30)
2911
Jesse Barnes74dff282009-09-14 15:39:40 -07002912/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002913#define DPFC_CB_BASE _MMIO(0x3200)
2914#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002915#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002916#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2917#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002918#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002919#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002920#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002921#define DPFC_SR_EN (1<<10)
2922#define DPFC_CTL_LIMIT_1X (0<<6)
2923#define DPFC_CTL_LIMIT_2X (1<<6)
2924#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002925#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002926#define DPFC_RECOMP_STALL_EN (1<<27)
2927#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2928#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2929#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2930#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002931#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002932#define DPFC_INVAL_SEG_SHIFT (16)
2933#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2934#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002935#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002936#define DPFC_STATUS2 _MMIO(0x3214)
2937#define DPFC_FENCE_YOFF _MMIO(0x3218)
2938#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002939#define DPFC_HT_MODIFY (1<<31)
2940
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002941/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002942#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2943#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002944#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002945/* The bit 28-8 is reserved */
2946#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002947#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2948#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002949#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2950#define IVB_FBC_STATUS2 _MMIO(0x43214)
2951#define IVB_FBC_COMP_SEG_MASK 0x7ff
2952#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002953#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2954#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002955#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002956#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002957#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002958#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002959#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002960
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002961#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002962#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002963#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002964
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002965
Jesse Barnes585fb112008-07-29 11:54:06 -07002966/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002967 * Framebuffer compression for Sandybridge
2968 *
2969 * The following two registers are of type GTTMMADR
2970 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002971#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002972#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002973#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002974
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002975/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002976#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002978#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002979#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002981#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002982#define FBC_REND_NUKE (1<<2)
2983#define FBC_REND_CACHE_CLEAN (1<<1)
2984
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002985/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002986 * GPIO regs
2987 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002988#define GPIOA _MMIO(0x5010)
2989#define GPIOB _MMIO(0x5014)
2990#define GPIOC _MMIO(0x5018)
2991#define GPIOD _MMIO(0x501c)
2992#define GPIOE _MMIO(0x5020)
2993#define GPIOF _MMIO(0x5024)
2994#define GPIOG _MMIO(0x5028)
2995#define GPIOH _MMIO(0x502c)
Mahesh Kumaraf1f1b82018-06-11 17:25:11 -07002996#define GPIOJ _MMIO(0x5034)
2997#define GPIOK _MMIO(0x5038)
2998#define GPIOL _MMIO(0x503C)
2999#define GPIOM _MMIO(0x5040)
Jesse Barnes585fb112008-07-29 11:54:06 -07003000# define GPIO_CLOCK_DIR_MASK (1 << 0)
3001# define GPIO_CLOCK_DIR_IN (0 << 1)
3002# define GPIO_CLOCK_DIR_OUT (1 << 1)
3003# define GPIO_CLOCK_VAL_MASK (1 << 2)
3004# define GPIO_CLOCK_VAL_OUT (1 << 3)
3005# define GPIO_CLOCK_VAL_IN (1 << 4)
3006# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3007# define GPIO_DATA_DIR_MASK (1 << 8)
3008# define GPIO_DATA_DIR_IN (0 << 9)
3009# define GPIO_DATA_DIR_OUT (1 << 9)
3010# define GPIO_DATA_VAL_MASK (1 << 10)
3011# define GPIO_DATA_VAL_OUT (1 << 11)
3012# define GPIO_DATA_VAL_IN (1 << 12)
3013# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Sean Paul07e17a72018-01-08 14:55:41 -05003016#define GMBUS_AKSV_SELECT (1<<11)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003017#define GMBUS_RATE_100KHZ (0<<8)
3018#define GMBUS_RATE_50KHZ (1<<8)
3019#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
3020#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
3021#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02003022#define GMBUS_PIN_DISABLED 0
3023#define GMBUS_PIN_SSC 1
3024#define GMBUS_PIN_VGADDC 2
3025#define GMBUS_PIN_PANEL 3
3026#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3027#define GMBUS_PIN_DPC 4 /* HDMIC */
3028#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3029#define GMBUS_PIN_DPD 6 /* HDMID */
3030#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003031#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003032#define GMBUS_PIN_2_BXT 2
3033#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003034#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003035#define GMBUS_PIN_9_TC1_ICP 9
3036#define GMBUS_PIN_10_TC2_ICP 10
3037#define GMBUS_PIN_11_TC3_ICP 11
3038#define GMBUS_PIN_12_TC4_ICP 12
3039
3040#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003041#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003042#define GMBUS_SW_CLR_INT (1<<31)
3043#define GMBUS_SW_RDY (1<<30)
3044#define GMBUS_ENT (1<<29) /* enable timeout */
3045#define GMBUS_CYCLE_NONE (0<<25)
3046#define GMBUS_CYCLE_WAIT (1<<25)
3047#define GMBUS_CYCLE_INDEX (2<<25)
3048#define GMBUS_CYCLE_STOP (4<<25)
3049#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003050#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003051#define GMBUS_SLAVE_INDEX_SHIFT 8
3052#define GMBUS_SLAVE_ADDR_SHIFT 1
3053#define GMBUS_SLAVE_READ (1<<0)
3054#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003055#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003056#define GMBUS_INUSE (1<<15)
3057#define GMBUS_HW_WAIT_PHASE (1<<14)
3058#define GMBUS_STALL_TIMEOUT (1<<13)
3059#define GMBUS_INT (1<<12)
3060#define GMBUS_HW_RDY (1<<11)
3061#define GMBUS_SATOER (1<<10)
3062#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003063#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3064#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003065#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
3066#define GMBUS_NAK_EN (1<<3)
3067#define GMBUS_IDLE_EN (1<<2)
3068#define GMBUS_HW_WAIT_EN (1<<1)
3069#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003070#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003071#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003072
Jesse Barnes585fb112008-07-29 11:54:06 -07003073/*
3074 * Clock control & power management
3075 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003076#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3077#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3078#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003079#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003081#define VGA0 _MMIO(0x6000)
3082#define VGA1 _MMIO(0x6004)
3083#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003084#define VGA0_PD_P2_DIV_4 (1 << 7)
3085#define VGA0_PD_P1_DIV_2 (1 << 5)
3086#define VGA0_PD_P1_SHIFT 0
3087#define VGA0_PD_P1_MASK (0x1f << 0)
3088#define VGA1_PD_P2_DIV_4 (1 << 15)
3089#define VGA1_PD_P1_DIV_2 (1 << 13)
3090#define VGA1_PD_P1_SHIFT 8
3091#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003092#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003093#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3094#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003095#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003096#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003097#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003098#define DPLL_VGA_MODE_DIS (1 << 28)
3099#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3100#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3101#define DPLL_MODE_MASK (3 << 26)
3102#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3103#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3104#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3105#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3106#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3107#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003108#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003109#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02003110#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003111#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
3112#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003113#define DPLL_PORTC_READY_MASK (0xf << 4)
3114#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003115
Jesse Barnes585fb112008-07-29 11:54:06 -07003116#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003117
3118/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003119#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003120#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003121#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003122#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003123#define PHY_LDO_DELAY_0NS 0x0
3124#define PHY_LDO_DELAY_200NS 0x1
3125#define PHY_LDO_DELAY_600NS 0x2
3126#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003127#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003128#define PHY_CH_SU_PSR 0x1
3129#define PHY_CH_DEEP_PSR 0x7
3130#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
3131#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003132#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03003133#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03003134#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
3135#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003136
Jesse Barnes585fb112008-07-29 11:54:06 -07003137/*
3138 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3139 * this field (only one bit may be set).
3140 */
3141#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3142#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003143#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003144/* i830, required in DVO non-gang */
3145#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3146#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3147#define PLL_REF_INPUT_DREFCLK (0 << 13)
3148#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3149#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3150#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3151#define PLL_REF_INPUT_MASK (3 << 13)
3152#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003153/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003154# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3155# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3156# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3157# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3158# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3159
Jesse Barnes585fb112008-07-29 11:54:06 -07003160/*
3161 * Parallel to Serial Load Pulse phase selection.
3162 * Selects the phase for the 10X DPLL clock for the PCIe
3163 * digital display port. The range is 4 to 13; 10 or more
3164 * is just a flip delay. The default is 6
3165 */
3166#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3167#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3168/*
3169 * SDVO multiplier for 945G/GM. Not used on 965.
3170 */
3171#define SDVO_MULTIPLIER_MASK 0x000000ff
3172#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3173#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003174
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003175#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3176#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3177#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003178#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003179
Jesse Barnes585fb112008-07-29 11:54:06 -07003180/*
3181 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3182 *
3183 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3184 */
3185#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3186#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3187/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3188#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3189#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3190/*
3191 * SDVO/UDI pixel multiplier.
3192 *
3193 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3194 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3195 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3196 * dummy bytes in the datastream at an increased clock rate, with both sides of
3197 * the link knowing how many bytes are fill.
3198 *
3199 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3200 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3201 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3202 * through an SDVO command.
3203 *
3204 * This register field has values of multiplication factor minus 1, with
3205 * a maximum multiplier of 5 for SDVO.
3206 */
3207#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3208#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3209/*
3210 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3211 * This best be set to the default value (3) or the CRT won't work. No,
3212 * I don't entirely understand what this does...
3213 */
3214#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3215#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003216
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003217#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3218
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003219#define _FPA0 0x6040
3220#define _FPA1 0x6044
3221#define _FPB0 0x6048
3222#define _FPB1 0x604c
3223#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3224#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003225#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003226#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003227#define FP_N_DIV_SHIFT 16
3228#define FP_M1_DIV_MASK 0x00003f00
3229#define FP_M1_DIV_SHIFT 8
3230#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003231#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003232#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003233#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003234#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3235#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3236#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3237#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3238#define DPLLB_TEST_N_BYPASS (1 << 19)
3239#define DPLLB_TEST_M_BYPASS (1 << 18)
3240#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3241#define DPLLA_TEST_N_BYPASS (1 << 3)
3242#define DPLLA_TEST_M_BYPASS (1 << 2)
3243#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003244#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01003245#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07003246#define DSTATE_PLL_D3_OFF (1<<3)
3247#define DSTATE_GFX_CLOCK_GATING (1<<1)
3248#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003249#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003250# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3251# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3252# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3253# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3254# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3255# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3256# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003257# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003258# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3259# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3260# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3261# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3262# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3263# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3264# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3265# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3266# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3267# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3268# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3269# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3270# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3271# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3272# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3273# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3274# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3275# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3276# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3277# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3278# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003279/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003280 * This bit must be set on the 830 to prevent hangs when turning off the
3281 * overlay scaler.
3282 */
3283# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3284# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3285# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3286# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3287# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003289#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003290# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3291# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3292# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3293# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3294# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3295# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3296# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3297# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3298# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003299/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003300# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3301# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3302# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3303# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003304/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003305# define SV_CLOCK_GATE_DISABLE (1 << 0)
3306# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3307# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3308# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3309# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3310# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3311# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3312# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3313# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3314# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3315# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3316# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3317# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3318# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3319# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3320# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3321# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3322# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3323
3324# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003325/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003326# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3327# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3328# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3329# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3330# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3331# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003332/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003333# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3334# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3335# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3336# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3337# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3338# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3339# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3340# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3341# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3342# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3343# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3344# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3345# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3346# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3347# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3348# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3349# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3350# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3351# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003353#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003354#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3355#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3356#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003357
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003358#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003359#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3360
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003361#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3362#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003363
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003364#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07003365#define FW_CSPWRDWNEN (1<<15)
3366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003367#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003369#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003370#define CDCLK_FREQ_SHIFT 4
3371#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3372#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003373
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003374#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003375#define PFI_CREDIT_63 (9 << 28) /* chv only */
3376#define PFI_CREDIT_31 (8 << 28) /* chv only */
3377#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3378#define PFI_CREDIT_RESEND (1 << 27)
3379#define VGA_FAST_MODE_DISABLE (1 << 14)
3380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003381#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003382
Jesse Barnes585fb112008-07-29 11:54:06 -07003383/*
3384 * Palette regs
3385 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003386#define PALETTE_A_OFFSET 0xa000
3387#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003388#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003389#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3390 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003391
Eric Anholt673a3942008-07-30 12:06:12 -07003392/* MCH MMIO space */
3393
3394/*
3395 * MCHBAR mirror.
3396 *
3397 * This mirrors the MCHBAR MMIO space whose location is determined by
3398 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3399 * every way. It is not accessible from the CP register read instructions.
3400 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003401 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3402 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003403 */
3404#define MCHBAR_MIRROR_BASE 0x10000
3405
Yuanhan Liu13982612010-12-15 15:42:31 +08003406#define MCHBAR_MIRROR_BASE_SNB 0x140000
3407
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003408#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3409#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003410#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3411#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003412#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003413
Chris Wilson3ebecd02013-04-12 19:10:13 +01003414/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003415#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003416
Ville Syrjälä646b4262014-04-25 20:14:30 +03003417/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003418#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003419#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3420#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3421#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3422#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3423#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003424#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003425#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003426#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003427
Ville Syrjälä646b4262014-04-25 20:14:30 +03003428/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003429#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003430#define CSHRDDR3CTL_DDR3 (1 << 2)
3431
Ville Syrjälä646b4262014-04-25 20:14:30 +03003432/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003433#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3434#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003435
Ville Syrjälä646b4262014-04-25 20:14:30 +03003436/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003437#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3438#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3439#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003440#define MAD_DIMM_ECC_MASK (0x3 << 24)
3441#define MAD_DIMM_ECC_OFF (0x0 << 24)
3442#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3443#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3444#define MAD_DIMM_ECC_ON (0x3 << 24)
3445#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3446#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3447#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3448#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3449#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3450#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3451#define MAD_DIMM_A_SELECT (0x1 << 16)
3452/* DIMM sizes are in multiples of 256mb. */
3453#define MAD_DIMM_B_SIZE_SHIFT 8
3454#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3455#define MAD_DIMM_A_SIZE_SHIFT 0
3456#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3457
Ville Syrjälä646b4262014-04-25 20:14:30 +03003458/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003459#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003460#define MCH_SSKPD_WM0_MASK 0x3f
3461#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003463#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003464
Keith Packardb11248d2009-06-11 22:28:56 -07003465/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003466#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003467#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003468#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3469#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3470#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3471#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003472#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003473#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003474/*
3475 * Note that on at least on ELK the below value is reported for both
3476 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3477 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3478 */
3479#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003480#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003481#define CLKCFG_MEM_533 (1 << 4)
3482#define CLKCFG_MEM_667 (2 << 4)
3483#define CLKCFG_MEM_800 (3 << 4)
3484#define CLKCFG_MEM_MASK (7 << 4)
3485
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003486#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3487#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003489#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003490#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003491#define TR1 _MMIO(0x11006)
3492#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003493#define TSFS_SLOPE_MASK 0x0000ff00
3494#define TSFS_SLOPE_SHIFT 8
3495#define TSFS_INTR_MASK 0x000000ff
3496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003497#define CRSTANDVID _MMIO(0x11100)
3498#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003499#define PXVFREQ_PX_MASK 0x7f000000
3500#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003501#define VIDFREQ_BASE _MMIO(0x11110)
3502#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3503#define VIDFREQ2 _MMIO(0x11114)
3504#define VIDFREQ3 _MMIO(0x11118)
3505#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003506#define VIDFREQ_P0_MASK 0x1f000000
3507#define VIDFREQ_P0_SHIFT 24
3508#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3509#define VIDFREQ_P0_CSCLK_SHIFT 20
3510#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3511#define VIDFREQ_P0_CRCLK_SHIFT 16
3512#define VIDFREQ_P1_MASK 0x00001f00
3513#define VIDFREQ_P1_SHIFT 8
3514#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3515#define VIDFREQ_P1_CSCLK_SHIFT 4
3516#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003517#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3518#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003519#define INTTOEXT_MAP3_SHIFT 24
3520#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3521#define INTTOEXT_MAP2_SHIFT 16
3522#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3523#define INTTOEXT_MAP1_SHIFT 8
3524#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3525#define INTTOEXT_MAP0_SHIFT 0
3526#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003527#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003528#define MEMCTL_CMD_MASK 0xe000
3529#define MEMCTL_CMD_SHIFT 13
3530#define MEMCTL_CMD_RCLK_OFF 0
3531#define MEMCTL_CMD_RCLK_ON 1
3532#define MEMCTL_CMD_CHFREQ 2
3533#define MEMCTL_CMD_CHVID 3
3534#define MEMCTL_CMD_VMMOFF 4
3535#define MEMCTL_CMD_VMMON 5
3536#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3537 when command complete */
3538#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3539#define MEMCTL_FREQ_SHIFT 8
3540#define MEMCTL_SFCAVM (1<<7)
3541#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003542#define MEMIHYST _MMIO(0x1117c)
3543#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003544#define MEMINT_RSEXIT_EN (1<<8)
3545#define MEMINT_CX_SUPR_EN (1<<7)
3546#define MEMINT_CONT_BUSY_EN (1<<6)
3547#define MEMINT_AVG_BUSY_EN (1<<5)
3548#define MEMINT_EVAL_CHG_EN (1<<4)
3549#define MEMINT_MON_IDLE_EN (1<<3)
3550#define MEMINT_UP_EVAL_EN (1<<2)
3551#define MEMINT_DOWN_EVAL_EN (1<<1)
3552#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003553#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003554#define MEM_RSEXIT_MASK 0xc000
3555#define MEM_RSEXIT_SHIFT 14
3556#define MEM_CONT_BUSY_MASK 0x3000
3557#define MEM_CONT_BUSY_SHIFT 12
3558#define MEM_AVG_BUSY_MASK 0x0c00
3559#define MEM_AVG_BUSY_SHIFT 10
3560#define MEM_EVAL_CHG_MASK 0x0300
3561#define MEM_EVAL_BUSY_SHIFT 8
3562#define MEM_MON_IDLE_MASK 0x00c0
3563#define MEM_MON_IDLE_SHIFT 6
3564#define MEM_UP_EVAL_MASK 0x0030
3565#define MEM_UP_EVAL_SHIFT 4
3566#define MEM_DOWN_EVAL_MASK 0x000c
3567#define MEM_DOWN_EVAL_SHIFT 2
3568#define MEM_SW_CMD_MASK 0x0003
3569#define MEM_INT_STEER_GFX 0
3570#define MEM_INT_STEER_CMR 1
3571#define MEM_INT_STEER_SMI 2
3572#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003573#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003574#define MEMINT_RSEXIT (1<<7)
3575#define MEMINT_CONT_BUSY (1<<6)
3576#define MEMINT_AVG_BUSY (1<<5)
3577#define MEMINT_EVAL_CHG (1<<4)
3578#define MEMINT_MON_IDLE (1<<3)
3579#define MEMINT_UP_EVAL (1<<2)
3580#define MEMINT_DOWN_EVAL (1<<1)
3581#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003582#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003583#define MEMMODE_BOOST_EN (1<<31)
3584#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3585#define MEMMODE_BOOST_FREQ_SHIFT 24
3586#define MEMMODE_IDLE_MODE_MASK 0x00030000
3587#define MEMMODE_IDLE_MODE_SHIFT 16
3588#define MEMMODE_IDLE_MODE_EVAL 0
3589#define MEMMODE_IDLE_MODE_CONT 1
3590#define MEMMODE_HWIDLE_EN (1<<15)
3591#define MEMMODE_SWMODE_EN (1<<14)
3592#define MEMMODE_RCLK_GATE (1<<13)
3593#define MEMMODE_HW_UPDATE (1<<12)
3594#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3595#define MEMMODE_FSTART_SHIFT 8
3596#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3597#define MEMMODE_FMAX_SHIFT 4
3598#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003599#define RCBMAXAVG _MMIO(0x1119c)
3600#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003601#define SWMEMCMD_RENDER_OFF (0 << 13)
3602#define SWMEMCMD_RENDER_ON (1 << 13)
3603#define SWMEMCMD_SWFREQ (2 << 13)
3604#define SWMEMCMD_TARVID (3 << 13)
3605#define SWMEMCMD_VRM_OFF (4 << 13)
3606#define SWMEMCMD_VRM_ON (5 << 13)
3607#define CMDSTS (1<<12)
3608#define SFCAVM (1<<11)
3609#define SWFREQ_MASK 0x0380 /* P0-7 */
3610#define SWFREQ_SHIFT 7
3611#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003612#define MEMSTAT_CTG _MMIO(0x111a0)
3613#define RCBMINAVG _MMIO(0x111a0)
3614#define RCUPEI _MMIO(0x111b0)
3615#define RCDNEI _MMIO(0x111b4)
3616#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003617#define RS1EN (1<<31)
3618#define RS2EN (1<<30)
3619#define RS3EN (1<<29)
3620#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3621#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3622#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3623#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3624#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3625#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3626#define RSX_STATUS_MASK (7<<20)
3627#define RSX_STATUS_ON (0<<20)
3628#define RSX_STATUS_RC1 (1<<20)
3629#define RSX_STATUS_RC1E (2<<20)
3630#define RSX_STATUS_RS1 (3<<20)
3631#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3632#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3633#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3634#define RSX_STATUS_RSVD2 (7<<20)
3635#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3636#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3637#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3638#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3639#define RS1CONTSAV_MASK (3<<14)
3640#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3641#define RS1CONTSAV_RSVD (1<<14)
3642#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3643#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3644#define NORMSLEXLAT_MASK (3<<12)
3645#define SLOW_RS123 (0<<12)
3646#define SLOW_RS23 (1<<12)
3647#define SLOW_RS3 (2<<12)
3648#define NORMAL_RS123 (3<<12)
3649#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3650#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3651#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3652#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3653#define RS_CSTATE_MASK (3<<4)
3654#define RS_CSTATE_C367_RS1 (0<<4)
3655#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3656#define RS_CSTATE_RSVD (2<<4)
3657#define RS_CSTATE_C367_RS2 (3<<4)
3658#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3659#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003660#define VIDCTL _MMIO(0x111c0)
3661#define VIDSTS _MMIO(0x111c8)
3662#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3663#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003664#define MEMSTAT_VID_MASK 0x7f00
3665#define MEMSTAT_VID_SHIFT 8
3666#define MEMSTAT_PSTATE_MASK 0x00f8
3667#define MEMSTAT_PSTATE_SHIFT 3
3668#define MEMSTAT_MON_ACTV (1<<2)
3669#define MEMSTAT_SRC_CTL_MASK 0x0003
3670#define MEMSTAT_SRC_CTL_CORE 0
3671#define MEMSTAT_SRC_CTL_TRB 1
3672#define MEMSTAT_SRC_CTL_THM 2
3673#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003674#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3675#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3676#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003677#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003678#define SDEW _MMIO(0x1124c)
3679#define CSIEW0 _MMIO(0x11250)
3680#define CSIEW1 _MMIO(0x11254)
3681#define CSIEW2 _MMIO(0x11258)
3682#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3683#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3684#define MCHAFE _MMIO(0x112c0)
3685#define CSIEC _MMIO(0x112e0)
3686#define DMIEC _MMIO(0x112e4)
3687#define DDREC _MMIO(0x112e8)
3688#define PEG0EC _MMIO(0x112ec)
3689#define PEG1EC _MMIO(0x112f0)
3690#define GFXEC _MMIO(0x112f4)
3691#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3692#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3693#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003694#define ECR_GPFE (1<<31)
3695#define ECR_IMONE (1<<30)
3696#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003697#define OGW0 _MMIO(0x11608)
3698#define OGW1 _MMIO(0x1160c)
3699#define EG0 _MMIO(0x11610)
3700#define EG1 _MMIO(0x11614)
3701#define EG2 _MMIO(0x11618)
3702#define EG3 _MMIO(0x1161c)
3703#define EG4 _MMIO(0x11620)
3704#define EG5 _MMIO(0x11624)
3705#define EG6 _MMIO(0x11628)
3706#define EG7 _MMIO(0x1162c)
3707#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3708#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3709#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003710#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003711#define CSIPLL0 _MMIO(0x12c10)
3712#define DDRMPLL1 _MMIO(0X12c20)
3713#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003715#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003716#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003717
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003718#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3719#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3720#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3721#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3722#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003723
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003724/*
3725 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3726 * 8300) freezing up around GPU hangs. Looks as if even
3727 * scheduling/timer interrupts start misbehaving if the RPS
3728 * EI/thresholds are "bad", leading to a very sluggish or even
3729 * frozen machine.
3730 */
3731#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303732#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303733#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003734#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003735 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303736 INTERVAL_0_833_US(us) : \
3737 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303738 INTERVAL_1_28_US(us))
3739
Akash Goel52530cb2016-04-23 00:05:44 +05303740#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3741#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3742#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003743#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003744 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303745 INTERVAL_0_833_TO_US(interval) : \
3746 INTERVAL_1_33_TO_US(interval)) : \
3747 INTERVAL_1_28_TO_US(interval))
3748
Jesse Barnes585fb112008-07-29 11:54:06 -07003749/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003750 * Logical Context regs
3751 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003752#define CCID _MMIO(0x2180)
3753#define CCID_EN BIT(0)
3754#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3755#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003756/*
3757 * Notes on SNB/IVB/VLV context size:
3758 * - Power context is saved elsewhere (LLC or stolen)
3759 * - Ring/execlist context is saved on SNB, not on IVB
3760 * - Extended context size already includes render context size
3761 * - We always need to follow the extended context size.
3762 * SNB BSpec has comments indicating that we should use the
3763 * render context size instead if execlists are disabled, but
3764 * based on empirical testing that's just nonsense.
3765 * - Pipelined/VF state is saved on SNB/IVB respectively
3766 * - GT1 size just indicates how much of render context
3767 * doesn't need saving on GT1
3768 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003769#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003770#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3771#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3772#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3773#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3774#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003775#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003776 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3777 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003779#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3780#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3781#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3782#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3783#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3784#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003785#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003786 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003787
Zhi Wangc01fc532016-06-16 08:07:02 -04003788enum {
3789 INTEL_ADVANCED_CONTEXT = 0,
3790 INTEL_LEGACY_32B_CONTEXT,
3791 INTEL_ADVANCED_AD_CONTEXT,
3792 INTEL_LEGACY_64B_CONTEXT
3793};
3794
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003795enum {
3796 FAULT_AND_HANG = 0,
3797 FAULT_AND_HALT, /* Debug only */
3798 FAULT_AND_STREAM,
3799 FAULT_AND_CONTINUE /* Unsupported */
3800};
3801
3802#define GEN8_CTX_VALID (1<<0)
3803#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3804#define GEN8_CTX_FORCE_RESTORE (1<<2)
3805#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3806#define GEN8_CTX_PRIVILEGE (1<<8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003807#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003808
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003809#define GEN8_CTX_ID_SHIFT 32
3810#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003811#define GEN11_SW_CTX_ID_SHIFT 37
3812#define GEN11_SW_CTX_ID_WIDTH 11
3813#define GEN11_ENGINE_CLASS_SHIFT 61
3814#define GEN11_ENGINE_CLASS_WIDTH 3
3815#define GEN11_ENGINE_INSTANCE_SHIFT 48
3816#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003817
3818#define CHV_CLK_CTL1 _MMIO(0x101100)
3819#define VLV_CLK_CTL2 _MMIO(0x101104)
3820#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3821
3822/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003823 * Overlay regs
3824 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003825
3826#define OVADD _MMIO(0x30000)
3827#define DOVSTA _MMIO(0x30008)
3828#define OC_BUF (0x3<<20)
3829#define OGAMC5 _MMIO(0x30010)
3830#define OGAMC4 _MMIO(0x30014)
3831#define OGAMC3 _MMIO(0x30018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003832#define OGAMC2 _MMIO(0x3001c)
3833#define OGAMC1 _MMIO(0x30020)
3834#define OGAMC0 _MMIO(0x30024)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003835
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003836/*
Shuang He8bf1e9f2013-10-15 18:55:27 +01003837 * GEN9 clock gating regs
Daniel Vetterb4437a42013-10-16 22:55:54 +02003838 */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003839#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003840#define DARBF_GATING_DIS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003841#define PWM2_GATING_DIS (1 << 14)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003842#define PWM1_GATING_DIS (1 << 13)
3843
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003844#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3845#define BXT_GMBUS_GATING_DIS (1 << 14)
3846
Imre Deaked69cd42017-10-02 10:55:57 +03003847#define _CLKGATE_DIS_PSL_A 0x46520
3848#define _CLKGATE_DIS_PSL_B 0x46524
3849#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05303850#define DUPS1_GATING_DIS (1 << 15)
3851#define DUPS2_GATING_DIS (1 << 19)
3852#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03003853#define DPF_GATING_DIS (1 << 10)
3854#define DPF_RAM_GATING_DIS (1 << 9)
3855#define DPFR_GATING_DIS (1 << 8)
3856
3857#define CLKGATE_DIS_PSL(pipe) \
3858 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3859
Shuang He8bf1e9f2013-10-15 18:55:27 +01003860/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003861 * GEN10 clock gating regs
3862 */
3863#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3864#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003865#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07003866#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003867
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003868#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3869#define GWUNIT_CLKGATE_DIS (1 << 16)
3870
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003871#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3872#define VFUNIT_CLKGATE_DIS (1 << 20)
3873
Oscar Mateo5ba700c2018-05-08 14:29:34 -07003874#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3875#define CGPSF_CLKGATE_DIS (1 << 3)
3876
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003877/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003878 * Display engine regs
3879 */
3880
3881/* Pipe A CRC regs */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003882#define _PIPE_CRC_CTL_A 0x60050
3883#define PIPE_CRC_ENABLE (1 << 31)
3884/* ivb+ source selection */
3885#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3886#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3887#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003888/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003889#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3890#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3891#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3892/* embedded DP port on the north display block, reserved on ivb */
3893#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3894#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003895/* vlv source selection */
3896#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3897#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3898#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3899/* with DP port the pipe source is invalid */
3900#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3901#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3902#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3903/* gen3+ source selection */
3904#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3905#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3906#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3907/* with DP/TV port the pipe source is invalid */
3908#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3909#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3910#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3911#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3912#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3913/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003914#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003915
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003916#define _PIPE_CRC_RES_1_A_IVB 0x60064
3917#define _PIPE_CRC_RES_2_A_IVB 0x60068
3918#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3919#define _PIPE_CRC_RES_4_A_IVB 0x60070
3920#define _PIPE_CRC_RES_5_A_IVB 0x60074
3921
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003922#define _PIPE_CRC_RES_RED_A 0x60060
3923#define _PIPE_CRC_RES_GREEN_A 0x60064
3924#define _PIPE_CRC_RES_BLUE_A 0x60068
3925#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3926#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003927
3928/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003929#define _PIPE_CRC_RES_1_B_IVB 0x61064
3930#define _PIPE_CRC_RES_2_B_IVB 0x61068
3931#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3932#define _PIPE_CRC_RES_4_B_IVB 0x61070
3933#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003935#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3936#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3937#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3938#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3939#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3940#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003942#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3943#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3944#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3945#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3946#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003947
Jesse Barnes585fb112008-07-29 11:54:06 -07003948/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003949#define _HTOTAL_A 0x60000
3950#define _HBLANK_A 0x60004
3951#define _HSYNC_A 0x60008
3952#define _VTOTAL_A 0x6000c
3953#define _VBLANK_A 0x60010
3954#define _VSYNC_A 0x60014
3955#define _PIPEASRC 0x6001c
3956#define _BCLRPAT_A 0x60020
3957#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003958#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003959
3960/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003961#define _HTOTAL_B 0x61000
3962#define _HBLANK_B 0x61004
3963#define _HSYNC_B 0x61008
3964#define _VTOTAL_B 0x6100c
3965#define _VBLANK_B 0x61010
3966#define _VSYNC_B 0x61014
3967#define _PIPEBSRC 0x6101c
3968#define _BCLRPAT_B 0x61020
3969#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003970#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003971
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003972#define TRANSCODER_A_OFFSET 0x60000
3973#define TRANSCODER_B_OFFSET 0x61000
3974#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003975#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003976#define TRANSCODER_EDP_OFFSET 0x6f000
3977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003978#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003979 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3980 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003982#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3983#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3984#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3985#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3986#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3987#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3988#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3989#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3990#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3991#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003992
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003993/* VLV eDP PSR registers */
3994#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3995#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3996#define VLV_EDP_PSR_ENABLE (1<<0)
3997#define VLV_EDP_PSR_RESET (1<<1)
3998#define VLV_EDP_PSR_MODE_MASK (7<<2)
3999#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
4000#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
4001#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
4002#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
4003#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
4004#define VLV_EDP_PSR_DBL_FRAME (1<<10)
4005#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
4006#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004007#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004008
4009#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4010#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
4011#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
4012#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
4013#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004014#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004015
4016#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4017#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
4018#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
4019#define VLV_EDP_PSR_CURR_STATE_MASK 7
4020#define VLV_EDP_PSR_DISABLED (0<<0)
4021#define VLV_EDP_PSR_INACTIVE (1<<0)
4022#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
4023#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
4024#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
4025#define VLV_EDP_PSR_EXIT (5<<0)
4026#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004027#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004028
Ben Widawskyed8546a2013-11-04 22:45:05 -08004029/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004030#define HSW_EDP_PSR_BASE 0x64800
4031#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004032#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004033#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07004034#define BDW_PSR_SINGLE_FRAME (1<<30)
Jim Bride912d6412017-08-08 14:51:34 -07004035#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004036#define EDP_PSR_LINK_STANDBY (1<<27)
4037#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
4038#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
4039#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
4040#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
4041#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
4042#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4043#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
4044#define EDP_PSR_TP1_TP2_SEL (0<<11)
4045#define EDP_PSR_TP1_TP3_SEL (1<<11)
4046#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
4047#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
4048#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
4049#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
4050#define EDP_PSR_TP1_TIME_500us (0<<4)
4051#define EDP_PSR_TP1_TIME_100us (1<<4)
4052#define EDP_PSR_TP1_TIME_2500us (2<<4)
4053#define EDP_PSR_TP1_TIME_0us (3<<4)
4054#define EDP_PSR_IDLE_FRAME_SHIFT 0
4055
Daniel Vetterfc340442018-04-05 15:00:23 -07004056/* Bspec claims those aren't shifted but stay at 0x64800 */
4057#define EDP_PSR_IMR _MMIO(0x64834)
4058#define EDP_PSR_IIR _MMIO(0x64838)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07004059#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4060#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4061#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
Daniel Vetterfc340442018-04-05 15:00:23 -07004062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004063#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004064#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4065#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4066#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4067#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4068#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004070#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004071
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004072#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004073#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004074#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
4075#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
4076#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
4077#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
4078#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
4079#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
4080#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
4081#define EDP_PSR_STATUS_LINK_MASK (3<<26)
4082#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
4083#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
4084#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
4085#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4086#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4087#define EDP_PSR_STATUS_COUNT_SHIFT 16
4088#define EDP_PSR_STATUS_COUNT_MASK 0xf
4089#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
4090#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
4091#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
4092#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
4093#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
4094#define EDP_PSR_STATUS_IDLE_MASK 0xf
4095
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004096#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004097#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004098
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004099#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05304100#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
4101#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
4102#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
4103#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
4104#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004105#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004107#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304108#define EDP_PSR2_ENABLE (1<<31)
4109#define EDP_SU_TRACK_ENABLE (1<<30)
José Roberto de Souza5e873252018-03-28 15:30:41 -07004110#define EDP_Y_COORDINATE_VALID (1<<26) /* GLK and CNL+ */
4111#define EDP_Y_COORDINATE_ENABLE (1<<25) /* GLK and CNL+ */
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304112#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
4113#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +05304114#define EDP_PSR2_TP2_TIME_500us (0<<8)
4115#define EDP_PSR2_TP2_TIME_100us (1<<8)
4116#define EDP_PSR2_TP2_TIME_2500us (2<<8)
4117#define EDP_PSR2_TP2_TIME_50us (3<<8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304118#define EDP_PSR2_TP2_TIME_MASK (3<<8)
4119#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4120#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
vathsala nagaraju977da082017-09-26 15:29:13 +05304121#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004122#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4123#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304124
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004125#define _PSR_EVENT_TRANS_A 0x60848
4126#define _PSR_EVENT_TRANS_B 0x61848
4127#define _PSR_EVENT_TRANS_C 0x62848
4128#define _PSR_EVENT_TRANS_D 0x63848
4129#define _PSR_EVENT_TRANS_EDP 0x6F848
4130#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4131#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4132#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4133#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4134#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4135#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4136#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4137#define PSR_EVENT_MEMORY_UP (1 << 10)
4138#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4139#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4140#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4141#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4142#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4143#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4144#define PSR_EVENT_VBI_ENABLE (1 << 2)
4145#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4146#define PSR_EVENT_PSR_DISABLE (1 << 0)
4147
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004148#define EDP_PSR2_STATUS _MMIO(0x6f940)
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05304149#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304150#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004151
4152/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004153#define ADPA _MMIO(0x61100)
4154#define PCH_ADPA _MMIO(0xe1100)
4155#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004156
Jesse Barnes585fb112008-07-29 11:54:06 -07004157#define ADPA_DAC_ENABLE (1<<31)
4158#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004159#define ADPA_PIPE_SEL_SHIFT 30
4160#define ADPA_PIPE_SEL_MASK (1<<30)
4161#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4162#define ADPA_PIPE_SEL_SHIFT_CPT 29
4163#define ADPA_PIPE_SEL_MASK_CPT (3<<29)
4164#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004165#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4166#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
4167#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
4168#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
4169#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
4170#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
4171#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
4172#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
4173#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
4174#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
4175#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
4176#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
4177#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
4178#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
4179#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
4180#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
4181#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
4182#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
4183#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004184#define ADPA_USE_VGA_HVPOLARITY (1<<15)
4185#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01004186#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004187#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01004188#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004189#define ADPA_HSYNC_CNTL_ENABLE 0
4190#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
4191#define ADPA_VSYNC_ACTIVE_LOW 0
4192#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
4193#define ADPA_HSYNC_ACTIVE_LOW 0
4194#define ADPA_DPMS_MASK (~(3<<10))
4195#define ADPA_DPMS_ON (0<<10)
4196#define ADPA_DPMS_SUSPEND (1<<10)
4197#define ADPA_DPMS_STANDBY (2<<10)
4198#define ADPA_DPMS_OFF (3<<10)
4199
Chris Wilson939fe4d2010-10-09 10:33:26 +01004200
Jesse Barnes585fb112008-07-29 11:54:06 -07004201/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004202#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004203#define PORTB_HOTPLUG_INT_EN (1 << 29)
4204#define PORTC_HOTPLUG_INT_EN (1 << 28)
4205#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004206#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4207#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4208#define TV_HOTPLUG_INT_EN (1 << 18)
4209#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004210#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4211 PORTC_HOTPLUG_INT_EN | \
4212 PORTD_HOTPLUG_INT_EN | \
4213 SDVOC_HOTPLUG_INT_EN | \
4214 SDVOB_HOTPLUG_INT_EN | \
4215 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004216#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004217#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4218/* must use period 64 on GM45 according to docs */
4219#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4220#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4221#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4222#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4223#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4224#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4225#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4226#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4227#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4228#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4229#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4230#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004231
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004232#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004233/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004234 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004235 *
4236 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4237 * Please check the detailed lore in the commit message for for experimental
4238 * evidence.
4239 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004240/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4241#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4242#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4243#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4244/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4245#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004246#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004247#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004248#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004249#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4250#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004251#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004252#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4253#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004254#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004255#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4256#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004257/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004258#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4259#define TV_HOTPLUG_INT_STATUS (1 << 10)
4260#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4261#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4262#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4263#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004264#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4265#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4266#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004267#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4268
Chris Wilson084b6122012-05-11 18:01:33 +01004269/* SDVO is different across gen3/4 */
4270#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4271#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004272/*
4273 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4274 * since reality corrobates that they're the same as on gen3. But keep these
4275 * bits here (and the comment!) to help any other lost wanderers back onto the
4276 * right tracks.
4277 */
Chris Wilson084b6122012-05-11 18:01:33 +01004278#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4279#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4280#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4281#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004282#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4283 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4284 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4285 PORTB_HOTPLUG_INT_STATUS | \
4286 PORTC_HOTPLUG_INT_STATUS | \
4287 PORTD_HOTPLUG_INT_STATUS)
4288
Egbert Eiche5868a32013-02-28 04:17:12 -05004289#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4290 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4291 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4292 PORTB_HOTPLUG_INT_STATUS | \
4293 PORTC_HOTPLUG_INT_STATUS | \
4294 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004295
Paulo Zanonic20cd312013-02-19 16:21:45 -03004296/* SDVO and HDMI port control.
4297 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004298#define _GEN3_SDVOB 0x61140
4299#define _GEN3_SDVOC 0x61160
4300#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4301#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004302#define GEN4_HDMIB GEN3_SDVOB
4303#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004304#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4305#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4306#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4307#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004308#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004309#define PCH_HDMIC _MMIO(0xe1150)
4310#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004312#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004313#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004314#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004315#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004316#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4317#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004318#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4319#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4320
Paulo Zanonic20cd312013-02-19 16:21:45 -03004321/* Gen 3 SDVO bits: */
4322#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004323#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004324#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004325#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004326#define SDVO_STALL_SELECT (1 << 29)
4327#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004328/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004329 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004330 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004331 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4332 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004333#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004334#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004335#define SDVO_PHASE_SELECT_MASK (15 << 19)
4336#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4337#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4338#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4339#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4340#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4341#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004342/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004343#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4344 SDVO_INTERRUPT_ENABLE)
4345#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4346
4347/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004348#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004349#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004350#define SDVO_ENCODING_SDVO (0 << 10)
4351#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004352#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4353#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004354#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004355#define SDVO_AUDIO_ENABLE (1 << 6)
4356/* VSYNC/HSYNC bits new with 965, default is to be set */
4357#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4358#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4359
4360/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004361#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004362#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4363
4364/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004365#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004366#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004367#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004368
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004369/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004370#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004371#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004372#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004373
Jesse Barnes585fb112008-07-29 11:54:06 -07004374
4375/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004376#define _DVOA 0x61120
4377#define DVOA _MMIO(_DVOA)
4378#define _DVOB 0x61140
4379#define DVOB _MMIO(_DVOB)
4380#define _DVOC 0x61160
4381#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004382#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004383#define DVO_PIPE_SEL_SHIFT 30
4384#define DVO_PIPE_SEL_MASK (1 << 30)
4385#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004386#define DVO_PIPE_STALL_UNUSED (0 << 28)
4387#define DVO_PIPE_STALL (1 << 28)
4388#define DVO_PIPE_STALL_TV (2 << 28)
4389#define DVO_PIPE_STALL_MASK (3 << 28)
4390#define DVO_USE_VGA_SYNC (1 << 15)
4391#define DVO_DATA_ORDER_I740 (0 << 14)
4392#define DVO_DATA_ORDER_FP (1 << 14)
4393#define DVO_VSYNC_DISABLE (1 << 11)
4394#define DVO_HSYNC_DISABLE (1 << 10)
4395#define DVO_VSYNC_TRISTATE (1 << 9)
4396#define DVO_HSYNC_TRISTATE (1 << 8)
4397#define DVO_BORDER_ENABLE (1 << 7)
4398#define DVO_DATA_ORDER_GBRG (1 << 6)
4399#define DVO_DATA_ORDER_RGGB (0 << 6)
4400#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4401#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4402#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4403#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4404#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4405#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4406#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4407#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004408#define DVOA_SRCDIM _MMIO(0x61124)
4409#define DVOB_SRCDIM _MMIO(0x61144)
4410#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004411#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4412#define DVO_SRCDIM_VERTICAL_SHIFT 0
4413
4414/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004415#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004416/*
4417 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4418 * the DPLL semantics change when the LVDS is assigned to that pipe.
4419 */
4420#define LVDS_PORT_EN (1 << 31)
4421/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004422#define LVDS_PIPE_SEL_SHIFT 30
4423#define LVDS_PIPE_SEL_MASK (1 << 30)
4424#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4425#define LVDS_PIPE_SEL_SHIFT_CPT 29
4426#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4427#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004428/* LVDS dithering flag on 965/g4x platform */
4429#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004430/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4431#define LVDS_VSYNC_POLARITY (1 << 21)
4432#define LVDS_HSYNC_POLARITY (1 << 20)
4433
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004434/* Enable border for unscaled (or aspect-scaled) display */
4435#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004436/*
4437 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4438 * pixel.
4439 */
4440#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4441#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4442#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4443/*
4444 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4445 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4446 * on.
4447 */
4448#define LVDS_A3_POWER_MASK (3 << 6)
4449#define LVDS_A3_POWER_DOWN (0 << 6)
4450#define LVDS_A3_POWER_UP (3 << 6)
4451/*
4452 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4453 * is set.
4454 */
4455#define LVDS_CLKB_POWER_MASK (3 << 4)
4456#define LVDS_CLKB_POWER_DOWN (0 << 4)
4457#define LVDS_CLKB_POWER_UP (3 << 4)
4458/*
4459 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4460 * setting for whether we are in dual-channel mode. The B3 pair will
4461 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4462 */
4463#define LVDS_B0B3_POWER_MASK (3 << 2)
4464#define LVDS_B0B3_POWER_DOWN (0 << 2)
4465#define LVDS_B0B3_POWER_UP (3 << 2)
4466
David Härdeman3c17fe42010-09-24 21:44:32 +02004467/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004468#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004469/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004470 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4471 * of the infoframe structure specified by CEA-861. */
4472#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004473#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004474#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004475/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004476#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004477#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004478#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004479#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004480#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4481#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004482#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004483#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4484#define VIDEO_DIP_SELECT_AVI (0 << 19)
4485#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4486#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004487#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004488#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4489#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4490#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004491#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004492/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004493#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4494#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004495#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004496#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4497#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004498#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004499
Jesse Barnes585fb112008-07-29 11:54:06 -07004500/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004501#define PPS_BASE 0x61200
4502#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4503#define PCH_PPS_BASE 0xC7200
4504
4505#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4506 PPS_BASE + (reg) + \
4507 (pps_idx) * 0x100)
4508
4509#define _PP_STATUS 0x61200
4510#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4511#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004512/*
4513 * Indicates that all dependencies of the panel are on:
4514 *
4515 * - PLL enabled
4516 * - pipe enabled
4517 * - LVDS/DVOB/DVOC on
4518 */
Imre Deak44cb7342016-08-10 14:07:29 +03004519#define PP_READY (1 << 30)
4520#define PP_SEQUENCE_NONE (0 << 28)
4521#define PP_SEQUENCE_POWER_UP (1 << 28)
4522#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4523#define PP_SEQUENCE_MASK (3 << 28)
4524#define PP_SEQUENCE_SHIFT 28
4525#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4526#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004527#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4528#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4529#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4530#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4531#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4532#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4533#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4534#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4535#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004536
4537#define _PP_CONTROL 0x61204
4538#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4539#define PANEL_UNLOCK_REGS (0xabcd << 16)
4540#define PANEL_UNLOCK_MASK (0xffff << 16)
4541#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4542#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4543#define EDP_FORCE_VDD (1 << 3)
4544#define EDP_BLC_ENABLE (1 << 2)
4545#define PANEL_POWER_RESET (1 << 1)
4546#define PANEL_POWER_OFF (0 << 0)
4547#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004548
4549#define _PP_ON_DELAYS 0x61208
4550#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004551#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004552#define PANEL_PORT_SELECT_MASK (3 << 30)
4553#define PANEL_PORT_SELECT_LVDS (0 << 30)
4554#define PANEL_PORT_SELECT_DPA (1 << 30)
4555#define PANEL_PORT_SELECT_DPC (2 << 30)
4556#define PANEL_PORT_SELECT_DPD (3 << 30)
4557#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4558#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4559#define PANEL_POWER_UP_DELAY_SHIFT 16
4560#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4561#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4562
4563#define _PP_OFF_DELAYS 0x6120C
4564#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4565#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4566#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4567#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4568#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4569
4570#define _PP_DIVISOR 0x61210
4571#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4572#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4573#define PP_REFERENCE_DIVIDER_SHIFT 8
4574#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4575#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004576
4577/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004578#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004579#define PFIT_ENABLE (1 << 31)
4580#define PFIT_PIPE_MASK (3 << 29)
4581#define PFIT_PIPE_SHIFT 29
4582#define VERT_INTERP_DISABLE (0 << 10)
4583#define VERT_INTERP_BILINEAR (1 << 10)
4584#define VERT_INTERP_MASK (3 << 10)
4585#define VERT_AUTO_SCALE (1 << 9)
4586#define HORIZ_INTERP_DISABLE (0 << 6)
4587#define HORIZ_INTERP_BILINEAR (1 << 6)
4588#define HORIZ_INTERP_MASK (3 << 6)
4589#define HORIZ_AUTO_SCALE (1 << 5)
4590#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004591#define PFIT_FILTER_FUZZY (0 << 24)
4592#define PFIT_SCALING_AUTO (0 << 26)
4593#define PFIT_SCALING_PROGRAMMED (1 << 26)
4594#define PFIT_SCALING_PILLAR (2 << 26)
4595#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004596#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004597/* Pre-965 */
4598#define PFIT_VERT_SCALE_SHIFT 20
4599#define PFIT_VERT_SCALE_MASK 0xfff00000
4600#define PFIT_HORIZ_SCALE_SHIFT 4
4601#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4602/* 965+ */
4603#define PFIT_VERT_SCALE_SHIFT_965 16
4604#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4605#define PFIT_HORIZ_SCALE_SHIFT_965 0
4606#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004608#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004609
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004610#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4611#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004612#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4613 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004614
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004615#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4616#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004617#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4618 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004619
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004620#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4621#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004622#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4623 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004624
Jesse Barnes585fb112008-07-29 11:54:06 -07004625/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004626#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004627#define BLM_PWM_ENABLE (1 << 31)
4628#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4629#define BLM_PIPE_SELECT (1 << 29)
4630#define BLM_PIPE_SELECT_IVB (3 << 29)
4631#define BLM_PIPE_A (0 << 29)
4632#define BLM_PIPE_B (1 << 29)
4633#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004634#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4635#define BLM_TRANSCODER_B BLM_PIPE_B
4636#define BLM_TRANSCODER_C BLM_PIPE_C
4637#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004638#define BLM_PIPE(pipe) ((pipe) << 29)
4639#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4640#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4641#define BLM_PHASE_IN_ENABLE (1 << 25)
4642#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4643#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4644#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4645#define BLM_PHASE_IN_COUNT_SHIFT (8)
4646#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4647#define BLM_PHASE_IN_INCR_SHIFT (0)
4648#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004649#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004650/*
4651 * This is the most significant 15 bits of the number of backlight cycles in a
4652 * complete cycle of the modulated backlight control.
4653 *
4654 * The actual value is this field multiplied by two.
4655 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004656#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4657#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4658#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004659/*
4660 * This is the number of cycles out of the backlight modulation cycle for which
4661 * the backlight is on.
4662 *
4663 * This field must be no greater than the number of cycles in the complete
4664 * backlight modulation cycle.
4665 */
4666#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4667#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004668#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4669#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004671#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004672#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004673
Daniel Vetter7cf41602012-06-05 10:07:09 +02004674/* New registers for PCH-split platforms. Safe where new bits show up, the
4675 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004676#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4677#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004678
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004679#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004680
Daniel Vetter7cf41602012-06-05 10:07:09 +02004681/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4682 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004683#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004684#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004685#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4686#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004687#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004688
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004689#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004690#define UTIL_PIN_ENABLE (1 << 31)
4691
Sunil Kamath022e4e52015-09-30 22:34:57 +05304692#define UTIL_PIN_PIPE(x) ((x) << 29)
4693#define UTIL_PIN_PIPE_MASK (3 << 29)
4694#define UTIL_PIN_MODE_PWM (1 << 24)
4695#define UTIL_PIN_MODE_MASK (0xf << 24)
4696#define UTIL_PIN_POLARITY (1 << 22)
4697
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304698/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304699#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304700#define BXT_BLC_PWM_ENABLE (1 << 31)
4701#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304702#define _BXT_BLC_PWM_FREQ1 0xC8254
4703#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304704
Sunil Kamath022e4e52015-09-30 22:34:57 +05304705#define _BXT_BLC_PWM_CTL2 0xC8350
4706#define _BXT_BLC_PWM_FREQ2 0xC8354
4707#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304708
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004709#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304710 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004711#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304712 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004713#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304714 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304715
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004716#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004717#define PCH_GTC_ENABLE (1 << 31)
4718
Jesse Barnes585fb112008-07-29 11:54:06 -07004719/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004720#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004721/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004722# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004723/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004724# define TV_ENC_PIPE_SEL_SHIFT 30
4725# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4726# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004727/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004728# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004729/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004730# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004731/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004732# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004733/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004734# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4735# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004736/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004737# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004738/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004739# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004740/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004741# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004742/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004743# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004744/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004745# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004746/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004747# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004748/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004749# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004750/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004751# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004752/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004753# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004754/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004755 * Enables a fix for the 915GM only.
4756 *
4757 * Not sure what it does.
4758 */
4759# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004760/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004761# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004762# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004763/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004764# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004765/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004766# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004767/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004768# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004769/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004770# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004771/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004772# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004773/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004774# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004775/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004776# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004777/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004778# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004779/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004780# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004781/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004782 * This test mode forces the DACs to 50% of full output.
4783 *
4784 * This is used for load detection in combination with TVDAC_SENSE_MASK
4785 */
4786# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4787# define TV_TEST_MODE_MASK (7 << 0)
4788
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004789#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004790# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004791/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004792 * Reports that DAC state change logic has reported change (RO).
4793 *
4794 * This gets cleared when TV_DAC_STATE_EN is cleared
4795*/
4796# define TVDAC_STATE_CHG (1 << 31)
4797# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004798/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004799# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004800/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004801# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004802/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004803# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004804/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004805 * Enables DAC state detection logic, for load-based TV detection.
4806 *
4807 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4808 * to off, for load detection to work.
4809 */
4810# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004811/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004812# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004813/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004814# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004815/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004816# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004817/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004818# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004819/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004820# define ENC_TVDAC_SLEW_FAST (1 << 6)
4821# define DAC_A_1_3_V (0 << 4)
4822# define DAC_A_1_1_V (1 << 4)
4823# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004824# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004825# define DAC_B_1_3_V (0 << 2)
4826# define DAC_B_1_1_V (1 << 2)
4827# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004828# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004829# define DAC_C_1_3_V (0 << 0)
4830# define DAC_C_1_1_V (1 << 0)
4831# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004832# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004833
Ville Syrjälä646b4262014-04-25 20:14:30 +03004834/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004835 * CSC coefficients are stored in a floating point format with 9 bits of
4836 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4837 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4838 * -1 (0x3) being the only legal negative value.
4839 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004840#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004841# define TV_RY_MASK 0x07ff0000
4842# define TV_RY_SHIFT 16
4843# define TV_GY_MASK 0x00000fff
4844# define TV_GY_SHIFT 0
4845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004846#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004847# define TV_BY_MASK 0x07ff0000
4848# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004849/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004850 * Y attenuation for component video.
4851 *
4852 * Stored in 1.9 fixed point.
4853 */
4854# define TV_AY_MASK 0x000003ff
4855# define TV_AY_SHIFT 0
4856
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004857#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004858# define TV_RU_MASK 0x07ff0000
4859# define TV_RU_SHIFT 16
4860# define TV_GU_MASK 0x000007ff
4861# define TV_GU_SHIFT 0
4862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004863#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004864# define TV_BU_MASK 0x07ff0000
4865# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004866/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004867 * U attenuation for component video.
4868 *
4869 * Stored in 1.9 fixed point.
4870 */
4871# define TV_AU_MASK 0x000003ff
4872# define TV_AU_SHIFT 0
4873
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004874#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004875# define TV_RV_MASK 0x0fff0000
4876# define TV_RV_SHIFT 16
4877# define TV_GV_MASK 0x000007ff
4878# define TV_GV_SHIFT 0
4879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004880#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004881# define TV_BV_MASK 0x07ff0000
4882# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004883/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004884 * V attenuation for component video.
4885 *
4886 * Stored in 1.9 fixed point.
4887 */
4888# define TV_AV_MASK 0x000007ff
4889# define TV_AV_SHIFT 0
4890
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004891#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004892/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004893# define TV_BRIGHTNESS_MASK 0xff000000
4894# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004895/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004896# define TV_CONTRAST_MASK 0x00ff0000
4897# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004898/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004899# define TV_SATURATION_MASK 0x0000ff00
4900# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004901/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004902# define TV_HUE_MASK 0x000000ff
4903# define TV_HUE_SHIFT 0
4904
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004905#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004906/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004907# define TV_BLACK_LEVEL_MASK 0x01ff0000
4908# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004909/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004910# define TV_BLANK_LEVEL_MASK 0x000001ff
4911# define TV_BLANK_LEVEL_SHIFT 0
4912
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004913#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004914/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004915# define TV_HSYNC_END_MASK 0x1fff0000
4916# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004917/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004918# define TV_HTOTAL_MASK 0x00001fff
4919# define TV_HTOTAL_SHIFT 0
4920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004921#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004922/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004923# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004924/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004925# define TV_HBURST_START_SHIFT 16
4926# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004927/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004928# define TV_HBURST_LEN_SHIFT 0
4929# define TV_HBURST_LEN_MASK 0x0001fff
4930
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004931#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004932/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004933# define TV_HBLANK_END_SHIFT 16
4934# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004935/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004936# define TV_HBLANK_START_SHIFT 0
4937# define TV_HBLANK_START_MASK 0x0001fff
4938
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004939#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004940/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004941# define TV_NBR_END_SHIFT 16
4942# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004943/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004944# define TV_VI_END_F1_SHIFT 8
4945# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004946/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004947# define TV_VI_END_F2_SHIFT 0
4948# define TV_VI_END_F2_MASK 0x0000003f
4949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004950#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004951/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004952# define TV_VSYNC_LEN_MASK 0x07ff0000
4953# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004954/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004955 * number of half lines.
4956 */
4957# define TV_VSYNC_START_F1_MASK 0x00007f00
4958# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004959/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004960 * Offset of the start of vsync in field 2, measured in one less than the
4961 * number of half lines.
4962 */
4963# define TV_VSYNC_START_F2_MASK 0x0000007f
4964# define TV_VSYNC_START_F2_SHIFT 0
4965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004966#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004967/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004968# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004969/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004970# define TV_VEQ_LEN_MASK 0x007f0000
4971# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004972/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004973 * the number of half lines.
4974 */
4975# define TV_VEQ_START_F1_MASK 0x0007f00
4976# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004977/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004978 * Offset of the start of equalization in field 2, measured in one less than
4979 * the number of half lines.
4980 */
4981# define TV_VEQ_START_F2_MASK 0x000007f
4982# define TV_VEQ_START_F2_SHIFT 0
4983
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004984#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004985/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004986 * Offset to start of vertical colorburst, measured in one less than the
4987 * number of lines from vertical start.
4988 */
4989# define TV_VBURST_START_F1_MASK 0x003f0000
4990# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004991/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004992 * Offset to the end of vertical colorburst, measured in one less than the
4993 * number of lines from the start of NBR.
4994 */
4995# define TV_VBURST_END_F1_MASK 0x000000ff
4996# define TV_VBURST_END_F1_SHIFT 0
4997
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004998#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004999/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005000 * Offset to start of vertical colorburst, measured in one less than the
5001 * number of lines from vertical start.
5002 */
5003# define TV_VBURST_START_F2_MASK 0x003f0000
5004# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005005/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005006 * Offset to the end of vertical colorburst, measured in one less than the
5007 * number of lines from the start of NBR.
5008 */
5009# define TV_VBURST_END_F2_MASK 0x000000ff
5010# define TV_VBURST_END_F2_SHIFT 0
5011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005012#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005013/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005014 * Offset to start of vertical colorburst, measured in one less than the
5015 * number of lines from vertical start.
5016 */
5017# define TV_VBURST_START_F3_MASK 0x003f0000
5018# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005019/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005020 * Offset to the end of vertical colorburst, measured in one less than the
5021 * number of lines from the start of NBR.
5022 */
5023# define TV_VBURST_END_F3_MASK 0x000000ff
5024# define TV_VBURST_END_F3_SHIFT 0
5025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005026#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005027/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005028 * Offset to start of vertical colorburst, measured in one less than the
5029 * number of lines from vertical start.
5030 */
5031# define TV_VBURST_START_F4_MASK 0x003f0000
5032# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005033/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005034 * Offset to the end of vertical colorburst, measured in one less than the
5035 * number of lines from the start of NBR.
5036 */
5037# define TV_VBURST_END_F4_MASK 0x000000ff
5038# define TV_VBURST_END_F4_SHIFT 0
5039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005040#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005041/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005042# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005043/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005044# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005045/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005046# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005047/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005048# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005049/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005050# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005051/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005052# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005053/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005054# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005055/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005056# define TV_BURST_LEVEL_MASK 0x00ff0000
5057# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005058/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005059# define TV_SCDDA1_INC_MASK 0x00000fff
5060# define TV_SCDDA1_INC_SHIFT 0
5061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005062#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005063/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005064# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5065# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005066/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005067# define TV_SCDDA2_INC_MASK 0x00007fff
5068# define TV_SCDDA2_INC_SHIFT 0
5069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005070#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005071/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005072# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5073# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005074/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005075# define TV_SCDDA3_INC_MASK 0x00007fff
5076# define TV_SCDDA3_INC_SHIFT 0
5077
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005078#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005079/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005080# define TV_XPOS_MASK 0x1fff0000
5081# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005082/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005083# define TV_YPOS_MASK 0x00000fff
5084# define TV_YPOS_SHIFT 0
5085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005086#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005087/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005088# define TV_XSIZE_MASK 0x1fff0000
5089# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005090/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005091 * Vertical size of the display window, measured in pixels.
5092 *
5093 * Must be even for interlaced modes.
5094 */
5095# define TV_YSIZE_MASK 0x00000fff
5096# define TV_YSIZE_SHIFT 0
5097
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005098#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005099/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005100 * Enables automatic scaling calculation.
5101 *
5102 * If set, the rest of the registers are ignored, and the calculated values can
5103 * be read back from the register.
5104 */
5105# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005106/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005107 * Disables the vertical filter.
5108 *
5109 * This is required on modes more than 1024 pixels wide */
5110# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005111/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005112# define TV_VADAPT (1 << 28)
5113# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005114/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005115# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005116/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005117# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005118/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005119# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005120/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005121 * Sets the horizontal scaling factor.
5122 *
5123 * This should be the fractional part of the horizontal scaling factor divided
5124 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5125 *
5126 * (src width - 1) / ((oversample * dest width) - 1)
5127 */
5128# define TV_HSCALE_FRAC_MASK 0x00003fff
5129# define TV_HSCALE_FRAC_SHIFT 0
5130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005131#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005132/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005133 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5134 *
5135 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5136 */
5137# define TV_VSCALE_INT_MASK 0x00038000
5138# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005139/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005140 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5141 *
5142 * \sa TV_VSCALE_INT_MASK
5143 */
5144# define TV_VSCALE_FRAC_MASK 0x00007fff
5145# define TV_VSCALE_FRAC_SHIFT 0
5146
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005147#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005148/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005149 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5150 *
5151 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5152 *
5153 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5154 */
5155# define TV_VSCALE_IP_INT_MASK 0x00038000
5156# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005157/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005158 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5159 *
5160 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5161 *
5162 * \sa TV_VSCALE_IP_INT_MASK
5163 */
5164# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5165# define TV_VSCALE_IP_FRAC_SHIFT 0
5166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005167#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005168# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005169/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005170 * Specifies which field to send the CC data in.
5171 *
5172 * CC data is usually sent in field 0.
5173 */
5174# define TV_CC_FID_MASK (1 << 27)
5175# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005176/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005177# define TV_CC_HOFF_MASK 0x03ff0000
5178# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005179/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005180# define TV_CC_LINE_MASK 0x0000003f
5181# define TV_CC_LINE_SHIFT 0
5182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005183#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005184# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005185/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005186# define TV_CC_DATA_2_MASK 0x007f0000
5187# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005188/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005189# define TV_CC_DATA_1_MASK 0x0000007f
5190# define TV_CC_DATA_1_SHIFT 0
5191
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005192#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5193#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5194#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5195#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005196
Keith Packard040d87f2009-05-30 20:42:33 -07005197/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005198#define DP_A _MMIO(0x64000) /* eDP */
5199#define DP_B _MMIO(0x64100)
5200#define DP_C _MMIO(0x64200)
5201#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005202
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005203#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5204#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5205#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005206
Keith Packard040d87f2009-05-30 20:42:33 -07005207#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005208#define DP_PIPE_SEL_SHIFT 30
5209#define DP_PIPE_SEL_MASK (1 << 30)
5210#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5211#define DP_PIPE_SEL_SHIFT_IVB 29
5212#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5213#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5214#define DP_PIPE_SEL_SHIFT_CHV 16
5215#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5216#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005217
Keith Packard040d87f2009-05-30 20:42:33 -07005218/* Link training mode - select a suitable mode for each stage */
5219#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5220#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5221#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5222#define DP_LINK_TRAIN_OFF (3 << 28)
5223#define DP_LINK_TRAIN_MASK (3 << 28)
5224#define DP_LINK_TRAIN_SHIFT 28
5225
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005226/* CPT Link training mode */
5227#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5228#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5229#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5230#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5231#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5232#define DP_LINK_TRAIN_SHIFT_CPT 8
5233
Keith Packard040d87f2009-05-30 20:42:33 -07005234/* Signal voltages. These are mostly controlled by the other end */
5235#define DP_VOLTAGE_0_4 (0 << 25)
5236#define DP_VOLTAGE_0_6 (1 << 25)
5237#define DP_VOLTAGE_0_8 (2 << 25)
5238#define DP_VOLTAGE_1_2 (3 << 25)
5239#define DP_VOLTAGE_MASK (7 << 25)
5240#define DP_VOLTAGE_SHIFT 25
5241
5242/* Signal pre-emphasis levels, like voltages, the other end tells us what
5243 * they want
5244 */
5245#define DP_PRE_EMPHASIS_0 (0 << 22)
5246#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5247#define DP_PRE_EMPHASIS_6 (2 << 22)
5248#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5249#define DP_PRE_EMPHASIS_MASK (7 << 22)
5250#define DP_PRE_EMPHASIS_SHIFT 22
5251
5252/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005253#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005254#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005255#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005256
5257/* Mystic DPCD version 1.1 special mode */
5258#define DP_ENHANCED_FRAMING (1 << 18)
5259
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005260/* eDP */
5261#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005262#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005263#define DP_PLL_FREQ_MASK (3 << 16)
5264
Ville Syrjälä646b4262014-04-25 20:14:30 +03005265/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005266#define DP_PORT_REVERSAL (1 << 15)
5267
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005268/* eDP */
5269#define DP_PLL_ENABLE (1 << 14)
5270
Ville Syrjälä646b4262014-04-25 20:14:30 +03005271/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005272#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5273
5274#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005275#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005276
Ville Syrjälä646b4262014-04-25 20:14:30 +03005277/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005278#define DP_COLOR_RANGE_16_235 (1 << 8)
5279
Ville Syrjälä646b4262014-04-25 20:14:30 +03005280/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005281#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5282
Ville Syrjälä646b4262014-04-25 20:14:30 +03005283/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005284#define DP_SYNC_VS_HIGH (1 << 4)
5285#define DP_SYNC_HS_HIGH (1 << 3)
5286
Ville Syrjälä646b4262014-04-25 20:14:30 +03005287/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005288#define DP_DETECTED (1 << 2)
5289
Ville Syrjälä646b4262014-04-25 20:14:30 +03005290/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005291 * signal sink for DDC etc. Max packet size supported
5292 * is 20 bytes in each direction, hence the 5 fixed
5293 * data registers
5294 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005295#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5296#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5297#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5298#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5299#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5300#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005301
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005302#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5303#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5304#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5305#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5306#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5307#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005308
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005309#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5310#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5311#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5312#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5313#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5314#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005315
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005316#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5317#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5318#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5319#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5320#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5321#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005322
James Ausmusbb187e92018-06-11 17:25:12 -07005323#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5324#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5325#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5326#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5327#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5328#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5329
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005330#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5331#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5332#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5333#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5334#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5335#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5336
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005337#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5338#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005339
5340#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5341#define DP_AUX_CH_CTL_DONE (1 << 30)
5342#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5343#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5344#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5345#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5346#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005347#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005348#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5349#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5350#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5351#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5352#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5353#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5354#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5355#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5356#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5357#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5358#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5359#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5360#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305361#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5362#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5363#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005364#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305365#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005366#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005367
5368/*
5369 * Computing GMCH M and N values for the Display Port link
5370 *
5371 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5372 *
5373 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5374 *
5375 * The GMCH value is used internally
5376 *
5377 * bytes_per_pixel is the number of bytes coming out of the plane,
5378 * which is after the LUTs, so we want the bytes for our color format.
5379 * For our current usage, this is always 3, one byte for R, G and B.
5380 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005381#define _PIPEA_DATA_M_G4X 0x70050
5382#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005383
5384/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005385#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005386#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005387#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005388
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005389#define DATA_LINK_M_N_MASK (0xffffff)
5390#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005391
Daniel Vettere3b95f12013-05-03 11:49:49 +02005392#define _PIPEA_DATA_N_G4X 0x70054
5393#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005394#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5395
5396/*
5397 * Computing Link M and N values for the Display Port link
5398 *
5399 * Link M / N = pixel_clock / ls_clk
5400 *
5401 * (the DP spec calls pixel_clock the 'strm_clk')
5402 *
5403 * The Link value is transmitted in the Main Stream
5404 * Attributes and VB-ID.
5405 */
5406
Daniel Vettere3b95f12013-05-03 11:49:49 +02005407#define _PIPEA_LINK_M_G4X 0x70060
5408#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005409#define PIPEA_DP_LINK_M_MASK (0xffffff)
5410
Daniel Vettere3b95f12013-05-03 11:49:49 +02005411#define _PIPEA_LINK_N_G4X 0x70064
5412#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005413#define PIPEA_DP_LINK_N_MASK (0xffffff)
5414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005415#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5416#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5417#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5418#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005419
Jesse Barnes585fb112008-07-29 11:54:06 -07005420/* Display & cursor control */
5421
5422/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005423#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005424#define DSL_LINEMASK_GEN2 0x00000fff
5425#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005426#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01005427#define PIPECONF_ENABLE (1<<31)
5428#define PIPECONF_DISABLE 0
5429#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005430#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03005431#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00005432#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005433#define PIPECONF_SINGLE_WIDE 0
5434#define PIPECONF_PIPE_UNLOCKED 0
5435#define PIPECONF_PIPE_LOCKED (1<<25)
5436#define PIPECONF_PALETTE 0
5437#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07005438#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005439#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005440#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005441/* Note that pre-gen3 does not support interlaced display directly. Panel
5442 * fitting must be disabled on pre-ilk for interlaced. */
5443#define PIPECONF_PROGRESSIVE (0 << 21)
5444#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5445#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5446#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5447#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5448/* Ironlake and later have a complete new set of values for interlaced. PFIT
5449 * means panel fitter required, PF means progressive fetch, DBL means power
5450 * saving pixel doubling. */
5451#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5452#define PIPECONF_INTERLACED_ILK (3 << 21)
5453#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5454#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005455#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305456#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07005457#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305458#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005459#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005460#define PIPECONF_BPC_MASK (0x7 << 5)
5461#define PIPECONF_8BPC (0<<5)
5462#define PIPECONF_10BPC (1<<5)
5463#define PIPECONF_6BPC (2<<5)
5464#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005465#define PIPECONF_DITHER_EN (1<<4)
5466#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5467#define PIPECONF_DITHER_TYPE_SP (0<<2)
5468#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5469#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5470#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005471#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07005472#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02005473#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005474#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5475#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005476#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07005477#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005478#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005479#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5480#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5481#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5482#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02005483#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07005484#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5485#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5486#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02005487#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005488#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07005489#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5490#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005491#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07005492#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005493#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07005494#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02005495#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5496#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07005497#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5498#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005499#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07005500#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02005501#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07005502#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5503#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5504#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5505#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02005506#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005507#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07005508#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5509#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02005510#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005511#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07005512#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5513#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005514#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07005515#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005516#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005517#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5518
Imre Deak755e9012014-02-10 18:42:47 +02005519#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5520#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5521
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005522#define PIPE_A_OFFSET 0x70000
5523#define PIPE_B_OFFSET 0x71000
5524#define PIPE_C_OFFSET 0x72000
5525#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005526/*
5527 * There's actually no pipe EDP. Some pipe registers have
5528 * simply shifted from the pipe to the transcoder, while
5529 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5530 * to access such registers in transcoder EDP.
5531 */
5532#define PIPE_EDP_OFFSET 0x7f000
5533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005534#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005535 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5536 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005537
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005538#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5539#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5540#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5541#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5542#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005543
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005544#define _PIPE_MISC_A 0x70030
5545#define _PIPE_MISC_B 0x71030
Shashank Sharmab22ca992017-07-24 19:19:32 +05305546#define PIPEMISC_YUV420_ENABLE (1<<27)
5547#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5548#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005549#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5550#define PIPEMISC_DITHER_8_BPC (0<<5)
5551#define PIPEMISC_DITHER_10_BPC (1<<5)
5552#define PIPEMISC_DITHER_6_BPC (2<<5)
5553#define PIPEMISC_DITHER_12_BPC (3<<5)
5554#define PIPEMISC_DITHER_ENABLE (1<<4)
5555#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5556#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005557#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005559#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07005560#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005561#define PIPEB_HLINE_INT_EN (1<<28)
5562#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02005563#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5564#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5565#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005566#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07005567#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005568#define PIPEA_HLINE_INT_EN (1<<20)
5569#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005570#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5571#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005572#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005573#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5574#define PIPEC_HLINE_INT_EN (1<<12)
5575#define PIPEC_VBLANK_INT_EN (1<<11)
5576#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5577#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5578#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005580#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005581#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5582#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5583#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5584#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005585#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5586#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5587#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5588#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5589#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5590#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5591#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5592#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5593#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005594#define DPINVGTT_EN_MASK_CHV 0xfff0000
5595#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5596#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5597#define PLANEC_INVALID_GTT_STATUS (1<<9)
5598#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005599#define CURSORB_INVALID_GTT_STATUS (1<<7)
5600#define CURSORA_INVALID_GTT_STATUS (1<<6)
5601#define SPRITED_INVALID_GTT_STATUS (1<<5)
5602#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5603#define PLANEB_INVALID_GTT_STATUS (1<<3)
5604#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5605#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5606#define PLANEA_INVALID_GTT_STATUS (1<<0)
5607#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005608#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005610#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005611#define DSPARB_CSTART_MASK (0x7f << 7)
5612#define DSPARB_CSTART_SHIFT 7
5613#define DSPARB_BSTART_MASK (0x7f)
5614#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005615#define DSPARB_BEND_SHIFT 9 /* on 855 */
5616#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005617#define DSPARB_SPRITEA_SHIFT_VLV 0
5618#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5619#define DSPARB_SPRITEB_SHIFT_VLV 8
5620#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5621#define DSPARB_SPRITEC_SHIFT_VLV 16
5622#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5623#define DSPARB_SPRITED_SHIFT_VLV 24
5624#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005625#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005626#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5627#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5628#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5629#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5630#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5631#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5632#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5633#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5634#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5635#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5636#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5637#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005638#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005639#define DSPARB_SPRITEE_SHIFT_VLV 0
5640#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5641#define DSPARB_SPRITEF_SHIFT_VLV 8
5642#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005643
Ville Syrjälä0a560672014-06-11 16:51:18 +03005644/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005645#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005646#define DSPFW_SR_SHIFT 23
5647#define DSPFW_SR_MASK (0x1ff<<23)
5648#define DSPFW_CURSORB_SHIFT 16
5649#define DSPFW_CURSORB_MASK (0x3f<<16)
5650#define DSPFW_PLANEB_SHIFT 8
5651#define DSPFW_PLANEB_MASK (0x7f<<8)
5652#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5653#define DSPFW_PLANEA_SHIFT 0
5654#define DSPFW_PLANEA_MASK (0x7f<<0)
5655#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005656#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005657#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5658#define DSPFW_FBC_SR_SHIFT 28
5659#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5660#define DSPFW_FBC_HPLL_SR_SHIFT 24
5661#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5662#define DSPFW_SPRITEB_SHIFT (16)
5663#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5664#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5665#define DSPFW_CURSORA_SHIFT 8
5666#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005667#define DSPFW_PLANEC_OLD_SHIFT 0
5668#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005669#define DSPFW_SPRITEA_SHIFT 0
5670#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5671#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005672#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005673#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005674#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005675#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005676#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5677#define DSPFW_HPLL_CURSOR_SHIFT 16
5678#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005679#define DSPFW_HPLL_SR_SHIFT 0
5680#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5681
5682/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005683#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005684#define DSPFW_SPRITEB_WM1_SHIFT 16
5685#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5686#define DSPFW_CURSORA_WM1_SHIFT 8
5687#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5688#define DSPFW_SPRITEA_WM1_SHIFT 0
5689#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005690#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005691#define DSPFW_PLANEB_WM1_SHIFT 24
5692#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5693#define DSPFW_PLANEA_WM1_SHIFT 16
5694#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5695#define DSPFW_CURSORB_WM1_SHIFT 8
5696#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5697#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5698#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005699#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005700#define DSPFW_SR_WM1_SHIFT 0
5701#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005702#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5703#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005704#define DSPFW_SPRITED_WM1_SHIFT 24
5705#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5706#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005707#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005708#define DSPFW_SPRITEC_WM1_SHIFT 8
5709#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5710#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005711#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005712#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005713#define DSPFW_SPRITEF_WM1_SHIFT 24
5714#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5715#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005716#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005717#define DSPFW_SPRITEE_WM1_SHIFT 8
5718#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5719#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005720#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005721#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005722#define DSPFW_PLANEC_WM1_SHIFT 24
5723#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5724#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005725#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005726#define DSPFW_CURSORC_WM1_SHIFT 8
5727#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5728#define DSPFW_CURSORC_SHIFT 0
5729#define DSPFW_CURSORC_MASK (0x3f<<0)
5730
5731/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005732#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005733#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005734#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005735#define DSPFW_SPRITEF_HI_SHIFT 23
5736#define DSPFW_SPRITEF_HI_MASK (1<<23)
5737#define DSPFW_SPRITEE_HI_SHIFT 22
5738#define DSPFW_SPRITEE_HI_MASK (1<<22)
5739#define DSPFW_PLANEC_HI_SHIFT 21
5740#define DSPFW_PLANEC_HI_MASK (1<<21)
5741#define DSPFW_SPRITED_HI_SHIFT 20
5742#define DSPFW_SPRITED_HI_MASK (1<<20)
5743#define DSPFW_SPRITEC_HI_SHIFT 16
5744#define DSPFW_SPRITEC_HI_MASK (1<<16)
5745#define DSPFW_PLANEB_HI_SHIFT 12
5746#define DSPFW_PLANEB_HI_MASK (1<<12)
5747#define DSPFW_SPRITEB_HI_SHIFT 8
5748#define DSPFW_SPRITEB_HI_MASK (1<<8)
5749#define DSPFW_SPRITEA_HI_SHIFT 4
5750#define DSPFW_SPRITEA_HI_MASK (1<<4)
5751#define DSPFW_PLANEA_HI_SHIFT 0
5752#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005753#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005754#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005755#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005756#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5757#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5758#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5759#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5760#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5761#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5762#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5763#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5764#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5765#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5766#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5767#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5768#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5769#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5770#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5771#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5772#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5773#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005774
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005775/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005776#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005777#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305778#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005779#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005780#define DDL_PRECISION_HIGH (1<<7)
5781#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305782#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005784#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005785#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005786#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005787
Ville Syrjäläc2317752016-03-15 16:39:56 +02005788#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Ville Syrjälädfa311f2017-09-13 17:08:54 +03005789#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005790
Shaohua Li7662c8b2009-06-26 11:23:55 +08005791/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005792#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005793#define I915_FIFO_LINE_SIZE 64
5794#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005795
Jesse Barnesceb04242012-03-28 13:39:22 -07005796#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005797#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005798#define I965_FIFO_SIZE 512
5799#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005800#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005801#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005802#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005803
Jesse Barnesceb04242012-03-28 13:39:22 -07005804#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005805#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005806#define I915_MAX_WM 0x3f
5807
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005808#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5809#define PINEVIEW_FIFO_LINE_SIZE 64
5810#define PINEVIEW_MAX_WM 0x1ff
5811#define PINEVIEW_DFT_WM 0x3f
5812#define PINEVIEW_DFT_HPLLOFF_WM 0
5813#define PINEVIEW_GUARD_WM 10
5814#define PINEVIEW_CURSOR_FIFO 64
5815#define PINEVIEW_CURSOR_MAX_WM 0x3f
5816#define PINEVIEW_CURSOR_DFT_WM 0
5817#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005818
Jesse Barnesceb04242012-03-28 13:39:22 -07005819#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005820#define I965_CURSOR_FIFO 64
5821#define I965_CURSOR_MAX_WM 32
5822#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005823
Pradeep Bhatfae12672014-11-04 17:06:39 +00005824/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005825#define _CUR_WM_A_0 0x70140
5826#define _CUR_WM_B_0 0x71140
5827#define _PLANE_WM_1_A_0 0x70240
5828#define _PLANE_WM_1_B_0 0x71240
5829#define _PLANE_WM_2_A_0 0x70340
5830#define _PLANE_WM_2_B_0 0x71340
5831#define _PLANE_WM_TRANS_1_A_0 0x70268
5832#define _PLANE_WM_TRANS_1_B_0 0x71268
5833#define _PLANE_WM_TRANS_2_A_0 0x70368
5834#define _PLANE_WM_TRANS_2_B_0 0x71368
5835#define _CUR_WM_TRANS_A_0 0x70168
5836#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005837#define PLANE_WM_EN (1 << 31)
5838#define PLANE_WM_LINES_SHIFT 14
5839#define PLANE_WM_LINES_MASK 0x1f
5840#define PLANE_WM_BLOCKS_MASK 0x3ff
5841
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005842#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005843#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5844#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005845
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005846#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5847#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005848#define _PLANE_WM_BASE(pipe, plane) \
5849 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5850#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005851 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005852#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005853 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005854#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005855 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005856#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005857 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005858
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005859/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005860#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005861#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005862#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005863#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005864#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005865#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005866
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005867#define WM0_PIPEB_ILK _MMIO(0x45104)
5868#define WM0_PIPEC_IVB _MMIO(0x45200)
5869#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005870#define WM1_LP_SR_EN (1<<31)
5871#define WM1_LP_LATENCY_SHIFT 24
5872#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005873#define WM1_LP_FBC_MASK (0xf<<20)
5874#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005875#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005876#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005877#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005878#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005879#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005880#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005881#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005882#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005883#define WM1S_LP_ILK _MMIO(0x45120)
5884#define WM2S_LP_IVB _MMIO(0x45124)
5885#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005886#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005887
Paulo Zanonicca32e92013-05-31 11:45:06 -03005888#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5889 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5890 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5891
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005892/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005893#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005894#define MLTR_WM1_SHIFT 0
5895#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005896/* the unit of memory self-refresh latency time is 0.5us */
5897#define ILK_SRLT_MASK 0x3f
5898
Yuanhan Liu13982612010-12-15 15:42:31 +08005899
5900/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005901#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005902#define SSKPD_WM_MASK 0x3f
5903#define SSKPD_WM0_SHIFT 0
5904#define SSKPD_WM1_SHIFT 8
5905#define SSKPD_WM2_SHIFT 16
5906#define SSKPD_WM3_SHIFT 24
5907
Jesse Barnes585fb112008-07-29 11:54:06 -07005908/*
5909 * The two pipe frame counter registers are not synchronized, so
5910 * reading a stable value is somewhat tricky. The following code
5911 * should work:
5912 *
5913 * do {
5914 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5915 * PIPE_FRAME_HIGH_SHIFT;
5916 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5917 * PIPE_FRAME_LOW_SHIFT);
5918 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5919 * PIPE_FRAME_HIGH_SHIFT);
5920 * } while (high1 != high2);
5921 * frame = (high1 << 8) | low1;
5922 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005923#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005924#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5925#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005926#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005927#define PIPE_FRAME_LOW_MASK 0xff000000
5928#define PIPE_FRAME_LOW_SHIFT 24
5929#define PIPE_PIXEL_MASK 0x00ffffff
5930#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005931/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005932#define _PIPEA_FRMCOUNT_G4X 0x70040
5933#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005934#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5935#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005936
5937/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005938#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005939/* Old style CUR*CNTR flags (desktop 8xx) */
5940#define CURSOR_ENABLE 0x80000000
5941#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005942#define CURSOR_STRIDE_SHIFT 28
5943#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04005944#define CURSOR_FORMAT_SHIFT 24
5945#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5946#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5947#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5948#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5949#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5950#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5951/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02005952#define MCURSOR_MODE 0x27
5953#define MCURSOR_MODE_DISABLE 0x00
5954#define MCURSOR_MODE_128_32B_AX 0x02
5955#define MCURSOR_MODE_256_32B_AX 0x03
5956#define MCURSOR_MODE_64_32B_AX 0x07
5957#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
5958#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
5959#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02005960#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
5961#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03005962#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005963#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02005964#define MCURSOR_PIPE_CSC_ENABLE (1<<24)
5965#define MCURSOR_ROTATE_180 (1<<15)
5966#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005967#define _CURABASE 0x70084
5968#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005969#define CURSOR_POS_MASK 0x007FF
5970#define CURSOR_POS_SIGN 0x8000
5971#define CURSOR_X_SHIFT 0
5972#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03005973#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5974#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5975#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07005976#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005977#define _CURBCNTR 0x700c0
5978#define _CURBBASE 0x700c4
5979#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005980
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005981#define _CURBCNTR_IVB 0x71080
5982#define _CURBBASE_IVB 0x71084
5983#define _CURBPOS_IVB 0x71088
5984
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005985#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005986 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5987 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005988
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005989#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5990#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5991#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03005992#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07005993#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005994
5995#define CURSOR_A_OFFSET 0x70080
5996#define CURSOR_B_OFFSET 0x700c0
5997#define CHV_CURSOR_C_OFFSET 0x700e0
5998#define IVB_CURSOR_B_OFFSET 0x71080
5999#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006000
Jesse Barnes585fb112008-07-29 11:54:06 -07006001/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006002#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07006003#define DISPLAY_PLANE_ENABLE (1<<31)
6004#define DISPLAY_PLANE_DISABLE 0
6005#define DISPPLANE_GAMMA_ENABLE (1<<30)
6006#define DISPPLANE_GAMMA_DISABLE 0
6007#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02006008#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07006009#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02006010#define DISPPLANE_BGRA555 (0x3<<26)
6011#define DISPPLANE_BGRX555 (0x4<<26)
6012#define DISPPLANE_BGRX565 (0x5<<26)
6013#define DISPPLANE_BGRX888 (0x6<<26)
6014#define DISPPLANE_BGRA888 (0x7<<26)
6015#define DISPPLANE_RGBX101010 (0x8<<26)
6016#define DISPPLANE_RGBA101010 (0x9<<26)
6017#define DISPPLANE_BGRX101010 (0xa<<26)
6018#define DISPPLANE_RGBX161616 (0xc<<26)
6019#define DISPPLANE_RGBX888 (0xe<<26)
6020#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07006021#define DISPPLANE_STEREO_ENABLE (1<<25)
6022#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006023#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08006024#define DISPPLANE_SEL_PIPE_SHIFT 24
6025#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Ville Syrjäläd509e282017-03-27 21:55:32 +03006026#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07006027#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
6028#define DISPPLANE_SRC_KEY_DISABLE 0
6029#define DISPPLANE_LINE_DOUBLE (1<<20)
6030#define DISPPLANE_NO_LINE_DOUBLE 0
6031#define DISPPLANE_STEREO_POLARITY_FIRST 0
6032#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006033#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
6034#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006035#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07006036#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006037#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006038#define _DSPAADDR 0x70184
6039#define _DSPASTRIDE 0x70188
6040#define _DSPAPOS 0x7018C /* reserved */
6041#define _DSPASIZE 0x70190
6042#define _DSPASURF 0x7019C /* 965+ only */
6043#define _DSPATILEOFF 0x701A4 /* 965+ only */
6044#define _DSPAOFFSET 0x701A4 /* HSW */
6045#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006047#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6048#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6049#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6050#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6051#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6052#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6053#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6054#define DSPLINOFF(plane) DSPADDR(plane)
6055#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6056#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006057
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006058/* CHV pipe B blender and primary plane */
6059#define _CHV_BLEND_A 0x60a00
6060#define CHV_BLEND_LEGACY (0<<30)
6061#define CHV_BLEND_ANDROID (1<<30)
6062#define CHV_BLEND_MPO (2<<30)
6063#define CHV_BLEND_MASK (3<<30)
6064#define _CHV_CANVAS_A 0x60a04
6065#define _PRIMPOS_A 0x60a08
6066#define _PRIMSIZE_A 0x60a0c
6067#define _PRIMCNSTALPHA_A 0x60a10
6068#define PRIM_CONST_ALPHA_ENABLE (1<<31)
6069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006070#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6071#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6072#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6073#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6074#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006075
Armin Reese446f2542012-03-30 16:20:16 -07006076/* Display/Sprite base address macros */
6077#define DISP_BASEADDR_MASK (0xfffff000)
6078#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
6079#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006080
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006081/*
6082 * VBIOS flags
6083 * gen2:
6084 * [00:06] alm,mgm
6085 * [10:16] all
6086 * [30:32] alm,mgm
6087 * gen3+:
6088 * [00:0f] all
6089 * [10:1f] all
6090 * [30:32] all
6091 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006092#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6093#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6094#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6095#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006096
6097/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006098#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6099#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6100#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006101#define _PIPEBFRAMEHIGH 0x71040
6102#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006103#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6104#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006105
Jesse Barnes585fb112008-07-29 11:54:06 -07006106
6107/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006108#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07006109#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
6110#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6111#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6112#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006113#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6114#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6115#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6116#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6117#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6118#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6119#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6120#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006121
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006122/* Sprite A control */
6123#define _DVSACNTR 0x72180
6124#define DVS_ENABLE (1<<31)
6125#define DVS_GAMMA_ENABLE (1<<30)
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006126#define DVS_YUV_RANGE_CORRECTION_DISABLE (1<<27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006127#define DVS_PIXFORMAT_MASK (3<<25)
6128#define DVS_FORMAT_YUV422 (0<<25)
6129#define DVS_FORMAT_RGBX101010 (1<<25)
6130#define DVS_FORMAT_RGBX888 (2<<25)
6131#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006132#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006133#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08006134#define DVS_RGB_ORDER_XBGR (1<<20)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006135#define DVS_YUV_FORMAT_BT709 (1<<18)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006136#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
6137#define DVS_YUV_ORDER_YUYV (0<<16)
6138#define DVS_YUV_ORDER_UYVY (1<<16)
6139#define DVS_YUV_ORDER_YVYU (2<<16)
6140#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306141#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006142#define DVS_DEST_KEY (1<<2)
6143#define DVS_TRICKLE_FEED_DISABLE (1<<14)
6144#define DVS_TILED (1<<10)
6145#define _DVSALINOFF 0x72184
6146#define _DVSASTRIDE 0x72188
6147#define _DVSAPOS 0x7218c
6148#define _DVSASIZE 0x72190
6149#define _DVSAKEYVAL 0x72194
6150#define _DVSAKEYMSK 0x72198
6151#define _DVSASURF 0x7219c
6152#define _DVSAKEYMAXVAL 0x721a0
6153#define _DVSATILEOFF 0x721a4
6154#define _DVSASURFLIVE 0x721ac
6155#define _DVSASCALE 0x72204
6156#define DVS_SCALE_ENABLE (1<<31)
6157#define DVS_FILTER_MASK (3<<29)
6158#define DVS_FILTER_MEDIUM (0<<29)
6159#define DVS_FILTER_ENHANCING (1<<29)
6160#define DVS_FILTER_SOFTENING (2<<29)
6161#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6162#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
6163#define _DVSAGAMC 0x72300
6164
6165#define _DVSBCNTR 0x73180
6166#define _DVSBLINOFF 0x73184
6167#define _DVSBSTRIDE 0x73188
6168#define _DVSBPOS 0x7318c
6169#define _DVSBSIZE 0x73190
6170#define _DVSBKEYVAL 0x73194
6171#define _DVSBKEYMSK 0x73198
6172#define _DVSBSURF 0x7319c
6173#define _DVSBKEYMAXVAL 0x731a0
6174#define _DVSBTILEOFF 0x731a4
6175#define _DVSBSURFLIVE 0x731ac
6176#define _DVSBSCALE 0x73204
6177#define _DVSBGAMC 0x73300
6178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006179#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6180#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6181#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6182#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6183#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6184#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6185#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6186#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6187#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6188#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6189#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6190#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006191
6192#define _SPRA_CTL 0x70280
6193#define SPRITE_ENABLE (1<<31)
6194#define SPRITE_GAMMA_ENABLE (1<<30)
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006195#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1<<28)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006196#define SPRITE_PIXFORMAT_MASK (7<<25)
6197#define SPRITE_FORMAT_YUV422 (0<<25)
6198#define SPRITE_FORMAT_RGBX101010 (1<<25)
6199#define SPRITE_FORMAT_RGBX888 (2<<25)
6200#define SPRITE_FORMAT_RGBX161616 (3<<25)
6201#define SPRITE_FORMAT_YUV444 (4<<25)
6202#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006203#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006204#define SPRITE_SOURCE_KEY (1<<22)
6205#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
6206#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006207#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006208#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
6209#define SPRITE_YUV_ORDER_YUYV (0<<16)
6210#define SPRITE_YUV_ORDER_UYVY (1<<16)
6211#define SPRITE_YUV_ORDER_YVYU (2<<16)
6212#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306213#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006214#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
6215#define SPRITE_INT_GAMMA_ENABLE (1<<13)
6216#define SPRITE_TILED (1<<10)
6217#define SPRITE_DEST_KEY (1<<2)
6218#define _SPRA_LINOFF 0x70284
6219#define _SPRA_STRIDE 0x70288
6220#define _SPRA_POS 0x7028c
6221#define _SPRA_SIZE 0x70290
6222#define _SPRA_KEYVAL 0x70294
6223#define _SPRA_KEYMSK 0x70298
6224#define _SPRA_SURF 0x7029c
6225#define _SPRA_KEYMAX 0x702a0
6226#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006227#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006228#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006229#define _SPRA_SCALE 0x70304
6230#define SPRITE_SCALE_ENABLE (1<<31)
6231#define SPRITE_FILTER_MASK (3<<29)
6232#define SPRITE_FILTER_MEDIUM (0<<29)
6233#define SPRITE_FILTER_ENHANCING (1<<29)
6234#define SPRITE_FILTER_SOFTENING (2<<29)
6235#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6236#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6237#define _SPRA_GAMC 0x70400
6238
6239#define _SPRB_CTL 0x71280
6240#define _SPRB_LINOFF 0x71284
6241#define _SPRB_STRIDE 0x71288
6242#define _SPRB_POS 0x7128c
6243#define _SPRB_SIZE 0x71290
6244#define _SPRB_KEYVAL 0x71294
6245#define _SPRB_KEYMSK 0x71298
6246#define _SPRB_SURF 0x7129c
6247#define _SPRB_KEYMAX 0x712a0
6248#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006249#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006250#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006251#define _SPRB_SCALE 0x71304
6252#define _SPRB_GAMC 0x71400
6253
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006254#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6255#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6256#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6257#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6258#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6259#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6260#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6261#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6262#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6263#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6264#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6265#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6266#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6267#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006268
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006269#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006270#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08006271#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006272#define SP_PIXFORMAT_MASK (0xf<<26)
6273#define SP_FORMAT_YUV422 (0<<26)
6274#define SP_FORMAT_BGR565 (5<<26)
6275#define SP_FORMAT_BGRX8888 (6<<26)
6276#define SP_FORMAT_BGRA8888 (7<<26)
6277#define SP_FORMAT_RGBX1010102 (8<<26)
6278#define SP_FORMAT_RGBA1010102 (9<<26)
6279#define SP_FORMAT_RGBX8888 (0xe<<26)
6280#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006281#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006282#define SP_SOURCE_KEY (1<<22)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006283#define SP_YUV_FORMAT_BT709 (1<<18)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006284#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6285#define SP_YUV_ORDER_YUYV (0<<16)
6286#define SP_YUV_ORDER_UYVY (1<<16)
6287#define SP_YUV_ORDER_YVYU (2<<16)
6288#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306289#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006290#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006291#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006292#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6293#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6294#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6295#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6296#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6297#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6298#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6299#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6300#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6301#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006302#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006303#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6304#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6305#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6306#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6307#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6308#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006309#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006310
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006311#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6312#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6313#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6314#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6315#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6316#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6317#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6318#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6319#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6320#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6321#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006322#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6323#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006324#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006325
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006326#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6327 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6328
6329#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6330#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6331#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6332#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6333#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6334#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6335#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6336#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6337#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6338#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6339#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006340#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6341#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006342#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006343
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006344/*
6345 * CHV pipe B sprite CSC
6346 *
6347 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6348 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6349 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6350 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006351#define _MMIO_CHV_SPCSC(plane_id, reg) \
6352 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6353
6354#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6355#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6356#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006357#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6358#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6359
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006360#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6361#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6362#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6363#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6364#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006365#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6366#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6367
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006368#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6369#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6370#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006371#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6372#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6373
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006374#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6375#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6376#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006377#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6378#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6379
Damien Lespiau70d21f02013-07-03 21:06:04 +01006380/* Skylake plane registers */
6381
6382#define _PLANE_CTL_1_A 0x70180
6383#define _PLANE_CTL_2_A 0x70280
6384#define _PLANE_CTL_3_A 0x70380
6385#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006386#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006387#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006388/*
6389 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6390 * expanded to include bit 23 as well. However, the shift-24 based values
6391 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6392 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006393#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6394#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6395#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6396#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6397#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6398#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6399#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6400#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6401#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006402#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006403#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006404#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6405#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6406#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006407#define PLANE_CTL_ORDER_BGRX (0 << 20)
6408#define PLANE_CTL_ORDER_RGBX (1 << 20)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006409#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006410#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6411#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6412#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6413#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6414#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6415#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6416#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006417#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006418#define PLANE_CTL_TILED_MASK (0x7 << 10)
6419#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6420#define PLANE_CTL_TILED_X ( 1 << 10)
6421#define PLANE_CTL_TILED_Y ( 4 << 10)
6422#define PLANE_CTL_TILED_YF ( 5 << 10)
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08006423#define PLANE_CTL_FLIP_HORIZONTAL ( 1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006424#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006425#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6426#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6427#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006428#define PLANE_CTL_ROTATE_MASK 0x3
6429#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306430#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006431#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306432#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006433#define _PLANE_STRIDE_1_A 0x70188
6434#define _PLANE_STRIDE_2_A 0x70288
6435#define _PLANE_STRIDE_3_A 0x70388
6436#define _PLANE_POS_1_A 0x7018c
6437#define _PLANE_POS_2_A 0x7028c
6438#define _PLANE_POS_3_A 0x7038c
6439#define _PLANE_SIZE_1_A 0x70190
6440#define _PLANE_SIZE_2_A 0x70290
6441#define _PLANE_SIZE_3_A 0x70390
6442#define _PLANE_SURF_1_A 0x7019c
6443#define _PLANE_SURF_2_A 0x7029c
6444#define _PLANE_SURF_3_A 0x7039c
6445#define _PLANE_OFFSET_1_A 0x701a4
6446#define _PLANE_OFFSET_2_A 0x702a4
6447#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006448#define _PLANE_KEYVAL_1_A 0x70194
6449#define _PLANE_KEYVAL_2_A 0x70294
6450#define _PLANE_KEYMSK_1_A 0x70198
6451#define _PLANE_KEYMSK_2_A 0x70298
6452#define _PLANE_KEYMAX_1_A 0x701a0
6453#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006454#define _PLANE_AUX_DIST_1_A 0x701c0
6455#define _PLANE_AUX_DIST_2_A 0x702c0
6456#define _PLANE_AUX_OFFSET_1_A 0x701c4
6457#define _PLANE_AUX_OFFSET_2_A 0x702c4
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006458#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6459#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6460#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006461#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006462#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmus077ef1f2018-03-28 14:57:56 -07006463#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006464#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6465#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6466#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6467#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6468#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006469#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006470#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6471#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6472#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6473#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006474#define _PLANE_BUF_CFG_1_A 0x7027c
6475#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006476#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6477#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006478
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006479
Damien Lespiau70d21f02013-07-03 21:06:04 +01006480#define _PLANE_CTL_1_B 0x71180
6481#define _PLANE_CTL_2_B 0x71280
6482#define _PLANE_CTL_3_B 0x71380
6483#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6484#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6485#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6486#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006487 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006488
6489#define _PLANE_STRIDE_1_B 0x71188
6490#define _PLANE_STRIDE_2_B 0x71288
6491#define _PLANE_STRIDE_3_B 0x71388
6492#define _PLANE_STRIDE_1(pipe) \
6493 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6494#define _PLANE_STRIDE_2(pipe) \
6495 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6496#define _PLANE_STRIDE_3(pipe) \
6497 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6498#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006499 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006500
6501#define _PLANE_POS_1_B 0x7118c
6502#define _PLANE_POS_2_B 0x7128c
6503#define _PLANE_POS_3_B 0x7138c
6504#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6505#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6506#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6507#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006508 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006509
6510#define _PLANE_SIZE_1_B 0x71190
6511#define _PLANE_SIZE_2_B 0x71290
6512#define _PLANE_SIZE_3_B 0x71390
6513#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6514#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6515#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6516#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006517 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006518
6519#define _PLANE_SURF_1_B 0x7119c
6520#define _PLANE_SURF_2_B 0x7129c
6521#define _PLANE_SURF_3_B 0x7139c
6522#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6523#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6524#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6525#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006526 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006527
6528#define _PLANE_OFFSET_1_B 0x711a4
6529#define _PLANE_OFFSET_2_B 0x712a4
6530#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6531#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6532#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006533 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006534
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006535#define _PLANE_KEYVAL_1_B 0x71194
6536#define _PLANE_KEYVAL_2_B 0x71294
6537#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6538#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6539#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006540 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006541
6542#define _PLANE_KEYMSK_1_B 0x71198
6543#define _PLANE_KEYMSK_2_B 0x71298
6544#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6545#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6546#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006547 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006548
6549#define _PLANE_KEYMAX_1_B 0x711a0
6550#define _PLANE_KEYMAX_2_B 0x712a0
6551#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6552#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6553#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006554 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006555
Damien Lespiau8211bd52014-11-04 17:06:44 +00006556#define _PLANE_BUF_CFG_1_B 0x7127c
6557#define _PLANE_BUF_CFG_2_B 0x7137c
Mahesh Kumar37cde112018-04-26 19:55:17 +05306558#define SKL_DDB_ENTRY_MASK 0x3FF
6559#define ICL_DDB_ENTRY_MASK 0x7FF
6560#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006561#define _PLANE_BUF_CFG_1(pipe) \
6562 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6563#define _PLANE_BUF_CFG_2(pipe) \
6564 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6565#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006566 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006567
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006568#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6569#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6570#define _PLANE_NV12_BUF_CFG_1(pipe) \
6571 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6572#define _PLANE_NV12_BUF_CFG_2(pipe) \
6573 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6574#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006575 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006576
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006577#define _PLANE_AUX_DIST_1_B 0x711c0
6578#define _PLANE_AUX_DIST_2_B 0x712c0
6579#define _PLANE_AUX_DIST_1(pipe) \
6580 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6581#define _PLANE_AUX_DIST_2(pipe) \
6582 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6583#define PLANE_AUX_DIST(pipe, plane) \
6584 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6585
6586#define _PLANE_AUX_OFFSET_1_B 0x711c4
6587#define _PLANE_AUX_OFFSET_2_B 0x712c4
6588#define _PLANE_AUX_OFFSET_1(pipe) \
6589 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6590#define _PLANE_AUX_OFFSET_2(pipe) \
6591 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6592#define PLANE_AUX_OFFSET(pipe, plane) \
6593 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6594
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006595#define _PLANE_COLOR_CTL_1_B 0x711CC
6596#define _PLANE_COLOR_CTL_2_B 0x712CC
6597#define _PLANE_COLOR_CTL_3_B 0x713CC
6598#define _PLANE_COLOR_CTL_1(pipe) \
6599 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6600#define _PLANE_COLOR_CTL_2(pipe) \
6601 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6602#define PLANE_COLOR_CTL(pipe, plane) \
6603 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6604
6605#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006606#define _CUR_BUF_CFG_A 0x7017c
6607#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006608#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006609
Jesse Barnes585fb112008-07-29 11:54:06 -07006610/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006611#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006612# define VGA_DISP_DISABLE (1 << 31)
6613# define VGA_2X_MODE (1 << 30)
6614# define VGA_PIPE_B_SELECT (1 << 29)
6615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006616#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006617
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006618/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006620#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006621
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006622#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006623#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6624#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6625#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6626#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6627#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6628#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6629#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6630#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6631#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6632#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006633
6634/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006635#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006636#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6637#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6638
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006639#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006640#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006641#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6642#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6643#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6644#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6645#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006646
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006647#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006648# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6649# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6650
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006651#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006652# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6653
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006654#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006655#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6656#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6657#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6658
6659
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006660#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006661#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006662#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006663#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006664
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006665#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006666#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006667#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006668#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006669
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006670#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006671#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006672#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006673#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006674
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006675#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006676#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006677#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006678#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006679
6680/* PIPEB timing regs are same start from 0x61000 */
6681
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006682#define _PIPEB_DATA_M1 0x61030
6683#define _PIPEB_DATA_N1 0x61034
6684#define _PIPEB_DATA_M2 0x61038
6685#define _PIPEB_DATA_N2 0x6103c
6686#define _PIPEB_LINK_M1 0x61040
6687#define _PIPEB_LINK_N1 0x61044
6688#define _PIPEB_LINK_M2 0x61048
6689#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006691#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6692#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6693#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6694#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6695#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6696#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6697#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6698#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006699
6700/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006701/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6702#define _PFA_CTL_1 0x68080
6703#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006704#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006705#define PF_PIPE_SEL_MASK_IVB (3<<29)
6706#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006707#define PF_FILTER_MASK (3<<23)
6708#define PF_FILTER_PROGRAMMED (0<<23)
6709#define PF_FILTER_MED_3x3 (1<<23)
6710#define PF_FILTER_EDGE_ENHANCE (2<<23)
6711#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006712#define _PFA_WIN_SZ 0x68074
6713#define _PFB_WIN_SZ 0x68874
6714#define _PFA_WIN_POS 0x68070
6715#define _PFB_WIN_POS 0x68870
6716#define _PFA_VSCALE 0x68084
6717#define _PFB_VSCALE 0x68884
6718#define _PFA_HSCALE 0x68090
6719#define _PFB_HSCALE 0x68890
6720
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006721#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6722#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6723#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6724#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6725#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006726
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006727#define _PSA_CTL 0x68180
6728#define _PSB_CTL 0x68980
6729#define PS_ENABLE (1<<31)
6730#define _PSA_WIN_SZ 0x68174
6731#define _PSB_WIN_SZ 0x68974
6732#define _PSA_WIN_POS 0x68170
6733#define _PSB_WIN_POS 0x68970
6734
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006735#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6736#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6737#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006738
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006739/*
6740 * Skylake scalers
6741 */
6742#define _PS_1A_CTRL 0x68180
6743#define _PS_2A_CTRL 0x68280
6744#define _PS_1B_CTRL 0x68980
6745#define _PS_2B_CTRL 0x68A80
6746#define _PS_1C_CTRL 0x69180
6747#define PS_SCALER_EN (1 << 31)
6748#define PS_SCALER_MODE_MASK (3 << 28)
6749#define PS_SCALER_MODE_DYN (0 << 28)
6750#define PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05306751#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6752#define PS_SCALER_MODE_PLANAR (1 << 29)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006753#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006754#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006755#define PS_FILTER_MASK (3 << 23)
6756#define PS_FILTER_MEDIUM (0 << 23)
6757#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6758#define PS_FILTER_BILINEAR (3 << 23)
6759#define PS_VERT3TAP (1 << 21)
6760#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6761#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6762#define PS_PWRUP_PROGRESS (1 << 17)
6763#define PS_V_FILTER_BYPASS (1 << 8)
6764#define PS_VADAPT_EN (1 << 7)
6765#define PS_VADAPT_MODE_MASK (3 << 5)
6766#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6767#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6768#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6769
6770#define _PS_PWR_GATE_1A 0x68160
6771#define _PS_PWR_GATE_2A 0x68260
6772#define _PS_PWR_GATE_1B 0x68960
6773#define _PS_PWR_GATE_2B 0x68A60
6774#define _PS_PWR_GATE_1C 0x69160
6775#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6776#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6777#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6778#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6779#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6780#define PS_PWR_GATE_SLPEN_8 0
6781#define PS_PWR_GATE_SLPEN_16 1
6782#define PS_PWR_GATE_SLPEN_24 2
6783#define PS_PWR_GATE_SLPEN_32 3
6784
6785#define _PS_WIN_POS_1A 0x68170
6786#define _PS_WIN_POS_2A 0x68270
6787#define _PS_WIN_POS_1B 0x68970
6788#define _PS_WIN_POS_2B 0x68A70
6789#define _PS_WIN_POS_1C 0x69170
6790
6791#define _PS_WIN_SZ_1A 0x68174
6792#define _PS_WIN_SZ_2A 0x68274
6793#define _PS_WIN_SZ_1B 0x68974
6794#define _PS_WIN_SZ_2B 0x68A74
6795#define _PS_WIN_SZ_1C 0x69174
6796
6797#define _PS_VSCALE_1A 0x68184
6798#define _PS_VSCALE_2A 0x68284
6799#define _PS_VSCALE_1B 0x68984
6800#define _PS_VSCALE_2B 0x68A84
6801#define _PS_VSCALE_1C 0x69184
6802
6803#define _PS_HSCALE_1A 0x68190
6804#define _PS_HSCALE_2A 0x68290
6805#define _PS_HSCALE_1B 0x68990
6806#define _PS_HSCALE_2B 0x68A90
6807#define _PS_HSCALE_1C 0x69190
6808
6809#define _PS_VPHASE_1A 0x68188
6810#define _PS_VPHASE_2A 0x68288
6811#define _PS_VPHASE_1B 0x68988
6812#define _PS_VPHASE_2B 0x68A88
6813#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03006814#define PS_Y_PHASE(x) ((x) << 16)
6815#define PS_UV_RGB_PHASE(x) ((x) << 0)
6816#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6817#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006818
6819#define _PS_HPHASE_1A 0x68194
6820#define _PS_HPHASE_2A 0x68294
6821#define _PS_HPHASE_1B 0x68994
6822#define _PS_HPHASE_2B 0x68A94
6823#define _PS_HPHASE_1C 0x69194
6824
6825#define _PS_ECC_STAT_1A 0x681D0
6826#define _PS_ECC_STAT_2A 0x682D0
6827#define _PS_ECC_STAT_1B 0x689D0
6828#define _PS_ECC_STAT_2B 0x68AD0
6829#define _PS_ECC_STAT_1C 0x691D0
6830
6831#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006832#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006833 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6834 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006835#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006836 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6837 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006838#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006839 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6840 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006841#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006842 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6843 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006844#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006845 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6846 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006847#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006848 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6849 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006850#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006851 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6852 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006853#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006854 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6855 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006856#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006857 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006858 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006859
Zhenyu Wangb9055052009-06-05 15:38:38 +08006860/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006861#define _LGC_PALETTE_A 0x4a000
6862#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006863#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006864
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006865#define _GAMMA_MODE_A 0x4a480
6866#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006867#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006868#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006869#define GAMMA_MODE_MODE_8BIT (0 << 0)
6870#define GAMMA_MODE_MODE_10BIT (1 << 0)
6871#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006872#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6873
Damien Lespiau83372062015-10-30 17:53:32 +02006874/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006875#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006876#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6877#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006878#define CSR_SSP_BASE _MMIO(0x8F074)
6879#define CSR_HTP_SKL _MMIO(0x8F004)
6880#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006881#define CSR_LAST_WRITE_VALUE 0xc003b400
6882/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6883#define CSR_MMIO_START_RANGE 0x80000
6884#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006885#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6886#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6887#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006888
Zhenyu Wangb9055052009-06-05 15:38:38 +08006889/* interrupts */
6890#define DE_MASTER_IRQ_CONTROL (1 << 31)
6891#define DE_SPRITEB_FLIP_DONE (1 << 29)
6892#define DE_SPRITEA_FLIP_DONE (1 << 28)
6893#define DE_PLANEB_FLIP_DONE (1 << 27)
6894#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006895#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006896#define DE_PCU_EVENT (1 << 25)
6897#define DE_GTT_FAULT (1 << 24)
6898#define DE_POISON (1 << 23)
6899#define DE_PERFORM_COUNTER (1 << 22)
6900#define DE_PCH_EVENT (1 << 21)
6901#define DE_AUX_CHANNEL_A (1 << 20)
6902#define DE_DP_A_HOTPLUG (1 << 19)
6903#define DE_GSE (1 << 18)
6904#define DE_PIPEB_VBLANK (1 << 15)
6905#define DE_PIPEB_EVEN_FIELD (1 << 14)
6906#define DE_PIPEB_ODD_FIELD (1 << 13)
6907#define DE_PIPEB_LINE_COMPARE (1 << 12)
6908#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006909#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006910#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6911#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006912#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006913#define DE_PIPEA_EVEN_FIELD (1 << 6)
6914#define DE_PIPEA_ODD_FIELD (1 << 5)
6915#define DE_PIPEA_LINE_COMPARE (1 << 4)
6916#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006917#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006918#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006919#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006920#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006921
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006922/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006923#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006924#define DE_GSE_IVB (1<<29)
6925#define DE_PCH_EVENT_IVB (1<<28)
6926#define DE_DP_A_HOTPLUG_IVB (1<<27)
6927#define DE_AUX_CHANNEL_A_IVB (1<<26)
Daniel Vetterfc340442018-04-05 15:00:23 -07006928#define DE_EDP_PSR_INT_HSW (1<<19)
Chris Wilsonb615b572012-05-02 09:52:12 +01006929#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6930#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6931#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006932#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006933#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006934#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006935#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6936#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006937#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006938#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006939#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006940
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006941#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006942#define MASTER_INTERRUPT_ENABLE (1<<31)
6943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006944#define DEISR _MMIO(0x44000)
6945#define DEIMR _MMIO(0x44004)
6946#define DEIIR _MMIO(0x44008)
6947#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006948
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006949#define GTISR _MMIO(0x44010)
6950#define GTIMR _MMIO(0x44014)
6951#define GTIIR _MMIO(0x44018)
6952#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006953
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006954#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006955#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6956#define GEN8_PCU_IRQ (1<<30)
6957#define GEN8_DE_PCH_IRQ (1<<23)
6958#define GEN8_DE_MISC_IRQ (1<<22)
6959#define GEN8_DE_PORT_IRQ (1<<20)
6960#define GEN8_DE_PIPE_C_IRQ (1<<18)
6961#define GEN8_DE_PIPE_B_IRQ (1<<17)
6962#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006963#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006964#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306965#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006966#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006967#define GEN8_GT_VCS2_IRQ (1<<3)
6968#define GEN8_GT_VCS1_IRQ (1<<2)
6969#define GEN8_GT_BCS_IRQ (1<<1)
6970#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006972#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6973#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6974#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6975#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006976
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306977#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6978#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6979#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6980#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6981#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6982#define GEN9_GUC_DB_RING_EVENT (1<<26)
6983#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6984#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6985#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6986
Ben Widawskyabd58f02013-11-02 21:07:09 -07006987#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006988#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006989#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006990#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006991#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006992#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006993
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006994#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6995#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6996#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6997#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006998#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006999#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7000#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7001#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7002#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7003#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7004#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007005#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007006#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7007#define GEN8_PIPE_VSYNC (1 << 1)
7008#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00007009#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007010#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00007011#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7012#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7013#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007014#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00007015#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7016#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7017#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007018#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007019#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7020 (GEN8_PIPE_CURSOR_FAULT | \
7021 GEN8_PIPE_SPRITE_FAULT | \
7022 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00007023#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7024 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007025 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00007026 GEN9_PIPE_PLANE3_FAULT | \
7027 GEN9_PIPE_PLANE2_FAULT | \
7028 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007029
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007030#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7031#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7032#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7033#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007034#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007035#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007036#define GEN9_AUX_CHANNEL_D (1 << 27)
7037#define GEN9_AUX_CHANNEL_C (1 << 26)
7038#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007039#define BXT_DE_PORT_HP_DDIC (1 << 5)
7040#define BXT_DE_PORT_HP_DDIB (1 << 4)
7041#define BXT_DE_PORT_HP_DDIA (1 << 3)
7042#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7043 BXT_DE_PORT_HP_DDIB | \
7044 BXT_DE_PORT_HP_DDIC)
7045#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307046#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007047#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007049#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7050#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7051#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7052#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007053#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007054#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007056#define GEN8_PCU_ISR _MMIO(0x444e0)
7057#define GEN8_PCU_IMR _MMIO(0x444e4)
7058#define GEN8_PCU_IIR _MMIO(0x444e8)
7059#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007060
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007061#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7062#define GEN11_MASTER_IRQ (1 << 31)
7063#define GEN11_PCU_IRQ (1 << 30)
7064#define GEN11_DISPLAY_IRQ (1 << 16)
7065#define GEN11_GT_DW_IRQ(x) (1 << (x))
7066#define GEN11_GT_DW1_IRQ (1 << 1)
7067#define GEN11_GT_DW0_IRQ (1 << 0)
7068
7069#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7070#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7071#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7072#define GEN11_DE_PCH_IRQ (1 << 23)
7073#define GEN11_DE_MISC_IRQ (1 << 22)
7074#define GEN11_DE_PORT_IRQ (1 << 20)
7075#define GEN11_DE_PIPE_C (1 << 18)
7076#define GEN11_DE_PIPE_B (1 << 17)
7077#define GEN11_DE_PIPE_A (1 << 16)
7078
7079#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7080#define GEN11_CSME (31)
7081#define GEN11_GUNIT (28)
7082#define GEN11_GUC (25)
7083#define GEN11_WDPERF (20)
7084#define GEN11_KCR (19)
7085#define GEN11_GTPM (16)
7086#define GEN11_BCS (15)
7087#define GEN11_RCS0 (0)
7088
7089#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7090#define GEN11_VECS(x) (31 - (x))
7091#define GEN11_VCS(x) (x)
7092
7093#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + (x * 4))
7094
7095#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7096#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7097#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007098#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7099#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7100#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007101
7102#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + (x * 4))
7103
7104#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7105#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7106
7107#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + (x * 4))
7108
7109#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7110#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7111#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7112#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7113#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7114#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7115
7116#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7117#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7118#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7119#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7120#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7121#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7122#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7123#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7124#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007126#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007127/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7128#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007129#define ILK_DPARB_GATE (1<<22)
7130#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007131#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007132#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7133#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7134#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007135#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007136#define ILK_HDCP_DISABLE (1 << 25)
7137#define ILK_eDP_A_DISABLE (1 << 24)
7138#define HSW_CDCLK_LIMIT (1 << 24)
7139#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007141#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007142#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7143#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7144#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7145#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7146#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007147
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007148#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007149# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7150# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007152#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007153#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007154#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007155#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007156#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007157
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007158#define CHICKEN_PAR2_1 _MMIO(0x42090)
7159#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7160
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007161#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007162#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007163#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007164#define GLK_CL1_PWR_DOWN (1 << 11)
7165#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007166
Praveen Paneri5654a162017-08-11 00:00:33 +05307167#define CHICKEN_MISC_4 _MMIO(0x4208c)
7168#define FBC_STRIDE_OVERRIDE (1 << 13)
7169#define FBC_STRIDE_MASK 0x1FFF
7170
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007171#define _CHICKEN_PIPESL_1_A 0x420b0
7172#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007173#define HSW_FBCQ_DIS (1 << 22)
7174#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007175#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007176
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307177#define CHICKEN_TRANS_A 0x420c0
7178#define CHICKEN_TRANS_B 0x420c4
7179#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
José Roberto de Souza5e873252018-03-28 15:30:41 -07007180#define VSC_DATA_SEL_SOFTWARE_CONTROL (1<<25) /* GLK and CNL+ */
Ville Syrjälä0519c102018-01-22 19:41:31 +02007181#define DDI_TRAINING_OVERRIDE_ENABLE (1<<19)
7182#define DDI_TRAINING_OVERRIDE_VALUE (1<<18)
7183#define DDIE_TRAINING_OVERRIDE_ENABLE (1<<17) /* CHICKEN_TRANS_A only */
7184#define DDIE_TRAINING_OVERRIDE_VALUE (1<<16) /* CHICKEN_TRANS_A only */
7185#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
7186#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007188#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03007189#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007190#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007191#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007192#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02007193#define DISP_DATA_PARTITION_5_6 (1<<6)
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307194#define DISP_IPC_ENABLE (1<<3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007195#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007196#define DBUF_CTL_S1 _MMIO(0x45008)
7197#define DBUF_CTL_S2 _MMIO(0x44FE8)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307198#define DBUF_POWER_REQUEST (1<<31)
7199#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007200#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07007201#define WAIT_FOR_PCH_RESET_ACK (1<<1)
7202#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007203#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01007204#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007205
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007206#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007207#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7208#define MASK_WAKEMEM (1 << 13)
7209#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007210
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007211#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007212#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7213#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7214#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7215#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7216#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007217#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7218#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7219#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007220
Paulo Zanoni186a2772018-02-06 17:33:46 -02007221#define SKL_DSSM _MMIO(0x51004)
7222#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7223#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7224#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7225#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7226#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007227
Arun Siluverya78536e2016-01-21 21:43:53 +00007228#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7229#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
7230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007231#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007232#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01007233#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007234
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007235#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007236#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007237#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Michał Winiarski5152def2017-10-03 21:34:46 +01007238#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0)
7239#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7240#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7241#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7242#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7243#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007244
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007245/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007246#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007247 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7248 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7249
7250#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7251 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7252 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7253 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7254 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7255
7256#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7257 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007258
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007259#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00007260# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
7261# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007262
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007263#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007264#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
7265
Kenneth Graunkeab062632018-01-05 00:59:05 -08007266#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007267#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007268
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007269#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007270#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007272#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007273/*
7274 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7275 * Using the formula in BSpec leads to a hang, while the formula here works
7276 * fine and matches the formulas for all other platforms. A BSpec change
7277 * request has been filed to clarify this.
7278 */
Imre Deak36579cb2016-05-03 15:54:20 +03007279#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7280#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007281#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007283#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007284#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07007285#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007286#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7287#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007289#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007290#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7291#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7292#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007293
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007294#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05007295#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
7296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007297#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007298#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7299#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7300#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007301
Ben Widawsky63801f22013-12-12 17:26:03 -08007302/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007303#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007304#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007305#define ICL_HDC_MODE _MMIO(0xE5F4)
Imre Deak2a0ee942015-05-19 17:05:41 +03007306#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04007307#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00007308#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
7309#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
7310#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00007311#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007312
Arun Siluvery3669ab62016-01-21 21:43:49 +00007313#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7314
Ben Widawsky38a39a72015-03-11 10:54:53 +02007315/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007316#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007317#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7318
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007319#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7320#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7321
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007322/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007323#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007324#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7325
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007326#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007327#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7328
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007329#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00007330#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7331
Zhenyu Wangb9055052009-06-05 15:38:38 +08007332/* PCH */
7333
Adam Jackson23e81d62012-06-06 15:45:44 -04007334/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007335#define SDE_AUDIO_POWER_D (1 << 27)
7336#define SDE_AUDIO_POWER_C (1 << 26)
7337#define SDE_AUDIO_POWER_B (1 << 25)
7338#define SDE_AUDIO_POWER_SHIFT (25)
7339#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7340#define SDE_GMBUS (1 << 24)
7341#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7342#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7343#define SDE_AUDIO_HDCP_MASK (3 << 22)
7344#define SDE_AUDIO_TRANSB (1 << 21)
7345#define SDE_AUDIO_TRANSA (1 << 20)
7346#define SDE_AUDIO_TRANS_MASK (3 << 20)
7347#define SDE_POISON (1 << 19)
7348/* 18 reserved */
7349#define SDE_FDI_RXB (1 << 17)
7350#define SDE_FDI_RXA (1 << 16)
7351#define SDE_FDI_MASK (3 << 16)
7352#define SDE_AUXD (1 << 15)
7353#define SDE_AUXC (1 << 14)
7354#define SDE_AUXB (1 << 13)
7355#define SDE_AUX_MASK (7 << 13)
7356/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007357#define SDE_CRT_HOTPLUG (1 << 11)
7358#define SDE_PORTD_HOTPLUG (1 << 10)
7359#define SDE_PORTC_HOTPLUG (1 << 9)
7360#define SDE_PORTB_HOTPLUG (1 << 8)
7361#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007362#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7363 SDE_SDVOB_HOTPLUG | \
7364 SDE_PORTB_HOTPLUG | \
7365 SDE_PORTC_HOTPLUG | \
7366 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007367#define SDE_TRANSB_CRC_DONE (1 << 5)
7368#define SDE_TRANSB_CRC_ERR (1 << 4)
7369#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7370#define SDE_TRANSA_CRC_DONE (1 << 2)
7371#define SDE_TRANSA_CRC_ERR (1 << 1)
7372#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7373#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007374
7375/* south display engine interrupt: CPT/PPT */
7376#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7377#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7378#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7379#define SDE_AUDIO_POWER_SHIFT_CPT 29
7380#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7381#define SDE_AUXD_CPT (1 << 27)
7382#define SDE_AUXC_CPT (1 << 26)
7383#define SDE_AUXB_CPT (1 << 25)
7384#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007385#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007386#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007387#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7388#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7389#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007390#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007391#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007392#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007393 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007394 SDE_PORTD_HOTPLUG_CPT | \
7395 SDE_PORTC_HOTPLUG_CPT | \
7396 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007397#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7398 SDE_PORTD_HOTPLUG_CPT | \
7399 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007400 SDE_PORTB_HOTPLUG_CPT | \
7401 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007402#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007403#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007404#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7405#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7406#define SDE_FDI_RXC_CPT (1 << 8)
7407#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7408#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7409#define SDE_FDI_RXB_CPT (1 << 4)
7410#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7411#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7412#define SDE_FDI_RXA_CPT (1 << 0)
7413#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7414 SDE_AUDIO_CP_REQ_B_CPT | \
7415 SDE_AUDIO_CP_REQ_A_CPT)
7416#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7417 SDE_AUDIO_CP_CHG_B_CPT | \
7418 SDE_AUDIO_CP_CHG_A_CPT)
7419#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7420 SDE_FDI_RXB_CPT | \
7421 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007422
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007423#define SDEISR _MMIO(0xc4000)
7424#define SDEIMR _MMIO(0xc4004)
7425#define SDEIIR _MMIO(0xc4008)
7426#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007427
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007428#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03007429#define SERR_INT_POISON (1<<31)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007430#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007431
Zhenyu Wangb9055052009-06-05 15:38:38 +08007432/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007433#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007434#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307435#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007436#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7437#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7438#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7439#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007440#define PORTD_HOTPLUG_ENABLE (1 << 20)
7441#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7442#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7443#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7444#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7445#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7446#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007447#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7448#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7449#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007450#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307451#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007452#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7453#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7454#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7455#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7456#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7457#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007458#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7459#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7460#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007461#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307462#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007463#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7464#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7465#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7466#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7467#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7468#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007469#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7470#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7471#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307472#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7473 BXT_DDIB_HPD_INVERT | \
7474 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007475
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007476#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007477#define PORTE_HOTPLUG_ENABLE (1 << 4)
7478#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007479#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7480#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7481#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007483#define PCH_GPIOA _MMIO(0xc5010)
7484#define PCH_GPIOB _MMIO(0xc5014)
7485#define PCH_GPIOC _MMIO(0xc5018)
7486#define PCH_GPIOD _MMIO(0xc501c)
7487#define PCH_GPIOE _MMIO(0xc5020)
7488#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007489
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007490#define PCH_GMBUS0 _MMIO(0xc5100)
7491#define PCH_GMBUS1 _MMIO(0xc5104)
7492#define PCH_GMBUS2 _MMIO(0xc5108)
7493#define PCH_GMBUS3 _MMIO(0xc510c)
7494#define PCH_GMBUS4 _MMIO(0xc5110)
7495#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08007496
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007497#define _PCH_DPLL_A 0xc6014
7498#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007499#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007500
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007501#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00007502#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007503#define _PCH_FPA1 0xc6044
7504#define _PCH_FPB0 0xc6048
7505#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007506#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7507#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007508
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007509#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007510
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007511#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007512#define DREF_CONTROL_MASK 0x7fc3
7513#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7514#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7515#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7516#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7517#define DREF_SSC_SOURCE_DISABLE (0<<11)
7518#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08007519#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007520#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7521#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7522#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08007523#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007524#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7525#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08007526#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007527#define DREF_SSC4_DOWNSPREAD (0<<6)
7528#define DREF_SSC4_CENTERSPREAD (1<<6)
7529#define DREF_SSC1_DISABLE (0<<1)
7530#define DREF_SSC1_ENABLE (1<<1)
7531#define DREF_SSC4_DISABLE (0)
7532#define DREF_SSC4_ENABLE (1)
7533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007534#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007535#define FDL_TP1_TIMER_SHIFT 12
7536#define FDL_TP1_TIMER_MASK (3<<12)
7537#define FDL_TP2_TIMER_SHIFT 10
7538#define FDL_TP2_TIMER_MASK (3<<10)
7539#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007540#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7541#define CNP_RAWCLK_DIV(div) ((div) << 16)
7542#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7543#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007544#define ICP_RAWCLK_DEN(den) ((den) << 26)
7545#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007547#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007549#define PCH_SSC4_PARMS _MMIO(0xc6210)
7550#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007552#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007553#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007554#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007555#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007556
Zhenyu Wangb9055052009-06-05 15:38:38 +08007557/* transcoder */
7558
Daniel Vetter275f01b22013-05-03 11:49:47 +02007559#define _PCH_TRANS_HTOTAL_A 0xe0000
7560#define TRANS_HTOTAL_SHIFT 16
7561#define TRANS_HACTIVE_SHIFT 0
7562#define _PCH_TRANS_HBLANK_A 0xe0004
7563#define TRANS_HBLANK_END_SHIFT 16
7564#define TRANS_HBLANK_START_SHIFT 0
7565#define _PCH_TRANS_HSYNC_A 0xe0008
7566#define TRANS_HSYNC_END_SHIFT 16
7567#define TRANS_HSYNC_START_SHIFT 0
7568#define _PCH_TRANS_VTOTAL_A 0xe000c
7569#define TRANS_VTOTAL_SHIFT 16
7570#define TRANS_VACTIVE_SHIFT 0
7571#define _PCH_TRANS_VBLANK_A 0xe0010
7572#define TRANS_VBLANK_END_SHIFT 16
7573#define TRANS_VBLANK_START_SHIFT 0
7574#define _PCH_TRANS_VSYNC_A 0xe0014
7575#define TRANS_VSYNC_END_SHIFT 16
7576#define TRANS_VSYNC_START_SHIFT 0
7577#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007578
Daniel Vettere3b95f12013-05-03 11:49:49 +02007579#define _PCH_TRANSA_DATA_M1 0xe0030
7580#define _PCH_TRANSA_DATA_N1 0xe0034
7581#define _PCH_TRANSA_DATA_M2 0xe0038
7582#define _PCH_TRANSA_DATA_N2 0xe003c
7583#define _PCH_TRANSA_LINK_M1 0xe0040
7584#define _PCH_TRANSA_LINK_N1 0xe0044
7585#define _PCH_TRANSA_LINK_M2 0xe0048
7586#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007587
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007588/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007589#define _VIDEO_DIP_CTL_A 0xe0200
7590#define _VIDEO_DIP_DATA_A 0xe0208
7591#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007592#define GCP_COLOR_INDICATION (1 << 2)
7593#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7594#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007595
7596#define _VIDEO_DIP_CTL_B 0xe1200
7597#define _VIDEO_DIP_DATA_B 0xe1208
7598#define _VIDEO_DIP_GCP_B 0xe1210
7599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007600#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7601#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7602#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007603
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007604/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007605#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7606#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7607#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007608
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007609#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7610#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7611#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007612
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007613#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7614#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7615#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007616
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007617#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007618 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007619 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007620#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007621 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007622 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007623#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007624 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007625 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007626
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007627/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007628
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007629#define _HSW_VIDEO_DIP_CTL_A 0x60200
7630#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7631#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7632#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7633#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7634#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7635#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7636#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7637#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7638#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7639#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7640#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007641
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007642#define _HSW_VIDEO_DIP_CTL_B 0x61200
7643#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7644#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7645#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7646#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7647#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7648#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7649#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7650#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7651#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7652#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7653#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007654
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007655#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7656#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7657#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7658#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7659#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7660#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007662#define _HSW_STEREO_3D_CTL_A 0x70020
7663#define S3D_ENABLE (1<<31)
7664#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007665
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007666#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007667
Daniel Vetter275f01b22013-05-03 11:49:47 +02007668#define _PCH_TRANS_HTOTAL_B 0xe1000
7669#define _PCH_TRANS_HBLANK_B 0xe1004
7670#define _PCH_TRANS_HSYNC_B 0xe1008
7671#define _PCH_TRANS_VTOTAL_B 0xe100c
7672#define _PCH_TRANS_VBLANK_B 0xe1010
7673#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007674#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007675
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007676#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7677#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7678#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7679#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7680#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7681#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7682#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007683
Daniel Vettere3b95f12013-05-03 11:49:49 +02007684#define _PCH_TRANSB_DATA_M1 0xe1030
7685#define _PCH_TRANSB_DATA_N1 0xe1034
7686#define _PCH_TRANSB_DATA_M2 0xe1038
7687#define _PCH_TRANSB_DATA_N2 0xe103c
7688#define _PCH_TRANSB_LINK_M1 0xe1040
7689#define _PCH_TRANSB_LINK_N1 0xe1044
7690#define _PCH_TRANSB_LINK_M2 0xe1048
7691#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007693#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7694#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7695#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7696#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7697#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7698#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7699#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7700#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007701
Daniel Vetterab9412b2013-05-03 11:49:46 +02007702#define _PCH_TRANSACONF 0xf0008
7703#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007704#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7705#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007706#define TRANS_DISABLE (0<<31)
7707#define TRANS_ENABLE (1<<31)
7708#define TRANS_STATE_MASK (1<<30)
7709#define TRANS_STATE_DISABLE (0<<30)
7710#define TRANS_STATE_ENABLE (1<<30)
7711#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7712#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7713#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7714#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007715#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007716#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007717#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02007718#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007719#define TRANS_8BPC (0<<5)
7720#define TRANS_10BPC (1<<5)
7721#define TRANS_6BPC (2<<5)
7722#define TRANS_12BPC (3<<5)
7723
Daniel Vetterce401412012-10-31 22:52:30 +01007724#define _TRANSA_CHICKEN1 0xf0060
7725#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007726#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03007727#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01007728#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007729#define _TRANSA_CHICKEN2 0xf0064
7730#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007731#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007732#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7733#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7734#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7735#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7736#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007737
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007738#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007739#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7740#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02007741#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7742#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7743#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07007744#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7745#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007746#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007747#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007748#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7749#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007750#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007751#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007752
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007753#define _FDI_RXA_CHICKEN 0xc200c
7754#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08007755#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7756#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007757#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007758
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007759#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02007760#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1<<31)
Jesse Barnescd664072013-10-02 10:34:19 -07007761#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07007762#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07007763#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007764#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007765#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007766
Zhenyu Wangb9055052009-06-05 15:38:38 +08007767/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007768#define _FDI_TXA_CTL 0x60100
7769#define _FDI_TXB_CTL 0x61100
7770#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007771#define FDI_TX_DISABLE (0<<31)
7772#define FDI_TX_ENABLE (1<<31)
7773#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7774#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7775#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7776#define FDI_LINK_TRAIN_NONE (3<<28)
7777#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7778#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7779#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7780#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7781#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7782#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7783#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7784#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007785/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7786 SNB has different settings. */
7787/* SNB A-stepping */
7788#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7789#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7790#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7791#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7792/* SNB B-stepping */
7793#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7794#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7795#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7796#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7797#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007798#define FDI_DP_PORT_WIDTH_SHIFT 19
7799#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7800#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007801#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007802/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007803#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007804
7805/* Ivybridge has different bits for lolz */
7806#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7807#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7808#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7809#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7810
Zhenyu Wangb9055052009-06-05 15:38:38 +08007811/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007812#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007813#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007814#define FDI_SCRAMBLING_ENABLE (0<<7)
7815#define FDI_SCRAMBLING_DISABLE (1<<7)
7816
7817/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007818#define _FDI_RXA_CTL 0xf000c
7819#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007820#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007821#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007822/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007823#define FDI_FS_ERRC_ENABLE (1<<27)
7824#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007825#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007826#define FDI_8BPC (0<<16)
7827#define FDI_10BPC (1<<16)
7828#define FDI_6BPC (2<<16)
7829#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007830#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007831#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7832#define FDI_RX_PLL_ENABLE (1<<13)
7833#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7834#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7835#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7836#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7837#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007838#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007839/* CPT */
7840#define FDI_AUTO_TRAINING (1<<10)
7841#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7842#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7843#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7844#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7845#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007846
Paulo Zanoni04945642012-11-01 21:00:59 -02007847#define _FDI_RXA_MISC 0xf0010
7848#define _FDI_RXB_MISC 0xf1010
7849#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7850#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7851#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7852#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7853#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7854#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7855#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007856#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007858#define _FDI_RXA_TUSIZE1 0xf0030
7859#define _FDI_RXA_TUSIZE2 0xf0038
7860#define _FDI_RXB_TUSIZE1 0xf1030
7861#define _FDI_RXB_TUSIZE2 0xf1038
7862#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7863#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007864
7865/* FDI_RX interrupt register format */
7866#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7867#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7868#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7869#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7870#define FDI_RX_FS_CODE_ERR (1<<6)
7871#define FDI_RX_FE_CODE_ERR (1<<5)
7872#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7873#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7874#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7875#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7876#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7877
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007878#define _FDI_RXA_IIR 0xf0014
7879#define _FDI_RXA_IMR 0xf0018
7880#define _FDI_RXB_IIR 0xf1014
7881#define _FDI_RXB_IMR 0xf1018
7882#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7883#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007884
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007885#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7886#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007887
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007888#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007889#define LVDS_DETECTED (1 << 1)
7890
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007891#define _PCH_DP_B 0xe4100
7892#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007893#define _PCH_DPB_AUX_CH_CTL 0xe4110
7894#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7895#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7896#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7897#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7898#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007899
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007900#define _PCH_DP_C 0xe4200
7901#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007902#define _PCH_DPC_AUX_CH_CTL 0xe4210
7903#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7904#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7905#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7906#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7907#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007908
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007909#define _PCH_DP_D 0xe4300
7910#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007911#define _PCH_DPD_AUX_CH_CTL 0xe4310
7912#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7913#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7914#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7915#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7916#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7917
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02007918#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7919#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007920
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007921/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007922#define _TRANS_DP_CTL_A 0xe0300
7923#define _TRANS_DP_CTL_B 0xe1300
7924#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007925#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007926#define TRANS_DP_OUTPUT_ENABLE (1<<31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03007927#define TRANS_DP_PORT_SEL_MASK (3 << 29)
7928#define TRANS_DP_PORT_SEL_NONE (3 << 29)
7929#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007930#define TRANS_DP_AUDIO_ONLY (1<<26)
7931#define TRANS_DP_ENH_FRAMING (1<<18)
7932#define TRANS_DP_8BPC (0<<9)
7933#define TRANS_DP_10BPC (1<<9)
7934#define TRANS_DP_6BPC (2<<9)
7935#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007936#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007937#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7938#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7939#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7940#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007941#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007942
7943/* SNB eDP training params */
7944/* SNB A-stepping */
7945#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7946#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7947#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7948#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7949/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007950#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7951#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7952#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7953#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7954#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007955#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7956
Keith Packard1a2eb462011-11-16 16:26:07 -08007957/* IVB */
7958#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7959#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7960#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7961#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7962#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7963#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007964#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007965
7966/* legacy values */
7967#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7968#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7969#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7970#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7971#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7972
7973#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7974
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007975#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007976
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307977#define RC6_LOCATION _MMIO(0xD40)
7978#define RC6_CTX_IN_DRAM (1 << 0)
7979#define RC6_CTX_BASE _MMIO(0xD48)
7980#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7981#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7982#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7983#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7984#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7985#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7986#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007987#define FORCEWAKE _MMIO(0xA18C)
7988#define FORCEWAKE_VLV _MMIO(0x1300b0)
7989#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7990#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7991#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7992#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7993#define FORCEWAKE_ACK _MMIO(0x130090)
7994#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007995#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7996#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7997#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007999#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008000#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8001#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8002#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8003#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008004#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8005#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008006#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8007#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008008#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8009#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8010#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008011#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8012#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008013#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8014#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008015#define FORCEWAKE_KERNEL BIT(0)
8016#define FORCEWAKE_USER BIT(1)
8017#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008018#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8019#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08008020#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008021#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308022#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8023#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8024#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008026#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008027#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8028#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02008029#define GT_FIFO_SBDROPERR (1<<6)
8030#define GT_FIFO_BLOBDROPERR (1<<5)
8031#define GT_FIFO_SB_READ_ABORTERR (1<<4)
8032#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01008033#define GT_FIFO_OVFERR (1<<2)
8034#define GT_FIFO_IAWRERR (1<<1)
8035#define GT_FIFO_IARDERR (1<<0)
8036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008037#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008038#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008039#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308040#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8041#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008043#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008044#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008045#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008046#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008047#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8048#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8049#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008051#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008052# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008053# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008054# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008055# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008056
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008057#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008058# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008059# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008060# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008061# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008062# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008063# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008065#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008066# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008068#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008069#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03008070#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008072#define GEN6_RCGCTL1 _MMIO(0x9410)
8073#define GEN6_RCGCTL2 _MMIO(0x9414)
8074#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008076#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00008077#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008078#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02008079#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008081#define GEN6_GFXPAUSE _MMIO(0xA000)
8082#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00008083#define GEN6_TURBO_DISABLE (1<<31)
8084#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03008085#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05308086#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00008087#define GEN6_OFFSET(x) ((x)<<19)
8088#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008089#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8090#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00008091#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
8092#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
8093#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
8094#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
8095#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08008096#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07008097#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00008098#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
8099#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008100#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8101#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8102#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008103#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008104#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308105#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008106#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008107#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308108#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008109#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00008110#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008111#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
8112#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
8113#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
8114#define GEN6_RP_MEDIA_HW_MODE (1<<9)
8115#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00008116#define GEN6_RP_MEDIA_IS_GFX (1<<8)
8117#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008118#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
8119#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
8120#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01008121#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008122#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008123#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8124#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8125#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008126#define GEN6_RP_EI_MASK 0xffffff
8127#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008128#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008129#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008130#define GEN6_RP_PREV_UP _MMIO(0xA058)
8131#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008132#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008133#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8134#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8135#define GEN6_RP_UP_EI _MMIO(0xA068)
8136#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8137#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8138#define GEN6_RPDEUHWTC _MMIO(0xA080)
8139#define GEN6_RPDEUC _MMIO(0xA084)
8140#define GEN6_RPDEUCSW _MMIO(0xA088)
8141#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008142#define RC_SW_TARGET_STATE_SHIFT 16
8143#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008144#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8145#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8146#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008147#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008148#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8149#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8150#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8151#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8152#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8153#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8154#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8155#define VLV_RCEDATA _MMIO(0xA0BC)
8156#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8157#define GEN6_PMINTRMSK _MMIO(0xA168)
Chris Wilson655d49e2017-03-12 13:27:45 +00008158#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
Sagar Arun Kamble9735b042017-03-07 10:22:35 +05308159#define ARAT_EXPIRED_INTRMSK (1<<9)
Imre Deakfc619842016-06-29 19:13:55 +03008160#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008161#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8162#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8163#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8164#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05308165#define GEN9_RENDER_PG_ENABLE (1<<0)
8166#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03008167#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8168#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8169#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008170
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008171#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308172#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8173#define PIXEL_OVERLAP_CNT_SHIFT 30
8174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008175#define GEN6_PMISR _MMIO(0x44020)
8176#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8177#define GEN6_PMIIR _MMIO(0x44028)
8178#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008179#define GEN6_PM_MBOX_EVENT (1<<25)
8180#define GEN6_PM_THERMAL_EVENT (1<<24)
8181#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
8182#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
8183#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
8184#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
8185#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07008186#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008187 GEN6_PM_RP_DOWN_THRESHOLD | \
8188 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008190#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008191#define GEN7_GT_SCRATCH_REG_NUM 8
8192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008193#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05308194#define VLV_GFX_CLK_STATUS_BIT (1<<3)
8195#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
8196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008197#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8198#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07008199#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04008200#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
8201#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07008202#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
8203#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008204#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8205#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8206#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008208#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8209#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8210#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8211#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008213#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00008214#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04008215#define GEN6_PCODE_ERROR_MASK 0xFF
8216#define GEN6_PCODE_SUCCESS 0x0
8217#define GEN6_PCODE_ILLEGAL_CMD 0x1
8218#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8219#define GEN6_PCODE_TIMEOUT 0x3
8220#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8221#define GEN7_PCODE_TIMEOUT 0x2
8222#define GEN7_PCODE_ILLEGAL_DATA 0x3
8223#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008224#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8225#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008226#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8227#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008228#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008229#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8230#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8231#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8232#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8233#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008234#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008235#define SKL_PCODE_CDCLK_CONTROL 0x7
8236#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8237#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008238#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8239#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8240#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008241#define GEN6_PCODE_READ_D_COMP 0x10
8242#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308243#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008244#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008245 /* See also IPS_CTL */
8246#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008247#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008248#define GEN9_PCODE_SAGV_CONTROL 0x21
8249#define GEN9_SAGV_DISABLE 0x0
8250#define GEN9_SAGV_IS_DISABLED 0x1
8251#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008252#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008253#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008254#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008255#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008256
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008257#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08008258#define GEN6_CORE_CPD_STATE_MASK (7<<4)
8259#define GEN6_RCn_MASK 7
8260#define GEN6_RC0 0
8261#define GEN6_RC3 2
8262#define GEN6_RC6 3
8263#define GEN6_RC7 4
8264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008265#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008266#define GEN8_LSLICESTAT_MASK 0x7
8267
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008268#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8269#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08008270#define CHV_SS_PG_ENABLE (1<<1)
8271#define CHV_EU08_PG_ENABLE (1<<9)
8272#define CHV_EU19_PG_ENABLE (1<<17)
8273#define CHV_EU210_PG_ENABLE (1<<25)
8274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008275#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8276#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08008277#define CHV_EU311_PG_ENABLE (1<<1)
8278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008279#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008280#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8281 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008282#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07008283#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008284#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008286#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008287#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8288 ((slice) % 3) * 0x8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008289#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008290#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8291 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008292#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8293#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8294#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8295#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8296#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8297#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8298#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8299#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008301#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01008302#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8303#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8304#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01008305#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07008306
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008307#define GEN8_GARBCNTL _MMIO(0xB004)
8308#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8309#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008310#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8311#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8312
8313#define GEN11_GLBLINVL _MMIO(0xB404)
8314#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8315#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008316
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008317#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8318#define DFR_DISABLE (1 << 9)
8319
Oscar Mateof4a35712018-05-08 14:29:27 -07008320#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8321#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8322#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8323#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8324
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008325#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8326#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8327#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8328
Oscar Mateo908ae052018-05-08 14:29:30 -07008329#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8330#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8331
Ben Widawskye3689192012-05-25 16:56:22 -07008332/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008333#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07008334#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8335#define GEN7_PARITY_ERROR_VALID (1<<13)
8336#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8337#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8338#define GEN7_PARITY_ERROR_ROW(reg) \
8339 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8340#define GEN7_PARITY_ERROR_BANK(reg) \
8341 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8342#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8343 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8344#define GEN7_L3CDERRST1_ENABLE (1<<7)
8345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008346#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008347#define GEN7_L3LOG_SIZE 0x80
8348
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008349#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8350#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07008351#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07008352#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01008353#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07008354#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8355
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008356#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008357#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00008358#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008360#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00008361#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008362#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08008363#define STALL_DOP_GATING_DISABLE (1<<5)
Rodrigo Viviaa9f4c42017-09-06 15:03:25 -07008364#define THROTTLE_12_5 (7<<2)
Rafael Antognollia2b16582017-12-15 16:11:17 -08008365#define DISABLE_EARLY_EOT (1<<1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008367#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8368#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008369#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8370#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8371#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008373#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008374#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008376#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008377#define GEN8_ST_PO_DISABLE (1<<13)
8378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008379#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08008380#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008381#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00008382#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Rodrigo Vivi392572f2017-08-29 16:07:23 -07008383#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
Ben Widawskybf663472013-11-02 21:07:57 -07008384#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008385
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008386#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Ville Syrjälä93564042017-08-24 22:10:51 +03008387#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8)
Nick Hoathcac23df2015-02-05 10:47:22 +00008388#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01008389#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008390
Jani Nikulac46f1112014-10-27 16:26:52 +02008391/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008392#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008393#define INTEL_AUDIO_DEVCL 0x808629FB
8394#define INTEL_AUDIO_DEVBLC 0x80862801
8395#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008397#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008398#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8399#define G4X_ELDV_DEVCTG (1 << 14)
8400#define G4X_ELD_ADDR_MASK (0xf << 5)
8401#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008402#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008403
Jani Nikulac46f1112014-10-27 16:26:52 +02008404#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8405#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008406#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8407 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008408#define _IBX_AUD_CNTL_ST_A 0xE20B4
8409#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008410#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8411 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008412#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8413#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8414#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008415#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008416#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8417#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008418
Jani Nikulac46f1112014-10-27 16:26:52 +02008419#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8420#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008421#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008422#define _CPT_AUD_CNTL_ST_A 0xE50B4
8423#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008424#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8425#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008426
Jani Nikulac46f1112014-10-27 16:26:52 +02008427#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8428#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008429#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008430#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8431#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008432#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8433#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008434
Eric Anholtae662d32012-01-03 09:23:29 -08008435/* These are the 4 32-bit write offset registers for each stream
8436 * output buffer. It determines the offset from the
8437 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8438 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008439#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008440
Jani Nikulac46f1112014-10-27 16:26:52 +02008441#define _IBX_AUD_CONFIG_A 0xe2000
8442#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008443#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008444#define _CPT_AUD_CONFIG_A 0xe5000
8445#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008446#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008447#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8448#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008449#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008450
Wu Fengguangb6daa022012-01-06 14:41:31 -06008451#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8452#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8453#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008454#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008455#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008456#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008457#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8458#define AUD_CONFIG_N(n) \
8459 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8460 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008461#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008462#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8463#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8464#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8465#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8466#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8467#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8468#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8469#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8470#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8471#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8472#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008473#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8474
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008475/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008476#define _HSW_AUD_CONFIG_A 0x65000
8477#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008478#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008479
Jani Nikulac46f1112014-10-27 16:26:52 +02008480#define _HSW_AUD_MISC_CTRL_A 0x65010
8481#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008482#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008483
Libin Yang6014ac12016-10-25 17:54:18 +03008484#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8485#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8486#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8487#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8488#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8489#define AUD_CONFIG_M_MASK 0xfffff
8490
Jani Nikulac46f1112014-10-27 16:26:52 +02008491#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8492#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008493#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008494
8495/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008496#define _HSW_AUD_DIG_CNVT_1 0x65080
8497#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008498#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008499#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008500
Jani Nikulac46f1112014-10-27 16:26:52 +02008501#define _HSW_AUD_EDID_DATA_A 0x65050
8502#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008503#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008505#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8506#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008507#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8508#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8509#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8510#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008511
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008512#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008513#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8514
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008515/* HSW Power Wells */
Imre Deak9c3a16c2017-08-14 18:15:30 +03008516#define _HSW_PWR_WELL_CTL1 0x45400
8517#define _HSW_PWR_WELL_CTL2 0x45404
8518#define _HSW_PWR_WELL_CTL3 0x45408
8519#define _HSW_PWR_WELL_CTL4 0x4540C
8520
8521/*
8522 * Each power well control register contains up to 16 (request, status) HW
8523 * flag tuples. The register index and HW flag shift is determined by the
8524 * power well ID (see i915_power_well_id). There are 4 possible sources of
8525 * power well requests each source having its own set of control registers:
8526 * BIOS, DRIVER, KVMR, DEBUG.
8527 */
8528#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8529#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8530/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8531#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8532 _HSW_PWR_WELL_CTL1))
8533#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8534 _HSW_PWR_WELL_CTL2))
8535#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8536#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8537 _HSW_PWR_WELL_CTL4))
8538
Imre Deak1af474f2017-07-06 17:40:34 +03008539#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8540#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008541#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008542#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8543#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008544#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008545#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008546
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008547/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008548enum skl_power_gate {
8549 SKL_PG0,
8550 SKL_PG1,
8551 SKL_PG2,
8552};
8553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008554#define SKL_FUSE_STATUS _MMIO(0x42000)
Imre Deakb2891eb2017-07-11 23:42:35 +03008555#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8556/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8557#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8558#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008559
Rodrigo Vivic559c2a2018-01-23 13:52:45 -08008560#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008561#define _CNL_AUX_ANAOVRD1_B 0x162250
8562#define _CNL_AUX_ANAOVRD1_C 0x162210
8563#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008564#define _CNL_AUX_ANAOVRD1_F 0x162A90
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008565#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8566 _CNL_AUX_ANAOVRD1_B, \
8567 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008568 _CNL_AUX_ANAOVRD1_D, \
8569 _CNL_AUX_ANAOVRD1_F))
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008570#define CNL_AUX_ANAOVRD1_ENABLE (1<<16)
8571#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1<<23)
8572
Sean Paulee5e5e72018-01-08 14:55:39 -05008573/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308574#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05008575#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8576#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05308577#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308578#define HDCP_KEY_STATUS _MMIO(0x66c04)
8579#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05008580#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308581#define HDCP_FUSE_DONE BIT(5)
8582#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05008583#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308584#define HDCP_AKSV_LO _MMIO(0x66c10)
8585#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05008586
8587/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308588#define HDCP_REP_CTL _MMIO(0x66d00)
8589#define HDCP_DDIB_REP_PRESENT BIT(30)
8590#define HDCP_DDIA_REP_PRESENT BIT(29)
8591#define HDCP_DDIC_REP_PRESENT BIT(28)
8592#define HDCP_DDID_REP_PRESENT BIT(27)
8593#define HDCP_DDIF_REP_PRESENT BIT(26)
8594#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05008595#define HDCP_DDIB_SHA1_M0 (1 << 20)
8596#define HDCP_DDIA_SHA1_M0 (2 << 20)
8597#define HDCP_DDIC_SHA1_M0 (3 << 20)
8598#define HDCP_DDID_SHA1_M0 (4 << 20)
8599#define HDCP_DDIF_SHA1_M0 (5 << 20)
8600#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308601#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05008602#define HDCP_SHA1_READY BIT(17)
8603#define HDCP_SHA1_COMPLETE BIT(18)
8604#define HDCP_SHA1_V_MATCH BIT(19)
8605#define HDCP_SHA1_TEXT_32 (1 << 1)
8606#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8607#define HDCP_SHA1_TEXT_24 (4 << 1)
8608#define HDCP_SHA1_TEXT_16 (5 << 1)
8609#define HDCP_SHA1_TEXT_8 (6 << 1)
8610#define HDCP_SHA1_TEXT_0 (7 << 1)
8611#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8612#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8613#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8614#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8615#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
8616#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + h * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308617#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05008618
8619/* HDCP Auth Registers */
8620#define _PORTA_HDCP_AUTHENC 0x66800
8621#define _PORTB_HDCP_AUTHENC 0x66500
8622#define _PORTC_HDCP_AUTHENC 0x66600
8623#define _PORTD_HDCP_AUTHENC 0x66700
8624#define _PORTE_HDCP_AUTHENC 0x66A00
8625#define _PORTF_HDCP_AUTHENC 0x66900
8626#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8627 _PORTA_HDCP_AUTHENC, \
8628 _PORTB_HDCP_AUTHENC, \
8629 _PORTC_HDCP_AUTHENC, \
8630 _PORTD_HDCP_AUTHENC, \
8631 _PORTE_HDCP_AUTHENC, \
8632 _PORTF_HDCP_AUTHENC) + x)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308633#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8634#define HDCP_CONF_CAPTURE_AN BIT(0)
8635#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8636#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8637#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8638#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8639#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8640#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8641#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8642#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05008643#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8644#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8645#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8646#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8647#define HDCP_STATUS_AUTH BIT(21)
8648#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308649#define HDCP_STATUS_RI_MATCH BIT(19)
8650#define HDCP_STATUS_R0_READY BIT(18)
8651#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05008652#define HDCP_STATUS_CIPHER BIT(16)
8653#define HDCP_STATUS_FRAME_CNT(x) ((x >> 8) & 0xff)
8654
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008655/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008656#define _TRANS_DDI_FUNC_CTL_A 0x60400
8657#define _TRANS_DDI_FUNC_CTL_B 0x61400
8658#define _TRANS_DDI_FUNC_CTL_C 0x62400
8659#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008660#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008661
Paulo Zanoniad80a812012-10-24 16:06:19 -02008662#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008663/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02008664#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03008665#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02008666#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8667#define TRANS_DDI_PORT_NONE (0<<28)
8668#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8669#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8670#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8671#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8672#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8673#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8674#define TRANS_DDI_BPC_MASK (7<<20)
8675#define TRANS_DDI_BPC_8 (0<<20)
8676#define TRANS_DDI_BPC_10 (1<<20)
8677#define TRANS_DDI_BPC_6 (2<<20)
8678#define TRANS_DDI_BPC_12 (3<<20)
8679#define TRANS_DDI_PVSYNC (1<<17)
8680#define TRANS_DDI_PHSYNC (1<<16)
8681#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8682#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8683#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8684#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8685#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Sean Paul23201752018-01-08 14:55:42 -05008686#define TRANS_DDI_HDCP_SIGNALLING (1<<9)
Dave Airlie01b887c2014-05-02 11:17:41 +10008687#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Shashank Sharma15953632017-03-13 16:54:03 +05308688#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8689#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
Paulo Zanoniad80a812012-10-24 16:06:19 -02008690#define TRANS_DDI_BFI_ENABLE (1<<4)
Shashank Sharma15953632017-03-13 16:54:03 +05308691#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8692#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8693#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8694 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8695 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008696
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008697/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008698#define _DP_TP_CTL_A 0x64040
8699#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008700#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008701#define DP_TP_CTL_ENABLE (1<<31)
8702#define DP_TP_CTL_MODE_SST (0<<27)
8703#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10008704#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008705#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008706#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008707#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8708#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8709#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008710#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
Manasi Navare2edd5322018-06-11 15:26:55 -07008711#define DP_TP_CTL_LINK_TRAIN_PAT4 (5<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008712#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008713#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008714#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008715
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008716/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008717#define _DP_TP_STATUS_A 0x64044
8718#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008719#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10008720#define DP_TP_STATUS_IDLE_DONE (1<<25)
8721#define DP_TP_STATUS_ACT_SENT (1<<24)
8722#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8723#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8724#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8725#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8726#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008727
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008728/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008729#define _DDI_BUF_CTL_A 0x64000
8730#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008731#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008732#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05308733#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008734#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00008735#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008736#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008737#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02008738#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03008739#define DDI_PORT_WIDTH_MASK (7 << 1)
8740#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008741#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8742
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008743/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008744#define _DDI_BUF_TRANS_A 0x64E00
8745#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008746#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03008747#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008748#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008749
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008750/* Sideband Interface (SBI) is programmed indirectly, via
8751 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8752 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008753#define SBI_ADDR _MMIO(0xC6000)
8754#define SBI_DATA _MMIO(0xC6004)
8755#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02008756#define SBI_CTL_DEST_ICLK (0x0<<16)
8757#define SBI_CTL_DEST_MPHY (0x1<<16)
8758#define SBI_CTL_OP_IORD (0x2<<8)
8759#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008760#define SBI_CTL_OP_CRRD (0x6<<8)
8761#define SBI_CTL_OP_CRWR (0x7<<8)
8762#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008763#define SBI_RESPONSE_SUCCESS (0x0<<1)
8764#define SBI_BUSY (0x1<<0)
8765#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008766
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008767/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008768#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008769#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008770#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8771#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008772#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008773#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8774#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008775#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008776#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008777#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008778#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008779#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008780#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02008781#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008782#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008783#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008784#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8785#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008786#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008787#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008788#define SBI_GEN0 0x1f00
8789#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008790
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008791/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008792#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03008793#define PIXCLK_GATE_UNGATE (1<<0)
8794#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008795
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008796/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008797#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008798#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01008799#define SPLL_PLL_SSC (1<<28)
8800#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08008801#define SPLL_PLL_LCPLL (3<<28)
8802#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008803#define SPLL_PLL_FREQ_810MHz (0<<26)
8804#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08008805#define SPLL_PLL_FREQ_2700MHz (2<<26)
8806#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008807
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008808/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008809#define _WRPLL_CTL1 0x46040
8810#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008811#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008812#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03008813#define WRPLL_PLL_SSC (1<<28)
8814#define WRPLL_PLL_NON_SSC (2<<28)
8815#define WRPLL_PLL_LCPLL (3<<28)
8816#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03008817/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008818#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08008819#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008820#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08008821#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8822#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008823#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08008824#define WRPLL_DIVIDER_FB_SHIFT 16
8825#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008826
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008827/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008828#define _PORT_CLK_SEL_A 0x46100
8829#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008830#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008831#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8832#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8833#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008834#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03008835#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008836#define PORT_CLK_SEL_WRPLL1 (4<<29)
8837#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008838#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08008839#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008840
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07008841/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
8842#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
8843#define DDI_CLK_SEL_NONE (0x0 << 28)
8844#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07008845#define DDI_CLK_SEL_TBT_162 (0xC << 28)
8846#define DDI_CLK_SEL_TBT_270 (0xD << 28)
8847#define DDI_CLK_SEL_TBT_540 (0xE << 28)
8848#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07008849#define DDI_CLK_SEL_MASK (0xF << 28)
8850
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008851/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008852#define _TRANS_CLK_SEL_A 0x46140
8853#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008854#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008855/* For each transcoder, we need to select the corresponding port clock */
8856#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008857#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008858
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03008859#define CDCLK_FREQ _MMIO(0x46200)
8860
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008861#define _TRANSA_MSA_MISC 0x60410
8862#define _TRANSB_MSA_MISC 0x61410
8863#define _TRANSC_MSA_MISC 0x62410
8864#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008865#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008866
Paulo Zanonic9809792012-10-23 18:30:00 -02008867#define TRANS_MSA_SYNC_CLK (1<<0)
8868#define TRANS_MSA_6_BPC (0<<5)
8869#define TRANS_MSA_8_BPC (1<<5)
8870#define TRANS_MSA_10_BPC (2<<5)
8871#define TRANS_MSA_12_BPC (3<<5)
8872#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03008873
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008874/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008875#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008876#define LCPLL_PLL_DISABLE (1<<31)
8877#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008878#define LCPLL_CLK_FREQ_MASK (3<<26)
8879#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07008880#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8881#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8882#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008883#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008884#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008885#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008886#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008887#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008888#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8889
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008890/*
8891 * SKL Clocks
8892 */
8893
8894/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008895#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02008896#define CDCLK_FREQ_SEL_MASK (3 << 26)
8897#define CDCLK_FREQ_450_432 (0 << 26)
8898#define CDCLK_FREQ_540 (1 << 26)
8899#define CDCLK_FREQ_337_308 (2 << 26)
8900#define CDCLK_FREQ_675_617 (3 << 26)
8901#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
8902#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
8903#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
8904#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
8905#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
8906#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
8907#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008908#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02008909#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
8910#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008911#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308912
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008913/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008914#define LCPLL1_CTL _MMIO(0x46010)
8915#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008916#define LCPLL_PLL_ENABLE (1<<31)
8917
8918/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008919#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008920#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8921#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008922#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8923#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8924#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008925#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008926#define DPLL_CTRL1_LINK_RATE_2700 0
8927#define DPLL_CTRL1_LINK_RATE_1350 1
8928#define DPLL_CTRL1_LINK_RATE_810 2
8929#define DPLL_CTRL1_LINK_RATE_1620 3
8930#define DPLL_CTRL1_LINK_RATE_1080 4
8931#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008932
8933/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008934#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008935#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008936#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008937#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008938#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008939#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8940
8941/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008942#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008943#define DPLL_LOCK(id) (1<<((id)*8))
8944
8945/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008946#define _DPLL1_CFGCR1 0x6C040
8947#define _DPLL2_CFGCR1 0x6C048
8948#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008949#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8950#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008951#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008952#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8953
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008954#define _DPLL1_CFGCR2 0x6C044
8955#define _DPLL2_CFGCR2 0x6C04C
8956#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008957#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008958#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8959#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008960#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008961#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008962#define DPLL_CFGCR2_KDIV_5 (0<<5)
8963#define DPLL_CFGCR2_KDIV_2 (1<<5)
8964#define DPLL_CFGCR2_KDIV_3 (2<<5)
8965#define DPLL_CFGCR2_KDIV_1 (3<<5)
8966#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008967#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008968#define DPLL_CFGCR2_PDIV_1 (0<<2)
8969#define DPLL_CFGCR2_PDIV_2 (1<<2)
8970#define DPLL_CFGCR2_PDIV_3 (2<<2)
8971#define DPLL_CFGCR2_PDIV_7 (4<<2)
8972#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8973
Lyudeda3b8912016-02-04 10:43:21 -05008974#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008975#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008976
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07008977/*
8978 * CNL Clocks
8979 */
8980#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07008981#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08008982#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
8983 (port)+10))
8984#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
8985 (port)*2)
8986#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
8987#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07008988
Rodrigo Vivia927c922017-06-09 15:26:04 -07008989/* CNL PLL */
8990#define DPLL0_ENABLE 0x46010
8991#define DPLL1_ENABLE 0x46014
8992#define PLL_ENABLE (1 << 31)
8993#define PLL_LOCK (1 << 30)
8994#define PLL_POWER_ENABLE (1 << 27)
8995#define PLL_POWER_STATE (1 << 26)
8996#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8997
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07008998#define TBT_PLL_ENABLE _MMIO(0x46020)
8999
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009000#define _MG_PLL1_ENABLE 0x46030
9001#define _MG_PLL2_ENABLE 0x46034
9002#define _MG_PLL3_ENABLE 0x46038
9003#define _MG_PLL4_ENABLE 0x4603C
9004/* Bits are the same as DPLL0_ENABLE */
9005#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9006 _MG_PLL2_ENABLE)
9007
9008#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9009#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9010#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9011#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9012#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
9013#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9014 _MG_REFCLKIN_CTL_PORT1, \
9015 _MG_REFCLKIN_CTL_PORT2)
9016
9017#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9018#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9019#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9020#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9021#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
9022#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
9023#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9024 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9025 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9026
9027#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9028#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9029#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9030#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9031#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
9032#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
9033#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
9034#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
9035#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9036 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9037 _MG_CLKTOP2_HSCLKCTL_PORT2)
9038
9039#define _MG_PLL_DIV0_PORT1 0x168A00
9040#define _MG_PLL_DIV0_PORT2 0x169A00
9041#define _MG_PLL_DIV0_PORT3 0x16AA00
9042#define _MG_PLL_DIV0_PORT4 0x16BA00
9043#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9044#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9045#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9046#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9047 _MG_PLL_DIV0_PORT2)
9048
9049#define _MG_PLL_DIV1_PORT1 0x168A04
9050#define _MG_PLL_DIV1_PORT2 0x169A04
9051#define _MG_PLL_DIV1_PORT3 0x16AA04
9052#define _MG_PLL_DIV1_PORT4 0x16BA04
9053#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9054#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9055#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9056#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9057#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9058#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9059#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9060#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9061 _MG_PLL_DIV1_PORT2)
9062
9063#define _MG_PLL_LF_PORT1 0x168A08
9064#define _MG_PLL_LF_PORT2 0x169A08
9065#define _MG_PLL_LF_PORT3 0x16AA08
9066#define _MG_PLL_LF_PORT4 0x16BA08
9067#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9068#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9069#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9070#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9071#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9072#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9073#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9074 _MG_PLL_LF_PORT2)
9075
9076#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9077#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9078#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9079#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9080#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9081#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9082#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9083#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9084#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9085#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9086#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9087 _MG_PLL_FRAC_LOCK_PORT1, \
9088 _MG_PLL_FRAC_LOCK_PORT2)
9089
9090#define _MG_PLL_SSC_PORT1 0x168A10
9091#define _MG_PLL_SSC_PORT2 0x169A10
9092#define _MG_PLL_SSC_PORT3 0x16AA10
9093#define _MG_PLL_SSC_PORT4 0x16BA10
9094#define MG_PLL_SSC_EN (1 << 28)
9095#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9096#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9097#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9098#define MG_PLL_SSC_FLLEN (1 << 9)
9099#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9100#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9101 _MG_PLL_SSC_PORT2)
9102
9103#define _MG_PLL_BIAS_PORT1 0x168A14
9104#define _MG_PLL_BIAS_PORT2 0x169A14
9105#define _MG_PLL_BIAS_PORT3 0x16AA14
9106#define _MG_PLL_BIAS_PORT4 0x16BA14
9107#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
9108#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
9109#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
9110#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9111#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
9112#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
9113#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
9114#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9115 _MG_PLL_BIAS_PORT2)
9116
9117#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9118#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9119#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9120#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9121#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9122#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9123#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9124#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9125#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9126#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9127 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9128 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9129
Rodrigo Vivia927c922017-06-09 15:26:04 -07009130#define _CNL_DPLL0_CFGCR0 0x6C000
9131#define _CNL_DPLL1_CFGCR0 0x6C080
9132#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9133#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009134#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009135#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9136#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9137#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9138#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9139#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9140#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9141#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9142#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9143#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9144#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009145#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009146#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9147#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9148#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9149
9150#define _CNL_DPLL0_CFGCR1 0x6C004
9151#define _CNL_DPLL1_CFGCR1 0x6C084
9152#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009153#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009154#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009155#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009156#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9157#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009158#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009159#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9160#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9161#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9162#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9163#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009164#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009165#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9166#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9167#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9168#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9169#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9170#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009171#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009172#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9173
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009174#define _ICL_DPLL0_CFGCR0 0x164000
9175#define _ICL_DPLL1_CFGCR0 0x164080
9176#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9177 _ICL_DPLL1_CFGCR0)
9178
9179#define _ICL_DPLL0_CFGCR1 0x164004
9180#define _ICL_DPLL1_CFGCR1 0x164084
9181#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9182 _ICL_DPLL1_CFGCR1)
9183
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309184/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009185#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309186#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9187#define BXT_DE_PLL_RATIO_MASK 0xff
9188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009189#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309190#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9191#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009192#define CNL_CDCLK_PLL_RATIO(x) (x)
9193#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309194
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309195/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009196#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009197#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309198#define DC_STATE_EN_UPTO_DC5 (1<<0)
9199#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309200#define DC_STATE_EN_UPTO_DC6 (2<<0)
9201#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9202
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009203#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02009204#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309205#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
9206
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009207/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9208 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009209#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9210#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009211#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
9212#define D_COMP_COMP_FORCE (1<<8)
9213#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009214
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009215/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009216#define _PIPE_WM_LINETIME_A 0x45270
9217#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009218#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009219#define PIPE_WM_LINETIME_MASK (0x1ff)
9220#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009221#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009222#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009223
9224/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009225#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00009226#define SFUSE_STRAP_FUSE_LOCK (1<<13)
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07009227#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00009228#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02009229#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Rodrigo Vivi9787e832018-01-29 15:22:22 -08009230#define SFUSE_STRAP_DDIF_DETECTED (1<<3)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009231#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
9232#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
9233#define SFUSE_STRAP_DDID_DETECTED (1<<0)
9234
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009235#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009236#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9237
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009238#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009239#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
9240#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
9241#define WM_DBG_DISALLOW_SPRITE (1<<2)
9242
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009243/* pipe CSC */
9244#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9245#define _PIPE_A_CSC_COEFF_BY 0x49014
9246#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9247#define _PIPE_A_CSC_COEFF_BU 0x4901c
9248#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9249#define _PIPE_A_CSC_COEFF_BV 0x49024
9250#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03009251#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9252#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9253#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009254#define _PIPE_A_CSC_PREOFF_HI 0x49030
9255#define _PIPE_A_CSC_PREOFF_ME 0x49034
9256#define _PIPE_A_CSC_PREOFF_LO 0x49038
9257#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9258#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9259#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9260
9261#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9262#define _PIPE_B_CSC_COEFF_BY 0x49114
9263#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9264#define _PIPE_B_CSC_COEFF_BU 0x4911c
9265#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9266#define _PIPE_B_CSC_COEFF_BV 0x49124
9267#define _PIPE_B_CSC_MODE 0x49128
9268#define _PIPE_B_CSC_PREOFF_HI 0x49130
9269#define _PIPE_B_CSC_PREOFF_ME 0x49134
9270#define _PIPE_B_CSC_PREOFF_LO 0x49138
9271#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9272#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9273#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009275#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9276#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9277#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9278#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9279#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9280#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9281#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9282#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9283#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9284#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9285#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9286#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9287#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009288
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009289/* pipe degamma/gamma LUTs on IVB+ */
9290#define _PAL_PREC_INDEX_A 0x4A400
9291#define _PAL_PREC_INDEX_B 0x4AC00
9292#define _PAL_PREC_INDEX_C 0x4B400
9293#define PAL_PREC_10_12_BIT (0 << 31)
9294#define PAL_PREC_SPLIT_MODE (1 << 31)
9295#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02009296#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009297#define _PAL_PREC_DATA_A 0x4A404
9298#define _PAL_PREC_DATA_B 0x4AC04
9299#define _PAL_PREC_DATA_C 0x4B404
9300#define _PAL_PREC_GC_MAX_A 0x4A410
9301#define _PAL_PREC_GC_MAX_B 0x4AC10
9302#define _PAL_PREC_GC_MAX_C 0x4B410
9303#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9304#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9305#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009306#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9307#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9308#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009309
9310#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9311#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9312#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9313#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9314
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009315#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9316#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9317#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9318#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9319#define _PRE_CSC_GAMC_DATA_A 0x4A488
9320#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9321#define _PRE_CSC_GAMC_DATA_C 0x4B488
9322
9323#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9324#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9325
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00009326/* pipe CSC & degamma/gamma LUTs on CHV */
9327#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9328#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9329#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9330#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9331#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9332#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9333#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9334#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9335#define CGM_PIPE_MODE_GAMMA (1 << 2)
9336#define CGM_PIPE_MODE_CSC (1 << 1)
9337#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9338
9339#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9340#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9341#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9342#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9343#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9344#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9345#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9346#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9347
9348#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9349#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9350#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9351#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9352#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9353#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9354#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9355#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9356
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009357/* MIPI DSI registers */
9358
Hans de Goede0ad4dc82017-05-18 13:06:44 +02009359#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009360#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03009361
Deepak Mbcc65702017-02-17 18:13:34 +05309362#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9363#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9364#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9365#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9366
Uma Shankaraec02462017-09-25 19:26:01 +05309367/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9368#define GEN4_TIMESTAMP _MMIO(0x2358)
9369#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9370#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9371
Lionel Landwerlindab91782017-11-10 19:08:44 +00009372#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9373#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9374#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9375#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9376#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9377
Uma Shankaraec02462017-09-25 19:26:01 +05309378#define _PIPE_FRMTMSTMP_A 0x70048
9379#define PIPE_FRMTMSTMP(pipe) \
9380 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9381
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309382/* BXT MIPI clock controls */
9383#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9384
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009385#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309386#define BXT_MIPI1_DIV_SHIFT 26
9387#define BXT_MIPI2_DIV_SHIFT 10
9388#define BXT_MIPI_DIV_SHIFT(port) \
9389 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9390 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309391
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309392/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05309393#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9394#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309395#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9396 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9397 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05309398#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9399#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309400#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9401 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05309402 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9403#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9404 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
9405/* RX upper control divider to select actual RX clock output from 8x */
9406#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9407#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9408#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9409 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9410 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9411#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9412#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9413#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9414 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9415 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9416#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9417 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
9418/* 8/3X divider to select the actual 8/3X clock output from 8x */
9419#define BXT_MIPI1_8X_BY3_SHIFT 19
9420#define BXT_MIPI2_8X_BY3_SHIFT 3
9421#define BXT_MIPI_8X_BY3_SHIFT(port) \
9422 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9423 BXT_MIPI2_8X_BY3_SHIFT)
9424#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9425#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9426#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9427 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9428 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9429#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9430 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
9431/* RX lower control divider to select actual RX clock output from 8x */
9432#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9433#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9434#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9435 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9436 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9437#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9438#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9439#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9440 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9441 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9442#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9443 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
9444
9445#define RX_DIVIDER_BIT_1_2 0x3
9446#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309447
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309448/* BXT MIPI mode configure */
9449#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9450#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009451#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309452 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9453
9454#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9455#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009456#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309457 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9458
9459#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9460#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009461#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309462 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009464#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309465#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9466#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9467#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05309468#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309469#define BXT_DSIC_16X_BY2 (1 << 10)
9470#define BXT_DSIC_16X_BY3 (2 << 10)
9471#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009472#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05309473#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309474#define BXT_DSIA_16X_BY2 (1 << 8)
9475#define BXT_DSIA_16X_BY3 (2 << 8)
9476#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009477#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309478#define BXT_DSI_FREQ_SEL_SHIFT 8
9479#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9480
9481#define BXT_DSI_PLL_RATIO_MAX 0x7D
9482#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05309483#define GLK_DSI_PLL_RATIO_MAX 0x6F
9484#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309485#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05309486#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009488#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309489#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9490#define BXT_DSI_PLL_LOCKED (1 << 30)
9491
Jani Nikula3230bf12013-08-27 15:12:16 +03009492#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009493#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009494#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309495
9496 /* BXT port control */
9497#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9498#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009499#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309500
Uma Shankar1881a422017-01-25 19:43:23 +05309501#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9502#define STAP_SELECT (1 << 0)
9503
9504#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9505#define HS_IO_CTRL_SELECT (1 << 0)
9506
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009507#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009508#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9509#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05309510#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03009511#define DUAL_LINK_MODE_MASK (1 << 26)
9512#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9513#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009514#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009515#define FLOPPED_HSTX (1 << 23)
9516#define DE_INVERT (1 << 19) /* XXX */
9517#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9518#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9519#define AFE_LATCHOUT (1 << 17)
9520#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009521#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9522#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9523#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9524#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03009525#define CSB_SHIFT 9
9526#define CSB_MASK (3 << 9)
9527#define CSB_20MHZ (0 << 9)
9528#define CSB_10MHZ (1 << 9)
9529#define CSB_40MHZ (2 << 9)
9530#define BANDGAP_MASK (1 << 8)
9531#define BANDGAP_PNW_CIRCUIT (0 << 8)
9532#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009533#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9534#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9535#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9536#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009537#define TEARING_EFFECT_MASK (3 << 2)
9538#define TEARING_EFFECT_OFF (0 << 2)
9539#define TEARING_EFFECT_DSI (1 << 2)
9540#define TEARING_EFFECT_GPIO (2 << 2)
9541#define LANE_CONFIGURATION_SHIFT 0
9542#define LANE_CONFIGURATION_MASK (3 << 0)
9543#define LANE_CONFIGURATION_4LANE (0 << 0)
9544#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9545#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9546
9547#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009548#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009549#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009550#define TEARING_EFFECT_DELAY_SHIFT 0
9551#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9552
9553/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309554#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009555
9556/* MIPI DSI Controller and D-PHY registers */
9557
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309558#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009559#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009560#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03009561#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9562#define ULPS_STATE_MASK (3 << 1)
9563#define ULPS_STATE_ENTER (2 << 1)
9564#define ULPS_STATE_EXIT (1 << 1)
9565#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9566#define DEVICE_READY (1 << 0)
9567
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309568#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009569#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009570#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309571#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009572#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009573#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03009574#define TEARING_EFFECT (1 << 31)
9575#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9576#define GEN_READ_DATA_AVAIL (1 << 29)
9577#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9578#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9579#define RX_PROT_VIOLATION (1 << 26)
9580#define RX_INVALID_TX_LENGTH (1 << 25)
9581#define ACK_WITH_NO_ERROR (1 << 24)
9582#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9583#define LP_RX_TIMEOUT (1 << 22)
9584#define HS_TX_TIMEOUT (1 << 21)
9585#define DPI_FIFO_UNDERRUN (1 << 20)
9586#define LOW_CONTENTION (1 << 19)
9587#define HIGH_CONTENTION (1 << 18)
9588#define TXDSI_VC_ID_INVALID (1 << 17)
9589#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9590#define TXCHECKSUM_ERROR (1 << 15)
9591#define TXECC_MULTIBIT_ERROR (1 << 14)
9592#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9593#define TXFALSE_CONTROL_ERROR (1 << 12)
9594#define RXDSI_VC_ID_INVALID (1 << 11)
9595#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9596#define RXCHECKSUM_ERROR (1 << 9)
9597#define RXECC_MULTIBIT_ERROR (1 << 8)
9598#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9599#define RXFALSE_CONTROL_ERROR (1 << 6)
9600#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9601#define RX_LP_TX_SYNC_ERROR (1 << 4)
9602#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9603#define RXEOT_SYNC_ERROR (1 << 2)
9604#define RXSOT_SYNC_ERROR (1 << 1)
9605#define RXSOT_ERROR (1 << 0)
9606
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309607#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009608#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009609#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03009610#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9611#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9612#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9613#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9614#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9615#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9616#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9617#define VID_MODE_FORMAT_MASK (0xf << 7)
9618#define VID_MODE_NOT_SUPPORTED (0 << 7)
9619#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02009620#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9621#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03009622#define VID_MODE_FORMAT_RGB888 (4 << 7)
9623#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9624#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9625#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9626#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9627#define DATA_LANES_PRG_REG_SHIFT 0
9628#define DATA_LANES_PRG_REG_MASK (7 << 0)
9629
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309630#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009631#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009632#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009633#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9634
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309635#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009636#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009637#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009638#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9639
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309640#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009641#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009642#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009643#define TURN_AROUND_TIMEOUT_MASK 0x3f
9644
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309645#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009646#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009647#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03009648#define DEVICE_RESET_TIMER_MASK 0xffff
9649
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309650#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009651#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009652#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03009653#define VERTICAL_ADDRESS_SHIFT 16
9654#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9655#define HORIZONTAL_ADDRESS_SHIFT 0
9656#define HORIZONTAL_ADDRESS_MASK 0xffff
9657
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309658#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009659#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009660#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009661#define DBI_FIFO_EMPTY_HALF (0 << 0)
9662#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9663#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9664
9665/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309666#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009667#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009668#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009669
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309670#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009671#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009672#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009673
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309674#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009675#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009676#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009677
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309678#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009679#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009680#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009681
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309682#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009683#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009684#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009685
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309686#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009687#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009688#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009689
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309690#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009691#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009692#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009693
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309694#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009695#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009696#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309697
Jani Nikula3230bf12013-08-27 15:12:16 +03009698/* regs above are bits 15:0 */
9699
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309700#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009701#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009702#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009703#define DPI_LP_MODE (1 << 6)
9704#define BACKLIGHT_OFF (1 << 5)
9705#define BACKLIGHT_ON (1 << 4)
9706#define COLOR_MODE_OFF (1 << 3)
9707#define COLOR_MODE_ON (1 << 2)
9708#define TURN_ON (1 << 1)
9709#define SHUTDOWN (1 << 0)
9710
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309711#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009712#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009713#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009714#define COMMAND_BYTE_SHIFT 0
9715#define COMMAND_BYTE_MASK (0x3f << 0)
9716
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309717#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009718#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009719#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009720#define MASTER_INIT_TIMER_SHIFT 0
9721#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9722
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309723#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009724#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009725#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009726 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009727#define MAX_RETURN_PKT_SIZE_SHIFT 0
9728#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9729
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309730#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009731#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009732#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009733#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9734#define DISABLE_VIDEO_BTA (1 << 3)
9735#define IP_TG_CONFIG (1 << 2)
9736#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9737#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9738#define VIDEO_MODE_BURST (3 << 0)
9739
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309740#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009741#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009742#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03009743#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9744#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03009745#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9746#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9747#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9748#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9749#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9750#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9751#define CLOCKSTOP (1 << 1)
9752#define EOT_DISABLE (1 << 0)
9753
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309754#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009755#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009756#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03009757#define LP_BYTECLK_SHIFT 0
9758#define LP_BYTECLK_MASK (0xffff << 0)
9759
Deepak Mb426f982017-02-17 18:13:30 +05309760#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9761#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9762#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9763
9764#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9765#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9766#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9767
Jani Nikula3230bf12013-08-27 15:12:16 +03009768/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309769#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009770#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009771#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009772
9773/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309774#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009775#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009776#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009777
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309778#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009779#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009780#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309781#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009782#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009783#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009784#define LONG_PACKET_WORD_COUNT_SHIFT 8
9785#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9786#define SHORT_PACKET_PARAM_SHIFT 8
9787#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9788#define VIRTUAL_CHANNEL_SHIFT 6
9789#define VIRTUAL_CHANNEL_MASK (3 << 6)
9790#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03009791#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009792/* data type values, see include/video/mipi_display.h */
9793
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309794#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009795#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009796#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009797#define DPI_FIFO_EMPTY (1 << 28)
9798#define DBI_FIFO_EMPTY (1 << 27)
9799#define LP_CTRL_FIFO_EMPTY (1 << 26)
9800#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9801#define LP_CTRL_FIFO_FULL (1 << 24)
9802#define HS_CTRL_FIFO_EMPTY (1 << 18)
9803#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9804#define HS_CTRL_FIFO_FULL (1 << 16)
9805#define LP_DATA_FIFO_EMPTY (1 << 10)
9806#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9807#define LP_DATA_FIFO_FULL (1 << 8)
9808#define HS_DATA_FIFO_EMPTY (1 << 2)
9809#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9810#define HS_DATA_FIFO_FULL (1 << 0)
9811
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309812#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009813#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009814#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009815#define DBI_HS_LP_MODE_MASK (1 << 0)
9816#define DBI_LP_MODE (1 << 0)
9817#define DBI_HS_MODE (0 << 0)
9818
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309819#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009820#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009821#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03009822#define EXIT_ZERO_COUNT_SHIFT 24
9823#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9824#define TRAIL_COUNT_SHIFT 16
9825#define TRAIL_COUNT_MASK (0x1f << 16)
9826#define CLK_ZERO_COUNT_SHIFT 8
9827#define CLK_ZERO_COUNT_MASK (0xff << 8)
9828#define PREPARE_COUNT_SHIFT 0
9829#define PREPARE_COUNT_MASK (0x3f << 0)
9830
9831/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309832#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009833#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009834#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009836#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9837#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9838#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009839#define LP_HS_SSW_CNT_SHIFT 16
9840#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9841#define HS_LP_PWR_SW_CNT_SHIFT 0
9842#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9843
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309844#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009845#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009846#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009847#define STOP_STATE_STALL_COUNTER_SHIFT 0
9848#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9849
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309850#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009851#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009852#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309853#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009854#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009855#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03009856#define RX_CONTENTION_DETECTED (1 << 0)
9857
9858/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309859#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03009860#define DBI_TYPEC_ENABLE (1 << 31)
9861#define DBI_TYPEC_WIP (1 << 30)
9862#define DBI_TYPEC_OPTION_SHIFT 28
9863#define DBI_TYPEC_OPTION_MASK (3 << 28)
9864#define DBI_TYPEC_FREQ_SHIFT 24
9865#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9866#define DBI_TYPEC_OVERRIDE (1 << 8)
9867#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9868#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9869
9870
9871/* MIPI adapter registers */
9872
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309873#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009874#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009875#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009876#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9877#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9878#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9879#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9880#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9881#define READ_REQUEST_PRIORITY_SHIFT 3
9882#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9883#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9884#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9885#define RGB_FLIP_TO_BGR (1 << 2)
9886
Jani Nikula6b93e9c2016-03-15 21:51:12 +02009887#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309888#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05309889#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +05309890#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9891#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9892#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9893#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9894#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9895#define GLK_LP_WAKE (1 << 22)
9896#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9897#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9898#define GLK_FIREWALL_ENABLE (1 << 16)
9899#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9900#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9901#define BXT_DSC_ENABLE (1 << 3)
9902#define BXT_RGB_FLIP (1 << 2)
9903#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9904#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309905
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309906#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009907#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009908#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009909#define DATA_MEM_ADDRESS_SHIFT 5
9910#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9911#define DATA_VALID (1 << 0)
9912
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309913#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009914#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009915#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009916#define DATA_LENGTH_SHIFT 0
9917#define DATA_LENGTH_MASK (0xfffff << 0)
9918
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309919#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009920#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009921#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009922#define COMMAND_MEM_ADDRESS_SHIFT 5
9923#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9924#define AUTO_PWG_ENABLE (1 << 2)
9925#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9926#define COMMAND_VALID (1 << 0)
9927
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309928#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009929#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009930#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009931#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9932#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9933
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309934#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009935#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009936#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03009937
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309938#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009939#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009940#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03009941#define READ_DATA_VALID(n) (1 << (n))
9942
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009943/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00009944#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9945#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009946
Peter Antoine3bbaba02015-07-10 20:13:11 +03009947/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009948#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009950#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9951#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9952#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9953#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9954#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -07009955/* Media decoder 2 MOCS registers */
9956#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +03009957
Oscar Mateo73f4e8a2018-05-08 14:29:35 -07009958#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
9959#define PMFLUSHDONE_LNICRSDROP (1 << 20)
9960#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
9961#define PMFLUSHDONE_LNEBLK (1 << 22)
9962
Tim Gored5165eb2016-02-04 11:49:34 +00009963/* gamt regs */
9964#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9965#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9966#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9967#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9968#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9969
Ville Syrjälä93564042017-08-24 22:10:51 +03009970#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
9971#define MMCD_PCLA (1 << 31)
9972#define MMCD_HOTSPOT_EN (1 << 27)
9973
Paulo Zanoniad186f32018-02-05 13:40:43 -02009974#define _ICL_PHY_MISC_A 0x64C00
9975#define _ICL_PHY_MISC_B 0x64C04
9976#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
9977 _ICL_PHY_MISC_B)
9978#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
9979
Jesse Barnes585fb112008-07-29 11:54:06 -07009980#endif /* _I915_REG_H_ */