blob: 4e31dfff940a79da5c9703b337882cbac9e044bf [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulace646452017-01-27 17:57:06 +0200142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
Chris Wilson5eddb702010-09-11 13:48:45 +0100144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +0100146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -0700152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Rodrigo Vivia927c922017-06-09 15:26:04 -0700154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Jani Nikulace646452017-01-27 17:57:06 +0200156#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200157#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300158
Damien Lespiau98533252014-12-08 17:33:51 +0000159#define _MASKED_FIELD(mask, value) ({ \
160 if (__builtin_constant_p(mask)) \
161 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
162 if (__builtin_constant_p(value)) \
163 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
164 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
165 BUILD_BUG_ON_MSG((value) & ~(mask), \
166 "Incorrect value for mask"); \
167 (mask) << 16 | (value); })
168#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
169#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
170
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000171/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000172
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000173#define RCS_HW 0
174#define VCS_HW 1
175#define BCS_HW 2
176#define VECS_HW 3
177#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200178#define VCS3_HW 6
179#define VCS4_HW 7
180#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200181
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700182/* Engine class */
183
184#define RENDER_CLASS 0
185#define VIDEO_DECODE_CLASS 1
186#define VIDEO_ENHANCEMENT_CLASS 2
187#define COPY_ENGINE_CLASS 3
188#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000189#define MAX_ENGINE_CLASS 4
190
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200191#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700192
Jesse Barnes585fb112008-07-29 11:54:06 -0700193/* PCI config space */
194
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300195#define MCHBAR_I915 0x44
196#define MCHBAR_I965 0x48
197#define MCHBAR_SIZE (4 * 4096)
198
199#define DEVEN 0x54
200#define DEVEN_MCHBAR_EN (1 << 28)
201
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300202/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300203
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300204#define HPLLCC 0xc0 /* 85x only */
205#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700206#define GC_CLOCK_133_200 (0 << 0)
207#define GC_CLOCK_100_200 (1 << 0)
208#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300209#define GC_CLOCK_133_266 (3 << 0)
210#define GC_CLOCK_133_200_2 (4 << 0)
211#define GC_CLOCK_133_266_2 (5 << 0)
212#define GC_CLOCK_166_266 (6 << 0)
213#define GC_CLOCK_166_250 (7 << 0)
214
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300215#define I915_GDRST 0xc0 /* PCI config register */
216#define GRDOM_FULL (0 << 2)
217#define GRDOM_RENDER (1 << 2)
218#define GRDOM_MEDIA (3 << 2)
219#define GRDOM_MASK (3 << 2)
220#define GRDOM_RESET_STATUS (1 << 1)
221#define GRDOM_RESET_ENABLE (1 << 0)
222
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200223/* BSpec only has register offset, PCI device and bit found empirically */
224#define I830_CLOCK_GATE 0xc8 /* device 0 */
225#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
226
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300227#define GCDGMBUS 0xcc
228
Jesse Barnesf97108d2010-01-29 11:27:07 -0800229#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700230#define GCFGC 0xf0 /* 915+ only */
231#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
232#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100233#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200234#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
235#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
236#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
237#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
238#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
239#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700240#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700241#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
242#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
243#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
244#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
245#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
246#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
247#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
248#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
249#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
250#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
251#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
252#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
253#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
254#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
255#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
256#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
257#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
258#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
259#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100260
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300261#define ASLE 0xe4
262#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700263
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300264#define SWSCI 0xe8
265#define SWSCI_SCISEL (1 << 15)
266#define SWSCI_GSSCIE (1 << 0)
267
268#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
269
Jesse Barnes585fb112008-07-29 11:54:06 -0700270
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200271#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300272#define ILK_GRDOM_FULL (0<<1)
273#define ILK_GRDOM_RENDER (1<<1)
274#define ILK_GRDOM_MEDIA (3<<1)
275#define ILK_GRDOM_MASK (3<<1)
276#define ILK_GRDOM_RESET_ENABLE (1<<0)
277
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200278#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700279#define GEN6_MBC_SNPCR_SHIFT 21
280#define GEN6_MBC_SNPCR_MASK (3<<21)
281#define GEN6_MBC_SNPCR_MAX (0<<21)
282#define GEN6_MBC_SNPCR_MED (1<<21)
283#define GEN6_MBC_SNPCR_LOW (2<<21)
284#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286#define VLV_G3DCTL _MMIO(0x9024)
287#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200289#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100290#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
291#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
292#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
293#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
294#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200296#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800297#define GEN6_GRDOM_FULL (1 << 0)
298#define GEN6_GRDOM_RENDER (1 << 1)
299#define GEN6_GRDOM_MEDIA (1 << 2)
300#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200301#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100302#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200303#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800304
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100305#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
306#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
307#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100308#define PP_DIR_DCLV_2G 0xffffffff
309
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100310#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
311#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200313#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600314#define GEN8_RPCS_ENABLE (1 << 31)
315#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
316#define GEN8_RPCS_S_CNT_SHIFT 15
317#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
318#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
319#define GEN8_RPCS_SS_CNT_SHIFT 8
320#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
321#define GEN8_RPCS_EU_MAX_SHIFT 4
322#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
323#define GEN8_RPCS_EU_MIN_SHIFT 0
324#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
325
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100326#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
327/* HSW only */
328#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
329#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
330#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
331#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
332/* HSW+ */
333#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
334#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
335#define HSW_RCS_INHIBIT (1 << 8)
336/* Gen8 */
337#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
338#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
339#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
340#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
341#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
342#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
343#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
344#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
345#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
346#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200348#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000349#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100350#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100351#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700352#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100353#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
354#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300355#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
356#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
357#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
358#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
359#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100360
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200361#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300362#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200363#define ECOBITS_PPGTT_CACHE64B (3<<8)
364#define ECOBITS_PPGTT_CACHE4B (0<<8)
365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200366#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200367#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200369#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300370#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
371#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
372#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
373#define GEN6_STOLEN_RESERVED_1M (0 << 4)
374#define GEN6_STOLEN_RESERVED_512K (1 << 4)
375#define GEN6_STOLEN_RESERVED_256K (2 << 4)
376#define GEN6_STOLEN_RESERVED_128K (3 << 4)
377#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
378#define GEN7_STOLEN_RESERVED_1M (0 << 5)
379#define GEN7_STOLEN_RESERVED_256K (1 << 5)
380#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
381#define GEN8_STOLEN_RESERVED_1M (0 << 7)
382#define GEN8_STOLEN_RESERVED_2M (1 << 7)
383#define GEN8_STOLEN_RESERVED_4M (2 << 7)
384#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200385#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Daniel Vetter40bae732014-09-11 13:28:08 +0200386
Jesse Barnes585fb112008-07-29 11:54:06 -0700387/* VGA stuff */
388
389#define VGA_ST01_MDA 0x3ba
390#define VGA_ST01_CGA 0x3da
391
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200392#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700393#define VGA_MSR_WRITE 0x3c2
394#define VGA_MSR_READ 0x3cc
395#define VGA_MSR_MEM_EN (1<<1)
396#define VGA_MSR_CGA_MODE (1<<0)
397
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300398#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100399#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300400#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700401
402#define VGA_AR_INDEX 0x3c0
403#define VGA_AR_VID_EN (1<<5)
404#define VGA_AR_DATA_WRITE 0x3c0
405#define VGA_AR_DATA_READ 0x3c1
406
407#define VGA_GR_INDEX 0x3ce
408#define VGA_GR_DATA 0x3cf
409/* GR05 */
410#define VGA_GR_MEM_READ_MODE_SHIFT 3
411#define VGA_GR_MEM_READ_MODE_PLANE 1
412/* GR06 */
413#define VGA_GR_MEM_MODE_MASK 0xc
414#define VGA_GR_MEM_MODE_SHIFT 2
415#define VGA_GR_MEM_A0000_AFFFF 0
416#define VGA_GR_MEM_A0000_BFFFF 1
417#define VGA_GR_MEM_B0000_B7FFF 2
418#define VGA_GR_MEM_B0000_BFFFF 3
419
420#define VGA_DACMASK 0x3c6
421#define VGA_DACRX 0x3c7
422#define VGA_DACWX 0x3c8
423#define VGA_DACDATA 0x3c9
424
425#define VGA_CR_INDEX_MDA 0x3b4
426#define VGA_CR_DATA_MDA 0x3b5
427#define VGA_CR_INDEX_CGA 0x3d4
428#define VGA_CR_DATA_CGA 0x3d5
429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200430#define MI_PREDICATE_SRC0 _MMIO(0x2400)
431#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
432#define MI_PREDICATE_SRC1 _MMIO(0x2408)
433#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300434
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200435#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300436#define LOWER_SLICE_ENABLED (1<<0)
437#define LOWER_SLICE_DISABLED (0<<0)
438
Jesse Barnes585fb112008-07-29 11:54:06 -0700439/*
Brad Volkin5947de92014-02-18 10:15:50 -0800440 * Registers used only by the command parser
441 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200442#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200444#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
445#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
446#define HS_INVOCATION_COUNT _MMIO(0x2300)
447#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
448#define DS_INVOCATION_COUNT _MMIO(0x2308)
449#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
450#define IA_VERTICES_COUNT _MMIO(0x2310)
451#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
452#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
453#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
454#define VS_INVOCATION_COUNT _MMIO(0x2320)
455#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
456#define GS_INVOCATION_COUNT _MMIO(0x2328)
457#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
458#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
459#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
460#define CL_INVOCATION_COUNT _MMIO(0x2338)
461#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
462#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
463#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
464#define PS_INVOCATION_COUNT _MMIO(0x2348)
465#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
466#define PS_DEPTH_COUNT _MMIO(0x2350)
467#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800468
469/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
471#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800472
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200473#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
474#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700475
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200476#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
477#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
478#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
479#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
480#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
481#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200483#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
484#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
485#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700486
Jordan Justen1b850662016-03-06 23:30:29 -0800487/* There are the 16 64-bit CS General Purpose Registers */
488#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
489#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
490
Robert Bragga9417952016-11-07 19:49:48 +0000491#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000492#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
493#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
494#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
495#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
496#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
497#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
498#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
499#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
500#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
501#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
502#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
503#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
504#define GEN7_OACONTROL_FORMAT_SHIFT 2
505#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
506#define GEN7_OACONTROL_ENABLE (1<<0)
507
508#define GEN8_OACTXID _MMIO(0x2364)
509
Robert Bragg19f81df2017-06-13 12:23:03 +0100510#define GEN8_OA_DEBUG _MMIO(0x2B04)
511#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
512#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
513#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
514#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
515
Robert Braggd7965152016-11-07 19:49:52 +0000516#define GEN8_OACONTROL _MMIO(0x2B00)
517#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
518#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
519#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
520#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
521#define GEN8_OA_REPORT_FORMAT_SHIFT 2
522#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
523#define GEN8_OA_COUNTER_ENABLE (1<<0)
524
525#define GEN8_OACTXCONTROL _MMIO(0x2360)
526#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
527#define GEN8_OA_TIMER_PERIOD_SHIFT 2
528#define GEN8_OA_TIMER_ENABLE (1<<1)
529#define GEN8_OA_COUNTER_RESUME (1<<0)
530
531#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
532#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
533#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
534#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
535#define GEN7_OABUFFER_RESUME (1<<0)
536
Robert Bragg19f81df2017-06-13 12:23:03 +0100537#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000538#define GEN8_OABUFFER _MMIO(0x2b14)
539
540#define GEN7_OASTATUS1 _MMIO(0x2364)
541#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
542#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
543#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
544#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
545
546#define GEN7_OASTATUS2 _MMIO(0x2368)
547#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
548
549#define GEN8_OASTATUS _MMIO(0x2b08)
550#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
551#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
552#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
553#define GEN8_OASTATUS_REPORT_LOST (1<<0)
554
555#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100556#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000557#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100558#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000559
560#define OABUFFER_SIZE_128K (0<<3)
561#define OABUFFER_SIZE_256K (1<<3)
562#define OABUFFER_SIZE_512K (2<<3)
563#define OABUFFER_SIZE_1M (3<<3)
564#define OABUFFER_SIZE_2M (4<<3)
565#define OABUFFER_SIZE_4M (5<<3)
566#define OABUFFER_SIZE_8M (6<<3)
567#define OABUFFER_SIZE_16M (7<<3)
568
569#define OA_MEM_SELECT_GGTT (1<<0)
570
Robert Bragg19f81df2017-06-13 12:23:03 +0100571/*
572 * Flexible, Aggregate EU Counter Registers.
573 * Note: these aren't contiguous
574 */
Robert Braggd7965152016-11-07 19:49:52 +0000575#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100576#define EU_PERF_CNTL1 _MMIO(0xe558)
577#define EU_PERF_CNTL2 _MMIO(0xe658)
578#define EU_PERF_CNTL3 _MMIO(0xe758)
579#define EU_PERF_CNTL4 _MMIO(0xe45c)
580#define EU_PERF_CNTL5 _MMIO(0xe55c)
581#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000582
Robert Braggd7965152016-11-07 19:49:52 +0000583/*
584 * OA Boolean state
585 */
586
Robert Braggd7965152016-11-07 19:49:52 +0000587#define OASTARTTRIG1 _MMIO(0x2710)
588#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
589#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
590
591#define OASTARTTRIG2 _MMIO(0x2714)
592#define OASTARTTRIG2_INVERT_A_0 (1<<0)
593#define OASTARTTRIG2_INVERT_A_1 (1<<1)
594#define OASTARTTRIG2_INVERT_A_2 (1<<2)
595#define OASTARTTRIG2_INVERT_A_3 (1<<3)
596#define OASTARTTRIG2_INVERT_A_4 (1<<4)
597#define OASTARTTRIG2_INVERT_A_5 (1<<5)
598#define OASTARTTRIG2_INVERT_A_6 (1<<6)
599#define OASTARTTRIG2_INVERT_A_7 (1<<7)
600#define OASTARTTRIG2_INVERT_A_8 (1<<8)
601#define OASTARTTRIG2_INVERT_A_9 (1<<9)
602#define OASTARTTRIG2_INVERT_A_10 (1<<10)
603#define OASTARTTRIG2_INVERT_A_11 (1<<11)
604#define OASTARTTRIG2_INVERT_A_12 (1<<12)
605#define OASTARTTRIG2_INVERT_A_13 (1<<13)
606#define OASTARTTRIG2_INVERT_A_14 (1<<14)
607#define OASTARTTRIG2_INVERT_A_15 (1<<15)
608#define OASTARTTRIG2_INVERT_B_0 (1<<16)
609#define OASTARTTRIG2_INVERT_B_1 (1<<17)
610#define OASTARTTRIG2_INVERT_B_2 (1<<18)
611#define OASTARTTRIG2_INVERT_B_3 (1<<19)
612#define OASTARTTRIG2_INVERT_C_0 (1<<20)
613#define OASTARTTRIG2_INVERT_C_1 (1<<21)
614#define OASTARTTRIG2_INVERT_D_0 (1<<22)
615#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
616#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
617#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
618#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
619#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
620#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
621
622#define OASTARTTRIG3 _MMIO(0x2718)
623#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
624#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
625#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
626#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
627#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
628#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
629#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
630#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
631#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
632
633#define OASTARTTRIG4 _MMIO(0x271c)
634#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
635#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
636#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
637#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
638#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
639#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
640#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
641#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
642#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
643
644#define OASTARTTRIG5 _MMIO(0x2720)
645#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
646#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
647
648#define OASTARTTRIG6 _MMIO(0x2724)
649#define OASTARTTRIG6_INVERT_A_0 (1<<0)
650#define OASTARTTRIG6_INVERT_A_1 (1<<1)
651#define OASTARTTRIG6_INVERT_A_2 (1<<2)
652#define OASTARTTRIG6_INVERT_A_3 (1<<3)
653#define OASTARTTRIG6_INVERT_A_4 (1<<4)
654#define OASTARTTRIG6_INVERT_A_5 (1<<5)
655#define OASTARTTRIG6_INVERT_A_6 (1<<6)
656#define OASTARTTRIG6_INVERT_A_7 (1<<7)
657#define OASTARTTRIG6_INVERT_A_8 (1<<8)
658#define OASTARTTRIG6_INVERT_A_9 (1<<9)
659#define OASTARTTRIG6_INVERT_A_10 (1<<10)
660#define OASTARTTRIG6_INVERT_A_11 (1<<11)
661#define OASTARTTRIG6_INVERT_A_12 (1<<12)
662#define OASTARTTRIG6_INVERT_A_13 (1<<13)
663#define OASTARTTRIG6_INVERT_A_14 (1<<14)
664#define OASTARTTRIG6_INVERT_A_15 (1<<15)
665#define OASTARTTRIG6_INVERT_B_0 (1<<16)
666#define OASTARTTRIG6_INVERT_B_1 (1<<17)
667#define OASTARTTRIG6_INVERT_B_2 (1<<18)
668#define OASTARTTRIG6_INVERT_B_3 (1<<19)
669#define OASTARTTRIG6_INVERT_C_0 (1<<20)
670#define OASTARTTRIG6_INVERT_C_1 (1<<21)
671#define OASTARTTRIG6_INVERT_D_0 (1<<22)
672#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
673#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
674#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
675#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
676#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
677#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
678
679#define OASTARTTRIG7 _MMIO(0x2728)
680#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
681#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
682#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
683#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
684#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
685#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
686#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
687#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
688#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
689
690#define OASTARTTRIG8 _MMIO(0x272c)
691#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
692#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
693#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
694#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
695#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
696#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
697#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
698#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
699#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
700
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100701#define OAREPORTTRIG1 _MMIO(0x2740)
702#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
703#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
704
705#define OAREPORTTRIG2 _MMIO(0x2744)
706#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
707#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
708#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
709#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
710#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
711#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
712#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
713#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
714#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
715#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
716#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
717#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
718#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
719#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
720#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
721#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
722#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
723#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
724#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
725#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
726#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
727#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
728#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
729#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
730#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
731
732#define OAREPORTTRIG3 _MMIO(0x2748)
733#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
734#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
735#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
736#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
737#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
738#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
739#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
740#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
741#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
742
743#define OAREPORTTRIG4 _MMIO(0x274c)
744#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
745#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
746#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
747#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
748#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
749#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
750#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
751#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
752#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
753
754#define OAREPORTTRIG5 _MMIO(0x2750)
755#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
756#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
757
758#define OAREPORTTRIG6 _MMIO(0x2754)
759#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
760#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
761#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
762#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
763#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
764#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
765#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
766#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
767#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
768#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
769#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
770#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
771#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
772#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
773#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
774#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
775#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
776#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
777#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
778#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
779#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
780#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
781#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
782#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
783#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
784
785#define OAREPORTTRIG7 _MMIO(0x2758)
786#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
787#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
788#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
789#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
790#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
791#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
792#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
793#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
794#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
795
796#define OAREPORTTRIG8 _MMIO(0x275c)
797#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
798#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
799#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
800#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
801#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
802#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
803#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
804#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
805#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
806
Robert Braggd7965152016-11-07 19:49:52 +0000807/* CECX_0 */
808#define OACEC_COMPARE_LESS_OR_EQUAL 6
809#define OACEC_COMPARE_NOT_EQUAL 5
810#define OACEC_COMPARE_LESS_THAN 4
811#define OACEC_COMPARE_GREATER_OR_EQUAL 3
812#define OACEC_COMPARE_EQUAL 2
813#define OACEC_COMPARE_GREATER_THAN 1
814#define OACEC_COMPARE_ANY_EQUAL 0
815
816#define OACEC_COMPARE_VALUE_MASK 0xffff
817#define OACEC_COMPARE_VALUE_SHIFT 3
818
819#define OACEC_SELECT_NOA (0<<19)
820#define OACEC_SELECT_PREV (1<<19)
821#define OACEC_SELECT_BOOLEAN (2<<19)
822
823/* CECX_1 */
824#define OACEC_MASK_MASK 0xffff
825#define OACEC_CONSIDERATIONS_MASK 0xffff
826#define OACEC_CONSIDERATIONS_SHIFT 16
827
828#define OACEC0_0 _MMIO(0x2770)
829#define OACEC0_1 _MMIO(0x2774)
830#define OACEC1_0 _MMIO(0x2778)
831#define OACEC1_1 _MMIO(0x277c)
832#define OACEC2_0 _MMIO(0x2780)
833#define OACEC2_1 _MMIO(0x2784)
834#define OACEC3_0 _MMIO(0x2788)
835#define OACEC3_1 _MMIO(0x278c)
836#define OACEC4_0 _MMIO(0x2790)
837#define OACEC4_1 _MMIO(0x2794)
838#define OACEC5_0 _MMIO(0x2798)
839#define OACEC5_1 _MMIO(0x279c)
840#define OACEC6_0 _MMIO(0x27a0)
841#define OACEC6_1 _MMIO(0x27a4)
842#define OACEC7_0 _MMIO(0x27a8)
843#define OACEC7_1 _MMIO(0x27ac)
844
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100845/* OA perf counters */
846#define OA_PERFCNT1_LO _MMIO(0x91B8)
847#define OA_PERFCNT1_HI _MMIO(0x91BC)
848#define OA_PERFCNT2_LO _MMIO(0x91C0)
849#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000850#define OA_PERFCNT3_LO _MMIO(0x91C8)
851#define OA_PERFCNT3_HI _MMIO(0x91CC)
852#define OA_PERFCNT4_LO _MMIO(0x91D8)
853#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100854
855#define OA_PERFMATRIX_LO _MMIO(0x91C8)
856#define OA_PERFMATRIX_HI _MMIO(0x91CC)
857
858/* RPM unit config (Gen8+) */
859#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000860#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
861#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
862#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
863#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
864#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
865#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
866
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100867#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000868#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100869
Lionel Landwerlindab91782017-11-10 19:08:44 +0000870/* GPM unit config (Gen9+) */
871#define CTC_MODE _MMIO(0xA26C)
872#define CTC_SOURCE_PARAMETER_MASK 1
873#define CTC_SOURCE_CRYSTAL_CLOCK 0
874#define CTC_SOURCE_DIVIDE_LOGIC 1
875#define CTC_SHIFT_PARAMETER_SHIFT 1
876#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
877
Lionel Landwerlin58885762017-11-10 19:08:42 +0000878/* RCP unit config (Gen8+) */
879#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100880
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000881/* NOA (HSW) */
882#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
883#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
884#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
885#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
886#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
887#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
888#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
889#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
890#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
891#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
892
893#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
894
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100895/* NOA (Gen8+) */
896#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
897
898#define MICRO_BP0_0 _MMIO(0x9800)
899#define MICRO_BP0_2 _MMIO(0x9804)
900#define MICRO_BP0_1 _MMIO(0x9808)
901
902#define MICRO_BP1_0 _MMIO(0x980C)
903#define MICRO_BP1_2 _MMIO(0x9810)
904#define MICRO_BP1_1 _MMIO(0x9814)
905
906#define MICRO_BP2_0 _MMIO(0x9818)
907#define MICRO_BP2_2 _MMIO(0x981C)
908#define MICRO_BP2_1 _MMIO(0x9820)
909
910#define MICRO_BP3_0 _MMIO(0x9824)
911#define MICRO_BP3_2 _MMIO(0x9828)
912#define MICRO_BP3_1 _MMIO(0x982C)
913
914#define MICRO_BP_TRIGGER _MMIO(0x9830)
915#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
916#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
917#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
918
919#define GDT_CHICKEN_BITS _MMIO(0x9840)
920#define GT_NOA_ENABLE 0x00000080
921
922#define NOA_DATA _MMIO(0x986C)
923#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700924
Brad Volkin220375a2014-02-18 10:15:51 -0800925#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
926#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200927#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800928
Brad Volkin5947de92014-02-18 10:15:50 -0800929/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100930 * Reset registers
931 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200932#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100933#define DEBUG_RESET_FULL (1<<7)
934#define DEBUG_RESET_RENDER (1<<8)
935#define DEBUG_RESET_DISPLAY (1<<9)
936
Jesse Barnes57f350b2012-03-28 13:39:25 -0700937/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300938 * IOSF sideband
939 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200940#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300941#define IOSF_DEVFN_SHIFT 24
942#define IOSF_OPCODE_SHIFT 16
943#define IOSF_PORT_SHIFT 8
944#define IOSF_BYTE_ENABLES_SHIFT 4
945#define IOSF_BAR_SHIFT 1
946#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200947#define IOSF_PORT_BUNIT 0x03
948#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300949#define IOSF_PORT_NC 0x11
950#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300951#define IOSF_PORT_GPIO_NC 0x13
952#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200953#define IOSF_PORT_DPIO_2 0x1a
954#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200955#define IOSF_PORT_GPIO_SC 0x48
956#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200957#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200958#define CHV_IOSF_PORT_GPIO_N 0x13
959#define CHV_IOSF_PORT_GPIO_SE 0x48
960#define CHV_IOSF_PORT_GPIO_E 0xa8
961#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200962#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
963#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300964
Jesse Barnes30a970c2013-11-04 13:48:12 -0800965/* See configdb bunit SB addr map */
966#define BUNIT_REG_BISOC 0x11
967
Jesse Barnes30a970c2013-11-04 13:48:12 -0800968#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300969#define DSPFREQSTAT_SHIFT_CHV 24
970#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
971#define DSPFREQGUAR_SHIFT_CHV 8
972#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800973#define DSPFREQSTAT_SHIFT 30
974#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
975#define DSPFREQGUAR_SHIFT 14
976#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200977#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
978#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
979#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300980#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
981#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
982#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
983#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
984#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
985#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
986#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
987#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
988#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
989#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
990#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
991#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200992
Jani Nikulac3fdb9d2017-08-10 15:29:43 +0300993/*
Imre Deak438b8dc2017-07-11 23:42:30 +0300994 * i915_power_well_id:
995 *
996 * Platform specific IDs used to look up power wells and - except for custom
997 * power wells - to define request/status register flag bit positions. As such
998 * the set of IDs on a given platform must be unique and except for custom
999 * power wells their value must stay fixed.
1000 */
1001enum i915_power_well_id {
1002 /*
Imre Deak120b56a2017-07-11 23:42:31 +03001003 * I830
1004 * - custom power well
1005 */
1006 I830_DISP_PW_PIPES = 0,
1007
1008 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001009 * VLV/CHV
1010 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1011 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1012 */
Imre Deaka30180a2014-03-04 19:23:02 +02001013 PUNIT_POWER_WELL_RENDER = 0,
1014 PUNIT_POWER_WELL_MEDIA = 1,
1015 PUNIT_POWER_WELL_DISP2D = 3,
1016 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1017 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1018 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1019 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1020 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1021 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1022 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001023 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deakf49193c2017-07-06 17:40:23 +03001024 /* - custom power well */
1025 CHV_DISP_PW_PIPE_A, /* 13 */
Imre Deaka30180a2014-03-04 19:23:02 +02001026
Imre Deak438b8dc2017-07-11 23:42:30 +03001027 /*
Imre Deakfb9248e2017-07-11 23:42:32 +03001028 * HSW/BDW
Imre Deak9c3a16c2017-08-14 18:15:30 +03001029 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
Imre Deakfb9248e2017-07-11 23:42:32 +03001030 */
1031 HSW_DISP_PW_GLOBAL = 15,
1032
1033 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001034 * GEN9+
Imre Deak9c3a16c2017-08-14 18:15:30 +03001035 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
Imre Deak438b8dc2017-07-11 23:42:30 +03001036 */
1037 SKL_DISP_PW_MISC_IO = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001038 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001039 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001040 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001041 SKL_DISP_PW_DDI_B,
1042 SKL_DISP_PW_DDI_C,
1043 SKL_DISP_PW_DDI_D,
Rodrigo Vivi9787e832018-01-29 15:22:22 -08001044 CNL_DISP_PW_DDI_F = 6,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001045
1046 GLK_DISP_PW_AUX_A = 8,
1047 GLK_DISP_PW_AUX_B,
1048 GLK_DISP_PW_AUX_C,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001049 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1050 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1051 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1052 CNL_DISP_PW_AUX_D,
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001053 CNL_DISP_PW_AUX_F,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001054
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001055 SKL_DISP_PW_1 = 14,
1056 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001057
Imre Deak438b8dc2017-07-11 23:42:30 +03001058 /* - custom power wells */
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001059 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001060 BXT_DPIO_CMN_A,
1061 BXT_DPIO_CMN_BC,
Imre Deak438b8dc2017-07-11 23:42:30 +03001062 GLK_DPIO_CMN_C, /* 19 */
1063
1064 /*
1065 * Multiple platforms.
1066 * Must start following the highest ID of any platform.
1067 * - custom power wells
1068 */
1069 I915_DISP_PW_ALWAYS_ON = 20,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001070};
1071
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001072#define PUNIT_REG_PWRGT_CTRL 0x60
1073#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001074#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1075#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1076#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1077#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1078#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001079
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001080#define PUNIT_REG_GPU_LFM 0xd3
1081#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1082#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001083#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001084#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001085#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001086#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001087
1088#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1089#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1090
Deepak S095acd52015-01-17 11:05:59 +05301091#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1092#define FB_GFX_FREQ_FUSE_MASK 0xff
1093#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1094#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1095#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1096
1097#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1098#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1099
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001100#define PUNIT_REG_DDR_SETUP2 0x139
1101#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1102#define FORCE_DDR_LOW_FREQ (1 << 1)
1103#define FORCE_DDR_HIGH_FREQ (1 << 0)
1104
Deepak S2b6b3a02014-05-27 15:59:30 +05301105#define PUNIT_GPU_STATUS_REG 0xdb
1106#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1107#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1108#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1109#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1110
1111#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1112#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1113#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1114
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001115#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1116#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1117#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1118#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1119#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1120#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1121#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1122#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1123#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1124#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1125
Deepak S3ef62342015-04-29 08:36:24 +05301126#define VLV_TURBO_SOC_OVERRIDE 0x04
1127#define VLV_OVERRIDE_EN 1
1128#define VLV_SOC_TDP_EN (1 << 1)
1129#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1130#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1131
ymohanmabe4fc042013-08-27 23:40:56 +03001132/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001133#define CCK_FUSE_REG 0x8
1134#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001135#define CCK_REG_DSI_PLL_FUSE 0x44
1136#define CCK_REG_DSI_PLL_CONTROL 0x48
1137#define DSI_PLL_VCO_EN (1 << 31)
1138#define DSI_PLL_LDO_GATE (1 << 30)
1139#define DSI_PLL_P1_POST_DIV_SHIFT 17
1140#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1141#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1142#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1143#define DSI_PLL_MUX_MASK (3 << 9)
1144#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1145#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1146#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1147#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1148#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1149#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1150#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1151#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1152#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1153#define DSI_PLL_LOCK (1 << 0)
1154#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1155#define DSI_PLL_LFSR (1 << 31)
1156#define DSI_PLL_FRACTION_EN (1 << 30)
1157#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1158#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1159#define DSI_PLL_USYNC_CNT_SHIFT 18
1160#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1161#define DSI_PLL_N1_DIV_SHIFT 16
1162#define DSI_PLL_N1_DIV_MASK (3 << 16)
1163#define DSI_PLL_M1_DIV_SHIFT 0
1164#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001165#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001166#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001167#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001168#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001169#define CCK_TRUNK_FORCE_ON (1 << 17)
1170#define CCK_TRUNK_FORCE_OFF (1 << 16)
1171#define CCK_FREQUENCY_STATUS (0x1f << 8)
1172#define CCK_FREQUENCY_STATUS_SHIFT 8
1173#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001174
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001175/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001176#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001178#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001179#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1180#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1181#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001182#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001183
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001184#define DPIO_PHY(pipe) ((pipe) >> 1)
1185#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1186
Daniel Vetter598fac62013-04-18 22:01:46 +02001187/*
1188 * Per pipe/PLL DPIO regs
1189 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001190#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001191#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001192#define DPIO_POST_DIV_DAC 0
1193#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1194#define DPIO_POST_DIV_LVDS1 2
1195#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001196#define DPIO_K_SHIFT (24) /* 4 bits */
1197#define DPIO_P1_SHIFT (21) /* 3 bits */
1198#define DPIO_P2_SHIFT (16) /* 5 bits */
1199#define DPIO_N_SHIFT (12) /* 4 bits */
1200#define DPIO_ENABLE_CALIBRATION (1<<11)
1201#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1202#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001203#define _VLV_PLL_DW3_CH1 0x802c
1204#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001205
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001206#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001207#define DPIO_REFSEL_OVERRIDE 27
1208#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1209#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1210#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301211#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001212#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1213#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001214#define _VLV_PLL_DW5_CH1 0x8034
1215#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001216
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001217#define _VLV_PLL_DW7_CH0 0x801c
1218#define _VLV_PLL_DW7_CH1 0x803c
1219#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001220
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001221#define _VLV_PLL_DW8_CH0 0x8040
1222#define _VLV_PLL_DW8_CH1 0x8060
1223#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001224
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001225#define VLV_PLL_DW9_BCAST 0xc044
1226#define _VLV_PLL_DW9_CH0 0x8044
1227#define _VLV_PLL_DW9_CH1 0x8064
1228#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001229
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001230#define _VLV_PLL_DW10_CH0 0x8048
1231#define _VLV_PLL_DW10_CH1 0x8068
1232#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001233
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001234#define _VLV_PLL_DW11_CH0 0x804c
1235#define _VLV_PLL_DW11_CH1 0x806c
1236#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001237
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001238/* Spec for ref block start counts at DW10 */
1239#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001240
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001241#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001242
Daniel Vetter598fac62013-04-18 22:01:46 +02001243/*
1244 * Per DDI channel DPIO regs
1245 */
1246
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001247#define _VLV_PCS_DW0_CH0 0x8200
1248#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001249#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1250#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001251#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1252#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001253#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001254
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001255#define _VLV_PCS01_DW0_CH0 0x200
1256#define _VLV_PCS23_DW0_CH0 0x400
1257#define _VLV_PCS01_DW0_CH1 0x2600
1258#define _VLV_PCS23_DW0_CH1 0x2800
1259#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1260#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1261
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001262#define _VLV_PCS_DW1_CH0 0x8204
1263#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001264#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001265#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1266#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1267#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1268#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001269#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001270
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001271#define _VLV_PCS01_DW1_CH0 0x204
1272#define _VLV_PCS23_DW1_CH0 0x404
1273#define _VLV_PCS01_DW1_CH1 0x2604
1274#define _VLV_PCS23_DW1_CH1 0x2804
1275#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1276#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1277
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001278#define _VLV_PCS_DW8_CH0 0x8220
1279#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001280#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1281#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001282#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001283
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001284#define _VLV_PCS01_DW8_CH0 0x0220
1285#define _VLV_PCS23_DW8_CH0 0x0420
1286#define _VLV_PCS01_DW8_CH1 0x2620
1287#define _VLV_PCS23_DW8_CH1 0x2820
1288#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1289#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001290
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001291#define _VLV_PCS_DW9_CH0 0x8224
1292#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001293#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1294#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1295#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1296#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1297#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1298#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001299#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001300
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001301#define _VLV_PCS01_DW9_CH0 0x224
1302#define _VLV_PCS23_DW9_CH0 0x424
1303#define _VLV_PCS01_DW9_CH1 0x2624
1304#define _VLV_PCS23_DW9_CH1 0x2824
1305#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1306#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1307
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001308#define _CHV_PCS_DW10_CH0 0x8228
1309#define _CHV_PCS_DW10_CH1 0x8428
1310#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1311#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001312#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1313#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1314#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1315#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1316#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1317#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001318#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1319
Ville Syrjälä1966e592014-04-09 13:29:04 +03001320#define _VLV_PCS01_DW10_CH0 0x0228
1321#define _VLV_PCS23_DW10_CH0 0x0428
1322#define _VLV_PCS01_DW10_CH1 0x2628
1323#define _VLV_PCS23_DW10_CH1 0x2828
1324#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1325#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1326
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001327#define _VLV_PCS_DW11_CH0 0x822c
1328#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001329#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001330#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1331#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1332#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001333#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001334
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001335#define _VLV_PCS01_DW11_CH0 0x022c
1336#define _VLV_PCS23_DW11_CH0 0x042c
1337#define _VLV_PCS01_DW11_CH1 0x262c
1338#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001339#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1340#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001341
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001342#define _VLV_PCS01_DW12_CH0 0x0230
1343#define _VLV_PCS23_DW12_CH0 0x0430
1344#define _VLV_PCS01_DW12_CH1 0x2630
1345#define _VLV_PCS23_DW12_CH1 0x2830
1346#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1347#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1348
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001349#define _VLV_PCS_DW12_CH0 0x8230
1350#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001351#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1352#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1353#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1354#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1355#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001356#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001357
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001358#define _VLV_PCS_DW14_CH0 0x8238
1359#define _VLV_PCS_DW14_CH1 0x8438
1360#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001361
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001362#define _VLV_PCS_DW23_CH0 0x825c
1363#define _VLV_PCS_DW23_CH1 0x845c
1364#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001365
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001366#define _VLV_TX_DW2_CH0 0x8288
1367#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001368#define DPIO_SWING_MARGIN000_SHIFT 16
1369#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001370#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001371#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001372
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001373#define _VLV_TX_DW3_CH0 0x828c
1374#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001375/* The following bit for CHV phy */
1376#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001377#define DPIO_SWING_MARGIN101_SHIFT 16
1378#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001379#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1380
1381#define _VLV_TX_DW4_CH0 0x8290
1382#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001383#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1384#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001385#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1386#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001387#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1388
1389#define _VLV_TX3_DW4_CH0 0x690
1390#define _VLV_TX3_DW4_CH1 0x2a90
1391#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1392
1393#define _VLV_TX_DW5_CH0 0x8294
1394#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001395#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001396#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001397
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001398#define _VLV_TX_DW11_CH0 0x82ac
1399#define _VLV_TX_DW11_CH1 0x84ac
1400#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001401
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001402#define _VLV_TX_DW14_CH0 0x82b8
1403#define _VLV_TX_DW14_CH1 0x84b8
1404#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301405
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001406/* CHV dpPhy registers */
1407#define _CHV_PLL_DW0_CH0 0x8000
1408#define _CHV_PLL_DW0_CH1 0x8180
1409#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1410
1411#define _CHV_PLL_DW1_CH0 0x8004
1412#define _CHV_PLL_DW1_CH1 0x8184
1413#define DPIO_CHV_N_DIV_SHIFT 8
1414#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1415#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1416
1417#define _CHV_PLL_DW2_CH0 0x8008
1418#define _CHV_PLL_DW2_CH1 0x8188
1419#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1420
1421#define _CHV_PLL_DW3_CH0 0x800c
1422#define _CHV_PLL_DW3_CH1 0x818c
1423#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1424#define DPIO_CHV_FIRST_MOD (0 << 8)
1425#define DPIO_CHV_SECOND_MOD (1 << 8)
1426#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301427#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001428#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1429
1430#define _CHV_PLL_DW6_CH0 0x8018
1431#define _CHV_PLL_DW6_CH1 0x8198
1432#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1433#define DPIO_CHV_INT_COEFF_SHIFT 8
1434#define DPIO_CHV_PROP_COEFF_SHIFT 0
1435#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1436
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301437#define _CHV_PLL_DW8_CH0 0x8020
1438#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301439#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1440#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301441#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1442
1443#define _CHV_PLL_DW9_CH0 0x8024
1444#define _CHV_PLL_DW9_CH1 0x81A4
1445#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301446#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301447#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1448#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1449
Ville Syrjälä6669e392015-07-08 23:46:00 +03001450#define _CHV_CMN_DW0_CH0 0x8100
1451#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1452#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1453#define DPIO_ALLDL_POWERDOWN (1 << 1)
1454#define DPIO_ANYDL_POWERDOWN (1 << 0)
1455
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001456#define _CHV_CMN_DW5_CH0 0x8114
1457#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1458#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1459#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1460#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1461#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1462#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1463#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1464#define CHV_BUFLEFTENA1_MASK (3 << 22)
1465
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001466#define _CHV_CMN_DW13_CH0 0x8134
1467#define _CHV_CMN_DW0_CH1 0x8080
1468#define DPIO_CHV_S1_DIV_SHIFT 21
1469#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1470#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1471#define DPIO_CHV_K_DIV_SHIFT 4
1472#define DPIO_PLL_FREQLOCK (1 << 1)
1473#define DPIO_PLL_LOCK (1 << 0)
1474#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1475
1476#define _CHV_CMN_DW14_CH0 0x8138
1477#define _CHV_CMN_DW1_CH1 0x8084
1478#define DPIO_AFC_RECAL (1 << 14)
1479#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001480#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1481#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1482#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1483#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1484#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1485#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1486#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1487#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001488#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1489
Ville Syrjälä9197c882014-04-09 13:29:05 +03001490#define _CHV_CMN_DW19_CH0 0x814c
1491#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001492#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1493#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001494#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001495#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001496
Ville Syrjälä9197c882014-04-09 13:29:05 +03001497#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1498
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001499#define CHV_CMN_DW28 0x8170
1500#define DPIO_CL1POWERDOWNEN (1 << 23)
1501#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001502#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1503#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1504#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1505#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001506
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001507#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001508#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001509#define DPIO_LRC_BYPASS (1 << 3)
1510
1511#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1512 (lane) * 0x200 + (offset))
1513
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001514#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1515#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1516#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1517#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1518#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1519#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1520#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1521#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1522#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1523#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1524#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001525#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1526#define DPIO_FRC_LATENCY_SHFIT 8
1527#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1528#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301529
1530/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001531#define _BXT_PHY0_BASE 0x6C000
1532#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001533#define _BXT_PHY2_BASE 0x163000
1534#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1535 _BXT_PHY1_BASE, \
1536 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001537
1538#define _BXT_PHY(phy, reg) \
1539 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1540
1541#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1542 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1543 (reg_ch1) - _BXT_PHY0_BASE))
1544#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1545 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001547#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301548#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301549
Imre Deake93da0a2016-06-13 16:44:37 +03001550#define _BXT_PHY_CTL_DDI_A 0x64C00
1551#define _BXT_PHY_CTL_DDI_B 0x64C10
1552#define _BXT_PHY_CTL_DDI_C 0x64C20
1553#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1554#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1555#define BXT_PHY_LANE_ENABLED (1 << 8)
1556#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1557 _BXT_PHY_CTL_DDI_B)
1558
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301559#define _PHY_CTL_FAMILY_EDP 0x64C80
1560#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001561#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301562#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001563#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1564 _PHY_CTL_FAMILY_EDP, \
1565 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301566
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301567/* BXT PHY PLL registers */
1568#define _PORT_PLL_A 0x46074
1569#define _PORT_PLL_B 0x46078
1570#define _PORT_PLL_C 0x4607c
1571#define PORT_PLL_ENABLE (1 << 31)
1572#define PORT_PLL_LOCK (1 << 30)
1573#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001574#define PORT_PLL_POWER_ENABLE (1 << 26)
1575#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001576#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301577
1578#define _PORT_PLL_EBB_0_A 0x162034
1579#define _PORT_PLL_EBB_0_B 0x6C034
1580#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001581#define PORT_PLL_P1_SHIFT 13
1582#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1583#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1584#define PORT_PLL_P2_SHIFT 8
1585#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1586#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001587#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1588 _PORT_PLL_EBB_0_B, \
1589 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301590
1591#define _PORT_PLL_EBB_4_A 0x162038
1592#define _PORT_PLL_EBB_4_B 0x6C038
1593#define _PORT_PLL_EBB_4_C 0x6C344
1594#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1595#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001596#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1597 _PORT_PLL_EBB_4_B, \
1598 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301599
1600#define _PORT_PLL_0_A 0x162100
1601#define _PORT_PLL_0_B 0x6C100
1602#define _PORT_PLL_0_C 0x6C380
1603/* PORT_PLL_0_A */
1604#define PORT_PLL_M2_MASK 0xFF
1605/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001606#define PORT_PLL_N_SHIFT 8
1607#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1608#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301609/* PORT_PLL_2_A */
1610#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1611/* PORT_PLL_3_A */
1612#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1613/* PORT_PLL_6_A */
1614#define PORT_PLL_PROP_COEFF_MASK 0xF
1615#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1616#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1617#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1618#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1619/* PORT_PLL_8_A */
1620#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301621/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001622#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1623#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301624/* PORT_PLL_10_A */
1625#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301626#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301627#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001628#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001629#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1630 _PORT_PLL_0_B, \
1631 _PORT_PLL_0_C)
1632#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1633 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301634
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301635/* BXT PHY common lane registers */
1636#define _PORT_CL1CM_DW0_A 0x162000
1637#define _PORT_CL1CM_DW0_BC 0x6C000
1638#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301639#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001640#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301641
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001642#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1643#define CL_POWER_DOWN_ENABLE (1 << 4)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001644#define SUS_CLOCK_CONFIG (3 << 0)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001645
Paulo Zanoniad186f32018-02-05 13:40:43 -02001646#define _ICL_PORT_CL_DW5_A 0x162014
1647#define _ICL_PORT_CL_DW5_B 0x6C014
1648#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1649 _ICL_PORT_CL_DW5_B)
1650
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301651#define _PORT_CL1CM_DW9_A 0x162024
1652#define _PORT_CL1CM_DW9_BC 0x6C024
1653#define IREF0RC_OFFSET_SHIFT 8
1654#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001655#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301656
1657#define _PORT_CL1CM_DW10_A 0x162028
1658#define _PORT_CL1CM_DW10_BC 0x6C028
1659#define IREF1RC_OFFSET_SHIFT 8
1660#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001661#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301662
1663#define _PORT_CL1CM_DW28_A 0x162070
1664#define _PORT_CL1CM_DW28_BC 0x6C070
1665#define OCL1_POWER_DOWN_EN (1 << 23)
1666#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1667#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001668#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301669
1670#define _PORT_CL1CM_DW30_A 0x162078
1671#define _PORT_CL1CM_DW30_BC 0x6C078
1672#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001673#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301674
Rodrigo Vivi04416102017-06-09 15:26:06 -07001675#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1676#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1677#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1678#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1679#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1680#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1681#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1682#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1683#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1684#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301685#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001686 _CNL_PORT_PCS_DW1_GRP_AE, \
1687 _CNL_PORT_PCS_DW1_GRP_B, \
1688 _CNL_PORT_PCS_DW1_GRP_C, \
1689 _CNL_PORT_PCS_DW1_GRP_D, \
1690 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301691 _CNL_PORT_PCS_DW1_GRP_F))
1692
1693#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001694 _CNL_PORT_PCS_DW1_LN0_AE, \
1695 _CNL_PORT_PCS_DW1_LN0_B, \
1696 _CNL_PORT_PCS_DW1_LN0_C, \
1697 _CNL_PORT_PCS_DW1_LN0_D, \
1698 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301699 _CNL_PORT_PCS_DW1_LN0_F))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001700#define COMMON_KEEPER_EN (1 << 26)
1701
Mahesh Kumar4635b572018-03-14 13:36:52 +05301702/* CNL Port TX registers */
1703#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1704#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1705#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1706#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1707#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1708#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1709#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1710#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1711#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1712#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1713#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1714 _CNL_PORT_TX_AE_GRP_OFFSET, \
1715 _CNL_PORT_TX_B_GRP_OFFSET, \
1716 _CNL_PORT_TX_B_GRP_OFFSET, \
1717 _CNL_PORT_TX_D_GRP_OFFSET, \
1718 _CNL_PORT_TX_AE_GRP_OFFSET, \
1719 _CNL_PORT_TX_F_GRP_OFFSET) + \
1720 4*(dw))
1721#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1722 _CNL_PORT_TX_AE_LN0_OFFSET, \
1723 _CNL_PORT_TX_B_LN0_OFFSET, \
1724 _CNL_PORT_TX_B_LN0_OFFSET, \
1725 _CNL_PORT_TX_D_LN0_OFFSET, \
1726 _CNL_PORT_TX_AE_LN0_OFFSET, \
1727 _CNL_PORT_TX_F_LN0_OFFSET) + \
1728 4*(dw))
1729
1730#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1731#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001732#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001733#define SWING_SEL_UPPER_MASK (1 << 15)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001734#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001735#define SWING_SEL_LOWER_MASK (0x7 << 11)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001736#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001737#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001738
Rodrigo Vivi04416102017-06-09 15:26:06 -07001739#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1740#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Mahesh Kumar4635b572018-03-14 13:36:52 +05301741#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1742#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1743#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
1744 (ln * (_CNL_PORT_TX_DW4_LN1_AE - \
1745 _CNL_PORT_TX_DW4_LN0_AE)))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001746#define LOADGEN_SELECT (1 << 31)
1747#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001748#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001749#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001750#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001751#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001752#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001753
Mahesh Kumar4635b572018-03-14 13:36:52 +05301754#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1755#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001756#define TX_TRAINING_EN (1 << 31)
1757#define TAP3_DISABLE (1 << 29)
1758#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001759#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001760#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001761#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001762
Mahesh Kumar4635b572018-03-14 13:36:52 +05301763#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1764#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001765#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001766#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001767
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001768/* The spec defines this only for BXT PHY0, but lets assume that this
1769 * would exist for PHY1 too if it had a second channel.
1770 */
1771#define _PORT_CL2CM_DW6_A 0x162358
1772#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001773#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301774#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1775
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001776#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1777#define COMP_INIT (1 << 31)
1778#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1779#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1780#define PROCESS_INFO_DOT_0 (0 << 26)
1781#define PROCESS_INFO_DOT_1 (1 << 26)
1782#define PROCESS_INFO_DOT_4 (2 << 26)
1783#define PROCESS_INFO_MASK (7 << 26)
1784#define PROCESS_INFO_SHIFT 26
1785#define VOLTAGE_INFO_0_85V (0 << 24)
1786#define VOLTAGE_INFO_0_95V (1 << 24)
1787#define VOLTAGE_INFO_1_05V (2 << 24)
1788#define VOLTAGE_INFO_MASK (3 << 24)
1789#define VOLTAGE_INFO_SHIFT 24
1790#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1791#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1792
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02001793#define _ICL_PORT_COMP_DW0_A 0x162100
1794#define _ICL_PORT_COMP_DW0_B 0x6C100
1795#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
1796 _ICL_PORT_COMP_DW0_B)
1797#define _ICL_PORT_COMP_DW1_A 0x162104
1798#define _ICL_PORT_COMP_DW1_B 0x6C104
1799#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
1800 _ICL_PORT_COMP_DW1_B)
1801#define _ICL_PORT_COMP_DW3_A 0x16210C
1802#define _ICL_PORT_COMP_DW3_B 0x6C10C
1803#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
1804 _ICL_PORT_COMP_DW3_B)
1805#define _ICL_PORT_COMP_DW9_A 0x162124
1806#define _ICL_PORT_COMP_DW9_B 0x6C124
1807#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
1808 _ICL_PORT_COMP_DW9_B)
1809#define _ICL_PORT_COMP_DW10_A 0x162128
1810#define _ICL_PORT_COMP_DW10_B 0x6C128
1811#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
1812 _ICL_PORT_COMP_DW10_A, \
1813 _ICL_PORT_COMP_DW10_B)
1814
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301815/* BXT PHY Ref registers */
1816#define _PORT_REF_DW3_A 0x16218C
1817#define _PORT_REF_DW3_BC 0x6C18C
1818#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001819#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301820
1821#define _PORT_REF_DW6_A 0x162198
1822#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001823#define GRC_CODE_SHIFT 24
1824#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301825#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001826#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301827#define GRC_CODE_SLOW_SHIFT 8
1828#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1829#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001830#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301831
1832#define _PORT_REF_DW8_A 0x1621A0
1833#define _PORT_REF_DW8_BC 0x6C1A0
1834#define GRC_DIS (1 << 15)
1835#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001836#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301837
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301838/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301839#define _PORT_PCS_DW10_LN01_A 0x162428
1840#define _PORT_PCS_DW10_LN01_B 0x6C428
1841#define _PORT_PCS_DW10_LN01_C 0x6C828
1842#define _PORT_PCS_DW10_GRP_A 0x162C28
1843#define _PORT_PCS_DW10_GRP_B 0x6CC28
1844#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001845#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1846 _PORT_PCS_DW10_LN01_B, \
1847 _PORT_PCS_DW10_LN01_C)
1848#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1849 _PORT_PCS_DW10_GRP_B, \
1850 _PORT_PCS_DW10_GRP_C)
1851
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301852#define TX2_SWING_CALC_INIT (1 << 31)
1853#define TX1_SWING_CALC_INIT (1 << 30)
1854
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301855#define _PORT_PCS_DW12_LN01_A 0x162430
1856#define _PORT_PCS_DW12_LN01_B 0x6C430
1857#define _PORT_PCS_DW12_LN01_C 0x6C830
1858#define _PORT_PCS_DW12_LN23_A 0x162630
1859#define _PORT_PCS_DW12_LN23_B 0x6C630
1860#define _PORT_PCS_DW12_LN23_C 0x6CA30
1861#define _PORT_PCS_DW12_GRP_A 0x162c30
1862#define _PORT_PCS_DW12_GRP_B 0x6CC30
1863#define _PORT_PCS_DW12_GRP_C 0x6CE30
1864#define LANESTAGGER_STRAP_OVRD (1 << 6)
1865#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001866#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1867 _PORT_PCS_DW12_LN01_B, \
1868 _PORT_PCS_DW12_LN01_C)
1869#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1870 _PORT_PCS_DW12_LN23_B, \
1871 _PORT_PCS_DW12_LN23_C)
1872#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1873 _PORT_PCS_DW12_GRP_B, \
1874 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301875
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301876/* BXT PHY TX registers */
1877#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1878 ((lane) & 1) * 0x80)
1879
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301880#define _PORT_TX_DW2_LN0_A 0x162508
1881#define _PORT_TX_DW2_LN0_B 0x6C508
1882#define _PORT_TX_DW2_LN0_C 0x6C908
1883#define _PORT_TX_DW2_GRP_A 0x162D08
1884#define _PORT_TX_DW2_GRP_B 0x6CD08
1885#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001886#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1887 _PORT_TX_DW2_LN0_B, \
1888 _PORT_TX_DW2_LN0_C)
1889#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1890 _PORT_TX_DW2_GRP_B, \
1891 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301892#define MARGIN_000_SHIFT 16
1893#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1894#define UNIQ_TRANS_SCALE_SHIFT 8
1895#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1896
1897#define _PORT_TX_DW3_LN0_A 0x16250C
1898#define _PORT_TX_DW3_LN0_B 0x6C50C
1899#define _PORT_TX_DW3_LN0_C 0x6C90C
1900#define _PORT_TX_DW3_GRP_A 0x162D0C
1901#define _PORT_TX_DW3_GRP_B 0x6CD0C
1902#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001903#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1904 _PORT_TX_DW3_LN0_B, \
1905 _PORT_TX_DW3_LN0_C)
1906#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1907 _PORT_TX_DW3_GRP_B, \
1908 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301909#define SCALE_DCOMP_METHOD (1 << 26)
1910#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301911
1912#define _PORT_TX_DW4_LN0_A 0x162510
1913#define _PORT_TX_DW4_LN0_B 0x6C510
1914#define _PORT_TX_DW4_LN0_C 0x6C910
1915#define _PORT_TX_DW4_GRP_A 0x162D10
1916#define _PORT_TX_DW4_GRP_B 0x6CD10
1917#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001918#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1919 _PORT_TX_DW4_LN0_B, \
1920 _PORT_TX_DW4_LN0_C)
1921#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1922 _PORT_TX_DW4_GRP_B, \
1923 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301924#define DEEMPH_SHIFT 24
1925#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1926
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02001927#define _PORT_TX_DW5_LN0_A 0x162514
1928#define _PORT_TX_DW5_LN0_B 0x6C514
1929#define _PORT_TX_DW5_LN0_C 0x6C914
1930#define _PORT_TX_DW5_GRP_A 0x162D14
1931#define _PORT_TX_DW5_GRP_B 0x6CD14
1932#define _PORT_TX_DW5_GRP_C 0x6CF14
1933#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1934 _PORT_TX_DW5_LN0_B, \
1935 _PORT_TX_DW5_LN0_C)
1936#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1937 _PORT_TX_DW5_GRP_B, \
1938 _PORT_TX_DW5_GRP_C)
1939#define DCC_DELAY_RANGE_1 (1 << 9)
1940#define DCC_DELAY_RANGE_2 (1 << 8)
1941
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301942#define _PORT_TX_DW14_LN0_A 0x162538
1943#define _PORT_TX_DW14_LN0_B 0x6C538
1944#define _PORT_TX_DW14_LN0_C 0x6C938
1945#define LATENCY_OPTIM_SHIFT 30
1946#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001947#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1948 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1949 _PORT_TX_DW14_LN0_C) + \
1950 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301951
David Weinehallf8896f52015-06-25 11:11:03 +03001952/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001954/* SKL VccIO mask */
1955#define SKL_VCCIO_MASK 0x1
1956/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001957#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001958/* I_boost values */
1959#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1960#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1961/* Balance leg disable bits */
1962#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001963#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03001964
Jesse Barnes585fb112008-07-29 11:54:06 -07001965/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001966 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001967 * [0-7] @ 0x2000 gen2,gen3
1968 * [8-15] @ 0x3000 945,g33,pnv
1969 *
1970 * [0-15] @ 0x3000 gen4,gen5
1971 *
1972 * [0-15] @ 0x100000 gen6,vlv,chv
1973 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001974 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001975#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001976#define I830_FENCE_START_MASK 0x07f80000
1977#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001978#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001979#define I830_FENCE_PITCH_SHIFT 4
1980#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001981#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001982#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001983#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001984
1985#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001986#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001987
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001988#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1989#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001990#define I965_FENCE_PITCH_SHIFT 2
1991#define I965_FENCE_TILING_Y_SHIFT 1
1992#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001993#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001994
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001995#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1996#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001997#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001998#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001999
Deepak S2b6b3a02014-05-27 15:59:30 +05302000
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002001/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002002#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002003#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002004#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002005#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2006#define TILECTL_BACKSNOOP_DIS (1 << 3)
2007
Jesse Barnesde151cf2008-11-12 10:03:55 -08002008/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002009 * Instruction and interrupt control regs
2010 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002011#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002012#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2013#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002014#define PGTBL_ER _MMIO(0x02024)
2015#define PRB0_BASE (0x2030-0x30)
2016#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2017#define PRB2_BASE (0x2050-0x30) /* gen3 */
2018#define SRB0_BASE (0x2100-0x30) /* gen2 */
2019#define SRB1_BASE (0x2110-0x30) /* gen2 */
2020#define SRB2_BASE (0x2120-0x30) /* 830 */
2021#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002022#define RENDER_RING_BASE 0x02000
2023#define BSD_RING_BASE 0x04000
2024#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002025#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002026#define GEN11_BSD_RING_BASE 0x1c0000
2027#define GEN11_BSD2_RING_BASE 0x1c4000
2028#define GEN11_BSD3_RING_BASE 0x1d0000
2029#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002030#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002031#define GEN11_VEBOX_RING_BASE 0x1c8000
2032#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002033#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002034#define RING_TAIL(base) _MMIO((base)+0x30)
2035#define RING_HEAD(base) _MMIO((base)+0x34)
2036#define RING_START(base) _MMIO((base)+0x38)
2037#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002038#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002039#define RING_SYNC_0(base) _MMIO((base)+0x40)
2040#define RING_SYNC_1(base) _MMIO((base)+0x44)
2041#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002042#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2043#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2044#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2045#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2046#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2047#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2048#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2049#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2050#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2051#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2052#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2053#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002054#define GEN6_NOSYNC INVALID_MMIO_REG
2055#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2056#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2057#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2058#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2059#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002060#define RESET_CTL_REQUEST_RESET (1 << 0)
2061#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03002062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002063#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002064#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002065#define GEN7_WR_WATERMARK _MMIO(0x4028)
2066#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2067#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002068#define ARB_MODE_SWIZZLE_SNB (1<<4)
2069#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002070#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2071#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002072/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002073#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002074#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002075#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2076#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002077
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002078#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07002079#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07002080#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002081#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01002082#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002083#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2084#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Ben Widawsky828c7902013-10-16 09:21:30 -07002085#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002086#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2087#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07002088#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002089#define DONE_REG _MMIO(0x40b0)
2090#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2091#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Michal Wajdeczko1790625b2017-09-08 16:11:30 +00002092#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002093#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2094#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2095#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2096#define RING_ACTHD(base) _MMIO((base)+0x74)
2097#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2098#define RING_NOPID(base) _MMIO((base)+0x94)
2099#define RING_IMR(base) _MMIO((base)+0xa8)
2100#define RING_HWSTAM(base) _MMIO((base)+0x98)
2101#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2102#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002103#define TAIL_ADDR 0x001FFFF8
2104#define HEAD_WRAP_COUNT 0xFFE00000
2105#define HEAD_WRAP_ONE 0x00200000
2106#define HEAD_ADDR 0x001FFFFC
2107#define RING_NR_PAGES 0x001FF000
2108#define RING_REPORT_MASK 0x00000006
2109#define RING_REPORT_64K 0x00000002
2110#define RING_REPORT_128K 0x00000004
2111#define RING_NO_REPORT 0x00000000
2112#define RING_VALID_MASK 0x00000001
2113#define RING_VALID 0x00000001
2114#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002115#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2116#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002117#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002118
Arun Siluvery33136b02016-01-21 21:43:47 +00002119#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2120#define RING_MAX_NONPRIV_SLOTS 12
2121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002122#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002123
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002124#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2125#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2126
Matthew Auld9a6330c2017-10-06 23:18:22 +01002127#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2128#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2129
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002130#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2131#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07002132#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002133
Chris Wilson8168bd42010-11-11 17:54:52 +00002134#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002135#define PRB0_TAIL _MMIO(0x2030)
2136#define PRB0_HEAD _MMIO(0x2034)
2137#define PRB0_START _MMIO(0x2038)
2138#define PRB0_CTL _MMIO(0x203c)
2139#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2140#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2141#define PRB1_START _MMIO(0x2048) /* 915+ only */
2142#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002143#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002144#define IPEIR_I965 _MMIO(0x2064)
2145#define IPEHR_I965 _MMIO(0x2068)
2146#define GEN7_SC_INSTDONE _MMIO(0x7100)
2147#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2148#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002149#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2150#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2151#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2152#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2153#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002154#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2155#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2156#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2157#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002158#define RING_IPEIR(base) _MMIO((base)+0x64)
2159#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002160/*
2161 * On GEN4, only the render ring INSTDONE exists and has a different
2162 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002163 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002164 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002165#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2166#define RING_INSTPS(base) _MMIO((base)+0x70)
2167#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2168#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2169#define RING_INSTPM(base) _MMIO((base)+0xc0)
2170#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2171#define INSTPS _MMIO(0x2070) /* 965+ only */
2172#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2173#define ACTHD_I965 _MMIO(0x2074)
2174#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002175#define HWS_ADDRESS_MASK 0xfffff000
2176#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002177#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002178#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002179#define IPEIR _MMIO(0x2088)
2180#define IPEHR _MMIO(0x208c)
2181#define GEN2_INSTDONE _MMIO(0x2090)
2182#define NOPID _MMIO(0x2094)
2183#define HWSTAM _MMIO(0x2098)
2184#define DMA_FADD_I8XX _MMIO(0x20d0)
2185#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002186#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002187#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2188#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2189#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2190#define RING_BBADDR(base) _MMIO((base)+0x140)
2191#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2192#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2193#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2194#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2195#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002197#define ERROR_GEN6 _MMIO(0x40a0)
2198#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002199#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002200#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002201#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002202#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002203#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002204#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002205#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002206#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002207#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002208#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002209
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002210#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2211#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002212#define FAULT_VA_HIGH_BITS (0xf << 0)
2213#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002214
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002215#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002216#define FPGA_DBG_RM_NOCLAIM (1<<31)
2217
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002218#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2219#define CLAIM_ER_CLR (1 << 31)
2220#define CLAIM_ER_OVERFLOW (1 << 16)
2221#define CLAIM_ER_CTR_MASK 0xffff
2222
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002223#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002224/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002225#define DERRMR_PIPEA_SCANLINE (1<<0)
2226#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2227#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2228#define DERRMR_PIPEA_VBLANK (1<<3)
2229#define DERRMR_PIPEA_HBLANK (1<<5)
2230#define DERRMR_PIPEB_SCANLINE (1<<8)
2231#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2232#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2233#define DERRMR_PIPEB_VBLANK (1<<11)
2234#define DERRMR_PIPEB_HBLANK (1<<13)
2235/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2236#define DERRMR_PIPEC_SCANLINE (1<<14)
2237#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2238#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2239#define DERRMR_PIPEC_VBLANK (1<<21)
2240#define DERRMR_PIPEC_HBLANK (1<<22)
2241
Chris Wilson0f3b6842013-01-15 12:05:55 +00002242
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002243/* GM45+ chicken bits -- debug workaround bits that may be required
2244 * for various sorts of correct behavior. The top 16 bits of each are
2245 * the enables for writing to the corresponding low bit.
2246 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002247#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002248#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002249#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002250/* Disables pipelining of read flushes past the SF-WIZ interface.
2251 * Required on all Ironlake steppings according to the B-Spec, but the
2252 * particular danger of not doing so is not specified.
2253 */
2254# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002255#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002256#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002257#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002258#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002259#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2260#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002262#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002263# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002264# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002265# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302266# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002267# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002268
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002269#define GEN6_GT_MODE _MMIO(0x20d0)
2270#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002271#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2272#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2273#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2274#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002275#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002276#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002277#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2278#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002279
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002280/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2281#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2282#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2283
Tim Goreb1e429f2016-03-21 14:37:29 +00002284/* WaClearTdlStateAckDirtyBits */
2285#define GEN8_STATE_ACK _MMIO(0x20F0)
2286#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2287#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2288#define GEN9_STATE_ACK_TDL0 (1 << 12)
2289#define GEN9_STATE_ACK_TDL1 (1 << 13)
2290#define GEN9_STATE_ACK_TDL2 (1 << 14)
2291#define GEN9_STATE_ACK_TDL3 (1 << 15)
2292#define GEN9_SUBSLICE_TDL_ACK_BITS \
2293 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2294 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002296#define GFX_MODE _MMIO(0x2520)
2297#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002298#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002299#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002300#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002301#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002302#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2303#define GFX_REPLAY_MODE (1<<11)
2304#define GFX_PSMI_GRANULARITY (1<<10)
2305#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002306#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002307
Dave Gordon4df001d2015-08-12 15:43:42 +01002308#define GFX_FORWARD_VBLANK_MASK (3<<5)
2309#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2310#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2311#define GFX_FORWARD_VBLANK_COND (2<<5)
2312
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002313#define GEN11_GFX_DISABLE_LEGACY_MODE (1<<3)
2314
Daniel Vettera7e806d2012-07-11 16:27:55 +02002315#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302316#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002317#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002319#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2320#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2321#define SCPD0 _MMIO(0x209c) /* 915+ only */
2322#define IER _MMIO(0x20a0)
2323#define IIR _MMIO(0x20a4)
2324#define IMR _MMIO(0x20a8)
2325#define ISR _MMIO(0x20ac)
2326#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002327#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002328#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002329#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2330#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2331#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2332#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2333#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2334#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2335#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302336#define VLV_PCBR_ADDR_SHIFT 12
2337
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002338#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002339#define EIR _MMIO(0x20b0)
2340#define EMR _MMIO(0x20b4)
2341#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002342#define GM45_ERROR_PAGE_TABLE (1<<5)
2343#define GM45_ERROR_MEM_PRIV (1<<4)
2344#define I915_ERROR_PAGE_TABLE (1<<4)
2345#define GM45_ERROR_CP_PRIV (1<<3)
2346#define I915_ERROR_MEMORY_REFRESH (1<<1)
2347#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002348#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002349#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002350#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002351 will not assert AGPBUSY# and will only
2352 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002353#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002354#define INSTPM_TLB_INVALIDATE (1<<9)
2355#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002356#define ACTHD _MMIO(0x20c8)
2357#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002358#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2359#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2360#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002361#define FW_BLC _MMIO(0x20d8)
2362#define FW_BLC2 _MMIO(0x20dc)
2363#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002364#define FW_BLC_SELF_EN_MASK (1<<31)
2365#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2366#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002367#define MM_BURST_LENGTH 0x00700000
2368#define MM_FIFO_WATERMARK 0x0001F000
2369#define LM_BURST_LENGTH 0x00000700
2370#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002371#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002372
Mahesh Kumar78005492018-01-30 11:49:14 -02002373#define MBUS_ABOX_CTL _MMIO(0x45038)
2374#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2375#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2376#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2377#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2378#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2379#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2380#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2381#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2382
2383#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2384#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2385#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2386 _PIPEB_MBUS_DBOX_CTL)
2387#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2388#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2389#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2390#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2391#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2392#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2393
2394#define MBUS_UBOX_CTL _MMIO(0x4503C)
2395#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2396#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2397
Keith Packard45503de2010-07-19 21:12:35 -07002398/* Make render/texture TLB fetches lower priorty than associated data
2399 * fetches. This is not turned on by default
2400 */
2401#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2402
2403/* Isoch request wait on GTT enable (Display A/B/C streams).
2404 * Make isoch requests stall on the TLB update. May cause
2405 * display underruns (test mode only)
2406 */
2407#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2408
2409/* Block grant count for isoch requests when block count is
2410 * set to a finite value.
2411 */
2412#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2413#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2414#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2415#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2416#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2417
2418/* Enable render writes to complete in C2/C3/C4 power states.
2419 * If this isn't enabled, render writes are prevented in low
2420 * power states. That seems bad to me.
2421 */
2422#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2423
2424/* This acknowledges an async flip immediately instead
2425 * of waiting for 2TLB fetches.
2426 */
2427#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2428
2429/* Enables non-sequential data reads through arbiter
2430 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002431#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002432
2433/* Disable FSB snooping of cacheable write cycles from binner/render
2434 * command stream
2435 */
2436#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2437
2438/* Arbiter time slice for non-isoch streams */
2439#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2440#define MI_ARB_TIME_SLICE_1 (0 << 5)
2441#define MI_ARB_TIME_SLICE_2 (1 << 5)
2442#define MI_ARB_TIME_SLICE_4 (2 << 5)
2443#define MI_ARB_TIME_SLICE_6 (3 << 5)
2444#define MI_ARB_TIME_SLICE_8 (4 << 5)
2445#define MI_ARB_TIME_SLICE_10 (5 << 5)
2446#define MI_ARB_TIME_SLICE_14 (6 << 5)
2447#define MI_ARB_TIME_SLICE_16 (7 << 5)
2448
2449/* Low priority grace period page size */
2450#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2451#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2452
2453/* Disable display A/B trickle feed */
2454#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2455
2456/* Set display plane priority */
2457#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2458#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002460#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002461#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2462#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002464#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002465#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002466#define CM0_IZ_OPT_DISABLE (1<<6)
2467#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002468#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002469#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2470#define CM0_COLOR_EVICT_DISABLE (1<<3)
2471#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2472#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002473#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2474#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002475#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002476#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002477#define ECO_GATING_CX_ONLY (1<<3)
2478#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002480#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302481#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002482#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002483#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002484#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2485#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002486#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002488#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002489#define GEN6_BLITTER_LOCK_SHIFT 16
2490#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2491
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002492#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002493#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002494#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002495#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002496
Robert Bragg19f81df2017-06-13 12:23:03 +01002497#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2498#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2499
Deepak S693d11c2015-01-16 20:42:16 +05302500/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002501#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2502#define HSW_F1_EU_DIS_SHIFT 16
2503#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2504#define HSW_F1_EU_DIS_10EUS 0
2505#define HSW_F1_EU_DIS_8EUS 1
2506#define HSW_F1_EU_DIS_6EUS 2
2507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002508#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002509#define CHV_FGT_DISABLE_SS0 (1 << 10)
2510#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302511#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2512#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2513#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2514#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2515#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2516#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2517#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2518#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2519
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002520#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002521#define GEN8_F2_SS_DIS_SHIFT 21
2522#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002523#define GEN8_F2_S_ENA_SHIFT 25
2524#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2525
2526#define GEN9_F2_SS_DIS_SHIFT 20
2527#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2528
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002529#define GEN10_F2_S_ENA_SHIFT 22
2530#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2531#define GEN10_F2_SS_DIS_SHIFT 18
2532#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002534#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002535#define GEN8_EU_DIS0_S0_MASK 0xffffff
2536#define GEN8_EU_DIS0_S1_SHIFT 24
2537#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2538
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002539#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002540#define GEN8_EU_DIS1_S1_MASK 0xffff
2541#define GEN8_EU_DIS1_S2_SHIFT 16
2542#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002544#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002545#define GEN8_EU_DIS2_S2_MASK 0xff
2546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002547#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002548
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002549#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2550#define GEN10_EU_DIS_SS_MASK 0xff
2551
Oscar Mateo26376a72018-03-16 14:14:49 +02002552#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2553#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2554#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2555#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2556
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002557#define GEN11_EU_DISABLE _MMIO(0x9134)
2558#define GEN11_EU_DIS_MASK 0xFF
2559
2560#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2561#define GEN11_GT_S_ENA_MASK 0xFF
2562
2563#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002565#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002566#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2567#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2568#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2569#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002570
Ben Widawskycc609d52013-05-28 19:22:29 -07002571/* On modern GEN architectures interrupt control consists of two sets
2572 * of registers. The first set pertains to the ring generating the
2573 * interrupt. The second control is for the functional block generating the
2574 * interrupt. These are PM, GT, DE, etc.
2575 *
2576 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2577 * GT interrupt bits, so we don't need to duplicate the defines.
2578 *
2579 * These defines should cover us well from SNB->HSW with minor exceptions
2580 * it can also work on ILK.
2581 */
2582#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2583#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2584#define GT_BLT_USER_INTERRUPT (1 << 22)
2585#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2586#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002587#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002588#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002589#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2590#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2591#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2592#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2593#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2594#define GT_RENDER_USER_INTERRUPT (1 << 0)
2595
Ben Widawsky12638c52013-05-28 19:22:31 -07002596#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2597#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2598
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002599#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002600 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002601 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002602
Ben Widawskycc609d52013-05-28 19:22:29 -07002603/* These are all the "old" interrupts */
2604#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002605
2606#define I915_PM_INTERRUPT (1<<31)
2607#define I915_ISP_INTERRUPT (1<<22)
2608#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2609#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002610#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002611#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002612#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2613#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002614#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2615#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002616#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002617#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002618#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002619#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002620#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002621#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002622#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002623#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002624#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002625#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002626#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002627#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002628#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002629#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002630#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2631#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2632#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2633#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2634#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002635#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2636#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002637#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002638#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002639#define I915_USER_INTERRUPT (1<<1)
2640#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002641#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002642
Jerome Anandeef57322017-01-25 04:27:49 +05302643#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2644#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2645
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002646/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002647#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2648#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2649
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002650#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2651#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2652#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2653#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2654 _VLV_AUD_PORT_EN_B_DBG, \
2655 _VLV_AUD_PORT_EN_C_DBG, \
2656 _VLV_AUD_PORT_EN_D_DBG)
2657#define VLV_AMP_MUTE (1 << 1)
2658
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002659#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002661#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002662#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002663#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002664#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2665#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2666#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2667#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002668#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002669#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2670#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2671#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2672#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2673#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2674#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2675#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2676#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2677
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002678/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002679 * Framebuffer compression (915+ only)
2680 */
2681
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002682#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2683#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2684#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002685#define FBC_CTL_EN (1<<31)
2686#define FBC_CTL_PERIODIC (1<<30)
2687#define FBC_CTL_INTERVAL_SHIFT (16)
2688#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002689#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002690#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002691#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002692#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002693#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002694#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002695#define FBC_STAT_COMPRESSING (1<<31)
2696#define FBC_STAT_COMPRESSED (1<<30)
2697#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002698#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002699#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002700#define FBC_CTL_FENCE_DBL (0<<4)
2701#define FBC_CTL_IDLE_IMM (0<<2)
2702#define FBC_CTL_IDLE_FULL (1<<2)
2703#define FBC_CTL_IDLE_LINE (2<<2)
2704#define FBC_CTL_IDLE_DEBUG (3<<2)
2705#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002706#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002707#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2708#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002709
2710#define FBC_LL_SIZE (1536)
2711
Mika Kuoppala44fff992016-06-07 17:19:09 +03002712#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2713#define FBC_LLC_FULLY_OPEN (1<<30)
2714
Jesse Barnes74dff282009-09-14 15:39:40 -07002715/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002716#define DPFC_CB_BASE _MMIO(0x3200)
2717#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002718#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002719#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2720#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002721#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002722#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002723#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002724#define DPFC_SR_EN (1<<10)
2725#define DPFC_CTL_LIMIT_1X (0<<6)
2726#define DPFC_CTL_LIMIT_2X (1<<6)
2727#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002728#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002729#define DPFC_RECOMP_STALL_EN (1<<27)
2730#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2731#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2732#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2733#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002734#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002735#define DPFC_INVAL_SEG_SHIFT (16)
2736#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2737#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002738#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002739#define DPFC_STATUS2 _MMIO(0x3214)
2740#define DPFC_FENCE_YOFF _MMIO(0x3218)
2741#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002742#define DPFC_HT_MODIFY (1<<31)
2743
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002744/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002745#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2746#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002747#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002748/* The bit 28-8 is reserved */
2749#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002750#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2751#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002752#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2753#define IVB_FBC_STATUS2 _MMIO(0x43214)
2754#define IVB_FBC_COMP_SEG_MASK 0x7ff
2755#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002756#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2757#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002758#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002759#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002760#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002761#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002762#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002765#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002766#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002767
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002768
Jesse Barnes585fb112008-07-29 11:54:06 -07002769/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002770 * Framebuffer compression for Sandybridge
2771 *
2772 * The following two registers are of type GTTMMADR
2773 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002774#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002775#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002776#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002777
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002778/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002779#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002780
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002781#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002782#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002784#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002785#define FBC_REND_NUKE (1<<2)
2786#define FBC_REND_CACHE_CLEAN (1<<1)
2787
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002788/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002789 * GPIO regs
2790 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002791#define GPIOA _MMIO(0x5010)
2792#define GPIOB _MMIO(0x5014)
2793#define GPIOC _MMIO(0x5018)
2794#define GPIOD _MMIO(0x501c)
2795#define GPIOE _MMIO(0x5020)
2796#define GPIOF _MMIO(0x5024)
2797#define GPIOG _MMIO(0x5028)
2798#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002799# define GPIO_CLOCK_DIR_MASK (1 << 0)
2800# define GPIO_CLOCK_DIR_IN (0 << 1)
2801# define GPIO_CLOCK_DIR_OUT (1 << 1)
2802# define GPIO_CLOCK_VAL_MASK (1 << 2)
2803# define GPIO_CLOCK_VAL_OUT (1 << 3)
2804# define GPIO_CLOCK_VAL_IN (1 << 4)
2805# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2806# define GPIO_DATA_DIR_MASK (1 << 8)
2807# define GPIO_DATA_DIR_IN (0 << 9)
2808# define GPIO_DATA_DIR_OUT (1 << 9)
2809# define GPIO_DATA_VAL_MASK (1 << 10)
2810# define GPIO_DATA_VAL_OUT (1 << 11)
2811# define GPIO_DATA_VAL_IN (1 << 12)
2812# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002814#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Sean Paul07e17a72018-01-08 14:55:41 -05002815#define GMBUS_AKSV_SELECT (1<<11)
Chris Wilsonf899fc62010-07-20 15:44:45 -07002816#define GMBUS_RATE_100KHZ (0<<8)
2817#define GMBUS_RATE_50KHZ (1<<8)
2818#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2819#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2820#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002821#define GMBUS_PIN_DISABLED 0
2822#define GMBUS_PIN_SSC 1
2823#define GMBUS_PIN_VGADDC 2
2824#define GMBUS_PIN_PANEL 3
2825#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2826#define GMBUS_PIN_DPC 4 /* HDMIC */
2827#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2828#define GMBUS_PIN_DPD 6 /* HDMID */
2829#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07002830#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03002831#define GMBUS_PIN_2_BXT 2
2832#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07002833#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02002834#define GMBUS_PIN_9_TC1_ICP 9
2835#define GMBUS_PIN_10_TC2_ICP 10
2836#define GMBUS_PIN_11_TC3_ICP 11
2837#define GMBUS_PIN_12_TC4_ICP 12
2838
2839#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002840#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002841#define GMBUS_SW_CLR_INT (1<<31)
2842#define GMBUS_SW_RDY (1<<30)
2843#define GMBUS_ENT (1<<29) /* enable timeout */
2844#define GMBUS_CYCLE_NONE (0<<25)
2845#define GMBUS_CYCLE_WAIT (1<<25)
2846#define GMBUS_CYCLE_INDEX (2<<25)
2847#define GMBUS_CYCLE_STOP (4<<25)
2848#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002849#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002850#define GMBUS_SLAVE_INDEX_SHIFT 8
2851#define GMBUS_SLAVE_ADDR_SHIFT 1
2852#define GMBUS_SLAVE_READ (1<<0)
2853#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002854#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002855#define GMBUS_INUSE (1<<15)
2856#define GMBUS_HW_WAIT_PHASE (1<<14)
2857#define GMBUS_STALL_TIMEOUT (1<<13)
2858#define GMBUS_INT (1<<12)
2859#define GMBUS_HW_RDY (1<<11)
2860#define GMBUS_SATOER (1<<10)
2861#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002862#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2863#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002864#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2865#define GMBUS_NAK_EN (1<<3)
2866#define GMBUS_IDLE_EN (1<<2)
2867#define GMBUS_HW_WAIT_EN (1<<1)
2868#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002869#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002870#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002871
Jesse Barnes585fb112008-07-29 11:54:06 -07002872/*
2873 * Clock control & power management
2874 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002875#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2876#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2877#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002878#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002880#define VGA0 _MMIO(0x6000)
2881#define VGA1 _MMIO(0x6004)
2882#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002883#define VGA0_PD_P2_DIV_4 (1 << 7)
2884#define VGA0_PD_P1_DIV_2 (1 << 5)
2885#define VGA0_PD_P1_SHIFT 0
2886#define VGA0_PD_P1_MASK (0x1f << 0)
2887#define VGA1_PD_P2_DIV_4 (1 << 15)
2888#define VGA1_PD_P1_DIV_2 (1 << 13)
2889#define VGA1_PD_P1_SHIFT 8
2890#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002891#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002892#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2893#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002894#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002895#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002896#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002897#define DPLL_VGA_MODE_DIS (1 << 28)
2898#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2899#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2900#define DPLL_MODE_MASK (3 << 26)
2901#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2902#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2903#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2904#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2905#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2906#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002907#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002908#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002909#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002910#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2911#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002912#define DPLL_PORTC_READY_MASK (0xf << 4)
2913#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002914
Jesse Barnes585fb112008-07-29 11:54:06 -07002915#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002916
2917/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002918#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002919#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002920#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002921#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002922#define PHY_LDO_DELAY_0NS 0x0
2923#define PHY_LDO_DELAY_200NS 0x1
2924#define PHY_LDO_DELAY_600NS 0x2
2925#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002926#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002927#define PHY_CH_SU_PSR 0x1
2928#define PHY_CH_DEEP_PSR 0x7
2929#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2930#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002931#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002932#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002933#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2934#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002935
Jesse Barnes585fb112008-07-29 11:54:06 -07002936/*
2937 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2938 * this field (only one bit may be set).
2939 */
2940#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2941#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002942#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002943/* i830, required in DVO non-gang */
2944#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2945#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2946#define PLL_REF_INPUT_DREFCLK (0 << 13)
2947#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2948#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2949#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2950#define PLL_REF_INPUT_MASK (3 << 13)
2951#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002952/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002953# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2954# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2955# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2956# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2957# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2958
Jesse Barnes585fb112008-07-29 11:54:06 -07002959/*
2960 * Parallel to Serial Load Pulse phase selection.
2961 * Selects the phase for the 10X DPLL clock for the PCIe
2962 * digital display port. The range is 4 to 13; 10 or more
2963 * is just a flip delay. The default is 6
2964 */
2965#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2966#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2967/*
2968 * SDVO multiplier for 945G/GM. Not used on 965.
2969 */
2970#define SDVO_MULTIPLIER_MASK 0x000000ff
2971#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2972#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002973
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002974#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2975#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2976#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002977#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002978
Jesse Barnes585fb112008-07-29 11:54:06 -07002979/*
2980 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2981 *
2982 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2983 */
2984#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2985#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2986/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2987#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2988#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2989/*
2990 * SDVO/UDI pixel multiplier.
2991 *
2992 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2993 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2994 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2995 * dummy bytes in the datastream at an increased clock rate, with both sides of
2996 * the link knowing how many bytes are fill.
2997 *
2998 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2999 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3000 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3001 * through an SDVO command.
3002 *
3003 * This register field has values of multiplication factor minus 1, with
3004 * a maximum multiplier of 5 for SDVO.
3005 */
3006#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3007#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3008/*
3009 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3010 * This best be set to the default value (3) or the CRT won't work. No,
3011 * I don't entirely understand what this does...
3012 */
3013#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3014#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003015
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003016#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3017
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003018#define _FPA0 0x6040
3019#define _FPA1 0x6044
3020#define _FPB0 0x6048
3021#define _FPB1 0x604c
3022#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3023#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003024#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003025#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003026#define FP_N_DIV_SHIFT 16
3027#define FP_M1_DIV_MASK 0x00003f00
3028#define FP_M1_DIV_SHIFT 8
3029#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003030#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003031#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003032#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003033#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3034#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3035#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3036#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3037#define DPLLB_TEST_N_BYPASS (1 << 19)
3038#define DPLLB_TEST_M_BYPASS (1 << 18)
3039#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3040#define DPLLA_TEST_N_BYPASS (1 << 3)
3041#define DPLLA_TEST_M_BYPASS (1 << 2)
3042#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003043#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01003044#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07003045#define DSTATE_PLL_D3_OFF (1<<3)
3046#define DSTATE_GFX_CLOCK_GATING (1<<1)
3047#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003048#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003049# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3050# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3051# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3052# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3053# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3054# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3055# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003056# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003057# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3058# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3059# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3060# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3061# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3062# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3063# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3064# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3065# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3066# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3067# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3068# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3069# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3070# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3071# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3072# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3073# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3074# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3075# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3076# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3077# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003078/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003079 * This bit must be set on the 830 to prevent hangs when turning off the
3080 * overlay scaler.
3081 */
3082# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3083# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3084# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3085# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3086# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003088#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003089# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3090# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3091# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3092# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3093# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3094# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3095# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3096# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3097# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003098/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003099# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3100# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3101# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3102# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003103/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003104# define SV_CLOCK_GATE_DISABLE (1 << 0)
3105# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3106# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3107# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3108# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3109# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3110# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3111# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3112# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3113# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3114# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3115# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3116# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3117# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3118# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3119# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3120# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3121# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3122
3123# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003124/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003125# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3126# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3127# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3128# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3129# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3130# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003131/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003132# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3133# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3134# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3135# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3136# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3137# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3138# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3139# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3140# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3141# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3142# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3143# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3144# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3145# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3146# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3147# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3148# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3149# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3150# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003152#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003153#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3154#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3155#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003156
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003157#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003158#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3159
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003160#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3161#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003163#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07003164#define FW_CSPWRDWNEN (1<<15)
3165
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003166#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003168#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003169#define CDCLK_FREQ_SHIFT 4
3170#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3171#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003173#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003174#define PFI_CREDIT_63 (9 << 28) /* chv only */
3175#define PFI_CREDIT_31 (8 << 28) /* chv only */
3176#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3177#define PFI_CREDIT_RESEND (1 << 27)
3178#define VGA_FAST_MODE_DISABLE (1 << 14)
3179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003180#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003181
Jesse Barnes585fb112008-07-29 11:54:06 -07003182/*
3183 * Palette regs
3184 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003185#define PALETTE_A_OFFSET 0xa000
3186#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003187#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003188#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3189 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003190
Eric Anholt673a3942008-07-30 12:06:12 -07003191/* MCH MMIO space */
3192
3193/*
3194 * MCHBAR mirror.
3195 *
3196 * This mirrors the MCHBAR MMIO space whose location is determined by
3197 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3198 * every way. It is not accessible from the CP register read instructions.
3199 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003200 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3201 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003202 */
3203#define MCHBAR_MIRROR_BASE 0x10000
3204
Yuanhan Liu13982612010-12-15 15:42:31 +08003205#define MCHBAR_MIRROR_BASE_SNB 0x140000
3206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003207#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3208#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003209#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3210#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003211#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003212
Chris Wilson3ebecd02013-04-12 19:10:13 +01003213/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003214#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003215
Ville Syrjälä646b4262014-04-25 20:14:30 +03003216/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003217#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003218#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3219#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3220#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3221#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3222#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003223#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003224#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003225#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003226
Ville Syrjälä646b4262014-04-25 20:14:30 +03003227/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003228#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003229#define CSHRDDR3CTL_DDR3 (1 << 2)
3230
Ville Syrjälä646b4262014-04-25 20:14:30 +03003231/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003232#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3233#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003234
Ville Syrjälä646b4262014-04-25 20:14:30 +03003235/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003236#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3237#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3238#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003239#define MAD_DIMM_ECC_MASK (0x3 << 24)
3240#define MAD_DIMM_ECC_OFF (0x0 << 24)
3241#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3242#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3243#define MAD_DIMM_ECC_ON (0x3 << 24)
3244#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3245#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3246#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3247#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3248#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3249#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3250#define MAD_DIMM_A_SELECT (0x1 << 16)
3251/* DIMM sizes are in multiples of 256mb. */
3252#define MAD_DIMM_B_SIZE_SHIFT 8
3253#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3254#define MAD_DIMM_A_SIZE_SHIFT 0
3255#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3256
Ville Syrjälä646b4262014-04-25 20:14:30 +03003257/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003258#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003259#define MCH_SSKPD_WM0_MASK 0x3f
3260#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003262#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003263
Keith Packardb11248d2009-06-11 22:28:56 -07003264/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003265#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003266#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003267#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3268#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3269#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3270#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003271#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003272#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003273/*
3274 * Note that on at least on ELK the below value is reported for both
3275 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3276 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3277 */
3278#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003279#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003280#define CLKCFG_MEM_533 (1 << 4)
3281#define CLKCFG_MEM_667 (2 << 4)
3282#define CLKCFG_MEM_800 (3 << 4)
3283#define CLKCFG_MEM_MASK (7 << 4)
3284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003285#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3286#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003287
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003288#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003289#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003290#define TR1 _MMIO(0x11006)
3291#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003292#define TSFS_SLOPE_MASK 0x0000ff00
3293#define TSFS_SLOPE_SHIFT 8
3294#define TSFS_INTR_MASK 0x000000ff
3295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003296#define CRSTANDVID _MMIO(0x11100)
3297#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003298#define PXVFREQ_PX_MASK 0x7f000000
3299#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003300#define VIDFREQ_BASE _MMIO(0x11110)
3301#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3302#define VIDFREQ2 _MMIO(0x11114)
3303#define VIDFREQ3 _MMIO(0x11118)
3304#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003305#define VIDFREQ_P0_MASK 0x1f000000
3306#define VIDFREQ_P0_SHIFT 24
3307#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3308#define VIDFREQ_P0_CSCLK_SHIFT 20
3309#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3310#define VIDFREQ_P0_CRCLK_SHIFT 16
3311#define VIDFREQ_P1_MASK 0x00001f00
3312#define VIDFREQ_P1_SHIFT 8
3313#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3314#define VIDFREQ_P1_CSCLK_SHIFT 4
3315#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003316#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3317#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003318#define INTTOEXT_MAP3_SHIFT 24
3319#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3320#define INTTOEXT_MAP2_SHIFT 16
3321#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3322#define INTTOEXT_MAP1_SHIFT 8
3323#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3324#define INTTOEXT_MAP0_SHIFT 0
3325#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003326#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003327#define MEMCTL_CMD_MASK 0xe000
3328#define MEMCTL_CMD_SHIFT 13
3329#define MEMCTL_CMD_RCLK_OFF 0
3330#define MEMCTL_CMD_RCLK_ON 1
3331#define MEMCTL_CMD_CHFREQ 2
3332#define MEMCTL_CMD_CHVID 3
3333#define MEMCTL_CMD_VMMOFF 4
3334#define MEMCTL_CMD_VMMON 5
3335#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3336 when command complete */
3337#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3338#define MEMCTL_FREQ_SHIFT 8
3339#define MEMCTL_SFCAVM (1<<7)
3340#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003341#define MEMIHYST _MMIO(0x1117c)
3342#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003343#define MEMINT_RSEXIT_EN (1<<8)
3344#define MEMINT_CX_SUPR_EN (1<<7)
3345#define MEMINT_CONT_BUSY_EN (1<<6)
3346#define MEMINT_AVG_BUSY_EN (1<<5)
3347#define MEMINT_EVAL_CHG_EN (1<<4)
3348#define MEMINT_MON_IDLE_EN (1<<3)
3349#define MEMINT_UP_EVAL_EN (1<<2)
3350#define MEMINT_DOWN_EVAL_EN (1<<1)
3351#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003352#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003353#define MEM_RSEXIT_MASK 0xc000
3354#define MEM_RSEXIT_SHIFT 14
3355#define MEM_CONT_BUSY_MASK 0x3000
3356#define MEM_CONT_BUSY_SHIFT 12
3357#define MEM_AVG_BUSY_MASK 0x0c00
3358#define MEM_AVG_BUSY_SHIFT 10
3359#define MEM_EVAL_CHG_MASK 0x0300
3360#define MEM_EVAL_BUSY_SHIFT 8
3361#define MEM_MON_IDLE_MASK 0x00c0
3362#define MEM_MON_IDLE_SHIFT 6
3363#define MEM_UP_EVAL_MASK 0x0030
3364#define MEM_UP_EVAL_SHIFT 4
3365#define MEM_DOWN_EVAL_MASK 0x000c
3366#define MEM_DOWN_EVAL_SHIFT 2
3367#define MEM_SW_CMD_MASK 0x0003
3368#define MEM_INT_STEER_GFX 0
3369#define MEM_INT_STEER_CMR 1
3370#define MEM_INT_STEER_SMI 2
3371#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003372#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003373#define MEMINT_RSEXIT (1<<7)
3374#define MEMINT_CONT_BUSY (1<<6)
3375#define MEMINT_AVG_BUSY (1<<5)
3376#define MEMINT_EVAL_CHG (1<<4)
3377#define MEMINT_MON_IDLE (1<<3)
3378#define MEMINT_UP_EVAL (1<<2)
3379#define MEMINT_DOWN_EVAL (1<<1)
3380#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003381#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003382#define MEMMODE_BOOST_EN (1<<31)
3383#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3384#define MEMMODE_BOOST_FREQ_SHIFT 24
3385#define MEMMODE_IDLE_MODE_MASK 0x00030000
3386#define MEMMODE_IDLE_MODE_SHIFT 16
3387#define MEMMODE_IDLE_MODE_EVAL 0
3388#define MEMMODE_IDLE_MODE_CONT 1
3389#define MEMMODE_HWIDLE_EN (1<<15)
3390#define MEMMODE_SWMODE_EN (1<<14)
3391#define MEMMODE_RCLK_GATE (1<<13)
3392#define MEMMODE_HW_UPDATE (1<<12)
3393#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3394#define MEMMODE_FSTART_SHIFT 8
3395#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3396#define MEMMODE_FMAX_SHIFT 4
3397#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003398#define RCBMAXAVG _MMIO(0x1119c)
3399#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003400#define SWMEMCMD_RENDER_OFF (0 << 13)
3401#define SWMEMCMD_RENDER_ON (1 << 13)
3402#define SWMEMCMD_SWFREQ (2 << 13)
3403#define SWMEMCMD_TARVID (3 << 13)
3404#define SWMEMCMD_VRM_OFF (4 << 13)
3405#define SWMEMCMD_VRM_ON (5 << 13)
3406#define CMDSTS (1<<12)
3407#define SFCAVM (1<<11)
3408#define SWFREQ_MASK 0x0380 /* P0-7 */
3409#define SWFREQ_SHIFT 7
3410#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003411#define MEMSTAT_CTG _MMIO(0x111a0)
3412#define RCBMINAVG _MMIO(0x111a0)
3413#define RCUPEI _MMIO(0x111b0)
3414#define RCDNEI _MMIO(0x111b4)
3415#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003416#define RS1EN (1<<31)
3417#define RS2EN (1<<30)
3418#define RS3EN (1<<29)
3419#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3420#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3421#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3422#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3423#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3424#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3425#define RSX_STATUS_MASK (7<<20)
3426#define RSX_STATUS_ON (0<<20)
3427#define RSX_STATUS_RC1 (1<<20)
3428#define RSX_STATUS_RC1E (2<<20)
3429#define RSX_STATUS_RS1 (3<<20)
3430#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3431#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3432#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3433#define RSX_STATUS_RSVD2 (7<<20)
3434#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3435#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3436#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3437#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3438#define RS1CONTSAV_MASK (3<<14)
3439#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3440#define RS1CONTSAV_RSVD (1<<14)
3441#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3442#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3443#define NORMSLEXLAT_MASK (3<<12)
3444#define SLOW_RS123 (0<<12)
3445#define SLOW_RS23 (1<<12)
3446#define SLOW_RS3 (2<<12)
3447#define NORMAL_RS123 (3<<12)
3448#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3449#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3450#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3451#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3452#define RS_CSTATE_MASK (3<<4)
3453#define RS_CSTATE_C367_RS1 (0<<4)
3454#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3455#define RS_CSTATE_RSVD (2<<4)
3456#define RS_CSTATE_C367_RS2 (3<<4)
3457#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3458#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003459#define VIDCTL _MMIO(0x111c0)
3460#define VIDSTS _MMIO(0x111c8)
3461#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3462#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003463#define MEMSTAT_VID_MASK 0x7f00
3464#define MEMSTAT_VID_SHIFT 8
3465#define MEMSTAT_PSTATE_MASK 0x00f8
3466#define MEMSTAT_PSTATE_SHIFT 3
3467#define MEMSTAT_MON_ACTV (1<<2)
3468#define MEMSTAT_SRC_CTL_MASK 0x0003
3469#define MEMSTAT_SRC_CTL_CORE 0
3470#define MEMSTAT_SRC_CTL_TRB 1
3471#define MEMSTAT_SRC_CTL_THM 2
3472#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003473#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3474#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3475#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003476#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003477#define SDEW _MMIO(0x1124c)
3478#define CSIEW0 _MMIO(0x11250)
3479#define CSIEW1 _MMIO(0x11254)
3480#define CSIEW2 _MMIO(0x11258)
3481#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3482#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3483#define MCHAFE _MMIO(0x112c0)
3484#define CSIEC _MMIO(0x112e0)
3485#define DMIEC _MMIO(0x112e4)
3486#define DDREC _MMIO(0x112e8)
3487#define PEG0EC _MMIO(0x112ec)
3488#define PEG1EC _MMIO(0x112f0)
3489#define GFXEC _MMIO(0x112f4)
3490#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3491#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3492#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003493#define ECR_GPFE (1<<31)
3494#define ECR_IMONE (1<<30)
3495#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003496#define OGW0 _MMIO(0x11608)
3497#define OGW1 _MMIO(0x1160c)
3498#define EG0 _MMIO(0x11610)
3499#define EG1 _MMIO(0x11614)
3500#define EG2 _MMIO(0x11618)
3501#define EG3 _MMIO(0x1161c)
3502#define EG4 _MMIO(0x11620)
3503#define EG5 _MMIO(0x11624)
3504#define EG6 _MMIO(0x11628)
3505#define EG7 _MMIO(0x1162c)
3506#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3507#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3508#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003509#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003510#define CSIPLL0 _MMIO(0x12c10)
3511#define DDRMPLL1 _MMIO(0X12c20)
3512#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003513
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003514#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003515#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003517#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3518#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3519#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3520#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3521#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003522
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003523/*
3524 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3525 * 8300) freezing up around GPU hangs. Looks as if even
3526 * scheduling/timer interrupts start misbehaving if the RPS
3527 * EI/thresholds are "bad", leading to a very sluggish or even
3528 * frozen machine.
3529 */
3530#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303531#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303532#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003533#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003534 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303535 INTERVAL_0_833_US(us) : \
3536 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303537 INTERVAL_1_28_US(us))
3538
Akash Goel52530cb2016-04-23 00:05:44 +05303539#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3540#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3541#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003542#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003543 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303544 INTERVAL_0_833_TO_US(interval) : \
3545 INTERVAL_1_33_TO_US(interval)) : \
3546 INTERVAL_1_28_TO_US(interval))
3547
Jesse Barnes585fb112008-07-29 11:54:06 -07003548/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003549 * Logical Context regs
3550 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003551#define CCID _MMIO(0x2180)
3552#define CCID_EN BIT(0)
3553#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3554#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003555/*
3556 * Notes on SNB/IVB/VLV context size:
3557 * - Power context is saved elsewhere (LLC or stolen)
3558 * - Ring/execlist context is saved on SNB, not on IVB
3559 * - Extended context size already includes render context size
3560 * - We always need to follow the extended context size.
3561 * SNB BSpec has comments indicating that we should use the
3562 * render context size instead if execlists are disabled, but
3563 * based on empirical testing that's just nonsense.
3564 * - Pipelined/VF state is saved on SNB/IVB respectively
3565 * - GT1 size just indicates how much of render context
3566 * doesn't need saving on GT1
3567 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003568#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003569#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3570#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3571#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3572#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3573#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003574#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003575 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3576 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003577#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003578#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3579#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3580#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3581#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3582#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3583#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003584#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003585 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003586
Zhi Wangc01fc532016-06-16 08:07:02 -04003587enum {
3588 INTEL_ADVANCED_CONTEXT = 0,
3589 INTEL_LEGACY_32B_CONTEXT,
3590 INTEL_ADVANCED_AD_CONTEXT,
3591 INTEL_LEGACY_64B_CONTEXT
3592};
3593
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003594enum {
3595 FAULT_AND_HANG = 0,
3596 FAULT_AND_HALT, /* Debug only */
3597 FAULT_AND_STREAM,
3598 FAULT_AND_CONTINUE /* Unsupported */
3599};
3600
3601#define GEN8_CTX_VALID (1<<0)
3602#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3603#define GEN8_CTX_FORCE_RESTORE (1<<2)
3604#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3605#define GEN8_CTX_PRIVILEGE (1<<8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003606#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003607
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003608#define GEN8_CTX_ID_SHIFT 32
3609#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003610#define GEN11_SW_CTX_ID_SHIFT 37
3611#define GEN11_SW_CTX_ID_WIDTH 11
3612#define GEN11_ENGINE_CLASS_SHIFT 61
3613#define GEN11_ENGINE_CLASS_WIDTH 3
3614#define GEN11_ENGINE_INSTANCE_SHIFT 48
3615#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003616
3617#define CHV_CLK_CTL1 _MMIO(0x101100)
3618#define VLV_CLK_CTL2 _MMIO(0x101104)
3619#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3620
3621/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003622 * Overlay regs
3623 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003624
3625#define OVADD _MMIO(0x30000)
3626#define DOVSTA _MMIO(0x30008)
3627#define OC_BUF (0x3<<20)
3628#define OGAMC5 _MMIO(0x30010)
3629#define OGAMC4 _MMIO(0x30014)
3630#define OGAMC3 _MMIO(0x30018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003631#define OGAMC2 _MMIO(0x3001c)
3632#define OGAMC1 _MMIO(0x30020)
3633#define OGAMC0 _MMIO(0x30024)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003634
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003635/*
Shuang He8bf1e9f2013-10-15 18:55:27 +01003636 * GEN9 clock gating regs
Daniel Vetterb4437a42013-10-16 22:55:54 +02003637 */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003638#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003639#define DARBF_GATING_DIS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003640#define PWM2_GATING_DIS (1 << 14)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003641#define PWM1_GATING_DIS (1 << 13)
3642
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003643#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3644#define BXT_GMBUS_GATING_DIS (1 << 14)
3645
Imre Deaked69cd42017-10-02 10:55:57 +03003646#define _CLKGATE_DIS_PSL_A 0x46520
3647#define _CLKGATE_DIS_PSL_B 0x46524
3648#define _CLKGATE_DIS_PSL_C 0x46528
3649#define DPF_GATING_DIS (1 << 10)
3650#define DPF_RAM_GATING_DIS (1 << 9)
3651#define DPFR_GATING_DIS (1 << 8)
3652
3653#define CLKGATE_DIS_PSL(pipe) \
3654 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3655
Shuang He8bf1e9f2013-10-15 18:55:27 +01003656/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003657 * GEN10 clock gating regs
3658 */
3659#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3660#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003661#define RCCUNIT_CLKGATE_DIS (1 << 7)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003662
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003663#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3664#define GWUNIT_CLKGATE_DIS (1 << 16)
3665
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003666#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3667#define VFUNIT_CLKGATE_DIS (1 << 20)
3668
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003669/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003670 * Display engine regs
3671 */
3672
3673/* Pipe A CRC regs */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003674#define _PIPE_CRC_CTL_A 0x60050
3675#define PIPE_CRC_ENABLE (1 << 31)
3676/* ivb+ source selection */
3677#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3678#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3679#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003680/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003681#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3682#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3683#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3684/* embedded DP port on the north display block, reserved on ivb */
3685#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3686#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003687/* vlv source selection */
3688#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3689#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3690#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3691/* with DP port the pipe source is invalid */
3692#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3693#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3694#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3695/* gen3+ source selection */
3696#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3697#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3698#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3699/* with DP/TV port the pipe source is invalid */
3700#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3701#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3702#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3703#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3704#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3705/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003706#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003707
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003708#define _PIPE_CRC_RES_1_A_IVB 0x60064
3709#define _PIPE_CRC_RES_2_A_IVB 0x60068
3710#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3711#define _PIPE_CRC_RES_4_A_IVB 0x60070
3712#define _PIPE_CRC_RES_5_A_IVB 0x60074
3713
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003714#define _PIPE_CRC_RES_RED_A 0x60060
3715#define _PIPE_CRC_RES_GREEN_A 0x60064
3716#define _PIPE_CRC_RES_BLUE_A 0x60068
3717#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3718#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003719
3720/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003721#define _PIPE_CRC_RES_1_B_IVB 0x61064
3722#define _PIPE_CRC_RES_2_B_IVB 0x61068
3723#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3724#define _PIPE_CRC_RES_4_B_IVB 0x61070
3725#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003726
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003727#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3728#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3729#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3730#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3731#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3732#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003734#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3735#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3736#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3737#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3738#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003739
Jesse Barnes585fb112008-07-29 11:54:06 -07003740/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003741#define _HTOTAL_A 0x60000
3742#define _HBLANK_A 0x60004
3743#define _HSYNC_A 0x60008
3744#define _VTOTAL_A 0x6000c
3745#define _VBLANK_A 0x60010
3746#define _VSYNC_A 0x60014
3747#define _PIPEASRC 0x6001c
3748#define _BCLRPAT_A 0x60020
3749#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003750#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003751
3752/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003753#define _HTOTAL_B 0x61000
3754#define _HBLANK_B 0x61004
3755#define _HSYNC_B 0x61008
3756#define _VTOTAL_B 0x6100c
3757#define _VBLANK_B 0x61010
3758#define _VSYNC_B 0x61014
3759#define _PIPEBSRC 0x6101c
3760#define _BCLRPAT_B 0x61020
3761#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003762#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003763
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003764#define TRANSCODER_A_OFFSET 0x60000
3765#define TRANSCODER_B_OFFSET 0x61000
3766#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003767#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003768#define TRANSCODER_EDP_OFFSET 0x6f000
3769
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003770#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003771 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3772 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003773
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003774#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3775#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3776#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3777#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3778#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3779#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3780#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3781#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3782#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3783#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003784
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003785/* VLV eDP PSR registers */
3786#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3787#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3788#define VLV_EDP_PSR_ENABLE (1<<0)
3789#define VLV_EDP_PSR_RESET (1<<1)
3790#define VLV_EDP_PSR_MODE_MASK (7<<2)
3791#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3792#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3793#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3794#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3795#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3796#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3797#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3798#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003799#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003800
3801#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3802#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3803#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3804#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3805#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003806#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003807
3808#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3809#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3810#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3811#define VLV_EDP_PSR_CURR_STATE_MASK 7
3812#define VLV_EDP_PSR_DISABLED (0<<0)
3813#define VLV_EDP_PSR_INACTIVE (1<<0)
3814#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3815#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3816#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3817#define VLV_EDP_PSR_EXIT (5<<0)
3818#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003820
Ben Widawskyed8546a2013-11-04 22:45:05 -08003821/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003822#define HSW_EDP_PSR_BASE 0x64800
3823#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003824#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003825#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003826#define BDW_PSR_SINGLE_FRAME (1<<30)
Jim Bride912d6412017-08-08 14:51:34 -07003827#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003828#define EDP_PSR_LINK_STANDBY (1<<27)
3829#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3830#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3831#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3832#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3833#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3834#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3835#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3836#define EDP_PSR_TP1_TP2_SEL (0<<11)
3837#define EDP_PSR_TP1_TP3_SEL (1<<11)
3838#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3839#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3840#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3841#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3842#define EDP_PSR_TP1_TIME_500us (0<<4)
3843#define EDP_PSR_TP1_TIME_100us (1<<4)
3844#define EDP_PSR_TP1_TIME_2500us (2<<4)
3845#define EDP_PSR_TP1_TIME_0us (3<<4)
3846#define EDP_PSR_IDLE_FRAME_SHIFT 0
3847
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003848#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07003849#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
3850#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3851#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
3852#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
3853#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003855#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003856
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08003857#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003858#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003859#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3860#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3861#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3862#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3863#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3864#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3865#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3866#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3867#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3868#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3869#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3870#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3871#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3872#define EDP_PSR_STATUS_COUNT_SHIFT 16
3873#define EDP_PSR_STATUS_COUNT_MASK 0xf
3874#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3875#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3876#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3877#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3878#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3879#define EDP_PSR_STATUS_IDLE_MASK 0xf
3880
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003881#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003882#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003883
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07003884#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303885#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
3886#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3887#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3888#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3889#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07003890#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003892#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303893#define EDP_PSR2_ENABLE (1<<31)
3894#define EDP_SU_TRACK_ENABLE (1<<30)
3895#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3896#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3897#define EDP_PSR2_TP2_TIME_500 (0<<8)
3898#define EDP_PSR2_TP2_TIME_100 (1<<8)
3899#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3900#define EDP_PSR2_TP2_TIME_50 (3<<8)
3901#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3902#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3903#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3904#define EDP_PSR2_IDLE_MASK 0xf
vathsala nagaraju977da082017-09-26 15:29:13 +05303905#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303906
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08003907#define EDP_PSR2_STATUS _MMIO(0x6f940)
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05303908#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05303909#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07003910
3911/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003912#define ADPA _MMIO(0x61100)
3913#define PCH_ADPA _MMIO(0xe1100)
3914#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003915
Jesse Barnes585fb112008-07-29 11:54:06 -07003916#define ADPA_DAC_ENABLE (1<<31)
3917#define ADPA_DAC_DISABLE 0
3918#define ADPA_PIPE_SELECT_MASK (1<<30)
3919#define ADPA_PIPE_A_SELECT 0
3920#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003921#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003922/* CPT uses bits 29:30 for pch transcoder select */
3923#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3924#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3925#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3926#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3927#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3928#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3929#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3930#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3931#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3932#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3933#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3934#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3935#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3936#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3937#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3938#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3939#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3940#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3941#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003942#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3943#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003944#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003945#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003946#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003947#define ADPA_HSYNC_CNTL_ENABLE 0
3948#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3949#define ADPA_VSYNC_ACTIVE_LOW 0
3950#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3951#define ADPA_HSYNC_ACTIVE_LOW 0
3952#define ADPA_DPMS_MASK (~(3<<10))
3953#define ADPA_DPMS_ON (0<<10)
3954#define ADPA_DPMS_SUSPEND (1<<10)
3955#define ADPA_DPMS_STANDBY (2<<10)
3956#define ADPA_DPMS_OFF (3<<10)
3957
Chris Wilson939fe4d2010-10-09 10:33:26 +01003958
Jesse Barnes585fb112008-07-29 11:54:06 -07003959/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003960#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003961#define PORTB_HOTPLUG_INT_EN (1 << 29)
3962#define PORTC_HOTPLUG_INT_EN (1 << 28)
3963#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003964#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3965#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3966#define TV_HOTPLUG_INT_EN (1 << 18)
3967#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003968#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3969 PORTC_HOTPLUG_INT_EN | \
3970 PORTD_HOTPLUG_INT_EN | \
3971 SDVOC_HOTPLUG_INT_EN | \
3972 SDVOB_HOTPLUG_INT_EN | \
3973 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003974#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003975#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3976/* must use period 64 on GM45 according to docs */
3977#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3978#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3979#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3980#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3981#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3982#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3983#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3984#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3985#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3986#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3987#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3988#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003989
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003990#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003991/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003992 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003993 *
3994 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3995 * Please check the detailed lore in the commit message for for experimental
3996 * evidence.
3997 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003998/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3999#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4000#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4001#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4002/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4003#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004004#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004005#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004006#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004007#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4008#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004009#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004010#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4011#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004012#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004013#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4014#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004015/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004016#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4017#define TV_HOTPLUG_INT_STATUS (1 << 10)
4018#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4019#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4020#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4021#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004022#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4023#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4024#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004025#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4026
Chris Wilson084b6122012-05-11 18:01:33 +01004027/* SDVO is different across gen3/4 */
4028#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4029#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004030/*
4031 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4032 * since reality corrobates that they're the same as on gen3. But keep these
4033 * bits here (and the comment!) to help any other lost wanderers back onto the
4034 * right tracks.
4035 */
Chris Wilson084b6122012-05-11 18:01:33 +01004036#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4037#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4038#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4039#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004040#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4041 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4042 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4043 PORTB_HOTPLUG_INT_STATUS | \
4044 PORTC_HOTPLUG_INT_STATUS | \
4045 PORTD_HOTPLUG_INT_STATUS)
4046
Egbert Eiche5868a32013-02-28 04:17:12 -05004047#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4048 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4049 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4050 PORTB_HOTPLUG_INT_STATUS | \
4051 PORTC_HOTPLUG_INT_STATUS | \
4052 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004053
Paulo Zanonic20cd312013-02-19 16:21:45 -03004054/* SDVO and HDMI port control.
4055 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004056#define _GEN3_SDVOB 0x61140
4057#define _GEN3_SDVOC 0x61160
4058#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4059#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004060#define GEN4_HDMIB GEN3_SDVOB
4061#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004062#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4063#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4064#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4065#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004066#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004067#define PCH_HDMIC _MMIO(0xe1150)
4068#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004070#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004071#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004072#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004073#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004074#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4075#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004076#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4077#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4078
Paulo Zanonic20cd312013-02-19 16:21:45 -03004079/* Gen 3 SDVO bits: */
4080#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004081#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4082#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004083#define SDVO_PIPE_B_SELECT (1 << 30)
4084#define SDVO_STALL_SELECT (1 << 29)
4085#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004086/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004087 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004088 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004089 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4090 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004091#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004092#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004093#define SDVO_PHASE_SELECT_MASK (15 << 19)
4094#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4095#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4096#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4097#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4098#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4099#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004100/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004101#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4102 SDVO_INTERRUPT_ENABLE)
4103#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4104
4105/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004106#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004107#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004108#define SDVO_ENCODING_SDVO (0 << 10)
4109#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004110#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4111#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004112#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004113#define SDVO_AUDIO_ENABLE (1 << 6)
4114/* VSYNC/HSYNC bits new with 965, default is to be set */
4115#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4116#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4117
4118/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004119#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004120#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4121
4122/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004123#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4124#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004125
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004126/* CHV SDVO/HDMI bits: */
4127#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4128#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4129
Jesse Barnes585fb112008-07-29 11:54:06 -07004130
4131/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004132#define _DVOA 0x61120
4133#define DVOA _MMIO(_DVOA)
4134#define _DVOB 0x61140
4135#define DVOB _MMIO(_DVOB)
4136#define _DVOC 0x61160
4137#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004138#define DVO_ENABLE (1 << 31)
4139#define DVO_PIPE_B_SELECT (1 << 30)
4140#define DVO_PIPE_STALL_UNUSED (0 << 28)
4141#define DVO_PIPE_STALL (1 << 28)
4142#define DVO_PIPE_STALL_TV (2 << 28)
4143#define DVO_PIPE_STALL_MASK (3 << 28)
4144#define DVO_USE_VGA_SYNC (1 << 15)
4145#define DVO_DATA_ORDER_I740 (0 << 14)
4146#define DVO_DATA_ORDER_FP (1 << 14)
4147#define DVO_VSYNC_DISABLE (1 << 11)
4148#define DVO_HSYNC_DISABLE (1 << 10)
4149#define DVO_VSYNC_TRISTATE (1 << 9)
4150#define DVO_HSYNC_TRISTATE (1 << 8)
4151#define DVO_BORDER_ENABLE (1 << 7)
4152#define DVO_DATA_ORDER_GBRG (1 << 6)
4153#define DVO_DATA_ORDER_RGGB (0 << 6)
4154#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4155#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4156#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4157#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4158#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4159#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4160#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4161#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004162#define DVOA_SRCDIM _MMIO(0x61124)
4163#define DVOB_SRCDIM _MMIO(0x61144)
4164#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004165#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4166#define DVO_SRCDIM_VERTICAL_SHIFT 0
4167
4168/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004169#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004170/*
4171 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4172 * the DPLL semantics change when the LVDS is assigned to that pipe.
4173 */
4174#define LVDS_PORT_EN (1 << 31)
4175/* Selects pipe B for LVDS data. Must be set on pre-965. */
4176#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004177#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07004178#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08004179/* LVDS dithering flag on 965/g4x platform */
4180#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004181/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4182#define LVDS_VSYNC_POLARITY (1 << 21)
4183#define LVDS_HSYNC_POLARITY (1 << 20)
4184
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004185/* Enable border for unscaled (or aspect-scaled) display */
4186#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004187/*
4188 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4189 * pixel.
4190 */
4191#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4192#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4193#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4194/*
4195 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4196 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4197 * on.
4198 */
4199#define LVDS_A3_POWER_MASK (3 << 6)
4200#define LVDS_A3_POWER_DOWN (0 << 6)
4201#define LVDS_A3_POWER_UP (3 << 6)
4202/*
4203 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4204 * is set.
4205 */
4206#define LVDS_CLKB_POWER_MASK (3 << 4)
4207#define LVDS_CLKB_POWER_DOWN (0 << 4)
4208#define LVDS_CLKB_POWER_UP (3 << 4)
4209/*
4210 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4211 * setting for whether we are in dual-channel mode. The B3 pair will
4212 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4213 */
4214#define LVDS_B0B3_POWER_MASK (3 << 2)
4215#define LVDS_B0B3_POWER_DOWN (0 << 2)
4216#define LVDS_B0B3_POWER_UP (3 << 2)
4217
David Härdeman3c17fe42010-09-24 21:44:32 +02004218/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004219#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004220/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004221 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4222 * of the infoframe structure specified by CEA-861. */
4223#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004224#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004225#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004226/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004227#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004228#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004229#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004230#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004231#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4232#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004233#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004234#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4235#define VIDEO_DIP_SELECT_AVI (0 << 19)
4236#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4237#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004238#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004239#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4240#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4241#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004242#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004243/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004244#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4245#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004246#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004247#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4248#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004249#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004250
Jesse Barnes585fb112008-07-29 11:54:06 -07004251/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004252#define PPS_BASE 0x61200
4253#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4254#define PCH_PPS_BASE 0xC7200
4255
4256#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4257 PPS_BASE + (reg) + \
4258 (pps_idx) * 0x100)
4259
4260#define _PP_STATUS 0x61200
4261#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4262#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004263/*
4264 * Indicates that all dependencies of the panel are on:
4265 *
4266 * - PLL enabled
4267 * - pipe enabled
4268 * - LVDS/DVOB/DVOC on
4269 */
Imre Deak44cb7342016-08-10 14:07:29 +03004270#define PP_READY (1 << 30)
4271#define PP_SEQUENCE_NONE (0 << 28)
4272#define PP_SEQUENCE_POWER_UP (1 << 28)
4273#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4274#define PP_SEQUENCE_MASK (3 << 28)
4275#define PP_SEQUENCE_SHIFT 28
4276#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4277#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004278#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4279#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4280#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4281#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4282#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4283#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4284#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4285#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4286#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004287
4288#define _PP_CONTROL 0x61204
4289#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4290#define PANEL_UNLOCK_REGS (0xabcd << 16)
4291#define PANEL_UNLOCK_MASK (0xffff << 16)
4292#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4293#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4294#define EDP_FORCE_VDD (1 << 3)
4295#define EDP_BLC_ENABLE (1 << 2)
4296#define PANEL_POWER_RESET (1 << 1)
4297#define PANEL_POWER_OFF (0 << 0)
4298#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004299
4300#define _PP_ON_DELAYS 0x61208
4301#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004302#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004303#define PANEL_PORT_SELECT_MASK (3 << 30)
4304#define PANEL_PORT_SELECT_LVDS (0 << 30)
4305#define PANEL_PORT_SELECT_DPA (1 << 30)
4306#define PANEL_PORT_SELECT_DPC (2 << 30)
4307#define PANEL_PORT_SELECT_DPD (3 << 30)
4308#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4309#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4310#define PANEL_POWER_UP_DELAY_SHIFT 16
4311#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4312#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4313
4314#define _PP_OFF_DELAYS 0x6120C
4315#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4316#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4317#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4318#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4319#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4320
4321#define _PP_DIVISOR 0x61210
4322#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4323#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4324#define PP_REFERENCE_DIVIDER_SHIFT 8
4325#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4326#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004327
4328/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004329#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004330#define PFIT_ENABLE (1 << 31)
4331#define PFIT_PIPE_MASK (3 << 29)
4332#define PFIT_PIPE_SHIFT 29
4333#define VERT_INTERP_DISABLE (0 << 10)
4334#define VERT_INTERP_BILINEAR (1 << 10)
4335#define VERT_INTERP_MASK (3 << 10)
4336#define VERT_AUTO_SCALE (1 << 9)
4337#define HORIZ_INTERP_DISABLE (0 << 6)
4338#define HORIZ_INTERP_BILINEAR (1 << 6)
4339#define HORIZ_INTERP_MASK (3 << 6)
4340#define HORIZ_AUTO_SCALE (1 << 5)
4341#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004342#define PFIT_FILTER_FUZZY (0 << 24)
4343#define PFIT_SCALING_AUTO (0 << 26)
4344#define PFIT_SCALING_PROGRAMMED (1 << 26)
4345#define PFIT_SCALING_PILLAR (2 << 26)
4346#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004347#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004348/* Pre-965 */
4349#define PFIT_VERT_SCALE_SHIFT 20
4350#define PFIT_VERT_SCALE_MASK 0xfff00000
4351#define PFIT_HORIZ_SCALE_SHIFT 4
4352#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4353/* 965+ */
4354#define PFIT_VERT_SCALE_SHIFT_965 16
4355#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4356#define PFIT_HORIZ_SCALE_SHIFT_965 0
4357#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004359#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004360
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004361#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4362#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004363#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4364 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004365
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004366#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4367#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004368#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4369 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004370
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004371#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4372#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004373#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4374 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004375
Jesse Barnes585fb112008-07-29 11:54:06 -07004376/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004377#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004378#define BLM_PWM_ENABLE (1 << 31)
4379#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4380#define BLM_PIPE_SELECT (1 << 29)
4381#define BLM_PIPE_SELECT_IVB (3 << 29)
4382#define BLM_PIPE_A (0 << 29)
4383#define BLM_PIPE_B (1 << 29)
4384#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004385#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4386#define BLM_TRANSCODER_B BLM_PIPE_B
4387#define BLM_TRANSCODER_C BLM_PIPE_C
4388#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004389#define BLM_PIPE(pipe) ((pipe) << 29)
4390#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4391#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4392#define BLM_PHASE_IN_ENABLE (1 << 25)
4393#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4394#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4395#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4396#define BLM_PHASE_IN_COUNT_SHIFT (8)
4397#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4398#define BLM_PHASE_IN_INCR_SHIFT (0)
4399#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004400#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004401/*
4402 * This is the most significant 15 bits of the number of backlight cycles in a
4403 * complete cycle of the modulated backlight control.
4404 *
4405 * The actual value is this field multiplied by two.
4406 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004407#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4408#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4409#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004410/*
4411 * This is the number of cycles out of the backlight modulation cycle for which
4412 * the backlight is on.
4413 *
4414 * This field must be no greater than the number of cycles in the complete
4415 * backlight modulation cycle.
4416 */
4417#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4418#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004419#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4420#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004422#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004423#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004424
Daniel Vetter7cf41602012-06-05 10:07:09 +02004425/* New registers for PCH-split platforms. Safe where new bits show up, the
4426 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004427#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4428#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004430#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004431
Daniel Vetter7cf41602012-06-05 10:07:09 +02004432/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4433 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004434#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004435#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004436#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4437#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004438#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004439
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004440#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004441#define UTIL_PIN_ENABLE (1 << 31)
4442
Sunil Kamath022e4e52015-09-30 22:34:57 +05304443#define UTIL_PIN_PIPE(x) ((x) << 29)
4444#define UTIL_PIN_PIPE_MASK (3 << 29)
4445#define UTIL_PIN_MODE_PWM (1 << 24)
4446#define UTIL_PIN_MODE_MASK (0xf << 24)
4447#define UTIL_PIN_POLARITY (1 << 22)
4448
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304449/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304450#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304451#define BXT_BLC_PWM_ENABLE (1 << 31)
4452#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304453#define _BXT_BLC_PWM_FREQ1 0xC8254
4454#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304455
Sunil Kamath022e4e52015-09-30 22:34:57 +05304456#define _BXT_BLC_PWM_CTL2 0xC8350
4457#define _BXT_BLC_PWM_FREQ2 0xC8354
4458#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004460#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304461 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004462#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304463 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004464#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304465 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004467#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004468#define PCH_GTC_ENABLE (1 << 31)
4469
Jesse Barnes585fb112008-07-29 11:54:06 -07004470/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004471#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004472/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004473# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004474/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004475# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004476/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004477# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004478/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004479# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004480/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004481# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004482/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004483# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4484# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004485/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004486# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004487/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004488# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004489/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004490# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004491/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004492# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004493/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004494# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004495/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004496# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004497/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004498# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004499/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004500# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004501/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004502# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004503/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004504 * Enables a fix for the 915GM only.
4505 *
4506 * Not sure what it does.
4507 */
4508# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004509/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004510# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004511# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004512/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004513# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004514/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004515# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004516/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004517# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004518/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004519# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004520/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004521# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004522/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004523# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004524/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004525# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004526/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004527# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004528/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004529# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004530/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004531 * This test mode forces the DACs to 50% of full output.
4532 *
4533 * This is used for load detection in combination with TVDAC_SENSE_MASK
4534 */
4535# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4536# define TV_TEST_MODE_MASK (7 << 0)
4537
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004538#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004539# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004540/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004541 * Reports that DAC state change logic has reported change (RO).
4542 *
4543 * This gets cleared when TV_DAC_STATE_EN is cleared
4544*/
4545# define TVDAC_STATE_CHG (1 << 31)
4546# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004547/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004548# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004549/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004550# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004551/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004552# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004553/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004554 * Enables DAC state detection logic, for load-based TV detection.
4555 *
4556 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4557 * to off, for load detection to work.
4558 */
4559# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004560/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004561# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004562/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004563# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004564/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004565# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004566/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004567# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004568/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004569# define ENC_TVDAC_SLEW_FAST (1 << 6)
4570# define DAC_A_1_3_V (0 << 4)
4571# define DAC_A_1_1_V (1 << 4)
4572# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004573# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004574# define DAC_B_1_3_V (0 << 2)
4575# define DAC_B_1_1_V (1 << 2)
4576# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004577# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004578# define DAC_C_1_3_V (0 << 0)
4579# define DAC_C_1_1_V (1 << 0)
4580# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004581# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004582
Ville Syrjälä646b4262014-04-25 20:14:30 +03004583/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004584 * CSC coefficients are stored in a floating point format with 9 bits of
4585 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4586 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4587 * -1 (0x3) being the only legal negative value.
4588 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004589#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004590# define TV_RY_MASK 0x07ff0000
4591# define TV_RY_SHIFT 16
4592# define TV_GY_MASK 0x00000fff
4593# define TV_GY_SHIFT 0
4594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004595#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004596# define TV_BY_MASK 0x07ff0000
4597# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004598/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004599 * Y attenuation for component video.
4600 *
4601 * Stored in 1.9 fixed point.
4602 */
4603# define TV_AY_MASK 0x000003ff
4604# define TV_AY_SHIFT 0
4605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004606#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004607# define TV_RU_MASK 0x07ff0000
4608# define TV_RU_SHIFT 16
4609# define TV_GU_MASK 0x000007ff
4610# define TV_GU_SHIFT 0
4611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004612#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004613# define TV_BU_MASK 0x07ff0000
4614# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004615/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004616 * U attenuation for component video.
4617 *
4618 * Stored in 1.9 fixed point.
4619 */
4620# define TV_AU_MASK 0x000003ff
4621# define TV_AU_SHIFT 0
4622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004623#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004624# define TV_RV_MASK 0x0fff0000
4625# define TV_RV_SHIFT 16
4626# define TV_GV_MASK 0x000007ff
4627# define TV_GV_SHIFT 0
4628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004629#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004630# define TV_BV_MASK 0x07ff0000
4631# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004632/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004633 * V attenuation for component video.
4634 *
4635 * Stored in 1.9 fixed point.
4636 */
4637# define TV_AV_MASK 0x000007ff
4638# define TV_AV_SHIFT 0
4639
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004640#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004641/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004642# define TV_BRIGHTNESS_MASK 0xff000000
4643# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004644/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004645# define TV_CONTRAST_MASK 0x00ff0000
4646# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004647/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004648# define TV_SATURATION_MASK 0x0000ff00
4649# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004650/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004651# define TV_HUE_MASK 0x000000ff
4652# define TV_HUE_SHIFT 0
4653
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004654#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004655/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004656# define TV_BLACK_LEVEL_MASK 0x01ff0000
4657# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004658/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004659# define TV_BLANK_LEVEL_MASK 0x000001ff
4660# define TV_BLANK_LEVEL_SHIFT 0
4661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004662#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004663/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004664# define TV_HSYNC_END_MASK 0x1fff0000
4665# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004666/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004667# define TV_HTOTAL_MASK 0x00001fff
4668# define TV_HTOTAL_SHIFT 0
4669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004670#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004671/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004672# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004673/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004674# define TV_HBURST_START_SHIFT 16
4675# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004676/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004677# define TV_HBURST_LEN_SHIFT 0
4678# define TV_HBURST_LEN_MASK 0x0001fff
4679
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004680#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004681/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004682# define TV_HBLANK_END_SHIFT 16
4683# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004684/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004685# define TV_HBLANK_START_SHIFT 0
4686# define TV_HBLANK_START_MASK 0x0001fff
4687
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004688#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004689/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004690# define TV_NBR_END_SHIFT 16
4691# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004692/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004693# define TV_VI_END_F1_SHIFT 8
4694# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004695/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004696# define TV_VI_END_F2_SHIFT 0
4697# define TV_VI_END_F2_MASK 0x0000003f
4698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004699#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004700/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004701# define TV_VSYNC_LEN_MASK 0x07ff0000
4702# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004703/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004704 * number of half lines.
4705 */
4706# define TV_VSYNC_START_F1_MASK 0x00007f00
4707# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004708/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004709 * Offset of the start of vsync in field 2, measured in one less than the
4710 * number of half lines.
4711 */
4712# define TV_VSYNC_START_F2_MASK 0x0000007f
4713# define TV_VSYNC_START_F2_SHIFT 0
4714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004715#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004716/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004717# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004718/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004719# define TV_VEQ_LEN_MASK 0x007f0000
4720# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004721/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004722 * the number of half lines.
4723 */
4724# define TV_VEQ_START_F1_MASK 0x0007f00
4725# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004726/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004727 * Offset of the start of equalization in field 2, measured in one less than
4728 * the number of half lines.
4729 */
4730# define TV_VEQ_START_F2_MASK 0x000007f
4731# define TV_VEQ_START_F2_SHIFT 0
4732
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004733#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004734/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004735 * Offset to start of vertical colorburst, measured in one less than the
4736 * number of lines from vertical start.
4737 */
4738# define TV_VBURST_START_F1_MASK 0x003f0000
4739# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004740/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004741 * Offset to the end of vertical colorburst, measured in one less than the
4742 * number of lines from the start of NBR.
4743 */
4744# define TV_VBURST_END_F1_MASK 0x000000ff
4745# define TV_VBURST_END_F1_SHIFT 0
4746
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004747#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004748/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004749 * Offset to start of vertical colorburst, measured in one less than the
4750 * number of lines from vertical start.
4751 */
4752# define TV_VBURST_START_F2_MASK 0x003f0000
4753# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004754/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004755 * Offset to the end of vertical colorburst, measured in one less than the
4756 * number of lines from the start of NBR.
4757 */
4758# define TV_VBURST_END_F2_MASK 0x000000ff
4759# define TV_VBURST_END_F2_SHIFT 0
4760
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004761#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004762/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004763 * Offset to start of vertical colorburst, measured in one less than the
4764 * number of lines from vertical start.
4765 */
4766# define TV_VBURST_START_F3_MASK 0x003f0000
4767# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004768/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004769 * Offset to the end of vertical colorburst, measured in one less than the
4770 * number of lines from the start of NBR.
4771 */
4772# define TV_VBURST_END_F3_MASK 0x000000ff
4773# define TV_VBURST_END_F3_SHIFT 0
4774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004775#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004776/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004777 * Offset to start of vertical colorburst, measured in one less than the
4778 * number of lines from vertical start.
4779 */
4780# define TV_VBURST_START_F4_MASK 0x003f0000
4781# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004782/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004783 * Offset to the end of vertical colorburst, measured in one less than the
4784 * number of lines from the start of NBR.
4785 */
4786# define TV_VBURST_END_F4_MASK 0x000000ff
4787# define TV_VBURST_END_F4_SHIFT 0
4788
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004789#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004790/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004791# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004792/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004793# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004794/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004795# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004796/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004797# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004798/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004799# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004800/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004801# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004802/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004803# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004804/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004805# define TV_BURST_LEVEL_MASK 0x00ff0000
4806# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004807/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004808# define TV_SCDDA1_INC_MASK 0x00000fff
4809# define TV_SCDDA1_INC_SHIFT 0
4810
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004811#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004812/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004813# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4814# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004815/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004816# define TV_SCDDA2_INC_MASK 0x00007fff
4817# define TV_SCDDA2_INC_SHIFT 0
4818
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004819#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004820/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004821# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4822# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004823/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004824# define TV_SCDDA3_INC_MASK 0x00007fff
4825# define TV_SCDDA3_INC_SHIFT 0
4826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004827#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004828/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004829# define TV_XPOS_MASK 0x1fff0000
4830# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004831/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004832# define TV_YPOS_MASK 0x00000fff
4833# define TV_YPOS_SHIFT 0
4834
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004835#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004836/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004837# define TV_XSIZE_MASK 0x1fff0000
4838# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004839/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004840 * Vertical size of the display window, measured in pixels.
4841 *
4842 * Must be even for interlaced modes.
4843 */
4844# define TV_YSIZE_MASK 0x00000fff
4845# define TV_YSIZE_SHIFT 0
4846
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004847#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004848/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004849 * Enables automatic scaling calculation.
4850 *
4851 * If set, the rest of the registers are ignored, and the calculated values can
4852 * be read back from the register.
4853 */
4854# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004855/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004856 * Disables the vertical filter.
4857 *
4858 * This is required on modes more than 1024 pixels wide */
4859# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004860/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004861# define TV_VADAPT (1 << 28)
4862# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004863/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004864# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004865/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004866# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004867/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004868# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004869/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004870 * Sets the horizontal scaling factor.
4871 *
4872 * This should be the fractional part of the horizontal scaling factor divided
4873 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4874 *
4875 * (src width - 1) / ((oversample * dest width) - 1)
4876 */
4877# define TV_HSCALE_FRAC_MASK 0x00003fff
4878# define TV_HSCALE_FRAC_SHIFT 0
4879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004880#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004881/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004882 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4883 *
4884 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4885 */
4886# define TV_VSCALE_INT_MASK 0x00038000
4887# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004888/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004889 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4890 *
4891 * \sa TV_VSCALE_INT_MASK
4892 */
4893# define TV_VSCALE_FRAC_MASK 0x00007fff
4894# define TV_VSCALE_FRAC_SHIFT 0
4895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004896#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004897/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004898 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4899 *
4900 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4901 *
4902 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4903 */
4904# define TV_VSCALE_IP_INT_MASK 0x00038000
4905# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004906/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004907 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4908 *
4909 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4910 *
4911 * \sa TV_VSCALE_IP_INT_MASK
4912 */
4913# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4914# define TV_VSCALE_IP_FRAC_SHIFT 0
4915
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004916#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004917# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004918/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004919 * Specifies which field to send the CC data in.
4920 *
4921 * CC data is usually sent in field 0.
4922 */
4923# define TV_CC_FID_MASK (1 << 27)
4924# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004925/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004926# define TV_CC_HOFF_MASK 0x03ff0000
4927# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004928/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004929# define TV_CC_LINE_MASK 0x0000003f
4930# define TV_CC_LINE_SHIFT 0
4931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004932#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004933# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004934/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004935# define TV_CC_DATA_2_MASK 0x007f0000
4936# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004937/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004938# define TV_CC_DATA_1_MASK 0x0000007f
4939# define TV_CC_DATA_1_SHIFT 0
4940
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004941#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4942#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4943#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4944#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004945
Keith Packard040d87f2009-05-30 20:42:33 -07004946/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004947#define DP_A _MMIO(0x64000) /* eDP */
4948#define DP_B _MMIO(0x64100)
4949#define DP_C _MMIO(0x64200)
4950#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004952#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4953#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4954#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004955
Keith Packard040d87f2009-05-30 20:42:33 -07004956#define DP_PORT_EN (1 << 31)
4957#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004958#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004959#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4960#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004961
Keith Packard040d87f2009-05-30 20:42:33 -07004962/* Link training mode - select a suitable mode for each stage */
4963#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4964#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4965#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4966#define DP_LINK_TRAIN_OFF (3 << 28)
4967#define DP_LINK_TRAIN_MASK (3 << 28)
4968#define DP_LINK_TRAIN_SHIFT 28
4969
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004970/* CPT Link training mode */
4971#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4972#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4973#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4974#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4975#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4976#define DP_LINK_TRAIN_SHIFT_CPT 8
4977
Keith Packard040d87f2009-05-30 20:42:33 -07004978/* Signal voltages. These are mostly controlled by the other end */
4979#define DP_VOLTAGE_0_4 (0 << 25)
4980#define DP_VOLTAGE_0_6 (1 << 25)
4981#define DP_VOLTAGE_0_8 (2 << 25)
4982#define DP_VOLTAGE_1_2 (3 << 25)
4983#define DP_VOLTAGE_MASK (7 << 25)
4984#define DP_VOLTAGE_SHIFT 25
4985
4986/* Signal pre-emphasis levels, like voltages, the other end tells us what
4987 * they want
4988 */
4989#define DP_PRE_EMPHASIS_0 (0 << 22)
4990#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4991#define DP_PRE_EMPHASIS_6 (2 << 22)
4992#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4993#define DP_PRE_EMPHASIS_MASK (7 << 22)
4994#define DP_PRE_EMPHASIS_SHIFT 22
4995
4996/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004997#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004998#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004999#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005000
5001/* Mystic DPCD version 1.1 special mode */
5002#define DP_ENHANCED_FRAMING (1 << 18)
5003
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005004/* eDP */
5005#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005006#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005007#define DP_PLL_FREQ_MASK (3 << 16)
5008
Ville Syrjälä646b4262014-04-25 20:14:30 +03005009/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005010#define DP_PORT_REVERSAL (1 << 15)
5011
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005012/* eDP */
5013#define DP_PLL_ENABLE (1 << 14)
5014
Ville Syrjälä646b4262014-04-25 20:14:30 +03005015/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005016#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5017
5018#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005019#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005020
Ville Syrjälä646b4262014-04-25 20:14:30 +03005021/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005022#define DP_COLOR_RANGE_16_235 (1 << 8)
5023
Ville Syrjälä646b4262014-04-25 20:14:30 +03005024/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005025#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5026
Ville Syrjälä646b4262014-04-25 20:14:30 +03005027/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005028#define DP_SYNC_VS_HIGH (1 << 4)
5029#define DP_SYNC_HS_HIGH (1 << 3)
5030
Ville Syrjälä646b4262014-04-25 20:14:30 +03005031/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005032#define DP_DETECTED (1 << 2)
5033
Ville Syrjälä646b4262014-04-25 20:14:30 +03005034/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005035 * signal sink for DDC etc. Max packet size supported
5036 * is 20 bytes in each direction, hence the 5 fixed
5037 * data registers
5038 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005039#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5040#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5041#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5042#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5043#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5044#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005045
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005046#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5047#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5048#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5049#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5050#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5051#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005052
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005053#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5054#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5055#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5056#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5057#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5058#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005059
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005060#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5061#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5062#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5063#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5064#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5065#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005066
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005067#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5068#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5069#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5070#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5071#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5072#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5073
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005074#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5075#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005076
5077#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5078#define DP_AUX_CH_CTL_DONE (1 << 30)
5079#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5080#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5081#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5082#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5083#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005084#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005085#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5086#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5087#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5088#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5089#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5090#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5091#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5092#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5093#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5094#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5095#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5096#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5097#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305098#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5099#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5100#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005101#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305102#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005103#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005104
5105/*
5106 * Computing GMCH M and N values for the Display Port link
5107 *
5108 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5109 *
5110 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5111 *
5112 * The GMCH value is used internally
5113 *
5114 * bytes_per_pixel is the number of bytes coming out of the plane,
5115 * which is after the LUTs, so we want the bytes for our color format.
5116 * For our current usage, this is always 3, one byte for R, G and B.
5117 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005118#define _PIPEA_DATA_M_G4X 0x70050
5119#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005120
5121/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005122#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005123#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005124#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005125
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005126#define DATA_LINK_M_N_MASK (0xffffff)
5127#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005128
Daniel Vettere3b95f12013-05-03 11:49:49 +02005129#define _PIPEA_DATA_N_G4X 0x70054
5130#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005131#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5132
5133/*
5134 * Computing Link M and N values for the Display Port link
5135 *
5136 * Link M / N = pixel_clock / ls_clk
5137 *
5138 * (the DP spec calls pixel_clock the 'strm_clk')
5139 *
5140 * The Link value is transmitted in the Main Stream
5141 * Attributes and VB-ID.
5142 */
5143
Daniel Vettere3b95f12013-05-03 11:49:49 +02005144#define _PIPEA_LINK_M_G4X 0x70060
5145#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005146#define PIPEA_DP_LINK_M_MASK (0xffffff)
5147
Daniel Vettere3b95f12013-05-03 11:49:49 +02005148#define _PIPEA_LINK_N_G4X 0x70064
5149#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005150#define PIPEA_DP_LINK_N_MASK (0xffffff)
5151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005152#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5153#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5154#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5155#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005156
Jesse Barnes585fb112008-07-29 11:54:06 -07005157/* Display & cursor control */
5158
5159/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005160#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005161#define DSL_LINEMASK_GEN2 0x00000fff
5162#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005163#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01005164#define PIPECONF_ENABLE (1<<31)
5165#define PIPECONF_DISABLE 0
5166#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005167#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03005168#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00005169#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005170#define PIPECONF_SINGLE_WIDE 0
5171#define PIPECONF_PIPE_UNLOCKED 0
5172#define PIPECONF_PIPE_LOCKED (1<<25)
5173#define PIPECONF_PALETTE 0
5174#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07005175#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005176#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005177#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005178/* Note that pre-gen3 does not support interlaced display directly. Panel
5179 * fitting must be disabled on pre-ilk for interlaced. */
5180#define PIPECONF_PROGRESSIVE (0 << 21)
5181#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5182#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5183#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5184#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5185/* Ironlake and later have a complete new set of values for interlaced. PFIT
5186 * means panel fitter required, PF means progressive fetch, DBL means power
5187 * saving pixel doubling. */
5188#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5189#define PIPECONF_INTERLACED_ILK (3 << 21)
5190#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5191#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005192#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305193#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07005194#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305195#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005196#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005197#define PIPECONF_BPC_MASK (0x7 << 5)
5198#define PIPECONF_8BPC (0<<5)
5199#define PIPECONF_10BPC (1<<5)
5200#define PIPECONF_6BPC (2<<5)
5201#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005202#define PIPECONF_DITHER_EN (1<<4)
5203#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5204#define PIPECONF_DITHER_TYPE_SP (0<<2)
5205#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5206#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5207#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005208#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07005209#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02005210#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005211#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5212#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005213#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07005214#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005215#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005216#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5217#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5218#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5219#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02005220#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07005221#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5222#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5223#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02005224#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005225#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07005226#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5227#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005228#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07005229#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005230#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07005231#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02005232#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5233#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07005234#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5235#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005236#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07005237#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02005238#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07005239#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5240#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5241#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5242#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02005243#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005244#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07005245#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5246#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02005247#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005248#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07005249#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5250#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005251#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07005252#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005253#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005254#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5255
Imre Deak755e9012014-02-10 18:42:47 +02005256#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5257#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5258
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005259#define PIPE_A_OFFSET 0x70000
5260#define PIPE_B_OFFSET 0x71000
5261#define PIPE_C_OFFSET 0x72000
5262#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005263/*
5264 * There's actually no pipe EDP. Some pipe registers have
5265 * simply shifted from the pipe to the transcoder, while
5266 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5267 * to access such registers in transcoder EDP.
5268 */
5269#define PIPE_EDP_OFFSET 0x7f000
5270
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005271#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005272 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5273 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005275#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5276#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5277#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5278#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5279#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005280
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005281#define _PIPE_MISC_A 0x70030
5282#define _PIPE_MISC_B 0x71030
Shashank Sharmab22ca992017-07-24 19:19:32 +05305283#define PIPEMISC_YUV420_ENABLE (1<<27)
5284#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5285#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005286#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5287#define PIPEMISC_DITHER_8_BPC (0<<5)
5288#define PIPEMISC_DITHER_10_BPC (1<<5)
5289#define PIPEMISC_DITHER_6_BPC (2<<5)
5290#define PIPEMISC_DITHER_12_BPC (3<<5)
5291#define PIPEMISC_DITHER_ENABLE (1<<4)
5292#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5293#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005294#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005296#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07005297#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005298#define PIPEB_HLINE_INT_EN (1<<28)
5299#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02005300#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5301#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5302#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005303#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07005304#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005305#define PIPEA_HLINE_INT_EN (1<<20)
5306#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005307#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5308#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005309#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005310#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5311#define PIPEC_HLINE_INT_EN (1<<12)
5312#define PIPEC_VBLANK_INT_EN (1<<11)
5313#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5314#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5315#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005317#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005318#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5319#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5320#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5321#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005322#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5323#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5324#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5325#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5326#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5327#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5328#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5329#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5330#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005331#define DPINVGTT_EN_MASK_CHV 0xfff0000
5332#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5333#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5334#define PLANEC_INVALID_GTT_STATUS (1<<9)
5335#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005336#define CURSORB_INVALID_GTT_STATUS (1<<7)
5337#define CURSORA_INVALID_GTT_STATUS (1<<6)
5338#define SPRITED_INVALID_GTT_STATUS (1<<5)
5339#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5340#define PLANEB_INVALID_GTT_STATUS (1<<3)
5341#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5342#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5343#define PLANEA_INVALID_GTT_STATUS (1<<0)
5344#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005345#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005346
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005347#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005348#define DSPARB_CSTART_MASK (0x7f << 7)
5349#define DSPARB_CSTART_SHIFT 7
5350#define DSPARB_BSTART_MASK (0x7f)
5351#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005352#define DSPARB_BEND_SHIFT 9 /* on 855 */
5353#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005354#define DSPARB_SPRITEA_SHIFT_VLV 0
5355#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5356#define DSPARB_SPRITEB_SHIFT_VLV 8
5357#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5358#define DSPARB_SPRITEC_SHIFT_VLV 16
5359#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5360#define DSPARB_SPRITED_SHIFT_VLV 24
5361#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005362#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005363#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5364#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5365#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5366#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5367#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5368#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5369#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5370#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5371#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5372#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5373#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5374#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005375#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005376#define DSPARB_SPRITEE_SHIFT_VLV 0
5377#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5378#define DSPARB_SPRITEF_SHIFT_VLV 8
5379#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005380
Ville Syrjälä0a560672014-06-11 16:51:18 +03005381/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005382#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005383#define DSPFW_SR_SHIFT 23
5384#define DSPFW_SR_MASK (0x1ff<<23)
5385#define DSPFW_CURSORB_SHIFT 16
5386#define DSPFW_CURSORB_MASK (0x3f<<16)
5387#define DSPFW_PLANEB_SHIFT 8
5388#define DSPFW_PLANEB_MASK (0x7f<<8)
5389#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5390#define DSPFW_PLANEA_SHIFT 0
5391#define DSPFW_PLANEA_MASK (0x7f<<0)
5392#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005393#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005394#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5395#define DSPFW_FBC_SR_SHIFT 28
5396#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5397#define DSPFW_FBC_HPLL_SR_SHIFT 24
5398#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5399#define DSPFW_SPRITEB_SHIFT (16)
5400#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5401#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5402#define DSPFW_CURSORA_SHIFT 8
5403#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005404#define DSPFW_PLANEC_OLD_SHIFT 0
5405#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005406#define DSPFW_SPRITEA_SHIFT 0
5407#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5408#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005409#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005410#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005411#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005412#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005413#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5414#define DSPFW_HPLL_CURSOR_SHIFT 16
5415#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005416#define DSPFW_HPLL_SR_SHIFT 0
5417#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5418
5419/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005420#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005421#define DSPFW_SPRITEB_WM1_SHIFT 16
5422#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5423#define DSPFW_CURSORA_WM1_SHIFT 8
5424#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5425#define DSPFW_SPRITEA_WM1_SHIFT 0
5426#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005427#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005428#define DSPFW_PLANEB_WM1_SHIFT 24
5429#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5430#define DSPFW_PLANEA_WM1_SHIFT 16
5431#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5432#define DSPFW_CURSORB_WM1_SHIFT 8
5433#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5434#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5435#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005436#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005437#define DSPFW_SR_WM1_SHIFT 0
5438#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005439#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5440#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005441#define DSPFW_SPRITED_WM1_SHIFT 24
5442#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5443#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005444#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005445#define DSPFW_SPRITEC_WM1_SHIFT 8
5446#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5447#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005448#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005449#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005450#define DSPFW_SPRITEF_WM1_SHIFT 24
5451#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5452#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005453#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005454#define DSPFW_SPRITEE_WM1_SHIFT 8
5455#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5456#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005457#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005458#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005459#define DSPFW_PLANEC_WM1_SHIFT 24
5460#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5461#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005462#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005463#define DSPFW_CURSORC_WM1_SHIFT 8
5464#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5465#define DSPFW_CURSORC_SHIFT 0
5466#define DSPFW_CURSORC_MASK (0x3f<<0)
5467
5468/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005469#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005470#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005471#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005472#define DSPFW_SPRITEF_HI_SHIFT 23
5473#define DSPFW_SPRITEF_HI_MASK (1<<23)
5474#define DSPFW_SPRITEE_HI_SHIFT 22
5475#define DSPFW_SPRITEE_HI_MASK (1<<22)
5476#define DSPFW_PLANEC_HI_SHIFT 21
5477#define DSPFW_PLANEC_HI_MASK (1<<21)
5478#define DSPFW_SPRITED_HI_SHIFT 20
5479#define DSPFW_SPRITED_HI_MASK (1<<20)
5480#define DSPFW_SPRITEC_HI_SHIFT 16
5481#define DSPFW_SPRITEC_HI_MASK (1<<16)
5482#define DSPFW_PLANEB_HI_SHIFT 12
5483#define DSPFW_PLANEB_HI_MASK (1<<12)
5484#define DSPFW_SPRITEB_HI_SHIFT 8
5485#define DSPFW_SPRITEB_HI_MASK (1<<8)
5486#define DSPFW_SPRITEA_HI_SHIFT 4
5487#define DSPFW_SPRITEA_HI_MASK (1<<4)
5488#define DSPFW_PLANEA_HI_SHIFT 0
5489#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005490#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005491#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005492#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005493#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5494#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5495#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5496#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5497#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5498#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5499#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5500#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5501#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5502#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5503#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5504#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5505#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5506#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5507#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5508#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5509#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5510#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005511
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005512/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005513#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005514#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305515#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005516#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005517#define DDL_PRECISION_HIGH (1<<7)
5518#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305519#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005520
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005521#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005522#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005523#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005524
Ville Syrjäläc2317752016-03-15 16:39:56 +02005525#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Ville Syrjälädfa311f2017-09-13 17:08:54 +03005526#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005527
Shaohua Li7662c8b2009-06-26 11:23:55 +08005528/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005529#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005530#define I915_FIFO_LINE_SIZE 64
5531#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005532
Jesse Barnesceb04242012-03-28 13:39:22 -07005533#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005534#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005535#define I965_FIFO_SIZE 512
5536#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005537#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005538#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005539#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005540
Jesse Barnesceb04242012-03-28 13:39:22 -07005541#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005542#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005543#define I915_MAX_WM 0x3f
5544
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005545#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5546#define PINEVIEW_FIFO_LINE_SIZE 64
5547#define PINEVIEW_MAX_WM 0x1ff
5548#define PINEVIEW_DFT_WM 0x3f
5549#define PINEVIEW_DFT_HPLLOFF_WM 0
5550#define PINEVIEW_GUARD_WM 10
5551#define PINEVIEW_CURSOR_FIFO 64
5552#define PINEVIEW_CURSOR_MAX_WM 0x3f
5553#define PINEVIEW_CURSOR_DFT_WM 0
5554#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005555
Jesse Barnesceb04242012-03-28 13:39:22 -07005556#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005557#define I965_CURSOR_FIFO 64
5558#define I965_CURSOR_MAX_WM 32
5559#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005560
Pradeep Bhatfae12672014-11-04 17:06:39 +00005561/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005562#define _CUR_WM_A_0 0x70140
5563#define _CUR_WM_B_0 0x71140
5564#define _PLANE_WM_1_A_0 0x70240
5565#define _PLANE_WM_1_B_0 0x71240
5566#define _PLANE_WM_2_A_0 0x70340
5567#define _PLANE_WM_2_B_0 0x71340
5568#define _PLANE_WM_TRANS_1_A_0 0x70268
5569#define _PLANE_WM_TRANS_1_B_0 0x71268
5570#define _PLANE_WM_TRANS_2_A_0 0x70368
5571#define _PLANE_WM_TRANS_2_B_0 0x71368
5572#define _CUR_WM_TRANS_A_0 0x70168
5573#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005574#define PLANE_WM_EN (1 << 31)
5575#define PLANE_WM_LINES_SHIFT 14
5576#define PLANE_WM_LINES_MASK 0x1f
5577#define PLANE_WM_BLOCKS_MASK 0x3ff
5578
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005579#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005580#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5581#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005582
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005583#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5584#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005585#define _PLANE_WM_BASE(pipe, plane) \
5586 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5587#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005588 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005589#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005590 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005591#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005592 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005593#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005594 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005595
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005596/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005597#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005598#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005599#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005600#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005601#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005602#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005604#define WM0_PIPEB_ILK _MMIO(0x45104)
5605#define WM0_PIPEC_IVB _MMIO(0x45200)
5606#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005607#define WM1_LP_SR_EN (1<<31)
5608#define WM1_LP_LATENCY_SHIFT 24
5609#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005610#define WM1_LP_FBC_MASK (0xf<<20)
5611#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005612#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005613#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005614#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005615#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005616#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005617#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005618#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005619#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005620#define WM1S_LP_ILK _MMIO(0x45120)
5621#define WM2S_LP_IVB _MMIO(0x45124)
5622#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005623#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005624
Paulo Zanonicca32e92013-05-31 11:45:06 -03005625#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5626 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5627 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5628
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005629/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005630#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005631#define MLTR_WM1_SHIFT 0
5632#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005633/* the unit of memory self-refresh latency time is 0.5us */
5634#define ILK_SRLT_MASK 0x3f
5635
Yuanhan Liu13982612010-12-15 15:42:31 +08005636
5637/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005638#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005639#define SSKPD_WM_MASK 0x3f
5640#define SSKPD_WM0_SHIFT 0
5641#define SSKPD_WM1_SHIFT 8
5642#define SSKPD_WM2_SHIFT 16
5643#define SSKPD_WM3_SHIFT 24
5644
Jesse Barnes585fb112008-07-29 11:54:06 -07005645/*
5646 * The two pipe frame counter registers are not synchronized, so
5647 * reading a stable value is somewhat tricky. The following code
5648 * should work:
5649 *
5650 * do {
5651 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5652 * PIPE_FRAME_HIGH_SHIFT;
5653 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5654 * PIPE_FRAME_LOW_SHIFT);
5655 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5656 * PIPE_FRAME_HIGH_SHIFT);
5657 * } while (high1 != high2);
5658 * frame = (high1 << 8) | low1;
5659 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005660#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005661#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5662#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005663#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005664#define PIPE_FRAME_LOW_MASK 0xff000000
5665#define PIPE_FRAME_LOW_SHIFT 24
5666#define PIPE_PIXEL_MASK 0x00ffffff
5667#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005668/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005669#define _PIPEA_FRMCOUNT_G4X 0x70040
5670#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005671#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5672#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005673
5674/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005675#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005676/* Old style CUR*CNTR flags (desktop 8xx) */
5677#define CURSOR_ENABLE 0x80000000
5678#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005679#define CURSOR_STRIDE_SHIFT 28
5680#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005681#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005682#define CURSOR_FORMAT_SHIFT 24
5683#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5684#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5685#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5686#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5687#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5688#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5689/* New style CUR*CNTR flags */
5690#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005691#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305692#define CURSOR_MODE_128_32B_AX 0x02
5693#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005694#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305695#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5696#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005697#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Ville Syrjäläd509e282017-03-27 21:55:32 +03005698#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005699#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005700#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005701#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005702#define _CURABASE 0x70084
5703#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005704#define CURSOR_POS_MASK 0x007FF
5705#define CURSOR_POS_SIGN 0x8000
5706#define CURSOR_X_SHIFT 0
5707#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03005708#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5709#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5710#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07005711#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005712#define _CURBCNTR 0x700c0
5713#define _CURBBASE 0x700c4
5714#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005715
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005716#define _CURBCNTR_IVB 0x71080
5717#define _CURBBASE_IVB 0x71084
5718#define _CURBPOS_IVB 0x71088
5719
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005720#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005721 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5722 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005723
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005724#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5725#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5726#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03005727#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07005728#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005729
5730#define CURSOR_A_OFFSET 0x70080
5731#define CURSOR_B_OFFSET 0x700c0
5732#define CHV_CURSOR_C_OFFSET 0x700e0
5733#define IVB_CURSOR_B_OFFSET 0x71080
5734#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005735
Jesse Barnes585fb112008-07-29 11:54:06 -07005736/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005737#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005738#define DISPLAY_PLANE_ENABLE (1<<31)
5739#define DISPLAY_PLANE_DISABLE 0
5740#define DISPPLANE_GAMMA_ENABLE (1<<30)
5741#define DISPPLANE_GAMMA_DISABLE 0
5742#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005743#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005744#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005745#define DISPPLANE_BGRA555 (0x3<<26)
5746#define DISPPLANE_BGRX555 (0x4<<26)
5747#define DISPPLANE_BGRX565 (0x5<<26)
5748#define DISPPLANE_BGRX888 (0x6<<26)
5749#define DISPPLANE_BGRA888 (0x7<<26)
5750#define DISPPLANE_RGBX101010 (0x8<<26)
5751#define DISPPLANE_RGBA101010 (0x9<<26)
5752#define DISPPLANE_BGRX101010 (0xa<<26)
5753#define DISPPLANE_RGBX161616 (0xc<<26)
5754#define DISPPLANE_RGBX888 (0xe<<26)
5755#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005756#define DISPPLANE_STEREO_ENABLE (1<<25)
5757#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005758#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005759#define DISPPLANE_SEL_PIPE_SHIFT 24
5760#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Ville Syrjäläd509e282017-03-27 21:55:32 +03005761#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005762#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5763#define DISPPLANE_SRC_KEY_DISABLE 0
5764#define DISPPLANE_LINE_DOUBLE (1<<20)
5765#define DISPPLANE_NO_LINE_DOUBLE 0
5766#define DISPPLANE_STEREO_POLARITY_FIRST 0
5767#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005768#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5769#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005770#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005771#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005772#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005773#define _DSPAADDR 0x70184
5774#define _DSPASTRIDE 0x70188
5775#define _DSPAPOS 0x7018C /* reserved */
5776#define _DSPASIZE 0x70190
5777#define _DSPASURF 0x7019C /* 965+ only */
5778#define _DSPATILEOFF 0x701A4 /* 965+ only */
5779#define _DSPAOFFSET 0x701A4 /* HSW */
5780#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005781
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005782#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5783#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5784#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5785#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5786#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5787#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5788#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5789#define DSPLINOFF(plane) DSPADDR(plane)
5790#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5791#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005792
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005793/* CHV pipe B blender and primary plane */
5794#define _CHV_BLEND_A 0x60a00
5795#define CHV_BLEND_LEGACY (0<<30)
5796#define CHV_BLEND_ANDROID (1<<30)
5797#define CHV_BLEND_MPO (2<<30)
5798#define CHV_BLEND_MASK (3<<30)
5799#define _CHV_CANVAS_A 0x60a04
5800#define _PRIMPOS_A 0x60a08
5801#define _PRIMSIZE_A 0x60a0c
5802#define _PRIMCNSTALPHA_A 0x60a10
5803#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005805#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5806#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5807#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5808#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5809#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005810
Armin Reese446f2542012-03-30 16:20:16 -07005811/* Display/Sprite base address macros */
5812#define DISP_BASEADDR_MASK (0xfffff000)
5813#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5814#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005815
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005816/*
5817 * VBIOS flags
5818 * gen2:
5819 * [00:06] alm,mgm
5820 * [10:16] all
5821 * [30:32] alm,mgm
5822 * gen3+:
5823 * [00:0f] all
5824 * [10:1f] all
5825 * [30:32] all
5826 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005827#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5828#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5829#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5830#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005831
5832/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005833#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5834#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5835#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005836#define _PIPEBFRAMEHIGH 0x71040
5837#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005838#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5839#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005840
Jesse Barnes585fb112008-07-29 11:54:06 -07005841
5842/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005843#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005844#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5845#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5846#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5847#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005848#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5849#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5850#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5851#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5852#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5853#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5854#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5855#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005856
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005857/* Sprite A control */
5858#define _DVSACNTR 0x72180
5859#define DVS_ENABLE (1<<31)
5860#define DVS_GAMMA_ENABLE (1<<30)
5861#define DVS_PIXFORMAT_MASK (3<<25)
5862#define DVS_FORMAT_YUV422 (0<<25)
5863#define DVS_FORMAT_RGBX101010 (1<<25)
5864#define DVS_FORMAT_RGBX888 (2<<25)
5865#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005866#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005867#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005868#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005869#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5870#define DVS_YUV_ORDER_YUYV (0<<16)
5871#define DVS_YUV_ORDER_UYVY (1<<16)
5872#define DVS_YUV_ORDER_YVYU (2<<16)
5873#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305874#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005875#define DVS_DEST_KEY (1<<2)
5876#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5877#define DVS_TILED (1<<10)
5878#define _DVSALINOFF 0x72184
5879#define _DVSASTRIDE 0x72188
5880#define _DVSAPOS 0x7218c
5881#define _DVSASIZE 0x72190
5882#define _DVSAKEYVAL 0x72194
5883#define _DVSAKEYMSK 0x72198
5884#define _DVSASURF 0x7219c
5885#define _DVSAKEYMAXVAL 0x721a0
5886#define _DVSATILEOFF 0x721a4
5887#define _DVSASURFLIVE 0x721ac
5888#define _DVSASCALE 0x72204
5889#define DVS_SCALE_ENABLE (1<<31)
5890#define DVS_FILTER_MASK (3<<29)
5891#define DVS_FILTER_MEDIUM (0<<29)
5892#define DVS_FILTER_ENHANCING (1<<29)
5893#define DVS_FILTER_SOFTENING (2<<29)
5894#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5895#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5896#define _DVSAGAMC 0x72300
5897
5898#define _DVSBCNTR 0x73180
5899#define _DVSBLINOFF 0x73184
5900#define _DVSBSTRIDE 0x73188
5901#define _DVSBPOS 0x7318c
5902#define _DVSBSIZE 0x73190
5903#define _DVSBKEYVAL 0x73194
5904#define _DVSBKEYMSK 0x73198
5905#define _DVSBSURF 0x7319c
5906#define _DVSBKEYMAXVAL 0x731a0
5907#define _DVSBTILEOFF 0x731a4
5908#define _DVSBSURFLIVE 0x731ac
5909#define _DVSBSCALE 0x73204
5910#define _DVSBGAMC 0x73300
5911
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005912#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5913#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5914#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5915#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5916#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5917#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5918#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5919#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5920#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5921#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5922#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5923#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005924
5925#define _SPRA_CTL 0x70280
5926#define SPRITE_ENABLE (1<<31)
5927#define SPRITE_GAMMA_ENABLE (1<<30)
5928#define SPRITE_PIXFORMAT_MASK (7<<25)
5929#define SPRITE_FORMAT_YUV422 (0<<25)
5930#define SPRITE_FORMAT_RGBX101010 (1<<25)
5931#define SPRITE_FORMAT_RGBX888 (2<<25)
5932#define SPRITE_FORMAT_RGBX161616 (3<<25)
5933#define SPRITE_FORMAT_YUV444 (4<<25)
5934#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005935#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005936#define SPRITE_SOURCE_KEY (1<<22)
5937#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5938#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5939#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5940#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5941#define SPRITE_YUV_ORDER_YUYV (0<<16)
5942#define SPRITE_YUV_ORDER_UYVY (1<<16)
5943#define SPRITE_YUV_ORDER_YVYU (2<<16)
5944#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305945#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005946#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5947#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5948#define SPRITE_TILED (1<<10)
5949#define SPRITE_DEST_KEY (1<<2)
5950#define _SPRA_LINOFF 0x70284
5951#define _SPRA_STRIDE 0x70288
5952#define _SPRA_POS 0x7028c
5953#define _SPRA_SIZE 0x70290
5954#define _SPRA_KEYVAL 0x70294
5955#define _SPRA_KEYMSK 0x70298
5956#define _SPRA_SURF 0x7029c
5957#define _SPRA_KEYMAX 0x702a0
5958#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005959#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005960#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005961#define _SPRA_SCALE 0x70304
5962#define SPRITE_SCALE_ENABLE (1<<31)
5963#define SPRITE_FILTER_MASK (3<<29)
5964#define SPRITE_FILTER_MEDIUM (0<<29)
5965#define SPRITE_FILTER_ENHANCING (1<<29)
5966#define SPRITE_FILTER_SOFTENING (2<<29)
5967#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5968#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5969#define _SPRA_GAMC 0x70400
5970
5971#define _SPRB_CTL 0x71280
5972#define _SPRB_LINOFF 0x71284
5973#define _SPRB_STRIDE 0x71288
5974#define _SPRB_POS 0x7128c
5975#define _SPRB_SIZE 0x71290
5976#define _SPRB_KEYVAL 0x71294
5977#define _SPRB_KEYMSK 0x71298
5978#define _SPRB_SURF 0x7129c
5979#define _SPRB_KEYMAX 0x712a0
5980#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005981#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005982#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005983#define _SPRB_SCALE 0x71304
5984#define _SPRB_GAMC 0x71400
5985
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005986#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5987#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5988#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5989#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5990#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5991#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5992#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5993#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5994#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5995#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5996#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5997#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5998#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5999#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006000
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006001#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006002#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08006003#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006004#define SP_PIXFORMAT_MASK (0xf<<26)
6005#define SP_FORMAT_YUV422 (0<<26)
6006#define SP_FORMAT_BGR565 (5<<26)
6007#define SP_FORMAT_BGRX8888 (6<<26)
6008#define SP_FORMAT_BGRA8888 (7<<26)
6009#define SP_FORMAT_RGBX1010102 (8<<26)
6010#define SP_FORMAT_RGBA1010102 (9<<26)
6011#define SP_FORMAT_RGBX8888 (0xe<<26)
6012#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006013#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006014#define SP_SOURCE_KEY (1<<22)
6015#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6016#define SP_YUV_ORDER_YUYV (0<<16)
6017#define SP_YUV_ORDER_UYVY (1<<16)
6018#define SP_YUV_ORDER_YVYU (2<<16)
6019#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306020#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006021#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006022#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006023#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6024#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6025#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6026#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6027#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6028#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6029#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6030#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6031#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6032#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006033#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006034#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006035
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006036#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6037#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6038#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6039#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6040#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6041#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6042#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6043#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6044#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6045#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6046#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6047#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006048
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006049#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6050 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6051
6052#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6053#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6054#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6055#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6056#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6057#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6058#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6059#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6060#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6061#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6062#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6063#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006064
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006065/*
6066 * CHV pipe B sprite CSC
6067 *
6068 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6069 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6070 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6071 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006072#define _MMIO_CHV_SPCSC(plane_id, reg) \
6073 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6074
6075#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6076#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6077#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006078#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6079#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6080
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006081#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6082#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6083#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6084#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6085#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006086#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6087#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6088
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006089#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6090#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6091#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006092#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6093#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6094
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006095#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6096#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6097#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006098#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6099#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6100
Damien Lespiau70d21f02013-07-03 21:06:04 +01006101/* Skylake plane registers */
6102
6103#define _PLANE_CTL_1_A 0x70180
6104#define _PLANE_CTL_2_A 0x70280
6105#define _PLANE_CTL_3_A 0x70380
6106#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006107#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
James Ausmusb5972772018-01-30 11:49:16 -02006108/*
6109 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6110 * expanded to include bit 23 as well. However, the shift-24 based values
6111 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6112 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006113#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6114#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6115#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6116#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6117#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6118#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6119#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6120#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6121#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006122#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006123#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006124#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6125#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6126#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006127#define PLANE_CTL_ORDER_BGRX (0 << 20)
6128#define PLANE_CTL_ORDER_RGBX (1 << 20)
6129#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6130#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6131#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6132#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6133#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6134#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6135#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006136#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006137#define PLANE_CTL_TILED_MASK (0x7 << 10)
6138#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6139#define PLANE_CTL_TILED_X ( 1 << 10)
6140#define PLANE_CTL_TILED_Y ( 4 << 10)
6141#define PLANE_CTL_TILED_YF ( 5 << 10)
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08006142#define PLANE_CTL_FLIP_HORIZONTAL ( 1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006143#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006144#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6145#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6146#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006147#define PLANE_CTL_ROTATE_MASK 0x3
6148#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306149#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006150#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306151#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006152#define _PLANE_STRIDE_1_A 0x70188
6153#define _PLANE_STRIDE_2_A 0x70288
6154#define _PLANE_STRIDE_3_A 0x70388
6155#define _PLANE_POS_1_A 0x7018c
6156#define _PLANE_POS_2_A 0x7028c
6157#define _PLANE_POS_3_A 0x7038c
6158#define _PLANE_SIZE_1_A 0x70190
6159#define _PLANE_SIZE_2_A 0x70290
6160#define _PLANE_SIZE_3_A 0x70390
6161#define _PLANE_SURF_1_A 0x7019c
6162#define _PLANE_SURF_2_A 0x7029c
6163#define _PLANE_SURF_3_A 0x7039c
6164#define _PLANE_OFFSET_1_A 0x701a4
6165#define _PLANE_OFFSET_2_A 0x702a4
6166#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006167#define _PLANE_KEYVAL_1_A 0x70194
6168#define _PLANE_KEYVAL_2_A 0x70294
6169#define _PLANE_KEYMSK_1_A 0x70198
6170#define _PLANE_KEYMSK_2_A 0x70298
6171#define _PLANE_KEYMAX_1_A 0x701a0
6172#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006173#define _PLANE_AUX_DIST_1_A 0x701c0
6174#define _PLANE_AUX_DIST_2_A 0x702c0
6175#define _PLANE_AUX_OFFSET_1_A 0x701c4
6176#define _PLANE_AUX_OFFSET_2_A 0x702c4
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006177#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6178#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6179#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6180#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6181#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6182#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006183#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6184#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6185#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6186#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006187#define _PLANE_BUF_CFG_1_A 0x7027c
6188#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006189#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6190#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006191
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006192
Damien Lespiau70d21f02013-07-03 21:06:04 +01006193#define _PLANE_CTL_1_B 0x71180
6194#define _PLANE_CTL_2_B 0x71280
6195#define _PLANE_CTL_3_B 0x71380
6196#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6197#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6198#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6199#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006200 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006201
6202#define _PLANE_STRIDE_1_B 0x71188
6203#define _PLANE_STRIDE_2_B 0x71288
6204#define _PLANE_STRIDE_3_B 0x71388
6205#define _PLANE_STRIDE_1(pipe) \
6206 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6207#define _PLANE_STRIDE_2(pipe) \
6208 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6209#define _PLANE_STRIDE_3(pipe) \
6210 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6211#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006212 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006213
6214#define _PLANE_POS_1_B 0x7118c
6215#define _PLANE_POS_2_B 0x7128c
6216#define _PLANE_POS_3_B 0x7138c
6217#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6218#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6219#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6220#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006221 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006222
6223#define _PLANE_SIZE_1_B 0x71190
6224#define _PLANE_SIZE_2_B 0x71290
6225#define _PLANE_SIZE_3_B 0x71390
6226#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6227#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6228#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6229#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006230 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006231
6232#define _PLANE_SURF_1_B 0x7119c
6233#define _PLANE_SURF_2_B 0x7129c
6234#define _PLANE_SURF_3_B 0x7139c
6235#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6236#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6237#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6238#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006239 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006240
6241#define _PLANE_OFFSET_1_B 0x711a4
6242#define _PLANE_OFFSET_2_B 0x712a4
6243#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6244#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6245#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006246 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006247
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006248#define _PLANE_KEYVAL_1_B 0x71194
6249#define _PLANE_KEYVAL_2_B 0x71294
6250#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6251#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6252#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006253 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006254
6255#define _PLANE_KEYMSK_1_B 0x71198
6256#define _PLANE_KEYMSK_2_B 0x71298
6257#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6258#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6259#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006260 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006261
6262#define _PLANE_KEYMAX_1_B 0x711a0
6263#define _PLANE_KEYMAX_2_B 0x712a0
6264#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6265#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6266#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006267 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006268
Damien Lespiau8211bd52014-11-04 17:06:44 +00006269#define _PLANE_BUF_CFG_1_B 0x7127c
6270#define _PLANE_BUF_CFG_2_B 0x7137c
6271#define _PLANE_BUF_CFG_1(pipe) \
6272 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6273#define _PLANE_BUF_CFG_2(pipe) \
6274 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6275#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006276 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006277
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006278#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6279#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6280#define _PLANE_NV12_BUF_CFG_1(pipe) \
6281 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6282#define _PLANE_NV12_BUF_CFG_2(pipe) \
6283 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6284#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006285 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006286
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006287#define _PLANE_AUX_DIST_1_B 0x711c0
6288#define _PLANE_AUX_DIST_2_B 0x712c0
6289#define _PLANE_AUX_DIST_1(pipe) \
6290 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6291#define _PLANE_AUX_DIST_2(pipe) \
6292 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6293#define PLANE_AUX_DIST(pipe, plane) \
6294 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6295
6296#define _PLANE_AUX_OFFSET_1_B 0x711c4
6297#define _PLANE_AUX_OFFSET_2_B 0x712c4
6298#define _PLANE_AUX_OFFSET_1(pipe) \
6299 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6300#define _PLANE_AUX_OFFSET_2(pipe) \
6301 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6302#define PLANE_AUX_OFFSET(pipe, plane) \
6303 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6304
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006305#define _PLANE_COLOR_CTL_1_B 0x711CC
6306#define _PLANE_COLOR_CTL_2_B 0x712CC
6307#define _PLANE_COLOR_CTL_3_B 0x713CC
6308#define _PLANE_COLOR_CTL_1(pipe) \
6309 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6310#define _PLANE_COLOR_CTL_2(pipe) \
6311 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6312#define PLANE_COLOR_CTL(pipe, plane) \
6313 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6314
6315#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006316#define _CUR_BUF_CFG_A 0x7017c
6317#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006318#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006319
Jesse Barnes585fb112008-07-29 11:54:06 -07006320/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006321#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006322# define VGA_DISP_DISABLE (1 << 31)
6323# define VGA_2X_MODE (1 << 30)
6324# define VGA_PIPE_B_SELECT (1 << 29)
6325
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006326#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006327
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006328/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006329
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006330#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006332#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006333#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6334#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6335#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6336#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6337#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6338#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6339#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6340#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6341#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6342#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006343
6344/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006345#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006346#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6347#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6348
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006349#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006350#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006351#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6352#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6353#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6354#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6355#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006356
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006357#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006358# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6359# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6360
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006361#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006362# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6363
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006364#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006365#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6366#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6367#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6368
6369
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006370#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006371#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006372#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006373#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006374
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006375#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006376#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006377#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006378#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006379
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006380#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006381#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006382#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006383#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006384
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006385#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006386#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006387#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006388#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006389
6390/* PIPEB timing regs are same start from 0x61000 */
6391
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006392#define _PIPEB_DATA_M1 0x61030
6393#define _PIPEB_DATA_N1 0x61034
6394#define _PIPEB_DATA_M2 0x61038
6395#define _PIPEB_DATA_N2 0x6103c
6396#define _PIPEB_LINK_M1 0x61040
6397#define _PIPEB_LINK_N1 0x61044
6398#define _PIPEB_LINK_M2 0x61048
6399#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006401#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6402#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6403#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6404#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6405#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6406#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6407#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6408#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006409
6410/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006411/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6412#define _PFA_CTL_1 0x68080
6413#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006414#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006415#define PF_PIPE_SEL_MASK_IVB (3<<29)
6416#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006417#define PF_FILTER_MASK (3<<23)
6418#define PF_FILTER_PROGRAMMED (0<<23)
6419#define PF_FILTER_MED_3x3 (1<<23)
6420#define PF_FILTER_EDGE_ENHANCE (2<<23)
6421#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006422#define _PFA_WIN_SZ 0x68074
6423#define _PFB_WIN_SZ 0x68874
6424#define _PFA_WIN_POS 0x68070
6425#define _PFB_WIN_POS 0x68870
6426#define _PFA_VSCALE 0x68084
6427#define _PFB_VSCALE 0x68884
6428#define _PFA_HSCALE 0x68090
6429#define _PFB_HSCALE 0x68890
6430
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006431#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6432#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6433#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6434#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6435#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006436
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006437#define _PSA_CTL 0x68180
6438#define _PSB_CTL 0x68980
6439#define PS_ENABLE (1<<31)
6440#define _PSA_WIN_SZ 0x68174
6441#define _PSB_WIN_SZ 0x68974
6442#define _PSA_WIN_POS 0x68170
6443#define _PSB_WIN_POS 0x68970
6444
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006445#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6446#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6447#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006448
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006449/*
6450 * Skylake scalers
6451 */
6452#define _PS_1A_CTRL 0x68180
6453#define _PS_2A_CTRL 0x68280
6454#define _PS_1B_CTRL 0x68980
6455#define _PS_2B_CTRL 0x68A80
6456#define _PS_1C_CTRL 0x69180
6457#define PS_SCALER_EN (1 << 31)
6458#define PS_SCALER_MODE_MASK (3 << 28)
6459#define PS_SCALER_MODE_DYN (0 << 28)
6460#define PS_SCALER_MODE_HQ (1 << 28)
6461#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006462#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006463#define PS_FILTER_MASK (3 << 23)
6464#define PS_FILTER_MEDIUM (0 << 23)
6465#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6466#define PS_FILTER_BILINEAR (3 << 23)
6467#define PS_VERT3TAP (1 << 21)
6468#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6469#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6470#define PS_PWRUP_PROGRESS (1 << 17)
6471#define PS_V_FILTER_BYPASS (1 << 8)
6472#define PS_VADAPT_EN (1 << 7)
6473#define PS_VADAPT_MODE_MASK (3 << 5)
6474#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6475#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6476#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6477
6478#define _PS_PWR_GATE_1A 0x68160
6479#define _PS_PWR_GATE_2A 0x68260
6480#define _PS_PWR_GATE_1B 0x68960
6481#define _PS_PWR_GATE_2B 0x68A60
6482#define _PS_PWR_GATE_1C 0x69160
6483#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6484#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6485#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6486#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6487#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6488#define PS_PWR_GATE_SLPEN_8 0
6489#define PS_PWR_GATE_SLPEN_16 1
6490#define PS_PWR_GATE_SLPEN_24 2
6491#define PS_PWR_GATE_SLPEN_32 3
6492
6493#define _PS_WIN_POS_1A 0x68170
6494#define _PS_WIN_POS_2A 0x68270
6495#define _PS_WIN_POS_1B 0x68970
6496#define _PS_WIN_POS_2B 0x68A70
6497#define _PS_WIN_POS_1C 0x69170
6498
6499#define _PS_WIN_SZ_1A 0x68174
6500#define _PS_WIN_SZ_2A 0x68274
6501#define _PS_WIN_SZ_1B 0x68974
6502#define _PS_WIN_SZ_2B 0x68A74
6503#define _PS_WIN_SZ_1C 0x69174
6504
6505#define _PS_VSCALE_1A 0x68184
6506#define _PS_VSCALE_2A 0x68284
6507#define _PS_VSCALE_1B 0x68984
6508#define _PS_VSCALE_2B 0x68A84
6509#define _PS_VSCALE_1C 0x69184
6510
6511#define _PS_HSCALE_1A 0x68190
6512#define _PS_HSCALE_2A 0x68290
6513#define _PS_HSCALE_1B 0x68990
6514#define _PS_HSCALE_2B 0x68A90
6515#define _PS_HSCALE_1C 0x69190
6516
6517#define _PS_VPHASE_1A 0x68188
6518#define _PS_VPHASE_2A 0x68288
6519#define _PS_VPHASE_1B 0x68988
6520#define _PS_VPHASE_2B 0x68A88
6521#define _PS_VPHASE_1C 0x69188
6522
6523#define _PS_HPHASE_1A 0x68194
6524#define _PS_HPHASE_2A 0x68294
6525#define _PS_HPHASE_1B 0x68994
6526#define _PS_HPHASE_2B 0x68A94
6527#define _PS_HPHASE_1C 0x69194
6528
6529#define _PS_ECC_STAT_1A 0x681D0
6530#define _PS_ECC_STAT_2A 0x682D0
6531#define _PS_ECC_STAT_1B 0x689D0
6532#define _PS_ECC_STAT_2B 0x68AD0
6533#define _PS_ECC_STAT_1C 0x691D0
6534
6535#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006536#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006537 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6538 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006539#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006540 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6541 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006542#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006543 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6544 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006545#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006546 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6547 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006548#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006549 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6550 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006551#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006552 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6553 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006554#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006555 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6556 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006557#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006558 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6559 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006560#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006561 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006562 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006563
Zhenyu Wangb9055052009-06-05 15:38:38 +08006564/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006565#define _LGC_PALETTE_A 0x4a000
6566#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006567#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006568
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006569#define _GAMMA_MODE_A 0x4a480
6570#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006571#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006572#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006573#define GAMMA_MODE_MODE_8BIT (0 << 0)
6574#define GAMMA_MODE_MODE_10BIT (1 << 0)
6575#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006576#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6577
Damien Lespiau83372062015-10-30 17:53:32 +02006578/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006579#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006580#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6581#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006582#define CSR_SSP_BASE _MMIO(0x8F074)
6583#define CSR_HTP_SKL _MMIO(0x8F004)
6584#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006585#define CSR_LAST_WRITE_VALUE 0xc003b400
6586/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6587#define CSR_MMIO_START_RANGE 0x80000
6588#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006589#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6590#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6591#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006592
Zhenyu Wangb9055052009-06-05 15:38:38 +08006593/* interrupts */
6594#define DE_MASTER_IRQ_CONTROL (1 << 31)
6595#define DE_SPRITEB_FLIP_DONE (1 << 29)
6596#define DE_SPRITEA_FLIP_DONE (1 << 28)
6597#define DE_PLANEB_FLIP_DONE (1 << 27)
6598#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006599#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006600#define DE_PCU_EVENT (1 << 25)
6601#define DE_GTT_FAULT (1 << 24)
6602#define DE_POISON (1 << 23)
6603#define DE_PERFORM_COUNTER (1 << 22)
6604#define DE_PCH_EVENT (1 << 21)
6605#define DE_AUX_CHANNEL_A (1 << 20)
6606#define DE_DP_A_HOTPLUG (1 << 19)
6607#define DE_GSE (1 << 18)
6608#define DE_PIPEB_VBLANK (1 << 15)
6609#define DE_PIPEB_EVEN_FIELD (1 << 14)
6610#define DE_PIPEB_ODD_FIELD (1 << 13)
6611#define DE_PIPEB_LINE_COMPARE (1 << 12)
6612#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006613#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006614#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6615#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006616#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006617#define DE_PIPEA_EVEN_FIELD (1 << 6)
6618#define DE_PIPEA_ODD_FIELD (1 << 5)
6619#define DE_PIPEA_LINE_COMPARE (1 << 4)
6620#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006621#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006622#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006623#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006624#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006625
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006626/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006627#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006628#define DE_GSE_IVB (1<<29)
6629#define DE_PCH_EVENT_IVB (1<<28)
6630#define DE_DP_A_HOTPLUG_IVB (1<<27)
6631#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006632#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6633#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6634#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006635#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006636#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006637#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006638#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6639#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006640#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006641#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006642#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006643
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006644#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006645#define MASTER_INTERRUPT_ENABLE (1<<31)
6646
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006647#define DEISR _MMIO(0x44000)
6648#define DEIMR _MMIO(0x44004)
6649#define DEIIR _MMIO(0x44008)
6650#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006651
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006652#define GTISR _MMIO(0x44010)
6653#define GTIMR _MMIO(0x44014)
6654#define GTIIR _MMIO(0x44018)
6655#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006656
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006657#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006658#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6659#define GEN8_PCU_IRQ (1<<30)
6660#define GEN8_DE_PCH_IRQ (1<<23)
6661#define GEN8_DE_MISC_IRQ (1<<22)
6662#define GEN8_DE_PORT_IRQ (1<<20)
6663#define GEN8_DE_PIPE_C_IRQ (1<<18)
6664#define GEN8_DE_PIPE_B_IRQ (1<<17)
6665#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006666#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006667#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306668#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006669#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006670#define GEN8_GT_VCS2_IRQ (1<<3)
6671#define GEN8_GT_VCS1_IRQ (1<<2)
6672#define GEN8_GT_BCS_IRQ (1<<1)
6673#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006674
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006675#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6676#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6677#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6678#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006679
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306680#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6681#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6682#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6683#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6684#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6685#define GEN9_GUC_DB_RING_EVENT (1<<26)
6686#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6687#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6688#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6689
Ben Widawskyabd58f02013-11-02 21:07:09 -07006690#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006691#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006692#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006693#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006694#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006695#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006696
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006697#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6698#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6699#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6700#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006701#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006702#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6703#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6704#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6705#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6706#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6707#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006708#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006709#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6710#define GEN8_PIPE_VSYNC (1 << 1)
6711#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00006712#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006713#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00006714#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6715#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6716#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006717#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00006718#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6719#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6720#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006721#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01006722#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6723 (GEN8_PIPE_CURSOR_FAULT | \
6724 GEN8_PIPE_SPRITE_FAULT | \
6725 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00006726#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6727 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006728 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00006729 GEN9_PIPE_PLANE3_FAULT | \
6730 GEN9_PIPE_PLANE2_FAULT | \
6731 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006732
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006733#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6734#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6735#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6736#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08006737#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00006738#define GEN9_AUX_CHANNEL_D (1 << 27)
6739#define GEN9_AUX_CHANNEL_C (1 << 26)
6740#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006741#define BXT_DE_PORT_HP_DDIC (1 << 5)
6742#define BXT_DE_PORT_HP_DDIB (1 << 4)
6743#define BXT_DE_PORT_HP_DDIA (1 << 3)
6744#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6745 BXT_DE_PORT_HP_DDIB | \
6746 BXT_DE_PORT_HP_DDIC)
6747#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306748#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006749#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006750
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006751#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6752#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6753#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6754#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006755#define GEN8_DE_MISC_GSE (1 << 27)
6756
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006757#define GEN8_PCU_ISR _MMIO(0x444e0)
6758#define GEN8_PCU_IMR _MMIO(0x444e4)
6759#define GEN8_PCU_IIR _MMIO(0x444e8)
6760#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006761
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02006762#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
6763#define GEN11_MASTER_IRQ (1 << 31)
6764#define GEN11_PCU_IRQ (1 << 30)
6765#define GEN11_DISPLAY_IRQ (1 << 16)
6766#define GEN11_GT_DW_IRQ(x) (1 << (x))
6767#define GEN11_GT_DW1_IRQ (1 << 1)
6768#define GEN11_GT_DW0_IRQ (1 << 0)
6769
6770#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
6771#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
6772#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
6773#define GEN11_DE_PCH_IRQ (1 << 23)
6774#define GEN11_DE_MISC_IRQ (1 << 22)
6775#define GEN11_DE_PORT_IRQ (1 << 20)
6776#define GEN11_DE_PIPE_C (1 << 18)
6777#define GEN11_DE_PIPE_B (1 << 17)
6778#define GEN11_DE_PIPE_A (1 << 16)
6779
6780#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
6781#define GEN11_CSME (31)
6782#define GEN11_GUNIT (28)
6783#define GEN11_GUC (25)
6784#define GEN11_WDPERF (20)
6785#define GEN11_KCR (19)
6786#define GEN11_GTPM (16)
6787#define GEN11_BCS (15)
6788#define GEN11_RCS0 (0)
6789
6790#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
6791#define GEN11_VECS(x) (31 - (x))
6792#define GEN11_VCS(x) (x)
6793
6794#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + (x * 4))
6795
6796#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
6797#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
6798#define GEN11_INTR_DATA_VALID (1 << 31)
6799#define GEN11_INTR_ENGINE_MASK (0xffff)
6800
6801#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + (x * 4))
6802
6803#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
6804#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
6805
6806#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + (x * 4))
6807
6808#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
6809#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
6810#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
6811#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
6812#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
6813#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
6814
6815#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
6816#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
6817#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
6818#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
6819#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
6820#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
6821#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
6822#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
6823#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
6824
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006825#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006826/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6827#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006828#define ILK_DPARB_GATE (1<<22)
6829#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006830#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006831#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6832#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6833#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006834#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006835#define ILK_HDCP_DISABLE (1 << 25)
6836#define ILK_eDP_A_DISABLE (1 << 24)
6837#define HSW_CDCLK_LIMIT (1 << 24)
6838#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006839
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006840#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006841#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6842#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6843#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6844#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6845#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006846
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006847#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006848# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6849# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6850
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006851#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03006852#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006853#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006854#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006855#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006856
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006857#define CHICKEN_PAR2_1 _MMIO(0x42090)
6858#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6859
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02006860#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03006861#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02006862#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03006863#define GLK_CL1_PWR_DOWN (1 << 11)
6864#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07006865
Praveen Paneri5654a162017-08-11 00:00:33 +05306866#define CHICKEN_MISC_4 _MMIO(0x4208c)
6867#define FBC_STRIDE_OVERRIDE (1 << 13)
6868#define FBC_STRIDE_MASK 0x1FFF
6869
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006870#define _CHICKEN_PIPESL_1_A 0x420b0
6871#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006872#define HSW_FBCQ_DIS (1 << 22)
6873#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006874#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006875
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05306876#define CHICKEN_TRANS_A 0x420c0
6877#define CHICKEN_TRANS_B 0x420c4
6878#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
Ville Syrjälä0519c102018-01-22 19:41:31 +02006879#define DDI_TRAINING_OVERRIDE_ENABLE (1<<19)
6880#define DDI_TRAINING_OVERRIDE_VALUE (1<<18)
6881#define DDIE_TRAINING_OVERRIDE_ENABLE (1<<17) /* CHICKEN_TRANS_A only */
6882#define DDIE_TRAINING_OVERRIDE_VALUE (1<<16) /* CHICKEN_TRANS_A only */
6883#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6884#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05306885
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006886#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006887#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006888#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006889#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006890#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006891#define DISP_DATA_PARTITION_5_6 (1<<6)
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306892#define DISP_IPC_ENABLE (1<<3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006893#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02006894#define DBUF_CTL_S1 _MMIO(0x45008)
6895#define DBUF_CTL_S2 _MMIO(0x44FE8)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306896#define DBUF_POWER_REQUEST (1<<31)
6897#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006898#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006899#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6900#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006901#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006902#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006903
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006904#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02006905#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
6906#define MASK_WAKEMEM (1 << 13)
6907#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006908
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006909#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006910#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6911#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6912#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6913#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6914#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006915#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6916#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6917#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006918
Paulo Zanoni186a2772018-02-06 17:33:46 -02006919#define SKL_DSSM _MMIO(0x51004)
6920#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
6921#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
6922#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
6923#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
6924#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07006925
Arun Siluverya78536e2016-01-21 21:43:53 +00006926#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6927#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6928
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006929#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006930#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006931#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006932
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006933#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006934#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006935#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Michał Winiarski5152def2017-10-03 21:34:46 +01006936#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0)
6937#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
6938#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
6939#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
6940#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
6941#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006942
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006943/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006944#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006945# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006946# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006947#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Ville Syrjälä93564042017-08-24 22:10:51 +03006948# define GEN9_PBE_COMPRESSED_HASH_SELECTION (1<<13)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006949# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006950# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006951# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006953#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006954# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6955# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006956
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006957#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006958#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6959
Kenneth Graunkeab062632018-01-05 00:59:05 -08006960#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
6961
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006962#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006963#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006965#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006966/*
6967 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6968 * Using the formula in BSpec leads to a hang, while the formula here works
6969 * fine and matches the formulas for all other platforms. A BSpec change
6970 * request has been filed to clarify this.
6971 */
Imre Deak36579cb2016-05-03 15:54:20 +03006972#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6973#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07006974#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006975
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006976#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006977#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006978#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006979#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6980#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006982#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006983#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6984
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006985#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006986#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6987
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006988#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006989#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006990#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006991
Ben Widawsky63801f22013-12-12 17:26:03 -08006992/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006993#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07006994#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Imre Deak2a0ee942015-05-19 17:05:41 +03006995#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006996#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006997#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6998#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6999#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00007000#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007001
Arun Siluvery3669ab62016-01-21 21:43:49 +00007002#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7003
Ben Widawsky38a39a72015-03-11 10:54:53 +02007004/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007005#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007006#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7007
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007008/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007009#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007010#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007012#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007013#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007015#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00007016#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7017
Zhenyu Wangb9055052009-06-05 15:38:38 +08007018/* PCH */
7019
Adam Jackson23e81d62012-06-06 15:45:44 -04007020/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007021#define SDE_AUDIO_POWER_D (1 << 27)
7022#define SDE_AUDIO_POWER_C (1 << 26)
7023#define SDE_AUDIO_POWER_B (1 << 25)
7024#define SDE_AUDIO_POWER_SHIFT (25)
7025#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7026#define SDE_GMBUS (1 << 24)
7027#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7028#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7029#define SDE_AUDIO_HDCP_MASK (3 << 22)
7030#define SDE_AUDIO_TRANSB (1 << 21)
7031#define SDE_AUDIO_TRANSA (1 << 20)
7032#define SDE_AUDIO_TRANS_MASK (3 << 20)
7033#define SDE_POISON (1 << 19)
7034/* 18 reserved */
7035#define SDE_FDI_RXB (1 << 17)
7036#define SDE_FDI_RXA (1 << 16)
7037#define SDE_FDI_MASK (3 << 16)
7038#define SDE_AUXD (1 << 15)
7039#define SDE_AUXC (1 << 14)
7040#define SDE_AUXB (1 << 13)
7041#define SDE_AUX_MASK (7 << 13)
7042/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007043#define SDE_CRT_HOTPLUG (1 << 11)
7044#define SDE_PORTD_HOTPLUG (1 << 10)
7045#define SDE_PORTC_HOTPLUG (1 << 9)
7046#define SDE_PORTB_HOTPLUG (1 << 8)
7047#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007048#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7049 SDE_SDVOB_HOTPLUG | \
7050 SDE_PORTB_HOTPLUG | \
7051 SDE_PORTC_HOTPLUG | \
7052 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007053#define SDE_TRANSB_CRC_DONE (1 << 5)
7054#define SDE_TRANSB_CRC_ERR (1 << 4)
7055#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7056#define SDE_TRANSA_CRC_DONE (1 << 2)
7057#define SDE_TRANSA_CRC_ERR (1 << 1)
7058#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7059#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007060
7061/* south display engine interrupt: CPT/PPT */
7062#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7063#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7064#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7065#define SDE_AUDIO_POWER_SHIFT_CPT 29
7066#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7067#define SDE_AUXD_CPT (1 << 27)
7068#define SDE_AUXC_CPT (1 << 26)
7069#define SDE_AUXB_CPT (1 << 25)
7070#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007071#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007072#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007073#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7074#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7075#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007076#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007077#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007078#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007079 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007080 SDE_PORTD_HOTPLUG_CPT | \
7081 SDE_PORTC_HOTPLUG_CPT | \
7082 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007083#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7084 SDE_PORTD_HOTPLUG_CPT | \
7085 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007086 SDE_PORTB_HOTPLUG_CPT | \
7087 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007088#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007089#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007090#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7091#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7092#define SDE_FDI_RXC_CPT (1 << 8)
7093#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7094#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7095#define SDE_FDI_RXB_CPT (1 << 4)
7096#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7097#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7098#define SDE_FDI_RXA_CPT (1 << 0)
7099#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7100 SDE_AUDIO_CP_REQ_B_CPT | \
7101 SDE_AUDIO_CP_REQ_A_CPT)
7102#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7103 SDE_AUDIO_CP_CHG_B_CPT | \
7104 SDE_AUDIO_CP_CHG_A_CPT)
7105#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7106 SDE_FDI_RXB_CPT | \
7107 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007108
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007109#define SDEISR _MMIO(0xc4000)
7110#define SDEIMR _MMIO(0xc4004)
7111#define SDEIIR _MMIO(0xc4008)
7112#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007114#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03007115#define SERR_INT_POISON (1<<31)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007116#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007117
Zhenyu Wangb9055052009-06-05 15:38:38 +08007118/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007119#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007120#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307121#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007122#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7123#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7124#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7125#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007126#define PORTD_HOTPLUG_ENABLE (1 << 20)
7127#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7128#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7129#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7130#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7131#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7132#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007133#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7134#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7135#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007136#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307137#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007138#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7139#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7140#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7141#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7142#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7143#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007144#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7145#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7146#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007147#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307148#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007149#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7150#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7151#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7152#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7153#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7154#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007155#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7156#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7157#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307158#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7159 BXT_DDIB_HPD_INVERT | \
7160 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007162#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007163#define PORTE_HOTPLUG_ENABLE (1 << 4)
7164#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007165#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7166#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7167#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007169#define PCH_GPIOA _MMIO(0xc5010)
7170#define PCH_GPIOB _MMIO(0xc5014)
7171#define PCH_GPIOC _MMIO(0xc5018)
7172#define PCH_GPIOD _MMIO(0xc501c)
7173#define PCH_GPIOE _MMIO(0xc5020)
7174#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007176#define PCH_GMBUS0 _MMIO(0xc5100)
7177#define PCH_GMBUS1 _MMIO(0xc5104)
7178#define PCH_GMBUS2 _MMIO(0xc5108)
7179#define PCH_GMBUS3 _MMIO(0xc510c)
7180#define PCH_GMBUS4 _MMIO(0xc5110)
7181#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08007182
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007183#define _PCH_DPLL_A 0xc6014
7184#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007185#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007186
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007187#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00007188#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007189#define _PCH_FPA1 0xc6044
7190#define _PCH_FPB0 0xc6048
7191#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007192#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7193#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007195#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007197#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007198#define DREF_CONTROL_MASK 0x7fc3
7199#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7200#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7201#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7202#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7203#define DREF_SSC_SOURCE_DISABLE (0<<11)
7204#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08007205#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007206#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7207#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7208#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08007209#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007210#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7211#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08007212#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007213#define DREF_SSC4_DOWNSPREAD (0<<6)
7214#define DREF_SSC4_CENTERSPREAD (1<<6)
7215#define DREF_SSC1_DISABLE (0<<1)
7216#define DREF_SSC1_ENABLE (1<<1)
7217#define DREF_SSC4_DISABLE (0)
7218#define DREF_SSC4_ENABLE (1)
7219
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007220#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007221#define FDL_TP1_TIMER_SHIFT 12
7222#define FDL_TP1_TIMER_MASK (3<<12)
7223#define FDL_TP2_TIMER_SHIFT 10
7224#define FDL_TP2_TIMER_MASK (3<<10)
7225#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007226#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7227#define CNP_RAWCLK_DIV(div) ((div) << 16)
7228#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7229#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007230#define ICP_RAWCLK_DEN(den) ((den) << 26)
7231#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007233#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007234
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007235#define PCH_SSC4_PARMS _MMIO(0xc6210)
7236#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007237
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007238#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007239#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007240#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007241#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007242
Zhenyu Wangb9055052009-06-05 15:38:38 +08007243/* transcoder */
7244
Daniel Vetter275f01b22013-05-03 11:49:47 +02007245#define _PCH_TRANS_HTOTAL_A 0xe0000
7246#define TRANS_HTOTAL_SHIFT 16
7247#define TRANS_HACTIVE_SHIFT 0
7248#define _PCH_TRANS_HBLANK_A 0xe0004
7249#define TRANS_HBLANK_END_SHIFT 16
7250#define TRANS_HBLANK_START_SHIFT 0
7251#define _PCH_TRANS_HSYNC_A 0xe0008
7252#define TRANS_HSYNC_END_SHIFT 16
7253#define TRANS_HSYNC_START_SHIFT 0
7254#define _PCH_TRANS_VTOTAL_A 0xe000c
7255#define TRANS_VTOTAL_SHIFT 16
7256#define TRANS_VACTIVE_SHIFT 0
7257#define _PCH_TRANS_VBLANK_A 0xe0010
7258#define TRANS_VBLANK_END_SHIFT 16
7259#define TRANS_VBLANK_START_SHIFT 0
7260#define _PCH_TRANS_VSYNC_A 0xe0014
7261#define TRANS_VSYNC_END_SHIFT 16
7262#define TRANS_VSYNC_START_SHIFT 0
7263#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007264
Daniel Vettere3b95f12013-05-03 11:49:49 +02007265#define _PCH_TRANSA_DATA_M1 0xe0030
7266#define _PCH_TRANSA_DATA_N1 0xe0034
7267#define _PCH_TRANSA_DATA_M2 0xe0038
7268#define _PCH_TRANSA_DATA_N2 0xe003c
7269#define _PCH_TRANSA_LINK_M1 0xe0040
7270#define _PCH_TRANSA_LINK_N1 0xe0044
7271#define _PCH_TRANSA_LINK_M2 0xe0048
7272#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007273
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007274/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007275#define _VIDEO_DIP_CTL_A 0xe0200
7276#define _VIDEO_DIP_DATA_A 0xe0208
7277#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007278#define GCP_COLOR_INDICATION (1 << 2)
7279#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7280#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007281
7282#define _VIDEO_DIP_CTL_B 0xe1200
7283#define _VIDEO_DIP_DATA_B 0xe1208
7284#define _VIDEO_DIP_GCP_B 0xe1210
7285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007286#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7287#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7288#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007289
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007290/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007291#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7292#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7293#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007294
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007295#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7296#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7297#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007298
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007299#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7300#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7301#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007302
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007303#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007304 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007305 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007306#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007307 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007308 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007309#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007310 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007311 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007312
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007313/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007314
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007315#define _HSW_VIDEO_DIP_CTL_A 0x60200
7316#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7317#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7318#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7319#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7320#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7321#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7322#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7323#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7324#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7325#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7326#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007327
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007328#define _HSW_VIDEO_DIP_CTL_B 0x61200
7329#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7330#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7331#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7332#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7333#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7334#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7335#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7336#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7337#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7338#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7339#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007340
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007341#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7342#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7343#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7344#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7345#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7346#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007348#define _HSW_STEREO_3D_CTL_A 0x70020
7349#define S3D_ENABLE (1<<31)
7350#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007353
Daniel Vetter275f01b22013-05-03 11:49:47 +02007354#define _PCH_TRANS_HTOTAL_B 0xe1000
7355#define _PCH_TRANS_HBLANK_B 0xe1004
7356#define _PCH_TRANS_HSYNC_B 0xe1008
7357#define _PCH_TRANS_VTOTAL_B 0xe100c
7358#define _PCH_TRANS_VBLANK_B 0xe1010
7359#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007360#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007361
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007362#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7363#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7364#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7365#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7366#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7367#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7368#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007369
Daniel Vettere3b95f12013-05-03 11:49:49 +02007370#define _PCH_TRANSB_DATA_M1 0xe1030
7371#define _PCH_TRANSB_DATA_N1 0xe1034
7372#define _PCH_TRANSB_DATA_M2 0xe1038
7373#define _PCH_TRANSB_DATA_N2 0xe103c
7374#define _PCH_TRANSB_LINK_M1 0xe1040
7375#define _PCH_TRANSB_LINK_N1 0xe1044
7376#define _PCH_TRANSB_LINK_M2 0xe1048
7377#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007379#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7380#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7381#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7382#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7383#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7384#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7385#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7386#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007387
Daniel Vetterab9412b2013-05-03 11:49:46 +02007388#define _PCH_TRANSACONF 0xf0008
7389#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007390#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7391#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007392#define TRANS_DISABLE (0<<31)
7393#define TRANS_ENABLE (1<<31)
7394#define TRANS_STATE_MASK (1<<30)
7395#define TRANS_STATE_DISABLE (0<<30)
7396#define TRANS_STATE_ENABLE (1<<30)
7397#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7398#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7399#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7400#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007401#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007402#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007403#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02007404#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007405#define TRANS_8BPC (0<<5)
7406#define TRANS_10BPC (1<<5)
7407#define TRANS_6BPC (2<<5)
7408#define TRANS_12BPC (3<<5)
7409
Daniel Vetterce401412012-10-31 22:52:30 +01007410#define _TRANSA_CHICKEN1 0xf0060
7411#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007412#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03007413#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01007414#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007415#define _TRANSA_CHICKEN2 0xf0064
7416#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007417#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007418#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7419#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7420#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7421#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7422#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007423
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007424#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007425#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7426#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02007427#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7428#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7429#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07007430#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7431#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007432#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007433#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007434#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7435#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007436#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007437#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007438
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007439#define _FDI_RXA_CHICKEN 0xc200c
7440#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08007441#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7442#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007443#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007444
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007445#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02007446#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1<<31)
Jesse Barnescd664072013-10-02 10:34:19 -07007447#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07007448#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07007449#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007450#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007451#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007452
Zhenyu Wangb9055052009-06-05 15:38:38 +08007453/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007454#define _FDI_TXA_CTL 0x60100
7455#define _FDI_TXB_CTL 0x61100
7456#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007457#define FDI_TX_DISABLE (0<<31)
7458#define FDI_TX_ENABLE (1<<31)
7459#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7460#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7461#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7462#define FDI_LINK_TRAIN_NONE (3<<28)
7463#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7464#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7465#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7466#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7467#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7468#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7469#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7470#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007471/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7472 SNB has different settings. */
7473/* SNB A-stepping */
7474#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7475#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7476#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7477#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7478/* SNB B-stepping */
7479#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7480#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7481#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7482#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7483#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007484#define FDI_DP_PORT_WIDTH_SHIFT 19
7485#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7486#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007487#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007488/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007489#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007490
7491/* Ivybridge has different bits for lolz */
7492#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7493#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7494#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7495#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7496
Zhenyu Wangb9055052009-06-05 15:38:38 +08007497/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007498#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007499#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007500#define FDI_SCRAMBLING_ENABLE (0<<7)
7501#define FDI_SCRAMBLING_DISABLE (1<<7)
7502
7503/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007504#define _FDI_RXA_CTL 0xf000c
7505#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007506#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007507#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007508/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007509#define FDI_FS_ERRC_ENABLE (1<<27)
7510#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007511#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007512#define FDI_8BPC (0<<16)
7513#define FDI_10BPC (1<<16)
7514#define FDI_6BPC (2<<16)
7515#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007516#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007517#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7518#define FDI_RX_PLL_ENABLE (1<<13)
7519#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7520#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7521#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7522#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7523#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007524#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007525/* CPT */
7526#define FDI_AUTO_TRAINING (1<<10)
7527#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7528#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7529#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7530#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7531#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007532
Paulo Zanoni04945642012-11-01 21:00:59 -02007533#define _FDI_RXA_MISC 0xf0010
7534#define _FDI_RXB_MISC 0xf1010
7535#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7536#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7537#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7538#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7539#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7540#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7541#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007542#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007544#define _FDI_RXA_TUSIZE1 0xf0030
7545#define _FDI_RXA_TUSIZE2 0xf0038
7546#define _FDI_RXB_TUSIZE1 0xf1030
7547#define _FDI_RXB_TUSIZE2 0xf1038
7548#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7549#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007550
7551/* FDI_RX interrupt register format */
7552#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7553#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7554#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7555#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7556#define FDI_RX_FS_CODE_ERR (1<<6)
7557#define FDI_RX_FE_CODE_ERR (1<<5)
7558#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7559#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7560#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7561#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7562#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007564#define _FDI_RXA_IIR 0xf0014
7565#define _FDI_RXA_IMR 0xf0018
7566#define _FDI_RXB_IIR 0xf1014
7567#define _FDI_RXB_IMR 0xf1018
7568#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7569#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007571#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7572#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007574#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007575#define LVDS_DETECTED (1 << 1)
7576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007577#define _PCH_DP_B 0xe4100
7578#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007579#define _PCH_DPB_AUX_CH_CTL 0xe4110
7580#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7581#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7582#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7583#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7584#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007586#define _PCH_DP_C 0xe4200
7587#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007588#define _PCH_DPC_AUX_CH_CTL 0xe4210
7589#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7590#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7591#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7592#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7593#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007595#define _PCH_DP_D 0xe4300
7596#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007597#define _PCH_DPD_AUX_CH_CTL 0xe4310
7598#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7599#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7600#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7601#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7602#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7603
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02007604#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7605#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007606
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007607/* CPT */
7608#define PORT_TRANS_A_SEL_CPT 0
7609#define PORT_TRANS_B_SEL_CPT (1<<29)
7610#define PORT_TRANS_C_SEL_CPT (2<<29)
7611#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007612#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007613#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7614#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007615#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7616#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007617
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007618#define _TRANS_DP_CTL_A 0xe0300
7619#define _TRANS_DP_CTL_B 0xe1300
7620#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007621#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007622#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7623#define TRANS_DP_PORT_SEL_B (0<<29)
7624#define TRANS_DP_PORT_SEL_C (1<<29)
7625#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007626#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007627#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007628#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007629#define TRANS_DP_AUDIO_ONLY (1<<26)
7630#define TRANS_DP_ENH_FRAMING (1<<18)
7631#define TRANS_DP_8BPC (0<<9)
7632#define TRANS_DP_10BPC (1<<9)
7633#define TRANS_DP_6BPC (2<<9)
7634#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007635#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007636#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7637#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7638#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7639#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007640#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007641
7642/* SNB eDP training params */
7643/* SNB A-stepping */
7644#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7645#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7646#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7647#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7648/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007649#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7650#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7651#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7652#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7653#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007654#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7655
Keith Packard1a2eb462011-11-16 16:26:07 -08007656/* IVB */
7657#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7658#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7659#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7660#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7661#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7662#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007663#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007664
7665/* legacy values */
7666#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7667#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7668#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7669#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7670#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7671
7672#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7673
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007674#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007675
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307676#define RC6_LOCATION _MMIO(0xD40)
7677#define RC6_CTX_IN_DRAM (1 << 0)
7678#define RC6_CTX_BASE _MMIO(0xD48)
7679#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7680#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7681#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7682#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7683#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7684#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7685#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007686#define FORCEWAKE _MMIO(0xA18C)
7687#define FORCEWAKE_VLV _MMIO(0x1300b0)
7688#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7689#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7690#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7691#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7692#define FORCEWAKE_ACK _MMIO(0x130090)
7693#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007694#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7695#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7696#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007698#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007699#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7700#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7701#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7702#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007703#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7704#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02007705#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
7706#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007707#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7708#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7709#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02007710#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
7711#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007712#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7713#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02007714#define FORCEWAKE_KERNEL BIT(0)
7715#define FORCEWAKE_USER BIT(1)
7716#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007717#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7718#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007719#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007720#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05307721#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7722#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7723#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007724
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007725#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007726#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7727#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02007728#define GT_FIFO_SBDROPERR (1<<6)
7729#define GT_FIFO_BLOBDROPERR (1<<5)
7730#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7731#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01007732#define GT_FIFO_OVFERR (1<<2)
7733#define GT_FIFO_IAWRERR (1<<1)
7734#define GT_FIFO_IARDERR (1<<0)
7735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007736#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02007737#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01007738#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05307739#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7740#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00007741
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007742#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007743#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03007744#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00007745#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03007746#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7747#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7748#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007749
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007750#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007751# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03007752# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007753# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02007754# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007755
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007756#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00007757# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07007758# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07007759# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08007760# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08007761# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08007762# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08007763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007764#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00007765# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03007766
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007767#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007768#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03007769#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007770
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007771#define GEN6_RCGCTL1 _MMIO(0x9410)
7772#define GEN6_RCGCTL2 _MMIO(0x9414)
7773#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03007774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007775#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00007776#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007777#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02007778#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007779
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007780#define GEN6_GFXPAUSE _MMIO(0xA000)
7781#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00007782#define GEN6_TURBO_DISABLE (1<<31)
7783#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03007784#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05307785#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00007786#define GEN6_OFFSET(x) ((x)<<19)
7787#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007788#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7789#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00007790#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7791#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7792#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7793#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7794#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007795#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007796#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00007797#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7798#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007799#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7800#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7801#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007802#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007803#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307804#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007805#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007806#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307807#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007808#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007809#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007810#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7811#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7812#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7813#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7814#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007815#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7816#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007817#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7818#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7819#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007820#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007821#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007822#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7823#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7824#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01007825#define GEN6_RP_EI_MASK 0xffffff
7826#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007827#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01007828#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007829#define GEN6_RP_PREV_UP _MMIO(0xA058)
7830#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01007831#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007832#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7833#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7834#define GEN6_RP_UP_EI _MMIO(0xA068)
7835#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7836#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7837#define GEN6_RPDEUHWTC _MMIO(0xA080)
7838#define GEN6_RPDEUC _MMIO(0xA084)
7839#define GEN6_RPDEUCSW _MMIO(0xA088)
7840#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03007841#define RC_SW_TARGET_STATE_SHIFT 16
7842#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007843#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7844#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7845#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07007846#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007847#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7848#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7849#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7850#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7851#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7852#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7853#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7854#define VLV_RCEDATA _MMIO(0xA0BC)
7855#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7856#define GEN6_PMINTRMSK _MMIO(0xA168)
Chris Wilson655d49e2017-03-12 13:27:45 +00007857#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
Sagar Arun Kamble9735b042017-03-07 10:22:35 +05307858#define ARAT_EXPIRED_INTRMSK (1<<9)
Imre Deakfc619842016-06-29 19:13:55 +03007859#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007860#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7861#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7862#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7863#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307864#define GEN9_RENDER_PG_ENABLE (1<<0)
7865#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007866#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7867#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7868#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007869
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007870#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307871#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7872#define PIXEL_OVERLAP_CNT_SHIFT 30
7873
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007874#define GEN6_PMISR _MMIO(0x44020)
7875#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7876#define GEN6_PMIIR _MMIO(0x44028)
7877#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007878#define GEN6_PM_MBOX_EVENT (1<<25)
7879#define GEN6_PM_THERMAL_EVENT (1<<24)
7880#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7881#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7882#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7883#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7884#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007885#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007886 GEN6_PM_RP_DOWN_THRESHOLD | \
7887 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007888
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007889#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007890#define GEN7_GT_SCRATCH_REG_NUM 8
7891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007892#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307893#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7894#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007896#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7897#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007898#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007899#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7900#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007901#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7902#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7904#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7905#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007906
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007907#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7908#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7909#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7910#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007911
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007912#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007913#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007914#define GEN6_PCODE_ERROR_MASK 0xFF
7915#define GEN6_PCODE_SUCCESS 0x0
7916#define GEN6_PCODE_ILLEGAL_CMD 0x1
7917#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7918#define GEN6_PCODE_TIMEOUT 0x3
7919#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7920#define GEN7_PCODE_TIMEOUT 0x2
7921#define GEN7_PCODE_ILLEGAL_DATA 0x3
7922#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03007923#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7924#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007925#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7926#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007927#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007928#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7929#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7930#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7931#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7932#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05007933#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007934#define SKL_PCODE_CDCLK_CONTROL 0x7
7935#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7936#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007937#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7938#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7939#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007940#define GEN6_PCODE_READ_D_COMP 0x10
7941#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307942#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007943#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03007944 /* See also IPS_CTL */
7945#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03007946#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007947#define GEN9_PCODE_SAGV_CONTROL 0x21
7948#define GEN9_SAGV_DISABLE 0x0
7949#define GEN9_SAGV_IS_DISABLED 0x1
7950#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007951#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007952#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007953#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007954#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007955
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007956#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007957#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7958#define GEN6_RCn_MASK 7
7959#define GEN6_RC0 0
7960#define GEN6_RC3 2
7961#define GEN6_RC6 3
7962#define GEN6_RC7 4
7963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007964#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007965#define GEN8_LSLICESTAT_MASK 0x7
7966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007967#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7968#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007969#define CHV_SS_PG_ENABLE (1<<1)
7970#define CHV_EU08_PG_ENABLE (1<<9)
7971#define CHV_EU19_PG_ENABLE (1<<17)
7972#define CHV_EU210_PG_ENABLE (1<<25)
7973
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007974#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7975#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007976#define CHV_EU311_PG_ENABLE (1<<1)
7977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007978#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07007979#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
7980 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007981#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007982#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07007983#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007984
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007985#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07007986#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
7987 ((slice) % 3) * 0x8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007988#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07007989#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
7990 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007991#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7992#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7993#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7994#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7995#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7996#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7997#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7998#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7999
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008000#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01008001#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8002#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8003#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01008004#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07008005
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008006#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01008007#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
8008
Ben Widawskye3689192012-05-25 16:56:22 -07008009/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008010#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07008011#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8012#define GEN7_PARITY_ERROR_VALID (1<<13)
8013#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8014#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8015#define GEN7_PARITY_ERROR_ROW(reg) \
8016 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8017#define GEN7_PARITY_ERROR_BANK(reg) \
8018 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8019#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8020 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8021#define GEN7_L3CDERRST1_ENABLE (1<<7)
8022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008023#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008024#define GEN7_L3LOG_SIZE 0x80
8025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008026#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8027#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07008028#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07008029#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01008030#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07008031#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8032
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008033#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008034#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00008035#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008037#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00008038#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008039#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08008040#define STALL_DOP_GATING_DISABLE (1<<5)
Rodrigo Viviaa9f4c42017-09-06 15:03:25 -07008041#define THROTTLE_12_5 (7<<2)
Rafael Antognollia2b16582017-12-15 16:11:17 -08008042#define DISABLE_EARLY_EOT (1<<1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008044#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8045#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008046#define DOP_CLOCK_GATING_DISABLE (1<<0)
Oscar Mateo2cbecff2017-08-23 12:56:31 -07008047#define PUSH_CONSTANT_DEREF_DISABLE (1<<8)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008049#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008050#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008052#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008053#define GEN8_ST_PO_DISABLE (1<<13)
8054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008055#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08008056#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008057#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00008058#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Rodrigo Vivi392572f2017-08-29 16:07:23 -07008059#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
Ben Widawskybf663472013-11-02 21:07:57 -07008060#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008062#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Ville Syrjälä93564042017-08-24 22:10:51 +03008063#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8)
Nick Hoathcac23df2015-02-05 10:47:22 +00008064#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01008065#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008066
Jani Nikulac46f1112014-10-27 16:26:52 +02008067/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008068#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008069#define INTEL_AUDIO_DEVCL 0x808629FB
8070#define INTEL_AUDIO_DEVBLC 0x80862801
8071#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008073#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008074#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8075#define G4X_ELDV_DEVCTG (1 << 14)
8076#define G4X_ELD_ADDR_MASK (0xf << 5)
8077#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008078#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008079
Jani Nikulac46f1112014-10-27 16:26:52 +02008080#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8081#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008082#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8083 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008084#define _IBX_AUD_CNTL_ST_A 0xE20B4
8085#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008086#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8087 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008088#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8089#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8090#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008091#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008092#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8093#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008094
Jani Nikulac46f1112014-10-27 16:26:52 +02008095#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8096#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008097#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008098#define _CPT_AUD_CNTL_ST_A 0xE50B4
8099#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008100#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8101#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008102
Jani Nikulac46f1112014-10-27 16:26:52 +02008103#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8104#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008105#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008106#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8107#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008108#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8109#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008110
Eric Anholtae662d32012-01-03 09:23:29 -08008111/* These are the 4 32-bit write offset registers for each stream
8112 * output buffer. It determines the offset from the
8113 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8114 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008115#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008116
Jani Nikulac46f1112014-10-27 16:26:52 +02008117#define _IBX_AUD_CONFIG_A 0xe2000
8118#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008119#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008120#define _CPT_AUD_CONFIG_A 0xe5000
8121#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008122#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008123#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8124#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008125#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008126
Wu Fengguangb6daa022012-01-06 14:41:31 -06008127#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8128#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8129#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008130#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008131#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008132#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008133#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8134#define AUD_CONFIG_N(n) \
8135 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8136 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008137#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008138#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8139#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8140#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8141#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8142#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8143#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8144#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8145#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8146#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8147#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8148#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008149#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8150
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008151/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008152#define _HSW_AUD_CONFIG_A 0x65000
8153#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008154#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008155
Jani Nikulac46f1112014-10-27 16:26:52 +02008156#define _HSW_AUD_MISC_CTRL_A 0x65010
8157#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008158#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008159
Libin Yang6014ac12016-10-25 17:54:18 +03008160#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8161#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8162#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8163#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8164#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8165#define AUD_CONFIG_M_MASK 0xfffff
8166
Jani Nikulac46f1112014-10-27 16:26:52 +02008167#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8168#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008169#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008170
8171/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008172#define _HSW_AUD_DIG_CNVT_1 0x65080
8173#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008174#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008175#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008176
Jani Nikulac46f1112014-10-27 16:26:52 +02008177#define _HSW_AUD_EDID_DATA_A 0x65050
8178#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008179#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008181#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8182#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008183#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8184#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8185#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8186#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008188#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008189#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8190
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008191/* HSW Power Wells */
Imre Deak9c3a16c2017-08-14 18:15:30 +03008192#define _HSW_PWR_WELL_CTL1 0x45400
8193#define _HSW_PWR_WELL_CTL2 0x45404
8194#define _HSW_PWR_WELL_CTL3 0x45408
8195#define _HSW_PWR_WELL_CTL4 0x4540C
8196
8197/*
8198 * Each power well control register contains up to 16 (request, status) HW
8199 * flag tuples. The register index and HW flag shift is determined by the
8200 * power well ID (see i915_power_well_id). There are 4 possible sources of
8201 * power well requests each source having its own set of control registers:
8202 * BIOS, DRIVER, KVMR, DEBUG.
8203 */
8204#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8205#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8206/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8207#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8208 _HSW_PWR_WELL_CTL1))
8209#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8210 _HSW_PWR_WELL_CTL2))
8211#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8212#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8213 _HSW_PWR_WELL_CTL4))
8214
Imre Deak1af474f2017-07-06 17:40:34 +03008215#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8216#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008217#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008218#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8219#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008220#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008221#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008222
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008223/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008224enum skl_power_gate {
8225 SKL_PG0,
8226 SKL_PG1,
8227 SKL_PG2,
8228};
8229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008230#define SKL_FUSE_STATUS _MMIO(0x42000)
Imre Deakb2891eb2017-07-11 23:42:35 +03008231#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8232/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8233#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8234#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008235
Rodrigo Vivic559c2a2018-01-23 13:52:45 -08008236#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008237#define _CNL_AUX_ANAOVRD1_B 0x162250
8238#define _CNL_AUX_ANAOVRD1_C 0x162210
8239#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008240#define _CNL_AUX_ANAOVRD1_F 0x162A90
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008241#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8242 _CNL_AUX_ANAOVRD1_B, \
8243 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008244 _CNL_AUX_ANAOVRD1_D, \
8245 _CNL_AUX_ANAOVRD1_F))
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008246#define CNL_AUX_ANAOVRD1_ENABLE (1<<16)
8247#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1<<23)
8248
Sean Paulee5e5e72018-01-08 14:55:39 -05008249/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308250#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05008251#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8252#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05308253#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308254#define HDCP_KEY_STATUS _MMIO(0x66c04)
8255#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05008256#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308257#define HDCP_FUSE_DONE BIT(5)
8258#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05008259#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308260#define HDCP_AKSV_LO _MMIO(0x66c10)
8261#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05008262
8263/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308264#define HDCP_REP_CTL _MMIO(0x66d00)
8265#define HDCP_DDIB_REP_PRESENT BIT(30)
8266#define HDCP_DDIA_REP_PRESENT BIT(29)
8267#define HDCP_DDIC_REP_PRESENT BIT(28)
8268#define HDCP_DDID_REP_PRESENT BIT(27)
8269#define HDCP_DDIF_REP_PRESENT BIT(26)
8270#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05008271#define HDCP_DDIB_SHA1_M0 (1 << 20)
8272#define HDCP_DDIA_SHA1_M0 (2 << 20)
8273#define HDCP_DDIC_SHA1_M0 (3 << 20)
8274#define HDCP_DDID_SHA1_M0 (4 << 20)
8275#define HDCP_DDIF_SHA1_M0 (5 << 20)
8276#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308277#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05008278#define HDCP_SHA1_READY BIT(17)
8279#define HDCP_SHA1_COMPLETE BIT(18)
8280#define HDCP_SHA1_V_MATCH BIT(19)
8281#define HDCP_SHA1_TEXT_32 (1 << 1)
8282#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8283#define HDCP_SHA1_TEXT_24 (4 << 1)
8284#define HDCP_SHA1_TEXT_16 (5 << 1)
8285#define HDCP_SHA1_TEXT_8 (6 << 1)
8286#define HDCP_SHA1_TEXT_0 (7 << 1)
8287#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8288#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8289#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8290#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8291#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
8292#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + h * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308293#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05008294
8295/* HDCP Auth Registers */
8296#define _PORTA_HDCP_AUTHENC 0x66800
8297#define _PORTB_HDCP_AUTHENC 0x66500
8298#define _PORTC_HDCP_AUTHENC 0x66600
8299#define _PORTD_HDCP_AUTHENC 0x66700
8300#define _PORTE_HDCP_AUTHENC 0x66A00
8301#define _PORTF_HDCP_AUTHENC 0x66900
8302#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8303 _PORTA_HDCP_AUTHENC, \
8304 _PORTB_HDCP_AUTHENC, \
8305 _PORTC_HDCP_AUTHENC, \
8306 _PORTD_HDCP_AUTHENC, \
8307 _PORTE_HDCP_AUTHENC, \
8308 _PORTF_HDCP_AUTHENC) + x)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308309#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8310#define HDCP_CONF_CAPTURE_AN BIT(0)
8311#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8312#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8313#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8314#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8315#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8316#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8317#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8318#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05008319#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8320#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8321#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8322#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8323#define HDCP_STATUS_AUTH BIT(21)
8324#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308325#define HDCP_STATUS_RI_MATCH BIT(19)
8326#define HDCP_STATUS_R0_READY BIT(18)
8327#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05008328#define HDCP_STATUS_CIPHER BIT(16)
8329#define HDCP_STATUS_FRAME_CNT(x) ((x >> 8) & 0xff)
8330
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008331/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008332#define _TRANS_DDI_FUNC_CTL_A 0x60400
8333#define _TRANS_DDI_FUNC_CTL_B 0x61400
8334#define _TRANS_DDI_FUNC_CTL_C 0x62400
8335#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008336#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008337
Paulo Zanoniad80a812012-10-24 16:06:19 -02008338#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008339/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02008340#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03008341#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02008342#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8343#define TRANS_DDI_PORT_NONE (0<<28)
8344#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8345#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8346#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8347#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8348#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8349#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8350#define TRANS_DDI_BPC_MASK (7<<20)
8351#define TRANS_DDI_BPC_8 (0<<20)
8352#define TRANS_DDI_BPC_10 (1<<20)
8353#define TRANS_DDI_BPC_6 (2<<20)
8354#define TRANS_DDI_BPC_12 (3<<20)
8355#define TRANS_DDI_PVSYNC (1<<17)
8356#define TRANS_DDI_PHSYNC (1<<16)
8357#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8358#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8359#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8360#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8361#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Sean Paul23201752018-01-08 14:55:42 -05008362#define TRANS_DDI_HDCP_SIGNALLING (1<<9)
Dave Airlie01b887c2014-05-02 11:17:41 +10008363#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Shashank Sharma15953632017-03-13 16:54:03 +05308364#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8365#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
Paulo Zanoniad80a812012-10-24 16:06:19 -02008366#define TRANS_DDI_BFI_ENABLE (1<<4)
Shashank Sharma15953632017-03-13 16:54:03 +05308367#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8368#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8369#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8370 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8371 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008372
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008373/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008374#define _DP_TP_CTL_A 0x64040
8375#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008376#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008377#define DP_TP_CTL_ENABLE (1<<31)
8378#define DP_TP_CTL_MODE_SST (0<<27)
8379#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10008380#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008381#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008382#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008383#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8384#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8385#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008386#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8387#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008388#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008389#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008390
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008391/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008392#define _DP_TP_STATUS_A 0x64044
8393#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008394#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10008395#define DP_TP_STATUS_IDLE_DONE (1<<25)
8396#define DP_TP_STATUS_ACT_SENT (1<<24)
8397#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8398#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8399#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8400#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8401#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008402
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008403/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008404#define _DDI_BUF_CTL_A 0x64000
8405#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008406#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008407#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05308408#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008409#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00008410#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008411#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008412#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02008413#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03008414#define DDI_PORT_WIDTH_MASK (7 << 1)
8415#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008416#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8417
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008418/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008419#define _DDI_BUF_TRANS_A 0x64E00
8420#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008421#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03008422#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008423#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008424
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008425/* Sideband Interface (SBI) is programmed indirectly, via
8426 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8427 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008428#define SBI_ADDR _MMIO(0xC6000)
8429#define SBI_DATA _MMIO(0xC6004)
8430#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02008431#define SBI_CTL_DEST_ICLK (0x0<<16)
8432#define SBI_CTL_DEST_MPHY (0x1<<16)
8433#define SBI_CTL_OP_IORD (0x2<<8)
8434#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008435#define SBI_CTL_OP_CRRD (0x6<<8)
8436#define SBI_CTL_OP_CRWR (0x7<<8)
8437#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008438#define SBI_RESPONSE_SUCCESS (0x0<<1)
8439#define SBI_BUSY (0x1<<0)
8440#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008441
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008442/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008443#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008444#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008445#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8446#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008447#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008448#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8449#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008450#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008451#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008452#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008453#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008454#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008455#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02008456#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008457#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008458#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008459#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8460#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008461#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008462#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008463#define SBI_GEN0 0x1f00
8464#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008465
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008466/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008467#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03008468#define PIXCLK_GATE_UNGATE (1<<0)
8469#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008470
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008471/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008472#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008473#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01008474#define SPLL_PLL_SSC (1<<28)
8475#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08008476#define SPLL_PLL_LCPLL (3<<28)
8477#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008478#define SPLL_PLL_FREQ_810MHz (0<<26)
8479#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08008480#define SPLL_PLL_FREQ_2700MHz (2<<26)
8481#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008482
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008483/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008484#define _WRPLL_CTL1 0x46040
8485#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008486#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008487#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03008488#define WRPLL_PLL_SSC (1<<28)
8489#define WRPLL_PLL_NON_SSC (2<<28)
8490#define WRPLL_PLL_LCPLL (3<<28)
8491#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03008492/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008493#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08008494#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008495#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08008496#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8497#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008498#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08008499#define WRPLL_DIVIDER_FB_SHIFT 16
8500#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008501
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008502/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008503#define _PORT_CLK_SEL_A 0x46100
8504#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008505#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008506#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8507#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8508#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008509#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03008510#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008511#define PORT_CLK_SEL_WRPLL1 (4<<29)
8512#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008513#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08008514#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008515
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008516/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008517#define _TRANS_CLK_SEL_A 0x46140
8518#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008519#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008520/* For each transcoder, we need to select the corresponding port clock */
8521#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008522#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008523
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03008524#define CDCLK_FREQ _MMIO(0x46200)
8525
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008526#define _TRANSA_MSA_MISC 0x60410
8527#define _TRANSB_MSA_MISC 0x61410
8528#define _TRANSC_MSA_MISC 0x62410
8529#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008530#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008531
Paulo Zanonic9809792012-10-23 18:30:00 -02008532#define TRANS_MSA_SYNC_CLK (1<<0)
8533#define TRANS_MSA_6_BPC (0<<5)
8534#define TRANS_MSA_8_BPC (1<<5)
8535#define TRANS_MSA_10_BPC (2<<5)
8536#define TRANS_MSA_12_BPC (3<<5)
8537#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03008538
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008539/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008540#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008541#define LCPLL_PLL_DISABLE (1<<31)
8542#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008543#define LCPLL_CLK_FREQ_MASK (3<<26)
8544#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07008545#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8546#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8547#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008548#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008549#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008550#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008551#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008552#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008553#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8554
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008555/*
8556 * SKL Clocks
8557 */
8558
8559/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008560#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02008561#define CDCLK_FREQ_SEL_MASK (3 << 26)
8562#define CDCLK_FREQ_450_432 (0 << 26)
8563#define CDCLK_FREQ_540 (1 << 26)
8564#define CDCLK_FREQ_337_308 (2 << 26)
8565#define CDCLK_FREQ_675_617 (3 << 26)
8566#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
8567#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
8568#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
8569#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
8570#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
8571#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
8572#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008573#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02008574#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
8575#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008576#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308577
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008578/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008579#define LCPLL1_CTL _MMIO(0x46010)
8580#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008581#define LCPLL_PLL_ENABLE (1<<31)
8582
8583/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008584#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008585#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8586#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008587#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8588#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8589#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008590#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008591#define DPLL_CTRL1_LINK_RATE_2700 0
8592#define DPLL_CTRL1_LINK_RATE_1350 1
8593#define DPLL_CTRL1_LINK_RATE_810 2
8594#define DPLL_CTRL1_LINK_RATE_1620 3
8595#define DPLL_CTRL1_LINK_RATE_1080 4
8596#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008597
8598/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008599#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008600#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008601#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008602#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008603#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008604#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8605
8606/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008607#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008608#define DPLL_LOCK(id) (1<<((id)*8))
8609
8610/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008611#define _DPLL1_CFGCR1 0x6C040
8612#define _DPLL2_CFGCR1 0x6C048
8613#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008614#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8615#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008616#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008617#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8618
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008619#define _DPLL1_CFGCR2 0x6C044
8620#define _DPLL2_CFGCR2 0x6C04C
8621#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008622#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008623#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8624#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008625#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008626#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008627#define DPLL_CFGCR2_KDIV_5 (0<<5)
8628#define DPLL_CFGCR2_KDIV_2 (1<<5)
8629#define DPLL_CFGCR2_KDIV_3 (2<<5)
8630#define DPLL_CFGCR2_KDIV_1 (3<<5)
8631#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008632#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008633#define DPLL_CFGCR2_PDIV_1 (0<<2)
8634#define DPLL_CFGCR2_PDIV_2 (1<<2)
8635#define DPLL_CFGCR2_PDIV_3 (2<<2)
8636#define DPLL_CFGCR2_PDIV_7 (4<<2)
8637#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8638
Lyudeda3b8912016-02-04 10:43:21 -05008639#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008640#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008641
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07008642/*
8643 * CNL Clocks
8644 */
8645#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08008646#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
8647 (port)+10))
8648#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
8649 (port)*2)
8650#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
8651#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07008652
Rodrigo Vivia927c922017-06-09 15:26:04 -07008653/* CNL PLL */
8654#define DPLL0_ENABLE 0x46010
8655#define DPLL1_ENABLE 0x46014
8656#define PLL_ENABLE (1 << 31)
8657#define PLL_LOCK (1 << 30)
8658#define PLL_POWER_ENABLE (1 << 27)
8659#define PLL_POWER_STATE (1 << 26)
8660#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8661
8662#define _CNL_DPLL0_CFGCR0 0x6C000
8663#define _CNL_DPLL1_CFGCR0 0x6C080
8664#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8665#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8666#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8667#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8668#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8669#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8670#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8671#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8672#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8673#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8674#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8675#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07008676#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07008677#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8678#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8679#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8680
8681#define _CNL_DPLL0_CFGCR1 0x6C004
8682#define _CNL_DPLL1_CFGCR1 0x6C084
8683#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07008684#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07008685#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8686#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8687#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8688#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8689#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8690#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8691#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8692#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8693#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8694#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8695#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8696#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8697#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8698#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8699#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8700
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308701/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008702#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308703#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8704#define BXT_DE_PLL_RATIO_MASK 0xff
8705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008706#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308707#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8708#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07008709#define CNL_CDCLK_PLL_RATIO(x) (x)
8710#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308711
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308712/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008713#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008714#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308715#define DC_STATE_EN_UPTO_DC5 (1<<0)
8716#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308717#define DC_STATE_EN_UPTO_DC6 (2<<0)
8718#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8719
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008720#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02008721#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308722#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8723
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008724/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8725 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008726#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8727#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008728#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8729#define D_COMP_COMP_FORCE (1<<8)
8730#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008731
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008732/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008733#define _PIPE_WM_LINETIME_A 0x45270
8734#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008735#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008736#define PIPE_WM_LINETIME_MASK (0x1ff)
8737#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008738#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008739#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008740
8741/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008742#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008743#define SFUSE_STRAP_FUSE_LOCK (1<<13)
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008744#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008745#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02008746#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Rodrigo Vivi9787e832018-01-29 15:22:22 -08008747#define SFUSE_STRAP_DDIF_DETECTED (1<<3)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008748#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8749#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8750#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8751
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008752#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03008753#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8754
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008755#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008756#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8757#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8758#define WM_DBG_DISALLOW_SPRITE (1<<2)
8759
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008760/* pipe CSC */
8761#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8762#define _PIPE_A_CSC_COEFF_BY 0x49014
8763#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8764#define _PIPE_A_CSC_COEFF_BU 0x4901c
8765#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8766#define _PIPE_A_CSC_COEFF_BV 0x49024
8767#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03008768#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8769#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8770#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008771#define _PIPE_A_CSC_PREOFF_HI 0x49030
8772#define _PIPE_A_CSC_PREOFF_ME 0x49034
8773#define _PIPE_A_CSC_PREOFF_LO 0x49038
8774#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8775#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8776#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8777
8778#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8779#define _PIPE_B_CSC_COEFF_BY 0x49114
8780#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8781#define _PIPE_B_CSC_COEFF_BU 0x4911c
8782#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8783#define _PIPE_B_CSC_COEFF_BV 0x49124
8784#define _PIPE_B_CSC_MODE 0x49128
8785#define _PIPE_B_CSC_PREOFF_HI 0x49130
8786#define _PIPE_B_CSC_PREOFF_ME 0x49134
8787#define _PIPE_B_CSC_PREOFF_LO 0x49138
8788#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8789#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8790#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8791
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008792#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8793#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8794#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8795#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8796#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8797#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8798#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8799#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8800#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8801#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8802#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8803#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8804#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008805
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008806/* pipe degamma/gamma LUTs on IVB+ */
8807#define _PAL_PREC_INDEX_A 0x4A400
8808#define _PAL_PREC_INDEX_B 0x4AC00
8809#define _PAL_PREC_INDEX_C 0x4B400
8810#define PAL_PREC_10_12_BIT (0 << 31)
8811#define PAL_PREC_SPLIT_MODE (1 << 31)
8812#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02008813#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008814#define _PAL_PREC_DATA_A 0x4A404
8815#define _PAL_PREC_DATA_B 0x4AC04
8816#define _PAL_PREC_DATA_C 0x4B404
8817#define _PAL_PREC_GC_MAX_A 0x4A410
8818#define _PAL_PREC_GC_MAX_B 0x4AC10
8819#define _PAL_PREC_GC_MAX_C 0x4B410
8820#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8821#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8822#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008823#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8824#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8825#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008826
8827#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8828#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8829#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8830#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8831
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008832#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8833#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8834#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8835#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8836#define _PRE_CSC_GAMC_DATA_A 0x4A488
8837#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8838#define _PRE_CSC_GAMC_DATA_C 0x4B488
8839
8840#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8841#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8842
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00008843/* pipe CSC & degamma/gamma LUTs on CHV */
8844#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8845#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8846#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8847#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8848#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8849#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8850#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8851#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8852#define CGM_PIPE_MODE_GAMMA (1 << 2)
8853#define CGM_PIPE_MODE_CSC (1 << 1)
8854#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8855
8856#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8857#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8858#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8859#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8860#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8861#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8862#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8863#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8864
8865#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8866#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8867#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8868#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8869#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8870#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8871#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8872#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8873
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008874/* MIPI DSI registers */
8875
Hans de Goede0ad4dc82017-05-18 13:06:44 +02008876#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008877#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03008878
Deepak Mbcc65702017-02-17 18:13:34 +05308879#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8880#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8881#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8882#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8883
Uma Shankaraec02462017-09-25 19:26:01 +05308884/* Gen4+ Timestamp and Pipe Frame time stamp registers */
8885#define GEN4_TIMESTAMP _MMIO(0x2358)
8886#define ILK_TIMESTAMP_HI _MMIO(0x70070)
8887#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
8888
Lionel Landwerlindab91782017-11-10 19:08:44 +00008889#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
8890#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
8891#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
8892#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
8893#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
8894
Uma Shankaraec02462017-09-25 19:26:01 +05308895#define _PIPE_FRMTMSTMP_A 0x70048
8896#define PIPE_FRMTMSTMP(pipe) \
8897 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
8898
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308899/* BXT MIPI clock controls */
8900#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8901
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008902#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308903#define BXT_MIPI1_DIV_SHIFT 26
8904#define BXT_MIPI2_DIV_SHIFT 10
8905#define BXT_MIPI_DIV_SHIFT(port) \
8906 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8907 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308908
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308909/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05308910#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8911#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308912#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8913 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8914 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05308915#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8916#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308917#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8918 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05308919 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8920#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8921 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8922/* RX upper control divider to select actual RX clock output from 8x */
8923#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8924#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8925#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8926 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8927 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8928#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8929#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8930#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8931 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8932 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8933#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8934 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8935/* 8/3X divider to select the actual 8/3X clock output from 8x */
8936#define BXT_MIPI1_8X_BY3_SHIFT 19
8937#define BXT_MIPI2_8X_BY3_SHIFT 3
8938#define BXT_MIPI_8X_BY3_SHIFT(port) \
8939 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8940 BXT_MIPI2_8X_BY3_SHIFT)
8941#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8942#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8943#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8944 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8945 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8946#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8947 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8948/* RX lower control divider to select actual RX clock output from 8x */
8949#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8950#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8951#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8952 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8953 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8954#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8955#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8956#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8957 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8958 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8959#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8960 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8961
8962#define RX_DIVIDER_BIT_1_2 0x3
8963#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308964
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308965/* BXT MIPI mode configure */
8966#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8967#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008968#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308969 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8970
8971#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8972#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008973#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308974 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8975
8976#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8977#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008978#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308979 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008981#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308982#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8983#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8984#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05308985#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308986#define BXT_DSIC_16X_BY2 (1 << 10)
8987#define BXT_DSIC_16X_BY3 (2 << 10)
8988#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008989#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05308990#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308991#define BXT_DSIA_16X_BY2 (1 << 8)
8992#define BXT_DSIA_16X_BY3 (2 << 8)
8993#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008994#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308995#define BXT_DSI_FREQ_SEL_SHIFT 8
8996#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8997
8998#define BXT_DSI_PLL_RATIO_MAX 0x7D
8999#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05309000#define GLK_DSI_PLL_RATIO_MAX 0x6F
9001#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309002#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05309003#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309004
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009005#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309006#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9007#define BXT_DSI_PLL_LOCKED (1 << 30)
9008
Jani Nikula3230bf12013-08-27 15:12:16 +03009009#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009010#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009011#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309012
9013 /* BXT port control */
9014#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9015#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009016#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309017
Uma Shankar1881a422017-01-25 19:43:23 +05309018#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9019#define STAP_SELECT (1 << 0)
9020
9021#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9022#define HS_IO_CTRL_SELECT (1 << 0)
9023
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009024#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009025#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9026#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05309027#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03009028#define DUAL_LINK_MODE_MASK (1 << 26)
9029#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9030#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009031#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009032#define FLOPPED_HSTX (1 << 23)
9033#define DE_INVERT (1 << 19) /* XXX */
9034#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9035#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9036#define AFE_LATCHOUT (1 << 17)
9037#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009038#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9039#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9040#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9041#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03009042#define CSB_SHIFT 9
9043#define CSB_MASK (3 << 9)
9044#define CSB_20MHZ (0 << 9)
9045#define CSB_10MHZ (1 << 9)
9046#define CSB_40MHZ (2 << 9)
9047#define BANDGAP_MASK (1 << 8)
9048#define BANDGAP_PNW_CIRCUIT (0 << 8)
9049#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009050#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9051#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9052#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9053#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009054#define TEARING_EFFECT_MASK (3 << 2)
9055#define TEARING_EFFECT_OFF (0 << 2)
9056#define TEARING_EFFECT_DSI (1 << 2)
9057#define TEARING_EFFECT_GPIO (2 << 2)
9058#define LANE_CONFIGURATION_SHIFT 0
9059#define LANE_CONFIGURATION_MASK (3 << 0)
9060#define LANE_CONFIGURATION_4LANE (0 << 0)
9061#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9062#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9063
9064#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009065#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009066#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009067#define TEARING_EFFECT_DELAY_SHIFT 0
9068#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9069
9070/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309071#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009072
9073/* MIPI DSI Controller and D-PHY registers */
9074
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309075#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009076#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009077#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03009078#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9079#define ULPS_STATE_MASK (3 << 1)
9080#define ULPS_STATE_ENTER (2 << 1)
9081#define ULPS_STATE_EXIT (1 << 1)
9082#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9083#define DEVICE_READY (1 << 0)
9084
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309085#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009086#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009087#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309088#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009089#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009090#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03009091#define TEARING_EFFECT (1 << 31)
9092#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9093#define GEN_READ_DATA_AVAIL (1 << 29)
9094#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9095#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9096#define RX_PROT_VIOLATION (1 << 26)
9097#define RX_INVALID_TX_LENGTH (1 << 25)
9098#define ACK_WITH_NO_ERROR (1 << 24)
9099#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9100#define LP_RX_TIMEOUT (1 << 22)
9101#define HS_TX_TIMEOUT (1 << 21)
9102#define DPI_FIFO_UNDERRUN (1 << 20)
9103#define LOW_CONTENTION (1 << 19)
9104#define HIGH_CONTENTION (1 << 18)
9105#define TXDSI_VC_ID_INVALID (1 << 17)
9106#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9107#define TXCHECKSUM_ERROR (1 << 15)
9108#define TXECC_MULTIBIT_ERROR (1 << 14)
9109#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9110#define TXFALSE_CONTROL_ERROR (1 << 12)
9111#define RXDSI_VC_ID_INVALID (1 << 11)
9112#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9113#define RXCHECKSUM_ERROR (1 << 9)
9114#define RXECC_MULTIBIT_ERROR (1 << 8)
9115#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9116#define RXFALSE_CONTROL_ERROR (1 << 6)
9117#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9118#define RX_LP_TX_SYNC_ERROR (1 << 4)
9119#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9120#define RXEOT_SYNC_ERROR (1 << 2)
9121#define RXSOT_SYNC_ERROR (1 << 1)
9122#define RXSOT_ERROR (1 << 0)
9123
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309124#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009125#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009126#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03009127#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9128#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9129#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9130#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9131#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9132#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9133#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9134#define VID_MODE_FORMAT_MASK (0xf << 7)
9135#define VID_MODE_NOT_SUPPORTED (0 << 7)
9136#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02009137#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9138#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03009139#define VID_MODE_FORMAT_RGB888 (4 << 7)
9140#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9141#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9142#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9143#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9144#define DATA_LANES_PRG_REG_SHIFT 0
9145#define DATA_LANES_PRG_REG_MASK (7 << 0)
9146
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309147#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009148#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009149#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009150#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9151
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309152#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009153#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009154#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009155#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9156
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309157#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009158#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009159#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009160#define TURN_AROUND_TIMEOUT_MASK 0x3f
9161
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309162#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009163#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009164#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03009165#define DEVICE_RESET_TIMER_MASK 0xffff
9166
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309167#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009168#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009169#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03009170#define VERTICAL_ADDRESS_SHIFT 16
9171#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9172#define HORIZONTAL_ADDRESS_SHIFT 0
9173#define HORIZONTAL_ADDRESS_MASK 0xffff
9174
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309175#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009176#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009177#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009178#define DBI_FIFO_EMPTY_HALF (0 << 0)
9179#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9180#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9181
9182/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309183#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009184#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009185#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009186
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309187#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009188#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009189#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009190
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309191#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009192#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009193#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009194
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309195#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009196#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009197#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009198
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309199#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009200#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009201#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009202
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309203#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009204#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009205#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009206
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309207#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009208#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009209#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009210
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309211#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009212#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009213#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309214
Jani Nikula3230bf12013-08-27 15:12:16 +03009215/* regs above are bits 15:0 */
9216
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309217#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009218#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009219#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009220#define DPI_LP_MODE (1 << 6)
9221#define BACKLIGHT_OFF (1 << 5)
9222#define BACKLIGHT_ON (1 << 4)
9223#define COLOR_MODE_OFF (1 << 3)
9224#define COLOR_MODE_ON (1 << 2)
9225#define TURN_ON (1 << 1)
9226#define SHUTDOWN (1 << 0)
9227
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309228#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009229#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009230#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009231#define COMMAND_BYTE_SHIFT 0
9232#define COMMAND_BYTE_MASK (0x3f << 0)
9233
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309234#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009235#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009236#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009237#define MASTER_INIT_TIMER_SHIFT 0
9238#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9239
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309240#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009241#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009242#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009243 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009244#define MAX_RETURN_PKT_SIZE_SHIFT 0
9245#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9246
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309247#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009248#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009249#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009250#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9251#define DISABLE_VIDEO_BTA (1 << 3)
9252#define IP_TG_CONFIG (1 << 2)
9253#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9254#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9255#define VIDEO_MODE_BURST (3 << 0)
9256
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309257#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009258#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009259#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03009260#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9261#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03009262#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9263#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9264#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9265#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9266#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9267#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9268#define CLOCKSTOP (1 << 1)
9269#define EOT_DISABLE (1 << 0)
9270
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309271#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009272#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009273#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03009274#define LP_BYTECLK_SHIFT 0
9275#define LP_BYTECLK_MASK (0xffff << 0)
9276
Deepak Mb426f982017-02-17 18:13:30 +05309277#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9278#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9279#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9280
9281#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9282#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9283#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9284
Jani Nikula3230bf12013-08-27 15:12:16 +03009285/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309286#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009287#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009288#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009289
9290/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309291#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009292#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009293#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009294
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309295#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009296#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009297#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309298#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009299#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009300#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009301#define LONG_PACKET_WORD_COUNT_SHIFT 8
9302#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9303#define SHORT_PACKET_PARAM_SHIFT 8
9304#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9305#define VIRTUAL_CHANNEL_SHIFT 6
9306#define VIRTUAL_CHANNEL_MASK (3 << 6)
9307#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03009308#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009309/* data type values, see include/video/mipi_display.h */
9310
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309311#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009312#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009313#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009314#define DPI_FIFO_EMPTY (1 << 28)
9315#define DBI_FIFO_EMPTY (1 << 27)
9316#define LP_CTRL_FIFO_EMPTY (1 << 26)
9317#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9318#define LP_CTRL_FIFO_FULL (1 << 24)
9319#define HS_CTRL_FIFO_EMPTY (1 << 18)
9320#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9321#define HS_CTRL_FIFO_FULL (1 << 16)
9322#define LP_DATA_FIFO_EMPTY (1 << 10)
9323#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9324#define LP_DATA_FIFO_FULL (1 << 8)
9325#define HS_DATA_FIFO_EMPTY (1 << 2)
9326#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9327#define HS_DATA_FIFO_FULL (1 << 0)
9328
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309329#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009330#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009331#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009332#define DBI_HS_LP_MODE_MASK (1 << 0)
9333#define DBI_LP_MODE (1 << 0)
9334#define DBI_HS_MODE (0 << 0)
9335
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309336#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009337#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009338#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03009339#define EXIT_ZERO_COUNT_SHIFT 24
9340#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9341#define TRAIL_COUNT_SHIFT 16
9342#define TRAIL_COUNT_MASK (0x1f << 16)
9343#define CLK_ZERO_COUNT_SHIFT 8
9344#define CLK_ZERO_COUNT_MASK (0xff << 8)
9345#define PREPARE_COUNT_SHIFT 0
9346#define PREPARE_COUNT_MASK (0x3f << 0)
9347
9348/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309349#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009350#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009351#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009353#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9354#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9355#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009356#define LP_HS_SSW_CNT_SHIFT 16
9357#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9358#define HS_LP_PWR_SW_CNT_SHIFT 0
9359#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9360
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309361#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009362#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009363#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009364#define STOP_STATE_STALL_COUNTER_SHIFT 0
9365#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9366
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309367#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009368#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009369#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309370#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009371#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009372#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03009373#define RX_CONTENTION_DETECTED (1 << 0)
9374
9375/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309376#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03009377#define DBI_TYPEC_ENABLE (1 << 31)
9378#define DBI_TYPEC_WIP (1 << 30)
9379#define DBI_TYPEC_OPTION_SHIFT 28
9380#define DBI_TYPEC_OPTION_MASK (3 << 28)
9381#define DBI_TYPEC_FREQ_SHIFT 24
9382#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9383#define DBI_TYPEC_OVERRIDE (1 << 8)
9384#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9385#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9386
9387
9388/* MIPI adapter registers */
9389
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309390#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009391#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009392#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009393#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9394#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9395#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9396#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9397#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9398#define READ_REQUEST_PRIORITY_SHIFT 3
9399#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9400#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9401#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9402#define RGB_FLIP_TO_BGR (1 << 2)
9403
Jani Nikula6b93e9c2016-03-15 21:51:12 +02009404#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309405#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05309406#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +05309407#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9408#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9409#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9410#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9411#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9412#define GLK_LP_WAKE (1 << 22)
9413#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9414#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9415#define GLK_FIREWALL_ENABLE (1 << 16)
9416#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9417#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9418#define BXT_DSC_ENABLE (1 << 3)
9419#define BXT_RGB_FLIP (1 << 2)
9420#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9421#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309422
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309423#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009424#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009425#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009426#define DATA_MEM_ADDRESS_SHIFT 5
9427#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9428#define DATA_VALID (1 << 0)
9429
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309430#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009431#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009432#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009433#define DATA_LENGTH_SHIFT 0
9434#define DATA_LENGTH_MASK (0xfffff << 0)
9435
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309436#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009437#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009438#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009439#define COMMAND_MEM_ADDRESS_SHIFT 5
9440#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9441#define AUTO_PWG_ENABLE (1 << 2)
9442#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9443#define COMMAND_VALID (1 << 0)
9444
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309445#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009446#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009447#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009448#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9449#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9450
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309451#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009452#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009453#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03009454
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309455#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009456#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009457#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03009458#define READ_DATA_VALID(n) (1 << (n))
9459
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009460/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00009461#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9462#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009463
Peter Antoine3bbaba02015-07-10 20:13:11 +03009464/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009465#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009467#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9468#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9469#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9470#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9471#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009472
Tim Gored5165eb2016-02-04 11:49:34 +00009473/* gamt regs */
9474#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9475#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9476#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9477#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9478#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9479
Ville Syrjälä93564042017-08-24 22:10:51 +03009480#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
9481#define MMCD_PCLA (1 << 31)
9482#define MMCD_HOTSPOT_EN (1 << 27)
9483
Paulo Zanoniad186f32018-02-05 13:40:43 -02009484#define _ICL_PHY_MISC_A 0x64C00
9485#define _ICL_PHY_MISC_B 0x64C04
9486#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
9487 _ICL_PHY_MISC_B)
9488#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
9489
Jesse Barnes585fb112008-07-29 11:54:06 -07009490#endif /* _I915_REG_H_ */