blob: 33bb4750516a4f4770f7e3a1c1b8e56ffb20d746 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070039#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080044#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020049#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070075#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070076
77/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070078#define I965_GDRST 0xc0 /* PCI config register */
79#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070080#define GRDOM_FULL (0<<2)
81#define GRDOM_RENDER (1<<2)
82#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070083#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020084#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070085
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070086#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
87#define GEN6_MBC_SNPCR_SHIFT 21
88#define GEN6_MBC_SNPCR_MASK (3<<21)
89#define GEN6_MBC_SNPCR_MAX (0<<21)
90#define GEN6_MBC_SNPCR_MED (1<<21)
91#define GEN6_MBC_SNPCR_LOW (2<<21)
92#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
93
Daniel Vetter5eb719c2012-02-09 17:15:48 +010094#define GEN6_MBCTL 0x0907c
95#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
96#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
97#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
98#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
99#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
100
Eric Anholtcff458c2010-11-18 09:31:14 +0800101#define GEN6_GDRST 0x941c
102#define GEN6_GRDOM_FULL (1 << 0)
103#define GEN6_GRDOM_RENDER (1 << 1)
104#define GEN6_GRDOM_MEDIA (1 << 2)
105#define GEN6_GRDOM_BLT (1 << 3)
106
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100107#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
108#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
109#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
110#define PP_DIR_DCLV_2G 0xffffffff
111
112#define GAM_ECOCHK 0x4090
113#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700114#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100115#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
116#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300117#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
118#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
119#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
120#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
121#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100122
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200123#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300124#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200125#define ECOBITS_PPGTT_CACHE64B (3<<8)
126#define ECOBITS_PPGTT_CACHE4B (0<<8)
127
Daniel Vetterbe901a52012-04-11 20:42:39 +0200128#define GAB_CTL 0x24000
129#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
130
Jesse Barnes585fb112008-07-29 11:54:06 -0700131/* VGA stuff */
132
133#define VGA_ST01_MDA 0x3ba
134#define VGA_ST01_CGA 0x3da
135
136#define VGA_MSR_WRITE 0x3c2
137#define VGA_MSR_READ 0x3cc
138#define VGA_MSR_MEM_EN (1<<1)
139#define VGA_MSR_CGA_MODE (1<<0)
140
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300141#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100142#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300143#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700144
145#define VGA_AR_INDEX 0x3c0
146#define VGA_AR_VID_EN (1<<5)
147#define VGA_AR_DATA_WRITE 0x3c0
148#define VGA_AR_DATA_READ 0x3c1
149
150#define VGA_GR_INDEX 0x3ce
151#define VGA_GR_DATA 0x3cf
152/* GR05 */
153#define VGA_GR_MEM_READ_MODE_SHIFT 3
154#define VGA_GR_MEM_READ_MODE_PLANE 1
155/* GR06 */
156#define VGA_GR_MEM_MODE_MASK 0xc
157#define VGA_GR_MEM_MODE_SHIFT 2
158#define VGA_GR_MEM_A0000_AFFFF 0
159#define VGA_GR_MEM_A0000_BFFFF 1
160#define VGA_GR_MEM_B0000_B7FFF 2
161#define VGA_GR_MEM_B0000_BFFFF 3
162
163#define VGA_DACMASK 0x3c6
164#define VGA_DACRX 0x3c7
165#define VGA_DACWX 0x3c8
166#define VGA_DACDATA 0x3c9
167
168#define VGA_CR_INDEX_MDA 0x3b4
169#define VGA_CR_DATA_MDA 0x3b5
170#define VGA_CR_INDEX_CGA 0x3d4
171#define VGA_CR_DATA_CGA 0x3d5
172
173/*
174 * Memory interface instructions used by the kernel
175 */
176#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
177
178#define MI_NOOP MI_INSTR(0, 0)
179#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
180#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200181#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700182#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
183#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
184#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
185#define MI_FLUSH MI_INSTR(0x04, 0)
186#define MI_READ_FLUSH (1 << 0)
187#define MI_EXE_FLUSH (1 << 1)
188#define MI_NO_WRITE_FLUSH (1 << 2)
189#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
190#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800191#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700192#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800193#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
194#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700195#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400196#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200197#define MI_OVERLAY_CONTINUE (0x0<<21)
198#define MI_OVERLAY_ON (0x1<<21)
199#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700200#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500201#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700202#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500203#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200204/* IVB has funny definitions for which plane to flip. */
205#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
206#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
207#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
208#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
209#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
210#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700211#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
212#define MI_ARB_ENABLE (1<<0)
213#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200214
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800215#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
216#define MI_MM_SPACE_GTT (1<<8)
217#define MI_MM_SPACE_PHYSICAL (0<<8)
218#define MI_SAVE_EXT_STATE_EN (1<<3)
219#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800220#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800221#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700222#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
223#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
224#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
225#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000226/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
227 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
228 * simply ignores the register load under certain conditions.
229 * - One can actually load arbitrary many arbitrary registers: Simply issue x
230 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
231 */
232#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100233#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000234#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700235#define MI_FLUSH_DW_STORE_INDEX (1<<21)
236#define MI_INVALIDATE_TLB (1<<18)
237#define MI_FLUSH_DW_OP_STOREDW (1<<14)
238#define MI_INVALIDATE_BSD (1<<7)
239#define MI_FLUSH_DW_USE_GTT (1<<2)
240#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700241#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100242#define MI_BATCH_NON_SECURE (1)
243/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
244#define MI_BATCH_NON_SECURE_I965 (1<<8)
245#define MI_BATCH_PPGTT_HSW (1<<8)
246#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700247#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100248#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000249#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
250#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
251#define MI_SEMAPHORE_UPDATE (1<<21)
252#define MI_SEMAPHORE_COMPARE (1<<20)
253#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawsky1950de12013-05-28 19:22:20 -0700254#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
255#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
256#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
257#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
258#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
259#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
260#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
261#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
262#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
263#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
264#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
265#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
266#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300267
268#define MI_PREDICATE_RESULT_2 (0x2214)
269#define LOWER_SLICE_ENABLED (1<<0)
270#define LOWER_SLICE_DISABLED (0<<0)
271
Jesse Barnes585fb112008-07-29 11:54:06 -0700272/*
273 * 3D instructions used by the kernel
274 */
275#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
276
277#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
278#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
279#define SC_UPDATE_SCISSOR (0x1<<1)
280#define SC_ENABLE_MASK (0x1<<0)
281#define SC_ENABLE (0x1<<0)
282#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
283#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
284#define SCI_YMIN_MASK (0xffff<<16)
285#define SCI_XMIN_MASK (0xffff<<0)
286#define SCI_YMAX_MASK (0xffff<<16)
287#define SCI_XMAX_MASK (0xffff<<0)
288#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
289#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
290#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
291#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
292#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
293#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
294#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
295#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
296#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
297#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
298#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
299#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
300#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
301#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
302#define BLT_DEPTH_8 (0<<24)
303#define BLT_DEPTH_16_565 (1<<24)
304#define BLT_DEPTH_16_1555 (2<<24)
305#define BLT_DEPTH_32 (3<<24)
306#define BLT_ROP_GXCOPY (0xcc<<16)
307#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
308#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
309#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
310#define ASYNC_FLIP (1<<22)
311#define DISPLAY_PLANE_A (0<<20)
312#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200313#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200314#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200315#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700316#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200317#define PIPE_CONTROL_QW_WRITE (1<<14)
318#define PIPE_CONTROL_DEPTH_STALL (1<<13)
319#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200320#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200321#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
322#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
323#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
324#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200325#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
326#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
327#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200328#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200329#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700330#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700331
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100332
333/*
334 * Reset registers
335 */
336#define DEBUG_RESET_I830 0x6070
337#define DEBUG_RESET_FULL (1<<7)
338#define DEBUG_RESET_RENDER (1<<8)
339#define DEBUG_RESET_DISPLAY (1<<9)
340
Jesse Barnes57f350b2012-03-28 13:39:25 -0700341/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300342 * IOSF sideband
343 */
344#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
345#define IOSF_DEVFN_SHIFT 24
346#define IOSF_OPCODE_SHIFT 16
347#define IOSF_PORT_SHIFT 8
348#define IOSF_BYTE_ENABLES_SHIFT 4
349#define IOSF_BAR_SHIFT 1
350#define IOSF_SB_BUSY (1<<0)
351#define IOSF_PORT_PUNIT 0x4
352#define IOSF_PORT_NC 0x11
353#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300354#define IOSF_PORT_GPIO_NC 0x13
355#define IOSF_PORT_CCK 0x14
356#define IOSF_PORT_CCU 0xA9
357#define IOSF_PORT_GPS_CORE 0x48
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300358#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
359#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
360
361#define PUNIT_OPCODE_REG_READ 6
362#define PUNIT_OPCODE_REG_WRITE 7
363
364#define PUNIT_REG_GPU_LFM 0xd3
365#define PUNIT_REG_GPU_FREQ_REQ 0xd4
366#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300367#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300368#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
369
370#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
371#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
372
373#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
374#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
375#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
376#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
377#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
378#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
379#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
380#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
381#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
382#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
383
ymohanmabe4fc042013-08-27 23:40:56 +0300384/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800385#define CCK_FUSE_REG 0x8
386#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300387#define CCK_REG_DSI_PLL_FUSE 0x44
388#define CCK_REG_DSI_PLL_CONTROL 0x48
389#define DSI_PLL_VCO_EN (1 << 31)
390#define DSI_PLL_LDO_GATE (1 << 30)
391#define DSI_PLL_P1_POST_DIV_SHIFT 17
392#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
393#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
394#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
395#define DSI_PLL_MUX_MASK (3 << 9)
396#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
397#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
398#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
399#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
400#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
401#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
402#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
403#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
404#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
405#define DSI_PLL_LOCK (1 << 0)
406#define CCK_REG_DSI_PLL_DIVIDER 0x4c
407#define DSI_PLL_LFSR (1 << 31)
408#define DSI_PLL_FRACTION_EN (1 << 30)
409#define DSI_PLL_FRAC_COUNTER_SHIFT 27
410#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
411#define DSI_PLL_USYNC_CNT_SHIFT 18
412#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
413#define DSI_PLL_N1_DIV_SHIFT 16
414#define DSI_PLL_N1_DIV_MASK (3 << 16)
415#define DSI_PLL_M1_DIV_SHIFT 0
416#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
417
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300418/*
419 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200420 *
421 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200422 *
423 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700424 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300425#define DPIO_DEVFN 0
426#define DPIO_OPCODE_REG_WRITE 1
427#define DPIO_OPCODE_REG_READ 0
428
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200429#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700430#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
431#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
432#define DPIO_SFR_BYPASS (1<<1)
433#define DPIO_RESET (1<<0)
434
Daniel Vetter598fac62013-04-18 22:01:46 +0200435#define _DPIO_TX3_SWING_CTL4_A 0x690
436#define _DPIO_TX3_SWING_CTL4_B 0x2a90
437#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
438 _DPIO_TX3_SWING_CTL4_B)
439
440/*
441 * Per pipe/PLL DPIO regs
442 */
Jesse Barnes57f350b2012-03-28 13:39:25 -0700443#define _DPIO_DIV_A 0x800c
444#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200445#define DPIO_POST_DIV_DAC 0
446#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
447#define DPIO_POST_DIV_LVDS1 2
448#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700449#define DPIO_K_SHIFT (24) /* 4 bits */
450#define DPIO_P1_SHIFT (21) /* 3 bits */
451#define DPIO_P2_SHIFT (16) /* 5 bits */
452#define DPIO_N_SHIFT (12) /* 4 bits */
453#define DPIO_ENABLE_CALIBRATION (1<<11)
454#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
455#define DPIO_M2DIV_MASK 0xff
456#define _DPIO_DIV_B 0x802c
457#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
458
459#define _DPIO_REFSFR_A 0x8014
460#define DPIO_REFSEL_OVERRIDE 27
461#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
462#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
463#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530464#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700465#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
466#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
467#define _DPIO_REFSFR_B 0x8034
468#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
469
470#define _DPIO_CORE_CLK_A 0x801c
471#define _DPIO_CORE_CLK_B 0x803c
472#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
473
Daniel Vetter598fac62013-04-18 22:01:46 +0200474#define _DPIO_IREF_CTL_A 0x8040
475#define _DPIO_IREF_CTL_B 0x8060
476#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
477
478#define DPIO_IREF_BCAST 0xc044
479#define _DPIO_IREF_A 0x8044
480#define _DPIO_IREF_B 0x8064
481#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
482
483#define _DPIO_PLL_CML_A 0x804c
484#define _DPIO_PLL_CML_B 0x806c
485#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
486
Ville Syrjälä4abb2c32013-06-14 14:02:53 +0300487#define _DPIO_LPF_COEFF_A 0x8048
488#define _DPIO_LPF_COEFF_B 0x8068
489#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700490
Daniel Vetter598fac62013-04-18 22:01:46 +0200491#define DPIO_CALIBRATION 0x80ac
492
Jesse Barnes57f350b2012-03-28 13:39:25 -0700493#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100494
Daniel Vetter598fac62013-04-18 22:01:46 +0200495/*
496 * Per DDI channel DPIO regs
497 */
498
499#define _DPIO_PCS_TX_0 0x8200
500#define _DPIO_PCS_TX_1 0x8400
501#define DPIO_PCS_TX_LANE2_RESET (1<<16)
502#define DPIO_PCS_TX_LANE1_RESET (1<<7)
503#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
504
505#define _DPIO_PCS_CLK_0 0x8204
506#define _DPIO_PCS_CLK_1 0x8404
507#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
508#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
509#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
510#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
511#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
512
513#define _DPIO_PCS_CTL_OVR1_A 0x8224
514#define _DPIO_PCS_CTL_OVR1_B 0x8424
515#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
516 _DPIO_PCS_CTL_OVR1_B)
517
518#define _DPIO_PCS_STAGGER0_A 0x822c
519#define _DPIO_PCS_STAGGER0_B 0x842c
520#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
521 _DPIO_PCS_STAGGER0_B)
522
523#define _DPIO_PCS_STAGGER1_A 0x8230
524#define _DPIO_PCS_STAGGER1_B 0x8430
525#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
526 _DPIO_PCS_STAGGER1_B)
527
528#define _DPIO_PCS_CLOCKBUF0_A 0x8238
529#define _DPIO_PCS_CLOCKBUF0_B 0x8438
530#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
531 _DPIO_PCS_CLOCKBUF0_B)
532
533#define _DPIO_PCS_CLOCKBUF8_A 0x825c
534#define _DPIO_PCS_CLOCKBUF8_B 0x845c
535#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
536 _DPIO_PCS_CLOCKBUF8_B)
537
538#define _DPIO_TX_SWING_CTL2_A 0x8288
539#define _DPIO_TX_SWING_CTL2_B 0x8488
540#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
541 _DPIO_TX_SWING_CTL2_B)
542
543#define _DPIO_TX_SWING_CTL3_A 0x828c
544#define _DPIO_TX_SWING_CTL3_B 0x848c
545#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
546 _DPIO_TX_SWING_CTL3_B)
547
548#define _DPIO_TX_SWING_CTL4_A 0x8290
549#define _DPIO_TX_SWING_CTL4_B 0x8490
550#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
551 _DPIO_TX_SWING_CTL4_B)
552
553#define _DPIO_TX_OCALINIT_0 0x8294
554#define _DPIO_TX_OCALINIT_1 0x8494
555#define DPIO_TX_OCALINIT_EN (1<<31)
556#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
557 _DPIO_TX_OCALINIT_1)
558
559#define _DPIO_TX_CTL_0 0x82ac
560#define _DPIO_TX_CTL_1 0x84ac
561#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
562
563#define _DPIO_TX_LANE_0 0x82b8
564#define _DPIO_TX_LANE_1 0x84b8
565#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
566
567#define _DPIO_DATA_CHANNEL1 0x8220
568#define _DPIO_DATA_CHANNEL2 0x8420
569#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
570
571#define _DPIO_PORT0_PCS0 0x0220
572#define _DPIO_PORT0_PCS1 0x0420
573#define _DPIO_PORT1_PCS2 0x2620
574#define _DPIO_PORT1_PCS3 0x2820
575#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
576#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
577#define DPIO_DATA_CHANNEL1 0x8220
578#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530579
Jesse Barnes585fb112008-07-29 11:54:06 -0700580/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800581 * Fence registers
582 */
583#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700584#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800585#define I830_FENCE_START_MASK 0x07f80000
586#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800587#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800588#define I830_FENCE_PITCH_SHIFT 4
589#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200590#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700591#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200592#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800593
594#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800595#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800596
597#define FENCE_REG_965_0 0x03000
598#define I965_FENCE_PITCH_SHIFT 2
599#define I965_FENCE_TILING_Y_SHIFT 1
600#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200601#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800602
Eric Anholt4e901fd2009-10-26 16:44:17 -0700603#define FENCE_REG_SANDYBRIDGE_0 0x100000
604#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300605#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700606
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100607/* control register for cpu gtt access */
608#define TILECTL 0x101000
609#define TILECTL_SWZCTL (1 << 0)
610#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
611#define TILECTL_BACKSNOOP_DIS (1 << 3)
612
Jesse Barnesde151cf2008-11-12 10:03:55 -0800613/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700614 * Instruction and interrupt control regs
615 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700616#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200617#define RENDER_RING_BASE 0x02000
618#define BSD_RING_BASE 0x04000
619#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700620#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100621#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200622#define RING_TAIL(base) ((base)+0x30)
623#define RING_HEAD(base) ((base)+0x34)
624#define RING_START(base) ((base)+0x38)
625#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000626#define RING_SYNC_0(base) ((base)+0x40)
627#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700628#define RING_SYNC_2(base) ((base)+0x48)
629#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
630#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
631#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
632#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
633#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
634#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
635#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
636#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
637#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
638#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
639#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
640#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700641#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000642#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200643#define RING_HWS_PGA(base) ((base)+0x80)
644#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100645#define ARB_MODE 0x04030
646#define ARB_MODE_SWIZZLE_SNB (1<<4)
647#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700648#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100649#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
650#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700651#define BSD_HWS_PGA_GEN7 (0x04180)
652#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700653#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200654#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000655#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000656#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700657#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700658#define TAIL_ADDR 0x001FFFF8
659#define HEAD_WRAP_COUNT 0xFFE00000
660#define HEAD_WRAP_ONE 0x00200000
661#define HEAD_ADDR 0x001FFFFC
662#define RING_NR_PAGES 0x001FF000
663#define RING_REPORT_MASK 0x00000006
664#define RING_REPORT_64K 0x00000002
665#define RING_REPORT_128K 0x00000004
666#define RING_NO_REPORT 0x00000000
667#define RING_VALID_MASK 0x00000001
668#define RING_VALID 0x00000001
669#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100670#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
671#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000673#if 0
674#define PRB0_TAIL 0x02030
675#define PRB0_HEAD 0x02034
676#define PRB0_START 0x02038
677#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700678#define PRB1_TAIL 0x02040 /* 915+ only */
679#define PRB1_HEAD 0x02044 /* 915+ only */
680#define PRB1_START 0x02048 /* 915+ only */
681#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000682#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700683#define IPEIR_I965 0x02064
684#define IPEHR_I965 0x02068
685#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700686#define GEN7_INSTDONE_1 0x0206c
687#define GEN7_SC_INSTDONE 0x07100
688#define GEN7_SAMPLER_INSTDONE 0x0e160
689#define GEN7_ROW_INSTDONE 0x0e164
690#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100691#define RING_IPEIR(base) ((base)+0x64)
692#define RING_IPEHR(base) ((base)+0x68)
693#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100694#define RING_INSTPS(base) ((base)+0x70)
695#define RING_DMA_FADD(base) ((base)+0x78)
696#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700697#define INSTPS 0x02070 /* 965+ only */
698#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700699#define ACTHD_I965 0x02074
700#define HWS_PGA 0x02080
701#define HWS_ADDRESS_MASK 0xfffff000
702#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700703#define PWRCTXA 0x2088 /* 965GM+ only */
704#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700705#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700706#define IPEHR 0x0208c
707#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700708#define NOPID 0x02094
709#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200710#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800711
Chris Wilsonf4068392010-10-27 20:36:41 +0100712#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700713#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300714#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300715#define ERR_INT_MMIO_UNCLAIMED (1<<13)
716#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
717#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
718#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200719#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100720
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300721#define FPGA_DBG 0x42300
722#define FPGA_DBG_RM_NOCLAIM (1<<31)
723
Chris Wilson0f3b6842013-01-15 12:05:55 +0000724#define DERRMR 0x44050
Chris Wilsonffe74d72013-08-26 20:58:12 +0100725#define DERRMR_PIPEA_SCANLINE (1<<0)
726#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
727#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
728#define DERRMR_PIPEA_VBLANK (1<<3)
729#define DERRMR_PIPEA_HBLANK (1<<5)
730#define DERRMR_PIPEB_SCANLINE (1<<8)
731#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
732#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
733#define DERRMR_PIPEB_VBLANK (1<<11)
734#define DERRMR_PIPEB_HBLANK (1<<13)
735/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
736#define DERRMR_PIPEC_SCANLINE (1<<14)
737#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
738#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
739#define DERRMR_PIPEC_VBLANK (1<<21)
740#define DERRMR_PIPEC_HBLANK (1<<22)
741
Chris Wilson0f3b6842013-01-15 12:05:55 +0000742
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700743/* GM45+ chicken bits -- debug workaround bits that may be required
744 * for various sorts of correct behavior. The top 16 bits of each are
745 * the enables for writing to the corresponding low bit.
746 */
747#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100748#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700749#define _3D_CHICKEN2 0x0208c
750/* Disables pipelining of read flushes past the SF-WIZ interface.
751 * Required on all Ironlake steppings according to the B-Spec, but the
752 * particular danger of not doing so is not specified.
753 */
754# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
755#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500756#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700757#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700758
Eric Anholt71cf39b2010-03-08 23:41:55 -0800759#define MI_MODE 0x0209c
760# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800761# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000762# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800763
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700764#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100765#define GEN6_GT_MODE_HI (1 << 9)
766#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700767
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000768#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700769#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100770#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000771#define GFX_RUN_LIST_ENABLE (1<<15)
772#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
773#define GFX_SURFACE_FAULT_ENABLE (1<<12)
774#define GFX_REPLAY_MODE (1<<11)
775#define GFX_PSMI_GRANULARITY (1<<10)
776#define GFX_PPGTT_ENABLE (1<<9)
777
Daniel Vettera7e806d2012-07-11 16:27:55 +0200778#define VLV_DISPLAY_BASE 0x180000
779
Jesse Barnes585fb112008-07-29 11:54:06 -0700780#define SCPD0 0x0209c /* 915+ only */
781#define IER 0x020a0
782#define IIR 0x020a4
783#define IMR 0x020a8
784#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200785#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700786#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200787#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
788#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
789#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
790#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
791#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700792#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200793#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700794#define EIR 0x020b0
795#define EMR 0x020b4
796#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700797#define GM45_ERROR_PAGE_TABLE (1<<5)
798#define GM45_ERROR_MEM_PRIV (1<<4)
799#define I915_ERROR_PAGE_TABLE (1<<4)
800#define GM45_ERROR_CP_PRIV (1<<3)
801#define I915_ERROR_MEMORY_REFRESH (1<<1)
802#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700803#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800804#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000805#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
806 will not assert AGPBUSY# and will only
807 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800808#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100809#define INSTPM_TLB_INVALIDATE (1<<9)
810#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700811#define ACTHD 0x020c8
812#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000813#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700814#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800815#define FW_BLC_SELF_EN_MASK (1<<31)
816#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
817#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800818#define MM_BURST_LENGTH 0x00700000
819#define MM_FIFO_WATERMARK 0x0001F000
820#define LM_BURST_LENGTH 0x00000700
821#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700822#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700823
824/* Make render/texture TLB fetches lower priorty than associated data
825 * fetches. This is not turned on by default
826 */
827#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
828
829/* Isoch request wait on GTT enable (Display A/B/C streams).
830 * Make isoch requests stall on the TLB update. May cause
831 * display underruns (test mode only)
832 */
833#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
834
835/* Block grant count for isoch requests when block count is
836 * set to a finite value.
837 */
838#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
839#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
840#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
841#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
842#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
843
844/* Enable render writes to complete in C2/C3/C4 power states.
845 * If this isn't enabled, render writes are prevented in low
846 * power states. That seems bad to me.
847 */
848#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
849
850/* This acknowledges an async flip immediately instead
851 * of waiting for 2TLB fetches.
852 */
853#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
854
855/* Enables non-sequential data reads through arbiter
856 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400857#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700858
859/* Disable FSB snooping of cacheable write cycles from binner/render
860 * command stream
861 */
862#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
863
864/* Arbiter time slice for non-isoch streams */
865#define MI_ARB_TIME_SLICE_MASK (7 << 5)
866#define MI_ARB_TIME_SLICE_1 (0 << 5)
867#define MI_ARB_TIME_SLICE_2 (1 << 5)
868#define MI_ARB_TIME_SLICE_4 (2 << 5)
869#define MI_ARB_TIME_SLICE_6 (3 << 5)
870#define MI_ARB_TIME_SLICE_8 (4 << 5)
871#define MI_ARB_TIME_SLICE_10 (5 << 5)
872#define MI_ARB_TIME_SLICE_14 (6 << 5)
873#define MI_ARB_TIME_SLICE_16 (7 << 5)
874
875/* Low priority grace period page size */
876#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
877#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
878
879/* Disable display A/B trickle feed */
880#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
881
882/* Set display plane priority */
883#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
884#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
885
Jesse Barnes585fb112008-07-29 11:54:06 -0700886#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200887#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700888#define CM0_IZ_OPT_DISABLE (1<<6)
889#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200890#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700891#define CM0_DEPTH_EVICT_DISABLE (1<<4)
892#define CM0_COLOR_EVICT_DISABLE (1<<3)
893#define CM0_DEPTH_WRITE_DISABLE (1<<1)
894#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000895#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700896#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800897#define GFX_FLSH_CNTL_GEN6 0x101008
898#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700899#define ECOSKPD 0x021d0
900#define ECO_GATING_CX_ONLY (1<<3)
901#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700902
Jesse Barnesfb046852012-03-28 13:39:26 -0700903#define CACHE_MODE_1 0x7004 /* IVB+ */
904#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
905
Jesse Barnes4efe0702011-01-18 11:25:41 -0800906#define GEN6_BLITTER_ECOSKPD 0x221d0
907#define GEN6_BLITTER_LOCK_SHIFT 16
908#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
909
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100910#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100911#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
912#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
913#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
914#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100915
Ben Widawskycc609d52013-05-28 19:22:29 -0700916/* On modern GEN architectures interrupt control consists of two sets
917 * of registers. The first set pertains to the ring generating the
918 * interrupt. The second control is for the functional block generating the
919 * interrupt. These are PM, GT, DE, etc.
920 *
921 * Luckily *knocks on wood* all the ring interrupt bits match up with the
922 * GT interrupt bits, so we don't need to duplicate the defines.
923 *
924 * These defines should cover us well from SNB->HSW with minor exceptions
925 * it can also work on ILK.
926 */
927#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
928#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
929#define GT_BLT_USER_INTERRUPT (1 << 22)
930#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
931#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700932#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -0700933#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
934#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
935#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
936#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
937#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
938#define GT_RENDER_USER_INTERRUPT (1 << 0)
939
Ben Widawsky12638c52013-05-28 19:22:31 -0700940#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
941#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
942
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700943#define GT_PARITY_ERROR(dev) \
944 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +0300945 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700946
Ben Widawskycc609d52013-05-28 19:22:29 -0700947/* These are all the "old" interrupts */
948#define ILK_BSD_USER_INTERRUPT (1<<5)
949#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
950#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
951#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
952#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
953#define I915_HWB_OOM_INTERRUPT (1<<13)
954#define I915_SYNC_STATUS_INTERRUPT (1<<12)
955#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
956#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
957#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
958#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
959#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
960#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
961#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
962#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
963#define I915_DEBUG_INTERRUPT (1<<2)
964#define I915_USER_INTERRUPT (1<<1)
965#define I915_ASLE_INTERRUPT (1<<0)
966#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100967
968#define GEN6_BSD_RNCID 0x12198
969
Ben Widawskya1e969e2012-04-14 18:41:32 -0700970#define GEN7_FF_THREAD_MODE 0x20a0
971#define GEN7_FF_SCHED_MASK 0x0077070
972#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
973#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
974#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
975#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -0800976#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -0700977#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
978#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
979#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
980#define GEN7_FF_VS_SCHED_HW (0x0<<12)
981#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
982#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
983#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
984#define GEN7_FF_DS_SCHED_HW (0x0<<4)
985
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100986/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700987 * Framebuffer compression (915+ only)
988 */
989
990#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
991#define FBC_LL_BASE 0x03204 /* 4k page aligned */
992#define FBC_CONTROL 0x03208
993#define FBC_CTL_EN (1<<31)
994#define FBC_CTL_PERIODIC (1<<30)
995#define FBC_CTL_INTERVAL_SHIFT (16)
996#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200997#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700998#define FBC_CTL_STRIDE_SHIFT (5)
999#define FBC_CTL_FENCENO (1<<0)
1000#define FBC_COMMAND 0x0320c
1001#define FBC_CMD_COMPRESS (1<<0)
1002#define FBC_STATUS 0x03210
1003#define FBC_STAT_COMPRESSING (1<<31)
1004#define FBC_STAT_COMPRESSED (1<<30)
1005#define FBC_STAT_MODIFIED (1<<29)
1006#define FBC_STAT_CURRENT_LINE (1<<0)
1007#define FBC_CONTROL2 0x03214
1008#define FBC_CTL_FENCE_DBL (0<<4)
1009#define FBC_CTL_IDLE_IMM (0<<2)
1010#define FBC_CTL_IDLE_FULL (1<<2)
1011#define FBC_CTL_IDLE_LINE (2<<2)
1012#define FBC_CTL_IDLE_DEBUG (3<<2)
1013#define FBC_CTL_CPU_FENCE (1<<1)
1014#define FBC_CTL_PLANEA (0<<0)
1015#define FBC_CTL_PLANEB (1<<0)
1016#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -07001017#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001018
1019#define FBC_LL_SIZE (1536)
1020
Jesse Barnes74dff282009-09-14 15:39:40 -07001021/* Framebuffer compression for GM45+ */
1022#define DPFC_CB_BASE 0x3200
1023#define DPFC_CONTROL 0x3208
1024#define DPFC_CTL_EN (1<<31)
1025#define DPFC_CTL_PLANEA (0<<30)
1026#define DPFC_CTL_PLANEB (1<<30)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001027#define IVB_DPFC_CTL_PLANE_SHIFT (29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001028#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001029#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001030#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001031#define DPFC_SR_EN (1<<10)
1032#define DPFC_CTL_LIMIT_1X (0<<6)
1033#define DPFC_CTL_LIMIT_2X (1<<6)
1034#define DPFC_CTL_LIMIT_4X (2<<6)
1035#define DPFC_RECOMP_CTL 0x320c
1036#define DPFC_RECOMP_STALL_EN (1<<27)
1037#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1038#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1039#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1040#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1041#define DPFC_STATUS 0x3210
1042#define DPFC_INVAL_SEG_SHIFT (16)
1043#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1044#define DPFC_COMP_SEG_SHIFT (0)
1045#define DPFC_COMP_SEG_MASK (0x000003ff)
1046#define DPFC_STATUS2 0x3214
1047#define DPFC_FENCE_YOFF 0x3218
1048#define DPFC_CHICKEN 0x3224
1049#define DPFC_HT_MODIFY (1<<31)
1050
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001051/* Framebuffer compression for Ironlake */
1052#define ILK_DPFC_CB_BASE 0x43200
1053#define ILK_DPFC_CONTROL 0x43208
1054/* The bit 28-8 is reserved */
1055#define DPFC_RESERVED (0x1FFFFF00)
1056#define ILK_DPFC_RECOMP_CTL 0x4320c
1057#define ILK_DPFC_STATUS 0x43210
1058#define ILK_DPFC_FENCE_YOFF 0x43218
1059#define ILK_DPFC_CHICKEN 0x43224
1060#define ILK_FBC_RT_BASE 0x2128
1061#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001062#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001063
1064#define ILK_DISPLAY_CHICKEN1 0x42000
1065#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001066#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001067
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001068
Jesse Barnes585fb112008-07-29 11:54:06 -07001069/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001070 * Framebuffer compression for Sandybridge
1071 *
1072 * The following two registers are of type GTTMMADR
1073 */
1074#define SNB_DPFC_CTL_SA 0x100100
1075#define SNB_CPU_FENCE_ENABLE (1<<29)
1076#define DPFC_CPU_FENCE_OFFSET 0x100104
1077
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001078/* Framebuffer compression for Ivybridge */
1079#define IVB_FBC_RT_BASE 0x7020
1080
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001081#define IPS_CTL 0x43408
1082#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001083
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001084#define MSG_FBC_REND_STATE 0x50380
1085#define FBC_REND_NUKE (1<<2)
1086#define FBC_REND_CACHE_CLEAN (1<<1)
1087
Rodrigo Vivi28554162013-05-06 19:37:37 -03001088#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1089#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1090#define HSW_BYPASS_FBC_QUEUE (1<<22)
1091#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1092 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1093 _HSW_PIPE_SLICE_CHICKEN_1_B)
1094
Rodrigo Vivid89f2072013-05-09 14:20:50 -03001095#define HSW_CLKGATE_DISABLE_PART_1 0x46500
1096#define HSW_DPFC_GATING_DISABLE (1<<23)
1097
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001098/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001099 * GPIO regs
1100 */
1101#define GPIOA 0x5010
1102#define GPIOB 0x5014
1103#define GPIOC 0x5018
1104#define GPIOD 0x501c
1105#define GPIOE 0x5020
1106#define GPIOF 0x5024
1107#define GPIOG 0x5028
1108#define GPIOH 0x502c
1109# define GPIO_CLOCK_DIR_MASK (1 << 0)
1110# define GPIO_CLOCK_DIR_IN (0 << 1)
1111# define GPIO_CLOCK_DIR_OUT (1 << 1)
1112# define GPIO_CLOCK_VAL_MASK (1 << 2)
1113# define GPIO_CLOCK_VAL_OUT (1 << 3)
1114# define GPIO_CLOCK_VAL_IN (1 << 4)
1115# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1116# define GPIO_DATA_DIR_MASK (1 << 8)
1117# define GPIO_DATA_DIR_IN (0 << 9)
1118# define GPIO_DATA_DIR_OUT (1 << 9)
1119# define GPIO_DATA_VAL_MASK (1 << 10)
1120# define GPIO_DATA_VAL_OUT (1 << 11)
1121# define GPIO_DATA_VAL_IN (1 << 12)
1122# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1123
Chris Wilsonf899fc62010-07-20 15:44:45 -07001124#define GMBUS0 0x5100 /* clock/port select */
1125#define GMBUS_RATE_100KHZ (0<<8)
1126#define GMBUS_RATE_50KHZ (1<<8)
1127#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1128#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1129#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1130#define GMBUS_PORT_DISABLED 0
1131#define GMBUS_PORT_SSC 1
1132#define GMBUS_PORT_VGADDC 2
1133#define GMBUS_PORT_PANEL 3
1134#define GMBUS_PORT_DPC 4 /* HDMIC */
1135#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001136#define GMBUS_PORT_DPD 6 /* HDMID */
1137#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001138#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001139#define GMBUS1 0x5104 /* command/status */
1140#define GMBUS_SW_CLR_INT (1<<31)
1141#define GMBUS_SW_RDY (1<<30)
1142#define GMBUS_ENT (1<<29) /* enable timeout */
1143#define GMBUS_CYCLE_NONE (0<<25)
1144#define GMBUS_CYCLE_WAIT (1<<25)
1145#define GMBUS_CYCLE_INDEX (2<<25)
1146#define GMBUS_CYCLE_STOP (4<<25)
1147#define GMBUS_BYTE_COUNT_SHIFT 16
1148#define GMBUS_SLAVE_INDEX_SHIFT 8
1149#define GMBUS_SLAVE_ADDR_SHIFT 1
1150#define GMBUS_SLAVE_READ (1<<0)
1151#define GMBUS_SLAVE_WRITE (0<<0)
1152#define GMBUS2 0x5108 /* status */
1153#define GMBUS_INUSE (1<<15)
1154#define GMBUS_HW_WAIT_PHASE (1<<14)
1155#define GMBUS_STALL_TIMEOUT (1<<13)
1156#define GMBUS_INT (1<<12)
1157#define GMBUS_HW_RDY (1<<11)
1158#define GMBUS_SATOER (1<<10)
1159#define GMBUS_ACTIVE (1<<9)
1160#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1161#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1162#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1163#define GMBUS_NAK_EN (1<<3)
1164#define GMBUS_IDLE_EN (1<<2)
1165#define GMBUS_HW_WAIT_EN (1<<1)
1166#define GMBUS_HW_RDY_EN (1<<0)
1167#define GMBUS5 0x5120 /* byte index */
1168#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001169
Jesse Barnes585fb112008-07-29 11:54:06 -07001170/*
1171 * Clock control & power management
1172 */
1173
1174#define VGA0 0x6000
1175#define VGA1 0x6004
1176#define VGA_PD 0x6010
1177#define VGA0_PD_P2_DIV_4 (1 << 7)
1178#define VGA0_PD_P1_DIV_2 (1 << 5)
1179#define VGA0_PD_P1_SHIFT 0
1180#define VGA0_PD_P1_MASK (0x1f << 0)
1181#define VGA1_PD_P2_DIV_4 (1 << 15)
1182#define VGA1_PD_P1_DIV_2 (1 << 13)
1183#define VGA1_PD_P1_SHIFT 8
1184#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001185#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1186#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001187#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001188#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001189#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1190#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001191#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001192#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001193#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001194#define DPLL_VGA_MODE_DIS (1 << 28)
1195#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1196#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1197#define DPLL_MODE_MASK (3 << 26)
1198#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1199#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1200#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1201#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1202#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1203#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001204#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001205#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001206#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001207#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001208#define DPLL_PORTC_READY_MASK (0xf << 4)
1209#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001210
Jesse Barnes585fb112008-07-29 11:54:06 -07001211#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1212/*
1213 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1214 * this field (only one bit may be set).
1215 */
1216#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1217#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001218#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001219/* i830, required in DVO non-gang */
1220#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1221#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1222#define PLL_REF_INPUT_DREFCLK (0 << 13)
1223#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1224#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1225#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1226#define PLL_REF_INPUT_MASK (3 << 13)
1227#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001228/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001229# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1230# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1231# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1232# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1233# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1234
Jesse Barnes585fb112008-07-29 11:54:06 -07001235/*
1236 * Parallel to Serial Load Pulse phase selection.
1237 * Selects the phase for the 10X DPLL clock for the PCIe
1238 * digital display port. The range is 4 to 13; 10 or more
1239 * is just a flip delay. The default is 6
1240 */
1241#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1242#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1243/*
1244 * SDVO multiplier for 945G/GM. Not used on 965.
1245 */
1246#define SDVO_MULTIPLIER_MASK 0x000000ff
1247#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1248#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001249#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001250/*
1251 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1252 *
1253 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1254 */
1255#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1256#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1257/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1258#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1259#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1260/*
1261 * SDVO/UDI pixel multiplier.
1262 *
1263 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1264 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1265 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1266 * dummy bytes in the datastream at an increased clock rate, with both sides of
1267 * the link knowing how many bytes are fill.
1268 *
1269 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1270 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1271 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1272 * through an SDVO command.
1273 *
1274 * This register field has values of multiplication factor minus 1, with
1275 * a maximum multiplier of 5 for SDVO.
1276 */
1277#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1278#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1279/*
1280 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1281 * This best be set to the default value (3) or the CRT won't work. No,
1282 * I don't entirely understand what this does...
1283 */
1284#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1285#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001286#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001287#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001288
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289#define _FPA0 0x06040
1290#define _FPA1 0x06044
1291#define _FPB0 0x06048
1292#define _FPB1 0x0604c
1293#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1294#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001295#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001296#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001297#define FP_N_DIV_SHIFT 16
1298#define FP_M1_DIV_MASK 0x00003f00
1299#define FP_M1_DIV_SHIFT 8
1300#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001301#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001302#define FP_M2_DIV_SHIFT 0
1303#define DPLL_TEST 0x606c
1304#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1305#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1306#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1307#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1308#define DPLLB_TEST_N_BYPASS (1 << 19)
1309#define DPLLB_TEST_M_BYPASS (1 << 18)
1310#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1311#define DPLLA_TEST_N_BYPASS (1 << 3)
1312#define DPLLA_TEST_M_BYPASS (1 << 2)
1313#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1314#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001315#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001316#define DSTATE_PLL_D3_OFF (1<<3)
1317#define DSTATE_GFX_CLOCK_GATING (1<<1)
1318#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03001319#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001320# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1321# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1322# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1323# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1324# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1325# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1326# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1327# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1328# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1329# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1330# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1331# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1332# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1333# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1334# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1335# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1336# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1337# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1338# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1339# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1340# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1341# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1342# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1343# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1344# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1345# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1346# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1347# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1348/**
1349 * This bit must be set on the 830 to prevent hangs when turning off the
1350 * overlay scaler.
1351 */
1352# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1353# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1354# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1355# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1356# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1357
1358#define RENCLK_GATE_D1 0x6204
1359# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1360# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1361# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1362# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1363# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1364# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1365# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1366# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1367# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1368/** This bit must be unset on 855,865 */
1369# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1370# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1371# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1372# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1373/** This bit must be set on 855,865. */
1374# define SV_CLOCK_GATE_DISABLE (1 << 0)
1375# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1376# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1377# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1378# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1379# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1380# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1381# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1382# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1383# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1384# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1385# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1386# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1387# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1388# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1389# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1390# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1391# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1392
1393# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1394/** This bit must always be set on 965G/965GM */
1395# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1396# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1397# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1398# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1399# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1400# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1401/** This bit must always be set on 965G */
1402# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1403# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1404# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1405# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1406# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1407# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1408# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1409# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1410# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1411# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1412# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1413# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1414# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1415# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1416# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1417# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1418# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1419# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1420# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1421
1422#define RENCLK_GATE_D2 0x6208
1423#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1424#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1425#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1426#define RAMCLK_GATE_D 0x6210 /* CRL only */
1427#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001428
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001429#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001430#define FW_CSPWRDWNEN (1<<15)
1431
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001432#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1433
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001434#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1435#define CDCLK_FREQ_SHIFT 4
1436#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1437#define CZCLK_FREQ_MASK 0xf
1438#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1439
Jesse Barnes585fb112008-07-29 11:54:06 -07001440/*
1441 * Palette regs
1442 */
1443
Ville Syrjälä4b059982013-01-24 15:29:47 +02001444#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1445#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001447
Eric Anholt673a3942008-07-30 12:06:12 -07001448/* MCH MMIO space */
1449
1450/*
1451 * MCHBAR mirror.
1452 *
1453 * This mirrors the MCHBAR MMIO space whose location is determined by
1454 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1455 * every way. It is not accessible from the CP register read instructions.
1456 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001457 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1458 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001459 */
1460#define MCHBAR_MIRROR_BASE 0x10000
1461
Yuanhan Liu13982612010-12-15 15:42:31 +08001462#define MCHBAR_MIRROR_BASE_SNB 0x140000
1463
Chris Wilson3ebecd02013-04-12 19:10:13 +01001464/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1465#define DCLK 0x5e04
1466
Eric Anholt673a3942008-07-30 12:06:12 -07001467/** 915-945 and GM965 MCH register controlling DRAM channel access */
1468#define DCC 0x10200
1469#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1470#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1471#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1472#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1473#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001474#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001475
Li Peng95534262010-05-18 18:58:44 +08001476/** Pineview MCH register contains DDR3 setting */
1477#define CSHRDDR3CTL 0x101a8
1478#define CSHRDDR3CTL_DDR3 (1 << 2)
1479
Eric Anholt673a3942008-07-30 12:06:12 -07001480/** 965 MCH register controlling DRAM channel configuration */
1481#define C0DRB3 0x10206
1482#define C1DRB3 0x10606
1483
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001484/** snb MCH registers for reading the DRAM channel configuration */
1485#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1486#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1487#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1488#define MAD_DIMM_ECC_MASK (0x3 << 24)
1489#define MAD_DIMM_ECC_OFF (0x0 << 24)
1490#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1491#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1492#define MAD_DIMM_ECC_ON (0x3 << 24)
1493#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1494#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1495#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1496#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1497#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1498#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1499#define MAD_DIMM_A_SELECT (0x1 << 16)
1500/* DIMM sizes are in multiples of 256mb. */
1501#define MAD_DIMM_B_SIZE_SHIFT 8
1502#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1503#define MAD_DIMM_A_SIZE_SHIFT 0
1504#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1505
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001506/** snb MCH registers for priority tuning */
1507#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1508#define MCH_SSKPD_WM0_MASK 0x3f
1509#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001510
Jesse Barnesec013e72013-08-20 10:29:23 +01001511#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1512
Keith Packardb11248d2009-06-11 22:28:56 -07001513/* Clocking configuration register */
1514#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001515#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001516#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1517#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1518#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1519#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1520#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001521/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001522#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001523#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001524#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001525#define CLKCFG_MEM_533 (1 << 4)
1526#define CLKCFG_MEM_667 (2 << 4)
1527#define CLKCFG_MEM_800 (3 << 4)
1528#define CLKCFG_MEM_MASK (7 << 4)
1529
Jesse Barnesea056c12010-09-10 10:02:13 -07001530#define TSC1 0x11001
1531#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001532#define TR1 0x11006
1533#define TSFS 0x11020
1534#define TSFS_SLOPE_MASK 0x0000ff00
1535#define TSFS_SLOPE_SHIFT 8
1536#define TSFS_INTR_MASK 0x000000ff
1537
Jesse Barnesf97108d2010-01-29 11:27:07 -08001538#define CRSTANDVID 0x11100
1539#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1540#define PXVFREQ_PX_MASK 0x7f000000
1541#define PXVFREQ_PX_SHIFT 24
1542#define VIDFREQ_BASE 0x11110
1543#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1544#define VIDFREQ2 0x11114
1545#define VIDFREQ3 0x11118
1546#define VIDFREQ4 0x1111c
1547#define VIDFREQ_P0_MASK 0x1f000000
1548#define VIDFREQ_P0_SHIFT 24
1549#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1550#define VIDFREQ_P0_CSCLK_SHIFT 20
1551#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1552#define VIDFREQ_P0_CRCLK_SHIFT 16
1553#define VIDFREQ_P1_MASK 0x00001f00
1554#define VIDFREQ_P1_SHIFT 8
1555#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1556#define VIDFREQ_P1_CSCLK_SHIFT 4
1557#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1558#define INTTOEXT_BASE_ILK 0x11300
1559#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1560#define INTTOEXT_MAP3_SHIFT 24
1561#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1562#define INTTOEXT_MAP2_SHIFT 16
1563#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1564#define INTTOEXT_MAP1_SHIFT 8
1565#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1566#define INTTOEXT_MAP0_SHIFT 0
1567#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1568#define MEMSWCTL 0x11170 /* Ironlake only */
1569#define MEMCTL_CMD_MASK 0xe000
1570#define MEMCTL_CMD_SHIFT 13
1571#define MEMCTL_CMD_RCLK_OFF 0
1572#define MEMCTL_CMD_RCLK_ON 1
1573#define MEMCTL_CMD_CHFREQ 2
1574#define MEMCTL_CMD_CHVID 3
1575#define MEMCTL_CMD_VMMOFF 4
1576#define MEMCTL_CMD_VMMON 5
1577#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1578 when command complete */
1579#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1580#define MEMCTL_FREQ_SHIFT 8
1581#define MEMCTL_SFCAVM (1<<7)
1582#define MEMCTL_TGT_VID_MASK 0x007f
1583#define MEMIHYST 0x1117c
1584#define MEMINTREN 0x11180 /* 16 bits */
1585#define MEMINT_RSEXIT_EN (1<<8)
1586#define MEMINT_CX_SUPR_EN (1<<7)
1587#define MEMINT_CONT_BUSY_EN (1<<6)
1588#define MEMINT_AVG_BUSY_EN (1<<5)
1589#define MEMINT_EVAL_CHG_EN (1<<4)
1590#define MEMINT_MON_IDLE_EN (1<<3)
1591#define MEMINT_UP_EVAL_EN (1<<2)
1592#define MEMINT_DOWN_EVAL_EN (1<<1)
1593#define MEMINT_SW_CMD_EN (1<<0)
1594#define MEMINTRSTR 0x11182 /* 16 bits */
1595#define MEM_RSEXIT_MASK 0xc000
1596#define MEM_RSEXIT_SHIFT 14
1597#define MEM_CONT_BUSY_MASK 0x3000
1598#define MEM_CONT_BUSY_SHIFT 12
1599#define MEM_AVG_BUSY_MASK 0x0c00
1600#define MEM_AVG_BUSY_SHIFT 10
1601#define MEM_EVAL_CHG_MASK 0x0300
1602#define MEM_EVAL_BUSY_SHIFT 8
1603#define MEM_MON_IDLE_MASK 0x00c0
1604#define MEM_MON_IDLE_SHIFT 6
1605#define MEM_UP_EVAL_MASK 0x0030
1606#define MEM_UP_EVAL_SHIFT 4
1607#define MEM_DOWN_EVAL_MASK 0x000c
1608#define MEM_DOWN_EVAL_SHIFT 2
1609#define MEM_SW_CMD_MASK 0x0003
1610#define MEM_INT_STEER_GFX 0
1611#define MEM_INT_STEER_CMR 1
1612#define MEM_INT_STEER_SMI 2
1613#define MEM_INT_STEER_SCI 3
1614#define MEMINTRSTS 0x11184
1615#define MEMINT_RSEXIT (1<<7)
1616#define MEMINT_CONT_BUSY (1<<6)
1617#define MEMINT_AVG_BUSY (1<<5)
1618#define MEMINT_EVAL_CHG (1<<4)
1619#define MEMINT_MON_IDLE (1<<3)
1620#define MEMINT_UP_EVAL (1<<2)
1621#define MEMINT_DOWN_EVAL (1<<1)
1622#define MEMINT_SW_CMD (1<<0)
1623#define MEMMODECTL 0x11190
1624#define MEMMODE_BOOST_EN (1<<31)
1625#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1626#define MEMMODE_BOOST_FREQ_SHIFT 24
1627#define MEMMODE_IDLE_MODE_MASK 0x00030000
1628#define MEMMODE_IDLE_MODE_SHIFT 16
1629#define MEMMODE_IDLE_MODE_EVAL 0
1630#define MEMMODE_IDLE_MODE_CONT 1
1631#define MEMMODE_HWIDLE_EN (1<<15)
1632#define MEMMODE_SWMODE_EN (1<<14)
1633#define MEMMODE_RCLK_GATE (1<<13)
1634#define MEMMODE_HW_UPDATE (1<<12)
1635#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1636#define MEMMODE_FSTART_SHIFT 8
1637#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1638#define MEMMODE_FMAX_SHIFT 4
1639#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1640#define RCBMAXAVG 0x1119c
1641#define MEMSWCTL2 0x1119e /* Cantiga only */
1642#define SWMEMCMD_RENDER_OFF (0 << 13)
1643#define SWMEMCMD_RENDER_ON (1 << 13)
1644#define SWMEMCMD_SWFREQ (2 << 13)
1645#define SWMEMCMD_TARVID (3 << 13)
1646#define SWMEMCMD_VRM_OFF (4 << 13)
1647#define SWMEMCMD_VRM_ON (5 << 13)
1648#define CMDSTS (1<<12)
1649#define SFCAVM (1<<11)
1650#define SWFREQ_MASK 0x0380 /* P0-7 */
1651#define SWFREQ_SHIFT 7
1652#define TARVID_MASK 0x001f
1653#define MEMSTAT_CTG 0x111a0
1654#define RCBMINAVG 0x111a0
1655#define RCUPEI 0x111b0
1656#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001657#define RSTDBYCTL 0x111b8
1658#define RS1EN (1<<31)
1659#define RS2EN (1<<30)
1660#define RS3EN (1<<29)
1661#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1662#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1663#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1664#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1665#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1666#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1667#define RSX_STATUS_MASK (7<<20)
1668#define RSX_STATUS_ON (0<<20)
1669#define RSX_STATUS_RC1 (1<<20)
1670#define RSX_STATUS_RC1E (2<<20)
1671#define RSX_STATUS_RS1 (3<<20)
1672#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1673#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1674#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1675#define RSX_STATUS_RSVD2 (7<<20)
1676#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1677#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1678#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1679#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1680#define RS1CONTSAV_MASK (3<<14)
1681#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1682#define RS1CONTSAV_RSVD (1<<14)
1683#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1684#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1685#define NORMSLEXLAT_MASK (3<<12)
1686#define SLOW_RS123 (0<<12)
1687#define SLOW_RS23 (1<<12)
1688#define SLOW_RS3 (2<<12)
1689#define NORMAL_RS123 (3<<12)
1690#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1691#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1692#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1693#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1694#define RS_CSTATE_MASK (3<<4)
1695#define RS_CSTATE_C367_RS1 (0<<4)
1696#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1697#define RS_CSTATE_RSVD (2<<4)
1698#define RS_CSTATE_C367_RS2 (3<<4)
1699#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1700#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001701#define VIDCTL 0x111c0
1702#define VIDSTS 0x111c8
1703#define VIDSTART 0x111cc /* 8 bits */
1704#define MEMSTAT_ILK 0x111f8
1705#define MEMSTAT_VID_MASK 0x7f00
1706#define MEMSTAT_VID_SHIFT 8
1707#define MEMSTAT_PSTATE_MASK 0x00f8
1708#define MEMSTAT_PSTATE_SHIFT 3
1709#define MEMSTAT_MON_ACTV (1<<2)
1710#define MEMSTAT_SRC_CTL_MASK 0x0003
1711#define MEMSTAT_SRC_CTL_CORE 0
1712#define MEMSTAT_SRC_CTL_TRB 1
1713#define MEMSTAT_SRC_CTL_THM 2
1714#define MEMSTAT_SRC_CTL_STDBY 3
1715#define RCPREVBSYTUPAVG 0x113b8
1716#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001717#define PMMISC 0x11214
1718#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001719#define SDEW 0x1124c
1720#define CSIEW0 0x11250
1721#define CSIEW1 0x11254
1722#define CSIEW2 0x11258
1723#define PEW 0x1125c
1724#define DEW 0x11270
1725#define MCHAFE 0x112c0
1726#define CSIEC 0x112e0
1727#define DMIEC 0x112e4
1728#define DDREC 0x112e8
1729#define PEG0EC 0x112ec
1730#define PEG1EC 0x112f0
1731#define GFXEC 0x112f4
1732#define RPPREVBSYTUPAVG 0x113b8
1733#define RPPREVBSYTDNAVG 0x113bc
1734#define ECR 0x11600
1735#define ECR_GPFE (1<<31)
1736#define ECR_IMONE (1<<30)
1737#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1738#define OGW0 0x11608
1739#define OGW1 0x1160c
1740#define EG0 0x11610
1741#define EG1 0x11614
1742#define EG2 0x11618
1743#define EG3 0x1161c
1744#define EG4 0x11620
1745#define EG5 0x11624
1746#define EG6 0x11628
1747#define EG7 0x1162c
1748#define PXW 0x11664
1749#define PXWL 0x11680
1750#define LCFUSE02 0x116c0
1751#define LCFUSE_HIV_MASK 0x000000ff
1752#define CSIPLL0 0x12c10
1753#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001754#define PEG_BAND_GAP_DATA 0x14d68
1755
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001756#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1757#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1758#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1759
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001760#define GEN6_GT_PERF_STATUS 0x145948
1761#define GEN6_RP_STATE_LIMITS 0x145994
1762#define GEN6_RP_STATE_CAP 0x145998
1763
Jesse Barnes585fb112008-07-29 11:54:06 -07001764/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001765 * Logical Context regs
1766 */
1767#define CCID 0x2180
1768#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001769/*
1770 * Notes on SNB/IVB/VLV context size:
1771 * - Power context is saved elsewhere (LLC or stolen)
1772 * - Ring/execlist context is saved on SNB, not on IVB
1773 * - Extended context size already includes render context size
1774 * - We always need to follow the extended context size.
1775 * SNB BSpec has comments indicating that we should use the
1776 * render context size instead if execlists are disabled, but
1777 * based on empirical testing that's just nonsense.
1778 * - Pipelined/VF state is saved on SNB/IVB respectively
1779 * - GT1 size just indicates how much of render context
1780 * doesn't need saving on GT1
1781 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001782#define CXT_SIZE 0x21a0
1783#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1784#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1785#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1786#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1787#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001788#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001789 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1790 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001791#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001792#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1793#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001794#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1795#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1796#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1797#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001798#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001799 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001800/* Haswell does have the CXT_SIZE register however it does not appear to be
1801 * valid. Now, docs explain in dwords what is in the context object. The full
1802 * size is 70720 bytes, however, the power context and execlist context will
1803 * never be saved (power context is stored elsewhere, and execlists don't work
1804 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1805 */
1806#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001807
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001808/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001809 * Overlay regs
1810 */
1811
1812#define OVADD 0x30000
1813#define DOVSTA 0x30008
1814#define OC_BUF (0x3<<20)
1815#define OGAMC5 0x30010
1816#define OGAMC4 0x30014
1817#define OGAMC3 0x30018
1818#define OGAMC2 0x3001c
1819#define OGAMC1 0x30020
1820#define OGAMC0 0x30024
1821
1822/*
1823 * Display engine regs
1824 */
1825
1826/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001827#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1828#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1829#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1830#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1831#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1832#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1833#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1834#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1835#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001836
1837/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001838#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1839#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1840#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1841#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1842#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1843#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1844#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1845#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1846#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001847
Jesse Barnes585fb112008-07-29 11:54:06 -07001848
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001849#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1850#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1851#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1852#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1853#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1854#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001855#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001856#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001857
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001858/* HSW eDP PSR registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001859#define EDP_PSR_BASE(dev) 0x64800
1860#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001861#define EDP_PSR_ENABLE (1<<31)
1862#define EDP_PSR_LINK_DISABLE (0<<27)
1863#define EDP_PSR_LINK_STANDBY (1<<27)
1864#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1865#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1866#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1867#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1868#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1869#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1870#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1871#define EDP_PSR_TP1_TP2_SEL (0<<11)
1872#define EDP_PSR_TP1_TP3_SEL (1<<11)
1873#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1874#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1875#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1876#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1877#define EDP_PSR_TP1_TIME_500us (0<<4)
1878#define EDP_PSR_TP1_TIME_100us (1<<4)
1879#define EDP_PSR_TP1_TIME_2500us (2<<4)
1880#define EDP_PSR_TP1_TIME_0us (3<<4)
1881#define EDP_PSR_IDLE_FRAME_SHIFT 0
1882
Ben Widawsky18b59922013-09-20 09:35:30 -07001883#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
1884#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001885#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07001886#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001887#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07001888#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
1889#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
1890#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001891
Ben Widawsky18b59922013-09-20 09:35:30 -07001892#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001893#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001894#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
1895#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
1896#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
1897#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
1898#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
1899#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
1900#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
1901#define EDP_PSR_STATUS_LINK_MASK (3<<26)
1902#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
1903#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
1904#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
1905#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
1906#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
1907#define EDP_PSR_STATUS_COUNT_SHIFT 16
1908#define EDP_PSR_STATUS_COUNT_MASK 0xf
1909#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
1910#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
1911#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
1912#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
1913#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
1914#define EDP_PSR_STATUS_IDLE_MASK 0xf
1915
Ben Widawsky18b59922013-09-20 09:35:30 -07001916#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001917#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001918
Ben Widawsky18b59922013-09-20 09:35:30 -07001919#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001920#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
1921#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
1922#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
1923
Jesse Barnes585fb112008-07-29 11:54:06 -07001924/* VGA port control */
1925#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001926#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001927#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001928
Jesse Barnes585fb112008-07-29 11:54:06 -07001929#define ADPA_DAC_ENABLE (1<<31)
1930#define ADPA_DAC_DISABLE 0
1931#define ADPA_PIPE_SELECT_MASK (1<<30)
1932#define ADPA_PIPE_A_SELECT 0
1933#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001934#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001935/* CPT uses bits 29:30 for pch transcoder select */
1936#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1937#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1938#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1939#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1940#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1941#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1942#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1943#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1944#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1945#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1946#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1947#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1948#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1949#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1950#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1951#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1952#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1953#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1954#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001955#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1956#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001957#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07001958#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001959#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07001960#define ADPA_HSYNC_CNTL_ENABLE 0
1961#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1962#define ADPA_VSYNC_ACTIVE_LOW 0
1963#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1964#define ADPA_HSYNC_ACTIVE_LOW 0
1965#define ADPA_DPMS_MASK (~(3<<10))
1966#define ADPA_DPMS_ON (0<<10)
1967#define ADPA_DPMS_SUSPEND (1<<10)
1968#define ADPA_DPMS_STANDBY (2<<10)
1969#define ADPA_DPMS_OFF (3<<10)
1970
Chris Wilson939fe4d2010-10-09 10:33:26 +01001971
Jesse Barnes585fb112008-07-29 11:54:06 -07001972/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001973#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01001974#define PORTB_HOTPLUG_INT_EN (1 << 29)
1975#define PORTC_HOTPLUG_INT_EN (1 << 28)
1976#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001977#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1978#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1979#define TV_HOTPLUG_INT_EN (1 << 18)
1980#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05001981#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1982 PORTC_HOTPLUG_INT_EN | \
1983 PORTD_HOTPLUG_INT_EN | \
1984 SDVOC_HOTPLUG_INT_EN | \
1985 SDVOB_HOTPLUG_INT_EN | \
1986 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07001987#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001988#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1989/* must use period 64 on GM45 according to docs */
1990#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1991#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1992#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1993#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1994#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1995#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1996#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1997#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1998#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1999#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2000#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2001#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002002
Ville Syrjälä67d62c52013-01-24 15:29:44 +02002003#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002004/*
2005 * HDMI/DP bits are gen4+
2006 *
2007 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2008 * Please check the detailed lore in the commit message for for experimental
2009 * evidence.
2010 */
2011#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002012#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002013#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
Daniel Vetter26739f12013-02-07 12:42:32 +01002014#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2015#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2016#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002017/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002018#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2019#define TV_HOTPLUG_INT_STATUS (1 << 10)
2020#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2021#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2022#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2023#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01002024/* SDVO is different across gen3/4 */
2025#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2026#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002027/*
2028 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2029 * since reality corrobates that they're the same as on gen3. But keep these
2030 * bits here (and the comment!) to help any other lost wanderers back onto the
2031 * right tracks.
2032 */
Chris Wilson084b6122012-05-11 18:01:33 +01002033#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2034#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2035#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2036#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002037#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2038 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2039 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2040 PORTB_HOTPLUG_INT_STATUS | \
2041 PORTC_HOTPLUG_INT_STATUS | \
2042 PORTD_HOTPLUG_INT_STATUS)
2043
Egbert Eiche5868a32013-02-28 04:17:12 -05002044#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2045 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2046 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2047 PORTB_HOTPLUG_INT_STATUS | \
2048 PORTC_HOTPLUG_INT_STATUS | \
2049 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002050
Paulo Zanonic20cd312013-02-19 16:21:45 -03002051/* SDVO and HDMI port control.
2052 * The same register may be used for SDVO or HDMI */
2053#define GEN3_SDVOB 0x61140
2054#define GEN3_SDVOC 0x61160
2055#define GEN4_HDMIB GEN3_SDVOB
2056#define GEN4_HDMIC GEN3_SDVOC
2057#define PCH_SDVOB 0xe1140
2058#define PCH_HDMIB PCH_SDVOB
2059#define PCH_HDMIC 0xe1150
2060#define PCH_HDMID 0xe1160
2061
2062/* Gen 3 SDVO bits: */
2063#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002064#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2065#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002066#define SDVO_PIPE_B_SELECT (1 << 30)
2067#define SDVO_STALL_SELECT (1 << 29)
2068#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002069/**
2070 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002071 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002072 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2073 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002074#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002075#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002076#define SDVO_PHASE_SELECT_MASK (15 << 19)
2077#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2078#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2079#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2080#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2081#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2082#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002083/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002084#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2085 SDVO_INTERRUPT_ENABLE)
2086#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2087
2088/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002089#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002090#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002091#define SDVO_ENCODING_SDVO (0 << 10)
2092#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002093#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2094#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002095#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002096#define SDVO_AUDIO_ENABLE (1 << 6)
2097/* VSYNC/HSYNC bits new with 965, default is to be set */
2098#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2099#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2100
2101/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002102#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002103#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2104
2105/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002106#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2107#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002108
Jesse Barnes585fb112008-07-29 11:54:06 -07002109
2110/* DVO port control */
2111#define DVOA 0x61120
2112#define DVOB 0x61140
2113#define DVOC 0x61160
2114#define DVO_ENABLE (1 << 31)
2115#define DVO_PIPE_B_SELECT (1 << 30)
2116#define DVO_PIPE_STALL_UNUSED (0 << 28)
2117#define DVO_PIPE_STALL (1 << 28)
2118#define DVO_PIPE_STALL_TV (2 << 28)
2119#define DVO_PIPE_STALL_MASK (3 << 28)
2120#define DVO_USE_VGA_SYNC (1 << 15)
2121#define DVO_DATA_ORDER_I740 (0 << 14)
2122#define DVO_DATA_ORDER_FP (1 << 14)
2123#define DVO_VSYNC_DISABLE (1 << 11)
2124#define DVO_HSYNC_DISABLE (1 << 10)
2125#define DVO_VSYNC_TRISTATE (1 << 9)
2126#define DVO_HSYNC_TRISTATE (1 << 8)
2127#define DVO_BORDER_ENABLE (1 << 7)
2128#define DVO_DATA_ORDER_GBRG (1 << 6)
2129#define DVO_DATA_ORDER_RGGB (0 << 6)
2130#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2131#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2132#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2133#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2134#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2135#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2136#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2137#define DVO_PRESERVE_MASK (0x7<<24)
2138#define DVOA_SRCDIM 0x61124
2139#define DVOB_SRCDIM 0x61144
2140#define DVOC_SRCDIM 0x61164
2141#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2142#define DVO_SRCDIM_VERTICAL_SHIFT 0
2143
2144/* LVDS port control */
2145#define LVDS 0x61180
2146/*
2147 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2148 * the DPLL semantics change when the LVDS is assigned to that pipe.
2149 */
2150#define LVDS_PORT_EN (1 << 31)
2151/* Selects pipe B for LVDS data. Must be set on pre-965. */
2152#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002153#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002154#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002155/* LVDS dithering flag on 965/g4x platform */
2156#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002157/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2158#define LVDS_VSYNC_POLARITY (1 << 21)
2159#define LVDS_HSYNC_POLARITY (1 << 20)
2160
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002161/* Enable border for unscaled (or aspect-scaled) display */
2162#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002163/*
2164 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2165 * pixel.
2166 */
2167#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2168#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2169#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2170/*
2171 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2172 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2173 * on.
2174 */
2175#define LVDS_A3_POWER_MASK (3 << 6)
2176#define LVDS_A3_POWER_DOWN (0 << 6)
2177#define LVDS_A3_POWER_UP (3 << 6)
2178/*
2179 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2180 * is set.
2181 */
2182#define LVDS_CLKB_POWER_MASK (3 << 4)
2183#define LVDS_CLKB_POWER_DOWN (0 << 4)
2184#define LVDS_CLKB_POWER_UP (3 << 4)
2185/*
2186 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2187 * setting for whether we are in dual-channel mode. The B3 pair will
2188 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2189 */
2190#define LVDS_B0B3_POWER_MASK (3 << 2)
2191#define LVDS_B0B3_POWER_DOWN (0 << 2)
2192#define LVDS_B0B3_POWER_UP (3 << 2)
2193
David Härdeman3c17fe42010-09-24 21:44:32 +02002194/* Video Data Island Packet control */
2195#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002196/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2197 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2198 * of the infoframe structure specified by CEA-861. */
2199#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002200#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002201#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002202/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002203#define VIDEO_DIP_ENABLE (1 << 31)
2204#define VIDEO_DIP_PORT_B (1 << 29)
2205#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03002206#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002207#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002208#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002209#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2210#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002211#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002212#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2213#define VIDEO_DIP_SELECT_AVI (0 << 19)
2214#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2215#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002216#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002217#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2218#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2219#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002220#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002221/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002222#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2223#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002224#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002225#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2226#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002227#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002228
Jesse Barnes585fb112008-07-29 11:54:06 -07002229/* Panel power sequencing */
2230#define PP_STATUS 0x61200
2231#define PP_ON (1 << 31)
2232/*
2233 * Indicates that all dependencies of the panel are on:
2234 *
2235 * - PLL enabled
2236 * - pipe enabled
2237 * - LVDS/DVOB/DVOC on
2238 */
2239#define PP_READY (1 << 30)
2240#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002241#define PP_SEQUENCE_POWER_UP (1 << 28)
2242#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2243#define PP_SEQUENCE_MASK (3 << 28)
2244#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002245#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002246#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002247#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2248#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2249#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2250#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2251#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2252#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2253#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2254#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2255#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002256#define PP_CONTROL 0x61204
2257#define POWER_TARGET_ON (1 << 0)
2258#define PP_ON_DELAYS 0x61208
2259#define PP_OFF_DELAYS 0x6120c
2260#define PP_DIVISOR 0x61210
2261
2262/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002263#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002264#define PFIT_ENABLE (1 << 31)
2265#define PFIT_PIPE_MASK (3 << 29)
2266#define PFIT_PIPE_SHIFT 29
2267#define VERT_INTERP_DISABLE (0 << 10)
2268#define VERT_INTERP_BILINEAR (1 << 10)
2269#define VERT_INTERP_MASK (3 << 10)
2270#define VERT_AUTO_SCALE (1 << 9)
2271#define HORIZ_INTERP_DISABLE (0 << 6)
2272#define HORIZ_INTERP_BILINEAR (1 << 6)
2273#define HORIZ_INTERP_MASK (3 << 6)
2274#define HORIZ_AUTO_SCALE (1 << 5)
2275#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002276#define PFIT_FILTER_FUZZY (0 << 24)
2277#define PFIT_SCALING_AUTO (0 << 26)
2278#define PFIT_SCALING_PROGRAMMED (1 << 26)
2279#define PFIT_SCALING_PILLAR (2 << 26)
2280#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002281#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002282/* Pre-965 */
2283#define PFIT_VERT_SCALE_SHIFT 20
2284#define PFIT_VERT_SCALE_MASK 0xfff00000
2285#define PFIT_HORIZ_SCALE_SHIFT 4
2286#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2287/* 965+ */
2288#define PFIT_VERT_SCALE_SHIFT_965 16
2289#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2290#define PFIT_HORIZ_SCALE_SHIFT_965 0
2291#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2292
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002293#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002294
2295/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08002296#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002297#define BLM_PWM_ENABLE (1 << 31)
2298#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2299#define BLM_PIPE_SELECT (1 << 29)
2300#define BLM_PIPE_SELECT_IVB (3 << 29)
2301#define BLM_PIPE_A (0 << 29)
2302#define BLM_PIPE_B (1 << 29)
2303#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002304#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2305#define BLM_TRANSCODER_B BLM_PIPE_B
2306#define BLM_TRANSCODER_C BLM_PIPE_C
2307#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002308#define BLM_PIPE(pipe) ((pipe) << 29)
2309#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2310#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2311#define BLM_PHASE_IN_ENABLE (1 << 25)
2312#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2313#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2314#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2315#define BLM_PHASE_IN_COUNT_SHIFT (8)
2316#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2317#define BLM_PHASE_IN_INCR_SHIFT (0)
2318#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002319#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002320/*
2321 * This is the most significant 15 bits of the number of backlight cycles in a
2322 * complete cycle of the modulated backlight control.
2323 *
2324 * The actual value is this field multiplied by two.
2325 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002326#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2327#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2328#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002329/*
2330 * This is the number of cycles out of the backlight modulation cycle for which
2331 * the backlight is on.
2332 *
2333 * This field must be no greater than the number of cycles in the complete
2334 * backlight modulation cycle.
2335 */
2336#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2337#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002338#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2339#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002340
Jesse Barnes12569ad2013-03-08 10:45:59 -08002341#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002342
Daniel Vetter7cf41602012-06-05 10:07:09 +02002343/* New registers for PCH-split platforms. Safe where new bits show up, the
2344 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2345#define BLC_PWM_CPU_CTL2 0x48250
2346#define BLC_PWM_CPU_CTL 0x48254
2347
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002348#define HSW_BLC_PWM2_CTL 0x48350
2349
Daniel Vetter7cf41602012-06-05 10:07:09 +02002350/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2351 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2352#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002353#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002354#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2355#define BLM_PCH_POLARITY (1 << 29)
2356#define BLC_PWM_PCH_CTL2 0xc8254
2357
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002358#define UTIL_PIN_CTL 0x48400
2359#define UTIL_PIN_ENABLE (1 << 31)
2360
2361#define PCH_GTC_CTL 0xe7000
2362#define PCH_GTC_ENABLE (1 << 31)
2363
Jesse Barnes585fb112008-07-29 11:54:06 -07002364/* TV port control */
2365#define TV_CTL 0x68000
2366/** Enables the TV encoder */
2367# define TV_ENC_ENABLE (1 << 31)
2368/** Sources the TV encoder input from pipe B instead of A. */
2369# define TV_ENC_PIPEB_SELECT (1 << 30)
2370/** Outputs composite video (DAC A only) */
2371# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2372/** Outputs SVideo video (DAC B/C) */
2373# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2374/** Outputs Component video (DAC A/B/C) */
2375# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2376/** Outputs Composite and SVideo (DAC A/B/C) */
2377# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2378# define TV_TRILEVEL_SYNC (1 << 21)
2379/** Enables slow sync generation (945GM only) */
2380# define TV_SLOW_SYNC (1 << 20)
2381/** Selects 4x oversampling for 480i and 576p */
2382# define TV_OVERSAMPLE_4X (0 << 18)
2383/** Selects 2x oversampling for 720p and 1080i */
2384# define TV_OVERSAMPLE_2X (1 << 18)
2385/** Selects no oversampling for 1080p */
2386# define TV_OVERSAMPLE_NONE (2 << 18)
2387/** Selects 8x oversampling */
2388# define TV_OVERSAMPLE_8X (3 << 18)
2389/** Selects progressive mode rather than interlaced */
2390# define TV_PROGRESSIVE (1 << 17)
2391/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2392# define TV_PAL_BURST (1 << 16)
2393/** Field for setting delay of Y compared to C */
2394# define TV_YC_SKEW_MASK (7 << 12)
2395/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2396# define TV_ENC_SDP_FIX (1 << 11)
2397/**
2398 * Enables a fix for the 915GM only.
2399 *
2400 * Not sure what it does.
2401 */
2402# define TV_ENC_C0_FIX (1 << 10)
2403/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002404# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002405# define TV_FUSE_STATE_MASK (3 << 4)
2406/** Read-only state that reports all features enabled */
2407# define TV_FUSE_STATE_ENABLED (0 << 4)
2408/** Read-only state that reports that Macrovision is disabled in hardware*/
2409# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2410/** Read-only state that reports that TV-out is disabled in hardware. */
2411# define TV_FUSE_STATE_DISABLED (2 << 4)
2412/** Normal operation */
2413# define TV_TEST_MODE_NORMAL (0 << 0)
2414/** Encoder test pattern 1 - combo pattern */
2415# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2416/** Encoder test pattern 2 - full screen vertical 75% color bars */
2417# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2418/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2419# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2420/** Encoder test pattern 4 - random noise */
2421# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2422/** Encoder test pattern 5 - linear color ramps */
2423# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2424/**
2425 * This test mode forces the DACs to 50% of full output.
2426 *
2427 * This is used for load detection in combination with TVDAC_SENSE_MASK
2428 */
2429# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2430# define TV_TEST_MODE_MASK (7 << 0)
2431
2432#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002433# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002434/**
2435 * Reports that DAC state change logic has reported change (RO).
2436 *
2437 * This gets cleared when TV_DAC_STATE_EN is cleared
2438*/
2439# define TVDAC_STATE_CHG (1 << 31)
2440# define TVDAC_SENSE_MASK (7 << 28)
2441/** Reports that DAC A voltage is above the detect threshold */
2442# define TVDAC_A_SENSE (1 << 30)
2443/** Reports that DAC B voltage is above the detect threshold */
2444# define TVDAC_B_SENSE (1 << 29)
2445/** Reports that DAC C voltage is above the detect threshold */
2446# define TVDAC_C_SENSE (1 << 28)
2447/**
2448 * Enables DAC state detection logic, for load-based TV detection.
2449 *
2450 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2451 * to off, for load detection to work.
2452 */
2453# define TVDAC_STATE_CHG_EN (1 << 27)
2454/** Sets the DAC A sense value to high */
2455# define TVDAC_A_SENSE_CTL (1 << 26)
2456/** Sets the DAC B sense value to high */
2457# define TVDAC_B_SENSE_CTL (1 << 25)
2458/** Sets the DAC C sense value to high */
2459# define TVDAC_C_SENSE_CTL (1 << 24)
2460/** Overrides the ENC_ENABLE and DAC voltage levels */
2461# define DAC_CTL_OVERRIDE (1 << 7)
2462/** Sets the slew rate. Must be preserved in software */
2463# define ENC_TVDAC_SLEW_FAST (1 << 6)
2464# define DAC_A_1_3_V (0 << 4)
2465# define DAC_A_1_1_V (1 << 4)
2466# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002467# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002468# define DAC_B_1_3_V (0 << 2)
2469# define DAC_B_1_1_V (1 << 2)
2470# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002471# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002472# define DAC_C_1_3_V (0 << 0)
2473# define DAC_C_1_1_V (1 << 0)
2474# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002475# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002476
2477/**
2478 * CSC coefficients are stored in a floating point format with 9 bits of
2479 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2480 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2481 * -1 (0x3) being the only legal negative value.
2482 */
2483#define TV_CSC_Y 0x68010
2484# define TV_RY_MASK 0x07ff0000
2485# define TV_RY_SHIFT 16
2486# define TV_GY_MASK 0x00000fff
2487# define TV_GY_SHIFT 0
2488
2489#define TV_CSC_Y2 0x68014
2490# define TV_BY_MASK 0x07ff0000
2491# define TV_BY_SHIFT 16
2492/**
2493 * Y attenuation for component video.
2494 *
2495 * Stored in 1.9 fixed point.
2496 */
2497# define TV_AY_MASK 0x000003ff
2498# define TV_AY_SHIFT 0
2499
2500#define TV_CSC_U 0x68018
2501# define TV_RU_MASK 0x07ff0000
2502# define TV_RU_SHIFT 16
2503# define TV_GU_MASK 0x000007ff
2504# define TV_GU_SHIFT 0
2505
2506#define TV_CSC_U2 0x6801c
2507# define TV_BU_MASK 0x07ff0000
2508# define TV_BU_SHIFT 16
2509/**
2510 * U attenuation for component video.
2511 *
2512 * Stored in 1.9 fixed point.
2513 */
2514# define TV_AU_MASK 0x000003ff
2515# define TV_AU_SHIFT 0
2516
2517#define TV_CSC_V 0x68020
2518# define TV_RV_MASK 0x0fff0000
2519# define TV_RV_SHIFT 16
2520# define TV_GV_MASK 0x000007ff
2521# define TV_GV_SHIFT 0
2522
2523#define TV_CSC_V2 0x68024
2524# define TV_BV_MASK 0x07ff0000
2525# define TV_BV_SHIFT 16
2526/**
2527 * V attenuation for component video.
2528 *
2529 * Stored in 1.9 fixed point.
2530 */
2531# define TV_AV_MASK 0x000007ff
2532# define TV_AV_SHIFT 0
2533
2534#define TV_CLR_KNOBS 0x68028
2535/** 2s-complement brightness adjustment */
2536# define TV_BRIGHTNESS_MASK 0xff000000
2537# define TV_BRIGHTNESS_SHIFT 24
2538/** Contrast adjustment, as a 2.6 unsigned floating point number */
2539# define TV_CONTRAST_MASK 0x00ff0000
2540# define TV_CONTRAST_SHIFT 16
2541/** Saturation adjustment, as a 2.6 unsigned floating point number */
2542# define TV_SATURATION_MASK 0x0000ff00
2543# define TV_SATURATION_SHIFT 8
2544/** Hue adjustment, as an integer phase angle in degrees */
2545# define TV_HUE_MASK 0x000000ff
2546# define TV_HUE_SHIFT 0
2547
2548#define TV_CLR_LEVEL 0x6802c
2549/** Controls the DAC level for black */
2550# define TV_BLACK_LEVEL_MASK 0x01ff0000
2551# define TV_BLACK_LEVEL_SHIFT 16
2552/** Controls the DAC level for blanking */
2553# define TV_BLANK_LEVEL_MASK 0x000001ff
2554# define TV_BLANK_LEVEL_SHIFT 0
2555
2556#define TV_H_CTL_1 0x68030
2557/** Number of pixels in the hsync. */
2558# define TV_HSYNC_END_MASK 0x1fff0000
2559# define TV_HSYNC_END_SHIFT 16
2560/** Total number of pixels minus one in the line (display and blanking). */
2561# define TV_HTOTAL_MASK 0x00001fff
2562# define TV_HTOTAL_SHIFT 0
2563
2564#define TV_H_CTL_2 0x68034
2565/** Enables the colorburst (needed for non-component color) */
2566# define TV_BURST_ENA (1 << 31)
2567/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2568# define TV_HBURST_START_SHIFT 16
2569# define TV_HBURST_START_MASK 0x1fff0000
2570/** Length of the colorburst */
2571# define TV_HBURST_LEN_SHIFT 0
2572# define TV_HBURST_LEN_MASK 0x0001fff
2573
2574#define TV_H_CTL_3 0x68038
2575/** End of hblank, measured in pixels minus one from start of hsync */
2576# define TV_HBLANK_END_SHIFT 16
2577# define TV_HBLANK_END_MASK 0x1fff0000
2578/** Start of hblank, measured in pixels minus one from start of hsync */
2579# define TV_HBLANK_START_SHIFT 0
2580# define TV_HBLANK_START_MASK 0x0001fff
2581
2582#define TV_V_CTL_1 0x6803c
2583/** XXX */
2584# define TV_NBR_END_SHIFT 16
2585# define TV_NBR_END_MASK 0x07ff0000
2586/** XXX */
2587# define TV_VI_END_F1_SHIFT 8
2588# define TV_VI_END_F1_MASK 0x00003f00
2589/** XXX */
2590# define TV_VI_END_F2_SHIFT 0
2591# define TV_VI_END_F2_MASK 0x0000003f
2592
2593#define TV_V_CTL_2 0x68040
2594/** Length of vsync, in half lines */
2595# define TV_VSYNC_LEN_MASK 0x07ff0000
2596# define TV_VSYNC_LEN_SHIFT 16
2597/** Offset of the start of vsync in field 1, measured in one less than the
2598 * number of half lines.
2599 */
2600# define TV_VSYNC_START_F1_MASK 0x00007f00
2601# define TV_VSYNC_START_F1_SHIFT 8
2602/**
2603 * Offset of the start of vsync in field 2, measured in one less than the
2604 * number of half lines.
2605 */
2606# define TV_VSYNC_START_F2_MASK 0x0000007f
2607# define TV_VSYNC_START_F2_SHIFT 0
2608
2609#define TV_V_CTL_3 0x68044
2610/** Enables generation of the equalization signal */
2611# define TV_EQUAL_ENA (1 << 31)
2612/** Length of vsync, in half lines */
2613# define TV_VEQ_LEN_MASK 0x007f0000
2614# define TV_VEQ_LEN_SHIFT 16
2615/** Offset of the start of equalization in field 1, measured in one less than
2616 * the number of half lines.
2617 */
2618# define TV_VEQ_START_F1_MASK 0x0007f00
2619# define TV_VEQ_START_F1_SHIFT 8
2620/**
2621 * Offset of the start of equalization in field 2, measured in one less than
2622 * the number of half lines.
2623 */
2624# define TV_VEQ_START_F2_MASK 0x000007f
2625# define TV_VEQ_START_F2_SHIFT 0
2626
2627#define TV_V_CTL_4 0x68048
2628/**
2629 * Offset to start of vertical colorburst, measured in one less than the
2630 * number of lines from vertical start.
2631 */
2632# define TV_VBURST_START_F1_MASK 0x003f0000
2633# define TV_VBURST_START_F1_SHIFT 16
2634/**
2635 * Offset to the end of vertical colorburst, measured in one less than the
2636 * number of lines from the start of NBR.
2637 */
2638# define TV_VBURST_END_F1_MASK 0x000000ff
2639# define TV_VBURST_END_F1_SHIFT 0
2640
2641#define TV_V_CTL_5 0x6804c
2642/**
2643 * Offset to start of vertical colorburst, measured in one less than the
2644 * number of lines from vertical start.
2645 */
2646# define TV_VBURST_START_F2_MASK 0x003f0000
2647# define TV_VBURST_START_F2_SHIFT 16
2648/**
2649 * Offset to the end of vertical colorburst, measured in one less than the
2650 * number of lines from the start of NBR.
2651 */
2652# define TV_VBURST_END_F2_MASK 0x000000ff
2653# define TV_VBURST_END_F2_SHIFT 0
2654
2655#define TV_V_CTL_6 0x68050
2656/**
2657 * Offset to start of vertical colorburst, measured in one less than the
2658 * number of lines from vertical start.
2659 */
2660# define TV_VBURST_START_F3_MASK 0x003f0000
2661# define TV_VBURST_START_F3_SHIFT 16
2662/**
2663 * Offset to the end of vertical colorburst, measured in one less than the
2664 * number of lines from the start of NBR.
2665 */
2666# define TV_VBURST_END_F3_MASK 0x000000ff
2667# define TV_VBURST_END_F3_SHIFT 0
2668
2669#define TV_V_CTL_7 0x68054
2670/**
2671 * Offset to start of vertical colorburst, measured in one less than the
2672 * number of lines from vertical start.
2673 */
2674# define TV_VBURST_START_F4_MASK 0x003f0000
2675# define TV_VBURST_START_F4_SHIFT 16
2676/**
2677 * Offset to the end of vertical colorburst, measured in one less than the
2678 * number of lines from the start of NBR.
2679 */
2680# define TV_VBURST_END_F4_MASK 0x000000ff
2681# define TV_VBURST_END_F4_SHIFT 0
2682
2683#define TV_SC_CTL_1 0x68060
2684/** Turns on the first subcarrier phase generation DDA */
2685# define TV_SC_DDA1_EN (1 << 31)
2686/** Turns on the first subcarrier phase generation DDA */
2687# define TV_SC_DDA2_EN (1 << 30)
2688/** Turns on the first subcarrier phase generation DDA */
2689# define TV_SC_DDA3_EN (1 << 29)
2690/** Sets the subcarrier DDA to reset frequency every other field */
2691# define TV_SC_RESET_EVERY_2 (0 << 24)
2692/** Sets the subcarrier DDA to reset frequency every fourth field */
2693# define TV_SC_RESET_EVERY_4 (1 << 24)
2694/** Sets the subcarrier DDA to reset frequency every eighth field */
2695# define TV_SC_RESET_EVERY_8 (2 << 24)
2696/** Sets the subcarrier DDA to never reset the frequency */
2697# define TV_SC_RESET_NEVER (3 << 24)
2698/** Sets the peak amplitude of the colorburst.*/
2699# define TV_BURST_LEVEL_MASK 0x00ff0000
2700# define TV_BURST_LEVEL_SHIFT 16
2701/** Sets the increment of the first subcarrier phase generation DDA */
2702# define TV_SCDDA1_INC_MASK 0x00000fff
2703# define TV_SCDDA1_INC_SHIFT 0
2704
2705#define TV_SC_CTL_2 0x68064
2706/** Sets the rollover for the second subcarrier phase generation DDA */
2707# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2708# define TV_SCDDA2_SIZE_SHIFT 16
2709/** Sets the increent of the second subcarrier phase generation DDA */
2710# define TV_SCDDA2_INC_MASK 0x00007fff
2711# define TV_SCDDA2_INC_SHIFT 0
2712
2713#define TV_SC_CTL_3 0x68068
2714/** Sets the rollover for the third subcarrier phase generation DDA */
2715# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2716# define TV_SCDDA3_SIZE_SHIFT 16
2717/** Sets the increent of the third subcarrier phase generation DDA */
2718# define TV_SCDDA3_INC_MASK 0x00007fff
2719# define TV_SCDDA3_INC_SHIFT 0
2720
2721#define TV_WIN_POS 0x68070
2722/** X coordinate of the display from the start of horizontal active */
2723# define TV_XPOS_MASK 0x1fff0000
2724# define TV_XPOS_SHIFT 16
2725/** Y coordinate of the display from the start of vertical active (NBR) */
2726# define TV_YPOS_MASK 0x00000fff
2727# define TV_YPOS_SHIFT 0
2728
2729#define TV_WIN_SIZE 0x68074
2730/** Horizontal size of the display window, measured in pixels*/
2731# define TV_XSIZE_MASK 0x1fff0000
2732# define TV_XSIZE_SHIFT 16
2733/**
2734 * Vertical size of the display window, measured in pixels.
2735 *
2736 * Must be even for interlaced modes.
2737 */
2738# define TV_YSIZE_MASK 0x00000fff
2739# define TV_YSIZE_SHIFT 0
2740
2741#define TV_FILTER_CTL_1 0x68080
2742/**
2743 * Enables automatic scaling calculation.
2744 *
2745 * If set, the rest of the registers are ignored, and the calculated values can
2746 * be read back from the register.
2747 */
2748# define TV_AUTO_SCALE (1 << 31)
2749/**
2750 * Disables the vertical filter.
2751 *
2752 * This is required on modes more than 1024 pixels wide */
2753# define TV_V_FILTER_BYPASS (1 << 29)
2754/** Enables adaptive vertical filtering */
2755# define TV_VADAPT (1 << 28)
2756# define TV_VADAPT_MODE_MASK (3 << 26)
2757/** Selects the least adaptive vertical filtering mode */
2758# define TV_VADAPT_MODE_LEAST (0 << 26)
2759/** Selects the moderately adaptive vertical filtering mode */
2760# define TV_VADAPT_MODE_MODERATE (1 << 26)
2761/** Selects the most adaptive vertical filtering mode */
2762# define TV_VADAPT_MODE_MOST (3 << 26)
2763/**
2764 * Sets the horizontal scaling factor.
2765 *
2766 * This should be the fractional part of the horizontal scaling factor divided
2767 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2768 *
2769 * (src width - 1) / ((oversample * dest width) - 1)
2770 */
2771# define TV_HSCALE_FRAC_MASK 0x00003fff
2772# define TV_HSCALE_FRAC_SHIFT 0
2773
2774#define TV_FILTER_CTL_2 0x68084
2775/**
2776 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2777 *
2778 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2779 */
2780# define TV_VSCALE_INT_MASK 0x00038000
2781# define TV_VSCALE_INT_SHIFT 15
2782/**
2783 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2784 *
2785 * \sa TV_VSCALE_INT_MASK
2786 */
2787# define TV_VSCALE_FRAC_MASK 0x00007fff
2788# define TV_VSCALE_FRAC_SHIFT 0
2789
2790#define TV_FILTER_CTL_3 0x68088
2791/**
2792 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2793 *
2794 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2795 *
2796 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2797 */
2798# define TV_VSCALE_IP_INT_MASK 0x00038000
2799# define TV_VSCALE_IP_INT_SHIFT 15
2800/**
2801 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2802 *
2803 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2804 *
2805 * \sa TV_VSCALE_IP_INT_MASK
2806 */
2807# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2808# define TV_VSCALE_IP_FRAC_SHIFT 0
2809
2810#define TV_CC_CONTROL 0x68090
2811# define TV_CC_ENABLE (1 << 31)
2812/**
2813 * Specifies which field to send the CC data in.
2814 *
2815 * CC data is usually sent in field 0.
2816 */
2817# define TV_CC_FID_MASK (1 << 27)
2818# define TV_CC_FID_SHIFT 27
2819/** Sets the horizontal position of the CC data. Usually 135. */
2820# define TV_CC_HOFF_MASK 0x03ff0000
2821# define TV_CC_HOFF_SHIFT 16
2822/** Sets the vertical position of the CC data. Usually 21 */
2823# define TV_CC_LINE_MASK 0x0000003f
2824# define TV_CC_LINE_SHIFT 0
2825
2826#define TV_CC_DATA 0x68094
2827# define TV_CC_RDY (1 << 31)
2828/** Second word of CC data to be transmitted. */
2829# define TV_CC_DATA_2_MASK 0x007f0000
2830# define TV_CC_DATA_2_SHIFT 16
2831/** First word of CC data to be transmitted. */
2832# define TV_CC_DATA_1_MASK 0x0000007f
2833# define TV_CC_DATA_1_SHIFT 0
2834
2835#define TV_H_LUMA_0 0x68100
2836#define TV_H_LUMA_59 0x681ec
2837#define TV_H_CHROMA_0 0x68200
2838#define TV_H_CHROMA_59 0x682ec
2839#define TV_V_LUMA_0 0x68300
2840#define TV_V_LUMA_42 0x683a8
2841#define TV_V_CHROMA_0 0x68400
2842#define TV_V_CHROMA_42 0x684a8
2843
Keith Packard040d87f2009-05-30 20:42:33 -07002844/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002845#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002846#define DP_B 0x64100
2847#define DP_C 0x64200
2848#define DP_D 0x64300
2849
2850#define DP_PORT_EN (1 << 31)
2851#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002852#define DP_PIPE_MASK (1 << 30)
2853
Keith Packard040d87f2009-05-30 20:42:33 -07002854/* Link training mode - select a suitable mode for each stage */
2855#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2856#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2857#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2858#define DP_LINK_TRAIN_OFF (3 << 28)
2859#define DP_LINK_TRAIN_MASK (3 << 28)
2860#define DP_LINK_TRAIN_SHIFT 28
2861
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002862/* CPT Link training mode */
2863#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2864#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2865#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2866#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2867#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2868#define DP_LINK_TRAIN_SHIFT_CPT 8
2869
Keith Packard040d87f2009-05-30 20:42:33 -07002870/* Signal voltages. These are mostly controlled by the other end */
2871#define DP_VOLTAGE_0_4 (0 << 25)
2872#define DP_VOLTAGE_0_6 (1 << 25)
2873#define DP_VOLTAGE_0_8 (2 << 25)
2874#define DP_VOLTAGE_1_2 (3 << 25)
2875#define DP_VOLTAGE_MASK (7 << 25)
2876#define DP_VOLTAGE_SHIFT 25
2877
2878/* Signal pre-emphasis levels, like voltages, the other end tells us what
2879 * they want
2880 */
2881#define DP_PRE_EMPHASIS_0 (0 << 22)
2882#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2883#define DP_PRE_EMPHASIS_6 (2 << 22)
2884#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2885#define DP_PRE_EMPHASIS_MASK (7 << 22)
2886#define DP_PRE_EMPHASIS_SHIFT 22
2887
2888/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02002889#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07002890#define DP_PORT_WIDTH_MASK (7 << 19)
2891
2892/* Mystic DPCD version 1.1 special mode */
2893#define DP_ENHANCED_FRAMING (1 << 18)
2894
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002895/* eDP */
2896#define DP_PLL_FREQ_270MHZ (0 << 16)
2897#define DP_PLL_FREQ_160MHZ (1 << 16)
2898#define DP_PLL_FREQ_MASK (3 << 16)
2899
Keith Packard040d87f2009-05-30 20:42:33 -07002900/** locked once port is enabled */
2901#define DP_PORT_REVERSAL (1 << 15)
2902
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002903/* eDP */
2904#define DP_PLL_ENABLE (1 << 14)
2905
Keith Packard040d87f2009-05-30 20:42:33 -07002906/** sends the clock on lane 15 of the PEG for debug */
2907#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2908
2909#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002910#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002911
2912/** limit RGB values to avoid confusing TVs */
2913#define DP_COLOR_RANGE_16_235 (1 << 8)
2914
2915/** Turn on the audio link */
2916#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2917
2918/** vs and hs sync polarity */
2919#define DP_SYNC_VS_HIGH (1 << 4)
2920#define DP_SYNC_HS_HIGH (1 << 3)
2921
2922/** A fantasy */
2923#define DP_DETECTED (1 << 2)
2924
2925/** The aux channel provides a way to talk to the
2926 * signal sink for DDC etc. Max packet size supported
2927 * is 20 bytes in each direction, hence the 5 fixed
2928 * data registers
2929 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002930#define DPA_AUX_CH_CTL 0x64010
2931#define DPA_AUX_CH_DATA1 0x64014
2932#define DPA_AUX_CH_DATA2 0x64018
2933#define DPA_AUX_CH_DATA3 0x6401c
2934#define DPA_AUX_CH_DATA4 0x64020
2935#define DPA_AUX_CH_DATA5 0x64024
2936
Keith Packard040d87f2009-05-30 20:42:33 -07002937#define DPB_AUX_CH_CTL 0x64110
2938#define DPB_AUX_CH_DATA1 0x64114
2939#define DPB_AUX_CH_DATA2 0x64118
2940#define DPB_AUX_CH_DATA3 0x6411c
2941#define DPB_AUX_CH_DATA4 0x64120
2942#define DPB_AUX_CH_DATA5 0x64124
2943
2944#define DPC_AUX_CH_CTL 0x64210
2945#define DPC_AUX_CH_DATA1 0x64214
2946#define DPC_AUX_CH_DATA2 0x64218
2947#define DPC_AUX_CH_DATA3 0x6421c
2948#define DPC_AUX_CH_DATA4 0x64220
2949#define DPC_AUX_CH_DATA5 0x64224
2950
2951#define DPD_AUX_CH_CTL 0x64310
2952#define DPD_AUX_CH_DATA1 0x64314
2953#define DPD_AUX_CH_DATA2 0x64318
2954#define DPD_AUX_CH_DATA3 0x6431c
2955#define DPD_AUX_CH_DATA4 0x64320
2956#define DPD_AUX_CH_DATA5 0x64324
2957
2958#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2959#define DP_AUX_CH_CTL_DONE (1 << 30)
2960#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2961#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2962#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2963#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2964#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2965#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2966#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2967#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2968#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2969#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2970#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2971#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2972#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2973#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2974#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2975#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2976#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2977#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2978#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2979
2980/*
2981 * Computing GMCH M and N values for the Display Port link
2982 *
2983 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2984 *
2985 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2986 *
2987 * The GMCH value is used internally
2988 *
2989 * bytes_per_pixel is the number of bytes coming out of the plane,
2990 * which is after the LUTs, so we want the bytes for our color format.
2991 * For our current usage, this is always 3, one byte for R, G and B.
2992 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02002993#define _PIPEA_DATA_M_G4X 0x70050
2994#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002995
2996/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03002997#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02002998#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03002999#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003000
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003001#define DATA_LINK_M_N_MASK (0xffffff)
3002#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003003
Daniel Vettere3b95f12013-05-03 11:49:49 +02003004#define _PIPEA_DATA_N_G4X 0x70054
3005#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003006#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3007
3008/*
3009 * Computing Link M and N values for the Display Port link
3010 *
3011 * Link M / N = pixel_clock / ls_clk
3012 *
3013 * (the DP spec calls pixel_clock the 'strm_clk')
3014 *
3015 * The Link value is transmitted in the Main Stream
3016 * Attributes and VB-ID.
3017 */
3018
Daniel Vettere3b95f12013-05-03 11:49:49 +02003019#define _PIPEA_LINK_M_G4X 0x70060
3020#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003021#define PIPEA_DP_LINK_M_MASK (0xffffff)
3022
Daniel Vettere3b95f12013-05-03 11:49:49 +02003023#define _PIPEA_LINK_N_G4X 0x70064
3024#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003025#define PIPEA_DP_LINK_N_MASK (0xffffff)
3026
Daniel Vettere3b95f12013-05-03 11:49:49 +02003027#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3028#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3029#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3030#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003031
Jesse Barnes585fb112008-07-29 11:54:06 -07003032/* Display & cursor control */
3033
3034/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003035#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03003036#define DSL_LINEMASK_GEN2 0x00000fff
3037#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003038#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01003039#define PIPECONF_ENABLE (1<<31)
3040#define PIPECONF_DISABLE 0
3041#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003042#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003043#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003044#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003045#define PIPECONF_SINGLE_WIDE 0
3046#define PIPECONF_PIPE_UNLOCKED 0
3047#define PIPECONF_PIPE_LOCKED (1<<25)
3048#define PIPECONF_PALETTE 0
3049#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003050#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003051#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003052#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003053/* Note that pre-gen3 does not support interlaced display directly. Panel
3054 * fitting must be disabled on pre-ilk for interlaced. */
3055#define PIPECONF_PROGRESSIVE (0 << 21)
3056#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3057#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3058#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3059#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3060/* Ironlake and later have a complete new set of values for interlaced. PFIT
3061 * means panel fitter required, PF means progressive fetch, DBL means power
3062 * saving pixel doubling. */
3063#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3064#define PIPECONF_INTERLACED_ILK (3 << 21)
3065#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3066#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003067#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003068#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003069#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003070#define PIPECONF_BPC_MASK (0x7 << 5)
3071#define PIPECONF_8BPC (0<<5)
3072#define PIPECONF_10BPC (1<<5)
3073#define PIPECONF_6BPC (2<<5)
3074#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003075#define PIPECONF_DITHER_EN (1<<4)
3076#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3077#define PIPECONF_DITHER_TYPE_SP (0<<2)
3078#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3079#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3080#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003081#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003082#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003083#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003084#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3085#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3086#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003087#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003088#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3089#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3090#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3091#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003092#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003093#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3094#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3095#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3096#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3097#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3098#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003099#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003100#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003101#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003102#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003103#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3104#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3105#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003106#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003107#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3108#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3109#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3110#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3111#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3112#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3113#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3114#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3115#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3116#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3117#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3118
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003119#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02003120#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003121#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3122#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3123#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3124#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003125
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003126#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003127#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003128#define PIPEB_HLINE_INT_EN (1<<28)
3129#define PIPEB_VBLANK_INT_EN (1<<27)
3130#define SPRITED_FLIPDONE_INT_EN (1<<26)
3131#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3132#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003133#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003134#define PIPEA_HLINE_INT_EN (1<<20)
3135#define PIPEA_VBLANK_INT_EN (1<<19)
3136#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3137#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3138#define PLANEA_FLIPDONE_INT_EN (1<<16)
3139
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003140#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003141#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3142#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3143#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3144#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3145#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3146#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3147#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3148#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3149#define DPINVGTT_EN_MASK 0xff0000
3150#define CURSORB_INVALID_GTT_STATUS (1<<7)
3151#define CURSORA_INVALID_GTT_STATUS (1<<6)
3152#define SPRITED_INVALID_GTT_STATUS (1<<5)
3153#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3154#define PLANEB_INVALID_GTT_STATUS (1<<3)
3155#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3156#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3157#define PLANEA_INVALID_GTT_STATUS (1<<0)
3158#define DPINVGTT_STATUS_MASK 0xff
3159
Jesse Barnes585fb112008-07-29 11:54:06 -07003160#define DSPARB 0x70030
3161#define DSPARB_CSTART_MASK (0x7f << 7)
3162#define DSPARB_CSTART_SHIFT 7
3163#define DSPARB_BSTART_MASK (0x7f)
3164#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003165#define DSPARB_BEND_SHIFT 9 /* on 855 */
3166#define DSPARB_AEND_SHIFT 0
3167
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003168#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003169#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003170#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003171#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003172#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003173#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003174#define DSPFW_PLANEB_MASK (0x7f<<8)
3175#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003176#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003177#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003178#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003179#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003180#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003181#define DSPFW_HPLL_SR_EN (1<<31)
3182#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003183#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003184#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3185#define DSPFW_HPLL_CURSOR_SHIFT 16
3186#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3187#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08003188#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3189#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003190
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003191/* drain latency register values*/
3192#define DRAIN_LATENCY_PRECISION_32 32
3193#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003194#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003195#define DDL_CURSORA_PRECISION_32 (1<<31)
3196#define DDL_CURSORA_PRECISION_16 (0<<31)
3197#define DDL_CURSORA_SHIFT 24
3198#define DDL_PLANEA_PRECISION_32 (1<<7)
3199#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003200#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003201#define DDL_CURSORB_PRECISION_32 (1<<31)
3202#define DDL_CURSORB_PRECISION_16 (0<<31)
3203#define DDL_CURSORB_SHIFT 24
3204#define DDL_PLANEB_PRECISION_32 (1<<7)
3205#define DDL_PLANEB_PRECISION_16 (0<<7)
3206
Shaohua Li7662c8b2009-06-26 11:23:55 +08003207/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003208#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003209#define I915_FIFO_LINE_SIZE 64
3210#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003211
Jesse Barnesceb04242012-03-28 13:39:22 -07003212#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003213#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003214#define I965_FIFO_SIZE 512
3215#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003216#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003217#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003218#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003219
Jesse Barnesceb04242012-03-28 13:39:22 -07003220#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003221#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003222#define I915_MAX_WM 0x3f
3223
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003224#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3225#define PINEVIEW_FIFO_LINE_SIZE 64
3226#define PINEVIEW_MAX_WM 0x1ff
3227#define PINEVIEW_DFT_WM 0x3f
3228#define PINEVIEW_DFT_HPLLOFF_WM 0
3229#define PINEVIEW_GUARD_WM 10
3230#define PINEVIEW_CURSOR_FIFO 64
3231#define PINEVIEW_CURSOR_MAX_WM 0x3f
3232#define PINEVIEW_CURSOR_DFT_WM 0
3233#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003234
Jesse Barnesceb04242012-03-28 13:39:22 -07003235#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003236#define I965_CURSOR_FIFO 64
3237#define I965_CURSOR_MAX_WM 32
3238#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003239
3240/* define the Watermark register on Ironlake */
3241#define WM0_PIPEA_ILK 0x45100
3242#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3243#define WM0_PIPE_PLANE_SHIFT 16
3244#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3245#define WM0_PIPE_SPRITE_SHIFT 8
3246#define WM0_PIPE_CURSOR_MASK (0x1f)
3247
3248#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003249#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003250#define WM1_LP_ILK 0x45108
3251#define WM1_LP_SR_EN (1<<31)
3252#define WM1_LP_LATENCY_SHIFT 24
3253#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003254#define WM1_LP_FBC_MASK (0xf<<20)
3255#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003256#define WM1_LP_SR_MASK (0x1ff<<8)
3257#define WM1_LP_SR_SHIFT 8
3258#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003259#define WM2_LP_ILK 0x4510c
3260#define WM2_LP_EN (1<<31)
3261#define WM3_LP_ILK 0x45110
3262#define WM3_LP_EN (1<<31)
3263#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003264#define WM2S_LP_IVB 0x45124
3265#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003266#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003267
Paulo Zanonicca32e92013-05-31 11:45:06 -03003268#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3269 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3270 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3271
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003272/* Memory latency timer register */
3273#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003274#define MLTR_WM1_SHIFT 0
3275#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003276/* the unit of memory self-refresh latency time is 0.5us */
3277#define ILK_SRLT_MASK 0x3f
3278
3279/* define the fifo size on Ironlake */
3280#define ILK_DISPLAY_FIFO 128
3281#define ILK_DISPLAY_MAXWM 64
3282#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08003283#define ILK_CURSOR_FIFO 32
3284#define ILK_CURSOR_MAXWM 16
3285#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003286
3287#define ILK_DISPLAY_SR_FIFO 512
3288#define ILK_DISPLAY_MAX_SRWM 0x1ff
3289#define ILK_DISPLAY_DFT_SRWM 0x3f
3290#define ILK_CURSOR_SR_FIFO 64
3291#define ILK_CURSOR_MAX_SRWM 0x3f
3292#define ILK_CURSOR_DFT_SRWM 8
3293
3294#define ILK_FIFO_LINE_SIZE 64
3295
Yuanhan Liu13982612010-12-15 15:42:31 +08003296/* define the WM info on Sandybridge */
3297#define SNB_DISPLAY_FIFO 128
3298#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3299#define SNB_DISPLAY_DFTWM 8
3300#define SNB_CURSOR_FIFO 32
3301#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3302#define SNB_CURSOR_DFTWM 8
3303
3304#define SNB_DISPLAY_SR_FIFO 512
3305#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3306#define SNB_DISPLAY_DFT_SRWM 0x3f
3307#define SNB_CURSOR_SR_FIFO 64
3308#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3309#define SNB_CURSOR_DFT_SRWM 8
3310
3311#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3312
3313#define SNB_FIFO_LINE_SIZE 64
3314
3315
3316/* the address where we get all kinds of latency value */
3317#define SSKPD 0x5d10
3318#define SSKPD_WM_MASK 0x3f
3319#define SSKPD_WM0_SHIFT 0
3320#define SSKPD_WM1_SHIFT 8
3321#define SSKPD_WM2_SHIFT 16
3322#define SSKPD_WM3_SHIFT 24
3323
Jesse Barnes585fb112008-07-29 11:54:06 -07003324/*
3325 * The two pipe frame counter registers are not synchronized, so
3326 * reading a stable value is somewhat tricky. The following code
3327 * should work:
3328 *
3329 * do {
3330 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3331 * PIPE_FRAME_HIGH_SHIFT;
3332 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3333 * PIPE_FRAME_LOW_SHIFT);
3334 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3335 * PIPE_FRAME_HIGH_SHIFT);
3336 * } while (high1 != high2);
3337 * frame = (high1 << 8) | low1;
3338 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003339#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07003340#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3341#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003342#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07003343#define PIPE_FRAME_LOW_MASK 0xff000000
3344#define PIPE_FRAME_LOW_SHIFT 24
3345#define PIPE_PIXEL_MASK 0x00ffffff
3346#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003347/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003348#define _PIPEA_FRMCOUNT_GM45 0x70040
3349#define _PIPEA_FLIPCOUNT_GM45 0x70044
3350#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003351
3352/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003353#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003354/* Old style CUR*CNTR flags (desktop 8xx) */
3355#define CURSOR_ENABLE 0x80000000
3356#define CURSOR_GAMMA_ENABLE 0x40000000
3357#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003358#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003359#define CURSOR_FORMAT_SHIFT 24
3360#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3361#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3362#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3363#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3364#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3365#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3366/* New style CUR*CNTR flags */
3367#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003368#define CURSOR_MODE_DISABLE 0x00
3369#define CURSOR_MODE_64_32B_AX 0x07
3370#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003371#define MCURSOR_PIPE_SELECT (1 << 28)
3372#define MCURSOR_PIPE_A 0x00
3373#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003374#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003375#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003376#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3377#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003378#define CURSOR_POS_MASK 0x007FF
3379#define CURSOR_POS_SIGN 0x8000
3380#define CURSOR_X_SHIFT 0
3381#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003382#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003383#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3384#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3385#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003386
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003387#define _CURBCNTR_IVB 0x71080
3388#define _CURBBASE_IVB 0x71084
3389#define _CURBPOS_IVB 0x71088
3390
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003391#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3392#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3393#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003394
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003395#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3396#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3397#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3398
Jesse Barnes585fb112008-07-29 11:54:06 -07003399/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003400#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003401#define DISPLAY_PLANE_ENABLE (1<<31)
3402#define DISPLAY_PLANE_DISABLE 0
3403#define DISPPLANE_GAMMA_ENABLE (1<<30)
3404#define DISPPLANE_GAMMA_DISABLE 0
3405#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003406#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003407#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003408#define DISPPLANE_BGRA555 (0x3<<26)
3409#define DISPPLANE_BGRX555 (0x4<<26)
3410#define DISPPLANE_BGRX565 (0x5<<26)
3411#define DISPPLANE_BGRX888 (0x6<<26)
3412#define DISPPLANE_BGRA888 (0x7<<26)
3413#define DISPPLANE_RGBX101010 (0x8<<26)
3414#define DISPPLANE_RGBA101010 (0x9<<26)
3415#define DISPPLANE_BGRX101010 (0xa<<26)
3416#define DISPPLANE_RGBX161616 (0xc<<26)
3417#define DISPPLANE_RGBX888 (0xe<<26)
3418#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003419#define DISPPLANE_STEREO_ENABLE (1<<25)
3420#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003421#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003422#define DISPPLANE_SEL_PIPE_SHIFT 24
3423#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003424#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003425#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003426#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3427#define DISPPLANE_SRC_KEY_DISABLE 0
3428#define DISPPLANE_LINE_DOUBLE (1<<20)
3429#define DISPPLANE_NO_LINE_DOUBLE 0
3430#define DISPPLANE_STEREO_POLARITY_FIRST 0
3431#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003432#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003433#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003434#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3435#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3436#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3437#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3438#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3439#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3440#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3441#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003442
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003443#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3444#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3445#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3446#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3447#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3448#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3449#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003450#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003451#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003452#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003453
Armin Reese446f2542012-03-30 16:20:16 -07003454/* Display/Sprite base address macros */
3455#define DISP_BASEADDR_MASK (0xfffff000)
3456#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3457#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3458#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003459 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003460
Jesse Barnes585fb112008-07-29 11:54:06 -07003461/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003462#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3463#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3464#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3465#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3466#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3467#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3468#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3469#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3470#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3471#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3472#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3473#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3474#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003475
3476/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003477#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3478#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3479#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3480#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3481#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003482#define _PIPEB_FRMCOUNT_GM45 0x71040
3483#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003484
Jesse Barnes585fb112008-07-29 11:54:06 -07003485
3486/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003487#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003488#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3489#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3490#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3491#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003492#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3493#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3494#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3495#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3496#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3497#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3498#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3499#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003500
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003501/* Sprite A control */
3502#define _DVSACNTR 0x72180
3503#define DVS_ENABLE (1<<31)
3504#define DVS_GAMMA_ENABLE (1<<30)
3505#define DVS_PIXFORMAT_MASK (3<<25)
3506#define DVS_FORMAT_YUV422 (0<<25)
3507#define DVS_FORMAT_RGBX101010 (1<<25)
3508#define DVS_FORMAT_RGBX888 (2<<25)
3509#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003510#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003511#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003512#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003513#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3514#define DVS_YUV_ORDER_YUYV (0<<16)
3515#define DVS_YUV_ORDER_UYVY (1<<16)
3516#define DVS_YUV_ORDER_YVYU (2<<16)
3517#define DVS_YUV_ORDER_VYUY (3<<16)
3518#define DVS_DEST_KEY (1<<2)
3519#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3520#define DVS_TILED (1<<10)
3521#define _DVSALINOFF 0x72184
3522#define _DVSASTRIDE 0x72188
3523#define _DVSAPOS 0x7218c
3524#define _DVSASIZE 0x72190
3525#define _DVSAKEYVAL 0x72194
3526#define _DVSAKEYMSK 0x72198
3527#define _DVSASURF 0x7219c
3528#define _DVSAKEYMAXVAL 0x721a0
3529#define _DVSATILEOFF 0x721a4
3530#define _DVSASURFLIVE 0x721ac
3531#define _DVSASCALE 0x72204
3532#define DVS_SCALE_ENABLE (1<<31)
3533#define DVS_FILTER_MASK (3<<29)
3534#define DVS_FILTER_MEDIUM (0<<29)
3535#define DVS_FILTER_ENHANCING (1<<29)
3536#define DVS_FILTER_SOFTENING (2<<29)
3537#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3538#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3539#define _DVSAGAMC 0x72300
3540
3541#define _DVSBCNTR 0x73180
3542#define _DVSBLINOFF 0x73184
3543#define _DVSBSTRIDE 0x73188
3544#define _DVSBPOS 0x7318c
3545#define _DVSBSIZE 0x73190
3546#define _DVSBKEYVAL 0x73194
3547#define _DVSBKEYMSK 0x73198
3548#define _DVSBSURF 0x7319c
3549#define _DVSBKEYMAXVAL 0x731a0
3550#define _DVSBTILEOFF 0x731a4
3551#define _DVSBSURFLIVE 0x731ac
3552#define _DVSBSCALE 0x73204
3553#define _DVSBGAMC 0x73300
3554
3555#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3556#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3557#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3558#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3559#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003560#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003561#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3562#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3563#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003564#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3565#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003566#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003567
3568#define _SPRA_CTL 0x70280
3569#define SPRITE_ENABLE (1<<31)
3570#define SPRITE_GAMMA_ENABLE (1<<30)
3571#define SPRITE_PIXFORMAT_MASK (7<<25)
3572#define SPRITE_FORMAT_YUV422 (0<<25)
3573#define SPRITE_FORMAT_RGBX101010 (1<<25)
3574#define SPRITE_FORMAT_RGBX888 (2<<25)
3575#define SPRITE_FORMAT_RGBX161616 (3<<25)
3576#define SPRITE_FORMAT_YUV444 (4<<25)
3577#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003578#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003579#define SPRITE_SOURCE_KEY (1<<22)
3580#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3581#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3582#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3583#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3584#define SPRITE_YUV_ORDER_YUYV (0<<16)
3585#define SPRITE_YUV_ORDER_UYVY (1<<16)
3586#define SPRITE_YUV_ORDER_YVYU (2<<16)
3587#define SPRITE_YUV_ORDER_VYUY (3<<16)
3588#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3589#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3590#define SPRITE_TILED (1<<10)
3591#define SPRITE_DEST_KEY (1<<2)
3592#define _SPRA_LINOFF 0x70284
3593#define _SPRA_STRIDE 0x70288
3594#define _SPRA_POS 0x7028c
3595#define _SPRA_SIZE 0x70290
3596#define _SPRA_KEYVAL 0x70294
3597#define _SPRA_KEYMSK 0x70298
3598#define _SPRA_SURF 0x7029c
3599#define _SPRA_KEYMAX 0x702a0
3600#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003601#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003602#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003603#define _SPRA_SCALE 0x70304
3604#define SPRITE_SCALE_ENABLE (1<<31)
3605#define SPRITE_FILTER_MASK (3<<29)
3606#define SPRITE_FILTER_MEDIUM (0<<29)
3607#define SPRITE_FILTER_ENHANCING (1<<29)
3608#define SPRITE_FILTER_SOFTENING (2<<29)
3609#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3610#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3611#define _SPRA_GAMC 0x70400
3612
3613#define _SPRB_CTL 0x71280
3614#define _SPRB_LINOFF 0x71284
3615#define _SPRB_STRIDE 0x71288
3616#define _SPRB_POS 0x7128c
3617#define _SPRB_SIZE 0x71290
3618#define _SPRB_KEYVAL 0x71294
3619#define _SPRB_KEYMSK 0x71298
3620#define _SPRB_SURF 0x7129c
3621#define _SPRB_KEYMAX 0x712a0
3622#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003623#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003624#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003625#define _SPRB_SCALE 0x71304
3626#define _SPRB_GAMC 0x71400
3627
3628#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3629#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3630#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3631#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3632#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3633#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3634#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3635#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3636#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3637#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003638#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003639#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3640#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003641#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003642
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003643#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003644#define SP_ENABLE (1<<31)
3645#define SP_GEAMMA_ENABLE (1<<30)
3646#define SP_PIXFORMAT_MASK (0xf<<26)
3647#define SP_FORMAT_YUV422 (0<<26)
3648#define SP_FORMAT_BGR565 (5<<26)
3649#define SP_FORMAT_BGRX8888 (6<<26)
3650#define SP_FORMAT_BGRA8888 (7<<26)
3651#define SP_FORMAT_RGBX1010102 (8<<26)
3652#define SP_FORMAT_RGBA1010102 (9<<26)
3653#define SP_FORMAT_RGBX8888 (0xe<<26)
3654#define SP_FORMAT_RGBA8888 (0xf<<26)
3655#define SP_SOURCE_KEY (1<<22)
3656#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3657#define SP_YUV_ORDER_YUYV (0<<16)
3658#define SP_YUV_ORDER_UYVY (1<<16)
3659#define SP_YUV_ORDER_YVYU (2<<16)
3660#define SP_YUV_ORDER_VYUY (3<<16)
3661#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003662#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3663#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3664#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3665#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3666#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3667#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3668#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3669#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3670#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3671#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3672#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003673
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003674#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3675#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3676#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3677#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3678#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3679#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3680#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3681#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3682#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3683#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3684#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3685#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003686
3687#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3688#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3689#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3690#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3691#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3692#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3693#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3694#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3695#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3696#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3697#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3698#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3699
Jesse Barnes585fb112008-07-29 11:54:06 -07003700/* VBIOS regs */
3701#define VGACNTRL 0x71400
3702# define VGA_DISP_DISABLE (1 << 31)
3703# define VGA_2X_MODE (1 << 30)
3704# define VGA_PIPE_B_SELECT (1 << 29)
3705
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003706#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3707
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003708/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003709
3710#define CPU_VGACNTRL 0x41000
3711
3712#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3713#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3714#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3715#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3716#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3717#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3718#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3719#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3720#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3721
3722/* refresh rate hardware control */
3723#define RR_HW_CTL 0x45300
3724#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3725#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3726
3727#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003728#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003729#define FDI_PLL_BIOS_1 0x46004
3730#define FDI_PLL_BIOS_2 0x46008
3731#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3732#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3733#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3734
Eric Anholt8956c8b2010-03-18 13:21:14 -07003735#define PCH_3DCGDIS0 0x46020
3736# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3737# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3738
Eric Anholt06f37752010-12-14 10:06:46 -08003739#define PCH_3DCGDIS1 0x46024
3740# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3741
Zhenyu Wangb9055052009-06-05 15:38:38 +08003742#define FDI_PLL_FREQ_CTL 0x46030
3743#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3744#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3745#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3746
3747
Ville Syrjäläaab17132013-01-24 15:29:32 +02003748#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Chris Wilson5eddb702010-09-11 13:48:45 +01003749#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003750#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003751#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003752
Ville Syrjäläaab17132013-01-24 15:29:32 +02003753#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003754#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003755#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003756#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003757
Ville Syrjäläaab17132013-01-24 15:29:32 +02003758#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003759#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003760#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003761#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003762
Ville Syrjäläaab17132013-01-24 15:29:32 +02003763#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003764#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003765#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003766#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003767
3768/* PIPEB timing regs are same start from 0x61000 */
3769
Ville Syrjäläaab17132013-01-24 15:29:32 +02003770#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3771#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003772
Ville Syrjäläaab17132013-01-24 15:29:32 +02003773#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3774#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003775
Ville Syrjäläaab17132013-01-24 15:29:32 +02003776#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3777#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003778
Ville Syrjäläaab17132013-01-24 15:29:32 +02003779#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3780#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003781
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003782#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3783#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3784#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3785#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3786#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3787#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3788#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3789#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003790
3791/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003792/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3793#define _PFA_CTL_1 0x68080
3794#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003795#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003796#define PF_PIPE_SEL_MASK_IVB (3<<29)
3797#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003798#define PF_FILTER_MASK (3<<23)
3799#define PF_FILTER_PROGRAMMED (0<<23)
3800#define PF_FILTER_MED_3x3 (1<<23)
3801#define PF_FILTER_EDGE_ENHANCE (2<<23)
3802#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003803#define _PFA_WIN_SZ 0x68074
3804#define _PFB_WIN_SZ 0x68874
3805#define _PFA_WIN_POS 0x68070
3806#define _PFB_WIN_POS 0x68870
3807#define _PFA_VSCALE 0x68084
3808#define _PFB_VSCALE 0x68884
3809#define _PFA_HSCALE 0x68090
3810#define _PFB_HSCALE 0x68890
3811
3812#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3813#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3814#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3815#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3816#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003817
3818/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003819#define _LGC_PALETTE_A 0x4a000
3820#define _LGC_PALETTE_B 0x4a800
3821#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003822
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003823#define _GAMMA_MODE_A 0x4a480
3824#define _GAMMA_MODE_B 0x4ac80
3825#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3826#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02003827#define GAMMA_MODE_MODE_8BIT (0 << 0)
3828#define GAMMA_MODE_MODE_10BIT (1 << 0)
3829#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003830#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3831
Zhenyu Wangb9055052009-06-05 15:38:38 +08003832/* interrupts */
3833#define DE_MASTER_IRQ_CONTROL (1 << 31)
3834#define DE_SPRITEB_FLIP_DONE (1 << 29)
3835#define DE_SPRITEA_FLIP_DONE (1 << 28)
3836#define DE_PLANEB_FLIP_DONE (1 << 27)
3837#define DE_PLANEA_FLIP_DONE (1 << 26)
3838#define DE_PCU_EVENT (1 << 25)
3839#define DE_GTT_FAULT (1 << 24)
3840#define DE_POISON (1 << 23)
3841#define DE_PERFORM_COUNTER (1 << 22)
3842#define DE_PCH_EVENT (1 << 21)
3843#define DE_AUX_CHANNEL_A (1 << 20)
3844#define DE_DP_A_HOTPLUG (1 << 19)
3845#define DE_GSE (1 << 18)
3846#define DE_PIPEB_VBLANK (1 << 15)
3847#define DE_PIPEB_EVEN_FIELD (1 << 14)
3848#define DE_PIPEB_ODD_FIELD (1 << 13)
3849#define DE_PIPEB_LINE_COMPARE (1 << 12)
3850#define DE_PIPEB_VSYNC (1 << 11)
3851#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3852#define DE_PIPEA_VBLANK (1 << 7)
3853#define DE_PIPEA_EVEN_FIELD (1 << 6)
3854#define DE_PIPEA_ODD_FIELD (1 << 5)
3855#define DE_PIPEA_LINE_COMPARE (1 << 4)
3856#define DE_PIPEA_VSYNC (1 << 3)
3857#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3858
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003859/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03003860#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003861#define DE_GSE_IVB (1<<29)
3862#define DE_PCH_EVENT_IVB (1<<28)
3863#define DE_DP_A_HOTPLUG_IVB (1<<27)
3864#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003865#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3866#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3867#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003868#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003869#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003870#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003871#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3872#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003873#define DE_PIPEA_VBLANK_IVB (1<<0)
3874
Paulo Zanonib5184212013-07-12 20:00:08 -03003875#define DE_PIPE_VBLANK_ILK(pipe) (1 << ((pipe * 8) + 7))
3876#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
3877
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003878#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3879#define MASTER_INTERRUPT_ENABLE (1<<31)
3880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003881#define DEISR 0x44000
3882#define DEIMR 0x44004
3883#define DEIIR 0x44008
3884#define DEIER 0x4400c
3885
Zhenyu Wangb9055052009-06-05 15:38:38 +08003886#define GTISR 0x44010
3887#define GTIMR 0x44014
3888#define GTIIR 0x44018
3889#define GTIER 0x4401c
3890
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003891#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003892/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3893#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003894#define ILK_DPARB_GATE (1<<22)
3895#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003896#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3897#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3898#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3899#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3900#define ILK_HDCP_DISABLE (1<<25)
3901#define ILK_eDP_A_DISABLE (1<<24)
3902#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003903
Damien Lespiau231e54f2012-10-19 17:55:41 +01003904#define ILK_DSPCLK_GATE_D 0x42020
3905#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3906#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3907#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3908#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3909#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003910
Eric Anholt116ac8d2011-12-21 10:31:09 -08003911#define IVB_CHICKEN3 0x4200c
3912# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3913# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3914
Paulo Zanoni90a88642013-05-03 17:23:45 -03003915#define CHICKEN_PAR1_1 0x42080
3916#define FORCE_ARB_IDLE_PLANES (1 << 14)
3917
Zhenyu Wang553bd142009-09-02 10:57:52 +08003918#define DISP_ARB_CTL 0x45000
3919#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003920#define DISP_FBC_WM_DIS (1<<15)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07003921#define GEN7_MSG_CTL 0x45010
3922#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3923#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003924
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003925/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003926#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3927# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3928
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003929#define GEN7_L3CNTLREG1 0xB01C
3930#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003931#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003932
3933#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3934#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3935
Jesse Barnes61939d92012-10-02 17:43:38 -05003936#define GEN7_L3SQCREG4 0xb034
3937#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3938
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003939/* WaCatErrorRejectionIssue */
3940#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3941#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3942
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003943#define HSW_FUSE_STRAP 0x42014
3944#define HSW_CDCLK_LIMIT (1 << 24)
3945
Zhenyu Wangb9055052009-06-05 15:38:38 +08003946/* PCH */
3947
Adam Jackson23e81d62012-06-06 15:45:44 -04003948/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003949#define SDE_AUDIO_POWER_D (1 << 27)
3950#define SDE_AUDIO_POWER_C (1 << 26)
3951#define SDE_AUDIO_POWER_B (1 << 25)
3952#define SDE_AUDIO_POWER_SHIFT (25)
3953#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3954#define SDE_GMBUS (1 << 24)
3955#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3956#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3957#define SDE_AUDIO_HDCP_MASK (3 << 22)
3958#define SDE_AUDIO_TRANSB (1 << 21)
3959#define SDE_AUDIO_TRANSA (1 << 20)
3960#define SDE_AUDIO_TRANS_MASK (3 << 20)
3961#define SDE_POISON (1 << 19)
3962/* 18 reserved */
3963#define SDE_FDI_RXB (1 << 17)
3964#define SDE_FDI_RXA (1 << 16)
3965#define SDE_FDI_MASK (3 << 16)
3966#define SDE_AUXD (1 << 15)
3967#define SDE_AUXC (1 << 14)
3968#define SDE_AUXB (1 << 13)
3969#define SDE_AUX_MASK (7 << 13)
3970/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003971#define SDE_CRT_HOTPLUG (1 << 11)
3972#define SDE_PORTD_HOTPLUG (1 << 10)
3973#define SDE_PORTC_HOTPLUG (1 << 9)
3974#define SDE_PORTB_HOTPLUG (1 << 8)
3975#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003976#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3977 SDE_SDVOB_HOTPLUG | \
3978 SDE_PORTB_HOTPLUG | \
3979 SDE_PORTC_HOTPLUG | \
3980 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08003981#define SDE_TRANSB_CRC_DONE (1 << 5)
3982#define SDE_TRANSB_CRC_ERR (1 << 4)
3983#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3984#define SDE_TRANSA_CRC_DONE (1 << 2)
3985#define SDE_TRANSA_CRC_ERR (1 << 1)
3986#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3987#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003988
3989/* south display engine interrupt: CPT/PPT */
3990#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3991#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3992#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3993#define SDE_AUDIO_POWER_SHIFT_CPT 29
3994#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3995#define SDE_AUXD_CPT (1 << 27)
3996#define SDE_AUXC_CPT (1 << 26)
3997#define SDE_AUXB_CPT (1 << 25)
3998#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003999#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4000#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4001#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004002#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004003#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004004#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004005 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004006 SDE_PORTD_HOTPLUG_CPT | \
4007 SDE_PORTC_HOTPLUG_CPT | \
4008 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004009#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004010#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004011#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4012#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4013#define SDE_FDI_RXC_CPT (1 << 8)
4014#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4015#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4016#define SDE_FDI_RXB_CPT (1 << 4)
4017#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4018#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4019#define SDE_FDI_RXA_CPT (1 << 0)
4020#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4021 SDE_AUDIO_CP_REQ_B_CPT | \
4022 SDE_AUDIO_CP_REQ_A_CPT)
4023#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4024 SDE_AUDIO_CP_CHG_B_CPT | \
4025 SDE_AUDIO_CP_CHG_A_CPT)
4026#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4027 SDE_FDI_RXB_CPT | \
4028 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004029
4030#define SDEISR 0xc4000
4031#define SDEIMR 0xc4004
4032#define SDEIIR 0xc4008
4033#define SDEIER 0xc400c
4034
Paulo Zanoni86642812013-04-12 17:57:57 -03004035#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004036#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004037#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4038#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4039#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004040#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004041
Zhenyu Wangb9055052009-06-05 15:38:38 +08004042/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004043#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004044#define PORTD_HOTPLUG_ENABLE (1 << 20)
4045#define PORTD_PULSE_DURATION_2ms (0)
4046#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4047#define PORTD_PULSE_DURATION_6ms (2 << 18)
4048#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004049#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004050#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4051#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4052#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4053#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004054#define PORTC_HOTPLUG_ENABLE (1 << 12)
4055#define PORTC_PULSE_DURATION_2ms (0)
4056#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4057#define PORTC_PULSE_DURATION_6ms (2 << 10)
4058#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004059#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004060#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4061#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4062#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4063#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004064#define PORTB_HOTPLUG_ENABLE (1 << 4)
4065#define PORTB_PULSE_DURATION_2ms (0)
4066#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4067#define PORTB_PULSE_DURATION_6ms (2 << 2)
4068#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004069#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004070#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4071#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4072#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4073#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004074
4075#define PCH_GPIOA 0xc5010
4076#define PCH_GPIOB 0xc5014
4077#define PCH_GPIOC 0xc5018
4078#define PCH_GPIOD 0xc501c
4079#define PCH_GPIOE 0xc5020
4080#define PCH_GPIOF 0xc5024
4081
Eric Anholtf0217c42009-12-01 11:56:30 -08004082#define PCH_GMBUS0 0xc5100
4083#define PCH_GMBUS1 0xc5104
4084#define PCH_GMBUS2 0xc5108
4085#define PCH_GMBUS3 0xc510c
4086#define PCH_GMBUS4 0xc5110
4087#define PCH_GMBUS5 0xc5120
4088
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004089#define _PCH_DPLL_A 0xc6014
4090#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004091#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004092
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004093#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004094#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004095#define _PCH_FPA1 0xc6044
4096#define _PCH_FPB0 0xc6048
4097#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004098#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4099#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004100
4101#define PCH_DPLL_TEST 0xc606c
4102
4103#define PCH_DREF_CONTROL 0xC6200
4104#define DREF_CONTROL_MASK 0x7fc3
4105#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4106#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4107#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4108#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4109#define DREF_SSC_SOURCE_DISABLE (0<<11)
4110#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004111#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004112#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4113#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4114#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004115#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004116#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4117#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004118#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004119#define DREF_SSC4_DOWNSPREAD (0<<6)
4120#define DREF_SSC4_CENTERSPREAD (1<<6)
4121#define DREF_SSC1_DISABLE (0<<1)
4122#define DREF_SSC1_ENABLE (1<<1)
4123#define DREF_SSC4_DISABLE (0)
4124#define DREF_SSC4_ENABLE (1)
4125
4126#define PCH_RAWCLK_FREQ 0xc6204
4127#define FDL_TP1_TIMER_SHIFT 12
4128#define FDL_TP1_TIMER_MASK (3<<12)
4129#define FDL_TP2_TIMER_SHIFT 10
4130#define FDL_TP2_TIMER_MASK (3<<10)
4131#define RAWCLK_FREQ_MASK 0x3ff
4132
4133#define PCH_DPLL_TMR_CFG 0xc6208
4134
4135#define PCH_SSC4_PARMS 0xc6210
4136#define PCH_SSC4_AUX_PARMS 0xc6214
4137
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004138#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004139#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4140#define TRANS_DPLLA_SEL(pipe) 0
4141#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004142
Zhenyu Wangb9055052009-06-05 15:38:38 +08004143/* transcoder */
4144
Daniel Vetter275f01b22013-05-03 11:49:47 +02004145#define _PCH_TRANS_HTOTAL_A 0xe0000
4146#define TRANS_HTOTAL_SHIFT 16
4147#define TRANS_HACTIVE_SHIFT 0
4148#define _PCH_TRANS_HBLANK_A 0xe0004
4149#define TRANS_HBLANK_END_SHIFT 16
4150#define TRANS_HBLANK_START_SHIFT 0
4151#define _PCH_TRANS_HSYNC_A 0xe0008
4152#define TRANS_HSYNC_END_SHIFT 16
4153#define TRANS_HSYNC_START_SHIFT 0
4154#define _PCH_TRANS_VTOTAL_A 0xe000c
4155#define TRANS_VTOTAL_SHIFT 16
4156#define TRANS_VACTIVE_SHIFT 0
4157#define _PCH_TRANS_VBLANK_A 0xe0010
4158#define TRANS_VBLANK_END_SHIFT 16
4159#define TRANS_VBLANK_START_SHIFT 0
4160#define _PCH_TRANS_VSYNC_A 0xe0014
4161#define TRANS_VSYNC_END_SHIFT 16
4162#define TRANS_VSYNC_START_SHIFT 0
4163#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004164
Daniel Vettere3b95f12013-05-03 11:49:49 +02004165#define _PCH_TRANSA_DATA_M1 0xe0030
4166#define _PCH_TRANSA_DATA_N1 0xe0034
4167#define _PCH_TRANSA_DATA_M2 0xe0038
4168#define _PCH_TRANSA_DATA_N2 0xe003c
4169#define _PCH_TRANSA_LINK_M1 0xe0040
4170#define _PCH_TRANSA_LINK_N1 0xe0044
4171#define _PCH_TRANSA_LINK_M2 0xe0048
4172#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004173
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004174/* Per-transcoder DIP controls */
4175
4176#define _VIDEO_DIP_CTL_A 0xe0200
4177#define _VIDEO_DIP_DATA_A 0xe0208
4178#define _VIDEO_DIP_GCP_A 0xe0210
4179
4180#define _VIDEO_DIP_CTL_B 0xe1200
4181#define _VIDEO_DIP_DATA_B 0xe1208
4182#define _VIDEO_DIP_GCP_B 0xe1210
4183
4184#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4185#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4186#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4187
Ville Syrjäläb9064872013-01-24 15:29:31 +02004188#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4189#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4190#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004191
Ville Syrjäläb9064872013-01-24 15:29:31 +02004192#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4193#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4194#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004195
4196#define VLV_TVIDEO_DIP_CTL(pipe) \
4197 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4198#define VLV_TVIDEO_DIP_DATA(pipe) \
4199 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4200#define VLV_TVIDEO_DIP_GCP(pipe) \
4201 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4202
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004203/* Haswell DIP controls */
4204#define HSW_VIDEO_DIP_CTL_A 0x60200
4205#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4206#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4207#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4208#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4209#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4210#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4211#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4212#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4213#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4214#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4215#define HSW_VIDEO_DIP_GCP_A 0x60210
4216
4217#define HSW_VIDEO_DIP_CTL_B 0x61200
4218#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4219#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4220#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4221#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4222#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4223#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4224#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4225#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4226#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4227#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4228#define HSW_VIDEO_DIP_GCP_B 0x61210
4229
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004230#define HSW_TVIDEO_DIP_CTL(trans) \
4231 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4232#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4233 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004234#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4235 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004236#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4237 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4238#define HSW_TVIDEO_DIP_GCP(trans) \
4239 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4240#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4241 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004242
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004243#define HSW_STEREO_3D_CTL_A 0x70020
4244#define S3D_ENABLE (1<<31)
4245#define HSW_STEREO_3D_CTL_B 0x71020
4246
4247#define HSW_STEREO_3D_CTL(trans) \
4248 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4249
Daniel Vetter275f01b22013-05-03 11:49:47 +02004250#define _PCH_TRANS_HTOTAL_B 0xe1000
4251#define _PCH_TRANS_HBLANK_B 0xe1004
4252#define _PCH_TRANS_HSYNC_B 0xe1008
4253#define _PCH_TRANS_VTOTAL_B 0xe100c
4254#define _PCH_TRANS_VBLANK_B 0xe1010
4255#define _PCH_TRANS_VSYNC_B 0xe1014
4256#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004257
Daniel Vetter275f01b22013-05-03 11:49:47 +02004258#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4259#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4260#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4261#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4262#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4263#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4264#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4265 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004266
Daniel Vettere3b95f12013-05-03 11:49:49 +02004267#define _PCH_TRANSB_DATA_M1 0xe1030
4268#define _PCH_TRANSB_DATA_N1 0xe1034
4269#define _PCH_TRANSB_DATA_M2 0xe1038
4270#define _PCH_TRANSB_DATA_N2 0xe103c
4271#define _PCH_TRANSB_LINK_M1 0xe1040
4272#define _PCH_TRANSB_LINK_N1 0xe1044
4273#define _PCH_TRANSB_LINK_M2 0xe1048
4274#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004275
Daniel Vettere3b95f12013-05-03 11:49:49 +02004276#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4277#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4278#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4279#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4280#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4281#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4282#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4283#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004284
Daniel Vetterab9412b2013-05-03 11:49:46 +02004285#define _PCH_TRANSACONF 0xf0008
4286#define _PCH_TRANSBCONF 0xf1008
4287#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4288#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004289#define TRANS_DISABLE (0<<31)
4290#define TRANS_ENABLE (1<<31)
4291#define TRANS_STATE_MASK (1<<30)
4292#define TRANS_STATE_DISABLE (0<<30)
4293#define TRANS_STATE_ENABLE (1<<30)
4294#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4295#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4296#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4297#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004298#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004299#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004300#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004301#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004302#define TRANS_8BPC (0<<5)
4303#define TRANS_10BPC (1<<5)
4304#define TRANS_6BPC (2<<5)
4305#define TRANS_12BPC (3<<5)
4306
Daniel Vetterce401412012-10-31 22:52:30 +01004307#define _TRANSA_CHICKEN1 0xf0060
4308#define _TRANSB_CHICKEN1 0xf1060
4309#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4310#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004311#define _TRANSA_CHICKEN2 0xf0064
4312#define _TRANSB_CHICKEN2 0xf1064
4313#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004314#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4315#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4316#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4317#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4318#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004319
Jesse Barnes291427f2011-07-29 12:42:37 -07004320#define SOUTH_CHICKEN1 0xc2000
4321#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4322#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004323#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4324#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4325#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004326#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004327#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4328#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4329#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004330
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004331#define _FDI_RXA_CHICKEN 0xc200c
4332#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004333#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4334#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004335#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004336
Jesse Barnes382b0932010-10-07 16:01:25 -07004337#define SOUTH_DSPCLK_GATE_D 0xc2020
4338#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004339#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004340
Zhenyu Wangb9055052009-06-05 15:38:38 +08004341/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004342#define _FDI_TXA_CTL 0x60100
4343#define _FDI_TXB_CTL 0x61100
4344#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004345#define FDI_TX_DISABLE (0<<31)
4346#define FDI_TX_ENABLE (1<<31)
4347#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4348#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4349#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4350#define FDI_LINK_TRAIN_NONE (3<<28)
4351#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4352#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4353#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4354#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4355#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4356#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4357#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4358#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004359/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4360 SNB has different settings. */
4361/* SNB A-stepping */
4362#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4363#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4364#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4365#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4366/* SNB B-stepping */
4367#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4368#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4369#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4370#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4371#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004372#define FDI_DP_PORT_WIDTH_SHIFT 19
4373#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4374#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004375#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004376/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004377#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004378
4379/* Ivybridge has different bits for lolz */
4380#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4381#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4382#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4383#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4384
Zhenyu Wangb9055052009-06-05 15:38:38 +08004385/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004386#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004387#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004388#define FDI_SCRAMBLING_ENABLE (0<<7)
4389#define FDI_SCRAMBLING_DISABLE (1<<7)
4390
4391/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004392#define _FDI_RXA_CTL 0xf000c
4393#define _FDI_RXB_CTL 0xf100c
4394#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004395#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004396/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004397#define FDI_FS_ERRC_ENABLE (1<<27)
4398#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004399#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004400#define FDI_8BPC (0<<16)
4401#define FDI_10BPC (1<<16)
4402#define FDI_6BPC (2<<16)
4403#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004404#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004405#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4406#define FDI_RX_PLL_ENABLE (1<<13)
4407#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4408#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4409#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4410#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4411#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004412#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004413/* CPT */
4414#define FDI_AUTO_TRAINING (1<<10)
4415#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4416#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4417#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4418#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4419#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004420
Paulo Zanoni04945642012-11-01 21:00:59 -02004421#define _FDI_RXA_MISC 0xf0010
4422#define _FDI_RXB_MISC 0xf1010
4423#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4424#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4425#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4426#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4427#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4428#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4429#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4430#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4431
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004432#define _FDI_RXA_TUSIZE1 0xf0030
4433#define _FDI_RXA_TUSIZE2 0xf0038
4434#define _FDI_RXB_TUSIZE1 0xf1030
4435#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004436#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4437#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004438
4439/* FDI_RX interrupt register format */
4440#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4441#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4442#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4443#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4444#define FDI_RX_FS_CODE_ERR (1<<6)
4445#define FDI_RX_FE_CODE_ERR (1<<5)
4446#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4447#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4448#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4449#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4450#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4451
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004452#define _FDI_RXA_IIR 0xf0014
4453#define _FDI_RXA_IMR 0xf0018
4454#define _FDI_RXB_IIR 0xf1014
4455#define _FDI_RXB_IMR 0xf1018
4456#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4457#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004458
4459#define FDI_PLL_CTL_1 0xfe000
4460#define FDI_PLL_CTL_2 0xfe004
4461
Zhenyu Wangb9055052009-06-05 15:38:38 +08004462#define PCH_LVDS 0xe1180
4463#define LVDS_DETECTED (1 << 1)
4464
Shobhit Kumar98364372012-06-15 11:55:14 -07004465/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004466#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4467#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4468#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004469#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4470#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004471#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4472#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004473
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004474#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4475#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4476#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4477#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4478#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004479
Jesse Barnes453c5422013-03-28 09:55:41 -07004480#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4481#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4482#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4483 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4484#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4485 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4486#define VLV_PIPE_PP_DIVISOR(pipe) \
4487 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4488
Zhenyu Wangb9055052009-06-05 15:38:38 +08004489#define PCH_PP_STATUS 0xc7200
4490#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004491#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004492#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004493#define EDP_FORCE_VDD (1 << 3)
4494#define EDP_BLC_ENABLE (1 << 2)
4495#define PANEL_POWER_RESET (1 << 1)
4496#define PANEL_POWER_OFF (0 << 0)
4497#define PANEL_POWER_ON (1 << 0)
4498#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004499#define PANEL_PORT_SELECT_MASK (3 << 30)
4500#define PANEL_PORT_SELECT_LVDS (0 << 30)
4501#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004502#define PANEL_PORT_SELECT_DPC (2 << 30)
4503#define PANEL_PORT_SELECT_DPD (3 << 30)
4504#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4505#define PANEL_POWER_UP_DELAY_SHIFT 16
4506#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4507#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4508
Zhenyu Wangb9055052009-06-05 15:38:38 +08004509#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004510#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4511#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4512#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4513#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4514
Zhenyu Wangb9055052009-06-05 15:38:38 +08004515#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004516#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4517#define PP_REFERENCE_DIVIDER_SHIFT 8
4518#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4519#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004520
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004521#define PCH_DP_B 0xe4100
4522#define PCH_DPB_AUX_CH_CTL 0xe4110
4523#define PCH_DPB_AUX_CH_DATA1 0xe4114
4524#define PCH_DPB_AUX_CH_DATA2 0xe4118
4525#define PCH_DPB_AUX_CH_DATA3 0xe411c
4526#define PCH_DPB_AUX_CH_DATA4 0xe4120
4527#define PCH_DPB_AUX_CH_DATA5 0xe4124
4528
4529#define PCH_DP_C 0xe4200
4530#define PCH_DPC_AUX_CH_CTL 0xe4210
4531#define PCH_DPC_AUX_CH_DATA1 0xe4214
4532#define PCH_DPC_AUX_CH_DATA2 0xe4218
4533#define PCH_DPC_AUX_CH_DATA3 0xe421c
4534#define PCH_DPC_AUX_CH_DATA4 0xe4220
4535#define PCH_DPC_AUX_CH_DATA5 0xe4224
4536
4537#define PCH_DP_D 0xe4300
4538#define PCH_DPD_AUX_CH_CTL 0xe4310
4539#define PCH_DPD_AUX_CH_DATA1 0xe4314
4540#define PCH_DPD_AUX_CH_DATA2 0xe4318
4541#define PCH_DPD_AUX_CH_DATA3 0xe431c
4542#define PCH_DPD_AUX_CH_DATA4 0xe4320
4543#define PCH_DPD_AUX_CH_DATA5 0xe4324
4544
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004545/* CPT */
4546#define PORT_TRANS_A_SEL_CPT 0
4547#define PORT_TRANS_B_SEL_CPT (1<<29)
4548#define PORT_TRANS_C_SEL_CPT (2<<29)
4549#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004550#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004551#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4552#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004553
4554#define TRANS_DP_CTL_A 0xe0300
4555#define TRANS_DP_CTL_B 0xe1300
4556#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004557#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004558#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4559#define TRANS_DP_PORT_SEL_B (0<<29)
4560#define TRANS_DP_PORT_SEL_C (1<<29)
4561#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004562#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004563#define TRANS_DP_PORT_SEL_MASK (3<<29)
4564#define TRANS_DP_AUDIO_ONLY (1<<26)
4565#define TRANS_DP_ENH_FRAMING (1<<18)
4566#define TRANS_DP_8BPC (0<<9)
4567#define TRANS_DP_10BPC (1<<9)
4568#define TRANS_DP_6BPC (2<<9)
4569#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004570#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004571#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4572#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4573#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4574#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004575#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004576
4577/* SNB eDP training params */
4578/* SNB A-stepping */
4579#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4580#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4581#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4582#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4583/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004584#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4585#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4586#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4587#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4588#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004589#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4590
Keith Packard1a2eb462011-11-16 16:26:07 -08004591/* IVB */
4592#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4593#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4594#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4595#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4596#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4597#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004598#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004599
4600/* legacy values */
4601#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4602#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4603#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4604#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4605#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4606
4607#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4608
Zou Nan haicae58522010-11-09 17:17:32 +08004609#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004610#define FORCEWAKE_VLV 0x1300b0
4611#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004612#define FORCEWAKE_MEDIA_VLV 0x1300b8
4613#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004614#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004615#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004616#define VLV_GTLC_WAKE_CTRL 0x130090
4617#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004618#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004619#define FORCEWAKE_KERNEL 0x1
4620#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004621#define FORCEWAKE_MT_ACK 0x130040
4622#define ECOBUS 0xa180
4623#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004624
Ben Widawskydd202c62012-02-09 10:15:18 +01004625#define GTFIFODBG 0x120000
4626#define GT_FIFO_CPU_ERROR_MASK 7
4627#define GT_FIFO_OVFERR (1<<2)
4628#define GT_FIFO_IAWRERR (1<<1)
4629#define GT_FIFO_IARDERR (1<<0)
4630
Chris Wilson91355832011-03-04 19:22:40 +00004631#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004632#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004633
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004634#define HSW_IDICR 0x9008
4635#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4636#define HSW_EDRAM_PRESENT 0x120010
4637
Daniel Vetter80e829f2012-03-31 11:21:57 +02004638#define GEN6_UCGCTL1 0x9400
4639# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004640# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004641
Eric Anholt406478d2011-11-07 16:07:04 -08004642#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004643# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004644# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004645# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004646# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004647# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004648
Jesse Barnese3f33d42012-06-14 11:04:50 -07004649#define GEN7_UCGCTL4 0x940c
4650#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4651
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004652#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004653#define GEN6_TURBO_DISABLE (1<<31)
4654#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004655#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004656#define GEN6_OFFSET(x) ((x)<<19)
4657#define GEN6_AGGRESSIVE_TURBO (0<<15)
4658#define GEN6_RC_VIDEO_FREQ 0xA00C
4659#define GEN6_RC_CONTROL 0xA090
4660#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4661#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4662#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4663#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4664#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004665#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004666#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4667#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4668#define GEN6_RP_DOWN_TIMEOUT 0xA010
4669#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004670#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004671#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004672#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004673#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004674#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004675#define GEN6_RP_CONTROL 0xA024
4676#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004677#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4678#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4679#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4680#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4681#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004682#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4683#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004684#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4685#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4686#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004687#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004688#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004689#define GEN6_RP_UP_THRESHOLD 0xA02C
4690#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004691#define GEN6_RP_CUR_UP_EI 0xA050
4692#define GEN6_CURICONT_MASK 0xffffff
4693#define GEN6_RP_CUR_UP 0xA054
4694#define GEN6_CURBSYTAVG_MASK 0xffffff
4695#define GEN6_RP_PREV_UP 0xA058
4696#define GEN6_RP_CUR_DOWN_EI 0xA05C
4697#define GEN6_CURIAVG_MASK 0xffffff
4698#define GEN6_RP_CUR_DOWN 0xA060
4699#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004700#define GEN6_RP_UP_EI 0xA068
4701#define GEN6_RP_DOWN_EI 0xA06C
4702#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4703#define GEN6_RC_STATE 0xA094
4704#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4705#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4706#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4707#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4708#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4709#define GEN6_RC_SLEEP 0xA0B0
4710#define GEN6_RC1e_THRESHOLD 0xA0B4
4711#define GEN6_RC6_THRESHOLD 0xA0B8
4712#define GEN6_RC6p_THRESHOLD 0xA0BC
4713#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004714#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004715
4716#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004717#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004718#define GEN6_PMIIR 0x44028
4719#define GEN6_PMIER 0x4402C
4720#define GEN6_PM_MBOX_EVENT (1<<25)
4721#define GEN6_PM_THERMAL_EVENT (1<<24)
4722#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4723#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4724#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4725#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4726#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07004727#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07004728 GEN6_PM_RP_DOWN_THRESHOLD | \
4729 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004730
Ben Widawskycce66a22012-03-27 18:59:38 -07004731#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4732#define GEN6_GT_GFX_RC6 0x138108
4733#define GEN6_GT_GFX_RC6p 0x13810C
4734#define GEN6_GT_GFX_RC6pp 0x138110
4735
Chris Wilson8fd26852010-12-08 18:40:43 +00004736#define GEN6_PCODE_MAILBOX 0x138124
4737#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004738#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004739#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4740#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004741#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4742#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03004743#define GEN6_PCODE_READ_D_COMP 0x10
4744#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08004745#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4746#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004747#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004748#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01004749#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00004750
Ben Widawsky4d855292011-12-12 19:34:16 -08004751#define GEN6_GT_CORE_STATUS 0x138060
4752#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4753#define GEN6_RCn_MASK 7
4754#define GEN6_RC0 0
4755#define GEN6_RC3 2
4756#define GEN6_RC6 3
4757#define GEN6_RC7 4
4758
Ben Widawskye3689192012-05-25 16:56:22 -07004759#define GEN7_MISCCPCTL (0x9424)
4760#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4761
4762/* IVYBRIDGE DPF */
4763#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004764#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07004765#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4766#define GEN7_PARITY_ERROR_VALID (1<<13)
4767#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4768#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4769#define GEN7_PARITY_ERROR_ROW(reg) \
4770 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4771#define GEN7_PARITY_ERROR_BANK(reg) \
4772 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4773#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4774 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4775#define GEN7_L3CDERRST1_ENABLE (1<<7)
4776
Ben Widawskyb9524a12012-05-25 16:56:24 -07004777#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004778#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07004779#define GEN7_L3LOG_SIZE 0x80
4780
Jesse Barnes12f33822012-10-25 12:15:45 -07004781#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4782#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4783#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4784#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4785
Jesse Barnes8ab43972012-10-25 12:15:42 -07004786#define GEN7_ROW_CHICKEN2 0xe4f4
4787#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4788#define DOP_CLOCK_GATING_DISABLE (1<<0)
4789
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004790#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004791#define INTEL_AUDIO_DEVCL 0x808629FB
4792#define INTEL_AUDIO_DEVBLC 0x80862801
4793#define INTEL_AUDIO_DEVCTG 0x80862802
4794
4795#define G4X_AUD_CNTL_ST 0x620B4
4796#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4797#define G4X_ELDV_DEVCTG (1 << 14)
4798#define G4X_ELD_ADDR (0xf << 5)
4799#define G4X_ELD_ACK (1 << 4)
4800#define G4X_HDMIW_HDMIEDID 0x6210C
4801
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004802#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004803#define IBX_HDMIW_HDMIEDID_B 0xE2150
4804#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4805 IBX_HDMIW_HDMIEDID_A, \
4806 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004807#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004808#define IBX_AUD_CNTL_ST_B 0xE21B4
4809#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4810 IBX_AUD_CNTL_ST_A, \
4811 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004812#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4813#define IBX_ELD_ADDRESS (0x1f << 5)
4814#define IBX_ELD_ACK (1 << 4)
4815#define IBX_AUD_CNTL_ST2 0xE20C0
4816#define IBX_ELD_VALIDB (1 << 0)
4817#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004818
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004819#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004820#define CPT_HDMIW_HDMIEDID_B 0xE5150
4821#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4822 CPT_HDMIW_HDMIEDID_A, \
4823 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004824#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004825#define CPT_AUD_CNTL_ST_B 0xE51B4
4826#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4827 CPT_AUD_CNTL_ST_A, \
4828 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004829#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004830
Eric Anholtae662d32012-01-03 09:23:29 -08004831/* These are the 4 32-bit write offset registers for each stream
4832 * output buffer. It determines the offset from the
4833 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4834 */
4835#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4836
Wu Fengguangb6daa022012-01-06 14:41:31 -06004837#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004838#define IBX_AUD_CONFIG_B 0xe2100
4839#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4840 IBX_AUD_CONFIG_A, \
4841 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004842#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004843#define CPT_AUD_CONFIG_B 0xe5100
4844#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4845 CPT_AUD_CONFIG_A, \
4846 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004847#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4848#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4849#define AUD_CONFIG_UPPER_N_SHIFT 20
4850#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4851#define AUD_CONFIG_LOWER_N_SHIFT 4
4852#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4853#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4854#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4855#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4856
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004857/* HSW Audio */
4858#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4859#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4860#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4861 HSW_AUD_CONFIG_A, \
4862 HSW_AUD_CONFIG_B)
4863
4864#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4865#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4866#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4867 HSW_AUD_MISC_CTRL_A, \
4868 HSW_AUD_MISC_CTRL_B)
4869
4870#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4871#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4872#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4873 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4874 HSW_AUD_DIP_ELD_CTRL_ST_B)
4875
4876/* Audio Digital Converter */
4877#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4878#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4879#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4880 HSW_AUD_DIG_CNVT_1, \
4881 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004882#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004883
4884#define HSW_AUD_EDID_DATA_A 0x65050
4885#define HSW_AUD_EDID_DATA_B 0x65150
4886#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4887 HSW_AUD_EDID_DATA_A, \
4888 HSW_AUD_EDID_DATA_B)
4889
4890#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4891#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4892#define AUDIO_INACTIVE_C (1<<11)
4893#define AUDIO_INACTIVE_B (1<<7)
4894#define AUDIO_INACTIVE_A (1<<3)
4895#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4896#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4897#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4898#define AUDIO_ELD_VALID_A (1<<0)
4899#define AUDIO_ELD_VALID_B (1<<4)
4900#define AUDIO_ELD_VALID_C (1<<8)
4901#define AUDIO_CP_READY_A (1<<1)
4902#define AUDIO_CP_READY_B (1<<5)
4903#define AUDIO_CP_READY_C (1<<9)
4904
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004905/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02004906#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4907#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4908#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4909#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03004910#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
4911#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004912#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004913#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4914#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004915#define HSW_PWR_WELL_FORCE_ON (1<<19)
4916#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004917
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004918/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004919#define TRANS_DDI_FUNC_CTL_A 0x60400
4920#define TRANS_DDI_FUNC_CTL_B 0x61400
4921#define TRANS_DDI_FUNC_CTL_C 0x62400
4922#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4923#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4924 TRANS_DDI_FUNC_CTL_B)
4925#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004926/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004927#define TRANS_DDI_PORT_MASK (7<<28)
4928#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4929#define TRANS_DDI_PORT_NONE (0<<28)
4930#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4931#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4932#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4933#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4934#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4935#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4936#define TRANS_DDI_BPC_MASK (7<<20)
4937#define TRANS_DDI_BPC_8 (0<<20)
4938#define TRANS_DDI_BPC_10 (1<<20)
4939#define TRANS_DDI_BPC_6 (2<<20)
4940#define TRANS_DDI_BPC_12 (3<<20)
4941#define TRANS_DDI_PVSYNC (1<<17)
4942#define TRANS_DDI_PHSYNC (1<<16)
4943#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4944#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4945#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4946#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4947#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4948#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004949
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004950/* DisplayPort Transport Control */
4951#define DP_TP_CTL_A 0x64040
4952#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004953#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4954#define DP_TP_CTL_ENABLE (1<<31)
4955#define DP_TP_CTL_MODE_SST (0<<27)
4956#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004957#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004958#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004959#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4960#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4961#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004962#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4963#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004964#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004965#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004966
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004967/* DisplayPort Transport Status */
4968#define DP_TP_STATUS_A 0x64044
4969#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004970#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004971#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004972#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4973
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004974/* DDI Buffer Control */
4975#define DDI_BUF_CTL_A 0x64000
4976#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004977#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4978#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004979#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004980#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004981#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004982#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004983#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004984#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004985#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4986#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004987#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4988#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00004989#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004990#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004991#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004992#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004993#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4994
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004995/* DDI Buffer Translations */
4996#define DDI_BUF_TRANS_A 0x64E00
4997#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004998#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004999
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005000/* Sideband Interface (SBI) is programmed indirectly, via
5001 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5002 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005003#define SBI_ADDR 0xC6000
5004#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005005#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005006#define SBI_CTL_DEST_ICLK (0x0<<16)
5007#define SBI_CTL_DEST_MPHY (0x1<<16)
5008#define SBI_CTL_OP_IORD (0x2<<8)
5009#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005010#define SBI_CTL_OP_CRRD (0x6<<8)
5011#define SBI_CTL_OP_CRWR (0x7<<8)
5012#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005013#define SBI_RESPONSE_SUCCESS (0x0<<1)
5014#define SBI_BUSY (0x1<<0)
5015#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005016
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005017/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005018#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005019#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5020#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5021#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5022#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005023#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005024#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005025#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005026#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005027#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005028#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005029#define SBI_SSCAUXDIV6 0x0610
5030#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005031#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005032#define SBI_GEN0 0x1f00
5033#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005034
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005035/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005036#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005037#define PIXCLK_GATE_UNGATE (1<<0)
5038#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005039
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005040/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005041#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005042#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005043#define SPLL_PLL_SSC (1<<28)
5044#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005045#define SPLL_PLL_FREQ_810MHz (0<<26)
5046#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005047
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005048/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005049#define WRPLL_CTL1 0x46040
5050#define WRPLL_CTL2 0x46060
5051#define WRPLL_PLL_ENABLE (1<<31)
5052#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005053#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005054#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005055/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005056#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5057#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5058#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005059
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005060/* Port clock selection */
5061#define PORT_CLK_SEL_A 0x46100
5062#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005063#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005064#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5065#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5066#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005067#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005068#define PORT_CLK_SEL_WRPLL1 (4<<29)
5069#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005070#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005071
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005072/* Transcoder clock selection */
5073#define TRANS_CLK_SEL_A 0x46140
5074#define TRANS_CLK_SEL_B 0x46144
5075#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5076/* For each transcoder, we need to select the corresponding port clock */
5077#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5078#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005079
Paulo Zanonic9809792012-10-23 18:30:00 -02005080#define _TRANSA_MSA_MISC 0x60410
5081#define _TRANSB_MSA_MISC 0x61410
5082#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5083 _TRANSB_MSA_MISC)
5084#define TRANS_MSA_SYNC_CLK (1<<0)
5085#define TRANS_MSA_6_BPC (0<<5)
5086#define TRANS_MSA_8_BPC (1<<5)
5087#define TRANS_MSA_10_BPC (2<<5)
5088#define TRANS_MSA_12_BPC (3<<5)
5089#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005090
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005091/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005092#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005093#define LCPLL_PLL_DISABLE (1<<31)
5094#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005095#define LCPLL_CLK_FREQ_MASK (3<<26)
5096#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005097#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005098#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005099#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005100#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005101#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5102
5103#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5104#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5105#define D_COMP_COMP_FORCE (1<<8)
5106#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005107
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005108/* Pipe WM_LINETIME - watermark line time */
5109#define PIPE_WM_LINETIME_A 0x45270
5110#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005111#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5112 PIPE_WM_LINETIME_B)
5113#define PIPE_WM_LINETIME_MASK (0x1ff)
5114#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005115#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005116#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005117
5118/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005119#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005120#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5121#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5122#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5123
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005124#define WM_MISC 0x45260
5125#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5126
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005127#define WM_DBG 0x45280
5128#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5129#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5130#define WM_DBG_DISALLOW_SPRITE (1<<2)
5131
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005132/* pipe CSC */
5133#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5134#define _PIPE_A_CSC_COEFF_BY 0x49014
5135#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5136#define _PIPE_A_CSC_COEFF_BU 0x4901c
5137#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5138#define _PIPE_A_CSC_COEFF_BV 0x49024
5139#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005140#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5141#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5142#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005143#define _PIPE_A_CSC_PREOFF_HI 0x49030
5144#define _PIPE_A_CSC_PREOFF_ME 0x49034
5145#define _PIPE_A_CSC_PREOFF_LO 0x49038
5146#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5147#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5148#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5149
5150#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5151#define _PIPE_B_CSC_COEFF_BY 0x49114
5152#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5153#define _PIPE_B_CSC_COEFF_BU 0x4911c
5154#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5155#define _PIPE_B_CSC_COEFF_BV 0x49124
5156#define _PIPE_B_CSC_MODE 0x49128
5157#define _PIPE_B_CSC_PREOFF_HI 0x49130
5158#define _PIPE_B_CSC_PREOFF_ME 0x49134
5159#define _PIPE_B_CSC_PREOFF_LO 0x49138
5160#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5161#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5162#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5163
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005164#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5165#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5166#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5167#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5168#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5169#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5170#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5171#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5172#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5173#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5174#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5175#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5176#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5177
Jani Nikula3230bf12013-08-27 15:12:16 +03005178/* VLV MIPI registers */
5179
5180#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5181#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5182#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5183#define DPI_ENABLE (1 << 31) /* A + B */
5184#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5185#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5186#define DUAL_LINK_MODE_MASK (1 << 26)
5187#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5188#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5189#define DITHERING_ENABLE (1 << 25) /* A + B */
5190#define FLOPPED_HSTX (1 << 23)
5191#define DE_INVERT (1 << 19) /* XXX */
5192#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5193#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5194#define AFE_LATCHOUT (1 << 17)
5195#define LP_OUTPUT_HOLD (1 << 16)
5196#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5197#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5198#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5199#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5200#define CSB_SHIFT 9
5201#define CSB_MASK (3 << 9)
5202#define CSB_20MHZ (0 << 9)
5203#define CSB_10MHZ (1 << 9)
5204#define CSB_40MHZ (2 << 9)
5205#define BANDGAP_MASK (1 << 8)
5206#define BANDGAP_PNW_CIRCUIT (0 << 8)
5207#define BANDGAP_LNC_CIRCUIT (1 << 8)
5208#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5209#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5210#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5211#define TEARING_EFFECT_SHIFT 2 /* A + B */
5212#define TEARING_EFFECT_MASK (3 << 2)
5213#define TEARING_EFFECT_OFF (0 << 2)
5214#define TEARING_EFFECT_DSI (1 << 2)
5215#define TEARING_EFFECT_GPIO (2 << 2)
5216#define LANE_CONFIGURATION_SHIFT 0
5217#define LANE_CONFIGURATION_MASK (3 << 0)
5218#define LANE_CONFIGURATION_4LANE (0 << 0)
5219#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5220#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5221
5222#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5223#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5224#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5225#define TEARING_EFFECT_DELAY_SHIFT 0
5226#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5227
5228/* XXX: all bits reserved */
5229#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5230
5231/* MIPI DSI Controller and D-PHY registers */
5232
5233#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5234#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5235#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5236#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5237#define ULPS_STATE_MASK (3 << 1)
5238#define ULPS_STATE_ENTER (2 << 1)
5239#define ULPS_STATE_EXIT (1 << 1)
5240#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5241#define DEVICE_READY (1 << 0)
5242
5243#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5244#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5245#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5246#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5247#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5248#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5249#define TEARING_EFFECT (1 << 31)
5250#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5251#define GEN_READ_DATA_AVAIL (1 << 29)
5252#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5253#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5254#define RX_PROT_VIOLATION (1 << 26)
5255#define RX_INVALID_TX_LENGTH (1 << 25)
5256#define ACK_WITH_NO_ERROR (1 << 24)
5257#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5258#define LP_RX_TIMEOUT (1 << 22)
5259#define HS_TX_TIMEOUT (1 << 21)
5260#define DPI_FIFO_UNDERRUN (1 << 20)
5261#define LOW_CONTENTION (1 << 19)
5262#define HIGH_CONTENTION (1 << 18)
5263#define TXDSI_VC_ID_INVALID (1 << 17)
5264#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5265#define TXCHECKSUM_ERROR (1 << 15)
5266#define TXECC_MULTIBIT_ERROR (1 << 14)
5267#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5268#define TXFALSE_CONTROL_ERROR (1 << 12)
5269#define RXDSI_VC_ID_INVALID (1 << 11)
5270#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5271#define RXCHECKSUM_ERROR (1 << 9)
5272#define RXECC_MULTIBIT_ERROR (1 << 8)
5273#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5274#define RXFALSE_CONTROL_ERROR (1 << 6)
5275#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5276#define RX_LP_TX_SYNC_ERROR (1 << 4)
5277#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5278#define RXEOT_SYNC_ERROR (1 << 2)
5279#define RXSOT_SYNC_ERROR (1 << 1)
5280#define RXSOT_ERROR (1 << 0)
5281
5282#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5283#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5284#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5285#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5286#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5287#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5288#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5289#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5290#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5291#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5292#define VID_MODE_FORMAT_MASK (0xf << 7)
5293#define VID_MODE_NOT_SUPPORTED (0 << 7)
5294#define VID_MODE_FORMAT_RGB565 (1 << 7)
5295#define VID_MODE_FORMAT_RGB666 (2 << 7)
5296#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5297#define VID_MODE_FORMAT_RGB888 (4 << 7)
5298#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5299#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5300#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5301#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5302#define DATA_LANES_PRG_REG_SHIFT 0
5303#define DATA_LANES_PRG_REG_MASK (7 << 0)
5304
5305#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5306#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5307#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5308#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5309
5310#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5311#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5312#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5313#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5314
5315#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5316#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5317#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5318#define TURN_AROUND_TIMEOUT_MASK 0x3f
5319
5320#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5321#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5322#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5323#define DEVICE_RESET_TIMER_MASK 0xffff
5324
5325#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5326#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5327#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5328#define VERTICAL_ADDRESS_SHIFT 16
5329#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5330#define HORIZONTAL_ADDRESS_SHIFT 0
5331#define HORIZONTAL_ADDRESS_MASK 0xffff
5332
5333#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5334#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5335#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5336#define DBI_FIFO_EMPTY_HALF (0 << 0)
5337#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5338#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5339
5340/* regs below are bits 15:0 */
5341#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5342#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5343#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5344
5345#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5346#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5347#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5348
5349#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5350#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5351#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5352
5353#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5354#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5355#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5356
5357#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5358#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5359#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5360
5361#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5362#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5363#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5364
5365#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5366#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5367#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5368
5369#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5370#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5371#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5372/* regs above are bits 15:0 */
5373
5374#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5375#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5376#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5377#define DPI_LP_MODE (1 << 6)
5378#define BACKLIGHT_OFF (1 << 5)
5379#define BACKLIGHT_ON (1 << 4)
5380#define COLOR_MODE_OFF (1 << 3)
5381#define COLOR_MODE_ON (1 << 2)
5382#define TURN_ON (1 << 1)
5383#define SHUTDOWN (1 << 0)
5384
5385#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5386#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5387#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5388#define COMMAND_BYTE_SHIFT 0
5389#define COMMAND_BYTE_MASK (0x3f << 0)
5390
5391#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5392#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5393#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5394#define MASTER_INIT_TIMER_SHIFT 0
5395#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5396
5397#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5398#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5399#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5400#define MAX_RETURN_PKT_SIZE_SHIFT 0
5401#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5402
5403#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5404#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5405#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5406#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5407#define DISABLE_VIDEO_BTA (1 << 3)
5408#define IP_TG_CONFIG (1 << 2)
5409#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5410#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5411#define VIDEO_MODE_BURST (3 << 0)
5412
5413#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5414#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5415#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5416#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5417#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5418#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5419#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5420#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5421#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5422#define CLOCKSTOP (1 << 1)
5423#define EOT_DISABLE (1 << 0)
5424
5425#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5426#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5427#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5428#define LP_BYTECLK_SHIFT 0
5429#define LP_BYTECLK_MASK (0xffff << 0)
5430
5431/* bits 31:0 */
5432#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5433#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5434#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5435
5436/* bits 31:0 */
5437#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5438#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5439#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5440
5441#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5442#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5443#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5444#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5445#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5446#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5447#define LONG_PACKET_WORD_COUNT_SHIFT 8
5448#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5449#define SHORT_PACKET_PARAM_SHIFT 8
5450#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5451#define VIRTUAL_CHANNEL_SHIFT 6
5452#define VIRTUAL_CHANNEL_MASK (3 << 6)
5453#define DATA_TYPE_SHIFT 0
5454#define DATA_TYPE_MASK (3f << 0)
5455/* data type values, see include/video/mipi_display.h */
5456
5457#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5458#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5459#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5460#define DPI_FIFO_EMPTY (1 << 28)
5461#define DBI_FIFO_EMPTY (1 << 27)
5462#define LP_CTRL_FIFO_EMPTY (1 << 26)
5463#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5464#define LP_CTRL_FIFO_FULL (1 << 24)
5465#define HS_CTRL_FIFO_EMPTY (1 << 18)
5466#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5467#define HS_CTRL_FIFO_FULL (1 << 16)
5468#define LP_DATA_FIFO_EMPTY (1 << 10)
5469#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5470#define LP_DATA_FIFO_FULL (1 << 8)
5471#define HS_DATA_FIFO_EMPTY (1 << 2)
5472#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5473#define HS_DATA_FIFO_FULL (1 << 0)
5474
5475#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5476#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5477#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5478#define DBI_HS_LP_MODE_MASK (1 << 0)
5479#define DBI_LP_MODE (1 << 0)
5480#define DBI_HS_MODE (0 << 0)
5481
5482#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5483#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5484#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5485#define EXIT_ZERO_COUNT_SHIFT 24
5486#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5487#define TRAIL_COUNT_SHIFT 16
5488#define TRAIL_COUNT_MASK (0x1f << 16)
5489#define CLK_ZERO_COUNT_SHIFT 8
5490#define CLK_ZERO_COUNT_MASK (0xff << 8)
5491#define PREPARE_COUNT_SHIFT 0
5492#define PREPARE_COUNT_MASK (0x3f << 0)
5493
5494/* bits 31:0 */
5495#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5496#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5497#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5498
5499#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5500#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5501#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5502#define LP_HS_SSW_CNT_SHIFT 16
5503#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5504#define HS_LP_PWR_SW_CNT_SHIFT 0
5505#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5506
5507#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5508#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5509#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5510#define STOP_STATE_STALL_COUNTER_SHIFT 0
5511#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5512
5513#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5514#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5515#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5516#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5517#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5518#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5519#define RX_CONTENTION_DETECTED (1 << 0)
5520
5521/* XXX: only pipe A ?!? */
5522#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5523#define DBI_TYPEC_ENABLE (1 << 31)
5524#define DBI_TYPEC_WIP (1 << 30)
5525#define DBI_TYPEC_OPTION_SHIFT 28
5526#define DBI_TYPEC_OPTION_MASK (3 << 28)
5527#define DBI_TYPEC_FREQ_SHIFT 24
5528#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5529#define DBI_TYPEC_OVERRIDE (1 << 8)
5530#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5531#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5532
5533
5534/* MIPI adapter registers */
5535
5536#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5537#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5538#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5539#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5540#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5541#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5542#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5543#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5544#define READ_REQUEST_PRIORITY_SHIFT 3
5545#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5546#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5547#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5548#define RGB_FLIP_TO_BGR (1 << 2)
5549
5550#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5551#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5552#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5553#define DATA_MEM_ADDRESS_SHIFT 5
5554#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5555#define DATA_VALID (1 << 0)
5556
5557#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5558#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5559#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5560#define DATA_LENGTH_SHIFT 0
5561#define DATA_LENGTH_MASK (0xfffff << 0)
5562
5563#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5564#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5565#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5566#define COMMAND_MEM_ADDRESS_SHIFT 5
5567#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5568#define AUTO_PWG_ENABLE (1 << 2)
5569#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5570#define COMMAND_VALID (1 << 0)
5571
5572#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5573#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5574#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5575#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5576#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5577
5578#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5579#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5580#define MIPI_READ_DATA_RETURN(pipe, n) \
5581 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5582
5583#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5584#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5585#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5586#define READ_DATA_VALID(n) (1 << (n))
5587
Jesse Barnes585fb112008-07-29 11:54:06 -07005588#endif /* _I915_REG_H_ */