blob: d741d34e1895f99d22acd7631de7da9660199348 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
Jonathan Corbet551bd332019-05-23 10:06:46 -060038 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030039 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
Jonathan Corbet551bd332019-05-23 10:06:46 -060082 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030083 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
Jonathan Corbet551bd332019-05-23 10:06:46 -0600100 * ~~~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +0300101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
Jani Nikulaaffa22b2019-06-05 12:56:57 +0300156 *
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Jani Nikula739f3ab2019-01-16 11:15:19 +0200189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Lucas De Marchi36ca5332019-07-11 10:31:14 -0700245#define _MMIO_PLL3(pll, a, b, c) _MMIO(_PICK(pll, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300246
Jani Nikulaa7c01492018-10-31 13:04:53 +0200247/*
248 * Device info offset array based helpers for groups of registers with unevenly
249 * spaced base offsets.
250 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200251#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
252 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200253 DISPLAY_MMIO_BASE(dev_priv))
José Roberto de Souza270b9992019-07-30 15:47:51 -0700254#define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
255 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
256 DISPLAY_MMIO_BASE(dev_priv))
257#define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200258#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
259 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200260 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200261
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100262#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000263#define _MASKED_FIELD(mask, value) ({ \
264 if (__builtin_constant_p(mask)) \
265 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
266 if (__builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
268 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
269 BUILD_BUG_ON_MSG((value) & ~(mask), \
270 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100271 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000272#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
273#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
274
Jesse Barnes585fb112008-07-29 11:54:06 -0700275/* PCI config space */
276
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300277#define MCHBAR_I915 0x44
278#define MCHBAR_I965 0x48
279#define MCHBAR_SIZE (4 * 4096)
280
281#define DEVEN 0x54
282#define DEVEN_MCHBAR_EN (1 << 28)
283
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300284/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300285
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300286#define HPLLCC 0xc0 /* 85x only */
287#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700288#define GC_CLOCK_133_200 (0 << 0)
289#define GC_CLOCK_100_200 (1 << 0)
290#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300291#define GC_CLOCK_133_266 (3 << 0)
292#define GC_CLOCK_133_200_2 (4 << 0)
293#define GC_CLOCK_133_266_2 (5 << 0)
294#define GC_CLOCK_166_266 (6 << 0)
295#define GC_CLOCK_166_250 (7 << 0)
296
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300297#define I915_GDRST 0xc0 /* PCI config register */
298#define GRDOM_FULL (0 << 2)
299#define GRDOM_RENDER (1 << 2)
300#define GRDOM_MEDIA (3 << 2)
301#define GRDOM_MASK (3 << 2)
302#define GRDOM_RESET_STATUS (1 << 1)
303#define GRDOM_RESET_ENABLE (1 << 0)
304
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200305/* BSpec only has register offset, PCI device and bit found empirically */
306#define I830_CLOCK_GATE 0xc8 /* device 0 */
307#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
308
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300309#define GCDGMBUS 0xcc
310
Jesse Barnesf97108d2010-01-29 11:27:07 -0800311#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700312#define GCFGC 0xf0 /* 915+ only */
313#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
314#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100315#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200316#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
317#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
318#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
319#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
320#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
321#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700322#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700323#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
324#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
325#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
326#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
327#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
328#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
329#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
330#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
331#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
332#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
333#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
334#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
335#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
336#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
337#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
338#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
339#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
340#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
341#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100342
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300343#define ASLE 0xe4
344#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700345
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300346#define SWSCI 0xe8
347#define SWSCI_SCISEL (1 << 15)
348#define SWSCI_GSSCIE (1 << 0)
349
350#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
351
Jesse Barnes585fb112008-07-29 11:54:06 -0700352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200353#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700354#define ILK_GRDOM_FULL (0 << 1)
355#define ILK_GRDOM_RENDER (1 << 1)
356#define ILK_GRDOM_MEDIA (3 << 1)
357#define ILK_GRDOM_MASK (3 << 1)
358#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200360#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700361#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700362#define GEN6_MBC_SNPCR_MASK (3 << 21)
363#define GEN6_MBC_SNPCR_MAX (0 << 21)
364#define GEN6_MBC_SNPCR_MED (1 << 21)
365#define GEN6_MBC_SNPCR_LOW (2 << 21)
366#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700367
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200368#define VLV_G3DCTL _MMIO(0x9024)
369#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200371#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100372#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
373#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
374#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
375#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
376#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200378#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800379#define GEN6_GRDOM_FULL (1 << 0)
380#define GEN6_GRDOM_RENDER (1 << 1)
381#define GEN6_GRDOM_MEDIA (1 << 2)
382#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200383#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100384#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200385#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300386/* GEN11 changed all bit defs except for FULL & RENDER */
387#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
388#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
389#define GEN11_GRDOM_BLT (1 << 2)
390#define GEN11_GRDOM_GUC (1 << 3)
391#define GEN11_GRDOM_MEDIA (1 << 5)
392#define GEN11_GRDOM_MEDIA2 (1 << 6)
393#define GEN11_GRDOM_MEDIA3 (1 << 7)
394#define GEN11_GRDOM_MEDIA4 (1 << 8)
395#define GEN11_GRDOM_VECS (1 << 13)
396#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000397#define GEN11_GRDOM_SFC0 (1 << 17)
398#define GEN11_GRDOM_SFC1 (1 << 18)
399
400#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
401#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
402
403#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
404#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
405#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
406#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
407#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
408
409#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
410#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
411#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
412#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
413#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
414#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800415
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700416#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
417#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
418#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100419#define PP_DIR_DCLV_2G 0xffffffff
420
Chris Wilson6d425722019-04-05 13:38:31 +0100421#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
422#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800423
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200424#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600425#define GEN8_RPCS_ENABLE (1 << 31)
426#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
427#define GEN8_RPCS_S_CNT_SHIFT 15
428#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100429#define GEN11_RPCS_S_CNT_SHIFT 12
430#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600431#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
432#define GEN8_RPCS_SS_CNT_SHIFT 8
433#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
434#define GEN8_RPCS_EU_MAX_SHIFT 4
435#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
436#define GEN8_RPCS_EU_MIN_SHIFT 0
437#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
438
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100439#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
440/* HSW only */
441#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
442#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
443#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
444#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
445/* HSW+ */
446#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
447#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
448#define HSW_RCS_INHIBIT (1 << 8)
449/* Gen8 */
450#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
451#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
452#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
453#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
454#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
455#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
456#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
457#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
458#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
459#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200461#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700462#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
463#define ECOCHK_SNB_BIT (1 << 10)
464#define ECOCHK_DIS_TLB (1 << 8)
465#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
466#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
467#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
468#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
469#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
470#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
471#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
472#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200474#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700475#define ECOBITS_SNB_BIT (1 << 13)
476#define ECOBITS_PPGTT_CACHE64B (3 << 8)
477#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200479#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700480#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200482#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300483#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
484#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
485#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
486#define GEN6_STOLEN_RESERVED_1M (0 << 4)
487#define GEN6_STOLEN_RESERVED_512K (1 << 4)
488#define GEN6_STOLEN_RESERVED_256K (2 << 4)
489#define GEN6_STOLEN_RESERVED_128K (3 << 4)
490#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
491#define GEN7_STOLEN_RESERVED_1M (0 << 5)
492#define GEN7_STOLEN_RESERVED_256K (1 << 5)
493#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
494#define GEN8_STOLEN_RESERVED_1M (0 << 7)
495#define GEN8_STOLEN_RESERVED_2M (1 << 7)
496#define GEN8_STOLEN_RESERVED_4M (2 << 7)
497#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200498#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700499#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200500
Jesse Barnes585fb112008-07-29 11:54:06 -0700501/* VGA stuff */
502
503#define VGA_ST01_MDA 0x3ba
504#define VGA_ST01_CGA 0x3da
505
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200506#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700507#define VGA_MSR_WRITE 0x3c2
508#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700509#define VGA_MSR_MEM_EN (1 << 1)
510#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700511
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300512#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100513#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300514#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700515
516#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700517#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700518#define VGA_AR_DATA_WRITE 0x3c0
519#define VGA_AR_DATA_READ 0x3c1
520
521#define VGA_GR_INDEX 0x3ce
522#define VGA_GR_DATA 0x3cf
523/* GR05 */
524#define VGA_GR_MEM_READ_MODE_SHIFT 3
525#define VGA_GR_MEM_READ_MODE_PLANE 1
526/* GR06 */
527#define VGA_GR_MEM_MODE_MASK 0xc
528#define VGA_GR_MEM_MODE_SHIFT 2
529#define VGA_GR_MEM_A0000_AFFFF 0
530#define VGA_GR_MEM_A0000_BFFFF 1
531#define VGA_GR_MEM_B0000_B7FFF 2
532#define VGA_GR_MEM_B0000_BFFFF 3
533
534#define VGA_DACMASK 0x3c6
535#define VGA_DACRX 0x3c7
536#define VGA_DACWX 0x3c8
537#define VGA_DACDATA 0x3c9
538
539#define VGA_CR_INDEX_MDA 0x3b4
540#define VGA_CR_DATA_MDA 0x3b5
541#define VGA_CR_INDEX_CGA 0x3d4
542#define VGA_CR_DATA_CGA 0x3d5
543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200544#define MI_PREDICATE_SRC0 _MMIO(0x2400)
545#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
546#define MI_PREDICATE_SRC1 _MMIO(0x2408)
547#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Lionel Landwerlindaed3e42019-10-12 08:23:07 +0100548#define MI_PREDICATE_DATA _MMIO(0x2410)
549#define MI_PREDICATE_RESULT _MMIO(0x2418)
550#define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200551#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700552#define LOWER_SLICE_ENABLED (1 << 0)
553#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300554
Jesse Barnes585fb112008-07-29 11:54:06 -0700555/*
Brad Volkin5947de92014-02-18 10:15:50 -0800556 * Registers used only by the command parser
557 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200558#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200560#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
561#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
562#define HS_INVOCATION_COUNT _MMIO(0x2300)
563#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
564#define DS_INVOCATION_COUNT _MMIO(0x2308)
565#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
566#define IA_VERTICES_COUNT _MMIO(0x2310)
567#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
568#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
569#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
570#define VS_INVOCATION_COUNT _MMIO(0x2320)
571#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
572#define GS_INVOCATION_COUNT _MMIO(0x2328)
573#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
574#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
575#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
576#define CL_INVOCATION_COUNT _MMIO(0x2338)
577#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
578#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
579#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
580#define PS_INVOCATION_COUNT _MMIO(0x2348)
581#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
582#define PS_DEPTH_COUNT _MMIO(0x2350)
583#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800584
585/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200586#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
587#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800588
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200589#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
590#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700591
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200592#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
593#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
594#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
595#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
596#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
597#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200599#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
600#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
601#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700602
Jordan Justen1b850662016-03-06 23:30:29 -0800603/* There are the 16 64-bit CS General Purpose Registers */
604#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
605#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
606
Robert Bragga9417952016-11-07 19:49:48 +0000607#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000608#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
609#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
610#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700611#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
612#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
613#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
614#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
615#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
616#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
617#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
618#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
619#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000620#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700621#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
622#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000623
624#define GEN8_OACTXID _MMIO(0x2364)
625
Robert Bragg19f81df2017-06-13 12:23:03 +0100626#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700627#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
628#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
629#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
630#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100631
Robert Braggd7965152016-11-07 19:49:52 +0000632#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700633#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
634#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
635#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
636#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000637#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700638#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
639#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000640
641#define GEN8_OACTXCONTROL _MMIO(0x2360)
642#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
643#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700644#define GEN8_OA_TIMER_ENABLE (1 << 1)
645#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000646
647#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700648#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
649#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
650#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
651#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000652
Robert Bragg19f81df2017-06-13 12:23:03 +0100653#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000654#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100655#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000656
657#define GEN7_OASTATUS1 _MMIO(0x2364)
658#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700659#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
660#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
661#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000662
663#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100664#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
665#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000666
667#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700668#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
669#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
670#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
671#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000672
673#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100674#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000675#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100676#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000677
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700678#define OABUFFER_SIZE_128K (0 << 3)
679#define OABUFFER_SIZE_256K (1 << 3)
680#define OABUFFER_SIZE_512K (2 << 3)
681#define OABUFFER_SIZE_1M (3 << 3)
682#define OABUFFER_SIZE_2M (4 << 3)
683#define OABUFFER_SIZE_4M (5 << 3)
684#define OABUFFER_SIZE_8M (6 << 3)
685#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000686
Robert Bragg19f81df2017-06-13 12:23:03 +0100687/*
688 * Flexible, Aggregate EU Counter Registers.
689 * Note: these aren't contiguous
690 */
Robert Braggd7965152016-11-07 19:49:52 +0000691#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100692#define EU_PERF_CNTL1 _MMIO(0xe558)
693#define EU_PERF_CNTL2 _MMIO(0xe658)
694#define EU_PERF_CNTL3 _MMIO(0xe758)
695#define EU_PERF_CNTL4 _MMIO(0xe45c)
696#define EU_PERF_CNTL5 _MMIO(0xe55c)
697#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000698
Robert Braggd7965152016-11-07 19:49:52 +0000699/*
700 * OA Boolean state
701 */
702
Robert Braggd7965152016-11-07 19:49:52 +0000703#define OASTARTTRIG1 _MMIO(0x2710)
704#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
705#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
706
707#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700708#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
709#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
710#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
711#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
712#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
713#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
714#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
715#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
716#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
717#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
718#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
719#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
720#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
721#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
722#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
723#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
724#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
725#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
726#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
727#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
728#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
729#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
730#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
731#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
732#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
733#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
734#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
735#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
736#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000737
738#define OASTARTTRIG3 _MMIO(0x2718)
739#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
740#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
741#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
742#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
743#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
744#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
745#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
746#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
747#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
748
749#define OASTARTTRIG4 _MMIO(0x271c)
750#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
751#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
752#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
753#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
754#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
755#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
756#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
757#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
758#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
759
760#define OASTARTTRIG5 _MMIO(0x2720)
761#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
762#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
763
764#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700765#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
766#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
767#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
768#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
769#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
770#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
771#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
772#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
773#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
774#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
775#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
776#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
777#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
778#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
779#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
780#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
781#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
782#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
783#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
784#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
785#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
786#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
787#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
788#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
789#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
790#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
791#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
792#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
793#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000794
795#define OASTARTTRIG7 _MMIO(0x2728)
796#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
797#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
798#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
799#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
800#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
801#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
802#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
803#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
804#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
805
806#define OASTARTTRIG8 _MMIO(0x272c)
807#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
808#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
809#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
810#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
811#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
812#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
813#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
814#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
815#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
816
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100817#define OAREPORTTRIG1 _MMIO(0x2740)
818#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
819#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
820
821#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700822#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
823#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
824#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
825#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
826#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
827#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
828#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
829#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
830#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
831#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
832#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
833#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
834#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
835#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
836#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
837#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
838#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
839#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
840#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
841#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
842#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
843#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
844#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
845#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
846#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100847
848#define OAREPORTTRIG3 _MMIO(0x2748)
849#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
850#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
851#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
852#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
853#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
854#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
855#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
856#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
857#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
858
859#define OAREPORTTRIG4 _MMIO(0x274c)
860#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
861#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
862#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
863#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
864#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
865#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
866#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
867#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
868#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
869
870#define OAREPORTTRIG5 _MMIO(0x2750)
871#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
872#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
873
874#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700875#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
876#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
877#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
878#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
879#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
880#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
881#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
882#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
883#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
884#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
885#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
886#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
887#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
888#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
889#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
890#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
891#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
892#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
893#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
894#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
895#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
896#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
897#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
898#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
899#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100900
901#define OAREPORTTRIG7 _MMIO(0x2758)
902#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
903#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
904#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
905#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
906#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
907#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
908#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
909#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
910#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
911
912#define OAREPORTTRIG8 _MMIO(0x275c)
913#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
914#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
915#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
916#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
917#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
918#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
919#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
920#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
921#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
922
Robert Braggd7965152016-11-07 19:49:52 +0000923/* CECX_0 */
924#define OACEC_COMPARE_LESS_OR_EQUAL 6
925#define OACEC_COMPARE_NOT_EQUAL 5
926#define OACEC_COMPARE_LESS_THAN 4
927#define OACEC_COMPARE_GREATER_OR_EQUAL 3
928#define OACEC_COMPARE_EQUAL 2
929#define OACEC_COMPARE_GREATER_THAN 1
930#define OACEC_COMPARE_ANY_EQUAL 0
931
932#define OACEC_COMPARE_VALUE_MASK 0xffff
933#define OACEC_COMPARE_VALUE_SHIFT 3
934
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700935#define OACEC_SELECT_NOA (0 << 19)
936#define OACEC_SELECT_PREV (1 << 19)
937#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000938
939/* CECX_1 */
940#define OACEC_MASK_MASK 0xffff
941#define OACEC_CONSIDERATIONS_MASK 0xffff
942#define OACEC_CONSIDERATIONS_SHIFT 16
943
944#define OACEC0_0 _MMIO(0x2770)
945#define OACEC0_1 _MMIO(0x2774)
946#define OACEC1_0 _MMIO(0x2778)
947#define OACEC1_1 _MMIO(0x277c)
948#define OACEC2_0 _MMIO(0x2780)
949#define OACEC2_1 _MMIO(0x2784)
950#define OACEC3_0 _MMIO(0x2788)
951#define OACEC3_1 _MMIO(0x278c)
952#define OACEC4_0 _MMIO(0x2790)
953#define OACEC4_1 _MMIO(0x2794)
954#define OACEC5_0 _MMIO(0x2798)
955#define OACEC5_1 _MMIO(0x279c)
956#define OACEC6_0 _MMIO(0x27a0)
957#define OACEC6_1 _MMIO(0x27a4)
958#define OACEC7_0 _MMIO(0x27a8)
959#define OACEC7_1 _MMIO(0x27ac)
960
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100961/* OA perf counters */
962#define OA_PERFCNT1_LO _MMIO(0x91B8)
963#define OA_PERFCNT1_HI _MMIO(0x91BC)
964#define OA_PERFCNT2_LO _MMIO(0x91C0)
965#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000966#define OA_PERFCNT3_LO _MMIO(0x91C8)
967#define OA_PERFCNT3_HI _MMIO(0x91CC)
968#define OA_PERFCNT4_LO _MMIO(0x91D8)
969#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100970
971#define OA_PERFMATRIX_LO _MMIO(0x91C8)
972#define OA_PERFMATRIX_HI _MMIO(0x91CC)
973
974/* RPM unit config (Gen8+) */
975#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000976#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
977#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
978#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
979#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200980#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
981#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
982#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
983#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
984#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
985#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000986#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
987#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
988
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100989#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000990#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100991
Lionel Landwerlindab91782017-11-10 19:08:44 +0000992/* GPM unit config (Gen9+) */
993#define CTC_MODE _MMIO(0xA26C)
994#define CTC_SOURCE_PARAMETER_MASK 1
995#define CTC_SOURCE_CRYSTAL_CLOCK 0
996#define CTC_SOURCE_DIVIDE_LOGIC 1
997#define CTC_SHIFT_PARAMETER_SHIFT 1
998#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
999
Lionel Landwerlin58885762017-11-10 19:08:42 +00001000/* RCP unit config (Gen8+) */
1001#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001002
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001003/* NOA (HSW) */
1004#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1005#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1006#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1007#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1008#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1009#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1010#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1011#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1012#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1013#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1014
1015#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1016
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001017/* NOA (Gen8+) */
1018#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1019
1020#define MICRO_BP0_0 _MMIO(0x9800)
1021#define MICRO_BP0_2 _MMIO(0x9804)
1022#define MICRO_BP0_1 _MMIO(0x9808)
1023
1024#define MICRO_BP1_0 _MMIO(0x980C)
1025#define MICRO_BP1_2 _MMIO(0x9810)
1026#define MICRO_BP1_1 _MMIO(0x9814)
1027
1028#define MICRO_BP2_0 _MMIO(0x9818)
1029#define MICRO_BP2_2 _MMIO(0x981C)
1030#define MICRO_BP2_1 _MMIO(0x9820)
1031
1032#define MICRO_BP3_0 _MMIO(0x9824)
1033#define MICRO_BP3_2 _MMIO(0x9828)
1034#define MICRO_BP3_1 _MMIO(0x982C)
1035
1036#define MICRO_BP_TRIGGER _MMIO(0x9830)
1037#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1038#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1039#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1040
1041#define GDT_CHICKEN_BITS _MMIO(0x9840)
1042#define GT_NOA_ENABLE 0x00000080
1043
1044#define NOA_DATA _MMIO(0x986C)
1045#define NOA_WRITE _MMIO(0x9888)
Lionel Landwerlinbf210f62019-06-02 01:58:45 +03001046#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001047
Brad Volkin220375a2014-02-18 10:15:51 -08001048#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1049#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001050#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001051
Brad Volkin5947de92014-02-18 10:15:50 -08001052/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001053 * Reset registers
1054 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001055#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001056#define DEBUG_RESET_FULL (1 << 7)
1057#define DEBUG_RESET_RENDER (1 << 8)
1058#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001059
Jesse Barnes57f350b2012-03-28 13:39:25 -07001060/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001061 * IOSF sideband
1062 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001063#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001064#define IOSF_DEVFN_SHIFT 24
1065#define IOSF_OPCODE_SHIFT 16
1066#define IOSF_PORT_SHIFT 8
1067#define IOSF_BYTE_ENABLES_SHIFT 4
1068#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001069#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001070#define IOSF_PORT_BUNIT 0x03
1071#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001072#define IOSF_PORT_NC 0x11
1073#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001074#define IOSF_PORT_GPIO_NC 0x13
1075#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001076#define IOSF_PORT_DPIO_2 0x1a
1077#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001078#define IOSF_PORT_GPIO_SC 0x48
1079#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001080#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001081#define CHV_IOSF_PORT_GPIO_N 0x13
1082#define CHV_IOSF_PORT_GPIO_SE 0x48
1083#define CHV_IOSF_PORT_GPIO_E 0xa8
1084#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001085#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1086#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001087
Jesse Barnes30a970c2013-11-04 13:48:12 -08001088/* See configdb bunit SB addr map */
1089#define BUNIT_REG_BISOC 0x11
1090
Ville Syrjälä5e0b6692018-11-29 19:55:04 +02001091/* PUNIT_REG_*SSPM0 */
1092#define _SSPM0_SSC(val) ((val) << 0)
1093#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1094#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1095#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1096#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1097#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1098#define _SSPM0_SSS(val) ((val) << 24)
1099#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1100#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1101#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1102#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1103#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1104
1105/* PUNIT_REG_*SSPM1 */
1106#define SSPM1_FREQSTAT_SHIFT 24
1107#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1108#define SSPM1_FREQGUAR_SHIFT 8
1109#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1110#define SSPM1_FREQ_SHIFT 0
1111#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1112
1113#define PUNIT_REG_VEDSSPM0 0x32
1114#define PUNIT_REG_VEDSSPM1 0x33
1115
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001116#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001117#define DSPFREQSTAT_SHIFT_CHV 24
1118#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1119#define DSPFREQGUAR_SHIFT_CHV 8
1120#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001121#define DSPFREQSTAT_SHIFT 30
1122#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1123#define DSPFREQGUAR_SHIFT 14
1124#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001125#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1126#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1127#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001128#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1129#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1130#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1131#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1132#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1133#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1134#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1135#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1136#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1137#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1138#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1139#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001140
Ville Syrjälä5e0b6692018-11-29 19:55:04 +02001141#define PUNIT_REG_ISPSSPM0 0x39
1142#define PUNIT_REG_ISPSSPM1 0x3a
1143
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001144#define PUNIT_REG_PWRGT_CTRL 0x60
1145#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001146#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1147#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1148#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1149#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1150#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1151
1152#define PUNIT_PWGT_IDX_RENDER 0
1153#define PUNIT_PWGT_IDX_MEDIA 1
1154#define PUNIT_PWGT_IDX_DISP2D 3
1155#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1156#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1157#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1158#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1159#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1160#define PUNIT_PWGT_IDX_DPIO_RX0 10
1161#define PUNIT_PWGT_IDX_DPIO_RX1 11
1162#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001163
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001164#define PUNIT_REG_GPU_LFM 0xd3
1165#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1166#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001167#define GPLLENABLE (1 << 4)
1168#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001169#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001170#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001171
1172#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1173#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1174
Deepak S095acd52015-01-17 11:05:59 +05301175#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1176#define FB_GFX_FREQ_FUSE_MASK 0xff
1177#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1178#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1179#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1180
1181#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1182#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1183
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001184#define PUNIT_REG_DDR_SETUP2 0x139
1185#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1186#define FORCE_DDR_LOW_FREQ (1 << 1)
1187#define FORCE_DDR_HIGH_FREQ (1 << 0)
1188
Deepak S2b6b3a02014-05-27 15:59:30 +05301189#define PUNIT_GPU_STATUS_REG 0xdb
1190#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1191#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1192#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1193#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1194
1195#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1196#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1197#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1198
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001199#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1200#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1201#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1202#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1203#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1204#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1205#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1206#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1207#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1208#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1209
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001210#define VLV_TURBO_SOC_OVERRIDE 0x04
1211#define VLV_OVERRIDE_EN 1
1212#define VLV_SOC_TDP_EN (1 << 1)
1213#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1214#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301215
ymohanmabe4fc042013-08-27 23:40:56 +03001216/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001217#define CCK_FUSE_REG 0x8
1218#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001219#define CCK_REG_DSI_PLL_FUSE 0x44
1220#define CCK_REG_DSI_PLL_CONTROL 0x48
1221#define DSI_PLL_VCO_EN (1 << 31)
1222#define DSI_PLL_LDO_GATE (1 << 30)
1223#define DSI_PLL_P1_POST_DIV_SHIFT 17
1224#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1225#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1226#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1227#define DSI_PLL_MUX_MASK (3 << 9)
1228#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1229#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1230#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1231#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1232#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1233#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1234#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1235#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1236#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1237#define DSI_PLL_LOCK (1 << 0)
1238#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1239#define DSI_PLL_LFSR (1 << 31)
1240#define DSI_PLL_FRACTION_EN (1 << 30)
1241#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1242#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1243#define DSI_PLL_USYNC_CNT_SHIFT 18
1244#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1245#define DSI_PLL_N1_DIV_SHIFT 16
1246#define DSI_PLL_N1_DIV_MASK (3 << 16)
1247#define DSI_PLL_M1_DIV_SHIFT 0
1248#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001249#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001250#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001251#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001252#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001253#define CCK_TRUNK_FORCE_ON (1 << 17)
1254#define CCK_TRUNK_FORCE_OFF (1 << 16)
1255#define CCK_FREQUENCY_STATUS (0x1f << 8)
1256#define CCK_FREQUENCY_STATUS_SHIFT 8
1257#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001258
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001259/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001260#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001262#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001263#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1264#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1265#define DPIO_SFR_BYPASS (1 << 1)
1266#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001267
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001268#define DPIO_PHY(pipe) ((pipe) >> 1)
1269#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1270
Daniel Vetter598fac62013-04-18 22:01:46 +02001271/*
1272 * Per pipe/PLL DPIO regs
1273 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001274#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001275#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001276#define DPIO_POST_DIV_DAC 0
1277#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1278#define DPIO_POST_DIV_LVDS1 2
1279#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001280#define DPIO_K_SHIFT (24) /* 4 bits */
1281#define DPIO_P1_SHIFT (21) /* 3 bits */
1282#define DPIO_P2_SHIFT (16) /* 5 bits */
1283#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001284#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001285#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1286#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001287#define _VLV_PLL_DW3_CH1 0x802c
1288#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001289
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001290#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001291#define DPIO_REFSEL_OVERRIDE 27
1292#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1293#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1294#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301295#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001296#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1297#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001298#define _VLV_PLL_DW5_CH1 0x8034
1299#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001300
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001301#define _VLV_PLL_DW7_CH0 0x801c
1302#define _VLV_PLL_DW7_CH1 0x803c
1303#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001304
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001305#define _VLV_PLL_DW8_CH0 0x8040
1306#define _VLV_PLL_DW8_CH1 0x8060
1307#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001308
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001309#define VLV_PLL_DW9_BCAST 0xc044
1310#define _VLV_PLL_DW9_CH0 0x8044
1311#define _VLV_PLL_DW9_CH1 0x8064
1312#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001313
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001314#define _VLV_PLL_DW10_CH0 0x8048
1315#define _VLV_PLL_DW10_CH1 0x8068
1316#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001317
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001318#define _VLV_PLL_DW11_CH0 0x804c
1319#define _VLV_PLL_DW11_CH1 0x806c
1320#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001321
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001322/* Spec for ref block start counts at DW10 */
1323#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001324
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001325#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001326
Daniel Vetter598fac62013-04-18 22:01:46 +02001327/*
1328 * Per DDI channel DPIO regs
1329 */
1330
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001331#define _VLV_PCS_DW0_CH0 0x8200
1332#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001333#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1334#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1335#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1336#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001337#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001338
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001339#define _VLV_PCS01_DW0_CH0 0x200
1340#define _VLV_PCS23_DW0_CH0 0x400
1341#define _VLV_PCS01_DW0_CH1 0x2600
1342#define _VLV_PCS23_DW0_CH1 0x2800
1343#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1344#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1345
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001346#define _VLV_PCS_DW1_CH0 0x8204
1347#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001348#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1349#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1350#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001351#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001352#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001353#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001354
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001355#define _VLV_PCS01_DW1_CH0 0x204
1356#define _VLV_PCS23_DW1_CH0 0x404
1357#define _VLV_PCS01_DW1_CH1 0x2604
1358#define _VLV_PCS23_DW1_CH1 0x2804
1359#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1360#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1361
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001362#define _VLV_PCS_DW8_CH0 0x8220
1363#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001364#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1365#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001366#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001367
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001368#define _VLV_PCS01_DW8_CH0 0x0220
1369#define _VLV_PCS23_DW8_CH0 0x0420
1370#define _VLV_PCS01_DW8_CH1 0x2620
1371#define _VLV_PCS23_DW8_CH1 0x2820
1372#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1373#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001374
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001375#define _VLV_PCS_DW9_CH0 0x8224
1376#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001377#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1378#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1379#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1380#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1381#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1382#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001383#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001384
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001385#define _VLV_PCS01_DW9_CH0 0x224
1386#define _VLV_PCS23_DW9_CH0 0x424
1387#define _VLV_PCS01_DW9_CH1 0x2624
1388#define _VLV_PCS23_DW9_CH1 0x2824
1389#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1390#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1391
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001392#define _CHV_PCS_DW10_CH0 0x8228
1393#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001394#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1395#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1396#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1397#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1398#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1399#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1400#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1401#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001402#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1403
Ville Syrjälä1966e592014-04-09 13:29:04 +03001404#define _VLV_PCS01_DW10_CH0 0x0228
1405#define _VLV_PCS23_DW10_CH0 0x0428
1406#define _VLV_PCS01_DW10_CH1 0x2628
1407#define _VLV_PCS23_DW10_CH1 0x2828
1408#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1409#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1410
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001411#define _VLV_PCS_DW11_CH0 0x822c
1412#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001413#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1414#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1415#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1416#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001417#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001418
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001419#define _VLV_PCS01_DW11_CH0 0x022c
1420#define _VLV_PCS23_DW11_CH0 0x042c
1421#define _VLV_PCS01_DW11_CH1 0x262c
1422#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001423#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1424#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001425
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001426#define _VLV_PCS01_DW12_CH0 0x0230
1427#define _VLV_PCS23_DW12_CH0 0x0430
1428#define _VLV_PCS01_DW12_CH1 0x2630
1429#define _VLV_PCS23_DW12_CH1 0x2830
1430#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1431#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1432
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001433#define _VLV_PCS_DW12_CH0 0x8230
1434#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001435#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1436#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1437#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1438#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1439#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001440#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001441
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001442#define _VLV_PCS_DW14_CH0 0x8238
1443#define _VLV_PCS_DW14_CH1 0x8438
1444#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001445
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001446#define _VLV_PCS_DW23_CH0 0x825c
1447#define _VLV_PCS_DW23_CH1 0x845c
1448#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001449
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001450#define _VLV_TX_DW2_CH0 0x8288
1451#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001452#define DPIO_SWING_MARGIN000_SHIFT 16
1453#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001454#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001455#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001456
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001457#define _VLV_TX_DW3_CH0 0x828c
1458#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001459/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001460#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001461#define DPIO_SWING_MARGIN101_SHIFT 16
1462#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001463#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1464
1465#define _VLV_TX_DW4_CH0 0x8290
1466#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1468#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001469#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1470#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001471#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1472
1473#define _VLV_TX3_DW4_CH0 0x690
1474#define _VLV_TX3_DW4_CH1 0x2a90
1475#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1476
1477#define _VLV_TX_DW5_CH0 0x8294
1478#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001479#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001480#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001481
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001482#define _VLV_TX_DW11_CH0 0x82ac
1483#define _VLV_TX_DW11_CH1 0x84ac
1484#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001485
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001486#define _VLV_TX_DW14_CH0 0x82b8
1487#define _VLV_TX_DW14_CH1 0x84b8
1488#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301489
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001490/* CHV dpPhy registers */
1491#define _CHV_PLL_DW0_CH0 0x8000
1492#define _CHV_PLL_DW0_CH1 0x8180
1493#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1494
1495#define _CHV_PLL_DW1_CH0 0x8004
1496#define _CHV_PLL_DW1_CH1 0x8184
1497#define DPIO_CHV_N_DIV_SHIFT 8
1498#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1499#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1500
1501#define _CHV_PLL_DW2_CH0 0x8008
1502#define _CHV_PLL_DW2_CH1 0x8188
1503#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1504
1505#define _CHV_PLL_DW3_CH0 0x800c
1506#define _CHV_PLL_DW3_CH1 0x818c
1507#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1508#define DPIO_CHV_FIRST_MOD (0 << 8)
1509#define DPIO_CHV_SECOND_MOD (1 << 8)
1510#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301511#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001512#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1513
1514#define _CHV_PLL_DW6_CH0 0x8018
1515#define _CHV_PLL_DW6_CH1 0x8198
1516#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1517#define DPIO_CHV_INT_COEFF_SHIFT 8
1518#define DPIO_CHV_PROP_COEFF_SHIFT 0
1519#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1520
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301521#define _CHV_PLL_DW8_CH0 0x8020
1522#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301523#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1524#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301525#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1526
1527#define _CHV_PLL_DW9_CH0 0x8024
1528#define _CHV_PLL_DW9_CH1 0x81A4
1529#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301530#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301531#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1532#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1533
Ville Syrjälä6669e392015-07-08 23:46:00 +03001534#define _CHV_CMN_DW0_CH0 0x8100
1535#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1536#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1537#define DPIO_ALLDL_POWERDOWN (1 << 1)
1538#define DPIO_ANYDL_POWERDOWN (1 << 0)
1539
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001540#define _CHV_CMN_DW5_CH0 0x8114
1541#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1542#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1543#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1544#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1545#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1546#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1547#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1548#define CHV_BUFLEFTENA1_MASK (3 << 22)
1549
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550#define _CHV_CMN_DW13_CH0 0x8134
1551#define _CHV_CMN_DW0_CH1 0x8080
1552#define DPIO_CHV_S1_DIV_SHIFT 21
1553#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1554#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1555#define DPIO_CHV_K_DIV_SHIFT 4
1556#define DPIO_PLL_FREQLOCK (1 << 1)
1557#define DPIO_PLL_LOCK (1 << 0)
1558#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1559
1560#define _CHV_CMN_DW14_CH0 0x8138
1561#define _CHV_CMN_DW1_CH1 0x8084
1562#define DPIO_AFC_RECAL (1 << 14)
1563#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001564#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1565#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1566#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1567#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1568#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1569#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1570#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1571#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001572#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1573
Ville Syrjälä9197c882014-04-09 13:29:05 +03001574#define _CHV_CMN_DW19_CH0 0x814c
1575#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001576#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1577#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001578#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001579#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001580
Ville Syrjälä9197c882014-04-09 13:29:05 +03001581#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1582
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001583#define CHV_CMN_DW28 0x8170
1584#define DPIO_CL1POWERDOWNEN (1 << 23)
1585#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001586#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1587#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1588#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1589#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001590
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001591#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001592#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001593#define DPIO_LRC_BYPASS (1 << 3)
1594
1595#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1596 (lane) * 0x200 + (offset))
1597
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001598#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1599#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1600#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1601#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1602#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1603#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1604#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1605#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1606#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1607#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1608#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001609#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1610#define DPIO_FRC_LATENCY_SHFIT 8
1611#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1612#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301613
1614/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001615#define _BXT_PHY0_BASE 0x6C000
1616#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001617#define _BXT_PHY2_BASE 0x163000
1618#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1619 _BXT_PHY1_BASE, \
1620 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001621
1622#define _BXT_PHY(phy, reg) \
1623 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1624
1625#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1626 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1627 (reg_ch1) - _BXT_PHY0_BASE))
1628#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1629 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301630
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001631#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301632#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301633
Imre Deake93da0a2016-06-13 16:44:37 +03001634#define _BXT_PHY_CTL_DDI_A 0x64C00
1635#define _BXT_PHY_CTL_DDI_B 0x64C10
1636#define _BXT_PHY_CTL_DDI_C 0x64C20
1637#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1638#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1639#define BXT_PHY_LANE_ENABLED (1 << 8)
1640#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1641 _BXT_PHY_CTL_DDI_B)
1642
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301643#define _PHY_CTL_FAMILY_EDP 0x64C80
1644#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001645#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301646#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001647#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1648 _PHY_CTL_FAMILY_EDP, \
1649 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301650
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301651/* BXT PHY PLL registers */
1652#define _PORT_PLL_A 0x46074
1653#define _PORT_PLL_B 0x46078
1654#define _PORT_PLL_C 0x4607c
1655#define PORT_PLL_ENABLE (1 << 31)
1656#define PORT_PLL_LOCK (1 << 30)
1657#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001658#define PORT_PLL_POWER_ENABLE (1 << 26)
1659#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001660#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301661
1662#define _PORT_PLL_EBB_0_A 0x162034
1663#define _PORT_PLL_EBB_0_B 0x6C034
1664#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001665#define PORT_PLL_P1_SHIFT 13
1666#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1667#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1668#define PORT_PLL_P2_SHIFT 8
1669#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1670#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001671#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1672 _PORT_PLL_EBB_0_B, \
1673 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301674
1675#define _PORT_PLL_EBB_4_A 0x162038
1676#define _PORT_PLL_EBB_4_B 0x6C038
1677#define _PORT_PLL_EBB_4_C 0x6C344
1678#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1679#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001680#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1681 _PORT_PLL_EBB_4_B, \
1682 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301683
1684#define _PORT_PLL_0_A 0x162100
1685#define _PORT_PLL_0_B 0x6C100
1686#define _PORT_PLL_0_C 0x6C380
1687/* PORT_PLL_0_A */
1688#define PORT_PLL_M2_MASK 0xFF
1689/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001690#define PORT_PLL_N_SHIFT 8
1691#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1692#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301693/* PORT_PLL_2_A */
1694#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1695/* PORT_PLL_3_A */
1696#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1697/* PORT_PLL_6_A */
1698#define PORT_PLL_PROP_COEFF_MASK 0xF
1699#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1700#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1701#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1702#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1703/* PORT_PLL_8_A */
1704#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301705/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001706#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1707#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301708/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001709#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301710#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301711#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001712#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001713#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1714 _PORT_PLL_0_B, \
1715 _PORT_PLL_0_C)
1716#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1717 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301718
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301719/* BXT PHY common lane registers */
1720#define _PORT_CL1CM_DW0_A 0x162000
1721#define _PORT_CL1CM_DW0_BC 0x6C000
1722#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301723#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001724#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301725
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001726#define _PORT_CL1CM_DW9_A 0x162024
1727#define _PORT_CL1CM_DW9_BC 0x6C024
1728#define IREF0RC_OFFSET_SHIFT 8
1729#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1730#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001731
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001732#define _PORT_CL1CM_DW10_A 0x162028
1733#define _PORT_CL1CM_DW10_BC 0x6C028
1734#define IREF1RC_OFFSET_SHIFT 8
1735#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1736#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1737
1738#define _PORT_CL1CM_DW28_A 0x162070
1739#define _PORT_CL1CM_DW28_BC 0x6C070
1740#define OCL1_POWER_DOWN_EN (1 << 23)
1741#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1742#define SUS_CLK_CONFIG 0x3
1743#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1744
1745#define _PORT_CL1CM_DW30_A 0x162078
1746#define _PORT_CL1CM_DW30_BC 0x6C078
1747#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1748#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1749
1750/*
1751 * CNL/ICL Port/COMBO-PHY Registers
1752 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001753#define _ICL_COMBOPHY_A 0x162000
1754#define _ICL_COMBOPHY_B 0x6C000
Matt Roper0e933162019-06-25 17:03:49 -07001755#define _EHL_COMBOPHY_C 0x160000
Matt Roperdc867bc2019-07-09 11:39:32 -07001756#define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
Matt Roper0e933162019-06-25 17:03:49 -07001757 _ICL_COMBOPHY_B, \
1758 _EHL_COMBOPHY_C)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001759
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001760/* CNL/ICL Port CL_DW registers */
Matt Roperdc867bc2019-07-09 11:39:32 -07001761#define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001762 4 * (dw))
1763
1764#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
Matt Roperdc867bc2019-07-09 11:39:32 -07001765#define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001766#define CL_POWER_DOWN_ENABLE (1 << 4)
1767#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001768
Matt Roperdc867bc2019-07-09 11:39:32 -07001769#define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301770#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1771#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1772#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1773#define PWR_UP_ALL_LANES (0x0 << 4)
1774#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1775#define PWR_DOWN_LN_3_2 (0xc << 4)
1776#define PWR_DOWN_LN_3 (0x8 << 4)
1777#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1778#define PWR_DOWN_LN_1_0 (0x3 << 4)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301779#define PWR_DOWN_LN_3_1 (0xa << 4)
1780#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1781#define PWR_DOWN_LN_MASK (0xf << 4)
1782#define PWR_DOWN_LN_SHIFT 4
1783
Matt Roperdc867bc2019-07-09 11:39:32 -07001784#define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
Imre Deak67ca07e2018-06-26 17:22:32 +03001785#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001786
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001787/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001788#define _ICL_PORT_COMP 0x100
Matt Roperdc867bc2019-07-09 11:39:32 -07001789#define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001790 _ICL_PORT_COMP + 4 * (dw))
1791
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001792#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001793#define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001794#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301795
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001796#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Matt Roperdc867bc2019-07-09 11:39:32 -07001797#define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001798
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001799#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Matt Roperdc867bc2019-07-09 11:39:32 -07001800#define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001801#define PROCESS_INFO_DOT_0 (0 << 26)
1802#define PROCESS_INFO_DOT_1 (1 << 26)
1803#define PROCESS_INFO_DOT_4 (2 << 26)
1804#define PROCESS_INFO_MASK (7 << 26)
1805#define PROCESS_INFO_SHIFT 26
1806#define VOLTAGE_INFO_0_85V (0 << 24)
1807#define VOLTAGE_INFO_0_95V (1 << 24)
1808#define VOLTAGE_INFO_1_05V (2 << 24)
1809#define VOLTAGE_INFO_MASK (3 << 24)
1810#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301811
Matt Roperdc867bc2019-07-09 11:39:32 -07001812#define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
Imre Deak4361cca2019-05-24 20:35:32 +03001813#define IREFGEN (1 << 24)
1814
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001815#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Matt Roperdc867bc2019-07-09 11:39:32 -07001816#define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001817
1818#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Matt Roperdc867bc2019-07-09 11:39:32 -07001819#define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001820
1821/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001822#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1823#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1824#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1825#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1826#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1827#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1828#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1829#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1830#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1831#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Matt Roperdc867bc2019-07-09 11:39:32 -07001832#define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001833 _CNL_PORT_PCS_DW1_GRP_AE, \
1834 _CNL_PORT_PCS_DW1_GRP_B, \
1835 _CNL_PORT_PCS_DW1_GRP_C, \
1836 _CNL_PORT_PCS_DW1_GRP_D, \
1837 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301838 _CNL_PORT_PCS_DW1_GRP_F))
Matt Roperdc867bc2019-07-09 11:39:32 -07001839#define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001840 _CNL_PORT_PCS_DW1_LN0_AE, \
1841 _CNL_PORT_PCS_DW1_LN0_B, \
1842 _CNL_PORT_PCS_DW1_LN0_C, \
1843 _CNL_PORT_PCS_DW1_LN0_D, \
1844 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301845 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301846
Lucas De Marchi4e538402018-10-15 19:35:17 -07001847#define _ICL_PORT_PCS_AUX 0x300
1848#define _ICL_PORT_PCS_GRP 0x600
1849#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001850#define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001851 _ICL_PORT_PCS_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001852#define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001853 _ICL_PORT_PCS_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001854#define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001855 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001856#define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1857#define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1858#define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001859#define COMMON_KEEPER_EN (1 << 26)
Vandita Kulkarni6a7bafe2019-06-19 16:31:33 -07001860#define LATENCY_OPTIM_MASK (0x3 << 2)
1861#define LATENCY_OPTIM_VAL(x) ((x) << 2)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001862
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001863/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301864#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1865#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1866#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1867#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1868#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1869#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1870#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1871#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1872#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1873#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001874#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301875 _CNL_PORT_TX_AE_GRP_OFFSET, \
1876 _CNL_PORT_TX_B_GRP_OFFSET, \
1877 _CNL_PORT_TX_B_GRP_OFFSET, \
1878 _CNL_PORT_TX_D_GRP_OFFSET, \
1879 _CNL_PORT_TX_AE_GRP_OFFSET, \
1880 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001881 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001882#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301883 _CNL_PORT_TX_AE_LN0_OFFSET, \
1884 _CNL_PORT_TX_B_LN0_OFFSET, \
1885 _CNL_PORT_TX_B_LN0_OFFSET, \
1886 _CNL_PORT_TX_D_LN0_OFFSET, \
1887 _CNL_PORT_TX_AE_LN0_OFFSET, \
1888 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001889 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301890
Lucas De Marchi4e538402018-10-15 19:35:17 -07001891#define _ICL_PORT_TX_AUX 0x380
1892#define _ICL_PORT_TX_GRP 0x680
1893#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1894
Matt Roperdc867bc2019-07-09 11:39:32 -07001895#define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001896 _ICL_PORT_TX_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001897#define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001898 _ICL_PORT_TX_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001899#define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001900 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1901
1902#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1903#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07001904#define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
1905#define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
1906#define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
Paulo Zanoni74875082018-03-23 12:58:53 -07001907#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001908#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001909#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001910#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301911#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1912#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001913#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001914#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001915
Rodrigo Vivi04416102017-06-09 15:26:06 -07001916#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1917#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001918#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1919#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
Aditya Swarup9194e422019-01-28 14:00:11 -08001920#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001921 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301922 _CNL_PORT_TX_DW4_LN0_AE)))
Matt Roperdc867bc2019-07-09 11:39:32 -07001923#define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
1924#define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
1925#define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
1926#define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001927#define LOADGEN_SELECT (1 << 31)
1928#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001929#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001930#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001931#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001932#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001933#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001934
Lucas De Marchi4e538402018-10-15 19:35:17 -07001935#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1936#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07001937#define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
1938#define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
1939#define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001940#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001941#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001942#define TAP3_DISABLE (1 << 29)
1943#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001944#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001945#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001946#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001947
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001948#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1949#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Matt Roperdc867bc2019-07-09 11:39:32 -07001950#define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
1951#define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
1952#define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
1953#define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001954#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001955#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001956
José Roberto de Souza683d6722019-06-19 16:31:34 -07001957#define _ICL_DPHY_CHKN_REG 0x194
1958#define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
1959#define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
1960
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07001961#define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
1962 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
Manasi Navarec92f47b2018-03-23 10:24:15 -07001963
Manasi Navarea38bb302018-07-13 12:43:13 -07001964#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1965#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1966#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1967#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1968#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1969#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1970#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1971#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07001972#define MG_TX1_LINK_PARAMS(ln, tc_port) \
1973 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1974 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1975 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001976
Manasi Navarea38bb302018-07-13 12:43:13 -07001977#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1978#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1979#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1980#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1981#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1982#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1983#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1984#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07001985#define MG_TX2_LINK_PARAMS(ln, tc_port) \
1986 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1987 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1988 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07001989#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001990
Manasi Navarea38bb302018-07-13 12:43:13 -07001991#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1992#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1993#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1994#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1995#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1996#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1997#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1998#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07001999#define MG_TX1_PISO_READLOAD(ln, tc_port) \
2000 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2001 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2002 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002003
Manasi Navarea38bb302018-07-13 12:43:13 -07002004#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2005#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2006#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2007#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2008#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2009#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2010#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2011#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002012#define MG_TX2_PISO_READLOAD(ln, tc_port) \
2013 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2014 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2015 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002016#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002017
Manasi Navarea38bb302018-07-13 12:43:13 -07002018#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2019#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2020#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2021#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2022#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2023#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2024#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2025#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002026#define MG_TX1_SWINGCTRL(ln, tc_port) \
2027 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2028 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2029 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002030
Manasi Navarea38bb302018-07-13 12:43:13 -07002031#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2032#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2033#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2034#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2035#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2036#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2037#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2038#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002039#define MG_TX2_SWINGCTRL(ln, tc_port) \
2040 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2041 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2042 MG_TX_SWINGCTRL_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002043#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2044#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002045
Manasi Navarea38bb302018-07-13 12:43:13 -07002046#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2047#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2048#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2049#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2050#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2051#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2052#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2053#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002054#define MG_TX1_DRVCTRL(ln, tc_port) \
2055 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2056 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2057 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002058
Manasi Navarea38bb302018-07-13 12:43:13 -07002059#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2060#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2061#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2062#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2063#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2064#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2065#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2066#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002067#define MG_TX2_DRVCTRL(ln, tc_port) \
2068 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2069 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2070 MG_TX_DRVCTRL_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002071#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2072#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2073#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2074#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2075#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2076#define CRI_LOADGEN_SEL(x) ((x) << 12)
2077#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2078
2079#define MG_CLKHUB_LN0_PORT1 0x16839C
2080#define MG_CLKHUB_LN1_PORT1 0x16879C
2081#define MG_CLKHUB_LN0_PORT2 0x16939C
2082#define MG_CLKHUB_LN1_PORT2 0x16979C
2083#define MG_CLKHUB_LN0_PORT3 0x16A39C
2084#define MG_CLKHUB_LN1_PORT3 0x16A79C
2085#define MG_CLKHUB_LN0_PORT4 0x16B39C
2086#define MG_CLKHUB_LN1_PORT4 0x16B79C
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002087#define MG_CLKHUB(ln, tc_port) \
2088 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2089 MG_CLKHUB_LN0_PORT2, \
2090 MG_CLKHUB_LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002091#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2092
2093#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2094#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2095#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2096#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2097#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2098#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2099#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2100#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002101#define MG_TX1_DCC(ln, tc_port) \
2102 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2103 MG_TX_DCC_TX1LN0_PORT2, \
2104 MG_TX_DCC_TX1LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002105#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2106#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2107#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2108#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2109#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2110#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2111#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2112#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002113#define MG_TX2_DCC(ln, tc_port) \
2114 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2115 MG_TX_DCC_TX2LN0_PORT2, \
2116 MG_TX_DCC_TX2LN1_PORT1)
Manasi Navarea38bb302018-07-13 12:43:13 -07002117#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2118#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2119#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002120
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002121#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2122#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2123#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2124#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2125#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2126#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2127#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2128#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
José Roberto de Souzaf21e8b82019-10-01 12:37:29 -07002129#define MG_DP_MODE(ln, tc_port) \
2130 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2131 MG_DP_MODE_LN0_ACU_PORT2, \
2132 MG_DP_MODE_LN1_ACU_PORT1)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002133#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2134#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002135#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2136#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2137#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2138#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2139#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2140
2141#define MG_MISC_SUS0_PORT1 0x168814
2142#define MG_MISC_SUS0_PORT2 0x169814
2143#define MG_MISC_SUS0_PORT3 0x16A814
2144#define MG_MISC_SUS0_PORT4 0x16B814
2145#define MG_MISC_SUS0(tc_port) \
2146 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2147#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2148#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2149#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2150#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2151#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2152#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2153#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2154#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002155
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002156/* The spec defines this only for BXT PHY0, but lets assume that this
2157 * would exist for PHY1 too if it had a second channel.
2158 */
2159#define _PORT_CL2CM_DW6_A 0x162358
2160#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002161#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302162#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2163
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002164#define FIA1_BASE 0x163000
Anusha Srivatsa0caf6252019-07-11 22:57:05 -07002165#define FIA2_BASE 0x16E000
2166#define FIA3_BASE 0x16F000
2167#define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2168#define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002169
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002170/* ICL PHY DFLEX registers */
José Roberto de Souza31d9ae92019-09-20 13:58:06 -07002171#define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2172#define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2173#define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2174#define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2175#define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2176#define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2177#define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002178
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302179/* BXT PHY Ref registers */
2180#define _PORT_REF_DW3_A 0x16218C
2181#define _PORT_REF_DW3_BC 0x6C18C
2182#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002183#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302184
2185#define _PORT_REF_DW6_A 0x162198
2186#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002187#define GRC_CODE_SHIFT 24
2188#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302189#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002190#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302191#define GRC_CODE_SLOW_SHIFT 8
2192#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2193#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002194#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302195
2196#define _PORT_REF_DW8_A 0x1621A0
2197#define _PORT_REF_DW8_BC 0x6C1A0
2198#define GRC_DIS (1 << 15)
2199#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002200#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302201
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302202/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302203#define _PORT_PCS_DW10_LN01_A 0x162428
2204#define _PORT_PCS_DW10_LN01_B 0x6C428
2205#define _PORT_PCS_DW10_LN01_C 0x6C828
2206#define _PORT_PCS_DW10_GRP_A 0x162C28
2207#define _PORT_PCS_DW10_GRP_B 0x6CC28
2208#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002209#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2210 _PORT_PCS_DW10_LN01_B, \
2211 _PORT_PCS_DW10_LN01_C)
2212#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2213 _PORT_PCS_DW10_GRP_B, \
2214 _PORT_PCS_DW10_GRP_C)
2215
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302216#define TX2_SWING_CALC_INIT (1 << 31)
2217#define TX1_SWING_CALC_INIT (1 << 30)
2218
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302219#define _PORT_PCS_DW12_LN01_A 0x162430
2220#define _PORT_PCS_DW12_LN01_B 0x6C430
2221#define _PORT_PCS_DW12_LN01_C 0x6C830
2222#define _PORT_PCS_DW12_LN23_A 0x162630
2223#define _PORT_PCS_DW12_LN23_B 0x6C630
2224#define _PORT_PCS_DW12_LN23_C 0x6CA30
2225#define _PORT_PCS_DW12_GRP_A 0x162c30
2226#define _PORT_PCS_DW12_GRP_B 0x6CC30
2227#define _PORT_PCS_DW12_GRP_C 0x6CE30
2228#define LANESTAGGER_STRAP_OVRD (1 << 6)
2229#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002230#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2231 _PORT_PCS_DW12_LN01_B, \
2232 _PORT_PCS_DW12_LN01_C)
2233#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2234 _PORT_PCS_DW12_LN23_B, \
2235 _PORT_PCS_DW12_LN23_C)
2236#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2237 _PORT_PCS_DW12_GRP_B, \
2238 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302239
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302240/* BXT PHY TX registers */
2241#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2242 ((lane) & 1) * 0x80)
2243
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302244#define _PORT_TX_DW2_LN0_A 0x162508
2245#define _PORT_TX_DW2_LN0_B 0x6C508
2246#define _PORT_TX_DW2_LN0_C 0x6C908
2247#define _PORT_TX_DW2_GRP_A 0x162D08
2248#define _PORT_TX_DW2_GRP_B 0x6CD08
2249#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002250#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2251 _PORT_TX_DW2_LN0_B, \
2252 _PORT_TX_DW2_LN0_C)
2253#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2254 _PORT_TX_DW2_GRP_B, \
2255 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302256#define MARGIN_000_SHIFT 16
2257#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2258#define UNIQ_TRANS_SCALE_SHIFT 8
2259#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2260
2261#define _PORT_TX_DW3_LN0_A 0x16250C
2262#define _PORT_TX_DW3_LN0_B 0x6C50C
2263#define _PORT_TX_DW3_LN0_C 0x6C90C
2264#define _PORT_TX_DW3_GRP_A 0x162D0C
2265#define _PORT_TX_DW3_GRP_B 0x6CD0C
2266#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002267#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2268 _PORT_TX_DW3_LN0_B, \
2269 _PORT_TX_DW3_LN0_C)
2270#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2271 _PORT_TX_DW3_GRP_B, \
2272 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302273#define SCALE_DCOMP_METHOD (1 << 26)
2274#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302275
2276#define _PORT_TX_DW4_LN0_A 0x162510
2277#define _PORT_TX_DW4_LN0_B 0x6C510
2278#define _PORT_TX_DW4_LN0_C 0x6C910
2279#define _PORT_TX_DW4_GRP_A 0x162D10
2280#define _PORT_TX_DW4_GRP_B 0x6CD10
2281#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002282#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2283 _PORT_TX_DW4_LN0_B, \
2284 _PORT_TX_DW4_LN0_C)
2285#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2286 _PORT_TX_DW4_GRP_B, \
2287 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302288#define DEEMPH_SHIFT 24
2289#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2290
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002291#define _PORT_TX_DW5_LN0_A 0x162514
2292#define _PORT_TX_DW5_LN0_B 0x6C514
2293#define _PORT_TX_DW5_LN0_C 0x6C914
2294#define _PORT_TX_DW5_GRP_A 0x162D14
2295#define _PORT_TX_DW5_GRP_B 0x6CD14
2296#define _PORT_TX_DW5_GRP_C 0x6CF14
2297#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2298 _PORT_TX_DW5_LN0_B, \
2299 _PORT_TX_DW5_LN0_C)
2300#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2301 _PORT_TX_DW5_GRP_B, \
2302 _PORT_TX_DW5_GRP_C)
2303#define DCC_DELAY_RANGE_1 (1 << 9)
2304#define DCC_DELAY_RANGE_2 (1 << 8)
2305
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302306#define _PORT_TX_DW14_LN0_A 0x162538
2307#define _PORT_TX_DW14_LN0_B 0x6C538
2308#define _PORT_TX_DW14_LN0_C 0x6C938
2309#define LATENCY_OPTIM_SHIFT 30
2310#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002311#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2312 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2313 _PORT_TX_DW14_LN0_C) + \
2314 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302315
David Weinehallf8896f52015-06-25 11:11:03 +03002316/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002317#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002318/* SKL VccIO mask */
2319#define SKL_VCCIO_MASK 0x1
2320/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002321#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002322/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002323#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2324#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002325/* Balance leg disable bits */
2326#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002327#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002328
Jesse Barnes585fb112008-07-29 11:54:06 -07002329/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002330 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002331 * [0-7] @ 0x2000 gen2,gen3
2332 * [8-15] @ 0x3000 945,g33,pnv
2333 *
2334 * [0-15] @ 0x3000 gen4,gen5
2335 *
2336 * [0-15] @ 0x100000 gen6,vlv,chv
2337 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002338 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002339#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002340#define I830_FENCE_START_MASK 0x07f80000
2341#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002342#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002343#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002344#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002345#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002346#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002347#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002348
2349#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002350#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002352#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2353#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002354#define I965_FENCE_PITCH_SHIFT 2
2355#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002356#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002357#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002359#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2360#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002361#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002362#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002363
Deepak S2b6b3a02014-05-27 15:59:30 +05302364
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002365/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002366#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002367#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002368#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002369#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2370#define TILECTL_BACKSNOOP_DIS (1 << 3)
2371
Jesse Barnesde151cf2008-11-12 10:03:55 -08002372/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002373 * Instruction and interrupt control regs
2374 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002375#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002376#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2377#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002378#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002379#define PRB0_BASE (0x2030 - 0x30)
2380#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2381#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2382#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2383#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2384#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2385#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002386#define RENDER_RING_BASE 0x02000
2387#define BSD_RING_BASE 0x04000
2388#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002389#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002390#define GEN11_BSD_RING_BASE 0x1c0000
2391#define GEN11_BSD2_RING_BASE 0x1c4000
2392#define GEN11_BSD3_RING_BASE 0x1d0000
2393#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002394#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002395#define GEN11_VEBOX_RING_BASE 0x1c8000
2396#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002397#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002398#define RING_TAIL(base) _MMIO((base) + 0x30)
2399#define RING_HEAD(base) _MMIO((base) + 0x34)
2400#define RING_START(base) _MMIO((base) + 0x38)
2401#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002402#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002403#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2404#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2405#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002406#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2407#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2408#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2409#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2410#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2411#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2412#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2413#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2414#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2415#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2416#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2417#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002418#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002419#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2420#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2421#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2422#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2423#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002424#define RESET_CTL_CAT_ERROR REG_BIT(2)
2425#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2426#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2427
Mika Kuoppala39e78232018-06-07 20:24:44 +03002428#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002430#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002431#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002432#define GEN7_WR_WATERMARK _MMIO(0x4028)
2433#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2434#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002435#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2436#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002437#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2438#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002439/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002440#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002441#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002442#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2443#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002444
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002445#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002446#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2447#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002448#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002449#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002450#define GEN8_RING_FAULT_REG _MMIO(0x4094)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002451#define GEN12_RING_FAULT_REG _MMIO(0xcec4)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002452#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002453#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002454#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2455#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002456#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002457#define DONE_REG _MMIO(0x40b0)
2458#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2459#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002460#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Michel Thierryb41e63d2019-08-17 02:38:54 -07002461#define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002462#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2463#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2464#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002465#define RING_ACTHD(base) _MMIO((base) + 0x74)
2466#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2467#define RING_NOPID(base) _MMIO((base) + 0x94)
2468#define RING_IMR(base) _MMIO((base) + 0xa8)
2469#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2470#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2471#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002472#define TAIL_ADDR 0x001FFFF8
2473#define HEAD_WRAP_COUNT 0xFFE00000
2474#define HEAD_WRAP_ONE 0x00200000
2475#define HEAD_ADDR 0x001FFFFC
2476#define RING_NR_PAGES 0x001FF000
2477#define RING_REPORT_MASK 0x00000006
2478#define RING_REPORT_64K 0x00000002
2479#define RING_REPORT_128K 0x00000004
2480#define RING_NO_REPORT 0x00000000
2481#define RING_VALID_MASK 0x00000001
2482#define RING_VALID 0x00000001
2483#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002484#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2485#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2486#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002487
Michał Winiarski74b20892019-09-26 12:06:33 +02002488/* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2489#define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2490#define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2491
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002492#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
John Harrison1e2b7f42019-07-12 00:07:43 -07002493#define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2494#define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2495#define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2496#define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2497#define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
John Harrison5380d0b2019-06-17 18:01:05 -07002498#define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2499#define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2500#define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2501#define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
John Harrison1e2b7f42019-07-12 00:07:43 -07002502#define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2503#define RING_FORCE_TO_NONPRIV_MASK_VALID \
2504 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2505 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
Arun Siluvery33136b02016-01-21 21:43:47 +00002506#define RING_MAX_NONPRIV_SLOTS 12
2507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002508#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002509
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002510#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002511#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002512
Matthew Auld9a6330c2017-10-06 23:18:22 +01002513#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2514#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002515#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002516
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002517#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002518#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2519#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2520#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002521
Chris Wilson8168bd42010-11-11 17:54:52 +00002522#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002523#define PRB0_TAIL _MMIO(0x2030)
2524#define PRB0_HEAD _MMIO(0x2034)
2525#define PRB0_START _MMIO(0x2038)
2526#define PRB0_CTL _MMIO(0x203c)
2527#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2528#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2529#define PRB1_START _MMIO(0x2048) /* 915+ only */
2530#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002531#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002532#define IPEIR_I965 _MMIO(0x2064)
2533#define IPEHR_I965 _MMIO(0x2068)
2534#define GEN7_SC_INSTDONE _MMIO(0x7100)
2535#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2536#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002537#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2538#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2539#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2540#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2541#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002542#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2543#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2544#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2545#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002546#define RING_IPEIR(base) _MMIO((base) + 0x64)
2547#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002548/*
2549 * On GEN4, only the render ring INSTDONE exists and has a different
2550 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002551 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002552 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002553#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2554#define RING_INSTPS(base) _MMIO((base) + 0x70)
2555#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2556#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2557#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2558#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002559#define INSTPS _MMIO(0x2070) /* 965+ only */
2560#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2561#define ACTHD_I965 _MMIO(0x2074)
2562#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002563#define HWS_ADDRESS_MASK 0xfffff000
2564#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002565#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002566#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002567#define IPEIR(base) _MMIO((base) + 0x88)
2568#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002569#define GEN2_INSTDONE _MMIO(0x2090)
2570#define NOPID _MMIO(0x2094)
2571#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002572#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002573#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002574#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002575#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2576#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2577#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2578#define RING_BBADDR(base) _MMIO((base) + 0x140)
2579#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2580#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2581#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2582#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2583#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002584
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002585#define ERROR_GEN6 _MMIO(0x40a0)
2586#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002587#define ERR_INT_POISON (1 << 31)
2588#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2589#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2590#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2591#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2592#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2593#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2594#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2595#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2596#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002597
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002598#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2599#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002600#define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2601#define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002602#define FAULT_VA_HIGH_BITS (0xf << 0)
2603#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002605#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002606#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002607
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002608#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2609#define CLAIM_ER_CLR (1 << 31)
2610#define CLAIM_ER_OVERFLOW (1 << 16)
2611#define CLAIM_ER_CTR_MASK 0xffff
2612
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002613#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002614/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002615#define DERRMR_PIPEA_SCANLINE (1 << 0)
2616#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2617#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2618#define DERRMR_PIPEA_VBLANK (1 << 3)
2619#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002620#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002621#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2622#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2623#define DERRMR_PIPEB_VBLANK (1 << 11)
2624#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002625/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002626#define DERRMR_PIPEC_SCANLINE (1 << 14)
2627#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2628#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2629#define DERRMR_PIPEC_VBLANK (1 << 21)
2630#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002631
Chris Wilson0f3b6842013-01-15 12:05:55 +00002632
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002633/* GM45+ chicken bits -- debug workaround bits that may be required
2634 * for various sorts of correct behavior. The top 16 bits of each are
2635 * the enables for writing to the corresponding low bit.
2636 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002637#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002638#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002639#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002640
2641#define FF_SLICE_CHICKEN _MMIO(0x2088)
2642#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2643
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002644/* Disables pipelining of read flushes past the SF-WIZ interface.
2645 * Required on all Ironlake steppings according to the B-Spec, but the
2646 * particular danger of not doing so is not specified.
2647 */
2648# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002649#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002650#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002651#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002652#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002653#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002654#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002655#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002656
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002657#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002658# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002659# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002660# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302661# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002662# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002664#define GEN6_GT_MODE _MMIO(0x20d0)
2665#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002666#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2667#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2668#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2669#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002670#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002671#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002672#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2673#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002674
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002675/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2676#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2677#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002678#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002679
Tim Goreb1e429f2016-03-21 14:37:29 +00002680/* WaClearTdlStateAckDirtyBits */
2681#define GEN8_STATE_ACK _MMIO(0x20F0)
2682#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2683#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2684#define GEN9_STATE_ACK_TDL0 (1 << 12)
2685#define GEN9_STATE_ACK_TDL1 (1 << 13)
2686#define GEN9_STATE_ACK_TDL2 (1 << 14)
2687#define GEN9_STATE_ACK_TDL3 (1 << 15)
2688#define GEN9_SUBSLICE_TDL_ACK_BITS \
2689 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2690 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2691
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002692#define GFX_MODE _MMIO(0x2520)
2693#define GFX_MODE_GEN7 _MMIO(0x229c)
Tvrtko Ursulindbc65182019-06-07 09:45:20 +01002694#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002695#define GFX_RUN_LIST_ENABLE (1 << 15)
2696#define GFX_INTERRUPT_STEERING (1 << 14)
2697#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2698#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2699#define GFX_REPLAY_MODE (1 << 11)
2700#define GFX_PSMI_GRANULARITY (1 << 10)
2701#define GFX_PPGTT_ENABLE (1 << 9)
2702#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002703
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002704#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2705#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2706#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2707#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002708
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002709#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002710
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002711#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2712#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2713#define SCPD0 _MMIO(0x209c) /* 915+ only */
Ville Syrjälä7d423af2019-10-03 17:02:31 +03002714#define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002715#define GEN2_IER _MMIO(0x20a0)
2716#define GEN2_IIR _MMIO(0x20a4)
2717#define GEN2_IMR _MMIO(0x20a8)
2718#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002719#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002720#define GINT_DIS (1 << 22)
2721#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002722#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2723#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2724#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2725#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2726#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2727#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2728#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302729#define VLV_PCBR_ADDR_SHIFT 12
2730
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002731#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002732#define EIR _MMIO(0x20b0)
2733#define EMR _MMIO(0x20b4)
2734#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002735#define GM45_ERROR_PAGE_TABLE (1 << 5)
2736#define GM45_ERROR_MEM_PRIV (1 << 4)
2737#define I915_ERROR_PAGE_TABLE (1 << 4)
2738#define GM45_ERROR_CP_PRIV (1 << 3)
2739#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2740#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002741#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002742#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2743#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002744 will not assert AGPBUSY# and will only
2745 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002746#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2747#define INSTPM_TLB_INVALIDATE (1 << 9)
2748#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002749#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002750#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002751#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2752#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2753#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002754#define FW_BLC _MMIO(0x20d8)
2755#define FW_BLC2 _MMIO(0x20dc)
2756#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002757#define FW_BLC_SELF_EN_MASK (1 << 31)
2758#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2759#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002760#define MM_BURST_LENGTH 0x00700000
2761#define MM_FIFO_WATERMARK 0x0001F000
2762#define LM_BURST_LENGTH 0x00000700
2763#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002765
Mahesh Kumar78005492018-01-30 11:49:14 -02002766#define MBUS_ABOX_CTL _MMIO(0x45038)
2767#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2768#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2769#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2770#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2771#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2772#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2773#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2774#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2775
2776#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2777#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2778#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2779 _PIPEB_MBUS_DBOX_CTL)
2780#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2781#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2782#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2783#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2784#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2785#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2786
2787#define MBUS_UBOX_CTL _MMIO(0x4503C)
2788#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2789#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2790
Keith Packard45503de2010-07-19 21:12:35 -07002791/* Make render/texture TLB fetches lower priorty than associated data
2792 * fetches. This is not turned on by default
2793 */
2794#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2795
2796/* Isoch request wait on GTT enable (Display A/B/C streams).
2797 * Make isoch requests stall on the TLB update. May cause
2798 * display underruns (test mode only)
2799 */
2800#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2801
2802/* Block grant count for isoch requests when block count is
2803 * set to a finite value.
2804 */
2805#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2806#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2807#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2808#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2809#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2810
2811/* Enable render writes to complete in C2/C3/C4 power states.
2812 * If this isn't enabled, render writes are prevented in low
2813 * power states. That seems bad to me.
2814 */
2815#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2816
2817/* This acknowledges an async flip immediately instead
2818 * of waiting for 2TLB fetches.
2819 */
2820#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2821
2822/* Enables non-sequential data reads through arbiter
2823 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002824#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002825
2826/* Disable FSB snooping of cacheable write cycles from binner/render
2827 * command stream
2828 */
2829#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2830
2831/* Arbiter time slice for non-isoch streams */
2832#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2833#define MI_ARB_TIME_SLICE_1 (0 << 5)
2834#define MI_ARB_TIME_SLICE_2 (1 << 5)
2835#define MI_ARB_TIME_SLICE_4 (2 << 5)
2836#define MI_ARB_TIME_SLICE_6 (3 << 5)
2837#define MI_ARB_TIME_SLICE_8 (4 << 5)
2838#define MI_ARB_TIME_SLICE_10 (5 << 5)
2839#define MI_ARB_TIME_SLICE_14 (6 << 5)
2840#define MI_ARB_TIME_SLICE_16 (7 << 5)
2841
2842/* Low priority grace period page size */
2843#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2844#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2845
2846/* Disable display A/B trickle feed */
2847#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2848
2849/* Set display plane priority */
2850#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2851#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002853#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002854#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2855#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2856
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002857#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002858#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2859#define CM0_IZ_OPT_DISABLE (1 << 6)
2860#define CM0_ZR_OPT_DISABLE (1 << 5)
2861#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2862#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2863#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2864#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2865#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002866#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2867#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002868#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002869#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01002870#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002871#define ECO_GATING_CX_ONLY (1 << 3)
2872#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002873
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002874#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002875#define RC_OP_FLUSH_ENABLE (1 << 0)
2876#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002877#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002878#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2879#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2880#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002882#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002883#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002884#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002885
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002886#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002887#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002888#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002889#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002890
Robert Bragg19f81df2017-06-13 12:23:03 +01002891#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2892#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2893
Talha Nassar0b904c82019-01-31 17:08:44 -08002894#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2895#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2896
Deepak S693d11c2015-01-16 20:42:16 +05302897/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002898#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2899#define HSW_F1_EU_DIS_SHIFT 16
2900#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2901#define HSW_F1_EU_DIS_10EUS 0
2902#define HSW_F1_EU_DIS_8EUS 1
2903#define HSW_F1_EU_DIS_6EUS 2
2904
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002905#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002906#define CHV_FGT_DISABLE_SS0 (1 << 10)
2907#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302908#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2909#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2910#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2911#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2912#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2913#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2914#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2915#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2916
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002917#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002918#define GEN8_F2_SS_DIS_SHIFT 21
2919#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002920#define GEN8_F2_S_ENA_SHIFT 25
2921#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2922
2923#define GEN9_F2_SS_DIS_SHIFT 20
2924#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2925
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002926#define GEN10_F2_S_ENA_SHIFT 22
2927#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2928#define GEN10_F2_SS_DIS_SHIFT 18
2929#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2930
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002931#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2932#define GEN10_L3BANK_PAIR_COUNT 4
2933#define GEN10_L3BANK_MASK 0x0F
2934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002935#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002936#define GEN8_EU_DIS0_S0_MASK 0xffffff
2937#define GEN8_EU_DIS0_S1_SHIFT 24
2938#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002940#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002941#define GEN8_EU_DIS1_S1_MASK 0xffff
2942#define GEN8_EU_DIS1_S2_SHIFT 16
2943#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2944
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002945#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002946#define GEN8_EU_DIS2_S2_MASK 0xff
2947
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002948#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002949
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002950#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2951#define GEN10_EU_DIS_SS_MASK 0xff
2952
Oscar Mateo26376a72018-03-16 14:14:49 +02002953#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2954#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2955#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07002956#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02002957
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002958#define GEN11_EU_DISABLE _MMIO(0x9134)
2959#define GEN11_EU_DIS_MASK 0xFF
2960
2961#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2962#define GEN11_GT_S_ENA_MASK 0xFF
2963
2964#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2965
Daniele Ceraolo Spurio601734f2019-09-13 08:51:37 +01002966#define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
2967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002968#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002969#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2970#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2971#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2972#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002973
Ben Widawskycc609d52013-05-28 19:22:29 -07002974/* On modern GEN architectures interrupt control consists of two sets
2975 * of registers. The first set pertains to the ring generating the
2976 * interrupt. The second control is for the functional block generating the
2977 * interrupt. These are PM, GT, DE, etc.
2978 *
2979 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2980 * GT interrupt bits, so we don't need to duplicate the defines.
2981 *
2982 * These defines should cover us well from SNB->HSW with minor exceptions
2983 * it can also work on ILK.
2984 */
2985#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2986#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2987#define GT_BLT_USER_INTERRUPT (1 << 22)
2988#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2989#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002990#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002991#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002992#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2993#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2994#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2995#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2996#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2997#define GT_RENDER_USER_INTERRUPT (1 << 0)
2998
Ben Widawsky12638c52013-05-28 19:22:31 -07002999#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3000#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3001
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003002#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003003 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003004 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003005
Ben Widawskycc609d52013-05-28 19:22:29 -07003006/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003007#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03003008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003009#define I915_PM_INTERRUPT (1 << 31)
3010#define I915_ISP_INTERRUPT (1 << 22)
3011#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3012#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3013#define I915_MIPIC_INTERRUPT (1 << 19)
3014#define I915_MIPIA_INTERRUPT (1 << 18)
3015#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3016#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3017#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3018#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003019#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3020#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3021#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3022#define I915_HWB_OOM_INTERRUPT (1 << 13)
3023#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3024#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3025#define I915_MISC_INTERRUPT (1 << 11)
3026#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3027#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3028#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3029#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3030#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3031#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3032#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3033#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3034#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3035#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3036#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3037#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3038#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3039#define I915_DEBUG_INTERRUPT (1 << 2)
3040#define I915_WINVALID_INTERRUPT (1 << 1)
3041#define I915_USER_INTERRUPT (1 << 1)
3042#define I915_ASLE_INTERRUPT (1 << 0)
3043#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003044
Jerome Anandeef57322017-01-25 04:27:49 +05303045#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3046#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3047
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003048/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003049#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3050#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3051
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003052#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3053#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3054#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3055#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3056 _VLV_AUD_PORT_EN_B_DBG, \
3057 _VLV_AUD_PORT_EN_C_DBG, \
3058 _VLV_AUD_PORT_EN_D_DBG)
3059#define VLV_AMP_MUTE (1 << 1)
3060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003061#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003063#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003064#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003065#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003066#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3067#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3068#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3069#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003070#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003071#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3072#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3073#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3074#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3075#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3076#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3077#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3078#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003079
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003080/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003081 * Framebuffer compression (915+ only)
3082 */
3083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003084#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3085#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3086#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003087#define FBC_CTL_EN (1 << 31)
3088#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003089#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003090#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3091#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07003092#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003093#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003094#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003095#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003096#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003097#define FBC_STAT_COMPRESSING (1 << 31)
3098#define FBC_STAT_COMPRESSED (1 << 30)
3099#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003100#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003101#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003102#define FBC_CTL_FENCE_DBL (0 << 4)
3103#define FBC_CTL_IDLE_IMM (0 << 2)
3104#define FBC_CTL_IDLE_FULL (1 << 2)
3105#define FBC_CTL_IDLE_LINE (2 << 2)
3106#define FBC_CTL_IDLE_DEBUG (3 << 2)
3107#define FBC_CTL_CPU_FENCE (1 << 1)
3108#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003109#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3110#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003111
3112#define FBC_LL_SIZE (1536)
3113
Mika Kuoppala44fff992016-06-07 17:19:09 +03003114#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003115#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003116
Jesse Barnes74dff282009-09-14 15:39:40 -07003117/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003118#define DPFC_CB_BASE _MMIO(0x3200)
3119#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003120#define DPFC_CTL_EN (1 << 31)
3121#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3122#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3123#define DPFC_CTL_FENCE_EN (1 << 29)
3124#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3125#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3126#define DPFC_SR_EN (1 << 10)
3127#define DPFC_CTL_LIMIT_1X (0 << 6)
3128#define DPFC_CTL_LIMIT_2X (1 << 6)
3129#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003130#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003131#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003132#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3133#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3134#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3135#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003136#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003137#define DPFC_INVAL_SEG_SHIFT (16)
3138#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3139#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003140#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003141#define DPFC_STATUS2 _MMIO(0x3214)
3142#define DPFC_FENCE_YOFF _MMIO(0x3218)
3143#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003144#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003145
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003146/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003147#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3148#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003149#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003150/* The bit 28-8 is reserved */
3151#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003152#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3153#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003154#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3155#define IVB_FBC_STATUS2 _MMIO(0x43214)
3156#define IVB_FBC_COMP_SEG_MASK 0x7ff
3157#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003158#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3159#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003160#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
Matt Ropercc49abc2019-06-12 11:36:31 -07003161#define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003162#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003163#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003164#define ILK_FBC_RT_VALID (1 << 0)
3165#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003167#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003168#define ILK_FBCQ_DIS (1 << 22)
3169#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003170
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003171
Jesse Barnes585fb112008-07-29 11:54:06 -07003172/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003173 * Framebuffer compression for Sandybridge
3174 *
3175 * The following two registers are of type GTTMMADR
3176 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003177#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003178#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003179#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003180
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003181/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003182#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003184#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003185#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003187#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003188#define FBC_REND_NUKE (1 << 2)
3189#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003190
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003191/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003192 * GPIO regs
3193 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003194#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3195 4 * (gpio))
3196
Jesse Barnes585fb112008-07-29 11:54:06 -07003197# define GPIO_CLOCK_DIR_MASK (1 << 0)
3198# define GPIO_CLOCK_DIR_IN (0 << 1)
3199# define GPIO_CLOCK_DIR_OUT (1 << 1)
3200# define GPIO_CLOCK_VAL_MASK (1 << 2)
3201# define GPIO_CLOCK_VAL_OUT (1 << 3)
3202# define GPIO_CLOCK_VAL_IN (1 << 4)
3203# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3204# define GPIO_DATA_DIR_MASK (1 << 8)
3205# define GPIO_DATA_DIR_IN (0 << 9)
3206# define GPIO_DATA_DIR_OUT (1 << 9)
3207# define GPIO_DATA_VAL_MASK (1 << 10)
3208# define GPIO_DATA_VAL_OUT (1 << 11)
3209# define GPIO_DATA_VAL_IN (1 << 12)
3210# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003212#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003213#define GMBUS_AKSV_SELECT (1 << 11)
3214#define GMBUS_RATE_100KHZ (0 << 8)
3215#define GMBUS_RATE_50KHZ (1 << 8)
3216#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3217#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3218#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303219#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003220
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003221#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003222#define GMBUS_SW_CLR_INT (1 << 31)
3223#define GMBUS_SW_RDY (1 << 30)
3224#define GMBUS_ENT (1 << 29) /* enable timeout */
3225#define GMBUS_CYCLE_NONE (0 << 25)
3226#define GMBUS_CYCLE_WAIT (1 << 25)
3227#define GMBUS_CYCLE_INDEX (2 << 25)
3228#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003229#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003230#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303231#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003232#define GMBUS_SLAVE_INDEX_SHIFT 8
3233#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003234#define GMBUS_SLAVE_READ (1 << 0)
3235#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003236#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003237#define GMBUS_INUSE (1 << 15)
3238#define GMBUS_HW_WAIT_PHASE (1 << 14)
3239#define GMBUS_STALL_TIMEOUT (1 << 13)
3240#define GMBUS_INT (1 << 12)
3241#define GMBUS_HW_RDY (1 << 11)
3242#define GMBUS_SATOER (1 << 10)
3243#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003244#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3245#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003246#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3247#define GMBUS_NAK_EN (1 << 3)
3248#define GMBUS_IDLE_EN (1 << 2)
3249#define GMBUS_HW_WAIT_EN (1 << 1)
3250#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003251#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003252#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003253
Jesse Barnes585fb112008-07-29 11:54:06 -07003254/*
3255 * Clock control & power management
3256 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003257#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3258#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3259#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003260#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003262#define VGA0 _MMIO(0x6000)
3263#define VGA1 _MMIO(0x6004)
3264#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003265#define VGA0_PD_P2_DIV_4 (1 << 7)
3266#define VGA0_PD_P1_DIV_2 (1 << 5)
3267#define VGA0_PD_P1_SHIFT 0
3268#define VGA0_PD_P1_MASK (0x1f << 0)
3269#define VGA1_PD_P2_DIV_4 (1 << 15)
3270#define VGA1_PD_P1_DIV_2 (1 << 13)
3271#define VGA1_PD_P1_SHIFT 8
3272#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003273#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003274#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3275#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003276#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003277#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003278#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003279#define DPLL_VGA_MODE_DIS (1 << 28)
3280#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3281#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3282#define DPLL_MODE_MASK (3 << 26)
3283#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3284#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3285#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3286#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3287#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3288#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003289#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003290#define DPLL_LOCK_VLV (1 << 15)
3291#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3292#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3293#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003294#define DPLL_PORTC_READY_MASK (0xf << 4)
3295#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003296
Jesse Barnes585fb112008-07-29 11:54:06 -07003297#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003298
3299/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003300#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003301#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003302#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003303#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003304#define PHY_LDO_DELAY_0NS 0x0
3305#define PHY_LDO_DELAY_200NS 0x1
3306#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003307#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3308#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003309#define PHY_CH_SU_PSR 0x1
3310#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003311#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003312#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003313#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003314#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3315#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3316#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003317
Jesse Barnes585fb112008-07-29 11:54:06 -07003318/*
3319 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3320 * this field (only one bit may be set).
3321 */
3322#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3323#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003324#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003325/* i830, required in DVO non-gang */
3326#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3327#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3328#define PLL_REF_INPUT_DREFCLK (0 << 13)
3329#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3330#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3331#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3332#define PLL_REF_INPUT_MASK (3 << 13)
3333#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003334/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003335# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3336# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003337# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003338# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3339# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3340
Jesse Barnes585fb112008-07-29 11:54:06 -07003341/*
3342 * Parallel to Serial Load Pulse phase selection.
3343 * Selects the phase for the 10X DPLL clock for the PCIe
3344 * digital display port. The range is 4 to 13; 10 or more
3345 * is just a flip delay. The default is 6
3346 */
3347#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3348#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3349/*
3350 * SDVO multiplier for 945G/GM. Not used on 965.
3351 */
3352#define SDVO_MULTIPLIER_MASK 0x000000ff
3353#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3354#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003355
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003356#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3357#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3358#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003359#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003360
Jesse Barnes585fb112008-07-29 11:54:06 -07003361/*
3362 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3363 *
3364 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3365 */
3366#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3367#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3368/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3369#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3370#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3371/*
3372 * SDVO/UDI pixel multiplier.
3373 *
3374 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3375 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3376 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3377 * dummy bytes in the datastream at an increased clock rate, with both sides of
3378 * the link knowing how many bytes are fill.
3379 *
3380 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3381 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3382 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3383 * through an SDVO command.
3384 *
3385 * This register field has values of multiplication factor minus 1, with
3386 * a maximum multiplier of 5 for SDVO.
3387 */
3388#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3389#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3390/*
3391 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3392 * This best be set to the default value (3) or the CRT won't work. No,
3393 * I don't entirely understand what this does...
3394 */
3395#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3396#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003397
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003398#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003400#define _FPA0 0x6040
3401#define _FPA1 0x6044
3402#define _FPB0 0x6048
3403#define _FPB1 0x604c
3404#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3405#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003406#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003407#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003408#define FP_N_DIV_SHIFT 16
3409#define FP_M1_DIV_MASK 0x00003f00
3410#define FP_M1_DIV_SHIFT 8
3411#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003412#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003413#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003414#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003415#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3416#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3417#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3418#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3419#define DPLLB_TEST_N_BYPASS (1 << 19)
3420#define DPLLB_TEST_M_BYPASS (1 << 18)
3421#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3422#define DPLLA_TEST_N_BYPASS (1 << 3)
3423#define DPLLA_TEST_M_BYPASS (1 << 2)
3424#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003425#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003426#define DSTATE_GFX_RESET_I830 (1 << 6)
3427#define DSTATE_PLL_D3_OFF (1 << 3)
3428#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3429#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003430#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003431# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3432# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3433# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3434# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3435# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3436# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3437# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003438# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003439# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3440# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3441# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3442# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3443# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3444# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3445# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3446# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3447# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3448# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3449# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3450# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3451# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3452# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3453# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3454# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3455# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3456# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3457# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3458# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3459# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003460/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003461 * This bit must be set on the 830 to prevent hangs when turning off the
3462 * overlay scaler.
3463 */
3464# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3465# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3466# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3467# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3468# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003470#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003471# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3472# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3473# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3474# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3475# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3476# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3477# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3478# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3479# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003480/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003481# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3482# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3483# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3484# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003485/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003486# define SV_CLOCK_GATE_DISABLE (1 << 0)
3487# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3488# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3489# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3490# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3491# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3492# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3493# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3494# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3495# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3496# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3497# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3498# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3499# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3500# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3501# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3502# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3503# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3504
3505# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003506/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003507# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3508# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3509# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3510# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3511# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3512# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003513/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003514# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3515# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3516# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3517# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3518# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3519# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3520# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3521# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3522# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3523# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3524# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3525# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3526# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3527# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3528# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3529# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3530# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3531# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3532# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003534#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003535#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3536#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3537#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003538
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003539#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003540#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3541
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003542#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3543#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003544
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003545#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003546#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003547
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003548#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003550#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003551#define CDCLK_FREQ_SHIFT 4
3552#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3553#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003555#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003556#define PFI_CREDIT_63 (9 << 28) /* chv only */
3557#define PFI_CREDIT_31 (8 << 28) /* chv only */
3558#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3559#define PFI_CREDIT_RESEND (1 << 27)
3560#define VGA_FAST_MODE_DISABLE (1 << 14)
3561
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003562#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003563
Jesse Barnes585fb112008-07-29 11:54:06 -07003564/*
3565 * Palette regs
3566 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003567#define _PALETTE_A 0xa000
3568#define _PALETTE_B 0xa800
3569#define _CHV_PALETTE_C 0xc000
Swati Sharma8efd0692019-09-09 17:31:42 +05303570#define PALETTE_RED_MASK REG_GENMASK(23, 16)
3571#define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3572#define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003573#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003574 _PICK((pipe), _PALETTE_A, \
3575 _PALETTE_B, _CHV_PALETTE_C) + \
3576 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003577
Eric Anholt673a3942008-07-30 12:06:12 -07003578/* MCH MMIO space */
3579
3580/*
3581 * MCHBAR mirror.
3582 *
3583 * This mirrors the MCHBAR MMIO space whose location is determined by
3584 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3585 * every way. It is not accessible from the CP register read instructions.
3586 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003587 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3588 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003589 */
3590#define MCHBAR_MIRROR_BASE 0x10000
3591
Yuanhan Liu13982612010-12-15 15:42:31 +08003592#define MCHBAR_MIRROR_BASE_SNB 0x140000
3593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003594#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3595#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003596#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3597#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003598#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003599
Chris Wilson3ebecd02013-04-12 19:10:13 +01003600/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003601#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003602
Ville Syrjälä646b4262014-04-25 20:14:30 +03003603/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003604#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003605#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3606#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3607#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3608#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3609#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003610#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003611#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003612#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003613
Ville Syrjälä646b4262014-04-25 20:14:30 +03003614/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003615#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003616#define CSHRDDR3CTL_DDR3 (1 << 2)
3617
Ville Syrjälä646b4262014-04-25 20:14:30 +03003618/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003619#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3620#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003621
Ville Syrjälä646b4262014-04-25 20:14:30 +03003622/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003623#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3624#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3625#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003626#define MAD_DIMM_ECC_MASK (0x3 << 24)
3627#define MAD_DIMM_ECC_OFF (0x0 << 24)
3628#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3629#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3630#define MAD_DIMM_ECC_ON (0x3 << 24)
3631#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3632#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3633#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3634#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3635#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3636#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3637#define MAD_DIMM_A_SELECT (0x1 << 16)
3638/* DIMM sizes are in multiples of 256mb. */
3639#define MAD_DIMM_B_SIZE_SHIFT 8
3640#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3641#define MAD_DIMM_A_SIZE_SHIFT 0
3642#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3643
Ville Syrjälä646b4262014-04-25 20:14:30 +03003644/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003645#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003646#define MCH_SSKPD_WM0_MASK 0x3f
3647#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003648
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003649#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003650
Keith Packardb11248d2009-06-11 22:28:56 -07003651/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003652#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003653#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003654#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3655#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3656#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3657#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003658#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003659#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003660/*
3661 * Note that on at least on ELK the below value is reported for both
3662 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3663 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3664 */
3665#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003666#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003667#define CLKCFG_MEM_533 (1 << 4)
3668#define CLKCFG_MEM_667 (2 << 4)
3669#define CLKCFG_MEM_800 (3 << 4)
3670#define CLKCFG_MEM_MASK (7 << 4)
3671
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003672#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3673#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003674
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003675#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003676#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003677#define TR1 _MMIO(0x11006)
3678#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003679#define TSFS_SLOPE_MASK 0x0000ff00
3680#define TSFS_SLOPE_SHIFT 8
3681#define TSFS_INTR_MASK 0x000000ff
3682
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003683#define CRSTANDVID _MMIO(0x11100)
3684#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003685#define PXVFREQ_PX_MASK 0x7f000000
3686#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003687#define VIDFREQ_BASE _MMIO(0x11110)
3688#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3689#define VIDFREQ2 _MMIO(0x11114)
3690#define VIDFREQ3 _MMIO(0x11118)
3691#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003692#define VIDFREQ_P0_MASK 0x1f000000
3693#define VIDFREQ_P0_SHIFT 24
3694#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3695#define VIDFREQ_P0_CSCLK_SHIFT 20
3696#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3697#define VIDFREQ_P0_CRCLK_SHIFT 16
3698#define VIDFREQ_P1_MASK 0x00001f00
3699#define VIDFREQ_P1_SHIFT 8
3700#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3701#define VIDFREQ_P1_CSCLK_SHIFT 4
3702#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003703#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3704#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003705#define INTTOEXT_MAP3_SHIFT 24
3706#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3707#define INTTOEXT_MAP2_SHIFT 16
3708#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3709#define INTTOEXT_MAP1_SHIFT 8
3710#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3711#define INTTOEXT_MAP0_SHIFT 0
3712#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003713#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003714#define MEMCTL_CMD_MASK 0xe000
3715#define MEMCTL_CMD_SHIFT 13
3716#define MEMCTL_CMD_RCLK_OFF 0
3717#define MEMCTL_CMD_RCLK_ON 1
3718#define MEMCTL_CMD_CHFREQ 2
3719#define MEMCTL_CMD_CHVID 3
3720#define MEMCTL_CMD_VMMOFF 4
3721#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003722#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003723 when command complete */
3724#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3725#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003726#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003727#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003728#define MEMIHYST _MMIO(0x1117c)
3729#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003730#define MEMINT_RSEXIT_EN (1 << 8)
3731#define MEMINT_CX_SUPR_EN (1 << 7)
3732#define MEMINT_CONT_BUSY_EN (1 << 6)
3733#define MEMINT_AVG_BUSY_EN (1 << 5)
3734#define MEMINT_EVAL_CHG_EN (1 << 4)
3735#define MEMINT_MON_IDLE_EN (1 << 3)
3736#define MEMINT_UP_EVAL_EN (1 << 2)
3737#define MEMINT_DOWN_EVAL_EN (1 << 1)
3738#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003739#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003740#define MEM_RSEXIT_MASK 0xc000
3741#define MEM_RSEXIT_SHIFT 14
3742#define MEM_CONT_BUSY_MASK 0x3000
3743#define MEM_CONT_BUSY_SHIFT 12
3744#define MEM_AVG_BUSY_MASK 0x0c00
3745#define MEM_AVG_BUSY_SHIFT 10
3746#define MEM_EVAL_CHG_MASK 0x0300
3747#define MEM_EVAL_BUSY_SHIFT 8
3748#define MEM_MON_IDLE_MASK 0x00c0
3749#define MEM_MON_IDLE_SHIFT 6
3750#define MEM_UP_EVAL_MASK 0x0030
3751#define MEM_UP_EVAL_SHIFT 4
3752#define MEM_DOWN_EVAL_MASK 0x000c
3753#define MEM_DOWN_EVAL_SHIFT 2
3754#define MEM_SW_CMD_MASK 0x0003
3755#define MEM_INT_STEER_GFX 0
3756#define MEM_INT_STEER_CMR 1
3757#define MEM_INT_STEER_SMI 2
3758#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003759#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003760#define MEMINT_RSEXIT (1 << 7)
3761#define MEMINT_CONT_BUSY (1 << 6)
3762#define MEMINT_AVG_BUSY (1 << 5)
3763#define MEMINT_EVAL_CHG (1 << 4)
3764#define MEMINT_MON_IDLE (1 << 3)
3765#define MEMINT_UP_EVAL (1 << 2)
3766#define MEMINT_DOWN_EVAL (1 << 1)
3767#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003768#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003769#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003770#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3771#define MEMMODE_BOOST_FREQ_SHIFT 24
3772#define MEMMODE_IDLE_MODE_MASK 0x00030000
3773#define MEMMODE_IDLE_MODE_SHIFT 16
3774#define MEMMODE_IDLE_MODE_EVAL 0
3775#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003776#define MEMMODE_HWIDLE_EN (1 << 15)
3777#define MEMMODE_SWMODE_EN (1 << 14)
3778#define MEMMODE_RCLK_GATE (1 << 13)
3779#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003780#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3781#define MEMMODE_FSTART_SHIFT 8
3782#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3783#define MEMMODE_FMAX_SHIFT 4
3784#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785#define RCBMAXAVG _MMIO(0x1119c)
3786#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003787#define SWMEMCMD_RENDER_OFF (0 << 13)
3788#define SWMEMCMD_RENDER_ON (1 << 13)
3789#define SWMEMCMD_SWFREQ (2 << 13)
3790#define SWMEMCMD_TARVID (3 << 13)
3791#define SWMEMCMD_VRM_OFF (4 << 13)
3792#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003793#define CMDSTS (1 << 12)
3794#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003795#define SWFREQ_MASK 0x0380 /* P0-7 */
3796#define SWFREQ_SHIFT 7
3797#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003798#define MEMSTAT_CTG _MMIO(0x111a0)
3799#define RCBMINAVG _MMIO(0x111a0)
3800#define RCUPEI _MMIO(0x111b0)
3801#define RCDNEI _MMIO(0x111b4)
3802#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003803#define RS1EN (1 << 31)
3804#define RS2EN (1 << 30)
3805#define RS3EN (1 << 29)
3806#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3807#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3808#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3809#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3810#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3811#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3812#define RSX_STATUS_MASK (7 << 20)
3813#define RSX_STATUS_ON (0 << 20)
3814#define RSX_STATUS_RC1 (1 << 20)
3815#define RSX_STATUS_RC1E (2 << 20)
3816#define RSX_STATUS_RS1 (3 << 20)
3817#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3818#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3819#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3820#define RSX_STATUS_RSVD2 (7 << 20)
3821#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3822#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3823#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3824#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3825#define RS1CONTSAV_MASK (3 << 14)
3826#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3827#define RS1CONTSAV_RSVD (1 << 14)
3828#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3829#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3830#define NORMSLEXLAT_MASK (3 << 12)
3831#define SLOW_RS123 (0 << 12)
3832#define SLOW_RS23 (1 << 12)
3833#define SLOW_RS3 (2 << 12)
3834#define NORMAL_RS123 (3 << 12)
3835#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3836#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3837#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3838#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3839#define RS_CSTATE_MASK (3 << 4)
3840#define RS_CSTATE_C367_RS1 (0 << 4)
3841#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3842#define RS_CSTATE_RSVD (2 << 4)
3843#define RS_CSTATE_C367_RS2 (3 << 4)
3844#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3845#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003846#define VIDCTL _MMIO(0x111c0)
3847#define VIDSTS _MMIO(0x111c8)
3848#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3849#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003850#define MEMSTAT_VID_MASK 0x7f00
3851#define MEMSTAT_VID_SHIFT 8
3852#define MEMSTAT_PSTATE_MASK 0x00f8
3853#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003854#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003855#define MEMSTAT_SRC_CTL_MASK 0x0003
3856#define MEMSTAT_SRC_CTL_CORE 0
3857#define MEMSTAT_SRC_CTL_TRB 1
3858#define MEMSTAT_SRC_CTL_THM 2
3859#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003860#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3861#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3862#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003863#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003864#define SDEW _MMIO(0x1124c)
3865#define CSIEW0 _MMIO(0x11250)
3866#define CSIEW1 _MMIO(0x11254)
3867#define CSIEW2 _MMIO(0x11258)
3868#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3869#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3870#define MCHAFE _MMIO(0x112c0)
3871#define CSIEC _MMIO(0x112e0)
3872#define DMIEC _MMIO(0x112e4)
3873#define DDREC _MMIO(0x112e8)
3874#define PEG0EC _MMIO(0x112ec)
3875#define PEG1EC _MMIO(0x112f0)
3876#define GFXEC _MMIO(0x112f4)
3877#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3878#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3879#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003880#define ECR_GPFE (1 << 31)
3881#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003882#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003883#define OGW0 _MMIO(0x11608)
3884#define OGW1 _MMIO(0x1160c)
3885#define EG0 _MMIO(0x11610)
3886#define EG1 _MMIO(0x11614)
3887#define EG2 _MMIO(0x11618)
3888#define EG3 _MMIO(0x1161c)
3889#define EG4 _MMIO(0x11620)
3890#define EG5 _MMIO(0x11624)
3891#define EG6 _MMIO(0x11628)
3892#define EG7 _MMIO(0x1162c)
3893#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3894#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3895#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003896#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003897#define CSIPLL0 _MMIO(0x12c10)
3898#define DDRMPLL1 _MMIO(0X12c20)
3899#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003901#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003902#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003904#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3905#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3906#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3907#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3908#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003909
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003910/*
3911 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3912 * 8300) freezing up around GPU hangs. Looks as if even
3913 * scheduling/timer interrupts start misbehaving if the RPS
3914 * EI/thresholds are "bad", leading to a very sluggish or even
3915 * frozen machine.
3916 */
3917#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303918#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303919#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003920#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003921 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303922 INTERVAL_0_833_US(us) : \
3923 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303924 INTERVAL_1_28_US(us))
3925
Akash Goel52530cb2016-04-23 00:05:44 +05303926#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3927#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3928#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003929#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003930 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303931 INTERVAL_0_833_TO_US(interval) : \
3932 INTERVAL_1_33_TO_US(interval)) : \
3933 INTERVAL_1_28_TO_US(interval))
3934
Jesse Barnes585fb112008-07-29 11:54:06 -07003935/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003936 * Logical Context regs
3937 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07003938#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00003939#define CCID_EN BIT(0)
3940#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3941#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003942/*
3943 * Notes on SNB/IVB/VLV context size:
3944 * - Power context is saved elsewhere (LLC or stolen)
3945 * - Ring/execlist context is saved on SNB, not on IVB
3946 * - Extended context size already includes render context size
3947 * - We always need to follow the extended context size.
3948 * SNB BSpec has comments indicating that we should use the
3949 * render context size instead if execlists are disabled, but
3950 * based on empirical testing that's just nonsense.
3951 * - Pipelined/VF state is saved on SNB/IVB respectively
3952 * - GT1 size just indicates how much of render context
3953 * doesn't need saving on GT1
3954 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003955#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003956#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3957#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3958#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3959#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3960#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003961#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003962 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3963 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003964#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003965#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3966#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3967#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3968#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3969#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3970#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003971#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003972 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003973
Zhi Wangc01fc532016-06-16 08:07:02 -04003974enum {
3975 INTEL_ADVANCED_CONTEXT = 0,
3976 INTEL_LEGACY_32B_CONTEXT,
3977 INTEL_ADVANCED_AD_CONTEXT,
3978 INTEL_LEGACY_64B_CONTEXT
3979};
3980
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003981enum {
3982 FAULT_AND_HANG = 0,
3983 FAULT_AND_HALT, /* Debug only */
3984 FAULT_AND_STREAM,
3985 FAULT_AND_CONTINUE /* Unsupported */
3986};
3987
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003988#define GEN8_CTX_VALID (1 << 0)
3989#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3990#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3991#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3992#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003993#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003994
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003995#define GEN8_CTX_ID_SHIFT 32
3996#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003997#define GEN11_SW_CTX_ID_SHIFT 37
3998#define GEN11_SW_CTX_ID_WIDTH 11
3999#define GEN11_ENGINE_CLASS_SHIFT 61
4000#define GEN11_ENGINE_CLASS_WIDTH 3
4001#define GEN11_ENGINE_INSTANCE_SHIFT 48
4002#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004003
4004#define CHV_CLK_CTL1 _MMIO(0x101100)
4005#define VLV_CLK_CTL2 _MMIO(0x101104)
4006#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4007
4008/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004009 * Overlay regs
4010 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02004011
4012#define OVADD _MMIO(0x30000)
4013#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004014#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07004015#define OGAMC5 _MMIO(0x30010)
4016#define OGAMC4 _MMIO(0x30014)
4017#define OGAMC3 _MMIO(0x30018)
4018#define OGAMC2 _MMIO(0x3001c)
4019#define OGAMC1 _MMIO(0x30020)
4020#define OGAMC0 _MMIO(0x30024)
4021
4022/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004023 * GEN9 clock gating regs
4024 */
4025#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004026#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004027#define PWM2_GATING_DIS (1 << 14)
4028#define PWM1_GATING_DIS (1 << 13)
4029
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004030#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4031#define BXT_GMBUS_GATING_DIS (1 << 14)
4032
Imre Deaked69cd42017-10-02 10:55:57 +03004033#define _CLKGATE_DIS_PSL_A 0x46520
4034#define _CLKGATE_DIS_PSL_B 0x46524
4035#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304036#define DUPS1_GATING_DIS (1 << 15)
4037#define DUPS2_GATING_DIS (1 << 19)
4038#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03004039#define DPF_GATING_DIS (1 << 10)
4040#define DPF_RAM_GATING_DIS (1 << 9)
4041#define DPFR_GATING_DIS (1 << 8)
4042
4043#define CLKGATE_DIS_PSL(pipe) \
4044 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4045
Imre Deakd965e7ac2015-12-01 10:23:52 +02004046/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004047 * GEN10 clock gating regs
4048 */
4049#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4050#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004051#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004052#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004053
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004054#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4055#define GWUNIT_CLKGATE_DIS (1 << 16)
4056
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004057#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4058#define VFUNIT_CLKGATE_DIS (1 << 20)
4059
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004060#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4061#define CGPSF_CLKGATE_DIS (1 << 3)
4062
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004063/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004064 * Display engine regs
4065 */
4066
Shuang He8bf1e9f2013-10-15 18:55:27 +01004067/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004068#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004069#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004070/* skl+ source selection */
4071#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4072#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4073#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4074#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4075#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4076#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4077#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4078#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004079/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004080#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4081#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4082#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004083/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004084#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4085#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4086#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4087/* embedded DP port on the north display block, reserved on ivb */
4088#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4089#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004090/* vlv source selection */
4091#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4092#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4093#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4094/* with DP port the pipe source is invalid */
4095#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4096#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4097#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4098/* gen3+ source selection */
4099#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4100#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4101#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4102/* with DP/TV port the pipe source is invalid */
4103#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4104#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4105#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4106#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4107#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4108/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004109#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004110
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004111#define _PIPE_CRC_RES_1_A_IVB 0x60064
4112#define _PIPE_CRC_RES_2_A_IVB 0x60068
4113#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4114#define _PIPE_CRC_RES_4_A_IVB 0x60070
4115#define _PIPE_CRC_RES_5_A_IVB 0x60074
4116
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004117#define _PIPE_CRC_RES_RED_A 0x60060
4118#define _PIPE_CRC_RES_GREEN_A 0x60064
4119#define _PIPE_CRC_RES_BLUE_A 0x60068
4120#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4121#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004122
4123/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004124#define _PIPE_CRC_RES_1_B_IVB 0x61064
4125#define _PIPE_CRC_RES_2_B_IVB 0x61068
4126#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4127#define _PIPE_CRC_RES_4_B_IVB 0x61070
4128#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004130#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4131#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4132#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4133#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4134#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4135#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004137#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4138#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4139#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4140#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4141#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004142
Jesse Barnes585fb112008-07-29 11:54:06 -07004143/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004144#define _HTOTAL_A 0x60000
4145#define _HBLANK_A 0x60004
4146#define _HSYNC_A 0x60008
4147#define _VTOTAL_A 0x6000c
4148#define _VBLANK_A 0x60010
4149#define _VSYNC_A 0x60014
Anshuman Guptae45e0002019-10-07 15:16:07 +05304150#define _EXITLINE_A 0x60018
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004151#define _PIPEASRC 0x6001c
4152#define _BCLRPAT_A 0x60020
4153#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004154#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004155
4156/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004157#define _HTOTAL_B 0x61000
4158#define _HBLANK_B 0x61004
4159#define _HSYNC_B 0x61008
4160#define _VTOTAL_B 0x6100c
4161#define _VBLANK_B 0x61010
4162#define _VSYNC_B 0x61014
4163#define _PIPEBSRC 0x6101c
4164#define _BCLRPAT_B 0x61020
4165#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004166#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004167
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004168/* DSI 0 timing regs */
4169#define _HTOTAL_DSI0 0x6b000
4170#define _HSYNC_DSI0 0x6b008
4171#define _VTOTAL_DSI0 0x6b00c
4172#define _VSYNC_DSI0 0x6b014
4173#define _VSYNCSHIFT_DSI0 0x6b028
4174
4175/* DSI 1 timing regs */
4176#define _HTOTAL_DSI1 0x6b800
4177#define _HSYNC_DSI1 0x6b808
4178#define _VTOTAL_DSI1 0x6b80c
4179#define _VSYNC_DSI1 0x6b814
4180#define _VSYNCSHIFT_DSI1 0x6b828
4181
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004182#define TRANSCODER_A_OFFSET 0x60000
4183#define TRANSCODER_B_OFFSET 0x61000
4184#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004185#define CHV_TRANSCODER_C_OFFSET 0x63000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07004186#define TRANSCODER_D_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004187#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004188#define TRANSCODER_DSI0_OFFSET 0x6b000
4189#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004190
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004191#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4192#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4193#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4194#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4195#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4196#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4197#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4198#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4199#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4200#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004201
Anshuman Guptae45e0002019-10-07 15:16:07 +05304202#define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
4203#define EXITLINE_ENABLE REG_BIT(31)
4204#define EXITLINE_MASK REG_GENMASK(12, 0)
4205#define EXITLINE_SHIFT 0
4206
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004207/*
4208 * HSW+ eDP PSR registers
4209 *
4210 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4211 * instance of it
4212 */
4213#define _HSW_EDP_PSR_BASE 0x64800
4214#define _SRD_CTL_A 0x60800
4215#define _SRD_CTL_EDP 0x6f800
4216#define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4217#define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004218#define EDP_PSR_ENABLE (1 << 31)
4219#define BDW_PSR_SINGLE_FRAME (1 << 30)
4220#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4221#define EDP_PSR_LINK_STANDBY (1 << 27)
4222#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4223#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4224#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4225#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4226#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004227#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004228#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4229#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4230#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004231#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004232#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4233#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4234#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4235#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004236#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004237#define EDP_PSR_TP1_TIME_500us (0 << 4)
4238#define EDP_PSR_TP1_TIME_100us (1 << 4)
4239#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4240#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004241#define EDP_PSR_IDLE_FRAME_SHIFT 0
4242
José Roberto de Souza8241cfb2019-09-04 14:34:15 -07004243/*
4244 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4245 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4246 * it was for TRANSCODER_EDP)
4247 */
Daniel Vetterfc340442018-04-05 15:00:23 -07004248#define EDP_PSR_IMR _MMIO(0x64834)
4249#define EDP_PSR_IIR _MMIO(0x64838)
José Roberto de Souza8241cfb2019-09-04 14:34:15 -07004250#define _PSR_IMR_A 0x60814
4251#define _PSR_IIR_A 0x60818
4252#define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4253#define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
José Roberto de Souza2f3b8712019-09-04 14:34:14 -07004254#define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4255 0 : ((trans) - TRANSCODER_A + 1) * 8)
4256#define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4257#define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4258#define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4259#define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
Daniel Vetterfc340442018-04-05 15:00:23 -07004260
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004261#define _SRD_AUX_CTL_A 0x60810
4262#define _SRD_AUX_CTL_EDP 0x6f810
4263#define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004264#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4265#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4266#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4267#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4268#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4269
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004270#define _SRD_AUX_DATA_A 0x60814
4271#define _SRD_AUX_DATA_EDP 0x6f814
4272#define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004273
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004274#define _SRD_STATUS_A 0x60840
4275#define _SRD_STATUS_EDP 0x6f840
4276#define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004277#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304278#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004279#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4280#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4281#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4282#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4283#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4284#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4285#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4286#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4287#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4288#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4289#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004290#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4291#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4292#define EDP_PSR_STATUS_COUNT_SHIFT 16
4293#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004294#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4295#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4296#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4297#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4298#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004299#define EDP_PSR_STATUS_IDLE_MASK 0xf
4300
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004301#define _SRD_PERF_CNT_A 0x60844
4302#define _SRD_PERF_CNT_EDP 0x6f844
4303#define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004304#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004305
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004306/* PSR_MASK on SKL+ */
4307#define _SRD_DEBUG_A 0x60860
4308#define _SRD_DEBUG_EDP 0x6f860
4309#define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004310#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4311#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4312#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4313#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004314#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004315#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004316
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004317#define _PSR2_CTL_A 0x60900
4318#define _PSR2_CTL_EDP 0x6f900
4319#define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004320#define EDP_PSR2_ENABLE (1 << 31)
4321#define EDP_SU_TRACK_ENABLE (1 << 30)
4322#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4323#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4324#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4325#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4326#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4327#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4328#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4329#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4330#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304331#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004332#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4333#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004334#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4335#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304336
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004337#define _PSR_EVENT_TRANS_A 0x60848
4338#define _PSR_EVENT_TRANS_B 0x61848
4339#define _PSR_EVENT_TRANS_C 0x62848
4340#define _PSR_EVENT_TRANS_D 0x63848
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004341#define _PSR_EVENT_TRANS_EDP 0x6f848
4342#define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004343#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4344#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4345#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4346#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4347#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4348#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4349#define PSR_EVENT_MEMORY_UP (1 << 10)
4350#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4351#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4352#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004353#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004354#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4355#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4356#define PSR_EVENT_VBI_ENABLE (1 << 2)
4357#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4358#define PSR_EVENT_PSR_DISABLE (1 << 0)
4359
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004360#define _PSR2_STATUS_A 0x60940
4361#define _PSR2_STATUS_EDP 0x6f940
4362#define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004363#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304364#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004365
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004366#define _PSR2_SU_STATUS_A 0x60914
4367#define _PSR2_SU_STATUS_EDP 0x6f914
4368#define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4369#define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004370#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4371#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4372#define PSR2_SU_STATUS_FRAMES 8
4373
Jesse Barnes585fb112008-07-29 11:54:06 -07004374/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004375#define ADPA _MMIO(0x61100)
4376#define PCH_ADPA _MMIO(0xe1100)
4377#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004378
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004379#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004380#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004381#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004382#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004383#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4384#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004385#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004386#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004387#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004388#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4389#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4390#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4391#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4392#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4393#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4394#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4395#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4396#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4397#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4398#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4399#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4400#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4401#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4402#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4403#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4404#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4405#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4406#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004407#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004408#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004409#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004410#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004411#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004412#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004413#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004414#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004415#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004416#define ADPA_DPMS_MASK (~(3 << 10))
4417#define ADPA_DPMS_ON (0 << 10)
4418#define ADPA_DPMS_SUSPEND (1 << 10)
4419#define ADPA_DPMS_STANDBY (2 << 10)
4420#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004421
Chris Wilson939fe4d2010-10-09 10:33:26 +01004422
Jesse Barnes585fb112008-07-29 11:54:06 -07004423/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004424#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004425#define PORTB_HOTPLUG_INT_EN (1 << 29)
4426#define PORTC_HOTPLUG_INT_EN (1 << 28)
4427#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004428#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4429#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4430#define TV_HOTPLUG_INT_EN (1 << 18)
4431#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004432#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4433 PORTC_HOTPLUG_INT_EN | \
4434 PORTD_HOTPLUG_INT_EN | \
4435 SDVOC_HOTPLUG_INT_EN | \
4436 SDVOB_HOTPLUG_INT_EN | \
4437 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004438#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004439#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4440/* must use period 64 on GM45 according to docs */
4441#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4442#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4443#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4444#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4445#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4446#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4447#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4448#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4449#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4450#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4451#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4452#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004453
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004454#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004455/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004456 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004457 *
4458 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4459 * Please check the detailed lore in the commit message for for experimental
4460 * evidence.
4461 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004462/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4463#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4464#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4465#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4466/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4467#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004468#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004469#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004470#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004471#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4472#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004473#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004474#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4475#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004476#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004477#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4478#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004479/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004480#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4481#define TV_HOTPLUG_INT_STATUS (1 << 10)
4482#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4483#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4484#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4485#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004486#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4487#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4488#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004489#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4490
Chris Wilson084b6122012-05-11 18:01:33 +01004491/* SDVO is different across gen3/4 */
4492#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4493#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004494/*
4495 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4496 * since reality corrobates that they're the same as on gen3. But keep these
4497 * bits here (and the comment!) to help any other lost wanderers back onto the
4498 * right tracks.
4499 */
Chris Wilson084b6122012-05-11 18:01:33 +01004500#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4501#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4502#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4503#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004504#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4505 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4506 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4507 PORTB_HOTPLUG_INT_STATUS | \
4508 PORTC_HOTPLUG_INT_STATUS | \
4509 PORTD_HOTPLUG_INT_STATUS)
4510
Egbert Eiche5868a32013-02-28 04:17:12 -05004511#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4512 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4513 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4514 PORTB_HOTPLUG_INT_STATUS | \
4515 PORTC_HOTPLUG_INT_STATUS | \
4516 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004517
Paulo Zanonic20cd312013-02-19 16:21:45 -03004518/* SDVO and HDMI port control.
4519 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004520#define _GEN3_SDVOB 0x61140
4521#define _GEN3_SDVOC 0x61160
4522#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4523#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004524#define GEN4_HDMIB GEN3_SDVOB
4525#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004526#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4527#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4528#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4529#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004530#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004531#define PCH_HDMIC _MMIO(0xe1150)
4532#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004534#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004535#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004536#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004537#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004538#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4539#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004540#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4541#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4542
Paulo Zanonic20cd312013-02-19 16:21:45 -03004543/* Gen 3 SDVO bits: */
4544#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004545#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004546#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004547#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004548#define SDVO_STALL_SELECT (1 << 29)
4549#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004550/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004551 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004552 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004553 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4554 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004555#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004556#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004557#define SDVO_PHASE_SELECT_MASK (15 << 19)
4558#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4559#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4560#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4561#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4562#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4563#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004564/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004565#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4566 SDVO_INTERRUPT_ENABLE)
4567#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4568
4569/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004570#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004571#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004572#define SDVO_ENCODING_SDVO (0 << 10)
4573#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004574#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4575#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004576#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Ville Syrjälädd6090f2019-04-09 17:40:50 +03004577#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004578/* VSYNC/HSYNC bits new with 965, default is to be set */
4579#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4580#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4581
4582/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004583#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004584#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4585
4586/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004587#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004588#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004589#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004590
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004591/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004592#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004593#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004594#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004595
Jesse Barnes585fb112008-07-29 11:54:06 -07004596
4597/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004598#define _DVOA 0x61120
4599#define DVOA _MMIO(_DVOA)
4600#define _DVOB 0x61140
4601#define DVOB _MMIO(_DVOB)
4602#define _DVOC 0x61160
4603#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004604#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004605#define DVO_PIPE_SEL_SHIFT 30
4606#define DVO_PIPE_SEL_MASK (1 << 30)
4607#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004608#define DVO_PIPE_STALL_UNUSED (0 << 28)
4609#define DVO_PIPE_STALL (1 << 28)
4610#define DVO_PIPE_STALL_TV (2 << 28)
4611#define DVO_PIPE_STALL_MASK (3 << 28)
4612#define DVO_USE_VGA_SYNC (1 << 15)
4613#define DVO_DATA_ORDER_I740 (0 << 14)
4614#define DVO_DATA_ORDER_FP (1 << 14)
4615#define DVO_VSYNC_DISABLE (1 << 11)
4616#define DVO_HSYNC_DISABLE (1 << 10)
4617#define DVO_VSYNC_TRISTATE (1 << 9)
4618#define DVO_HSYNC_TRISTATE (1 << 8)
4619#define DVO_BORDER_ENABLE (1 << 7)
4620#define DVO_DATA_ORDER_GBRG (1 << 6)
4621#define DVO_DATA_ORDER_RGGB (0 << 6)
4622#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4623#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4624#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4625#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4626#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4627#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4628#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004629#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004630#define DVOA_SRCDIM _MMIO(0x61124)
4631#define DVOB_SRCDIM _MMIO(0x61144)
4632#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004633#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4634#define DVO_SRCDIM_VERTICAL_SHIFT 0
4635
4636/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004637#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004638/*
4639 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4640 * the DPLL semantics change when the LVDS is assigned to that pipe.
4641 */
4642#define LVDS_PORT_EN (1 << 31)
4643/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004644#define LVDS_PIPE_SEL_SHIFT 30
4645#define LVDS_PIPE_SEL_MASK (1 << 30)
4646#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4647#define LVDS_PIPE_SEL_SHIFT_CPT 29
4648#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4649#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004650/* LVDS dithering flag on 965/g4x platform */
4651#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004652/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4653#define LVDS_VSYNC_POLARITY (1 << 21)
4654#define LVDS_HSYNC_POLARITY (1 << 20)
4655
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004656/* Enable border for unscaled (or aspect-scaled) display */
4657#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004658/*
4659 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4660 * pixel.
4661 */
4662#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4663#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4664#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4665/*
4666 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4667 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4668 * on.
4669 */
4670#define LVDS_A3_POWER_MASK (3 << 6)
4671#define LVDS_A3_POWER_DOWN (0 << 6)
4672#define LVDS_A3_POWER_UP (3 << 6)
4673/*
4674 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4675 * is set.
4676 */
4677#define LVDS_CLKB_POWER_MASK (3 << 4)
4678#define LVDS_CLKB_POWER_DOWN (0 << 4)
4679#define LVDS_CLKB_POWER_UP (3 << 4)
4680/*
4681 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4682 * setting for whether we are in dual-channel mode. The B3 pair will
4683 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4684 */
4685#define LVDS_B0B3_POWER_MASK (3 << 2)
4686#define LVDS_B0B3_POWER_DOWN (0 << 2)
4687#define LVDS_B0B3_POWER_UP (3 << 2)
4688
David Härdeman3c17fe42010-09-24 21:44:32 +02004689/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004690#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004691/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004692 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4693 * of the infoframe structure specified by CEA-861. */
4694#define VIDEO_DIP_DATA_SIZE 32
Gwan-gyeong Mun922430d2019-09-19 22:53:09 +03004695#define VIDEO_DIP_GMP_DATA_SIZE 36
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004696#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004697#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004698#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004699/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004700#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004701#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004702#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004703#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004704#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4705#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004706#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004707#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4708#define VIDEO_DIP_SELECT_AVI (0 << 19)
4709#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004710#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004711#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004712#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004713#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4714#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4715#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004716#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004717/* HSW and later: */
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05304718#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004719#define PSR_VSC_BIT_7_SET (1 << 27)
4720#define VSC_SELECT_MASK (0x3 << 25)
4721#define VSC_SELECT_SHIFT 25
4722#define VSC_DIP_HW_HEA_DATA (0 << 25)
4723#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4724#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4725#define VSC_DIP_SW_HEA_DATA (3 << 25)
4726#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004727#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4728#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004729#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004730#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4731#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004732#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004733
Jesse Barnes585fb112008-07-29 11:54:06 -07004734/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004735#define PPS_BASE 0x61200
4736#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4737#define PCH_PPS_BASE 0xC7200
4738
4739#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4740 PPS_BASE + (reg) + \
4741 (pps_idx) * 0x100)
4742
4743#define _PP_STATUS 0x61200
4744#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004745#define PP_ON REG_BIT(31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004746
4747#define _PP_CONTROL_1 0xc7204
4748#define _PP_CONTROL_2 0xc7304
4749#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4750 _PP_CONTROL_2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004751#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004752#define VDD_OVERRIDE_FORCE REG_BIT(3)
4753#define BACKLIGHT_ENABLE REG_BIT(2)
4754#define PWR_DOWN_ON_RESET REG_BIT(1)
4755#define PWR_STATE_TARGET REG_BIT(0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004756/*
4757 * Indicates that all dependencies of the panel are on:
4758 *
4759 * - PLL enabled
4760 * - pipe enabled
4761 * - LVDS/DVOB/DVOC on
4762 */
Jani Nikula09b434d2019-03-15 15:56:18 +02004763#define PP_READY REG_BIT(30)
4764#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004765#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4766#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4767#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004768#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4769#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004770#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4771#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4772#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4773#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4774#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4775#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4776#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4777#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4778#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03004779
4780#define _PP_CONTROL 0x61204
4781#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02004782#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004783#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02004784#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004785#define EDP_FORCE_VDD REG_BIT(3)
4786#define EDP_BLC_ENABLE REG_BIT(2)
4787#define PANEL_POWER_RESET REG_BIT(1)
4788#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03004789
4790#define _PP_ON_DELAYS 0x61208
4791#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004792#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004793#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4794#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4795#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4796#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4797#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02004798#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004799#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004800
4801#define _PP_OFF_DELAYS 0x6120C
4802#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004803#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004804#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004805
4806#define _PP_DIVISOR 0x61210
4807#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02004808#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02004809#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004810
4811/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004812#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004813#define PFIT_ENABLE (1 << 31)
4814#define PFIT_PIPE_MASK (3 << 29)
4815#define PFIT_PIPE_SHIFT 29
4816#define VERT_INTERP_DISABLE (0 << 10)
4817#define VERT_INTERP_BILINEAR (1 << 10)
4818#define VERT_INTERP_MASK (3 << 10)
4819#define VERT_AUTO_SCALE (1 << 9)
4820#define HORIZ_INTERP_DISABLE (0 << 6)
4821#define HORIZ_INTERP_BILINEAR (1 << 6)
4822#define HORIZ_INTERP_MASK (3 << 6)
4823#define HORIZ_AUTO_SCALE (1 << 5)
4824#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004825#define PFIT_FILTER_FUZZY (0 << 24)
4826#define PFIT_SCALING_AUTO (0 << 26)
4827#define PFIT_SCALING_PROGRAMMED (1 << 26)
4828#define PFIT_SCALING_PILLAR (2 << 26)
4829#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004830#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004831/* Pre-965 */
4832#define PFIT_VERT_SCALE_SHIFT 20
4833#define PFIT_VERT_SCALE_MASK 0xfff00000
4834#define PFIT_HORIZ_SCALE_SHIFT 4
4835#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4836/* 965+ */
4837#define PFIT_VERT_SCALE_SHIFT_965 16
4838#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4839#define PFIT_HORIZ_SCALE_SHIFT_965 0
4840#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4841
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004842#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004843
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004844#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4845#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004846#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4847 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004848
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004849#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4850#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004851#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4852 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004853
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004854#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4855#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004856#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4857 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004858
Jesse Barnes585fb112008-07-29 11:54:06 -07004859/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004860#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004861#define BLM_PWM_ENABLE (1 << 31)
4862#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4863#define BLM_PIPE_SELECT (1 << 29)
4864#define BLM_PIPE_SELECT_IVB (3 << 29)
4865#define BLM_PIPE_A (0 << 29)
4866#define BLM_PIPE_B (1 << 29)
4867#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004868#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4869#define BLM_TRANSCODER_B BLM_PIPE_B
4870#define BLM_TRANSCODER_C BLM_PIPE_C
4871#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004872#define BLM_PIPE(pipe) ((pipe) << 29)
4873#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4874#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4875#define BLM_PHASE_IN_ENABLE (1 << 25)
4876#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4877#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4878#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4879#define BLM_PHASE_IN_COUNT_SHIFT (8)
4880#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4881#define BLM_PHASE_IN_INCR_SHIFT (0)
4882#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004883#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004884/*
4885 * This is the most significant 15 bits of the number of backlight cycles in a
4886 * complete cycle of the modulated backlight control.
4887 *
4888 * The actual value is this field multiplied by two.
4889 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004890#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4891#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4892#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004893/*
4894 * This is the number of cycles out of the backlight modulation cycle for which
4895 * the backlight is on.
4896 *
4897 * This field must be no greater than the number of cycles in the complete
4898 * backlight modulation cycle.
4899 */
4900#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4901#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004902#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4903#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004904
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004905#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004906#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004907
Daniel Vetter7cf41602012-06-05 10:07:09 +02004908/* New registers for PCH-split platforms. Safe where new bits show up, the
4909 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004910#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4911#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004912
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004913#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004914
Daniel Vetter7cf41602012-06-05 10:07:09 +02004915/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4916 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004917#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004918#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004919#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4920#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004921#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004922
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004923#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004924#define UTIL_PIN_ENABLE (1 << 31)
4925
Sunil Kamath022e4e52015-09-30 22:34:57 +05304926#define UTIL_PIN_PIPE(x) ((x) << 29)
4927#define UTIL_PIN_PIPE_MASK (3 << 29)
4928#define UTIL_PIN_MODE_PWM (1 << 24)
4929#define UTIL_PIN_MODE_MASK (0xf << 24)
4930#define UTIL_PIN_POLARITY (1 << 22)
4931
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304932/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304933#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304934#define BXT_BLC_PWM_ENABLE (1 << 31)
4935#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304936#define _BXT_BLC_PWM_FREQ1 0xC8254
4937#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304938
Sunil Kamath022e4e52015-09-30 22:34:57 +05304939#define _BXT_BLC_PWM_CTL2 0xC8350
4940#define _BXT_BLC_PWM_FREQ2 0xC8354
4941#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304942
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004943#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304944 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004945#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304946 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004947#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304948 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004950#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004951#define PCH_GTC_ENABLE (1 << 31)
4952
Jesse Barnes585fb112008-07-29 11:54:06 -07004953/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004954#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004955/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004956# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004957/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004958# define TV_ENC_PIPE_SEL_SHIFT 30
4959# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4960# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004961/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004962# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004963/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004964# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004965/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004966# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004967/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004968# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4969# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004970/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004971# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004972/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004973# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004974/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004975# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004976/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004977# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004978/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004979# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02004980# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004981/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004982# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004983/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004984# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004985/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004986# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004987/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004988# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004989/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004990 * Enables a fix for the 915GM only.
4991 *
4992 * Not sure what it does.
4993 */
4994# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004995/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004996# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004997# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004998/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004999# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005000/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005001# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005002/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005003# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005004/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07005005# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005006/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07005007# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005008/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005009# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005010/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005011# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005012/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07005013# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005014/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07005015# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005016/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005017 * This test mode forces the DACs to 50% of full output.
5018 *
5019 * This is used for load detection in combination with TVDAC_SENSE_MASK
5020 */
5021# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5022# define TV_TEST_MODE_MASK (7 << 0)
5023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005024#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01005025# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005026/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005027 * Reports that DAC state change logic has reported change (RO).
5028 *
5029 * This gets cleared when TV_DAC_STATE_EN is cleared
5030*/
5031# define TVDAC_STATE_CHG (1 << 31)
5032# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005033/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005034# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005035/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005036# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005037/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005038# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005039/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005040 * Enables DAC state detection logic, for load-based TV detection.
5041 *
5042 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5043 * to off, for load detection to work.
5044 */
5045# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005046/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005047# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005048/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005049# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005050/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005051# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005052/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005053# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005054/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005055# define ENC_TVDAC_SLEW_FAST (1 << 6)
5056# define DAC_A_1_3_V (0 << 4)
5057# define DAC_A_1_1_V (1 << 4)
5058# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005059# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005060# define DAC_B_1_3_V (0 << 2)
5061# define DAC_B_1_1_V (1 << 2)
5062# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005063# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005064# define DAC_C_1_3_V (0 << 0)
5065# define DAC_C_1_1_V (1 << 0)
5066# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005067# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005068
Ville Syrjälä646b4262014-04-25 20:14:30 +03005069/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005070 * CSC coefficients are stored in a floating point format with 9 bits of
5071 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5072 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5073 * -1 (0x3) being the only legal negative value.
5074 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005075#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005076# define TV_RY_MASK 0x07ff0000
5077# define TV_RY_SHIFT 16
5078# define TV_GY_MASK 0x00000fff
5079# define TV_GY_SHIFT 0
5080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005081#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005082# define TV_BY_MASK 0x07ff0000
5083# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005084/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005085 * Y attenuation for component video.
5086 *
5087 * Stored in 1.9 fixed point.
5088 */
5089# define TV_AY_MASK 0x000003ff
5090# define TV_AY_SHIFT 0
5091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005092#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005093# define TV_RU_MASK 0x07ff0000
5094# define TV_RU_SHIFT 16
5095# define TV_GU_MASK 0x000007ff
5096# define TV_GU_SHIFT 0
5097
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005098#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005099# define TV_BU_MASK 0x07ff0000
5100# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005101/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005102 * U attenuation for component video.
5103 *
5104 * Stored in 1.9 fixed point.
5105 */
5106# define TV_AU_MASK 0x000003ff
5107# define TV_AU_SHIFT 0
5108
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005109#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005110# define TV_RV_MASK 0x0fff0000
5111# define TV_RV_SHIFT 16
5112# define TV_GV_MASK 0x000007ff
5113# define TV_GV_SHIFT 0
5114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005115#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005116# define TV_BV_MASK 0x07ff0000
5117# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005118/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005119 * V attenuation for component video.
5120 *
5121 * Stored in 1.9 fixed point.
5122 */
5123# define TV_AV_MASK 0x000007ff
5124# define TV_AV_SHIFT 0
5125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005126#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005127/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005128# define TV_BRIGHTNESS_MASK 0xff000000
5129# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005130/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005131# define TV_CONTRAST_MASK 0x00ff0000
5132# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005133/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005134# define TV_SATURATION_MASK 0x0000ff00
5135# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005136/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005137# define TV_HUE_MASK 0x000000ff
5138# define TV_HUE_SHIFT 0
5139
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005140#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005141/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005142# define TV_BLACK_LEVEL_MASK 0x01ff0000
5143# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005144/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005145# define TV_BLANK_LEVEL_MASK 0x000001ff
5146# define TV_BLANK_LEVEL_SHIFT 0
5147
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005148#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005149/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005150# define TV_HSYNC_END_MASK 0x1fff0000
5151# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005152/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005153# define TV_HTOTAL_MASK 0x00001fff
5154# define TV_HTOTAL_SHIFT 0
5155
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005156#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005157/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005158# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005159/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005160# define TV_HBURST_START_SHIFT 16
5161# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005162/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005163# define TV_HBURST_LEN_SHIFT 0
5164# define TV_HBURST_LEN_MASK 0x0001fff
5165
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005166#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005167/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005168# define TV_HBLANK_END_SHIFT 16
5169# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005170/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005171# define TV_HBLANK_START_SHIFT 0
5172# define TV_HBLANK_START_MASK 0x0001fff
5173
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005174#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005175/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005176# define TV_NBR_END_SHIFT 16
5177# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005178/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005179# define TV_VI_END_F1_SHIFT 8
5180# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005182# define TV_VI_END_F2_SHIFT 0
5183# define TV_VI_END_F2_MASK 0x0000003f
5184
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005185#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005186/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005187# define TV_VSYNC_LEN_MASK 0x07ff0000
5188# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005189/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005190 * number of half lines.
5191 */
5192# define TV_VSYNC_START_F1_MASK 0x00007f00
5193# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005194/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005195 * Offset of the start of vsync in field 2, measured in one less than the
5196 * number of half lines.
5197 */
5198# define TV_VSYNC_START_F2_MASK 0x0000007f
5199# define TV_VSYNC_START_F2_SHIFT 0
5200
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005201#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005202/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005203# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005204/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005205# define TV_VEQ_LEN_MASK 0x007f0000
5206# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005207/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005208 * the number of half lines.
5209 */
5210# define TV_VEQ_START_F1_MASK 0x0007f00
5211# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005212/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005213 * Offset of the start of equalization in field 2, measured in one less than
5214 * the number of half lines.
5215 */
5216# define TV_VEQ_START_F2_MASK 0x000007f
5217# define TV_VEQ_START_F2_SHIFT 0
5218
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005219#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005220/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005221 * Offset to start of vertical colorburst, measured in one less than the
5222 * number of lines from vertical start.
5223 */
5224# define TV_VBURST_START_F1_MASK 0x003f0000
5225# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005226/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005227 * Offset to the end of vertical colorburst, measured in one less than the
5228 * number of lines from the start of NBR.
5229 */
5230# define TV_VBURST_END_F1_MASK 0x000000ff
5231# define TV_VBURST_END_F1_SHIFT 0
5232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005233#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005234/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005235 * Offset to start of vertical colorburst, measured in one less than the
5236 * number of lines from vertical start.
5237 */
5238# define TV_VBURST_START_F2_MASK 0x003f0000
5239# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005240/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005241 * Offset to the end of vertical colorburst, measured in one less than the
5242 * number of lines from the start of NBR.
5243 */
5244# define TV_VBURST_END_F2_MASK 0x000000ff
5245# define TV_VBURST_END_F2_SHIFT 0
5246
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005247#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005248/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005249 * Offset to start of vertical colorburst, measured in one less than the
5250 * number of lines from vertical start.
5251 */
5252# define TV_VBURST_START_F3_MASK 0x003f0000
5253# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005254/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005255 * Offset to the end of vertical colorburst, measured in one less than the
5256 * number of lines from the start of NBR.
5257 */
5258# define TV_VBURST_END_F3_MASK 0x000000ff
5259# define TV_VBURST_END_F3_SHIFT 0
5260
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005261#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005262/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005263 * Offset to start of vertical colorburst, measured in one less than the
5264 * number of lines from vertical start.
5265 */
5266# define TV_VBURST_START_F4_MASK 0x003f0000
5267# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005268/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005269 * Offset to the end of vertical colorburst, measured in one less than the
5270 * number of lines from the start of NBR.
5271 */
5272# define TV_VBURST_END_F4_MASK 0x000000ff
5273# define TV_VBURST_END_F4_SHIFT 0
5274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005275#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005276/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005277# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005278/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005279# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005280/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005281# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005282/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005283# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005284/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005285# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005286/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005287# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005288/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005289# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005290/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005291# define TV_BURST_LEVEL_MASK 0x00ff0000
5292# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005293/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005294# define TV_SCDDA1_INC_MASK 0x00000fff
5295# define TV_SCDDA1_INC_SHIFT 0
5296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005297#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005298/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005299# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5300# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005301/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005302# define TV_SCDDA2_INC_MASK 0x00007fff
5303# define TV_SCDDA2_INC_SHIFT 0
5304
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005305#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005306/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005307# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5308# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005309/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005310# define TV_SCDDA3_INC_MASK 0x00007fff
5311# define TV_SCDDA3_INC_SHIFT 0
5312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005313#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005314/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005315# define TV_XPOS_MASK 0x1fff0000
5316# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005317/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005318# define TV_YPOS_MASK 0x00000fff
5319# define TV_YPOS_SHIFT 0
5320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005321#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005322/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005323# define TV_XSIZE_MASK 0x1fff0000
5324# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005325/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005326 * Vertical size of the display window, measured in pixels.
5327 *
5328 * Must be even for interlaced modes.
5329 */
5330# define TV_YSIZE_MASK 0x00000fff
5331# define TV_YSIZE_SHIFT 0
5332
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005333#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005334/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005335 * Enables automatic scaling calculation.
5336 *
5337 * If set, the rest of the registers are ignored, and the calculated values can
5338 * be read back from the register.
5339 */
5340# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005341/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005342 * Disables the vertical filter.
5343 *
5344 * This is required on modes more than 1024 pixels wide */
5345# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005346/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005347# define TV_VADAPT (1 << 28)
5348# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005349/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005350# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005351/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005352# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005353/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005354# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005355/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005356 * Sets the horizontal scaling factor.
5357 *
5358 * This should be the fractional part of the horizontal scaling factor divided
5359 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5360 *
5361 * (src width - 1) / ((oversample * dest width) - 1)
5362 */
5363# define TV_HSCALE_FRAC_MASK 0x00003fff
5364# define TV_HSCALE_FRAC_SHIFT 0
5365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005366#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005367/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005368 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5369 *
5370 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5371 */
5372# define TV_VSCALE_INT_MASK 0x00038000
5373# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005374/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005375 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5376 *
5377 * \sa TV_VSCALE_INT_MASK
5378 */
5379# define TV_VSCALE_FRAC_MASK 0x00007fff
5380# define TV_VSCALE_FRAC_SHIFT 0
5381
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005382#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005383/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005384 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5385 *
5386 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5387 *
5388 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5389 */
5390# define TV_VSCALE_IP_INT_MASK 0x00038000
5391# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005392/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005393 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5394 *
5395 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5396 *
5397 * \sa TV_VSCALE_IP_INT_MASK
5398 */
5399# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5400# define TV_VSCALE_IP_FRAC_SHIFT 0
5401
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005402#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005403# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005404/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005405 * Specifies which field to send the CC data in.
5406 *
5407 * CC data is usually sent in field 0.
5408 */
5409# define TV_CC_FID_MASK (1 << 27)
5410# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005411/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005412# define TV_CC_HOFF_MASK 0x03ff0000
5413# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005414/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005415# define TV_CC_LINE_MASK 0x0000003f
5416# define TV_CC_LINE_SHIFT 0
5417
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005418#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005419# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005420/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005421# define TV_CC_DATA_2_MASK 0x007f0000
5422# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005423/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005424# define TV_CC_DATA_1_MASK 0x0000007f
5425# define TV_CC_DATA_1_SHIFT 0
5426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005427#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5428#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5429#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5430#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005431
Keith Packard040d87f2009-05-30 20:42:33 -07005432/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005433#define DP_A _MMIO(0x64000) /* eDP */
5434#define DP_B _MMIO(0x64100)
5435#define DP_C _MMIO(0x64200)
5436#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005438#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5439#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5440#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005441
Keith Packard040d87f2009-05-30 20:42:33 -07005442#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005443#define DP_PIPE_SEL_SHIFT 30
5444#define DP_PIPE_SEL_MASK (1 << 30)
5445#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5446#define DP_PIPE_SEL_SHIFT_IVB 29
5447#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5448#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5449#define DP_PIPE_SEL_SHIFT_CHV 16
5450#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5451#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005452
Keith Packard040d87f2009-05-30 20:42:33 -07005453/* Link training mode - select a suitable mode for each stage */
5454#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5455#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5456#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5457#define DP_LINK_TRAIN_OFF (3 << 28)
5458#define DP_LINK_TRAIN_MASK (3 << 28)
5459#define DP_LINK_TRAIN_SHIFT 28
5460
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005461/* CPT Link training mode */
5462#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5463#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5464#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5465#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5466#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5467#define DP_LINK_TRAIN_SHIFT_CPT 8
5468
Keith Packard040d87f2009-05-30 20:42:33 -07005469/* Signal voltages. These are mostly controlled by the other end */
5470#define DP_VOLTAGE_0_4 (0 << 25)
5471#define DP_VOLTAGE_0_6 (1 << 25)
5472#define DP_VOLTAGE_0_8 (2 << 25)
5473#define DP_VOLTAGE_1_2 (3 << 25)
5474#define DP_VOLTAGE_MASK (7 << 25)
5475#define DP_VOLTAGE_SHIFT 25
5476
5477/* Signal pre-emphasis levels, like voltages, the other end tells us what
5478 * they want
5479 */
5480#define DP_PRE_EMPHASIS_0 (0 << 22)
5481#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5482#define DP_PRE_EMPHASIS_6 (2 << 22)
5483#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5484#define DP_PRE_EMPHASIS_MASK (7 << 22)
5485#define DP_PRE_EMPHASIS_SHIFT 22
5486
5487/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005488#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005489#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005490#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005491
5492/* Mystic DPCD version 1.1 special mode */
5493#define DP_ENHANCED_FRAMING (1 << 18)
5494
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005495/* eDP */
5496#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005497#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005498#define DP_PLL_FREQ_MASK (3 << 16)
5499
Ville Syrjälä646b4262014-04-25 20:14:30 +03005500/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005501#define DP_PORT_REVERSAL (1 << 15)
5502
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005503/* eDP */
5504#define DP_PLL_ENABLE (1 << 14)
5505
Ville Syrjälä646b4262014-04-25 20:14:30 +03005506/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005507#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5508
5509#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005510#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005511
Ville Syrjälä646b4262014-04-25 20:14:30 +03005512/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005513#define DP_COLOR_RANGE_16_235 (1 << 8)
5514
Ville Syrjälä646b4262014-04-25 20:14:30 +03005515/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005516#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5517
Ville Syrjälä646b4262014-04-25 20:14:30 +03005518/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005519#define DP_SYNC_VS_HIGH (1 << 4)
5520#define DP_SYNC_HS_HIGH (1 << 3)
5521
Ville Syrjälä646b4262014-04-25 20:14:30 +03005522/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005523#define DP_DETECTED (1 << 2)
5524
Ville Syrjälä646b4262014-04-25 20:14:30 +03005525/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005526 * signal sink for DDC etc. Max packet size supported
5527 * is 20 bytes in each direction, hence the 5 fixed
5528 * data registers
5529 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005530#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5531#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5532#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5533#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5534#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5535#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005536
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005537#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5538#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5539#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5540#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5541#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5542#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005543
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005544#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5545#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5546#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5547#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5548#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5549#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005550
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005551#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5552#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5553#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5554#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5555#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5556#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005557
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005558#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5559#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5560#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5561#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5562#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5563#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
James Ausmusbb187e92018-06-11 17:25:12 -07005564
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005565#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5566#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5567#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5568#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5569#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5570#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005571
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005572#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5573#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005574
5575#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5576#define DP_AUX_CH_CTL_DONE (1 << 30)
5577#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5578#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5579#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5580#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5581#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005582#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005583#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5584#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5585#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5586#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5587#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5588#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5589#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5590#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5591#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5592#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5593#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5594#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5595#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305596#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5597#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5598#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005599#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005600#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305601#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005602#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005603
5604/*
5605 * Computing GMCH M and N values for the Display Port link
5606 *
5607 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5608 *
5609 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5610 *
5611 * The GMCH value is used internally
5612 *
5613 * bytes_per_pixel is the number of bytes coming out of the plane,
5614 * which is after the LUTs, so we want the bytes for our color format.
5615 * For our current usage, this is always 3, one byte for R, G and B.
5616 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005617#define _PIPEA_DATA_M_G4X 0x70050
5618#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005619
5620/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005621#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005622#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005623#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005624
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005625#define DATA_LINK_M_N_MASK (0xffffff)
5626#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005627
Daniel Vettere3b95f12013-05-03 11:49:49 +02005628#define _PIPEA_DATA_N_G4X 0x70054
5629#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005630#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5631
5632/*
5633 * Computing Link M and N values for the Display Port link
5634 *
5635 * Link M / N = pixel_clock / ls_clk
5636 *
5637 * (the DP spec calls pixel_clock the 'strm_clk')
5638 *
5639 * The Link value is transmitted in the Main Stream
5640 * Attributes and VB-ID.
5641 */
5642
Daniel Vettere3b95f12013-05-03 11:49:49 +02005643#define _PIPEA_LINK_M_G4X 0x70060
5644#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005645#define PIPEA_DP_LINK_M_MASK (0xffffff)
5646
Daniel Vettere3b95f12013-05-03 11:49:49 +02005647#define _PIPEA_LINK_N_G4X 0x70064
5648#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005649#define PIPEA_DP_LINK_N_MASK (0xffffff)
5650
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005651#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5652#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5653#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5654#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005655
Jesse Barnes585fb112008-07-29 11:54:06 -07005656/* Display & cursor control */
5657
5658/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005659#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005660#define DSL_LINEMASK_GEN2 0x00000fff
5661#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005662#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005663#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005664#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005665#define PIPECONF_DOUBLE_WIDE (1 << 30)
5666#define I965_PIPECONF_ACTIVE (1 << 30)
5667#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5668#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005669#define PIPECONF_SINGLE_WIDE 0
5670#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005671#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005672#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02005673#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5674#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5675#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5676#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5677#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5678#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5679#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5680#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01005681#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005682#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005683/* Note that pre-gen3 does not support interlaced display directly. Panel
5684 * fitting must be disabled on pre-ilk for interlaced. */
5685#define PIPECONF_PROGRESSIVE (0 << 21)
5686#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5687#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5688#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5689#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5690/* Ironlake and later have a complete new set of values for interlaced. PFIT
5691 * means panel fitter required, PF means progressive fetch, DBL means power
5692 * saving pixel doubling. */
5693#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5694#define PIPECONF_INTERLACED_ILK (3 << 21)
5695#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5696#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005697#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305698#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005699#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305700#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005701#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Ville Syrjäläd1844602019-07-18 17:50:53 +03005702#define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
5703#define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
5704#define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
5705#define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
Ville Syrjäläac0f01c2019-07-18 17:50:50 +03005706#define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005707#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005708#define PIPECONF_8BPC (0 << 5)
5709#define PIPECONF_10BPC (1 << 5)
5710#define PIPECONF_6BPC (2 << 5)
5711#define PIPECONF_12BPC (3 << 5)
5712#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005713#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005714#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5715#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5716#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5717#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005718#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005719#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5720#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5721#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5722#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5723#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5724#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5725#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5726#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5727#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5728#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5729#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5730#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5731#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5732#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5733#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5734#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5735#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5736#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5737#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5738#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5739#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5740#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5741#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5742#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5743#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5744#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5745#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5746#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5747#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5748#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5749#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5750#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5751#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5752#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5753#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5754#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5755#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5756#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5757#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5758#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5759#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5760#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5761#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5762#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5763#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5764#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005765
Imre Deak755e9012014-02-10 18:42:47 +02005766#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5767#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5768
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005769#define PIPE_A_OFFSET 0x70000
5770#define PIPE_B_OFFSET 0x71000
5771#define PIPE_C_OFFSET 0x72000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07005772#define PIPE_D_OFFSET 0x73000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005773#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005774/*
5775 * There's actually no pipe EDP. Some pipe registers have
5776 * simply shifted from the pipe to the transcoder, while
5777 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5778 * to access such registers in transcoder EDP.
5779 */
5780#define PIPE_EDP_OFFSET 0x7f000
5781
Madhav Chauhan372610f2018-10-15 17:28:04 +03005782/* ICL DSI 0 and 1 */
5783#define PIPE_DSI0_OFFSET 0x7b000
5784#define PIPE_DSI1_OFFSET 0x7b800
5785
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005786#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5787#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5788#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5789#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5790#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005791
Ville Syrjäläe2625682019-04-01 23:02:29 +03005792#define _PIPEAGCMAX 0x70010
5793#define _PIPEBGCMAX 0x71010
Swati Sharma8efd0692019-09-09 17:31:42 +05305794#define PIPEGCMAX_RGB_MASK REG_GENMASK(15, 0)
Ville Syrjäläe2625682019-04-01 23:02:29 +03005795#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5796
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005797#define _PIPE_MISC_A 0x70030
5798#define _PIPE_MISC_B 0x71030
Ville Syrjäläb10d1172019-07-18 17:50:49 +03005799#define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
5800#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
Ville Syrjälä09b25812019-04-12 21:30:09 +03005801#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005802#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5803#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5804#define PIPEMISC_DITHER_8_BPC (0 << 5)
5805#define PIPEMISC_DITHER_10_BPC (1 << 5)
5806#define PIPEMISC_DITHER_6_BPC (2 << 5)
5807#define PIPEMISC_DITHER_12_BPC (3 << 5)
5808#define PIPEMISC_DITHER_ENABLE (1 << 4)
5809#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5810#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005811#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005812
Matt Roperc0550302019-01-30 10:51:20 -08005813/* Skylake+ pipe bottom (background) color */
5814#define _SKL_BOTTOM_COLOR_A 0x70034
5815#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5816#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5817#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5818
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005819#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005820#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5821#define PIPEB_HLINE_INT_EN (1 << 28)
5822#define PIPEB_VBLANK_INT_EN (1 << 27)
5823#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5824#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5825#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5826#define PIPE_PSR_INT_EN (1 << 22)
5827#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5828#define PIPEA_HLINE_INT_EN (1 << 20)
5829#define PIPEA_VBLANK_INT_EN (1 << 19)
5830#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5831#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5832#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5833#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5834#define PIPEC_HLINE_INT_EN (1 << 12)
5835#define PIPEC_VBLANK_INT_EN (1 << 11)
5836#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5837#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5838#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005839
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005840#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005841#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5842#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5843#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5844#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5845#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5846#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5847#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5848#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5849#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5850#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5851#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5852#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005853#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005854#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005855#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5856#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5857#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5858#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5859#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5860#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5861#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5862#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5863#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5864#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5865#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5866#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005867#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005868#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005869
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005870#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005871#define DSPARB_CSTART_MASK (0x7f << 7)
5872#define DSPARB_CSTART_SHIFT 7
5873#define DSPARB_BSTART_MASK (0x7f)
5874#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005875#define DSPARB_BEND_SHIFT 9 /* on 855 */
5876#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005877#define DSPARB_SPRITEA_SHIFT_VLV 0
5878#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5879#define DSPARB_SPRITEB_SHIFT_VLV 8
5880#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5881#define DSPARB_SPRITEC_SHIFT_VLV 16
5882#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5883#define DSPARB_SPRITED_SHIFT_VLV 24
5884#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005885#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005886#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5887#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5888#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5889#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5890#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5891#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5892#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5893#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5894#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5895#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5896#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5897#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005898#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005899#define DSPARB_SPRITEE_SHIFT_VLV 0
5900#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5901#define DSPARB_SPRITEF_SHIFT_VLV 8
5902#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005903
Ville Syrjälä0a560672014-06-11 16:51:18 +03005904/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005905#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005906#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005907#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005908#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005909#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005910#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005911#define DSPFW_PLANEB_MASK (0x7f << 8)
5912#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005913#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005914#define DSPFW_PLANEA_MASK (0x7f << 0)
5915#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005916#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005917#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005918#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005919#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005920#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005921#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005922#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005923#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5924#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005925#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005926#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005927#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005928#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005929#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005930#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5931#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005932#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005933#define DSPFW_HPLL_SR_EN (1 << 31)
5934#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005935#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005936#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005937#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005938#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005939#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005940#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005941
5942/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005943#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005944#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005945#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005946#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005947#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005948#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005949#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005950#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005951#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005952#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005953#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005954#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005955#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005956#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005957#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005958#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005959#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005960#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005961#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005962#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5963#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005964#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005965#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005966#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005967#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005968#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005969#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005970#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005971#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005972#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005973#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005974#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005975#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005976#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005977#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005978#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005979#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005980#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005981#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005982#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005983#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005984#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005985#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005986#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005987#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005988#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005989#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005990
5991/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005992#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005993#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005994#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005995#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005996#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005997#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005998#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005999#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006000#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006001#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006002#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006003#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006004#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006005#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006006#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006007#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006008#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006009#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006010#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006011#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006012#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006013#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006014#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006015#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006016#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006017#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006018#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006019#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006020#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006021#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006022#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006023#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006024#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006025#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006026#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006027#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006028#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006029#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006030#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006031#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006032#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006033#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006034
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006035/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006036#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006037#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006038#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006039#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006040#define DDL_PRECISION_HIGH (1 << 7)
6041#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306042#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006044#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006045#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6046#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006047
Ville Syrjäläc2317752016-03-15 16:39:56 +02006048#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006049#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006050
Shaohua Li7662c8b2009-06-26 11:23:55 +08006051/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006052#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006053#define I915_FIFO_LINE_SIZE 64
6054#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006055
Jesse Barnesceb04242012-03-28 13:39:22 -07006056#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006057#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006058#define I965_FIFO_SIZE 512
6059#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006060#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006061#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006062#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006063
Jesse Barnesceb04242012-03-28 13:39:22 -07006064#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006065#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006066#define I915_MAX_WM 0x3f
6067
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006068#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6069#define PINEVIEW_FIFO_LINE_SIZE 64
6070#define PINEVIEW_MAX_WM 0x1ff
6071#define PINEVIEW_DFT_WM 0x3f
6072#define PINEVIEW_DFT_HPLLOFF_WM 0
6073#define PINEVIEW_GUARD_WM 10
6074#define PINEVIEW_CURSOR_FIFO 64
6075#define PINEVIEW_CURSOR_MAX_WM 0x3f
6076#define PINEVIEW_CURSOR_DFT_WM 0
6077#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006078
Jesse Barnesceb04242012-03-28 13:39:22 -07006079#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006080#define I965_CURSOR_FIFO 64
6081#define I965_CURSOR_MAX_WM 32
6082#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006083
Pradeep Bhatfae12672014-11-04 17:06:39 +00006084/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006085#define _CUR_WM_A_0 0x70140
6086#define _CUR_WM_B_0 0x71140
6087#define _PLANE_WM_1_A_0 0x70240
6088#define _PLANE_WM_1_B_0 0x71240
6089#define _PLANE_WM_2_A_0 0x70340
6090#define _PLANE_WM_2_B_0 0x71340
6091#define _PLANE_WM_TRANS_1_A_0 0x70268
6092#define _PLANE_WM_TRANS_1_B_0 0x71268
6093#define _PLANE_WM_TRANS_2_A_0 0x70368
6094#define _PLANE_WM_TRANS_2_B_0 0x71368
6095#define _CUR_WM_TRANS_A_0 0x70168
6096#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00006097#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006098#define PLANE_WM_IGNORE_LINES (1 << 30)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006099#define PLANE_WM_LINES_SHIFT 14
6100#define PLANE_WM_LINES_MASK 0x1f
Ville Syrjäläc7e716b2019-02-05 22:50:55 +02006101#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
Pradeep Bhatfae12672014-11-04 17:06:39 +00006102
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006103#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006104#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6105#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006106
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006107#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6108#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006109#define _PLANE_WM_BASE(pipe, plane) \
6110 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6111#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006112 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006113#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006114 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006115#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006116 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006117#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006118 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006119
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006120/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006121#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006122#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006123#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006124#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006125#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006126#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006127
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006128#define WM0_PIPEB_ILK _MMIO(0x45104)
6129#define WM0_PIPEC_IVB _MMIO(0x45200)
6130#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006131#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006132#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006133#define WM1_LP_LATENCY_MASK (0x7f << 24)
6134#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006135#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006136#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006137#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006138#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006139#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006140#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006141#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006142#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006143#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006144#define WM1S_LP_ILK _MMIO(0x45120)
6145#define WM2S_LP_IVB _MMIO(0x45124)
6146#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006147#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006148
Paulo Zanonicca32e92013-05-31 11:45:06 -03006149#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6150 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6151 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6152
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006153/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006154#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006155#define MLTR_WM1_SHIFT 0
6156#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006157/* the unit of memory self-refresh latency time is 0.5us */
6158#define ILK_SRLT_MASK 0x3f
6159
Yuanhan Liu13982612010-12-15 15:42:31 +08006160
6161/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006162#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006163#define SSKPD_WM_MASK 0x3f
6164#define SSKPD_WM0_SHIFT 0
6165#define SSKPD_WM1_SHIFT 8
6166#define SSKPD_WM2_SHIFT 16
6167#define SSKPD_WM3_SHIFT 24
6168
Jesse Barnes585fb112008-07-29 11:54:06 -07006169/*
6170 * The two pipe frame counter registers are not synchronized, so
6171 * reading a stable value is somewhat tricky. The following code
6172 * should work:
6173 *
6174 * do {
6175 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6176 * PIPE_FRAME_HIGH_SHIFT;
6177 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6178 * PIPE_FRAME_LOW_SHIFT);
6179 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6180 * PIPE_FRAME_HIGH_SHIFT);
6181 * } while (high1 != high2);
6182 * frame = (high1 << 8) | low1;
6183 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006184#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006185#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6186#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006187#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006188#define PIPE_FRAME_LOW_MASK 0xff000000
6189#define PIPE_FRAME_LOW_SHIFT 24
6190#define PIPE_PIXEL_MASK 0x00ffffff
6191#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006192/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006193#define _PIPEA_FRMCOUNT_G4X 0x70040
6194#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006195#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6196#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006197
6198/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006199#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006200/* Old style CUR*CNTR flags (desktop 8xx) */
6201#define CURSOR_ENABLE 0x80000000
6202#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006203#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006204#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006205#define CURSOR_FORMAT_SHIFT 24
6206#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6207#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6208#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6209#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6210#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6211#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6212/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006213#define MCURSOR_MODE 0x27
6214#define MCURSOR_MODE_DISABLE 0x00
6215#define MCURSOR_MODE_128_32B_AX 0x02
6216#define MCURSOR_MODE_256_32B_AX 0x03
6217#define MCURSOR_MODE_64_32B_AX 0x07
6218#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6219#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6220#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006221#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6222#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006223#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006224#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006225#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006226#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006227#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006228#define _CURABASE 0x70084
6229#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006230#define CURSOR_POS_MASK 0x007FF
6231#define CURSOR_POS_SIGN 0x8000
6232#define CURSOR_X_SHIFT 0
6233#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006234#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6235#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6236#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006237#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006238#define _CURBCNTR 0x700c0
6239#define _CURBBASE 0x700c4
6240#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006241
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006242#define _CURBCNTR_IVB 0x71080
6243#define _CURBBASE_IVB 0x71084
6244#define _CURBPOS_IVB 0x71088
6245
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006246#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6247#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6248#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006249#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006250#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006251
6252#define CURSOR_A_OFFSET 0x70080
6253#define CURSOR_B_OFFSET 0x700c0
6254#define CHV_CURSOR_C_OFFSET 0x700e0
6255#define IVB_CURSOR_B_OFFSET 0x71080
6256#define IVB_CURSOR_C_OFFSET 0x72080
Ankit Nautiyal6ea3cee2019-09-24 13:01:52 +05306257#define TGL_CURSOR_D_OFFSET 0x73080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006258
Jesse Barnes585fb112008-07-29 11:54:06 -07006259/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006260#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006261#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006262#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006263#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006264#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006265#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6266#define DISPPLANE_YUV422 (0x0 << 26)
6267#define DISPPLANE_8BPP (0x2 << 26)
6268#define DISPPLANE_BGRA555 (0x3 << 26)
6269#define DISPPLANE_BGRX555 (0x4 << 26)
6270#define DISPPLANE_BGRX565 (0x5 << 26)
6271#define DISPPLANE_BGRX888 (0x6 << 26)
6272#define DISPPLANE_BGRA888 (0x7 << 26)
6273#define DISPPLANE_RGBX101010 (0x8 << 26)
6274#define DISPPLANE_RGBA101010 (0x9 << 26)
6275#define DISPPLANE_BGRX101010 (0xa << 26)
6276#define DISPPLANE_RGBX161616 (0xc << 26)
6277#define DISPPLANE_RGBX888 (0xe << 26)
6278#define DISPPLANE_RGBA888 (0xf << 26)
6279#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006280#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006281#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006282#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006283#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6284#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6285#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006286#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006287#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006288#define DISPPLANE_NO_LINE_DOUBLE 0
6289#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006290#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6291#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6292#define DISPPLANE_ROTATE_180 (1 << 15)
6293#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6294#define DISPPLANE_TILED (1 << 10)
6295#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006296#define _DSPAADDR 0x70184
6297#define _DSPASTRIDE 0x70188
6298#define _DSPAPOS 0x7018C /* reserved */
6299#define _DSPASIZE 0x70190
6300#define _DSPASURF 0x7019C /* 965+ only */
6301#define _DSPATILEOFF 0x701A4 /* 965+ only */
6302#define _DSPAOFFSET 0x701A4 /* HSW */
6303#define _DSPASURFLIVE 0x701AC
Ville Syrjälä94e15722019-07-03 23:08:21 +03006304#define _DSPAGAMC 0x701E0
Jesse Barnes585fb112008-07-29 11:54:06 -07006305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006306#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6307#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6308#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6309#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6310#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6311#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6312#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6313#define DSPLINOFF(plane) DSPADDR(plane)
6314#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6315#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006316#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006317
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006318/* CHV pipe B blender and primary plane */
6319#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006320#define CHV_BLEND_LEGACY (0 << 30)
6321#define CHV_BLEND_ANDROID (1 << 30)
6322#define CHV_BLEND_MPO (2 << 30)
6323#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006324#define _CHV_CANVAS_A 0x60a04
6325#define _PRIMPOS_A 0x60a08
6326#define _PRIMSIZE_A 0x60a0c
6327#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006328#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006329
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006330#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6331#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6332#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6333#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6334#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006335
Armin Reese446f2542012-03-30 16:20:16 -07006336/* Display/Sprite base address macros */
6337#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006338#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6339#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006340
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006341/*
6342 * VBIOS flags
6343 * gen2:
6344 * [00:06] alm,mgm
6345 * [10:16] all
6346 * [30:32] alm,mgm
6347 * gen3+:
6348 * [00:0f] all
6349 * [10:1f] all
6350 * [30:32] all
6351 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006352#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6353#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6354#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006355#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006356
6357/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006358#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6359#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6360#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006361#define _PIPEBFRAMEHIGH 0x71040
6362#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006363#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6364#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006365
Jesse Barnes585fb112008-07-29 11:54:06 -07006366
6367/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006368#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006369#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006370#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6371#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6372#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006373#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6374#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6375#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6376#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6377#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6378#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6379#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6380#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006381
Madhav Chauhan372610f2018-10-15 17:28:04 +03006382/* ICL DSI 0 and 1 */
6383#define _PIPEDSI0CONF 0x7b008
6384#define _PIPEDSI1CONF 0x7b808
6385
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006386/* Sprite A control */
6387#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006388#define DVS_ENABLE (1 << 31)
6389#define DVS_GAMMA_ENABLE (1 << 30)
6390#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6391#define DVS_PIXFORMAT_MASK (3 << 25)
6392#define DVS_FORMAT_YUV422 (0 << 25)
6393#define DVS_FORMAT_RGBX101010 (1 << 25)
6394#define DVS_FORMAT_RGBX888 (2 << 25)
6395#define DVS_FORMAT_RGBX161616 (3 << 25)
6396#define DVS_PIPE_CSC_ENABLE (1 << 24)
6397#define DVS_SOURCE_KEY (1 << 22)
6398#define DVS_RGB_ORDER_XBGR (1 << 20)
6399#define DVS_YUV_FORMAT_BT709 (1 << 18)
6400#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6401#define DVS_YUV_ORDER_YUYV (0 << 16)
6402#define DVS_YUV_ORDER_UYVY (1 << 16)
6403#define DVS_YUV_ORDER_YVYU (2 << 16)
6404#define DVS_YUV_ORDER_VYUY (3 << 16)
6405#define DVS_ROTATE_180 (1 << 15)
6406#define DVS_DEST_KEY (1 << 2)
6407#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6408#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006409#define _DVSALINOFF 0x72184
6410#define _DVSASTRIDE 0x72188
6411#define _DVSAPOS 0x7218c
6412#define _DVSASIZE 0x72190
6413#define _DVSAKEYVAL 0x72194
6414#define _DVSAKEYMSK 0x72198
6415#define _DVSASURF 0x7219c
6416#define _DVSAKEYMAXVAL 0x721a0
6417#define _DVSATILEOFF 0x721a4
6418#define _DVSASURFLIVE 0x721ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006419#define _DVSAGAMC_G4X 0x721e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006420#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006421#define DVS_SCALE_ENABLE (1 << 31)
6422#define DVS_FILTER_MASK (3 << 29)
6423#define DVS_FILTER_MEDIUM (0 << 29)
6424#define DVS_FILTER_ENHANCING (1 << 29)
6425#define DVS_FILTER_SOFTENING (2 << 29)
6426#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6427#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006428#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6429#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006430
6431#define _DVSBCNTR 0x73180
6432#define _DVSBLINOFF 0x73184
6433#define _DVSBSTRIDE 0x73188
6434#define _DVSBPOS 0x7318c
6435#define _DVSBSIZE 0x73190
6436#define _DVSBKEYVAL 0x73194
6437#define _DVSBKEYMSK 0x73198
6438#define _DVSBSURF 0x7319c
6439#define _DVSBKEYMAXVAL 0x731a0
6440#define _DVSBTILEOFF 0x731a4
6441#define _DVSBSURFLIVE 0x731ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006442#define _DVSBGAMC_G4X 0x731e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006443#define _DVSBSCALE 0x73204
Ville Syrjälä94e15722019-07-03 23:08:21 +03006444#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6445#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006446
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006447#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6448#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6449#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6450#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6451#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6452#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6453#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6454#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6455#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6456#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6457#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6458#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006459#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6460#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6461#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006462
6463#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006464#define SPRITE_ENABLE (1 << 31)
6465#define SPRITE_GAMMA_ENABLE (1 << 30)
6466#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6467#define SPRITE_PIXFORMAT_MASK (7 << 25)
6468#define SPRITE_FORMAT_YUV422 (0 << 25)
6469#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6470#define SPRITE_FORMAT_RGBX888 (2 << 25)
6471#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6472#define SPRITE_FORMAT_YUV444 (4 << 25)
6473#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6474#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6475#define SPRITE_SOURCE_KEY (1 << 22)
6476#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6477#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6478#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6479#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6480#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6481#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6482#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6483#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6484#define SPRITE_ROTATE_180 (1 << 15)
6485#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä423ee8e2019-07-03 23:08:20 +03006486#define SPRITE_INT_GAMMA_DISABLE (1 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006487#define SPRITE_TILED (1 << 10)
6488#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006489#define _SPRA_LINOFF 0x70284
6490#define _SPRA_STRIDE 0x70288
6491#define _SPRA_POS 0x7028c
6492#define _SPRA_SIZE 0x70290
6493#define _SPRA_KEYVAL 0x70294
6494#define _SPRA_KEYMSK 0x70298
6495#define _SPRA_SURF 0x7029c
6496#define _SPRA_KEYMAX 0x702a0
6497#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006498#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006499#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006500#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006501#define SPRITE_SCALE_ENABLE (1 << 31)
6502#define SPRITE_FILTER_MASK (3 << 29)
6503#define SPRITE_FILTER_MEDIUM (0 << 29)
6504#define SPRITE_FILTER_ENHANCING (1 << 29)
6505#define SPRITE_FILTER_SOFTENING (2 << 29)
6506#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6507#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006508#define _SPRA_GAMC 0x70400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006509#define _SPRA_GAMC16 0x70440
6510#define _SPRA_GAMC17 0x7044c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006511
6512#define _SPRB_CTL 0x71280
6513#define _SPRB_LINOFF 0x71284
6514#define _SPRB_STRIDE 0x71288
6515#define _SPRB_POS 0x7128c
6516#define _SPRB_SIZE 0x71290
6517#define _SPRB_KEYVAL 0x71294
6518#define _SPRB_KEYMSK 0x71298
6519#define _SPRB_SURF 0x7129c
6520#define _SPRB_KEYMAX 0x712a0
6521#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006522#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006523#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006524#define _SPRB_SCALE 0x71304
6525#define _SPRB_GAMC 0x71400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006526#define _SPRB_GAMC16 0x71440
6527#define _SPRB_GAMC17 0x7144c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006528
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006529#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6530#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6531#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6532#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6533#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6534#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6535#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6536#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6537#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6538#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6539#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6540#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006541#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6542#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6543#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006544#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006545
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006546#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006547#define SP_ENABLE (1 << 31)
6548#define SP_GAMMA_ENABLE (1 << 30)
6549#define SP_PIXFORMAT_MASK (0xf << 26)
6550#define SP_FORMAT_YUV422 (0 << 26)
6551#define SP_FORMAT_BGR565 (5 << 26)
6552#define SP_FORMAT_BGRX8888 (6 << 26)
6553#define SP_FORMAT_BGRA8888 (7 << 26)
6554#define SP_FORMAT_RGBX1010102 (8 << 26)
6555#define SP_FORMAT_RGBA1010102 (9 << 26)
6556#define SP_FORMAT_RGBX8888 (0xe << 26)
6557#define SP_FORMAT_RGBA8888 (0xf << 26)
6558#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6559#define SP_SOURCE_KEY (1 << 22)
6560#define SP_YUV_FORMAT_BT709 (1 << 18)
6561#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6562#define SP_YUV_ORDER_YUYV (0 << 16)
6563#define SP_YUV_ORDER_UYVY (1 << 16)
6564#define SP_YUV_ORDER_YVYU (2 << 16)
6565#define SP_YUV_ORDER_VYUY (3 << 16)
6566#define SP_ROTATE_180 (1 << 15)
6567#define SP_TILED (1 << 10)
6568#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006569#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6570#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6571#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6572#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6573#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6574#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6575#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6576#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6577#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6578#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006579#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006580#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6581#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6582#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6583#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6584#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6585#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä94e15722019-07-03 23:08:21 +03006586#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006587
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006588#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6589#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6590#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6591#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6592#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6593#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6594#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6595#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6596#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6597#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6598#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006599#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6600#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006601#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006602
Ville Syrjälä94e15722019-07-03 23:08:21 +03006603#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6604 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006605#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
Ville Syrjälä94e15722019-07-03 23:08:21 +03006606 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006607
6608#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6609#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6610#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6611#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6612#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6613#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6614#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6615#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6616#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6617#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6618#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006619#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6620#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006621#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006622
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006623/*
6624 * CHV pipe B sprite CSC
6625 *
6626 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6627 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6628 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6629 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006630#define _MMIO_CHV_SPCSC(plane_id, reg) \
6631 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6632
6633#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6634#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6635#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006636#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6637#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6638
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006639#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6640#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6641#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6642#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6643#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006644#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6645#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6646
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006647#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6648#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6649#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006650#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6651#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6652
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006653#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6654#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6655#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006656#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6657#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6658
Damien Lespiau70d21f02013-07-03 21:06:04 +01006659/* Skylake plane registers */
6660
6661#define _PLANE_CTL_1_A 0x70180
6662#define _PLANE_CTL_2_A 0x70280
6663#define _PLANE_CTL_3_A 0x70380
6664#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006665#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006666#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006667/*
6668 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6669 * expanded to include bit 23 as well. However, the shift-24 based values
6670 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6671 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006672#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006673#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6674#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6675#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306676#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006677#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306678#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006679#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306680#define PLANE_CTL_FORMAT_P016 (7 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006681#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6682#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6683#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006684#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006685#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05306686#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6687#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6688#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6689#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6690#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6691#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006692#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006693#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6694#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006695#define PLANE_CTL_ORDER_BGRX (0 << 20)
6696#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006697#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006698#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006699#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006700#define PLANE_CTL_YUV422_YUYV (0 << 16)
6701#define PLANE_CTL_YUV422_UYVY (1 << 16)
6702#define PLANE_CTL_YUV422_YVYU (2 << 16)
6703#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006704#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006705#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006706#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006707#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006708#define PLANE_CTL_TILED_LINEAR (0 << 10)
6709#define PLANE_CTL_TILED_X (1 << 10)
6710#define PLANE_CTL_TILED_Y (4 << 10)
6711#define PLANE_CTL_TILED_YF (5 << 10)
6712#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006713#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006714#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6715#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6716#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006717#define PLANE_CTL_ROTATE_MASK 0x3
6718#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306719#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006720#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306721#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006722#define _PLANE_STRIDE_1_A 0x70188
6723#define _PLANE_STRIDE_2_A 0x70288
6724#define _PLANE_STRIDE_3_A 0x70388
6725#define _PLANE_POS_1_A 0x7018c
6726#define _PLANE_POS_2_A 0x7028c
6727#define _PLANE_POS_3_A 0x7038c
6728#define _PLANE_SIZE_1_A 0x70190
6729#define _PLANE_SIZE_2_A 0x70290
6730#define _PLANE_SIZE_3_A 0x70390
6731#define _PLANE_SURF_1_A 0x7019c
6732#define _PLANE_SURF_2_A 0x7029c
6733#define _PLANE_SURF_3_A 0x7039c
6734#define _PLANE_OFFSET_1_A 0x701a4
6735#define _PLANE_OFFSET_2_A 0x702a4
6736#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006737#define _PLANE_KEYVAL_1_A 0x70194
6738#define _PLANE_KEYVAL_2_A 0x70294
6739#define _PLANE_KEYMSK_1_A 0x70198
6740#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006741#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006742#define _PLANE_KEYMAX_1_A 0x701a0
6743#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006744#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006745#define _PLANE_AUX_DIST_1_A 0x701c0
6746#define _PLANE_AUX_DIST_2_A 0x702c0
6747#define _PLANE_AUX_OFFSET_1_A 0x701c4
6748#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006749#define _PLANE_CUS_CTL_1_A 0x701c8
6750#define _PLANE_CUS_CTL_2_A 0x702c8
6751#define PLANE_CUS_ENABLE (1 << 31)
6752#define PLANE_CUS_PLANE_6 (0 << 30)
6753#define PLANE_CUS_PLANE_7 (1 << 30)
6754#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6755#define PLANE_CUS_HPHASE_0 (0 << 16)
6756#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6757#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6758#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6759#define PLANE_CUS_VPHASE_0 (0 << 12)
6760#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6761#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006762#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6763#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6764#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006765#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006766#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306767#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006768#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006769#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6770#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6771#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6772#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6773#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006774#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006775#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6776#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6777#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6778#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006779#define _PLANE_BUF_CFG_1_A 0x7027c
6780#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006781#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6782#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006783
Uma Shankar6a255da2018-11-02 00:40:19 +05306784/* Input CSC Register Definitions */
6785#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6786#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6787
6788#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6789#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6790
6791#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6792 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6793 _PLANE_INPUT_CSC_RY_GY_1_B)
6794#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6795 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6796 _PLANE_INPUT_CSC_RY_GY_2_B)
6797
6798#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6799 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6800 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6801
6802#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6803#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6804
6805#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6806#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6807
6808#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6809 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6810 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6811#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6812 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6813 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6814#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6815 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6816 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6817
6818#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6819#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6820
6821#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6822#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6823
6824#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6825 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6826 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6827#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6828 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6829 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6830#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6831 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6832 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006833
Damien Lespiau70d21f02013-07-03 21:06:04 +01006834#define _PLANE_CTL_1_B 0x71180
6835#define _PLANE_CTL_2_B 0x71280
6836#define _PLANE_CTL_3_B 0x71380
6837#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6838#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6839#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6840#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006841 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006842
6843#define _PLANE_STRIDE_1_B 0x71188
6844#define _PLANE_STRIDE_2_B 0x71288
6845#define _PLANE_STRIDE_3_B 0x71388
6846#define _PLANE_STRIDE_1(pipe) \
6847 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6848#define _PLANE_STRIDE_2(pipe) \
6849 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6850#define _PLANE_STRIDE_3(pipe) \
6851 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6852#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006853 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006854
6855#define _PLANE_POS_1_B 0x7118c
6856#define _PLANE_POS_2_B 0x7128c
6857#define _PLANE_POS_3_B 0x7138c
6858#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6859#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6860#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6861#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006862 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006863
6864#define _PLANE_SIZE_1_B 0x71190
6865#define _PLANE_SIZE_2_B 0x71290
6866#define _PLANE_SIZE_3_B 0x71390
6867#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6868#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6869#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6870#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006871 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006872
6873#define _PLANE_SURF_1_B 0x7119c
6874#define _PLANE_SURF_2_B 0x7129c
6875#define _PLANE_SURF_3_B 0x7139c
6876#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6877#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6878#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6879#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006880 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006881
6882#define _PLANE_OFFSET_1_B 0x711a4
6883#define _PLANE_OFFSET_2_B 0x712a4
6884#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6885#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6886#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006887 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006888
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006889#define _PLANE_KEYVAL_1_B 0x71194
6890#define _PLANE_KEYVAL_2_B 0x71294
6891#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6892#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6893#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006894 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006895
6896#define _PLANE_KEYMSK_1_B 0x71198
6897#define _PLANE_KEYMSK_2_B 0x71298
6898#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6899#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6900#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006901 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006902
6903#define _PLANE_KEYMAX_1_B 0x711a0
6904#define _PLANE_KEYMAX_2_B 0x712a0
6905#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6906#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6907#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006908 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006909
Damien Lespiau8211bd52014-11-04 17:06:44 +00006910#define _PLANE_BUF_CFG_1_B 0x7127c
6911#define _PLANE_BUF_CFG_2_B 0x7137c
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02006912#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05306913#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006914#define _PLANE_BUF_CFG_1(pipe) \
6915 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6916#define _PLANE_BUF_CFG_2(pipe) \
6917 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6918#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006919 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006920
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006921#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6922#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6923#define _PLANE_NV12_BUF_CFG_1(pipe) \
6924 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6925#define _PLANE_NV12_BUF_CFG_2(pipe) \
6926 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6927#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006928 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006929
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006930#define _PLANE_AUX_DIST_1_B 0x711c0
6931#define _PLANE_AUX_DIST_2_B 0x712c0
6932#define _PLANE_AUX_DIST_1(pipe) \
6933 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6934#define _PLANE_AUX_DIST_2(pipe) \
6935 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6936#define PLANE_AUX_DIST(pipe, plane) \
6937 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6938
6939#define _PLANE_AUX_OFFSET_1_B 0x711c4
6940#define _PLANE_AUX_OFFSET_2_B 0x712c4
6941#define _PLANE_AUX_OFFSET_1(pipe) \
6942 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6943#define _PLANE_AUX_OFFSET_2(pipe) \
6944 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6945#define PLANE_AUX_OFFSET(pipe, plane) \
6946 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6947
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006948#define _PLANE_CUS_CTL_1_B 0x711c8
6949#define _PLANE_CUS_CTL_2_B 0x712c8
6950#define _PLANE_CUS_CTL_1(pipe) \
6951 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6952#define _PLANE_CUS_CTL_2(pipe) \
6953 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6954#define PLANE_CUS_CTL(pipe, plane) \
6955 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6956
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006957#define _PLANE_COLOR_CTL_1_B 0x711CC
6958#define _PLANE_COLOR_CTL_2_B 0x712CC
6959#define _PLANE_COLOR_CTL_3_B 0x713CC
6960#define _PLANE_COLOR_CTL_1(pipe) \
6961 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6962#define _PLANE_COLOR_CTL_2(pipe) \
6963 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6964#define PLANE_COLOR_CTL(pipe, plane) \
6965 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6966
6967#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006968#define _CUR_BUF_CFG_A 0x7017c
6969#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006970#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006971
Jesse Barnes585fb112008-07-29 11:54:06 -07006972/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006973#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006974# define VGA_DISP_DISABLE (1 << 31)
6975# define VGA_2X_MODE (1 << 30)
6976# define VGA_PIPE_B_SELECT (1 << 29)
6977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006978#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006979
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006980/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006982#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006983
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006984#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006985#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6986#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6987#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6988#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6989#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6990#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6991#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6992#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6993#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6994#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006995
6996/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006997#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006998#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6999#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
7000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007001#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01007002#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007003#define FDI_PLL_BIOS_1 _MMIO(0x46004)
7004#define FDI_PLL_BIOS_2 _MMIO(0x46008)
7005#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7006#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7007#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007009#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07007010# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7011# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7012
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007013#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08007014# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7015
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007016#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007017#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007018#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7019#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7020
7021
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007022#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01007023#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007024#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01007025#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007026
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007027#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01007028#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007029#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01007030#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007031
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007032#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01007033#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007034#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01007035#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007036
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007037#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01007038#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007039#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01007040#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007041
7042/* PIPEB timing regs are same start from 0x61000 */
7043
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007044#define _PIPEB_DATA_M1 0x61030
7045#define _PIPEB_DATA_N1 0x61034
7046#define _PIPEB_DATA_M2 0x61038
7047#define _PIPEB_DATA_N2 0x6103c
7048#define _PIPEB_LINK_M1 0x61040
7049#define _PIPEB_LINK_N1 0x61044
7050#define _PIPEB_LINK_M2 0x61048
7051#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007052
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007053#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7054#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7055#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7056#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7057#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7058#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7059#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7060#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007061
7062/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007063/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7064#define _PFA_CTL_1 0x68080
7065#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007066#define PF_ENABLE (1 << 31)
7067#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7068#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7069#define PF_FILTER_MASK (3 << 23)
7070#define PF_FILTER_PROGRAMMED (0 << 23)
7071#define PF_FILTER_MED_3x3 (1 << 23)
7072#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7073#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007074#define _PFA_WIN_SZ 0x68074
7075#define _PFB_WIN_SZ 0x68874
7076#define _PFA_WIN_POS 0x68070
7077#define _PFB_WIN_POS 0x68870
7078#define _PFA_VSCALE 0x68084
7079#define _PFB_VSCALE 0x68884
7080#define _PFA_HSCALE 0x68090
7081#define _PFB_HSCALE 0x68890
7082
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007083#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7084#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7085#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7086#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7087#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007088
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007089#define _PSA_CTL 0x68180
7090#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007091#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007092#define _PSA_WIN_SZ 0x68174
7093#define _PSB_WIN_SZ 0x68974
7094#define _PSA_WIN_POS 0x68170
7095#define _PSB_WIN_POS 0x68970
7096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007097#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7098#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7099#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007100
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007101/*
7102 * Skylake scalers
7103 */
7104#define _PS_1A_CTRL 0x68180
7105#define _PS_2A_CTRL 0x68280
7106#define _PS_1B_CTRL 0x68980
7107#define _PS_2B_CTRL 0x68A80
7108#define _PS_1C_CTRL 0x69180
7109#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007110#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7111#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7112#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307113#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7114#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007115#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007116#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007117#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007118#define PS_FILTER_MASK (3 << 23)
7119#define PS_FILTER_MEDIUM (0 << 23)
7120#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7121#define PS_FILTER_BILINEAR (3 << 23)
7122#define PS_VERT3TAP (1 << 21)
7123#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7124#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7125#define PS_PWRUP_PROGRESS (1 << 17)
7126#define PS_V_FILTER_BYPASS (1 << 8)
7127#define PS_VADAPT_EN (1 << 7)
7128#define PS_VADAPT_MODE_MASK (3 << 5)
7129#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7130#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7131#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007132#define PS_PLANE_Y_SEL_MASK (7 << 5)
7133#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007134
7135#define _PS_PWR_GATE_1A 0x68160
7136#define _PS_PWR_GATE_2A 0x68260
7137#define _PS_PWR_GATE_1B 0x68960
7138#define _PS_PWR_GATE_2B 0x68A60
7139#define _PS_PWR_GATE_1C 0x69160
7140#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7141#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7142#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7143#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7144#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7145#define PS_PWR_GATE_SLPEN_8 0
7146#define PS_PWR_GATE_SLPEN_16 1
7147#define PS_PWR_GATE_SLPEN_24 2
7148#define PS_PWR_GATE_SLPEN_32 3
7149
7150#define _PS_WIN_POS_1A 0x68170
7151#define _PS_WIN_POS_2A 0x68270
7152#define _PS_WIN_POS_1B 0x68970
7153#define _PS_WIN_POS_2B 0x68A70
7154#define _PS_WIN_POS_1C 0x69170
7155
7156#define _PS_WIN_SZ_1A 0x68174
7157#define _PS_WIN_SZ_2A 0x68274
7158#define _PS_WIN_SZ_1B 0x68974
7159#define _PS_WIN_SZ_2B 0x68A74
7160#define _PS_WIN_SZ_1C 0x69174
7161
7162#define _PS_VSCALE_1A 0x68184
7163#define _PS_VSCALE_2A 0x68284
7164#define _PS_VSCALE_1B 0x68984
7165#define _PS_VSCALE_2B 0x68A84
7166#define _PS_VSCALE_1C 0x69184
7167
7168#define _PS_HSCALE_1A 0x68190
7169#define _PS_HSCALE_2A 0x68290
7170#define _PS_HSCALE_1B 0x68990
7171#define _PS_HSCALE_2B 0x68A90
7172#define _PS_HSCALE_1C 0x69190
7173
7174#define _PS_VPHASE_1A 0x68188
7175#define _PS_VPHASE_2A 0x68288
7176#define _PS_VPHASE_1B 0x68988
7177#define _PS_VPHASE_2B 0x68A88
7178#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007179#define PS_Y_PHASE(x) ((x) << 16)
7180#define PS_UV_RGB_PHASE(x) ((x) << 0)
7181#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7182#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007183
7184#define _PS_HPHASE_1A 0x68194
7185#define _PS_HPHASE_2A 0x68294
7186#define _PS_HPHASE_1B 0x68994
7187#define _PS_HPHASE_2B 0x68A94
7188#define _PS_HPHASE_1C 0x69194
7189
7190#define _PS_ECC_STAT_1A 0x681D0
7191#define _PS_ECC_STAT_2A 0x682D0
7192#define _PS_ECC_STAT_1B 0x689D0
7193#define _PS_ECC_STAT_2B 0x68AD0
7194#define _PS_ECC_STAT_1C 0x691D0
7195
Jani Nikulae67005e2018-06-29 13:20:39 +03007196#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007197#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007198 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7199 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007200#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007201 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7202 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007203#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007204 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7205 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007206#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007207 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7208 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007209#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007210 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7211 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007212#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007213 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7214 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007215#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007216 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7217 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007218#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007219 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7220 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007221#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007222 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007223 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007224
Zhenyu Wangb9055052009-06-05 15:38:38 +08007225/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007226#define _LGC_PALETTE_A 0x4a000
7227#define _LGC_PALETTE_B 0x4a800
Swati Sharma1af22382019-09-04 00:52:55 +05307228#define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7229#define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7230#define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007231#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007232
Ville Syrjälä514462c2019-04-01 23:02:28 +03007233/* ilk/snb precision palette */
7234#define _PREC_PALETTE_A 0x4b000
7235#define _PREC_PALETTE_B 0x4c000
Swati Sharma6b97b112019-09-04 00:52:56 +05307236#define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7237#define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7238#define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
Ville Syrjälä514462c2019-04-01 23:02:28 +03007239#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7240
7241#define _PREC_PIPEAGCMAX 0x4d000
7242#define _PREC_PIPEBGCMAX 0x4d010
7243#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7244
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007245#define _GAMMA_MODE_A 0x4a480
7246#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007247#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307248#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7249#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007250#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307251#define GAMMA_MODE_MODE_8BIT (0 << 0)
7252#define GAMMA_MODE_MODE_10BIT (1 << 0)
7253#define GAMMA_MODE_MODE_12BIT (2 << 0)
Uma Shankar377c70e2019-06-12 12:14:58 +05307254#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7255#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007256
Damien Lespiau83372062015-10-30 17:53:32 +02007257/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007258#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007259#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7260#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007261#define CSR_SSP_BASE _MMIO(0x8F074)
7262#define CSR_HTP_SKL _MMIO(0x8F004)
7263#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007264#define CSR_LAST_WRITE_VALUE 0xc003b400
7265/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7266#define CSR_MMIO_START_RANGE 0x80000
7267#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007268#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7269#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7270#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
José Roberto de Souza5d571062019-07-25 17:24:10 -07007271#define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7272#define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
Damien Lespiau83372062015-10-30 17:53:32 +02007273
Anshuman Gupta41286862019-10-03 13:47:38 +05307274#define DMC_DEBUG3 _MMIO(0x101090)
7275
Zhenyu Wangb9055052009-06-05 15:38:38 +08007276/* interrupts */
7277#define DE_MASTER_IRQ_CONTROL (1 << 31)
7278#define DE_SPRITEB_FLIP_DONE (1 << 29)
7279#define DE_SPRITEA_FLIP_DONE (1 << 28)
7280#define DE_PLANEB_FLIP_DONE (1 << 27)
7281#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007282#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007283#define DE_PCU_EVENT (1 << 25)
7284#define DE_GTT_FAULT (1 << 24)
7285#define DE_POISON (1 << 23)
7286#define DE_PERFORM_COUNTER (1 << 22)
7287#define DE_PCH_EVENT (1 << 21)
7288#define DE_AUX_CHANNEL_A (1 << 20)
7289#define DE_DP_A_HOTPLUG (1 << 19)
7290#define DE_GSE (1 << 18)
7291#define DE_PIPEB_VBLANK (1 << 15)
7292#define DE_PIPEB_EVEN_FIELD (1 << 14)
7293#define DE_PIPEB_ODD_FIELD (1 << 13)
7294#define DE_PIPEB_LINE_COMPARE (1 << 12)
7295#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007296#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007297#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7298#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007299#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007300#define DE_PIPEA_EVEN_FIELD (1 << 6)
7301#define DE_PIPEA_ODD_FIELD (1 << 5)
7302#define DE_PIPEA_LINE_COMPARE (1 << 4)
7303#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007304#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007305#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007306#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007307#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007308
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007309/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007310#define DE_ERR_INT_IVB (1 << 30)
7311#define DE_GSE_IVB (1 << 29)
7312#define DE_PCH_EVENT_IVB (1 << 28)
7313#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7314#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7315#define DE_EDP_PSR_INT_HSW (1 << 19)
7316#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7317#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7318#define DE_PIPEC_VBLANK_IVB (1 << 10)
7319#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7320#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7321#define DE_PIPEB_VBLANK_IVB (1 << 5)
7322#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7323#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7324#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7325#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007326#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007327
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007328#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007329#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007331#define DEISR _MMIO(0x44000)
7332#define DEIMR _MMIO(0x44004)
7333#define DEIIR _MMIO(0x44008)
7334#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007336#define GTISR _MMIO(0x44010)
7337#define GTIMR _MMIO(0x44014)
7338#define GTIIR _MMIO(0x44018)
7339#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007340
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007341#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007342#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7343#define GEN8_PCU_IRQ (1 << 30)
7344#define GEN8_DE_PCH_IRQ (1 << 23)
7345#define GEN8_DE_MISC_IRQ (1 << 22)
7346#define GEN8_DE_PORT_IRQ (1 << 20)
7347#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7348#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7349#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7350#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7351#define GEN8_GT_VECS_IRQ (1 << 6)
7352#define GEN8_GT_GUC_IRQ (1 << 5)
7353#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007354#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7355#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007356#define GEN8_GT_BCS_IRQ (1 << 1)
7357#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007359#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7360#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7361#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7362#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007363
Ben Widawskyabd58f02013-11-02 21:07:09 -07007364#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007365#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007366#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7367#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007368#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007369#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007371#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7372#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7373#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7374#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007375#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007376#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7377#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7378#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7379#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7380#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7381#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007382#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007383#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7384#define GEN8_PIPE_VSYNC (1 << 1)
7385#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00007386#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007387#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00007388#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7389#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7390#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007391#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00007392#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7393#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7394#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007395#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007396#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7397 (GEN8_PIPE_CURSOR_FAULT | \
7398 GEN8_PIPE_SPRITE_FAULT | \
7399 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00007400#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7401 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007402 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00007403 GEN9_PIPE_PLANE3_FAULT | \
7404 GEN9_PIPE_PLANE2_FAULT | \
7405 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007406
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007407#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7408#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7409#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7410#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007411#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007412#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007413#define GEN9_AUX_CHANNEL_D (1 << 27)
7414#define GEN9_AUX_CHANNEL_C (1 << 26)
7415#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007416#define BXT_DE_PORT_HP_DDIC (1 << 5)
7417#define BXT_DE_PORT_HP_DDIB (1 << 4)
7418#define BXT_DE_PORT_HP_DDIA (1 << 3)
7419#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7420 BXT_DE_PORT_HP_DDIB | \
7421 BXT_DE_PORT_HP_DDIC)
7422#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307423#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007424#define GEN8_AUX_CHANNEL_A (1 << 0)
Lucas De Marchi555233602019-07-25 16:48:13 -07007425#define TGL_DE_PORT_AUX_DDIC (1 << 2)
7426#define TGL_DE_PORT_AUX_DDIB (1 << 1)
7427#define TGL_DE_PORT_AUX_DDIA (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007428
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007429#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7430#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7431#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7432#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007433#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007434#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007435
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007436#define GEN8_PCU_ISR _MMIO(0x444e0)
7437#define GEN8_PCU_IMR _MMIO(0x444e4)
7438#define GEN8_PCU_IIR _MMIO(0x444e8)
7439#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007440
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007441#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7442#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7443#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7444#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7445#define GEN11_GU_MISC_GSE (1 << 27)
7446
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007447#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7448#define GEN11_MASTER_IRQ (1 << 31)
7449#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007450#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007451#define GEN11_DISPLAY_IRQ (1 << 16)
7452#define GEN11_GT_DW_IRQ(x) (1 << (x))
7453#define GEN11_GT_DW1_IRQ (1 << 1)
7454#define GEN11_GT_DW0_IRQ (1 << 0)
7455
7456#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7457#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7458#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7459#define GEN11_DE_PCH_IRQ (1 << 23)
7460#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007461#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007462#define GEN11_DE_PORT_IRQ (1 << 20)
7463#define GEN11_DE_PIPE_C (1 << 18)
7464#define GEN11_DE_PIPE_B (1 << 17)
7465#define GEN11_DE_PIPE_A (1 << 16)
7466
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007467#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7468#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7469#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7470#define GEN11_DE_HPD_IER _MMIO(0x4447c)
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007471#define GEN12_TC6_HOTPLUG (1 << 21)
7472#define GEN12_TC5_HOTPLUG (1 << 20)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007473#define GEN11_TC4_HOTPLUG (1 << 19)
7474#define GEN11_TC3_HOTPLUG (1 << 18)
7475#define GEN11_TC2_HOTPLUG (1 << 17)
7476#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007477#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007478#define GEN11_DE_TC_HOTPLUG_MASK (GEN12_TC6_HOTPLUG | \
7479 GEN12_TC5_HOTPLUG | \
7480 GEN11_TC4_HOTPLUG | \
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007481 GEN11_TC3_HOTPLUG | \
7482 GEN11_TC2_HOTPLUG | \
7483 GEN11_TC1_HOTPLUG)
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007484#define GEN12_TBT6_HOTPLUG (1 << 5)
7485#define GEN12_TBT5_HOTPLUG (1 << 4)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007486#define GEN11_TBT4_HOTPLUG (1 << 3)
7487#define GEN11_TBT3_HOTPLUG (1 << 2)
7488#define GEN11_TBT2_HOTPLUG (1 << 1)
7489#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007490#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007491#define GEN11_DE_TBT_HOTPLUG_MASK (GEN12_TBT6_HOTPLUG | \
7492 GEN12_TBT5_HOTPLUG | \
7493 GEN11_TBT4_HOTPLUG | \
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007494 GEN11_TBT3_HOTPLUG | \
7495 GEN11_TBT2_HOTPLUG | \
7496 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007497
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007498#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007499#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7500#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7501#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7502#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7503#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7504
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007505#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7506#define GEN11_CSME (31)
7507#define GEN11_GUNIT (28)
7508#define GEN11_GUC (25)
7509#define GEN11_WDPERF (20)
7510#define GEN11_KCR (19)
7511#define GEN11_GTPM (16)
7512#define GEN11_BCS (15)
7513#define GEN11_RCS0 (0)
7514
7515#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7516#define GEN11_VECS(x) (31 - (x))
7517#define GEN11_VCS(x) (x)
7518
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007519#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007520
7521#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7522#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7523#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007524#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7525#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7526#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Daniele Ceraolo Spurio3d7b3032019-08-15 18:23:39 -07007527/* irq instances for OTHER_CLASS */
7528#define OTHER_GUC_INSTANCE 0
7529#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007530
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007531#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007532
7533#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7534#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7535
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007536#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007537
7538#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7539#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7540#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7541#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7542#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7543#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7544
7545#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7546#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7547#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7548#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7549#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7550#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7551#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7552#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7553#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7554
Oscar Mateo54c52a82019-05-27 18:36:08 +00007555#define ENGINE1_MASK REG_GENMASK(31, 16)
7556#define ENGINE0_MASK REG_GENMASK(15, 0)
7557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007558#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007559/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7560#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007561#define ILK_DPARB_GATE (1 << 22)
7562#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007563#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007564#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7565#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7566#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007567#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007568#define ILK_HDCP_DISABLE (1 << 25)
7569#define ILK_eDP_A_DISABLE (1 << 24)
7570#define HSW_CDCLK_LIMIT (1 << 24)
7571#define ILK_DESKTOP (1 << 23)
Ville Syrjäläb16c7ed2019-06-04 23:09:29 +03007572#define HSW_CPU_SSC_ENABLE (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08007573
Ville Syrjälä86761782019-06-04 23:09:33 +03007574#define FUSE_STRAP3 _MMIO(0x42020)
7575#define HSW_REF_CLK_SELECT (1 << 1)
7576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007577#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007578#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7579#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7580#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7581#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7582#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007583
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007584#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007585# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7586# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7587
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007588#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007589#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007590#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007591#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007592#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007593
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007594#define CHICKEN_PAR2_1 _MMIO(0x42090)
7595#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7596
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007597#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007598#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007599#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007600#define GLK_CL1_PWR_DOWN (1 << 11)
7601#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007602
Praveen Paneri5654a162017-08-11 00:00:33 +05307603#define CHICKEN_MISC_4 _MMIO(0x4208c)
7604#define FBC_STRIDE_OVERRIDE (1 << 13)
7605#define FBC_STRIDE_MASK 0x1FFF
7606
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007607#define _CHICKEN_PIPESL_1_A 0x420b0
7608#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007609#define HSW_FBCQ_DIS (1 << 22)
7610#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007611#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007612
Imre Deak8f19b402018-11-19 20:00:21 +02007613#define CHICKEN_TRANS_A _MMIO(0x420c0)
7614#define CHICKEN_TRANS_B _MMIO(0x420c4)
7615#define CHICKEN_TRANS_C _MMIO(0x420c8)
7616#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007617#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7618#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7619#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7620#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7621#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7622#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7623#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007625#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007626#define DISP_FBC_MEMORY_WAKE (1 << 31)
7627#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7628#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007629#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007630#define DISP_DATA_PARTITION_5_6 (1 << 6)
7631#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007632#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007633#define DBUF_CTL_S1 _MMIO(0x45008)
7634#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007635#define DBUF_POWER_REQUEST (1 << 31)
7636#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007637#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007638#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7639#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007640#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007641#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007642
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007643#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007644#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7645#define MASK_WAKEMEM (1 << 13)
7646#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007648#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007649#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7650#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7651#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7652#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7653#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007654#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7655#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7656#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
José Roberto de Souza7ff0fca2019-07-11 10:31:00 -07007657#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007658
Paulo Zanoni186a2772018-02-06 17:33:46 -02007659#define SKL_DSSM _MMIO(0x51004)
7660#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7661#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7662#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7663#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7664#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007665
Arun Siluverya78536e2016-01-21 21:43:53 +00007666#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007667#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007668
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007669#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007670#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7671#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007672
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007673#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007674#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007675#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007676#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007677#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7678#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7679#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7680#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7681#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007682
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007683/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007684#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007685 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7686 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7687
7688#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7689 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7690 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7691 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7692 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7693
Tvrtko Ursulincbe3e1d2019-05-20 12:04:42 +01007694#define GEN8_L3CNTLREG _MMIO(0x7034)
7695 #define GEN8_ERRDETBCTRL (1 << 9)
7696
Oscar Mateob1f88822018-05-25 15:05:31 -07007697#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7698 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Radhakrishna Sripada1c757492019-09-09 16:14:45 -07007699 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE (1 << 9)
Kenneth Graunked71de142012-02-08 12:53:52 -08007700
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007701#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007702# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7703# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007704
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007705#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007706#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007707
Kenneth Graunkeab062632018-01-05 00:59:05 -08007708#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007709#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007710
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007711#define GEN7_SARCHKMD _MMIO(0xB000)
7712#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007713#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007715#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007716#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7717
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007718#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007719/*
7720 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7721 * Using the formula in BSpec leads to a hang, while the formula here works
7722 * fine and matches the formulas for all other platforms. A BSpec change
7723 * request has been filed to clarify this.
7724 */
Imre Deak36579cb2016-05-03 15:54:20 +03007725#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7726#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007727#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007728
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007729#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007730#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007731#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007732#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7733#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007734
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007735#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007736#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7737#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7738#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007739
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007740#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007741#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007742
Tvrtko Ursulinb83a3092019-07-17 19:06:24 +01007743#define GEN11_SCRATCH2 _MMIO(0xb140)
7744#define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
7745
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007746#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007747#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7748#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7749#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007750
Ben Widawsky63801f22013-12-12 17:26:03 -08007751/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007752#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007753#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007754#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007755#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7756#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7757#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7758#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7759#define HDC_FORCE_NON_COHERENT (1 << 4)
7760#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007761
Arun Siluvery3669ab62016-01-21 21:43:49 +00007762#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7763
Ben Widawsky38a39a72015-03-11 10:54:53 +02007764/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007765#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007766#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7767
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007768#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7769#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7770
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007771/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007772#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007773#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007775#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007776#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007777
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007778#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007779#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007780
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307781/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08007782#define _PIPEA_CHICKEN 0x70038
7783#define _PIPEB_CHICKEN 0x71038
7784#define _PIPEC_CHICKEN 0x72038
7785#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7786 _PIPEB_CHICKEN)
7787#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7788#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307789
Zhenyu Wangb9055052009-06-05 15:38:38 +08007790/* PCH */
7791
Lucas De Marchidce88872018-07-27 12:36:47 -07007792#define PCH_DISPLAY_BASE 0xc0000u
7793
Adam Jackson23e81d62012-06-06 15:45:44 -04007794/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007795#define SDE_AUDIO_POWER_D (1 << 27)
7796#define SDE_AUDIO_POWER_C (1 << 26)
7797#define SDE_AUDIO_POWER_B (1 << 25)
7798#define SDE_AUDIO_POWER_SHIFT (25)
7799#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7800#define SDE_GMBUS (1 << 24)
7801#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7802#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7803#define SDE_AUDIO_HDCP_MASK (3 << 22)
7804#define SDE_AUDIO_TRANSB (1 << 21)
7805#define SDE_AUDIO_TRANSA (1 << 20)
7806#define SDE_AUDIO_TRANS_MASK (3 << 20)
7807#define SDE_POISON (1 << 19)
7808/* 18 reserved */
7809#define SDE_FDI_RXB (1 << 17)
7810#define SDE_FDI_RXA (1 << 16)
7811#define SDE_FDI_MASK (3 << 16)
7812#define SDE_AUXD (1 << 15)
7813#define SDE_AUXC (1 << 14)
7814#define SDE_AUXB (1 << 13)
7815#define SDE_AUX_MASK (7 << 13)
7816/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007817#define SDE_CRT_HOTPLUG (1 << 11)
7818#define SDE_PORTD_HOTPLUG (1 << 10)
7819#define SDE_PORTC_HOTPLUG (1 << 9)
7820#define SDE_PORTB_HOTPLUG (1 << 8)
7821#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007822#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7823 SDE_SDVOB_HOTPLUG | \
7824 SDE_PORTB_HOTPLUG | \
7825 SDE_PORTC_HOTPLUG | \
7826 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007827#define SDE_TRANSB_CRC_DONE (1 << 5)
7828#define SDE_TRANSB_CRC_ERR (1 << 4)
7829#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7830#define SDE_TRANSA_CRC_DONE (1 << 2)
7831#define SDE_TRANSA_CRC_ERR (1 << 1)
7832#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7833#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007834
Anusha Srivatsa31604222018-06-26 13:52:23 -07007835/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007836#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7837#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7838#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7839#define SDE_AUDIO_POWER_SHIFT_CPT 29
7840#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7841#define SDE_AUXD_CPT (1 << 27)
7842#define SDE_AUXC_CPT (1 << 26)
7843#define SDE_AUXB_CPT (1 << 25)
7844#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007845#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007846#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007847#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7848#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7849#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007850#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007851#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007852#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007853 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007854 SDE_PORTD_HOTPLUG_CPT | \
7855 SDE_PORTC_HOTPLUG_CPT | \
7856 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007857#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7858 SDE_PORTD_HOTPLUG_CPT | \
7859 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007860 SDE_PORTB_HOTPLUG_CPT | \
7861 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007862#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007863#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007864#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7865#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7866#define SDE_FDI_RXC_CPT (1 << 8)
7867#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7868#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7869#define SDE_FDI_RXB_CPT (1 << 4)
7870#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7871#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7872#define SDE_FDI_RXA_CPT (1 << 0)
7873#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7874 SDE_AUDIO_CP_REQ_B_CPT | \
7875 SDE_AUDIO_CP_REQ_A_CPT)
7876#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7877 SDE_AUDIO_CP_CHG_B_CPT | \
7878 SDE_AUDIO_CP_CHG_A_CPT)
7879#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7880 SDE_FDI_RXB_CPT | \
7881 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007882
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07007883/* south display engine interrupt: ICP/TGP */
Anusha Srivatsa31604222018-06-26 13:52:23 -07007884#define SDE_GMBUS_ICP (1 << 23)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007885#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7886#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Lucas De Marchib32821c2019-08-29 14:15:25 -07007887#define SDE_DDI_MASK_ICP (SDE_DDI_HOTPLUG_ICP(PORT_B) | \
7888 SDE_DDI_HOTPLUG_ICP(PORT_A))
7889#define SDE_TC_MASK_ICP (SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
7890 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
7891 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
7892 SDE_TC_HOTPLUG_ICP(PORT_TC1))
7893#define SDE_DDI_MASK_TGP (SDE_DDI_HOTPLUG_ICP(PORT_C) | \
7894 SDE_DDI_HOTPLUG_ICP(PORT_B) | \
7895 SDE_DDI_HOTPLUG_ICP(PORT_A))
7896#define SDE_TC_MASK_TGP (SDE_TC_HOTPLUG_ICP(PORT_TC6) | \
7897 SDE_TC_HOTPLUG_ICP(PORT_TC5) | \
7898 SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
7899 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
7900 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
7901 SDE_TC_HOTPLUG_ICP(PORT_TC1))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007902
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define SDEISR _MMIO(0xc4000)
7904#define SDEIMR _MMIO(0xc4004)
7905#define SDEIIR _MMIO(0xc4008)
7906#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007907
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007908#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007909#define SERR_INT_POISON (1 << 31)
7910#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007911
Zhenyu Wangb9055052009-06-05 15:38:38 +08007912/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007913#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007914#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307915#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007916#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7917#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7918#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7919#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007920#define PORTD_HOTPLUG_ENABLE (1 << 20)
7921#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7922#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7923#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7924#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7925#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7926#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007927#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7928#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7929#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007930#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307931#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007932#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7933#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7934#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7935#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7936#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7937#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007938#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7939#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7940#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007941#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307942#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007943#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7944#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7945#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7946#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7947#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7948#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007949#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7950#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7951#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307952#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7953 BXT_DDIB_HPD_INVERT | \
7954 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007955
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007956#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007957#define PORTE_HOTPLUG_ENABLE (1 << 4)
7958#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007959#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7960#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7961#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7962
Anusha Srivatsa31604222018-06-26 13:52:23 -07007963/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7964 * functionality covered in PCH_PORT_HOTPLUG is split into
7965 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7966 */
7967
Lucas De Marchied3126f2019-08-29 14:15:23 -07007968#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7969#define SHOTPLUG_CTL_DDI_HPD_ENABLE(port) (0x8 << (4 * (port)))
7970#define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(port) (0x3 << (4 * (port)))
7971#define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(port) (0x0 << (4 * (port)))
7972#define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(port) (0x1 << (4 * (port)))
7973#define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(port) (0x2 << (4 * (port)))
7974#define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(port) (0x3 << (4 * (port)))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007975
7976#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7977#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007978/* Icelake DSC Rate Control Range Parameter Registers */
7979#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7980#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7981#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7982#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7983#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7984#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7985#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7986#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7987#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7988#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7989#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7990#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7991#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7992 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7993 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7994#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7995 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7996 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7997#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7998 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7999 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
8000#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8001 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
8002 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
8003#define RC_BPG_OFFSET_SHIFT 10
8004#define RC_MAX_QP_SHIFT 5
8005#define RC_MIN_QP_SHIFT 0
8006
8007#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
8008#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
8009#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
8010#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
8011#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
8012#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
8013#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
8014#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
8015#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
8016#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
8017#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
8018#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
8019#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8020 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
8021 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
8022#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8023 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
8024 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
8025#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8026 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
8027 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
8028#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8029 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8030 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8031
8032#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
8033#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
8034#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
8035#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
8036#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
8037#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
8038#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
8039#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
8040#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
8041#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
8042#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
8043#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
8044#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8045 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8046 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8047#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8048 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8049 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8050#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8051 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8052 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8053#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8054 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8055 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8056
8057#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
8058#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
8059#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
8060#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
8061#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8062#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8063#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8064#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8065#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8066#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8067#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8068#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8069#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8070 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8071 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8072#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8073 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8074 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8075#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8076 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8077 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8078#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8079 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8080 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8081
Anusha Srivatsa31604222018-06-26 13:52:23 -07008082#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8083#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8084
Lucas De Marchied3126f2019-08-29 14:15:23 -07008085#define ICP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8086 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07008087#define ICP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC4) | \
8088 ICP_TC_HPD_ENABLE(PORT_TC3) | \
8089 ICP_TC_HPD_ENABLE(PORT_TC2) | \
8090 ICP_TC_HPD_ENABLE(PORT_TC1))
Lucas De Marchied3126f2019-08-29 14:15:23 -07008091#define TGP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_C) | \
8092 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8093 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07008094#define TGP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC6) | \
8095 ICP_TC_HPD_ENABLE(PORT_TC5) | \
8096 ICP_TC_HPD_ENABLE_MASK)
8097
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008098#define _PCH_DPLL_A 0xc6014
8099#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008100#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008101
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008102#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008103#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008104#define _PCH_FPA1 0xc6044
8105#define _PCH_FPB0 0xc6048
8106#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008107#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8108#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008109
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008110#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008112#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008113#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008114#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8115#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8116#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8117#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8118#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8119#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8120#define DREF_SSC_SOURCE_MASK (3 << 11)
8121#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8122#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8123#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8124#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8125#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8126#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8127#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8128#define DREF_SSC4_DOWNSPREAD (0 << 6)
8129#define DREF_SSC4_CENTERSPREAD (1 << 6)
8130#define DREF_SSC1_DISABLE (0 << 1)
8131#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008132#define DREF_SSC4_DISABLE (0)
8133#define DREF_SSC4_ENABLE (1)
8134
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008135#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008136#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008137#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008138#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008139#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008140#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008141#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8142#define CNP_RAWCLK_DIV(div) ((div) << 16)
8143#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008144#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008145#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008146
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008147#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008148
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008149#define PCH_SSC4_PARMS _MMIO(0xc6210)
8150#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008152#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008153#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008154#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008155#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008156
Zhenyu Wangb9055052009-06-05 15:38:38 +08008157/* transcoder */
8158
Daniel Vetter275f01b22013-05-03 11:49:47 +02008159#define _PCH_TRANS_HTOTAL_A 0xe0000
8160#define TRANS_HTOTAL_SHIFT 16
8161#define TRANS_HACTIVE_SHIFT 0
8162#define _PCH_TRANS_HBLANK_A 0xe0004
8163#define TRANS_HBLANK_END_SHIFT 16
8164#define TRANS_HBLANK_START_SHIFT 0
8165#define _PCH_TRANS_HSYNC_A 0xe0008
8166#define TRANS_HSYNC_END_SHIFT 16
8167#define TRANS_HSYNC_START_SHIFT 0
8168#define _PCH_TRANS_VTOTAL_A 0xe000c
8169#define TRANS_VTOTAL_SHIFT 16
8170#define TRANS_VACTIVE_SHIFT 0
8171#define _PCH_TRANS_VBLANK_A 0xe0010
8172#define TRANS_VBLANK_END_SHIFT 16
8173#define TRANS_VBLANK_START_SHIFT 0
8174#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008175#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008176#define TRANS_VSYNC_START_SHIFT 0
8177#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008178
Daniel Vettere3b95f12013-05-03 11:49:49 +02008179#define _PCH_TRANSA_DATA_M1 0xe0030
8180#define _PCH_TRANSA_DATA_N1 0xe0034
8181#define _PCH_TRANSA_DATA_M2 0xe0038
8182#define _PCH_TRANSA_DATA_N2 0xe003c
8183#define _PCH_TRANSA_LINK_M1 0xe0040
8184#define _PCH_TRANSA_LINK_N1 0xe0044
8185#define _PCH_TRANSA_LINK_M2 0xe0048
8186#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008187
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008188/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008189#define _VIDEO_DIP_CTL_A 0xe0200
8190#define _VIDEO_DIP_DATA_A 0xe0208
8191#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008192#define GCP_COLOR_INDICATION (1 << 2)
8193#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8194#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008195
8196#define _VIDEO_DIP_CTL_B 0xe1200
8197#define _VIDEO_DIP_DATA_B 0xe1208
8198#define _VIDEO_DIP_GCP_B 0xe1210
8199
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008200#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8201#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8202#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008203
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008204/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008205#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8206#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8207#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008208
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008209#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8210#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8211#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008212
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008213#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8214#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8215#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008216
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008217#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008218 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008219 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008220#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008221 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008222 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008223#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008224 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008225 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008226
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008227/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008228
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008229#define _HSW_VIDEO_DIP_CTL_A 0x60200
8230#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8231#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8232#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8233#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8234#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308235#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008236#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8237#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8238#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8239#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8240#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8241#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008242
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008243#define _HSW_VIDEO_DIP_CTL_B 0x61200
8244#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8245#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8246#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8247#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8248#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308249#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008250#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8251#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8252#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8253#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8254#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8255#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008256
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008257/* Icelake PPS_DATA and _ECC DIP Registers.
8258 * These are available for transcoders B,C and eDP.
8259 * Adding the _A so as to reuse the _MMIO_TRANS2
8260 * definition, with which it offsets to the right location.
8261 */
8262
8263#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8264#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8265#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8266#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8267
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008268#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008269#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008270#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8271#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8272#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008273#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008274#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308275#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008276#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8277#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008279#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008280#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008281#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008283#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008284
Daniel Vetter275f01b22013-05-03 11:49:47 +02008285#define _PCH_TRANS_HTOTAL_B 0xe1000
8286#define _PCH_TRANS_HBLANK_B 0xe1004
8287#define _PCH_TRANS_HSYNC_B 0xe1008
8288#define _PCH_TRANS_VTOTAL_B 0xe100c
8289#define _PCH_TRANS_VBLANK_B 0xe1010
8290#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008291#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008292
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008293#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8294#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8295#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8296#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8297#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8298#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8299#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008300
Daniel Vettere3b95f12013-05-03 11:49:49 +02008301#define _PCH_TRANSB_DATA_M1 0xe1030
8302#define _PCH_TRANSB_DATA_N1 0xe1034
8303#define _PCH_TRANSB_DATA_M2 0xe1038
8304#define _PCH_TRANSB_DATA_N2 0xe103c
8305#define _PCH_TRANSB_LINK_M1 0xe1040
8306#define _PCH_TRANSB_LINK_N1 0xe1044
8307#define _PCH_TRANSB_LINK_M2 0xe1048
8308#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008309
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008310#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8311#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8312#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8313#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8314#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8315#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8316#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8317#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008318
Daniel Vetterab9412b2013-05-03 11:49:46 +02008319#define _PCH_TRANSACONF 0xf0008
8320#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008321#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8322#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008323#define TRANS_DISABLE (0 << 31)
8324#define TRANS_ENABLE (1 << 31)
8325#define TRANS_STATE_MASK (1 << 30)
8326#define TRANS_STATE_DISABLE (0 << 30)
8327#define TRANS_STATE_ENABLE (1 << 30)
8328#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8329#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8330#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8331#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8332#define TRANS_INTERLACE_MASK (7 << 21)
8333#define TRANS_PROGRESSIVE (0 << 21)
8334#define TRANS_INTERLACED (3 << 21)
8335#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8336#define TRANS_8BPC (0 << 5)
8337#define TRANS_10BPC (1 << 5)
8338#define TRANS_6BPC (2 << 5)
8339#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008340
Daniel Vetterce401412012-10-31 22:52:30 +01008341#define _TRANSA_CHICKEN1 0xf0060
8342#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008343#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008344#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8345#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008346#define _TRANSA_CHICKEN2 0xf0064
8347#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008348#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008349#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8350#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8351#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8352#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8353#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008355#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008356#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8357#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008358#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8359#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008360#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008361#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8362#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008363#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008364#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008365#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8366#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8367#define LPT_PWM_GRANULARITY (1 << 5)
8368#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008369
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008370#define _FDI_RXA_CHICKEN 0xc200c
8371#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008372#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8373#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008374#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008376#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008377#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8378#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8379#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8380#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8381#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8382#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008383
Zhenyu Wangb9055052009-06-05 15:38:38 +08008384/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008385#define _FDI_TXA_CTL 0x60100
8386#define _FDI_TXB_CTL 0x61100
8387#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008388#define FDI_TX_DISABLE (0 << 31)
8389#define FDI_TX_ENABLE (1 << 31)
8390#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8391#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8392#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8393#define FDI_LINK_TRAIN_NONE (3 << 28)
8394#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8395#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8396#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8397#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8398#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8399#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8400#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8401#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008402/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8403 SNB has different settings. */
8404/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008405#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8406#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8407#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8408#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008409/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008410#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8411#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8412#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8413#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8414#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008415#define FDI_DP_PORT_WIDTH_SHIFT 19
8416#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8417#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008418#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008419/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008420#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008421
8422/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008423#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8424#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8425#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8426#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008427
Zhenyu Wangb9055052009-06-05 15:38:38 +08008428/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008429#define FDI_COMPOSITE_SYNC (1 << 11)
8430#define FDI_LINK_TRAIN_AUTO (1 << 10)
8431#define FDI_SCRAMBLING_ENABLE (0 << 7)
8432#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008433
8434/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008435#define _FDI_RXA_CTL 0xf000c
8436#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008437#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008438#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008439/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008440#define FDI_FS_ERRC_ENABLE (1 << 27)
8441#define FDI_FE_ERRC_ENABLE (1 << 26)
8442#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8443#define FDI_8BPC (0 << 16)
8444#define FDI_10BPC (1 << 16)
8445#define FDI_6BPC (2 << 16)
8446#define FDI_12BPC (3 << 16)
8447#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8448#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8449#define FDI_RX_PLL_ENABLE (1 << 13)
8450#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8451#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8452#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8453#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8454#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8455#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008456/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008457#define FDI_AUTO_TRAINING (1 << 10)
8458#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8459#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8460#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8461#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8462#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008463
Paulo Zanoni04945642012-11-01 21:00:59 -02008464#define _FDI_RXA_MISC 0xf0010
8465#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008466#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8467#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8468#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8469#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8470#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8471#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8472#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008473#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008474
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008475#define _FDI_RXA_TUSIZE1 0xf0030
8476#define _FDI_RXA_TUSIZE2 0xf0038
8477#define _FDI_RXB_TUSIZE1 0xf1030
8478#define _FDI_RXB_TUSIZE2 0xf1038
8479#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8480#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008481
8482/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008483#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8484#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8485#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8486#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8487#define FDI_RX_FS_CODE_ERR (1 << 6)
8488#define FDI_RX_FE_CODE_ERR (1 << 5)
8489#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8490#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8491#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8492#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8493#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008495#define _FDI_RXA_IIR 0xf0014
8496#define _FDI_RXA_IMR 0xf0018
8497#define _FDI_RXB_IIR 0xf1014
8498#define _FDI_RXB_IMR 0xf1018
8499#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8500#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008502#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8503#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008505#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008506#define LVDS_DETECTED (1 << 1)
8507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008508#define _PCH_DP_B 0xe4100
8509#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008510#define _PCH_DPB_AUX_CH_CTL 0xe4110
8511#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8512#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8513#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8514#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8515#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008517#define _PCH_DP_C 0xe4200
8518#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008519#define _PCH_DPC_AUX_CH_CTL 0xe4210
8520#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8521#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8522#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8523#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8524#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008526#define _PCH_DP_D 0xe4300
8527#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008528#define _PCH_DPD_AUX_CH_CTL 0xe4310
8529#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8530#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8531#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8532#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8533#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8534
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008535#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8536#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008537
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008538/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008539#define _TRANS_DP_CTL_A 0xe0300
8540#define _TRANS_DP_CTL_B 0xe1300
8541#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008542#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008543#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008544#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8545#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8546#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008547#define TRANS_DP_AUDIO_ONLY (1 << 26)
8548#define TRANS_DP_ENH_FRAMING (1 << 18)
8549#define TRANS_DP_8BPC (0 << 9)
8550#define TRANS_DP_10BPC (1 << 9)
8551#define TRANS_DP_6BPC (2 << 9)
8552#define TRANS_DP_12BPC (3 << 9)
8553#define TRANS_DP_BPC_MASK (3 << 9)
8554#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008555#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008556#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008557#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008558#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008559
8560/* SNB eDP training params */
8561/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008562#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8563#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8564#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8565#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008566/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008567#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8568#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8569#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8570#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8571#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8572#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008573
Keith Packard1a2eb462011-11-16 16:26:07 -08008574/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008575#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8576#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8577#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8578#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8579#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8580#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8581#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008582
8583/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008584#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8585#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8586#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8587#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8588#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008589
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008590#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008591
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008592#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008593
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308594#define RC6_LOCATION _MMIO(0xD40)
8595#define RC6_CTX_IN_DRAM (1 << 0)
8596#define RC6_CTX_BASE _MMIO(0xD48)
8597#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8598#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8599#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8600#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8601#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8602#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8603#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008604#define FORCEWAKE _MMIO(0xA18C)
8605#define FORCEWAKE_VLV _MMIO(0x1300b0)
8606#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8607#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8608#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8609#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8610#define FORCEWAKE_ACK _MMIO(0x130090)
8611#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008612#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8613#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8614#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008616#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008617#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8618#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8619#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8620#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008621#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8622#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008623#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8624#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008625#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8626#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8627#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008628#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8629#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008630#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8631#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008632#define FORCEWAKE_KERNEL BIT(0)
8633#define FORCEWAKE_USER BIT(1)
8634#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008635#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8636#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008637#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008638#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308639#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8640#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8641#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008642
Michel Thierry5d869232019-08-23 01:20:34 -07008643#define POWERGATE_ENABLE _MMIO(0xa210)
8644#define VDN_HCP_POWERGATE_ENABLE(n) BIT(((n) * 2) + 3)
8645#define VDN_MFX_POWERGATE_ENABLE(n) BIT(((n) * 2) + 4)
8646
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008647#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008648#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8649#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008650#define GT_FIFO_SBDROPERR (1 << 6)
8651#define GT_FIFO_BLOBDROPERR (1 << 5)
8652#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8653#define GT_FIFO_DROPERR (1 << 3)
8654#define GT_FIFO_OVFERR (1 << 2)
8655#define GT_FIFO_IAWRERR (1 << 1)
8656#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008657
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008658#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008659#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008660#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308661#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8662#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008664#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008665#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008666#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008667#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008668#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8669#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8670#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008671
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008672#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008673# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008674# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008675# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008676# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008677
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008678#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008679# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008680# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008681# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008682# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008683# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008684# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008685
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008686#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008687# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008688
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008689#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008690#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8691#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008693#define GEN6_RCGCTL1 _MMIO(0x9410)
8694#define GEN6_RCGCTL2 _MMIO(0x9414)
8695#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008696
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008697#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008698#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8699#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8700#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008701
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008702#define GEN6_GFXPAUSE _MMIO(0xA000)
8703#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008704#define GEN6_TURBO_DISABLE (1 << 31)
8705#define GEN6_FREQUENCY(x) ((x) << 25)
8706#define HSW_FREQUENCY(x) ((x) << 24)
8707#define GEN9_FREQUENCY(x) ((x) << 23)
8708#define GEN6_OFFSET(x) ((x) << 19)
8709#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008710#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8711#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008712#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8713#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8714#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8715#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8716#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8717#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8718#define GEN7_RC_CTL_TO_MODE (1 << 28)
8719#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8720#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008721#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8722#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8723#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008724#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008725#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308726#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008727#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008728#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308729#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008730#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008731#define GEN6_RP_MEDIA_TURBO (1 << 11)
8732#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8733#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8734#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8735#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8736#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8737#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8738#define GEN6_RP_ENABLE (1 << 7)
8739#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8740#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8741#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8742#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8743#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008744#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8745#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8746#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008747#define GEN6_RP_EI_MASK 0xffffff
8748#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008749#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008750#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008751#define GEN6_RP_PREV_UP _MMIO(0xA058)
8752#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008753#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008754#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8755#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8756#define GEN6_RP_UP_EI _MMIO(0xA068)
8757#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8758#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8759#define GEN6_RPDEUHWTC _MMIO(0xA080)
8760#define GEN6_RPDEUC _MMIO(0xA084)
8761#define GEN6_RPDEUCSW _MMIO(0xA088)
8762#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008763#define RC_SW_TARGET_STATE_SHIFT 16
8764#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008765#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8766#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8767#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008768#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008769#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8770#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8771#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8772#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8773#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8774#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8775#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8776#define VLV_RCEDATA _MMIO(0xA0BC)
8777#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8778#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008779#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8780#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008781#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008782#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8783#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8784#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8785#define GEN9_PG_ENABLE _MMIO(0xA210)
Mika Kuoppala2ea74142019-04-10 13:59:19 +03008786#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8787#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8788#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
Imre Deakfc619842016-06-29 19:13:55 +03008789#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8790#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8791#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008793#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308794#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8795#define PIXEL_OVERLAP_CNT_SHIFT 30
8796
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008797#define GEN6_PMISR _MMIO(0x44020)
8798#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8799#define GEN6_PMIIR _MMIO(0x44028)
8800#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008801#define GEN6_PM_MBOX_EVENT (1 << 25)
8802#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03008803
8804/*
8805 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8806 * registers. Shifting is handled on accessing the imr and ier.
8807 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008808#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8809#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8810#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8811#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8812#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008813#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8814 GEN6_PM_RP_UP_THRESHOLD | \
8815 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8816 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008817 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008818
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008819#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008820#define GEN7_GT_SCRATCH_REG_NUM 8
8821
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008822#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008823#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8824#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308825
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008826#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8827#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008828#define VLV_COUNT_RANGE_HIGH (1 << 15)
8829#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8830#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8831#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8832#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008833#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8834#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8835#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008836
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008837#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8838#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8839#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8840#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008841
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008842#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008843#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008844#define GEN6_PCODE_ERROR_MASK 0xFF
8845#define GEN6_PCODE_SUCCESS 0x0
8846#define GEN6_PCODE_ILLEGAL_CMD 0x1
8847#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8848#define GEN6_PCODE_TIMEOUT 0x3
8849#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8850#define GEN7_PCODE_TIMEOUT 0x2
8851#define GEN7_PCODE_ILLEGAL_DATA 0x3
8852#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008853#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8854#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008855#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8856#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008857#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008858#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8859#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8860#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8861#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8862#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008863#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008864#define SKL_PCODE_CDCLK_CONTROL 0x7
8865#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8866#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008867#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8868#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8869#define GEN6_READ_OC_PARAMS 0xc
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03008870#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8871#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8872#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
Paulo Zanoni515b2392013-09-10 19:36:37 -03008873#define GEN6_PCODE_READ_D_COMP 0x10
8874#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308875#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008876#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008877 /* See also IPS_CTL */
8878#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008879#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008880#define GEN9_PCODE_SAGV_CONTROL 0x21
8881#define GEN9_SAGV_DISABLE 0x0
8882#define GEN9_SAGV_IS_DISABLED 0x1
8883#define GEN9_SAGV_ENABLE 0x3
James Ausmusda80f042019-10-09 10:23:15 -07008884#define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008885#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008886#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008887#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008888#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008889
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008890#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008891#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008892#define GEN6_RCn_MASK 7
8893#define GEN6_RC0 0
8894#define GEN6_RC3 2
8895#define GEN6_RC6 3
8896#define GEN6_RC7 4
8897
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008898#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008899#define GEN8_LSLICESTAT_MASK 0x7
8900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008901#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8902#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008903#define CHV_SS_PG_ENABLE (1 << 1)
8904#define CHV_EU08_PG_ENABLE (1 << 9)
8905#define CHV_EU19_PG_ENABLE (1 << 17)
8906#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008907
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008908#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8909#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008910#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008911
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008912#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008913#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8914 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008915#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008916#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008917#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008918
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008919#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008920#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8921 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008922#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008923#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8924 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008925#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8926#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8927#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8928#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8929#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8930#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8931#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8932#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8933
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008934#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008935#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8936#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8937#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8938#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008939
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008940#define GEN8_GARBCNTL _MMIO(0xB004)
8941#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8942#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008943#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8944#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8945
8946#define GEN11_GLBLINVL _MMIO(0xB404)
8947#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8948#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008949
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008950#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8951#define DFR_DISABLE (1 << 9)
8952
Oscar Mateof4a35712018-05-08 14:29:27 -07008953#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8954#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8955#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8956#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8957
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008958#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8959#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8960#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8961
Oscar Mateof57f9372018-10-30 01:45:04 -07008962#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
Dongwon Kim397049a2019-04-25 06:50:05 +01008963#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
Oscar Mateof57f9372018-10-30 01:45:04 -07008964
Ben Widawskye3689192012-05-25 16:56:22 -07008965/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008966#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008967#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8968#define GEN7_PARITY_ERROR_VALID (1 << 13)
8969#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8970#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008971#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008972 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008973#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008974 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008975#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008976 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008977#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008978
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008979#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008980#define GEN7_L3LOG_SIZE 0x80
8981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008982#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8983#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008984#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8985#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8986#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8987#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008989#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008990#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8991#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008992
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008993#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008994#define FLOW_CONTROL_ENABLE (1 << 15)
8995#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8996#define STALL_DOP_GATING_DISABLE (1 << 5)
8997#define THROTTLE_12_5 (7 << 2)
8998#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008999
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009000#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
9001#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07009002#define DOP_CLOCK_GATING_DISABLE (1 << 0)
9003#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
9004#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07009005
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009006#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07009007#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
9008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009009#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009010#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01009011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009012#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009013#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9014#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9015#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
9016#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
9017#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08009018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009019#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009020#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9021#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9022#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00009023
Jani Nikulac46f1112014-10-27 16:26:52 +02009024/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02009025#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02009026#define INTEL_AUDIO_DEVCL 0x808629FB
9027#define INTEL_AUDIO_DEVBLC 0x80862801
9028#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08009029
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009030#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02009031#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9032#define G4X_ELDV_DEVCTG (1 << 14)
9033#define G4X_ELD_ADDR_MASK (0xf << 5)
9034#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009035#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08009036
Jani Nikulac46f1112014-10-27 16:26:52 +02009037#define _IBX_HDMIW_HDMIEDID_A 0xE2050
9038#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009039#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9040 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009041#define _IBX_AUD_CNTL_ST_A 0xE20B4
9042#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009043#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9044 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009045#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9046#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9047#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009048#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009049#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9050#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08009051
Jani Nikulac46f1112014-10-27 16:26:52 +02009052#define _CPT_HDMIW_HDMIEDID_A 0xE5050
9053#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009054#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009055#define _CPT_AUD_CNTL_ST_A 0xE50B4
9056#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009057#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9058#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08009059
Jani Nikulac46f1112014-10-27 16:26:52 +02009060#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9061#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009062#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009063#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9064#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009065#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9066#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009067
Eric Anholtae662d32012-01-03 09:23:29 -08009068/* These are the 4 32-bit write offset registers for each stream
9069 * output buffer. It determines the offset from the
9070 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9071 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009072#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08009073
Jani Nikulac46f1112014-10-27 16:26:52 +02009074#define _IBX_AUD_CONFIG_A 0xe2000
9075#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009076#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009077#define _CPT_AUD_CONFIG_A 0xe5000
9078#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009079#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009080#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9081#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009082#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009083
Wu Fengguangb6daa022012-01-06 14:41:31 -06009084#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9085#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9086#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02009087#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009088#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02009089#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03009090#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9091#define AUD_CONFIG_N(n) \
9092 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9093 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06009094#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03009095#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9096#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9097#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9098#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9099#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9100#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9101#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9102#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9103#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9104#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9105#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009106#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9107
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009108/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009109#define _HSW_AUD_CONFIG_A 0x65000
9110#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009111#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009112
Jani Nikulac46f1112014-10-27 16:26:52 +02009113#define _HSW_AUD_MISC_CTRL_A 0x65010
9114#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009115#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009116
Libin Yang6014ac12016-10-25 17:54:18 +03009117#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9118#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009119#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
Libin Yang6014ac12016-10-25 17:54:18 +03009120#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9121#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9122#define AUD_CONFIG_M_MASK 0xfffff
9123
Jani Nikulac46f1112014-10-27 16:26:52 +02009124#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9125#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009126#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009127
9128/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009129#define _HSW_AUD_DIG_CNVT_1 0x65080
9130#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009131#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009132#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009133
Jani Nikulac46f1112014-10-27 16:26:52 +02009134#define _HSW_AUD_EDID_DATA_A 0x65050
9135#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009136#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009137
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009138#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9139#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009140#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9141#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9142#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9143#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009145#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009146#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9147
Kai Vehmanen87c16942019-09-20 11:39:18 +03009148#define AUD_FREQ_CNTRL _MMIO(0x65900)
Kai Vehmanen1580d3c2019-10-03 11:55:30 +03009149#define AUD_PIN_BUF_CTL _MMIO(0x48414)
9150#define AUD_PIN_BUF_ENABLE REG_BIT(31)
Kai Vehmanen87c16942019-09-20 11:39:18 +03009151
Imre Deak9c3a16c2017-08-14 18:15:30 +03009152/*
Imre Deak75e39682018-08-06 12:58:39 +03009153 * HSW - ICL power wells
9154 *
9155 * Platforms have up to 3 power well control register sets, each set
9156 * controlling up to 16 power wells via a request/status HW flag tuple:
9157 * - main (HSW_PWR_WELL_CTL[1-4])
9158 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9159 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9160 * Each control register set consists of up to 4 registers used by different
9161 * sources that can request a power well to be enabled:
9162 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9163 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9164 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9165 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009166 */
Imre Deak75e39682018-08-06 12:58:39 +03009167#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9168#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9169#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9170#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9171#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9172#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009173
Imre Deak75e39682018-08-06 12:58:39 +03009174/* HSW/BDW power well */
9175#define HSW_PW_CTL_IDX_GLOBAL 15
9176
9177/* SKL/BXT/GLK/CNL power wells */
9178#define SKL_PW_CTL_IDX_PW_2 15
9179#define SKL_PW_CTL_IDX_PW_1 14
9180#define CNL_PW_CTL_IDX_AUX_F 12
9181#define CNL_PW_CTL_IDX_AUX_D 11
9182#define GLK_PW_CTL_IDX_AUX_C 10
9183#define GLK_PW_CTL_IDX_AUX_B 9
9184#define GLK_PW_CTL_IDX_AUX_A 8
9185#define CNL_PW_CTL_IDX_DDI_F 6
9186#define SKL_PW_CTL_IDX_DDI_D 4
9187#define SKL_PW_CTL_IDX_DDI_C 3
9188#define SKL_PW_CTL_IDX_DDI_B 2
9189#define SKL_PW_CTL_IDX_DDI_A_E 1
9190#define GLK_PW_CTL_IDX_DDI_A 1
9191#define SKL_PW_CTL_IDX_MISC_IO 0
9192
Imre Deak656409b2019-07-11 10:31:02 -07009193/* ICL/TGL - power wells */
Mika Kahola1db27a72019-07-11 10:31:03 -07009194#define TGL_PW_CTL_IDX_PW_5 4
Imre Deak75e39682018-08-06 12:58:39 +03009195#define ICL_PW_CTL_IDX_PW_4 3
9196#define ICL_PW_CTL_IDX_PW_3 2
9197#define ICL_PW_CTL_IDX_PW_2 1
9198#define ICL_PW_CTL_IDX_PW_1 0
9199
9200#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9201#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9202#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
Imre Deak656409b2019-07-11 10:31:02 -07009203#define TGL_PW_CTL_IDX_AUX_TBT6 14
9204#define TGL_PW_CTL_IDX_AUX_TBT5 13
9205#define TGL_PW_CTL_IDX_AUX_TBT4 12
Imre Deak75e39682018-08-06 12:58:39 +03009206#define ICL_PW_CTL_IDX_AUX_TBT4 11
Imre Deak656409b2019-07-11 10:31:02 -07009207#define TGL_PW_CTL_IDX_AUX_TBT3 11
Imre Deak75e39682018-08-06 12:58:39 +03009208#define ICL_PW_CTL_IDX_AUX_TBT3 10
Imre Deak656409b2019-07-11 10:31:02 -07009209#define TGL_PW_CTL_IDX_AUX_TBT2 10
Imre Deak75e39682018-08-06 12:58:39 +03009210#define ICL_PW_CTL_IDX_AUX_TBT2 9
Imre Deak656409b2019-07-11 10:31:02 -07009211#define TGL_PW_CTL_IDX_AUX_TBT1 9
Imre Deak75e39682018-08-06 12:58:39 +03009212#define ICL_PW_CTL_IDX_AUX_TBT1 8
Imre Deak656409b2019-07-11 10:31:02 -07009213#define TGL_PW_CTL_IDX_AUX_TC6 8
9214#define TGL_PW_CTL_IDX_AUX_TC5 7
9215#define TGL_PW_CTL_IDX_AUX_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009216#define ICL_PW_CTL_IDX_AUX_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009217#define TGL_PW_CTL_IDX_AUX_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009218#define ICL_PW_CTL_IDX_AUX_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009219#define TGL_PW_CTL_IDX_AUX_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009220#define ICL_PW_CTL_IDX_AUX_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009221#define TGL_PW_CTL_IDX_AUX_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009222#define ICL_PW_CTL_IDX_AUX_C 2
9223#define ICL_PW_CTL_IDX_AUX_B 1
9224#define ICL_PW_CTL_IDX_AUX_A 0
9225
9226#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9227#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9228#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
Imre Deak656409b2019-07-11 10:31:02 -07009229#define TGL_PW_CTL_IDX_DDI_TC6 8
9230#define TGL_PW_CTL_IDX_DDI_TC5 7
9231#define TGL_PW_CTL_IDX_DDI_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009232#define ICL_PW_CTL_IDX_DDI_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009233#define TGL_PW_CTL_IDX_DDI_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009234#define ICL_PW_CTL_IDX_DDI_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009235#define TGL_PW_CTL_IDX_DDI_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009236#define ICL_PW_CTL_IDX_DDI_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009237#define TGL_PW_CTL_IDX_DDI_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009238#define ICL_PW_CTL_IDX_DDI_C 2
9239#define ICL_PW_CTL_IDX_DDI_B 1
9240#define ICL_PW_CTL_IDX_DDI_A 0
9241
9242/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009243#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009244#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9245#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9246#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009247#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009248
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009249/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009250enum skl_power_gate {
9251 SKL_PG0,
9252 SKL_PG1,
9253 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009254 ICL_PG3,
9255 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009256};
9257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009258#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009259#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009260/*
9261 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9262 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9263 */
9264#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9265 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9266/*
9267 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9268 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9269 */
9270#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9271 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009272#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009273
Imre Deak75e39682018-08-06 12:58:39 +03009274#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009275#define _CNL_AUX_ANAOVRD1_B 0x162250
9276#define _CNL_AUX_ANAOVRD1_C 0x162210
9277#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009278#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009279#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009280 _CNL_AUX_ANAOVRD1_B, \
9281 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009282 _CNL_AUX_ANAOVRD1_D, \
9283 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009284#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9285#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009286
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009287#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9288#define _ICL_AUX_ANAOVRD1_A 0x162398
9289#define _ICL_AUX_ANAOVRD1_B 0x6C398
Lucas De Marchideea06b2019-07-11 14:35:17 -07009290#define _TGL_AUX_ANAOVRD1_C 0x160398
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009291#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9292 _ICL_AUX_ANAOVRD1_A, \
Lucas De Marchideea06b2019-07-11 14:35:17 -07009293 _ICL_AUX_ANAOVRD1_B, \
9294 _TGL_AUX_ANAOVRD1_C))
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009295#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9296#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9297
Sean Paulee5e5e72018-01-08 14:55:39 -05009298/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309299#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009300#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9301#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309302#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309303#define HDCP_KEY_STATUS _MMIO(0x66c04)
9304#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009305#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309306#define HDCP_FUSE_DONE BIT(5)
9307#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009308#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309309#define HDCP_AKSV_LO _MMIO(0x66c10)
9310#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009311
9312/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309313#define HDCP_REP_CTL _MMIO(0x66d00)
Ramalingam C69205932019-08-28 22:12:16 +05309314#define HDCP_TRANSA_REP_PRESENT BIT(31)
9315#define HDCP_TRANSB_REP_PRESENT BIT(30)
9316#define HDCP_TRANSC_REP_PRESENT BIT(29)
9317#define HDCP_TRANSD_REP_PRESENT BIT(28)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309318#define HDCP_DDIB_REP_PRESENT BIT(30)
9319#define HDCP_DDIA_REP_PRESENT BIT(29)
9320#define HDCP_DDIC_REP_PRESENT BIT(28)
9321#define HDCP_DDID_REP_PRESENT BIT(27)
9322#define HDCP_DDIF_REP_PRESENT BIT(26)
9323#define HDCP_DDIE_REP_PRESENT BIT(25)
Ramalingam C69205932019-08-28 22:12:16 +05309324#define HDCP_TRANSA_SHA1_M0 (1 << 20)
9325#define HDCP_TRANSB_SHA1_M0 (2 << 20)
9326#define HDCP_TRANSC_SHA1_M0 (3 << 20)
9327#define HDCP_TRANSD_SHA1_M0 (4 << 20)
Sean Paulee5e5e72018-01-08 14:55:39 -05009328#define HDCP_DDIB_SHA1_M0 (1 << 20)
9329#define HDCP_DDIA_SHA1_M0 (2 << 20)
9330#define HDCP_DDIC_SHA1_M0 (3 << 20)
9331#define HDCP_DDID_SHA1_M0 (4 << 20)
9332#define HDCP_DDIF_SHA1_M0 (5 << 20)
9333#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309334#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009335#define HDCP_SHA1_READY BIT(17)
9336#define HDCP_SHA1_COMPLETE BIT(18)
9337#define HDCP_SHA1_V_MATCH BIT(19)
9338#define HDCP_SHA1_TEXT_32 (1 << 1)
9339#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9340#define HDCP_SHA1_TEXT_24 (4 << 1)
9341#define HDCP_SHA1_TEXT_16 (5 << 1)
9342#define HDCP_SHA1_TEXT_8 (6 << 1)
9343#define HDCP_SHA1_TEXT_0 (7 << 1)
9344#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9345#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9346#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9347#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9348#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009349#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309350#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009351
9352/* HDCP Auth Registers */
9353#define _PORTA_HDCP_AUTHENC 0x66800
9354#define _PORTB_HDCP_AUTHENC 0x66500
9355#define _PORTC_HDCP_AUTHENC 0x66600
9356#define _PORTD_HDCP_AUTHENC 0x66700
9357#define _PORTE_HDCP_AUTHENC 0x66A00
9358#define _PORTF_HDCP_AUTHENC 0x66900
9359#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9360 _PORTA_HDCP_AUTHENC, \
9361 _PORTB_HDCP_AUTHENC, \
9362 _PORTC_HDCP_AUTHENC, \
9363 _PORTD_HDCP_AUTHENC, \
9364 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009365 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309366#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
Ramalingam C69205932019-08-28 22:12:16 +05309367#define _TRANSA_HDCP_CONF 0x66400
9368#define _TRANSB_HDCP_CONF 0x66500
9369#define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9370 _TRANSB_HDCP_CONF)
9371#define HDCP_CONF(dev_priv, trans, port) \
9372 (INTEL_GEN(dev_priv) >= 12 ? \
9373 TRANS_HDCP_CONF(trans) : \
9374 PORT_HDCP_CONF(port))
9375
Ramalingam C2834d9d2018-02-03 03:39:10 +05309376#define HDCP_CONF_CAPTURE_AN BIT(0)
9377#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9378#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
Ramalingam C69205932019-08-28 22:12:16 +05309379#define _TRANSA_HDCP_ANINIT 0x66404
9380#define _TRANSB_HDCP_ANINIT 0x66504
9381#define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9382 _TRANSA_HDCP_ANINIT, \
9383 _TRANSB_HDCP_ANINIT)
9384#define HDCP_ANINIT(dev_priv, trans, port) \
9385 (INTEL_GEN(dev_priv) >= 12 ? \
9386 TRANS_HDCP_ANINIT(trans) : \
9387 PORT_HDCP_ANINIT(port))
9388
Ramalingam C2834d9d2018-02-03 03:39:10 +05309389#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
Ramalingam C69205932019-08-28 22:12:16 +05309390#define _TRANSA_HDCP_ANLO 0x66408
9391#define _TRANSB_HDCP_ANLO 0x66508
9392#define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
9393 _TRANSB_HDCP_ANLO)
9394#define HDCP_ANLO(dev_priv, trans, port) \
9395 (INTEL_GEN(dev_priv) >= 12 ? \
9396 TRANS_HDCP_ANLO(trans) : \
9397 PORT_HDCP_ANLO(port))
9398
Ramalingam C2834d9d2018-02-03 03:39:10 +05309399#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
Ramalingam C69205932019-08-28 22:12:16 +05309400#define _TRANSA_HDCP_ANHI 0x6640C
9401#define _TRANSB_HDCP_ANHI 0x6650C
9402#define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
9403 _TRANSB_HDCP_ANHI)
9404#define HDCP_ANHI(dev_priv, trans, port) \
9405 (INTEL_GEN(dev_priv) >= 12 ? \
9406 TRANS_HDCP_ANHI(trans) : \
9407 PORT_HDCP_ANHI(port))
9408
Ramalingam C2834d9d2018-02-03 03:39:10 +05309409#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
Ramalingam C69205932019-08-28 22:12:16 +05309410#define _TRANSA_HDCP_BKSVLO 0x66410
9411#define _TRANSB_HDCP_BKSVLO 0x66510
9412#define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
9413 _TRANSA_HDCP_BKSVLO, \
9414 _TRANSB_HDCP_BKSVLO)
9415#define HDCP_BKSVLO(dev_priv, trans, port) \
9416 (INTEL_GEN(dev_priv) >= 12 ? \
9417 TRANS_HDCP_BKSVLO(trans) : \
9418 PORT_HDCP_BKSVLO(port))
9419
Ramalingam C2834d9d2018-02-03 03:39:10 +05309420#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
Ramalingam C69205932019-08-28 22:12:16 +05309421#define _TRANSA_HDCP_BKSVHI 0x66414
9422#define _TRANSB_HDCP_BKSVHI 0x66514
9423#define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
9424 _TRANSA_HDCP_BKSVHI, \
9425 _TRANSB_HDCP_BKSVHI)
9426#define HDCP_BKSVHI(dev_priv, trans, port) \
9427 (INTEL_GEN(dev_priv) >= 12 ? \
9428 TRANS_HDCP_BKSVHI(trans) : \
9429 PORT_HDCP_BKSVHI(port))
9430
Ramalingam C2834d9d2018-02-03 03:39:10 +05309431#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
Ramalingam C69205932019-08-28 22:12:16 +05309432#define _TRANSA_HDCP_RPRIME 0x66418
9433#define _TRANSB_HDCP_RPRIME 0x66518
9434#define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
9435 _TRANSA_HDCP_RPRIME, \
9436 _TRANSB_HDCP_RPRIME)
9437#define HDCP_RPRIME(dev_priv, trans, port) \
9438 (INTEL_GEN(dev_priv) >= 12 ? \
9439 TRANS_HDCP_RPRIME(trans) : \
9440 PORT_HDCP_RPRIME(port))
9441
Ramalingam C2834d9d2018-02-03 03:39:10 +05309442#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Ramalingam C69205932019-08-28 22:12:16 +05309443#define _TRANSA_HDCP_STATUS 0x6641C
9444#define _TRANSB_HDCP_STATUS 0x6651C
9445#define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
9446 _TRANSA_HDCP_STATUS, \
9447 _TRANSB_HDCP_STATUS)
9448#define HDCP_STATUS(dev_priv, trans, port) \
9449 (INTEL_GEN(dev_priv) >= 12 ? \
9450 TRANS_HDCP_STATUS(trans) : \
9451 PORT_HDCP_STATUS(port))
9452
Sean Paulee5e5e72018-01-08 14:55:39 -05009453#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9454#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9455#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9456#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9457#define HDCP_STATUS_AUTH BIT(21)
9458#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309459#define HDCP_STATUS_RI_MATCH BIT(19)
9460#define HDCP_STATUS_R0_READY BIT(18)
9461#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009462#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009463#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009464
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309465/* HDCP2.2 Registers */
9466#define _PORTA_HDCP2_BASE 0x66800
9467#define _PORTB_HDCP2_BASE 0x66500
9468#define _PORTC_HDCP2_BASE 0x66600
9469#define _PORTD_HDCP2_BASE 0x66700
9470#define _PORTE_HDCP2_BASE 0x66A00
9471#define _PORTF_HDCP2_BASE 0x66900
9472#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9473 _PORTA_HDCP2_BASE, \
9474 _PORTB_HDCP2_BASE, \
9475 _PORTC_HDCP2_BASE, \
9476 _PORTD_HDCP2_BASE, \
9477 _PORTE_HDCP2_BASE, \
9478 _PORTF_HDCP2_BASE) + (x))
Ramalingam C69205932019-08-28 22:12:16 +05309479#define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
9480#define _TRANSA_HDCP2_AUTH 0x66498
9481#define _TRANSB_HDCP2_AUTH 0x66598
9482#define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
9483 _TRANSB_HDCP2_AUTH)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309484#define AUTH_LINK_AUTHENTICATED BIT(31)
9485#define AUTH_LINK_TYPE BIT(30)
9486#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9487#define AUTH_CLR_KEYS BIT(18)
Ramalingam C69205932019-08-28 22:12:16 +05309488#define HDCP2_AUTH(dev_priv, trans, port) \
9489 (INTEL_GEN(dev_priv) >= 12 ? \
9490 TRANS_HDCP2_AUTH(trans) : \
9491 PORT_HDCP2_AUTH(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309492
Ramalingam C69205932019-08-28 22:12:16 +05309493#define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
9494#define _TRANSA_HDCP2_CTL 0x664B0
9495#define _TRANSB_HDCP2_CTL 0x665B0
9496#define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
9497 _TRANSB_HDCP2_CTL)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309498#define CTL_LINK_ENCRYPTION_REQ BIT(31)
Ramalingam C69205932019-08-28 22:12:16 +05309499#define HDCP2_CTL(dev_priv, trans, port) \
9500 (INTEL_GEN(dev_priv) >= 12 ? \
9501 TRANS_HDCP2_CTL(trans) : \
9502 PORT_HDCP2_CTL(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309503
Ramalingam C69205932019-08-28 22:12:16 +05309504#define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
9505#define _TRANSA_HDCP2_STATUS 0x664B4
9506#define _TRANSB_HDCP2_STATUS 0x665B4
9507#define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
9508 _TRANSA_HDCP2_STATUS, \
9509 _TRANSB_HDCP2_STATUS)
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309510#define LINK_TYPE_STATUS BIT(22)
9511#define LINK_AUTH_STATUS BIT(21)
9512#define LINK_ENCRYPTION_STATUS BIT(20)
Ramalingam C69205932019-08-28 22:12:16 +05309513#define HDCP2_STATUS(dev_priv, trans, port) \
9514 (INTEL_GEN(dev_priv) >= 12 ? \
9515 TRANS_HDCP2_STATUS(trans) : \
9516 PORT_HDCP2_STATUS(port))
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309517
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009518/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009519#define _TRANS_DDI_FUNC_CTL_A 0x60400
9520#define _TRANS_DDI_FUNC_CTL_B 0x61400
9521#define _TRANS_DDI_FUNC_CTL_C 0x62400
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07009522#define _TRANS_DDI_FUNC_CTL_D 0x63400
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009523#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009524#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9525#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009526#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009527
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009528#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009529/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Daniel Vetter26804af2014-06-25 22:01:55 +03009530#define TRANS_DDI_PORT_SHIFT 28
Mahesh Kumardf16b632019-07-12 18:09:20 -07009531#define TGL_TRANS_DDI_PORT_SHIFT 27
9532#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
9533#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
9534#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
9535#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
José Roberto de Souza9749a5b2019-08-07 17:49:35 -07009536#define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
José Roberto de Souza1cdd8702019-08-12 10:54:05 -07009537#define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009538#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9539#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9540#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9541#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9542#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9543#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9544#define TRANS_DDI_BPC_MASK (7 << 20)
9545#define TRANS_DDI_BPC_8 (0 << 20)
9546#define TRANS_DDI_BPC_10 (1 << 20)
9547#define TRANS_DDI_BPC_6 (2 << 20)
9548#define TRANS_DDI_BPC_12 (3 << 20)
9549#define TRANS_DDI_PVSYNC (1 << 17)
9550#define TRANS_DDI_PHSYNC (1 << 16)
9551#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9552#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9553#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9554#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9555#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9556#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9557#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9558#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9559#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9560#define TRANS_DDI_BFI_ENABLE (1 << 4)
9561#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9562#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309563#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9564 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9565 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009566
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009567#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9568#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9569#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9570#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9571#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9572#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9573#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9574 _TRANS_DDI_FUNC_CTL2_A)
9575#define PORT_SYNC_MODE_ENABLE (1 << 4)
Manasi Navare7264aeb2019-03-19 15:18:47 -07009576#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009577#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9578#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9579
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009580/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009581#define _DP_TP_CTL_A 0x64040
9582#define _DP_TP_CTL_B 0x64140
Lucas De Marchi4444df62019-09-04 14:34:17 -07009583#define _TGL_DP_TP_CTL_A 0x60540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009584#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Lucas De Marchi4444df62019-09-04 14:34:17 -07009585#define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009586#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009587#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009588#define DP_TP_CTL_MODE_SST (0 << 27)
9589#define DP_TP_CTL_MODE_MST (1 << 27)
9590#define DP_TP_CTL_FORCE_ACT (1 << 25)
9591#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9592#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9593#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9594#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9595#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9596#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9597#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9598#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9599#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9600#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009601
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009602/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009603#define _DP_TP_STATUS_A 0x64044
9604#define _DP_TP_STATUS_B 0x64144
Lucas De Marchi4444df62019-09-04 14:34:17 -07009605#define _TGL_DP_TP_STATUS_A 0x60544
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009606#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Lucas De Marchi4444df62019-09-04 14:34:17 -07009607#define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009608#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009609#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9610#define DP_TP_STATUS_ACT_SENT (1 << 24)
9611#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9612#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009613#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9614#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9615#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009616
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009617/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009618#define _DDI_BUF_CTL_A 0x64000
9619#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009620#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009621#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309622#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009623#define DDI_BUF_EMP_MASK (0xf << 24)
9624#define DDI_BUF_PORT_REVERSAL (1 << 16)
9625#define DDI_BUF_IS_IDLE (1 << 7)
9626#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009627#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009628#define DDI_PORT_WIDTH_MASK (7 << 1)
9629#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009630#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009631
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009632/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009633#define _DDI_BUF_TRANS_A 0x64E00
9634#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009635#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009636#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009637#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009638
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009639/* Sideband Interface (SBI) is programmed indirectly, via
9640 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9641 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009642#define SBI_ADDR _MMIO(0xC6000)
9643#define SBI_DATA _MMIO(0xC6004)
9644#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009645#define SBI_CTL_DEST_ICLK (0x0 << 16)
9646#define SBI_CTL_DEST_MPHY (0x1 << 16)
9647#define SBI_CTL_OP_IORD (0x2 << 8)
9648#define SBI_CTL_OP_IOWR (0x3 << 8)
9649#define SBI_CTL_OP_CRRD (0x6 << 8)
9650#define SBI_CTL_OP_CRWR (0x7 << 8)
9651#define SBI_RESPONSE_FAIL (0x1 << 1)
9652#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9653#define SBI_BUSY (0x1 << 0)
9654#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009655
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009656/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009657#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009658#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009659#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009660#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9661#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009662#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009663#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9664#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9665#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9666#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009667#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009668#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009669#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009670#define SBI_SSCCTL_PATHALT (1 << 3)
9671#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009672#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009673#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009674#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9675#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009676#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009677#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009678#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009679
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009680/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009681#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009682#define PIXCLK_GATE_UNGATE (1 << 0)
9683#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009684
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009685/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009686#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009687#define SPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009688#define SPLL_REF_BCLK (0 << 28)
9689#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9690#define SPLL_REF_NON_SSC_HSW (2 << 28)
9691#define SPLL_REF_PCH_SSC_BDW (2 << 28)
9692#define SPLL_REF_LCPLL (3 << 28)
9693#define SPLL_REF_MASK (3 << 28)
9694#define SPLL_FREQ_810MHz (0 << 26)
9695#define SPLL_FREQ_1350MHz (1 << 26)
9696#define SPLL_FREQ_2700MHz (2 << 26)
9697#define SPLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009698
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009699/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009700#define _WRPLL_CTL1 0x46040
9701#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009702#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009703#define WRPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009704#define WRPLL_REF_BCLK (0 << 28)
9705#define WRPLL_REF_PCH_SSC (1 << 28)
9706#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9707#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9708#define WRPLL_REF_LCPLL (3 << 28)
9709#define WRPLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009710/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009711#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009712#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009713#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9714#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009715#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009716#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009717#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009718#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009719
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009720/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009721#define _PORT_CLK_SEL_A 0x46100
9722#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009723#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009724#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9725#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9726#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9727#define PORT_CLK_SEL_SPLL (3 << 29)
9728#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9729#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9730#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9731#define PORT_CLK_SEL_NONE (7 << 29)
9732#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009733
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009734/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9735#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9736#define DDI_CLK_SEL_NONE (0x0 << 28)
9737#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009738#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9739#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9740#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9741#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009742#define DDI_CLK_SEL_MASK (0xF << 28)
9743
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009744/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009745#define _TRANS_CLK_SEL_A 0x46140
9746#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009747#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009748/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009749#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9750#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Mahesh Kumardf16b632019-07-12 18:09:20 -07009751#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
9752#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
9753
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009754
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009755#define CDCLK_FREQ _MMIO(0x46200)
9756
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009757#define _TRANSA_MSA_MISC 0x60410
9758#define _TRANSB_MSA_MISC 0x61410
9759#define _TRANSC_MSA_MISC 0x62410
9760#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009761#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009762
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009763#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309764#define TRANS_MSA_SAMPLING_444 (2 << 1)
Ville Syrjälä646d3dc2019-07-18 17:50:43 +03009765#define TRANS_MSA_CLRSP_YCBCR (1 << 3)
9766#define TRANS_MSA_YCBCR_BT709 (1 << 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009767#define TRANS_MSA_6_BPC (0 << 5)
9768#define TRANS_MSA_8_BPC (1 << 5)
9769#define TRANS_MSA_10_BPC (2 << 5)
9770#define TRANS_MSA_12_BPC (3 << 5)
9771#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009772#define TRANS_MSA_CEA_RANGE (1 << 3)
Gwan-gyeong Munec4401d2019-05-21 15:17:19 +03009773#define TRANS_MSA_USE_VSC_SDP (1 << 14)
Paulo Zanonidae84792012-10-15 15:51:30 -03009774
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009775/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009776#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009777#define LCPLL_PLL_DISABLE (1 << 31)
9778#define LCPLL_PLL_LOCK (1 << 30)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009779#define LCPLL_REF_NON_SSC (0 << 28)
9780#define LCPLL_REF_BCLK (2 << 28)
9781#define LCPLL_REF_PCH_SSC (3 << 28)
9782#define LCPLL_REF_MASK (3 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009783#define LCPLL_CLK_FREQ_MASK (3 << 26)
9784#define LCPLL_CLK_FREQ_450 (0 << 26)
9785#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9786#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9787#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9788#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9789#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9790#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9791#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9792#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9793#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009794
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009795/*
9796 * SKL Clocks
9797 */
9798
9799/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009800#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009801#define CDCLK_FREQ_SEL_MASK (3 << 26)
9802#define CDCLK_FREQ_450_432 (0 << 26)
9803#define CDCLK_FREQ_540 (1 << 26)
9804#define CDCLK_FREQ_337_308 (2 << 26)
9805#define CDCLK_FREQ_675_617 (3 << 26)
9806#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9807#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9808#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9809#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9810#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9811#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9812#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009813#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Matt Roper385ba622019-08-29 17:48:28 -07009814#define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009815#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
Matt Roper385ba622019-08-29 17:48:28 -07009816#define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
9817#define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
Paulo Zanoni186a2772018-02-06 17:33:46 -02009818#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009819#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309820
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009821/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009822#define LCPLL1_CTL _MMIO(0x46010)
9823#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009824#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009825
9826/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009827#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009828#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9829#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9830#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9831#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9832#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9833#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009834#define DPLL_CTRL1_LINK_RATE_2700 0
9835#define DPLL_CTRL1_LINK_RATE_1350 1
9836#define DPLL_CTRL1_LINK_RATE_810 2
9837#define DPLL_CTRL1_LINK_RATE_1620 3
9838#define DPLL_CTRL1_LINK_RATE_1080 4
9839#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009840
9841/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009842#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009843#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9844#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9845#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9846#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9847#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009848
9849/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009850#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009851#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009852
9853/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009854#define _DPLL1_CFGCR1 0x6C040
9855#define _DPLL2_CFGCR1 0x6C048
9856#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009857#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9858#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9859#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009860#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9861
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009862#define _DPLL1_CFGCR2 0x6C044
9863#define _DPLL2_CFGCR2 0x6C04C
9864#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009865#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9866#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9867#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9868#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9869#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9870#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9871#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9872#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9873#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9874#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9875#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9876#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9877#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9878#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9879#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009880#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9881
Lyudeda3b8912016-02-04 10:43:21 -05009882#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009883#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009884
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009885/*
9886 * CNL Clocks
9887 */
9888#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009889#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009890 (port) + 10))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009891#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009892 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009893#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9894#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009895
Matt Roperbefa3722019-07-09 11:39:31 -07009896#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
9897#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24))
Mahesh Kumaraaf70b92019-07-12 18:09:21 -07009898#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < PORT_TC4 ? \
9899 (tc_port) + 12 : \
9900 (tc_port) - PORT_TC4 + 21))
Matt Roperbefa3722019-07-09 11:39:31 -07009901#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
9902#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9903#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9904
Rodrigo Vivia927c922017-06-09 15:26:04 -07009905/* CNL PLL */
9906#define DPLL0_ENABLE 0x46010
9907#define DPLL1_ENABLE 0x46014
9908#define PLL_ENABLE (1 << 31)
9909#define PLL_LOCK (1 << 30)
9910#define PLL_POWER_ENABLE (1 << 27)
9911#define PLL_POWER_STATE (1 << 26)
9912#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9913
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009914#define TBT_PLL_ENABLE _MMIO(0x46020)
9915
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009916#define _MG_PLL1_ENABLE 0x46030
9917#define _MG_PLL2_ENABLE 0x46034
9918#define _MG_PLL3_ENABLE 0x46038
9919#define _MG_PLL4_ENABLE 0x4603C
9920/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -08009921#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009922 _MG_PLL2_ENABLE)
9923
9924#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9925#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9926#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9927#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9928#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009929#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009930#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9931 _MG_REFCLKIN_CTL_PORT1, \
9932 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009933
9934#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9935#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9936#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9937#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9938#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009939#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009940#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009941#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009942#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9943 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9944 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009945
9946#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9947#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9948#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9949#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9950#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009951#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009952#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009953#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009954#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009955#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9956#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9957#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9958#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009959#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009960#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009961#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009962#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9963 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9964 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009965
9966#define _MG_PLL_DIV0_PORT1 0x168A00
9967#define _MG_PLL_DIV0_PORT2 0x169A00
9968#define _MG_PLL_DIV0_PORT3 0x16AA00
9969#define _MG_PLL_DIV0_PORT4 0x16BA00
9970#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009971#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9972#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009973#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009974#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009975#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009976#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9977 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009978
9979#define _MG_PLL_DIV1_PORT1 0x168A04
9980#define _MG_PLL_DIV1_PORT2 0x169A04
9981#define _MG_PLL_DIV1_PORT3 0x16AA04
9982#define _MG_PLL_DIV1_PORT4 0x16BA04
9983#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9984#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9985#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9986#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9987#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9988#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009989#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009990#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009991#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9992 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009993
9994#define _MG_PLL_LF_PORT1 0x168A08
9995#define _MG_PLL_LF_PORT2 0x169A08
9996#define _MG_PLL_LF_PORT3 0x16AA08
9997#define _MG_PLL_LF_PORT4 0x16BA08
9998#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9999#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
10000#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
10001#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
10002#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
10003#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010004#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
10005 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010006
10007#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
10008#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
10009#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
10010#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
10011#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10012#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10013#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10014#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10015#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10016#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010017#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10018 _MG_PLL_FRAC_LOCK_PORT1, \
10019 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010020
10021#define _MG_PLL_SSC_PORT1 0x168A10
10022#define _MG_PLL_SSC_PORT2 0x169A10
10023#define _MG_PLL_SSC_PORT3 0x16AA10
10024#define _MG_PLL_SSC_PORT4 0x16BA10
10025#define MG_PLL_SSC_EN (1 << 28)
10026#define MG_PLL_SSC_TYPE(x) ((x) << 26)
10027#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10028#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10029#define MG_PLL_SSC_FLLEN (1 << 9)
10030#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010031#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10032 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010033
10034#define _MG_PLL_BIAS_PORT1 0x168A14
10035#define _MG_PLL_BIAS_PORT2 0x169A14
10036#define _MG_PLL_BIAS_PORT3 0x16AA14
10037#define _MG_PLL_BIAS_PORT4 0x16BA14
10038#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +030010039#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010040#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +030010041#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010042#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +030010043#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010044#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10045#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +030010046#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010047#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +030010048#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010049#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +030010050#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010051#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10052 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010053
10054#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10055#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10056#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10057#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10058#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10059#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10060#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10061#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10062#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -080010063#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10064 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10065 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010066
Rodrigo Vivia927c922017-06-09 15:26:04 -070010067#define _CNL_DPLL0_CFGCR0 0x6C000
10068#define _CNL_DPLL1_CFGCR0 0x6C080
10069#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10070#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010071#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010072#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10073#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10074#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10075#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10076#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10077#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10078#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10079#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10080#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10081#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -070010082#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010083#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10084#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
10085#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
10086
10087#define _CNL_DPLL0_CFGCR1 0x6C004
10088#define _CNL_DPLL1_CFGCR1 0x6C084
10089#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -070010090#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010091#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010092#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010093#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10094#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010095#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010096#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10097#define DPLL_CFGCR1_KDIV_1 (1 << 6)
10098#define DPLL_CFGCR1_KDIV_2 (2 << 6)
Ville Syrjälä2ee7fd12019-02-07 19:32:28 +020010099#define DPLL_CFGCR1_KDIV_3 (4 << 6)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010100#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -070010101#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010102#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10103#define DPLL_CFGCR1_PDIV_2 (1 << 2)
10104#define DPLL_CFGCR1_PDIV_3 (2 << 2)
10105#define DPLL_CFGCR1_PDIV_5 (4 << 2)
10106#define DPLL_CFGCR1_PDIV_7 (8 << 2)
10107#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010108#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
José Roberto de Souzaa1c5f152019-07-11 10:31:15 -070010109#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -070010110#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
10111
Paulo Zanoni78b60ce2018-03-28 14:57:57 -070010112#define _ICL_DPLL0_CFGCR0 0x164000
10113#define _ICL_DPLL1_CFGCR0 0x164080
10114#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10115 _ICL_DPLL1_CFGCR0)
10116
10117#define _ICL_DPLL0_CFGCR1 0x164004
10118#define _ICL_DPLL1_CFGCR1 0x164084
10119#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10120 _ICL_DPLL1_CFGCR1)
10121
Lucas De Marchi36ca5332019-07-11 10:31:14 -070010122#define _TGL_DPLL0_CFGCR0 0x164284
10123#define _TGL_DPLL1_CFGCR0 0x16428C
10124/* TODO: add DPLL4 */
10125#define _TGL_TBTPLL_CFGCR0 0x16429C
10126#define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10127 _TGL_DPLL1_CFGCR0, \
10128 _TGL_TBTPLL_CFGCR0)
10129
10130#define _TGL_DPLL0_CFGCR1 0x164288
10131#define _TGL_DPLL1_CFGCR1 0x164290
10132/* TODO: add DPLL4 */
10133#define _TGL_TBTPLL_CFGCR1 0x1642A0
10134#define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10135 _TGL_DPLL1_CFGCR1, \
10136 _TGL_TBTPLL_CFGCR1)
10137
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010138#define _DKL_PHY1_BASE 0x168000
10139#define _DKL_PHY2_BASE 0x169000
10140#define _DKL_PHY3_BASE 0x16A000
10141#define _DKL_PHY4_BASE 0x16B000
10142#define _DKL_PHY5_BASE 0x16C000
10143#define _DKL_PHY6_BASE 0x16D000
10144
10145/* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10146#define _DKL_PLL_DIV0 0x200
10147#define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10148#define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10149#define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10150#define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10151#define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10152#define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10153#define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10154#define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10155#define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10156#define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10157 _DKL_PHY2_BASE) + \
10158 _DKL_PLL_DIV0)
10159
10160#define _DKL_PLL_DIV1 0x204
10161#define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10162#define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10163#define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10164#define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10165#define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10166 _DKL_PHY2_BASE) + \
10167 _DKL_PLL_DIV1)
10168
10169#define _DKL_PLL_SSC 0x210
10170#define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10171#define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10172#define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10173#define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10174#define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10175#define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10176#define DKL_PLL_SSC_EN (1 << 9)
10177#define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10178 _DKL_PHY2_BASE) + \
10179 _DKL_PLL_SSC)
10180
10181#define _DKL_PLL_BIAS 0x214
10182#define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10183#define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10184#define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10185#define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10186#define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10187 _DKL_PHY2_BASE) + \
10188 _DKL_PLL_BIAS)
10189
10190#define _DKL_PLL_TDC_COLDST_BIAS 0x218
10191#define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10192#define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10193#define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10194#define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10195#define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10196 _DKL_PHY1_BASE, \
10197 _DKL_PHY2_BASE) + \
10198 _DKL_PLL_TDC_COLDST_BIAS)
10199
10200#define _DKL_REFCLKIN_CTL 0x12C
10201/* Bits are the same as MG_REFCLKIN_CTL */
10202#define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10203 _DKL_PHY1_BASE, \
10204 _DKL_PHY2_BASE) + \
10205 _DKL_REFCLKIN_CTL)
10206
10207#define _DKL_CLKTOP2_HSCLKCTL 0xD4
10208/* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10209#define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10210 _DKL_PHY1_BASE, \
10211 _DKL_PHY2_BASE) + \
10212 _DKL_CLKTOP2_HSCLKCTL)
10213
10214#define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10215/* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10216#define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10217 _DKL_PHY1_BASE, \
10218 _DKL_PHY2_BASE) + \
10219 _DKL_CLKTOP2_CORECLKCTL1)
10220
10221#define _DKL_TX_DPCNTL0 0x2C0
10222#define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10223#define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10224#define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10225#define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10226#define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10227#define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10228#define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10229 _DKL_PHY1_BASE, \
10230 _DKL_PHY2_BASE) + \
10231 _DKL_TX_DPCNTL0)
10232
10233#define _DKL_TX_DPCNTL1 0x2C4
10234/* Bits are the same as DKL_TX_DPCNTRL0 */
10235#define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10236 _DKL_PHY1_BASE, \
10237 _DKL_PHY2_BASE) + \
10238 _DKL_TX_DPCNTL1)
10239
10240#define _DKL_TX_DPCNTL2 0x2C8
10241#define DKL_TX_DP20BITMODE (1 << 2)
10242#define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10243 _DKL_PHY1_BASE, \
10244 _DKL_PHY2_BASE) + \
10245 _DKL_TX_DPCNTL2)
10246
10247#define _DKL_TX_FW_CALIB 0x2F8
10248#define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
10249#define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
10250 _DKL_PHY1_BASE, \
10251 _DKL_PHY2_BASE) + \
10252 _DKL_TX_FW_CALIB)
10253
10254#define _DKL_TX_DW17 0xDC4
10255#define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
10256 _DKL_PHY1_BASE, \
10257 _DKL_PHY2_BASE) + \
10258 _DKL_TX_DW17)
10259
10260#define _DKL_TX_DW18 0xDC8
10261#define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
10262 _DKL_PHY1_BASE, \
10263 _DKL_PHY2_BASE) + \
10264 _DKL_TX_DW18)
10265
10266#define _DKL_DP_MODE 0xA0
Vandita Kulkarnif15a4eb2019-09-20 13:58:08 -070010267#define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
10268 _DKL_PHY1_BASE, \
10269 _DKL_PHY2_BASE) + \
10270 _DKL_DP_MODE)
10271
10272#define _DKL_CMN_UC_DW27 0x36C
10273#define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
10274#define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
10275 _DKL_PHY1_BASE, \
10276 _DKL_PHY2_BASE) + \
10277 _DKL_CMN_UC_DW27)
10278
10279/*
10280 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
10281 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
10282 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
10283 * bits that point the 4KB window into the full PHY register space.
10284 */
10285#define _HIP_INDEX_REG0 0x1010A0
10286#define _HIP_INDEX_REG1 0x1010A4
10287#define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
10288 : _HIP_INDEX_REG1)
10289#define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
10290#define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
10291
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010292/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010293#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010294#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
10295#define BXT_DE_PLL_RATIO_MASK 0xff
10296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010297#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010298#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
10299#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -070010300#define CNL_CDCLK_PLL_RATIO(x) (x)
10301#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010302
A.Sunil Kamath664326f2014-11-24 13:37:44 +053010303/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010304#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +020010305#define DC_STATE_DISABLE 0
Anshuman Guptae45e0002019-10-07 15:16:07 +053010306#define DC_STATE_EN_DC3CO REG_BIT(30)
10307#define DC_STATE_DC3CO_STATUS REG_BIT(29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010308#define DC_STATE_EN_UPTO_DC5 (1 << 0)
10309#define DC_STATE_EN_DC9 (1 << 3)
10310#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053010311#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
10312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010313#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010314#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
10315#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053010316
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053010317#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
10318#define BXT_REQ_DATA_MASK 0x3F
10319#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
10320#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
10321#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
10322
10323#define BXT_D_CR_DRP0_DUNIT8 0x1000
10324#define BXT_D_CR_DRP0_DUNIT9 0x1200
10325#define BXT_D_CR_DRP0_DUNIT_START 8
10326#define BXT_D_CR_DRP0_DUNIT_END 11
10327#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10328 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10329 BXT_D_CR_DRP0_DUNIT9))
10330#define BXT_DRAM_RANK_MASK 0x3
10331#define BXT_DRAM_RANK_SINGLE 0x1
10332#define BXT_DRAM_RANK_DUAL 0x3
10333#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
10334#define BXT_DRAM_WIDTH_SHIFT 4
10335#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
10336#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
10337#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
10338#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
10339#define BXT_DRAM_SIZE_MASK (0x7 << 6)
10340#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +020010341#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
10342#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
10343#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
10344#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
10345#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +020010346#define BXT_DRAM_TYPE_MASK (0x7 << 22)
10347#define BXT_DRAM_TYPE_SHIFT 22
10348#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
10349#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
10350#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
10351#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053010352
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010353#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
10354#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
10355#define SKL_REQ_DATA_MASK (0xF << 0)
10356
Ville Syrjäläb185a352019-03-06 22:35:51 +020010357#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10358#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
10359#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
10360#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
10361#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
10362#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
10363
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010364#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10365#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10366#define SKL_DRAM_S_SHIFT 16
10367#define SKL_DRAM_SIZE_MASK 0x3F
10368#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10369#define SKL_DRAM_WIDTH_SHIFT 8
10370#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10371#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10372#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10373#define SKL_DRAM_RANK_MASK (0x1 << 10)
10374#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +020010375#define SKL_DRAM_RANK_1 (0x0 << 10)
10376#define SKL_DRAM_RANK_2 (0x1 << 10)
10377#define SKL_DRAM_RANK_MASK (0x1 << 10)
10378#define CNL_DRAM_SIZE_MASK 0x7F
10379#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
10380#define CNL_DRAM_WIDTH_SHIFT 7
10381#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
10382#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
10383#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
10384#define CNL_DRAM_RANK_MASK (0x3 << 9)
10385#define CNL_DRAM_RANK_SHIFT 9
10386#define CNL_DRAM_RANK_1 (0x0 << 9)
10387#define CNL_DRAM_RANK_2 (0x1 << 9)
10388#define CNL_DRAM_RANK_3 (0x2 << 9)
10389#define CNL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010390
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010391/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10392 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010393#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10394#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010395#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10396#define D_COMP_COMP_FORCE (1 << 8)
10397#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030010398
Eugeni Dodonov69e94b72012-03-29 12:32:37 -030010399/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010400#define _PIPE_WM_LINETIME_A 0x45270
10401#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010402#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010403#define PIPE_WM_LINETIME_MASK (0x1ff)
10404#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010405#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
10406#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010407
10408/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010409#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010410#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10411#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10412#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10413#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10414#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10415#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10416#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10417#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010418
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010419#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -030010420#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010422#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010423#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10424#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10425#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -030010426
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010427/* pipe CSC */
10428#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10429#define _PIPE_A_CSC_COEFF_BY 0x49014
10430#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10431#define _PIPE_A_CSC_COEFF_BU 0x4901c
10432#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10433#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053010434
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010435#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjäläaf28cc42019-07-18 17:50:52 +030010436#define ICL_CSC_ENABLE (1 << 31) /* icl+ */
10437#define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
10438#define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
10439#define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
10440#define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
Uma Shankar255fcfb2019-02-11 19:20:23 +053010441
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010442#define _PIPE_A_CSC_PREOFF_HI 0x49030
10443#define _PIPE_A_CSC_PREOFF_ME 0x49034
10444#define _PIPE_A_CSC_PREOFF_LO 0x49038
10445#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10446#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10447#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10448
10449#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10450#define _PIPE_B_CSC_COEFF_BY 0x49114
10451#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10452#define _PIPE_B_CSC_COEFF_BU 0x4911c
10453#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10454#define _PIPE_B_CSC_COEFF_BV 0x49124
10455#define _PIPE_B_CSC_MODE 0x49128
10456#define _PIPE_B_CSC_PREOFF_HI 0x49130
10457#define _PIPE_B_CSC_PREOFF_ME 0x49134
10458#define _PIPE_B_CSC_PREOFF_LO 0x49138
10459#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10460#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10461#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010463#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10464#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10465#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10466#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10467#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10468#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10469#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10470#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10471#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10472#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10473#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10474#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10475#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010476
Uma Shankara91de582019-02-11 19:20:24 +053010477/* Pipe Output CSC */
10478#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10479#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10480#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10481#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10482#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10483#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10484#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10485#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10486#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10487#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10488#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10489#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10490
10491#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10492#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10493#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10494#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10495#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10496#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10497#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10498#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10499#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10500#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10501#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10502#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10503
10504#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10505 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10506 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10507#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10508 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10509 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10510#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10511 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10512 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10513#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10514 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10515 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10516#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10517 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10518 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10519#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10520 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10521 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10522#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10523 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10524 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10525#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10526 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10527 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10528#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10529 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10530 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10531#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10532 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10533 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10534#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10535 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10536 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10537#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10538 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10539 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10540
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010541/* pipe degamma/gamma LUTs on IVB+ */
10542#define _PAL_PREC_INDEX_A 0x4A400
10543#define _PAL_PREC_INDEX_B 0x4AC00
10544#define _PAL_PREC_INDEX_C 0x4B400
10545#define PAL_PREC_10_12_BIT (0 << 31)
10546#define PAL_PREC_SPLIT_MODE (1 << 31)
10547#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020010548#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030010549#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010550#define _PAL_PREC_DATA_A 0x4A404
10551#define _PAL_PREC_DATA_B 0x4AC04
10552#define _PAL_PREC_DATA_C 0x4B404
10553#define _PAL_PREC_GC_MAX_A 0x4A410
10554#define _PAL_PREC_GC_MAX_B 0x4AC10
10555#define _PAL_PREC_GC_MAX_C 0x4B410
Swati Sharma4bb6a9d2019-09-04 00:52:57 +053010556#define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
10557#define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
10558#define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010559#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10560#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10561#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010562#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10563#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10564#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010565
10566#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10567#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10568#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10569#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053010570#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010571
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010572#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10573#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10574#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10575#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10576#define _PRE_CSC_GAMC_DATA_A 0x4A488
10577#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10578#define _PRE_CSC_GAMC_DATA_C 0x4B488
10579
10580#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10581#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10582
Uma Shankar377c70e2019-06-12 12:14:58 +053010583/* ICL Multi segmented gamma */
10584#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10585#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10586#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10587#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10588
10589#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10590#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
10591
10592#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10593 _PAL_PREC_MULTI_SEG_INDEX_A, \
10594 _PAL_PREC_MULTI_SEG_INDEX_B)
10595#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10596 _PAL_PREC_MULTI_SEG_DATA_A, \
10597 _PAL_PREC_MULTI_SEG_DATA_B)
10598
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010599/* pipe CSC & degamma/gamma LUTs on CHV */
10600#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10601#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10602#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10603#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10604#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10605#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10606#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10607#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10608#define CGM_PIPE_MODE_GAMMA (1 << 2)
10609#define CGM_PIPE_MODE_CSC (1 << 1)
10610#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
Swati Sharma4d154d32019-09-09 17:31:43 +053010611#define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
10612#define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
10613#define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010614
10615#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10616#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10617#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10618#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10619#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10620#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10621#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10622#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10623
10624#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10625#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10626#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10627#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10628#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10629#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10630#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10631#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10632
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010633/* MIPI DSI registers */
10634
Hans de Goede0ad4dc82017-05-18 13:06:44 +020010635#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010636#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030010637
Madhav Chauhan292272e2018-10-15 17:27:57 +030010638/* Gen11 DSI */
10639#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10640 dsi0, dsi1)
10641
Deepak Mbcc65702017-02-17 18:13:34 +053010642#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10643#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10644#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10645#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10646
Madhav Chauhan27efd252018-07-05 18:31:48 +053010647#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10648#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10649#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10650 _ICL_DSI_ESC_CLK_DIV0, \
10651 _ICL_DSI_ESC_CLK_DIV1)
10652#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10653#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10654#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10655 _ICL_DPHY_ESC_CLK_DIV0, \
10656 _ICL_DPHY_ESC_CLK_DIV1)
10657#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10658#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10659#define ICL_ESC_CLK_DIV_MASK 0x1ff
10660#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010661#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010662
Uma Shankaraec02462017-09-25 19:26:01 +053010663/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10664#define GEN4_TIMESTAMP _MMIO(0x2358)
10665#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10666#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10667
Lionel Landwerlindab91782017-11-10 19:08:44 +000010668#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10669#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10670#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10671#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10672#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10673
Uma Shankaraec02462017-09-25 19:26:01 +053010674#define _PIPE_FRMTMSTMP_A 0x70048
10675#define PIPE_FRMTMSTMP(pipe) \
10676 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10677
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010678/* BXT MIPI clock controls */
10679#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010681#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010682#define BXT_MIPI1_DIV_SHIFT 26
10683#define BXT_MIPI2_DIV_SHIFT 10
10684#define BXT_MIPI_DIV_SHIFT(port) \
10685 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10686 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010687
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010688/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010689#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10690#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010691#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10692 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10693 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010694#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10695#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010696#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10697 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010698 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10699#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010700 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010701/* RX upper control divider to select actual RX clock output from 8x */
10702#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10703#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10704#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10705 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10706 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10707#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10708#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10709#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10710 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10711 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10712#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010713 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010714/* 8/3X divider to select the actual 8/3X clock output from 8x */
10715#define BXT_MIPI1_8X_BY3_SHIFT 19
10716#define BXT_MIPI2_8X_BY3_SHIFT 3
10717#define BXT_MIPI_8X_BY3_SHIFT(port) \
10718 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10719 BXT_MIPI2_8X_BY3_SHIFT)
10720#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10721#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10722#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10723 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10724 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10725#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010726 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010727/* RX lower control divider to select actual RX clock output from 8x */
10728#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10729#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10730#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10731 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10732 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10733#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10734#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10735#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10736 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10737 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10738#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010739 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010740
10741#define RX_DIVIDER_BIT_1_2 0x3
10742#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010743
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010744/* BXT MIPI mode configure */
10745#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10746#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010747#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010748 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10749
10750#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10751#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010752#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010753 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10754
10755#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10756#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010757#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010758 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10759
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010760#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010761#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10762#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10763#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010764#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010765#define BXT_DSIC_16X_BY2 (1 << 10)
10766#define BXT_DSIC_16X_BY3 (2 << 10)
10767#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010768#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010769#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010770#define BXT_DSIA_16X_BY2 (1 << 8)
10771#define BXT_DSIA_16X_BY3 (2 << 8)
10772#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010773#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010774#define BXT_DSI_FREQ_SEL_SHIFT 8
10775#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10776
10777#define BXT_DSI_PLL_RATIO_MAX 0x7D
10778#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010779#define GLK_DSI_PLL_RATIO_MAX 0x6F
10780#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010781#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010782#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010784#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010785#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10786#define BXT_DSI_PLL_LOCKED (1 << 30)
10787
Jani Nikula3230bf12013-08-27 15:12:16 +030010788#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010789#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010790#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010791
10792 /* BXT port control */
10793#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10794#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010795#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010796
Madhav Chauhan21652f32018-07-05 19:19:34 +053010797/* ICL DSI MODE control */
10798#define _ICL_DSI_IO_MODECTL_0 0x6B094
10799#define _ICL_DSI_IO_MODECTL_1 0x6B894
10800#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10801 _ICL_DSI_IO_MODECTL_0, \
10802 _ICL_DSI_IO_MODECTL_1)
10803#define COMBO_PHY_MODE_DSI (1 << 0)
10804
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010805/* Display Stream Splitter Control */
10806#define DSS_CTL1 _MMIO(0x67400)
10807#define SPLITTER_ENABLE (1 << 31)
10808#define JOINER_ENABLE (1 << 30)
10809#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10810#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10811#define OVERLAP_PIXELS_MASK (0xf << 16)
10812#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10813#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10814#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010815#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010816
10817#define DSS_CTL2 _MMIO(0x67404)
10818#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10819#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10820#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10821#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10822
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010823#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10824#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10825#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10826 _ICL_PIPE_DSS_CTL1_PB, \
10827 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010828#define BIG_JOINER_ENABLE (1 << 29)
10829#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10830#define VGA_CENTERING_ENABLE (1 << 27)
10831
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010832#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10833#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10834#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10835 _ICL_PIPE_DSS_CTL2_PB, \
10836 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010837
Uma Shankar1881a422017-01-25 19:43:23 +053010838#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10839#define STAP_SELECT (1 << 0)
10840
10841#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10842#define HS_IO_CTRL_SELECT (1 << 0)
10843
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010844#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010845#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10846#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010847#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010848#define DUAL_LINK_MODE_MASK (1 << 26)
10849#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10850#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010851#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010852#define FLOPPED_HSTX (1 << 23)
10853#define DE_INVERT (1 << 19) /* XXX */
10854#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10855#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10856#define AFE_LATCHOUT (1 << 17)
10857#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010858#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10859#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10860#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10861#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010862#define CSB_SHIFT 9
10863#define CSB_MASK (3 << 9)
10864#define CSB_20MHZ (0 << 9)
10865#define CSB_10MHZ (1 << 9)
10866#define CSB_40MHZ (2 << 9)
10867#define BANDGAP_MASK (1 << 8)
10868#define BANDGAP_PNW_CIRCUIT (0 << 8)
10869#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010870#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10871#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10872#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10873#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010874#define TEARING_EFFECT_MASK (3 << 2)
10875#define TEARING_EFFECT_OFF (0 << 2)
10876#define TEARING_EFFECT_DSI (1 << 2)
10877#define TEARING_EFFECT_GPIO (2 << 2)
10878#define LANE_CONFIGURATION_SHIFT 0
10879#define LANE_CONFIGURATION_MASK (3 << 0)
10880#define LANE_CONFIGURATION_4LANE (0 << 0)
10881#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10882#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10883
10884#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010885#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010886#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010887#define TEARING_EFFECT_DELAY_SHIFT 0
10888#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10889
10890/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010891#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010892
10893/* MIPI DSI Controller and D-PHY registers */
10894
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010895#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010896#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010897#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010898#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10899#define ULPS_STATE_MASK (3 << 1)
10900#define ULPS_STATE_ENTER (2 << 1)
10901#define ULPS_STATE_EXIT (1 << 1)
10902#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10903#define DEVICE_READY (1 << 0)
10904
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010905#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010906#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010907#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010908#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010909#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010910#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010911#define TEARING_EFFECT (1 << 31)
10912#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10913#define GEN_READ_DATA_AVAIL (1 << 29)
10914#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10915#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10916#define RX_PROT_VIOLATION (1 << 26)
10917#define RX_INVALID_TX_LENGTH (1 << 25)
10918#define ACK_WITH_NO_ERROR (1 << 24)
10919#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10920#define LP_RX_TIMEOUT (1 << 22)
10921#define HS_TX_TIMEOUT (1 << 21)
10922#define DPI_FIFO_UNDERRUN (1 << 20)
10923#define LOW_CONTENTION (1 << 19)
10924#define HIGH_CONTENTION (1 << 18)
10925#define TXDSI_VC_ID_INVALID (1 << 17)
10926#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10927#define TXCHECKSUM_ERROR (1 << 15)
10928#define TXECC_MULTIBIT_ERROR (1 << 14)
10929#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10930#define TXFALSE_CONTROL_ERROR (1 << 12)
10931#define RXDSI_VC_ID_INVALID (1 << 11)
10932#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10933#define RXCHECKSUM_ERROR (1 << 9)
10934#define RXECC_MULTIBIT_ERROR (1 << 8)
10935#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10936#define RXFALSE_CONTROL_ERROR (1 << 6)
10937#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10938#define RX_LP_TX_SYNC_ERROR (1 << 4)
10939#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10940#define RXEOT_SYNC_ERROR (1 << 2)
10941#define RXSOT_SYNC_ERROR (1 << 1)
10942#define RXSOT_ERROR (1 << 0)
10943
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010944#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010945#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010946#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010947#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10948#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10949#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10950#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10951#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10952#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10953#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10954#define VID_MODE_FORMAT_MASK (0xf << 7)
10955#define VID_MODE_NOT_SUPPORTED (0 << 7)
10956#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010957#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10958#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010959#define VID_MODE_FORMAT_RGB888 (4 << 7)
10960#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10961#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10962#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10963#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10964#define DATA_LANES_PRG_REG_SHIFT 0
10965#define DATA_LANES_PRG_REG_MASK (7 << 0)
10966
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010967#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010968#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010969#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010970#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10971
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010972#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010973#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010974#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010975#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10976
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010977#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010978#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010979#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010980#define TURN_AROUND_TIMEOUT_MASK 0x3f
10981
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010982#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010983#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010984#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010985#define DEVICE_RESET_TIMER_MASK 0xffff
10986
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010987#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010988#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010989#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010990#define VERTICAL_ADDRESS_SHIFT 16
10991#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10992#define HORIZONTAL_ADDRESS_SHIFT 0
10993#define HORIZONTAL_ADDRESS_MASK 0xffff
10994
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010995#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010996#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010997#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010998#define DBI_FIFO_EMPTY_HALF (0 << 0)
10999#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
11000#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
11001
11002/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011003#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011004#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011005#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011006
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011007#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011008#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011009#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011010
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011011#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011012#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011013#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011014
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011015#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011016#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011017#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011018
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011019#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011020#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011021#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011022
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011023#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011024#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011025#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011026
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011027#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011028#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011029#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011030
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011031#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011032#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011033#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011034
Jani Nikula3230bf12013-08-27 15:12:16 +030011035/* regs above are bits 15:0 */
11036
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011037#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011038#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011039#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011040#define DPI_LP_MODE (1 << 6)
11041#define BACKLIGHT_OFF (1 << 5)
11042#define BACKLIGHT_ON (1 << 4)
11043#define COLOR_MODE_OFF (1 << 3)
11044#define COLOR_MODE_ON (1 << 2)
11045#define TURN_ON (1 << 1)
11046#define SHUTDOWN (1 << 0)
11047
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011048#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011049#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011050#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011051#define COMMAND_BYTE_SHIFT 0
11052#define COMMAND_BYTE_MASK (0x3f << 0)
11053
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011054#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011055#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011056#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011057#define MASTER_INIT_TIMER_SHIFT 0
11058#define MASTER_INIT_TIMER_MASK (0xffff << 0)
11059
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011060#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011061#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011062#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011063 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011064#define MAX_RETURN_PKT_SIZE_SHIFT 0
11065#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11066
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011067#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011068#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011069#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011070#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11071#define DISABLE_VIDEO_BTA (1 << 3)
11072#define IP_TG_CONFIG (1 << 2)
11073#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11074#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11075#define VIDEO_MODE_BURST (3 << 0)
11076
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011077#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011078#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011079#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030011080#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11081#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030011082#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11083#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11084#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11085#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11086#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11087#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11088#define CLOCKSTOP (1 << 1)
11089#define EOT_DISABLE (1 << 0)
11090
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011091#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011092#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011093#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030011094#define LP_BYTECLK_SHIFT 0
11095#define LP_BYTECLK_MASK (0xffff << 0)
11096
Deepak Mb426f982017-02-17 18:13:30 +053011097#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11098#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11099#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11100
11101#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11102#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11103#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11104
Jani Nikula3230bf12013-08-27 15:12:16 +030011105/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011106#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011107#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011108#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011109
11110/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011111#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011112#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011113#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030011114
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011115#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011116#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011117#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011118#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011119#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011120#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011121#define LONG_PACKET_WORD_COUNT_SHIFT 8
11122#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11123#define SHORT_PACKET_PARAM_SHIFT 8
11124#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11125#define VIRTUAL_CHANNEL_SHIFT 6
11126#define VIRTUAL_CHANNEL_MASK (3 << 6)
11127#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030011128#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030011129/* data type values, see include/video/mipi_display.h */
11130
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011131#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011132#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011133#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011134#define DPI_FIFO_EMPTY (1 << 28)
11135#define DBI_FIFO_EMPTY (1 << 27)
11136#define LP_CTRL_FIFO_EMPTY (1 << 26)
11137#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11138#define LP_CTRL_FIFO_FULL (1 << 24)
11139#define HS_CTRL_FIFO_EMPTY (1 << 18)
11140#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11141#define HS_CTRL_FIFO_FULL (1 << 16)
11142#define LP_DATA_FIFO_EMPTY (1 << 10)
11143#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11144#define LP_DATA_FIFO_FULL (1 << 8)
11145#define HS_DATA_FIFO_EMPTY (1 << 2)
11146#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11147#define HS_DATA_FIFO_FULL (1 << 0)
11148
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011149#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011150#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011151#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030011152#define DBI_HS_LP_MODE_MASK (1 << 0)
11153#define DBI_LP_MODE (1 << 0)
11154#define DBI_HS_MODE (0 << 0)
11155
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011156#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011157#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011158#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030011159#define EXIT_ZERO_COUNT_SHIFT 24
11160#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
11161#define TRAIL_COUNT_SHIFT 16
11162#define TRAIL_COUNT_MASK (0x1f << 16)
11163#define CLK_ZERO_COUNT_SHIFT 8
11164#define CLK_ZERO_COUNT_MASK (0xff << 8)
11165#define PREPARE_COUNT_SHIFT 0
11166#define PREPARE_COUNT_MASK (0x3f << 0)
11167
Madhav Chauhan146cdf32018-07-10 15:10:05 +053011168#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
11169#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
11170#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
11171 _ICL_DSI_T_INIT_MASTER_0,\
11172 _ICL_DSI_T_INIT_MASTER_1)
11173
Madhav Chauhan33868a92018-09-16 16:23:28 +053011174#define _DPHY_CLK_TIMING_PARAM_0 0x162180
11175#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
11176#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11177 _DPHY_CLK_TIMING_PARAM_0,\
11178 _DPHY_CLK_TIMING_PARAM_1)
11179#define _DSI_CLK_TIMING_PARAM_0 0x6b080
11180#define _DSI_CLK_TIMING_PARAM_1 0x6b880
11181#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11182 _DSI_CLK_TIMING_PARAM_0,\
11183 _DSI_CLK_TIMING_PARAM_1)
11184#define CLK_PREPARE_OVERRIDE (1 << 31)
11185#define CLK_PREPARE(x) ((x) << 28)
11186#define CLK_PREPARE_MASK (0x7 << 28)
11187#define CLK_PREPARE_SHIFT 28
11188#define CLK_ZERO_OVERRIDE (1 << 27)
11189#define CLK_ZERO(x) ((x) << 20)
11190#define CLK_ZERO_MASK (0xf << 20)
11191#define CLK_ZERO_SHIFT 20
11192#define CLK_PRE_OVERRIDE (1 << 19)
11193#define CLK_PRE(x) ((x) << 16)
11194#define CLK_PRE_MASK (0x3 << 16)
11195#define CLK_PRE_SHIFT 16
11196#define CLK_POST_OVERRIDE (1 << 15)
11197#define CLK_POST(x) ((x) << 8)
11198#define CLK_POST_MASK (0x7 << 8)
11199#define CLK_POST_SHIFT 8
11200#define CLK_TRAIL_OVERRIDE (1 << 7)
11201#define CLK_TRAIL(x) ((x) << 0)
11202#define CLK_TRAIL_MASK (0xf << 0)
11203#define CLK_TRAIL_SHIFT 0
11204
11205#define _DPHY_DATA_TIMING_PARAM_0 0x162184
11206#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
11207#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11208 _DPHY_DATA_TIMING_PARAM_0,\
11209 _DPHY_DATA_TIMING_PARAM_1)
11210#define _DSI_DATA_TIMING_PARAM_0 0x6B084
11211#define _DSI_DATA_TIMING_PARAM_1 0x6B884
11212#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11213 _DSI_DATA_TIMING_PARAM_0,\
11214 _DSI_DATA_TIMING_PARAM_1)
11215#define HS_PREPARE_OVERRIDE (1 << 31)
11216#define HS_PREPARE(x) ((x) << 24)
11217#define HS_PREPARE_MASK (0x7 << 24)
11218#define HS_PREPARE_SHIFT 24
11219#define HS_ZERO_OVERRIDE (1 << 23)
11220#define HS_ZERO(x) ((x) << 16)
11221#define HS_ZERO_MASK (0xf << 16)
11222#define HS_ZERO_SHIFT 16
11223#define HS_TRAIL_OVERRIDE (1 << 15)
11224#define HS_TRAIL(x) ((x) << 8)
11225#define HS_TRAIL_MASK (0x7 << 8)
11226#define HS_TRAIL_SHIFT 8
11227#define HS_EXIT_OVERRIDE (1 << 7)
11228#define HS_EXIT(x) ((x) << 0)
11229#define HS_EXIT_MASK (0x7 << 0)
11230#define HS_EXIT_SHIFT 0
11231
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053011232#define _DPHY_TA_TIMING_PARAM_0 0x162188
11233#define _DPHY_TA_TIMING_PARAM_1 0x6c188
11234#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11235 _DPHY_TA_TIMING_PARAM_0,\
11236 _DPHY_TA_TIMING_PARAM_1)
11237#define _DSI_TA_TIMING_PARAM_0 0x6b098
11238#define _DSI_TA_TIMING_PARAM_1 0x6b898
11239#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11240 _DSI_TA_TIMING_PARAM_0,\
11241 _DSI_TA_TIMING_PARAM_1)
11242#define TA_SURE_OVERRIDE (1 << 31)
11243#define TA_SURE(x) ((x) << 16)
11244#define TA_SURE_MASK (0x1f << 16)
11245#define TA_SURE_SHIFT 16
11246#define TA_GO_OVERRIDE (1 << 15)
11247#define TA_GO(x) ((x) << 8)
11248#define TA_GO_MASK (0xf << 8)
11249#define TA_GO_SHIFT 8
11250#define TA_GET_OVERRIDE (1 << 7)
11251#define TA_GET(x) ((x) << 0)
11252#define TA_GET_MASK (0xf << 0)
11253#define TA_GET_SHIFT 0
11254
Madhav Chauhan5ffce252018-10-15 17:27:58 +030011255/* DSI transcoder configuration */
11256#define _DSI_TRANS_FUNC_CONF_0 0x6b030
11257#define _DSI_TRANS_FUNC_CONF_1 0x6b830
11258#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
11259 _DSI_TRANS_FUNC_CONF_0,\
11260 _DSI_TRANS_FUNC_CONF_1)
11261#define OP_MODE_MASK (0x3 << 28)
11262#define OP_MODE_SHIFT 28
11263#define CMD_MODE_NO_GATE (0x0 << 28)
11264#define CMD_MODE_TE_GATE (0x1 << 28)
11265#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
11266#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
11267#define LINK_READY (1 << 20)
11268#define PIX_FMT_MASK (0x3 << 16)
11269#define PIX_FMT_SHIFT 16
11270#define PIX_FMT_RGB565 (0x0 << 16)
11271#define PIX_FMT_RGB666_PACKED (0x1 << 16)
11272#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
11273#define PIX_FMT_RGB888 (0x3 << 16)
11274#define PIX_FMT_RGB101010 (0x4 << 16)
11275#define PIX_FMT_RGB121212 (0x5 << 16)
11276#define PIX_FMT_COMPRESSED (0x6 << 16)
11277#define BGR_TRANSMISSION (1 << 15)
11278#define PIX_VIRT_CHAN(x) ((x) << 12)
11279#define PIX_VIRT_CHAN_MASK (0x3 << 12)
11280#define PIX_VIRT_CHAN_SHIFT 12
11281#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
11282#define PIX_BUF_THRESHOLD_SHIFT 10
11283#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
11284#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
11285#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
11286#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
11287#define CONTINUOUS_CLK_MASK (0x3 << 8)
11288#define CONTINUOUS_CLK_SHIFT 8
11289#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
11290#define CLK_HS_OR_LP (0x2 << 8)
11291#define CLK_HS_CONTINUOUS (0x3 << 8)
11292#define LINK_CALIBRATION_MASK (0x3 << 4)
11293#define LINK_CALIBRATION_SHIFT 4
11294#define CALIBRATION_DISABLED (0x0 << 4)
11295#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
11296#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
Vandita Kulkarni32d38e62019-07-30 13:06:48 +053011297#define BLANKING_PACKET_ENABLE (1 << 2)
Madhav Chauhan5ffce252018-10-15 17:27:58 +030011298#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
11299#define EOTP_DISABLED (1 << 0)
11300
Madhav Chauhan60230aa2018-10-15 17:28:06 +030011301#define _DSI_CMD_RXCTL_0 0x6b0d4
11302#define _DSI_CMD_RXCTL_1 0x6b8d4
11303#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
11304 _DSI_CMD_RXCTL_0,\
11305 _DSI_CMD_RXCTL_1)
11306#define READ_UNLOADS_DW (1 << 16)
11307#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
11308#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
11309#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
11310#define RECEIVED_RESET_TRIGGER (1 << 12)
11311#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
11312#define RECEIVED_CRC_WAS_LOST (1 << 10)
11313#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
11314#define NUMBER_RX_PLOAD_DW_SHIFT 0
11315
11316#define _DSI_CMD_TXCTL_0 0x6b0d0
11317#define _DSI_CMD_TXCTL_1 0x6b8d0
11318#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
11319 _DSI_CMD_TXCTL_0,\
11320 _DSI_CMD_TXCTL_1)
11321#define KEEP_LINK_IN_HS (1 << 24)
11322#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
11323#define FREE_HEADER_CREDIT_SHIFT 0x8
11324#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
11325#define FREE_PLOAD_CREDIT_SHIFT 0
11326#define MAX_HEADER_CREDIT 0x10
11327#define MAX_PLOAD_CREDIT 0x40
11328
Madhav Chauhan808517e2018-10-30 13:56:26 +020011329#define _DSI_CMD_TXHDR_0 0x6b100
11330#define _DSI_CMD_TXHDR_1 0x6b900
11331#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
11332 _DSI_CMD_TXHDR_0,\
11333 _DSI_CMD_TXHDR_1)
11334#define PAYLOAD_PRESENT (1 << 31)
11335#define LP_DATA_TRANSFER (1 << 30)
11336#define VBLANK_FENCE (1 << 29)
11337#define PARAM_WC_MASK (0xffff << 8)
11338#define PARAM_WC_LOWER_SHIFT 8
11339#define PARAM_WC_UPPER_SHIFT 16
11340#define VC_MASK (0x3 << 6)
11341#define VC_SHIFT 6
11342#define DT_MASK (0x3f << 0)
11343#define DT_SHIFT 0
11344
11345#define _DSI_CMD_TXPYLD_0 0x6b104
11346#define _DSI_CMD_TXPYLD_1 0x6b904
11347#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
11348 _DSI_CMD_TXPYLD_0,\
11349 _DSI_CMD_TXPYLD_1)
11350
Madhav Chauhan60230aa2018-10-15 17:28:06 +030011351#define _DSI_LP_MSG_0 0x6b0d8
11352#define _DSI_LP_MSG_1 0x6b8d8
11353#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
11354 _DSI_LP_MSG_0,\
11355 _DSI_LP_MSG_1)
11356#define LPTX_IN_PROGRESS (1 << 17)
11357#define LINK_IN_ULPS (1 << 16)
11358#define LINK_ULPS_TYPE_LP11 (1 << 8)
11359#define LINK_ENTER_ULPS (1 << 0)
11360
Madhav Chauhan8bffd202018-10-30 13:56:21 +020011361/* DSI timeout registers */
11362#define _DSI_HSTX_TO_0 0x6b044
11363#define _DSI_HSTX_TO_1 0x6b844
11364#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
11365 _DSI_HSTX_TO_0,\
11366 _DSI_HSTX_TO_1)
11367#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
11368#define HSTX_TIMEOUT_VALUE_SHIFT 16
11369#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
11370#define HSTX_TIMED_OUT (1 << 0)
11371
11372#define _DSI_LPRX_HOST_TO_0 0x6b048
11373#define _DSI_LPRX_HOST_TO_1 0x6b848
11374#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11375 _DSI_LPRX_HOST_TO_0,\
11376 _DSI_LPRX_HOST_TO_1)
11377#define LPRX_TIMED_OUT (1 << 16)
11378#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11379#define LPRX_TIMEOUT_VALUE_SHIFT 0
11380#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11381
11382#define _DSI_PWAIT_TO_0 0x6b040
11383#define _DSI_PWAIT_TO_1 0x6b840
11384#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11385 _DSI_PWAIT_TO_0,\
11386 _DSI_PWAIT_TO_1)
11387#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11388#define PRESET_TIMEOUT_VALUE_SHIFT 16
11389#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11390#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11391#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11392#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11393
11394#define _DSI_TA_TO_0 0x6b04c
11395#define _DSI_TA_TO_1 0x6b84c
11396#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11397 _DSI_TA_TO_0,\
11398 _DSI_TA_TO_1)
11399#define TA_TIMED_OUT (1 << 16)
11400#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11401#define TA_TIMEOUT_VALUE_SHIFT 0
11402#define TA_TIMEOUT_VALUE(x) ((x) << 0)
11403
Jani Nikula3230bf12013-08-27 15:12:16 +030011404/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011405#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011406#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011407#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011409#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11410#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11411#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011412#define LP_HS_SSW_CNT_SHIFT 16
11413#define LP_HS_SSW_CNT_MASK (0xffff << 16)
11414#define HS_LP_PWR_SW_CNT_SHIFT 0
11415#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11416
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011417#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011418#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011419#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011420#define STOP_STATE_STALL_COUNTER_SHIFT 0
11421#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11422
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011423#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011424#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011425#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011426#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011427#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011428#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030011429#define RX_CONTENTION_DETECTED (1 << 0)
11430
11431/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011432#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030011433#define DBI_TYPEC_ENABLE (1 << 31)
11434#define DBI_TYPEC_WIP (1 << 30)
11435#define DBI_TYPEC_OPTION_SHIFT 28
11436#define DBI_TYPEC_OPTION_MASK (3 << 28)
11437#define DBI_TYPEC_FREQ_SHIFT 24
11438#define DBI_TYPEC_FREQ_MASK (0xf << 24)
11439#define DBI_TYPEC_OVERRIDE (1 << 8)
11440#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11441#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11442
11443
11444/* MIPI adapter registers */
11445
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011446#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011447#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011448#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011449#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11450#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11451#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11452#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11453#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11454#define READ_REQUEST_PRIORITY_SHIFT 3
11455#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11456#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11457#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11458#define RGB_FLIP_TO_BGR (1 << 2)
11459
Jani Nikula6b93e9c2016-03-15 21:51:12 +020011460#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011461#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053011462#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053011463#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11464#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11465#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11466#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11467#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11468#define GLK_LP_WAKE (1 << 22)
11469#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11470#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11471#define GLK_FIREWALL_ENABLE (1 << 16)
11472#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11473#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11474#define BXT_DSC_ENABLE (1 << 3)
11475#define BXT_RGB_FLIP (1 << 2)
11476#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11477#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011478
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011479#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011480#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011481#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011482#define DATA_MEM_ADDRESS_SHIFT 5
11483#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11484#define DATA_VALID (1 << 0)
11485
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011486#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011487#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011488#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011489#define DATA_LENGTH_SHIFT 0
11490#define DATA_LENGTH_MASK (0xfffff << 0)
11491
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011492#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011493#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011494#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011495#define COMMAND_MEM_ADDRESS_SHIFT 5
11496#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11497#define AUTO_PWG_ENABLE (1 << 2)
11498#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11499#define COMMAND_VALID (1 << 0)
11500
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011501#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011502#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011503#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011504#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11505#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11506
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011507#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011508#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011509#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030011510
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011511#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011512#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011513#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030011514#define READ_DATA_VALID(n) (1 << (n))
11515
Peter Antoine3bbaba02015-07-10 20:13:11 +030011516/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011517#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030011518
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011519#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11520#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11521#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11522#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11523#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070011524/* Media decoder 2 MOCS registers */
11525#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030011526
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070011527#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11528#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11529#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11530#define PMFLUSHDONE_LNEBLK (1 << 22)
11531
Michel Thierrya7a7a0e2019-07-30 11:04:06 -070011532#define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
11533
Tim Gored5165eb2016-02-04 11:49:34 +000011534/* gamt regs */
11535#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11536#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11537#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11538#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11539#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11540
Ville Syrjälä93564042017-08-24 22:10:51 +030011541#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11542#define MMCD_PCLA (1 << 31)
11543#define MMCD_HOTSPOT_EN (1 << 27)
11544
Paulo Zanoniad186f32018-02-05 13:40:43 -020011545#define _ICL_PHY_MISC_A 0x64C00
11546#define _ICL_PHY_MISC_B 0x64C04
11547#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11548 _ICL_PHY_MISC_B)
Matt Roperbdeb18d2019-06-18 10:51:31 -070011549#define ICL_PHY_MISC_MUX_DDID (1 << 28)
Paulo Zanoniad186f32018-02-05 13:40:43 -020011550#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11551
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011552/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011553#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11554#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011555#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11556#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11557#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11558#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11559#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11560 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11561 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11562#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11563 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11564 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11565#define DSC_VBR_ENABLE (1 << 19)
11566#define DSC_422_ENABLE (1 << 18)
11567#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11568#define DSC_BLOCK_PREDICTION (1 << 16)
11569#define DSC_LINE_BUF_DEPTH_SHIFT 12
11570#define DSC_BPC_SHIFT 8
11571#define DSC_VER_MIN_SHIFT 4
11572#define DSC_VER_MAJ (0x1 << 0)
11573
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011574#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11575#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011576#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11577#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11578#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11579#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11580#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11581 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11582 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11583#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11584 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11585 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11586#define DSC_BPP(bpp) ((bpp) << 0)
11587
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011588#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11589#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011590#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11591#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11592#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11593#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11594#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11595 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11596 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11597#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11598 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11599 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11600#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11601#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11602
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011603#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11604#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011605#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11606#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11607#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11608#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11609#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11610 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11611 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11612#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11613 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11614 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11615#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11616#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11617
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011618#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11619#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011620#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11621#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11622#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11623#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11624#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11625 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11626 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11627#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011628 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011629 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11630#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11631#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11632
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011633#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11634#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011635#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11636#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11637#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11638#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11639#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11640 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11641 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11642#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011643 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011644 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011645#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011646#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11647
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011648#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11649#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011650#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11651#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11652#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11653#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11654#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11655 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11656 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11657#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11658 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11659 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011660#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11661#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011662#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11663#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11664
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011665#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11666#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011667#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11668#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11669#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11670#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11671#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11672 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11673 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11674#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11675 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11676 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11677#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11678#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11679
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011680#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11681#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011682#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11683#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11684#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11685#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11686#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11687 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11688 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11689#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11690 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11691 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11692#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11693#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11694
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011695#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11696#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011697#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11698#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11699#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11700#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11701#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11702 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11703 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11704#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11705 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11706 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11707#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11708#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11709
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011710#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11711#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011712#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11713#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11714#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11715#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11716#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11717 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11718 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11719#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11720 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11721 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11722#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11723#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11724#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11725#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11726
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011727#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11728#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011729#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11730#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11731#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11732#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11733#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11734 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11735 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11736#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11737 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11738 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11739
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011740#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11741#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011742#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11743#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11744#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11745#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11746#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11747 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11748 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11749#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11750 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11751 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11752
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011753#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11754#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011755#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11756#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11757#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11758#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11759#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11760 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11761 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11762#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11763 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11764 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11765
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011766#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11767#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011768#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11769#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11770#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11771#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11772#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11773 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11774 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11775#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11776 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11777 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11778
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011779#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11780#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011781#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11782#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11783#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11784#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11785#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11786 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11787 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11788#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11789 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11790 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11791
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011792#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11793#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011794#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11795#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11796#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11797#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11798#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11799 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11800 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11801#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11802 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11803 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011804#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011805#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011806#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011807
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011808/* Icelake Rate Control Buffer Threshold Registers */
11809#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11810#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11811#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11812#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11813#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11814#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11815#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11816#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11817#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11818#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11819#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11820#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11821#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11822 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11823 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11824#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11825 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11826 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11827#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11828 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11829 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11830#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11831 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11832 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11833
11834#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11835#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11836#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11837#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11838#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11839#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11840#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11841#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11842#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11843#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11844#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11845#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11846#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11847 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11848 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11849#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11850 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11851 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11852#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11853 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11854 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11855#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11856 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11857 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11858
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011859#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
11860#define MODULAR_FIA_MASK (1 << 4)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070011861#define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
11862#define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
11863#define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
11864#define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
11865#define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011866
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011867#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070011868#define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011869
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011870#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
José Roberto de Souza31d9ae92019-09-20 13:58:06 -070011871#define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011872
Clinton A Taylor3b51be42019-09-26 14:06:56 -070011873#define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
11874#define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
11875#define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
11876#define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
11877
Animesh Mannaa6e58d92019-09-20 17:29:25 +053011878/* This register controls the Display State Buffer (DSB) engines. */
11879#define _DSBSL_INSTANCE_BASE 0x70B00
11880#define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
11881 (pipe) * 0x1000 + (id) * 100)
Animesh Manna1abf3292019-09-20 17:29:27 +053011882#define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
11883#define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
Animesh Mannaa6e58d92019-09-20 17:29:25 +053011884#define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
Animesh Mannaf7619c42019-09-20 17:29:26 +053011885#define DSB_ENABLE (1 << 31)
Animesh Mannaa6e58d92019-09-20 17:29:25 +053011886#define DSB_STATUS (1 << 0)
11887
Jesse Barnes585fb112008-07-29 11:54:06 -070011888#endif /* _I915_REG_H_ */