blob: ffd103a5d4720a995fbce3fa8940b54f3fce6742 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Daniel Vetter5a6b5c82013-10-16 22:55:47 +020029#define _PIPE_INC(pipe, base, inc) ((base) + (pipe)*(inc))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010031
Eugeni Dodonov2b139522012-03-29 12:32:22 -030032#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
33
Daniel Vetter6b26c862012-04-24 14:04:12 +020034#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
35#define _MASKED_BIT_DISABLE(a) ((a) << 16)
36
Jesse Barnes585fb112008-07-29 11:54:06 -070037/* PCI config space */
38
39#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070040#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070041#define GC_CLOCK_133_200 (0 << 0)
42#define GC_CLOCK_100_200 (1 << 0)
43#define GC_CLOCK_100_133 (2 << 0)
44#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080045#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070046#define GCFGC 0xf0 /* 915+ only */
47#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
48#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
49#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020050#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
52#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
53#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
54#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
55#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070056#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070057#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
58#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
59#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
60#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
61#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
62#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
63#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
64#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
65#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
66#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
67#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
68#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
69#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
70#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
71#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
72#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
73#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
74#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
75#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070076#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
Ben Widawsky94e409c2013-11-04 22:29:36 -0800113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300128#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300145#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100146#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300147#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
178 * Memory interface instructions used by the kernel
179 */
180#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
181
182#define MI_NOOP MI_INSTR(0, 0)
183#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
184#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200185#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700186#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
187#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
188#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
189#define MI_FLUSH MI_INSTR(0x04, 0)
190#define MI_READ_FLUSH (1 << 0)
191#define MI_EXE_FLUSH (1 << 1)
192#define MI_NO_WRITE_FLUSH (1 << 2)
193#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
194#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800195#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700196#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800197#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
198#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700199#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400200#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200201#define MI_OVERLAY_CONTINUE (0x0<<21)
202#define MI_OVERLAY_ON (0x1<<21)
203#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700204#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500205#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700206#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500207#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200208/* IVB has funny definitions for which plane to flip. */
209#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
210#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
211#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
212#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
213#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
214#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700215#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
216#define MI_ARB_ENABLE (1<<0)
217#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200218
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800219#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
220#define MI_MM_SPACE_GTT (1<<8)
221#define MI_MM_SPACE_PHYSICAL (0<<8)
222#define MI_SAVE_EXT_STATE_EN (1<<3)
223#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800224#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800225#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700226#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
227#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
228#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
229#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000230/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
231 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
232 * simply ignores the register load under certain conditions.
233 * - One can actually load arbitrary many arbitrary registers: Simply issue x
234 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
235 */
236#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100237#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000238#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700239#define MI_FLUSH_DW_STORE_INDEX (1<<21)
240#define MI_INVALIDATE_TLB (1<<18)
241#define MI_FLUSH_DW_OP_STOREDW (1<<14)
242#define MI_INVALIDATE_BSD (1<<7)
243#define MI_FLUSH_DW_USE_GTT (1<<2)
244#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700245#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100246#define MI_BATCH_NON_SECURE (1)
247/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
248#define MI_BATCH_NON_SECURE_I965 (1<<8)
249#define MI_BATCH_PPGTT_HSW (1<<8)
250#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700251#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100252#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700253#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000254#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
255#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
256#define MI_SEMAPHORE_UPDATE (1<<21)
257#define MI_SEMAPHORE_COMPARE (1<<20)
258#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawsky1950de12013-05-28 19:22:20 -0700259#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
260#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
261#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
262#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
263#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
264#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
265#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
266#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
267#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
268#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
269#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
270#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
271#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300272
273#define MI_PREDICATE_RESULT_2 (0x2214)
274#define LOWER_SLICE_ENABLED (1<<0)
275#define LOWER_SLICE_DISABLED (0<<0)
276
Jesse Barnes585fb112008-07-29 11:54:06 -0700277/*
278 * 3D instructions used by the kernel
279 */
280#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
281
282#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
283#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
284#define SC_UPDATE_SCISSOR (0x1<<1)
285#define SC_ENABLE_MASK (0x1<<0)
286#define SC_ENABLE (0x1<<0)
287#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
288#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
289#define SCI_YMIN_MASK (0xffff<<16)
290#define SCI_XMIN_MASK (0xffff<<0)
291#define SCI_YMAX_MASK (0xffff<<16)
292#define SCI_XMAX_MASK (0xffff<<0)
293#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
294#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
295#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
296#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
297#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
298#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
299#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
300#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
301#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
302#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
303#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
304#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
305#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
306#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
307#define BLT_DEPTH_8 (0<<24)
308#define BLT_DEPTH_16_565 (1<<24)
309#define BLT_DEPTH_16_1555 (2<<24)
310#define BLT_DEPTH_32 (3<<24)
311#define BLT_ROP_GXCOPY (0xcc<<16)
312#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
313#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
314#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
315#define ASYNC_FLIP (1<<22)
316#define DISPLAY_PLANE_A (0<<20)
317#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200318#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200319#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200320#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700321#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200322#define PIPE_CONTROL_QW_WRITE (1<<14)
323#define PIPE_CONTROL_DEPTH_STALL (1<<13)
324#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200325#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200326#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
327#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
328#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
329#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200330#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
331#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
332#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200333#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200334#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700335#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700336
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100337
338/*
339 * Reset registers
340 */
341#define DEBUG_RESET_I830 0x6070
342#define DEBUG_RESET_FULL (1<<7)
343#define DEBUG_RESET_RENDER (1<<8)
344#define DEBUG_RESET_DISPLAY (1<<9)
345
Jesse Barnes57f350b2012-03-28 13:39:25 -0700346/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300347 * IOSF sideband
348 */
349#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
350#define IOSF_DEVFN_SHIFT 24
351#define IOSF_OPCODE_SHIFT 16
352#define IOSF_PORT_SHIFT 8
353#define IOSF_BYTE_ENABLES_SHIFT 4
354#define IOSF_BAR_SHIFT 1
355#define IOSF_SB_BUSY (1<<0)
356#define IOSF_PORT_PUNIT 0x4
357#define IOSF_PORT_NC 0x11
358#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300359#define IOSF_PORT_GPIO_NC 0x13
360#define IOSF_PORT_CCK 0x14
361#define IOSF_PORT_CCU 0xA9
362#define IOSF_PORT_GPS_CORE 0x48
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300363#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
364#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
365
366#define PUNIT_OPCODE_REG_READ 6
367#define PUNIT_OPCODE_REG_WRITE 7
368
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800369#define PUNIT_REG_PWRGT_CTRL 0x60
370#define PUNIT_REG_PWRGT_STATUS 0x61
371#define PUNIT_CLK_GATE 1
372#define PUNIT_PWR_RESET 2
373#define PUNIT_PWR_GATE 3
374#define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
375#define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
376#define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
377
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300378#define PUNIT_REG_GPU_LFM 0xd3
379#define PUNIT_REG_GPU_FREQ_REQ 0xd4
380#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300381#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300382#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
383
384#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
385#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
386
387#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
388#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
389#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
390#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
391#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
392#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
393#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
394#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
395#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
396#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
397
ymohanmabe4fc042013-08-27 23:40:56 +0300398/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800399#define CCK_FUSE_REG 0x8
400#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300401#define CCK_REG_DSI_PLL_FUSE 0x44
402#define CCK_REG_DSI_PLL_CONTROL 0x48
403#define DSI_PLL_VCO_EN (1 << 31)
404#define DSI_PLL_LDO_GATE (1 << 30)
405#define DSI_PLL_P1_POST_DIV_SHIFT 17
406#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
407#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
408#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
409#define DSI_PLL_MUX_MASK (3 << 9)
410#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
411#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
412#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
413#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
414#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
415#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
416#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
417#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
418#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
419#define DSI_PLL_LOCK (1 << 0)
420#define CCK_REG_DSI_PLL_DIVIDER 0x4c
421#define DSI_PLL_LFSR (1 << 31)
422#define DSI_PLL_FRACTION_EN (1 << 30)
423#define DSI_PLL_FRAC_COUNTER_SHIFT 27
424#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
425#define DSI_PLL_USYNC_CNT_SHIFT 18
426#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
427#define DSI_PLL_N1_DIV_SHIFT 16
428#define DSI_PLL_N1_DIV_MASK (3 << 16)
429#define DSI_PLL_M1_DIV_SHIFT 0
430#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
431
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300432/*
433 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200434 *
435 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200436 *
437 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700438 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300439#define DPIO_DEVFN 0
440#define DPIO_OPCODE_REG_WRITE 1
441#define DPIO_OPCODE_REG_READ 0
442
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200443#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700444#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
445#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
446#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700447#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700448
Daniel Vetter598fac62013-04-18 22:01:46 +0200449#define _DPIO_TX3_SWING_CTL4_A 0x690
450#define _DPIO_TX3_SWING_CTL4_B 0x2a90
Chon Ming Lee93d1f992013-10-30 10:05:19 +0800451#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX3_SWING_CTL4_A, \
Daniel Vetter598fac62013-04-18 22:01:46 +0200452 _DPIO_TX3_SWING_CTL4_B)
453
454/*
455 * Per pipe/PLL DPIO regs
456 */
Jesse Barnes57f350b2012-03-28 13:39:25 -0700457#define _DPIO_DIV_A 0x800c
458#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200459#define DPIO_POST_DIV_DAC 0
460#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
461#define DPIO_POST_DIV_LVDS1 2
462#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700463#define DPIO_K_SHIFT (24) /* 4 bits */
464#define DPIO_P1_SHIFT (21) /* 3 bits */
465#define DPIO_P2_SHIFT (16) /* 5 bits */
466#define DPIO_N_SHIFT (12) /* 4 bits */
467#define DPIO_ENABLE_CALIBRATION (1<<11)
468#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
469#define DPIO_M2DIV_MASK 0xff
470#define _DPIO_DIV_B 0x802c
471#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
472
473#define _DPIO_REFSFR_A 0x8014
474#define DPIO_REFSEL_OVERRIDE 27
475#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
476#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
477#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530478#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700479#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
480#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
481#define _DPIO_REFSFR_B 0x8034
482#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
483
484#define _DPIO_CORE_CLK_A 0x801c
485#define _DPIO_CORE_CLK_B 0x803c
486#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
487
Daniel Vetter598fac62013-04-18 22:01:46 +0200488#define _DPIO_IREF_CTL_A 0x8040
489#define _DPIO_IREF_CTL_B 0x8060
490#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
491
492#define DPIO_IREF_BCAST 0xc044
493#define _DPIO_IREF_A 0x8044
494#define _DPIO_IREF_B 0x8064
495#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
496
497#define _DPIO_PLL_CML_A 0x804c
498#define _DPIO_PLL_CML_B 0x806c
499#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
500
Ville Syrjälä4abb2c32013-06-14 14:02:53 +0300501#define _DPIO_LPF_COEFF_A 0x8048
502#define _DPIO_LPF_COEFF_B 0x8068
503#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700504
Daniel Vetter598fac62013-04-18 22:01:46 +0200505#define DPIO_CALIBRATION 0x80ac
506
Jesse Barnes57f350b2012-03-28 13:39:25 -0700507#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100508
Daniel Vetter598fac62013-04-18 22:01:46 +0200509/*
510 * Per DDI channel DPIO regs
511 */
512
513#define _DPIO_PCS_TX_0 0x8200
514#define _DPIO_PCS_TX_1 0x8400
515#define DPIO_PCS_TX_LANE2_RESET (1<<16)
516#define DPIO_PCS_TX_LANE1_RESET (1<<7)
517#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
518
519#define _DPIO_PCS_CLK_0 0x8204
520#define _DPIO_PCS_CLK_1 0x8404
521#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
522#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
523#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
524#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
525#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
526
527#define _DPIO_PCS_CTL_OVR1_A 0x8224
528#define _DPIO_PCS_CTL_OVR1_B 0x8424
529#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
530 _DPIO_PCS_CTL_OVR1_B)
531
532#define _DPIO_PCS_STAGGER0_A 0x822c
533#define _DPIO_PCS_STAGGER0_B 0x842c
534#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
535 _DPIO_PCS_STAGGER0_B)
536
537#define _DPIO_PCS_STAGGER1_A 0x8230
538#define _DPIO_PCS_STAGGER1_B 0x8430
539#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
540 _DPIO_PCS_STAGGER1_B)
541
542#define _DPIO_PCS_CLOCKBUF0_A 0x8238
543#define _DPIO_PCS_CLOCKBUF0_B 0x8438
544#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
545 _DPIO_PCS_CLOCKBUF0_B)
546
547#define _DPIO_PCS_CLOCKBUF8_A 0x825c
548#define _DPIO_PCS_CLOCKBUF8_B 0x845c
549#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
550 _DPIO_PCS_CLOCKBUF8_B)
551
552#define _DPIO_TX_SWING_CTL2_A 0x8288
553#define _DPIO_TX_SWING_CTL2_B 0x8488
554#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
555 _DPIO_TX_SWING_CTL2_B)
556
557#define _DPIO_TX_SWING_CTL3_A 0x828c
558#define _DPIO_TX_SWING_CTL3_B 0x848c
559#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
560 _DPIO_TX_SWING_CTL3_B)
561
562#define _DPIO_TX_SWING_CTL4_A 0x8290
563#define _DPIO_TX_SWING_CTL4_B 0x8490
564#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
565 _DPIO_TX_SWING_CTL4_B)
566
567#define _DPIO_TX_OCALINIT_0 0x8294
568#define _DPIO_TX_OCALINIT_1 0x8494
569#define DPIO_TX_OCALINIT_EN (1<<31)
570#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
571 _DPIO_TX_OCALINIT_1)
572
573#define _DPIO_TX_CTL_0 0x82ac
574#define _DPIO_TX_CTL_1 0x84ac
575#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
576
577#define _DPIO_TX_LANE_0 0x82b8
578#define _DPIO_TX_LANE_1 0x84b8
579#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
580
581#define _DPIO_DATA_CHANNEL1 0x8220
582#define _DPIO_DATA_CHANNEL2 0x8420
583#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
584
585#define _DPIO_PORT0_PCS0 0x0220
586#define _DPIO_PORT0_PCS1 0x0420
587#define _DPIO_PORT1_PCS2 0x2620
588#define _DPIO_PORT1_PCS3 0x2820
589#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
590#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
591#define DPIO_DATA_CHANNEL1 0x8220
592#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530593
Jesse Barnes585fb112008-07-29 11:54:06 -0700594/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800595 * Fence registers
596 */
597#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700598#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800599#define I830_FENCE_START_MASK 0x07f80000
600#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800601#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800602#define I830_FENCE_PITCH_SHIFT 4
603#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200604#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700605#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200606#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800607
608#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800609#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800610
611#define FENCE_REG_965_0 0x03000
612#define I965_FENCE_PITCH_SHIFT 2
613#define I965_FENCE_TILING_Y_SHIFT 1
614#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200615#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800616
Eric Anholt4e901fd2009-10-26 16:44:17 -0700617#define FENCE_REG_SANDYBRIDGE_0 0x100000
618#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300619#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700620
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100621/* control register for cpu gtt access */
622#define TILECTL 0x101000
623#define TILECTL_SWZCTL (1 << 0)
624#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
625#define TILECTL_BACKSNOOP_DIS (1 << 3)
626
Jesse Barnesde151cf2008-11-12 10:03:55 -0800627/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700628 * Instruction and interrupt control regs
629 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700630#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200631#define RENDER_RING_BASE 0x02000
632#define BSD_RING_BASE 0x04000
633#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700634#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100635#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200636#define RING_TAIL(base) ((base)+0x30)
637#define RING_HEAD(base) ((base)+0x34)
638#define RING_START(base) ((base)+0x38)
639#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000640#define RING_SYNC_0(base) ((base)+0x40)
641#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700642#define RING_SYNC_2(base) ((base)+0x48)
643#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
644#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
645#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
646#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
647#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
648#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
649#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
650#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
651#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
652#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
653#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
654#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700655#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000656#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200657#define RING_HWS_PGA(base) ((base)+0x80)
658#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100659#define ARB_MODE 0x04030
660#define ARB_MODE_SWIZZLE_SNB (1<<4)
661#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700662#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700663#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700664#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700665#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100666#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700667#define RING_FAULT_GTTSEL_MASK (1<<11)
668#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
669#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
670#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100671#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800672#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700673#define BSD_HWS_PGA_GEN7 (0x04180)
674#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700675#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200676#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000677#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000678#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700679#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700680#define TAIL_ADDR 0x001FFFF8
681#define HEAD_WRAP_COUNT 0xFFE00000
682#define HEAD_WRAP_ONE 0x00200000
683#define HEAD_ADDR 0x001FFFFC
684#define RING_NR_PAGES 0x001FF000
685#define RING_REPORT_MASK 0x00000006
686#define RING_REPORT_64K 0x00000002
687#define RING_REPORT_128K 0x00000004
688#define RING_NO_REPORT 0x00000000
689#define RING_VALID_MASK 0x00000001
690#define RING_VALID 0x00000001
691#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100692#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
693#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000694#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000695#if 0
696#define PRB0_TAIL 0x02030
697#define PRB0_HEAD 0x02034
698#define PRB0_START 0x02038
699#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700700#define PRB1_TAIL 0x02040 /* 915+ only */
701#define PRB1_HEAD 0x02044 /* 915+ only */
702#define PRB1_START 0x02048 /* 915+ only */
703#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000704#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700705#define IPEIR_I965 0x02064
706#define IPEHR_I965 0x02068
707#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700708#define GEN7_INSTDONE_1 0x0206c
709#define GEN7_SC_INSTDONE 0x07100
710#define GEN7_SAMPLER_INSTDONE 0x0e160
711#define GEN7_ROW_INSTDONE 0x0e164
712#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100713#define RING_IPEIR(base) ((base)+0x64)
714#define RING_IPEHR(base) ((base)+0x68)
715#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100716#define RING_INSTPS(base) ((base)+0x70)
717#define RING_DMA_FADD(base) ((base)+0x78)
718#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700719#define INSTPS 0x02070 /* 965+ only */
720#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700721#define ACTHD_I965 0x02074
722#define HWS_PGA 0x02080
723#define HWS_ADDRESS_MASK 0xfffff000
724#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700725#define PWRCTXA 0x2088 /* 965GM+ only */
726#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700727#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700728#define IPEHR 0x0208c
729#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700730#define NOPID 0x02094
731#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200732#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000733#define RING_BBSTATE(base) ((base)+0x110)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800734
Chris Wilsonf4068392010-10-27 20:36:41 +0100735#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700736#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300737#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300738#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100739#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300740#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100741#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300742#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100743#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200744#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300745#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200746#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100747
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300748#define FPGA_DBG 0x42300
749#define FPGA_DBG_RM_NOCLAIM (1<<31)
750
Chris Wilson0f3b6842013-01-15 12:05:55 +0000751#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700752/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100753#define DERRMR_PIPEA_SCANLINE (1<<0)
754#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
755#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
756#define DERRMR_PIPEA_VBLANK (1<<3)
757#define DERRMR_PIPEA_HBLANK (1<<5)
758#define DERRMR_PIPEB_SCANLINE (1<<8)
759#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
760#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
761#define DERRMR_PIPEB_VBLANK (1<<11)
762#define DERRMR_PIPEB_HBLANK (1<<13)
763/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
764#define DERRMR_PIPEC_SCANLINE (1<<14)
765#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
766#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
767#define DERRMR_PIPEC_VBLANK (1<<21)
768#define DERRMR_PIPEC_HBLANK (1<<22)
769
Chris Wilson0f3b6842013-01-15 12:05:55 +0000770
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700771/* GM45+ chicken bits -- debug workaround bits that may be required
772 * for various sorts of correct behavior. The top 16 bits of each are
773 * the enables for writing to the corresponding low bit.
774 */
775#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100776#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700777#define _3D_CHICKEN2 0x0208c
778/* Disables pipelining of read flushes past the SF-WIZ interface.
779 * Required on all Ironlake steppings according to the B-Spec, but the
780 * particular danger of not doing so is not specified.
781 */
782# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
783#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500784#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700785#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700786
Eric Anholt71cf39b2010-03-08 23:41:55 -0800787#define MI_MODE 0x0209c
788# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800789# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000790# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800791
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700792#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100793#define GEN6_GT_MODE_HI (1 << 9)
794#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700795
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000796#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700797#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100798#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000799#define GFX_RUN_LIST_ENABLE (1<<15)
800#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
801#define GFX_SURFACE_FAULT_ENABLE (1<<12)
802#define GFX_REPLAY_MODE (1<<11)
803#define GFX_PSMI_GRANULARITY (1<<10)
804#define GFX_PPGTT_ENABLE (1<<9)
805
Daniel Vettera7e806d2012-07-11 16:27:55 +0200806#define VLV_DISPLAY_BASE 0x180000
807
Jesse Barnes585fb112008-07-29 11:54:06 -0700808#define SCPD0 0x0209c /* 915+ only */
809#define IER 0x020a0
810#define IIR 0x020a4
811#define IMR 0x020a8
812#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200813#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700814#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200815#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
816#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
817#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
818#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
819#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700820#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200821#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700822#define EIR 0x020b0
823#define EMR 0x020b4
824#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700825#define GM45_ERROR_PAGE_TABLE (1<<5)
826#define GM45_ERROR_MEM_PRIV (1<<4)
827#define I915_ERROR_PAGE_TABLE (1<<4)
828#define GM45_ERROR_CP_PRIV (1<<3)
829#define I915_ERROR_MEMORY_REFRESH (1<<1)
830#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700831#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800832#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000833#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
834 will not assert AGPBUSY# and will only
835 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800836#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100837#define INSTPM_TLB_INVALIDATE (1<<9)
838#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700839#define ACTHD 0x020c8
840#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000841#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700842#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800843#define FW_BLC_SELF_EN_MASK (1<<31)
844#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
845#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800846#define MM_BURST_LENGTH 0x00700000
847#define MM_FIFO_WATERMARK 0x0001F000
848#define LM_BURST_LENGTH 0x00000700
849#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700850#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700851
852/* Make render/texture TLB fetches lower priorty than associated data
853 * fetches. This is not turned on by default
854 */
855#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
856
857/* Isoch request wait on GTT enable (Display A/B/C streams).
858 * Make isoch requests stall on the TLB update. May cause
859 * display underruns (test mode only)
860 */
861#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
862
863/* Block grant count for isoch requests when block count is
864 * set to a finite value.
865 */
866#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
867#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
868#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
869#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
870#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
871
872/* Enable render writes to complete in C2/C3/C4 power states.
873 * If this isn't enabled, render writes are prevented in low
874 * power states. That seems bad to me.
875 */
876#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
877
878/* This acknowledges an async flip immediately instead
879 * of waiting for 2TLB fetches.
880 */
881#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
882
883/* Enables non-sequential data reads through arbiter
884 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400885#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700886
887/* Disable FSB snooping of cacheable write cycles from binner/render
888 * command stream
889 */
890#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
891
892/* Arbiter time slice for non-isoch streams */
893#define MI_ARB_TIME_SLICE_MASK (7 << 5)
894#define MI_ARB_TIME_SLICE_1 (0 << 5)
895#define MI_ARB_TIME_SLICE_2 (1 << 5)
896#define MI_ARB_TIME_SLICE_4 (2 << 5)
897#define MI_ARB_TIME_SLICE_6 (3 << 5)
898#define MI_ARB_TIME_SLICE_8 (4 << 5)
899#define MI_ARB_TIME_SLICE_10 (5 << 5)
900#define MI_ARB_TIME_SLICE_14 (6 << 5)
901#define MI_ARB_TIME_SLICE_16 (7 << 5)
902
903/* Low priority grace period page size */
904#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
905#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
906
907/* Disable display A/B trickle feed */
908#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
909
910/* Set display plane priority */
911#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
912#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
913
Jesse Barnes585fb112008-07-29 11:54:06 -0700914#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200915#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700916#define CM0_IZ_OPT_DISABLE (1<<6)
917#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200918#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700919#define CM0_DEPTH_EVICT_DISABLE (1<<4)
920#define CM0_COLOR_EVICT_DISABLE (1<<3)
921#define CM0_DEPTH_WRITE_DISABLE (1<<1)
922#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000923#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700924#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800925#define GFX_FLSH_CNTL_GEN6 0x101008
926#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700927#define ECOSKPD 0x021d0
928#define ECO_GATING_CX_ONLY (1<<3)
929#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700930
Jesse Barnesfb046852012-03-28 13:39:26 -0700931#define CACHE_MODE_1 0x7004 /* IVB+ */
932#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
933
Jesse Barnes4efe0702011-01-18 11:25:41 -0800934#define GEN6_BLITTER_ECOSKPD 0x221d0
935#define GEN6_BLITTER_LOCK_SHIFT 16
936#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
937
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100938#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100939#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
940#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
941#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
942#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100943
Ben Widawskycc609d52013-05-28 19:22:29 -0700944/* On modern GEN architectures interrupt control consists of two sets
945 * of registers. The first set pertains to the ring generating the
946 * interrupt. The second control is for the functional block generating the
947 * interrupt. These are PM, GT, DE, etc.
948 *
949 * Luckily *knocks on wood* all the ring interrupt bits match up with the
950 * GT interrupt bits, so we don't need to duplicate the defines.
951 *
952 * These defines should cover us well from SNB->HSW with minor exceptions
953 * it can also work on ILK.
954 */
955#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
956#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
957#define GT_BLT_USER_INTERRUPT (1 << 22)
958#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
959#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700960#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -0700961#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
962#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
963#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
964#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
965#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
966#define GT_RENDER_USER_INTERRUPT (1 << 0)
967
Ben Widawsky12638c52013-05-28 19:22:31 -0700968#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
969#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
970
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700971#define GT_PARITY_ERROR(dev) \
972 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +0300973 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700974
Ben Widawskycc609d52013-05-28 19:22:29 -0700975/* These are all the "old" interrupts */
976#define ILK_BSD_USER_INTERRUPT (1<<5)
977#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
978#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
979#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
980#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
981#define I915_HWB_OOM_INTERRUPT (1<<13)
982#define I915_SYNC_STATUS_INTERRUPT (1<<12)
983#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
984#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
985#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
986#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
987#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
988#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
989#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
990#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
991#define I915_DEBUG_INTERRUPT (1<<2)
992#define I915_USER_INTERRUPT (1<<1)
993#define I915_ASLE_INTERRUPT (1<<0)
994#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100995
996#define GEN6_BSD_RNCID 0x12198
997
Ben Widawskya1e969e2012-04-14 18:41:32 -0700998#define GEN7_FF_THREAD_MODE 0x20a0
999#define GEN7_FF_SCHED_MASK 0x0077070
1000#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1001#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1002#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1003#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001004#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001005#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1006#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1007#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1008#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1009#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1010#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1011#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1012#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1013
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001014/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001015 * Framebuffer compression (915+ only)
1016 */
1017
1018#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1019#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1020#define FBC_CONTROL 0x03208
1021#define FBC_CTL_EN (1<<31)
1022#define FBC_CTL_PERIODIC (1<<30)
1023#define FBC_CTL_INTERVAL_SHIFT (16)
1024#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001025#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001026#define FBC_CTL_STRIDE_SHIFT (5)
1027#define FBC_CTL_FENCENO (1<<0)
1028#define FBC_COMMAND 0x0320c
1029#define FBC_CMD_COMPRESS (1<<0)
1030#define FBC_STATUS 0x03210
1031#define FBC_STAT_COMPRESSING (1<<31)
1032#define FBC_STAT_COMPRESSED (1<<30)
1033#define FBC_STAT_MODIFIED (1<<29)
1034#define FBC_STAT_CURRENT_LINE (1<<0)
1035#define FBC_CONTROL2 0x03214
1036#define FBC_CTL_FENCE_DBL (0<<4)
1037#define FBC_CTL_IDLE_IMM (0<<2)
1038#define FBC_CTL_IDLE_FULL (1<<2)
1039#define FBC_CTL_IDLE_LINE (2<<2)
1040#define FBC_CTL_IDLE_DEBUG (3<<2)
1041#define FBC_CTL_CPU_FENCE (1<<1)
1042#define FBC_CTL_PLANEA (0<<0)
1043#define FBC_CTL_PLANEB (1<<0)
1044#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -07001045#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001046
1047#define FBC_LL_SIZE (1536)
1048
Jesse Barnes74dff282009-09-14 15:39:40 -07001049/* Framebuffer compression for GM45+ */
1050#define DPFC_CB_BASE 0x3200
1051#define DPFC_CONTROL 0x3208
1052#define DPFC_CTL_EN (1<<31)
1053#define DPFC_CTL_PLANEA (0<<30)
1054#define DPFC_CTL_PLANEB (1<<30)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001055#define IVB_DPFC_CTL_PLANE_SHIFT (29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001056#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001057#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001058#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001059#define DPFC_SR_EN (1<<10)
1060#define DPFC_CTL_LIMIT_1X (0<<6)
1061#define DPFC_CTL_LIMIT_2X (1<<6)
1062#define DPFC_CTL_LIMIT_4X (2<<6)
1063#define DPFC_RECOMP_CTL 0x320c
1064#define DPFC_RECOMP_STALL_EN (1<<27)
1065#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1066#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1067#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1068#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1069#define DPFC_STATUS 0x3210
1070#define DPFC_INVAL_SEG_SHIFT (16)
1071#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1072#define DPFC_COMP_SEG_SHIFT (0)
1073#define DPFC_COMP_SEG_MASK (0x000003ff)
1074#define DPFC_STATUS2 0x3214
1075#define DPFC_FENCE_YOFF 0x3218
1076#define DPFC_CHICKEN 0x3224
1077#define DPFC_HT_MODIFY (1<<31)
1078
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001079/* Framebuffer compression for Ironlake */
1080#define ILK_DPFC_CB_BASE 0x43200
1081#define ILK_DPFC_CONTROL 0x43208
1082/* The bit 28-8 is reserved */
1083#define DPFC_RESERVED (0x1FFFFF00)
1084#define ILK_DPFC_RECOMP_CTL 0x4320c
1085#define ILK_DPFC_STATUS 0x43210
1086#define ILK_DPFC_FENCE_YOFF 0x43218
1087#define ILK_DPFC_CHICKEN 0x43224
1088#define ILK_FBC_RT_BASE 0x2128
1089#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001090#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001091
1092#define ILK_DISPLAY_CHICKEN1 0x42000
1093#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001094#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001095
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001096
Jesse Barnes585fb112008-07-29 11:54:06 -07001097/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001098 * Framebuffer compression for Sandybridge
1099 *
1100 * The following two registers are of type GTTMMADR
1101 */
1102#define SNB_DPFC_CTL_SA 0x100100
1103#define SNB_CPU_FENCE_ENABLE (1<<29)
1104#define DPFC_CPU_FENCE_OFFSET 0x100104
1105
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001106/* Framebuffer compression for Ivybridge */
1107#define IVB_FBC_RT_BASE 0x7020
1108
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001109#define IPS_CTL 0x43408
1110#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001111
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001112#define MSG_FBC_REND_STATE 0x50380
1113#define FBC_REND_NUKE (1<<2)
1114#define FBC_REND_CACHE_CLEAN (1<<1)
1115
Rodrigo Vivi28554162013-05-06 19:37:37 -03001116#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1117#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1118#define HSW_BYPASS_FBC_QUEUE (1<<22)
1119#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1120 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1121 _HSW_PIPE_SLICE_CHICKEN_1_B)
1122
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001123/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001124 * GPIO regs
1125 */
1126#define GPIOA 0x5010
1127#define GPIOB 0x5014
1128#define GPIOC 0x5018
1129#define GPIOD 0x501c
1130#define GPIOE 0x5020
1131#define GPIOF 0x5024
1132#define GPIOG 0x5028
1133#define GPIOH 0x502c
1134# define GPIO_CLOCK_DIR_MASK (1 << 0)
1135# define GPIO_CLOCK_DIR_IN (0 << 1)
1136# define GPIO_CLOCK_DIR_OUT (1 << 1)
1137# define GPIO_CLOCK_VAL_MASK (1 << 2)
1138# define GPIO_CLOCK_VAL_OUT (1 << 3)
1139# define GPIO_CLOCK_VAL_IN (1 << 4)
1140# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1141# define GPIO_DATA_DIR_MASK (1 << 8)
1142# define GPIO_DATA_DIR_IN (0 << 9)
1143# define GPIO_DATA_DIR_OUT (1 << 9)
1144# define GPIO_DATA_VAL_MASK (1 << 10)
1145# define GPIO_DATA_VAL_OUT (1 << 11)
1146# define GPIO_DATA_VAL_IN (1 << 12)
1147# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1148
Chris Wilsonf899fc62010-07-20 15:44:45 -07001149#define GMBUS0 0x5100 /* clock/port select */
1150#define GMBUS_RATE_100KHZ (0<<8)
1151#define GMBUS_RATE_50KHZ (1<<8)
1152#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1153#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1154#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1155#define GMBUS_PORT_DISABLED 0
1156#define GMBUS_PORT_SSC 1
1157#define GMBUS_PORT_VGADDC 2
1158#define GMBUS_PORT_PANEL 3
1159#define GMBUS_PORT_DPC 4 /* HDMIC */
1160#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001161#define GMBUS_PORT_DPD 6 /* HDMID */
1162#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001163#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001164#define GMBUS1 0x5104 /* command/status */
1165#define GMBUS_SW_CLR_INT (1<<31)
1166#define GMBUS_SW_RDY (1<<30)
1167#define GMBUS_ENT (1<<29) /* enable timeout */
1168#define GMBUS_CYCLE_NONE (0<<25)
1169#define GMBUS_CYCLE_WAIT (1<<25)
1170#define GMBUS_CYCLE_INDEX (2<<25)
1171#define GMBUS_CYCLE_STOP (4<<25)
1172#define GMBUS_BYTE_COUNT_SHIFT 16
1173#define GMBUS_SLAVE_INDEX_SHIFT 8
1174#define GMBUS_SLAVE_ADDR_SHIFT 1
1175#define GMBUS_SLAVE_READ (1<<0)
1176#define GMBUS_SLAVE_WRITE (0<<0)
1177#define GMBUS2 0x5108 /* status */
1178#define GMBUS_INUSE (1<<15)
1179#define GMBUS_HW_WAIT_PHASE (1<<14)
1180#define GMBUS_STALL_TIMEOUT (1<<13)
1181#define GMBUS_INT (1<<12)
1182#define GMBUS_HW_RDY (1<<11)
1183#define GMBUS_SATOER (1<<10)
1184#define GMBUS_ACTIVE (1<<9)
1185#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1186#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1187#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1188#define GMBUS_NAK_EN (1<<3)
1189#define GMBUS_IDLE_EN (1<<2)
1190#define GMBUS_HW_WAIT_EN (1<<1)
1191#define GMBUS_HW_RDY_EN (1<<0)
1192#define GMBUS5 0x5120 /* byte index */
1193#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001194
Jesse Barnes585fb112008-07-29 11:54:06 -07001195/*
1196 * Clock control & power management
1197 */
1198
1199#define VGA0 0x6000
1200#define VGA1 0x6004
1201#define VGA_PD 0x6010
1202#define VGA0_PD_P2_DIV_4 (1 << 7)
1203#define VGA0_PD_P1_DIV_2 (1 << 5)
1204#define VGA0_PD_P1_SHIFT 0
1205#define VGA0_PD_P1_MASK (0x1f << 0)
1206#define VGA1_PD_P2_DIV_4 (1 << 15)
1207#define VGA1_PD_P1_DIV_2 (1 << 13)
1208#define VGA1_PD_P1_SHIFT 8
1209#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001210#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1211#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001212#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001213#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001214#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1215#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001216#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001217#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001218#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001219#define DPLL_VGA_MODE_DIS (1 << 28)
1220#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1221#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1222#define DPLL_MODE_MASK (3 << 26)
1223#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1224#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1225#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1226#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1227#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1228#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001229#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001230#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001231#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001232#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001233#define DPLL_PORTC_READY_MASK (0xf << 4)
1234#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001235
Jesse Barnes585fb112008-07-29 11:54:06 -07001236#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1237/*
1238 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1239 * this field (only one bit may be set).
1240 */
1241#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1242#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001243#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001244/* i830, required in DVO non-gang */
1245#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1246#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1247#define PLL_REF_INPUT_DREFCLK (0 << 13)
1248#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1249#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1250#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1251#define PLL_REF_INPUT_MASK (3 << 13)
1252#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001253/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001254# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1255# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1256# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1257# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1258# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1259
Jesse Barnes585fb112008-07-29 11:54:06 -07001260/*
1261 * Parallel to Serial Load Pulse phase selection.
1262 * Selects the phase for the 10X DPLL clock for the PCIe
1263 * digital display port. The range is 4 to 13; 10 or more
1264 * is just a flip delay. The default is 6
1265 */
1266#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1267#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1268/*
1269 * SDVO multiplier for 945G/GM. Not used on 965.
1270 */
1271#define SDVO_MULTIPLIER_MASK 0x000000ff
1272#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1273#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001274#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001275/*
1276 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1277 *
1278 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1279 */
1280#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1281#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1282/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1283#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1284#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1285/*
1286 * SDVO/UDI pixel multiplier.
1287 *
1288 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1289 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1290 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1291 * dummy bytes in the datastream at an increased clock rate, with both sides of
1292 * the link knowing how many bytes are fill.
1293 *
1294 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1295 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1296 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1297 * through an SDVO command.
1298 *
1299 * This register field has values of multiplication factor minus 1, with
1300 * a maximum multiplier of 5 for SDVO.
1301 */
1302#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1303#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1304/*
1305 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1306 * This best be set to the default value (3) or the CRT won't work. No,
1307 * I don't entirely understand what this does...
1308 */
1309#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1310#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001311#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001313
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001314#define _FPA0 0x06040
1315#define _FPA1 0x06044
1316#define _FPB0 0x06048
1317#define _FPB1 0x0604c
1318#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1319#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001320#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001321#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001322#define FP_N_DIV_SHIFT 16
1323#define FP_M1_DIV_MASK 0x00003f00
1324#define FP_M1_DIV_SHIFT 8
1325#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001326#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001327#define FP_M2_DIV_SHIFT 0
1328#define DPLL_TEST 0x606c
1329#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1330#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1331#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1332#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1333#define DPLLB_TEST_N_BYPASS (1 << 19)
1334#define DPLLB_TEST_M_BYPASS (1 << 18)
1335#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1336#define DPLLA_TEST_N_BYPASS (1 << 3)
1337#define DPLLA_TEST_M_BYPASS (1 << 2)
1338#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1339#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001340#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001341#define DSTATE_PLL_D3_OFF (1<<3)
1342#define DSTATE_GFX_CLOCK_GATING (1<<1)
1343#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03001344#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001345# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1346# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1347# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1348# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1349# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1350# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1351# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1352# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1353# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1354# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1355# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1356# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1357# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1358# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1359# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1360# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1361# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1362# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1363# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1364# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1365# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1366# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1367# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1368# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1369# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1370# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1371# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1372# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1373/**
1374 * This bit must be set on the 830 to prevent hangs when turning off the
1375 * overlay scaler.
1376 */
1377# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1378# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1379# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1380# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1381# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1382
1383#define RENCLK_GATE_D1 0x6204
1384# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1385# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1386# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1387# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1388# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1389# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1390# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1391# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1392# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1393/** This bit must be unset on 855,865 */
1394# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1395# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1396# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1397# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1398/** This bit must be set on 855,865. */
1399# define SV_CLOCK_GATE_DISABLE (1 << 0)
1400# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1401# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1402# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1403# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1404# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1405# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1406# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1407# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1408# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1409# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1410# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1411# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1412# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1413# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1414# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1415# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1416# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1417
1418# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1419/** This bit must always be set on 965G/965GM */
1420# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1421# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1422# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1423# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1424# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1425# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1426/** This bit must always be set on 965G */
1427# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1428# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1429# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1430# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1431# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1432# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1433# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1434# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1435# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1436# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1437# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1438# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1439# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1440# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1441# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1442# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1443# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1444# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1445# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1446
1447#define RENCLK_GATE_D2 0x6208
1448#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1449#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1450#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1451#define RAMCLK_GATE_D 0x6210 /* CRL only */
1452#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001453
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001454#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001455#define FW_CSPWRDWNEN (1<<15)
1456
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001457#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1458
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001459#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1460#define CDCLK_FREQ_SHIFT 4
1461#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1462#define CZCLK_FREQ_MASK 0xf
1463#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1464
Jesse Barnes585fb112008-07-29 11:54:06 -07001465/*
1466 * Palette regs
1467 */
1468
Ville Syrjälä4b059982013-01-24 15:29:47 +02001469#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1470#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001471#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001472
Eric Anholt673a3942008-07-30 12:06:12 -07001473/* MCH MMIO space */
1474
1475/*
1476 * MCHBAR mirror.
1477 *
1478 * This mirrors the MCHBAR MMIO space whose location is determined by
1479 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1480 * every way. It is not accessible from the CP register read instructions.
1481 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001482 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1483 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001484 */
1485#define MCHBAR_MIRROR_BASE 0x10000
1486
Yuanhan Liu13982612010-12-15 15:42:31 +08001487#define MCHBAR_MIRROR_BASE_SNB 0x140000
1488
Chris Wilson3ebecd02013-04-12 19:10:13 +01001489/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001490#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001491
Eric Anholt673a3942008-07-30 12:06:12 -07001492/** 915-945 and GM965 MCH register controlling DRAM channel access */
1493#define DCC 0x10200
1494#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1495#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1496#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1497#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1498#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001499#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001500
Li Peng95534262010-05-18 18:58:44 +08001501/** Pineview MCH register contains DDR3 setting */
1502#define CSHRDDR3CTL 0x101a8
1503#define CSHRDDR3CTL_DDR3 (1 << 2)
1504
Eric Anholt673a3942008-07-30 12:06:12 -07001505/** 965 MCH register controlling DRAM channel configuration */
1506#define C0DRB3 0x10206
1507#define C1DRB3 0x10606
1508
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001509/** snb MCH registers for reading the DRAM channel configuration */
1510#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1511#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1512#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1513#define MAD_DIMM_ECC_MASK (0x3 << 24)
1514#define MAD_DIMM_ECC_OFF (0x0 << 24)
1515#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1516#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1517#define MAD_DIMM_ECC_ON (0x3 << 24)
1518#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1519#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1520#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1521#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1522#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1523#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1524#define MAD_DIMM_A_SELECT (0x1 << 16)
1525/* DIMM sizes are in multiples of 256mb. */
1526#define MAD_DIMM_B_SIZE_SHIFT 8
1527#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1528#define MAD_DIMM_A_SIZE_SHIFT 0
1529#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1530
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001531/** snb MCH registers for priority tuning */
1532#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1533#define MCH_SSKPD_WM0_MASK 0x3f
1534#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001535
Jesse Barnesec013e72013-08-20 10:29:23 +01001536#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1537
Keith Packardb11248d2009-06-11 22:28:56 -07001538/* Clocking configuration register */
1539#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001540#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001541#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1542#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1543#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1544#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1545#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001546/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001547#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001548#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001549#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001550#define CLKCFG_MEM_533 (1 << 4)
1551#define CLKCFG_MEM_667 (2 << 4)
1552#define CLKCFG_MEM_800 (3 << 4)
1553#define CLKCFG_MEM_MASK (7 << 4)
1554
Jesse Barnesea056c12010-09-10 10:02:13 -07001555#define TSC1 0x11001
1556#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001557#define TR1 0x11006
1558#define TSFS 0x11020
1559#define TSFS_SLOPE_MASK 0x0000ff00
1560#define TSFS_SLOPE_SHIFT 8
1561#define TSFS_INTR_MASK 0x000000ff
1562
Jesse Barnesf97108d2010-01-29 11:27:07 -08001563#define CRSTANDVID 0x11100
1564#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1565#define PXVFREQ_PX_MASK 0x7f000000
1566#define PXVFREQ_PX_SHIFT 24
1567#define VIDFREQ_BASE 0x11110
1568#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1569#define VIDFREQ2 0x11114
1570#define VIDFREQ3 0x11118
1571#define VIDFREQ4 0x1111c
1572#define VIDFREQ_P0_MASK 0x1f000000
1573#define VIDFREQ_P0_SHIFT 24
1574#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1575#define VIDFREQ_P0_CSCLK_SHIFT 20
1576#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1577#define VIDFREQ_P0_CRCLK_SHIFT 16
1578#define VIDFREQ_P1_MASK 0x00001f00
1579#define VIDFREQ_P1_SHIFT 8
1580#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1581#define VIDFREQ_P1_CSCLK_SHIFT 4
1582#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1583#define INTTOEXT_BASE_ILK 0x11300
1584#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1585#define INTTOEXT_MAP3_SHIFT 24
1586#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1587#define INTTOEXT_MAP2_SHIFT 16
1588#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1589#define INTTOEXT_MAP1_SHIFT 8
1590#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1591#define INTTOEXT_MAP0_SHIFT 0
1592#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1593#define MEMSWCTL 0x11170 /* Ironlake only */
1594#define MEMCTL_CMD_MASK 0xe000
1595#define MEMCTL_CMD_SHIFT 13
1596#define MEMCTL_CMD_RCLK_OFF 0
1597#define MEMCTL_CMD_RCLK_ON 1
1598#define MEMCTL_CMD_CHFREQ 2
1599#define MEMCTL_CMD_CHVID 3
1600#define MEMCTL_CMD_VMMOFF 4
1601#define MEMCTL_CMD_VMMON 5
1602#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1603 when command complete */
1604#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1605#define MEMCTL_FREQ_SHIFT 8
1606#define MEMCTL_SFCAVM (1<<7)
1607#define MEMCTL_TGT_VID_MASK 0x007f
1608#define MEMIHYST 0x1117c
1609#define MEMINTREN 0x11180 /* 16 bits */
1610#define MEMINT_RSEXIT_EN (1<<8)
1611#define MEMINT_CX_SUPR_EN (1<<7)
1612#define MEMINT_CONT_BUSY_EN (1<<6)
1613#define MEMINT_AVG_BUSY_EN (1<<5)
1614#define MEMINT_EVAL_CHG_EN (1<<4)
1615#define MEMINT_MON_IDLE_EN (1<<3)
1616#define MEMINT_UP_EVAL_EN (1<<2)
1617#define MEMINT_DOWN_EVAL_EN (1<<1)
1618#define MEMINT_SW_CMD_EN (1<<0)
1619#define MEMINTRSTR 0x11182 /* 16 bits */
1620#define MEM_RSEXIT_MASK 0xc000
1621#define MEM_RSEXIT_SHIFT 14
1622#define MEM_CONT_BUSY_MASK 0x3000
1623#define MEM_CONT_BUSY_SHIFT 12
1624#define MEM_AVG_BUSY_MASK 0x0c00
1625#define MEM_AVG_BUSY_SHIFT 10
1626#define MEM_EVAL_CHG_MASK 0x0300
1627#define MEM_EVAL_BUSY_SHIFT 8
1628#define MEM_MON_IDLE_MASK 0x00c0
1629#define MEM_MON_IDLE_SHIFT 6
1630#define MEM_UP_EVAL_MASK 0x0030
1631#define MEM_UP_EVAL_SHIFT 4
1632#define MEM_DOWN_EVAL_MASK 0x000c
1633#define MEM_DOWN_EVAL_SHIFT 2
1634#define MEM_SW_CMD_MASK 0x0003
1635#define MEM_INT_STEER_GFX 0
1636#define MEM_INT_STEER_CMR 1
1637#define MEM_INT_STEER_SMI 2
1638#define MEM_INT_STEER_SCI 3
1639#define MEMINTRSTS 0x11184
1640#define MEMINT_RSEXIT (1<<7)
1641#define MEMINT_CONT_BUSY (1<<6)
1642#define MEMINT_AVG_BUSY (1<<5)
1643#define MEMINT_EVAL_CHG (1<<4)
1644#define MEMINT_MON_IDLE (1<<3)
1645#define MEMINT_UP_EVAL (1<<2)
1646#define MEMINT_DOWN_EVAL (1<<1)
1647#define MEMINT_SW_CMD (1<<0)
1648#define MEMMODECTL 0x11190
1649#define MEMMODE_BOOST_EN (1<<31)
1650#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1651#define MEMMODE_BOOST_FREQ_SHIFT 24
1652#define MEMMODE_IDLE_MODE_MASK 0x00030000
1653#define MEMMODE_IDLE_MODE_SHIFT 16
1654#define MEMMODE_IDLE_MODE_EVAL 0
1655#define MEMMODE_IDLE_MODE_CONT 1
1656#define MEMMODE_HWIDLE_EN (1<<15)
1657#define MEMMODE_SWMODE_EN (1<<14)
1658#define MEMMODE_RCLK_GATE (1<<13)
1659#define MEMMODE_HW_UPDATE (1<<12)
1660#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1661#define MEMMODE_FSTART_SHIFT 8
1662#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1663#define MEMMODE_FMAX_SHIFT 4
1664#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1665#define RCBMAXAVG 0x1119c
1666#define MEMSWCTL2 0x1119e /* Cantiga only */
1667#define SWMEMCMD_RENDER_OFF (0 << 13)
1668#define SWMEMCMD_RENDER_ON (1 << 13)
1669#define SWMEMCMD_SWFREQ (2 << 13)
1670#define SWMEMCMD_TARVID (3 << 13)
1671#define SWMEMCMD_VRM_OFF (4 << 13)
1672#define SWMEMCMD_VRM_ON (5 << 13)
1673#define CMDSTS (1<<12)
1674#define SFCAVM (1<<11)
1675#define SWFREQ_MASK 0x0380 /* P0-7 */
1676#define SWFREQ_SHIFT 7
1677#define TARVID_MASK 0x001f
1678#define MEMSTAT_CTG 0x111a0
1679#define RCBMINAVG 0x111a0
1680#define RCUPEI 0x111b0
1681#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001682#define RSTDBYCTL 0x111b8
1683#define RS1EN (1<<31)
1684#define RS2EN (1<<30)
1685#define RS3EN (1<<29)
1686#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1687#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1688#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1689#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1690#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1691#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1692#define RSX_STATUS_MASK (7<<20)
1693#define RSX_STATUS_ON (0<<20)
1694#define RSX_STATUS_RC1 (1<<20)
1695#define RSX_STATUS_RC1E (2<<20)
1696#define RSX_STATUS_RS1 (3<<20)
1697#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1698#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1699#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1700#define RSX_STATUS_RSVD2 (7<<20)
1701#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1702#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1703#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1704#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1705#define RS1CONTSAV_MASK (3<<14)
1706#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1707#define RS1CONTSAV_RSVD (1<<14)
1708#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1709#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1710#define NORMSLEXLAT_MASK (3<<12)
1711#define SLOW_RS123 (0<<12)
1712#define SLOW_RS23 (1<<12)
1713#define SLOW_RS3 (2<<12)
1714#define NORMAL_RS123 (3<<12)
1715#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1716#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1717#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1718#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1719#define RS_CSTATE_MASK (3<<4)
1720#define RS_CSTATE_C367_RS1 (0<<4)
1721#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1722#define RS_CSTATE_RSVD (2<<4)
1723#define RS_CSTATE_C367_RS2 (3<<4)
1724#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1725#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001726#define VIDCTL 0x111c0
1727#define VIDSTS 0x111c8
1728#define VIDSTART 0x111cc /* 8 bits */
1729#define MEMSTAT_ILK 0x111f8
1730#define MEMSTAT_VID_MASK 0x7f00
1731#define MEMSTAT_VID_SHIFT 8
1732#define MEMSTAT_PSTATE_MASK 0x00f8
1733#define MEMSTAT_PSTATE_SHIFT 3
1734#define MEMSTAT_MON_ACTV (1<<2)
1735#define MEMSTAT_SRC_CTL_MASK 0x0003
1736#define MEMSTAT_SRC_CTL_CORE 0
1737#define MEMSTAT_SRC_CTL_TRB 1
1738#define MEMSTAT_SRC_CTL_THM 2
1739#define MEMSTAT_SRC_CTL_STDBY 3
1740#define RCPREVBSYTUPAVG 0x113b8
1741#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001742#define PMMISC 0x11214
1743#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001744#define SDEW 0x1124c
1745#define CSIEW0 0x11250
1746#define CSIEW1 0x11254
1747#define CSIEW2 0x11258
1748#define PEW 0x1125c
1749#define DEW 0x11270
1750#define MCHAFE 0x112c0
1751#define CSIEC 0x112e0
1752#define DMIEC 0x112e4
1753#define DDREC 0x112e8
1754#define PEG0EC 0x112ec
1755#define PEG1EC 0x112f0
1756#define GFXEC 0x112f4
1757#define RPPREVBSYTUPAVG 0x113b8
1758#define RPPREVBSYTDNAVG 0x113bc
1759#define ECR 0x11600
1760#define ECR_GPFE (1<<31)
1761#define ECR_IMONE (1<<30)
1762#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1763#define OGW0 0x11608
1764#define OGW1 0x1160c
1765#define EG0 0x11610
1766#define EG1 0x11614
1767#define EG2 0x11618
1768#define EG3 0x1161c
1769#define EG4 0x11620
1770#define EG5 0x11624
1771#define EG6 0x11628
1772#define EG7 0x1162c
1773#define PXW 0x11664
1774#define PXWL 0x11680
1775#define LCFUSE02 0x116c0
1776#define LCFUSE_HIV_MASK 0x000000ff
1777#define CSIPLL0 0x12c10
1778#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001779#define PEG_BAND_GAP_DATA 0x14d68
1780
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001781#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1782#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1783#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1784
Ben Widawsky153b4b952013-10-22 22:05:09 -07001785#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1786#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1787#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001788
Jesse Barnes585fb112008-07-29 11:54:06 -07001789/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001790 * Logical Context regs
1791 */
1792#define CCID 0x2180
1793#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001794/*
1795 * Notes on SNB/IVB/VLV context size:
1796 * - Power context is saved elsewhere (LLC or stolen)
1797 * - Ring/execlist context is saved on SNB, not on IVB
1798 * - Extended context size already includes render context size
1799 * - We always need to follow the extended context size.
1800 * SNB BSpec has comments indicating that we should use the
1801 * render context size instead if execlists are disabled, but
1802 * based on empirical testing that's just nonsense.
1803 * - Pipelined/VF state is saved on SNB/IVB respectively
1804 * - GT1 size just indicates how much of render context
1805 * doesn't need saving on GT1
1806 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001807#define CXT_SIZE 0x21a0
1808#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1809#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1810#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1811#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1812#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001813#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001814 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1815 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001816#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001817#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1818#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001819#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1820#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1821#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1822#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001823#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001824 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001825/* Haswell does have the CXT_SIZE register however it does not appear to be
1826 * valid. Now, docs explain in dwords what is in the context object. The full
1827 * size is 70720 bytes, however, the power context and execlist context will
1828 * never be saved (power context is stored elsewhere, and execlists don't work
1829 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1830 */
1831#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001832/* Same as Haswell, but 72064 bytes now. */
1833#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1834
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001835
Jesse Barnese454a052013-09-26 17:55:58 -07001836#define VLV_CLK_CTL2 0x101104
1837#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1838
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001839/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001840 * Overlay regs
1841 */
1842
1843#define OVADD 0x30000
1844#define DOVSTA 0x30008
1845#define OC_BUF (0x3<<20)
1846#define OGAMC5 0x30010
1847#define OGAMC4 0x30014
1848#define OGAMC3 0x30018
1849#define OGAMC2 0x3001c
1850#define OGAMC1 0x30020
1851#define OGAMC0 0x30024
1852
1853/*
1854 * Display engine regs
1855 */
1856
Shuang He8bf1e9f2013-10-15 18:55:27 +01001857/* Pipe A CRC regs */
1858#define _PIPE_CRC_CTL_A (dev_priv->info->display_mmio_offset + 0x60050)
1859#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001860/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001861#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1862#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1863#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001864/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001865#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1866#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1867#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1868/* embedded DP port on the north display block, reserved on ivb */
1869#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1870#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02001871/* vlv source selection */
1872#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1873#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1874#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1875/* with DP port the pipe source is invalid */
1876#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1877#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1878#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1879/* gen3+ source selection */
1880#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1881#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1882#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1883/* with DP/TV port the pipe source is invalid */
1884#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1885#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1886#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1887#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1888#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1889/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02001890#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001891
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001892#define _PIPE_CRC_RES_1_A_IVB 0x60064
1893#define _PIPE_CRC_RES_2_A_IVB 0x60068
1894#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1895#define _PIPE_CRC_RES_4_A_IVB 0x60070
1896#define _PIPE_CRC_RES_5_A_IVB 0x60074
1897
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001898#define _PIPE_CRC_RES_RED_A (dev_priv->info->display_mmio_offset + 0x60060)
1899#define _PIPE_CRC_RES_GREEN_A (dev_priv->info->display_mmio_offset + 0x60064)
1900#define _PIPE_CRC_RES_BLUE_A (dev_priv->info->display_mmio_offset + 0x60068)
1901#define _PIPE_CRC_RES_RES1_A_I915 (dev_priv->info->display_mmio_offset + 0x6006c)
1902#define _PIPE_CRC_RES_RES2_A_G4X (dev_priv->info->display_mmio_offset + 0x60080)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001903
1904/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001905#define _PIPE_CRC_RES_1_B_IVB 0x61064
1906#define _PIPE_CRC_RES_2_B_IVB 0x61068
1907#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1908#define _PIPE_CRC_RES_4_B_IVB 0x61070
1909#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01001910
Daniel Vetterb073aea2013-10-16 22:55:57 +02001911#define PIPE_CRC_CTL(pipe) _PIPE_INC(pipe, _PIPE_CRC_CTL_A, 0x01000)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001912#define PIPE_CRC_RES_1_IVB(pipe) \
1913 _PIPE(pipe, _PIPE_CRC_RES_1_A_IVB, _PIPE_CRC_RES_1_B_IVB)
1914#define PIPE_CRC_RES_2_IVB(pipe) \
1915 _PIPE(pipe, _PIPE_CRC_RES_2_A_IVB, _PIPE_CRC_RES_2_B_IVB)
1916#define PIPE_CRC_RES_3_IVB(pipe) \
1917 _PIPE(pipe, _PIPE_CRC_RES_3_A_IVB, _PIPE_CRC_RES_3_B_IVB)
1918#define PIPE_CRC_RES_4_IVB(pipe) \
1919 _PIPE(pipe, _PIPE_CRC_RES_4_A_IVB, _PIPE_CRC_RES_4_B_IVB)
1920#define PIPE_CRC_RES_5_IVB(pipe) \
1921 _PIPE(pipe, _PIPE_CRC_RES_5_A_IVB, _PIPE_CRC_RES_5_B_IVB)
1922
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001923#define PIPE_CRC_RES_RED(pipe) \
1924 _PIPE_INC(pipe, _PIPE_CRC_RES_RED_A, 0x01000)
1925#define PIPE_CRC_RES_GREEN(pipe) \
1926 _PIPE_INC(pipe, _PIPE_CRC_RES_GREEN_A, 0x01000)
1927#define PIPE_CRC_RES_BLUE(pipe) \
1928 _PIPE_INC(pipe, _PIPE_CRC_RES_BLUE_A, 0x01000)
1929#define PIPE_CRC_RES_RES1_I915(pipe) \
1930 _PIPE_INC(pipe, _PIPE_CRC_RES_RES1_A_I915, 0x01000)
1931#define PIPE_CRC_RES_RES2_G4X(pipe) \
1932 _PIPE_INC(pipe, _PIPE_CRC_RES_RES2_A_G4X, 0x01000)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001933
Jesse Barnes585fb112008-07-29 11:54:06 -07001934/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001935#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1936#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1937#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1938#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1939#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1940#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1941#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1942#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1943#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001944
1945/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001946#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1947#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1948#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1949#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1950#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1951#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1952#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1953#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1954#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001955
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001956#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1957#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1958#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1959#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1960#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1961#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001962#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001963#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001964
Ben Widawskyed8546a2013-11-04 22:45:05 -08001965/* HSW+ eDP PSR registers */
1966#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07001967#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001968#define EDP_PSR_ENABLE (1<<31)
1969#define EDP_PSR_LINK_DISABLE (0<<27)
1970#define EDP_PSR_LINK_STANDBY (1<<27)
1971#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1972#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1973#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1974#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1975#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1976#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1977#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1978#define EDP_PSR_TP1_TP2_SEL (0<<11)
1979#define EDP_PSR_TP1_TP3_SEL (1<<11)
1980#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1981#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1982#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1983#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1984#define EDP_PSR_TP1_TIME_500us (0<<4)
1985#define EDP_PSR_TP1_TIME_100us (1<<4)
1986#define EDP_PSR_TP1_TIME_2500us (2<<4)
1987#define EDP_PSR_TP1_TIME_0us (3<<4)
1988#define EDP_PSR_IDLE_FRAME_SHIFT 0
1989
Ben Widawsky18b59922013-09-20 09:35:30 -07001990#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
1991#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001992#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07001993#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001994#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07001995#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
1996#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
1997#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001998
Ben Widawsky18b59922013-09-20 09:35:30 -07001999#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002000#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002001#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2002#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2003#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2004#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2005#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2006#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2007#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2008#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2009#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2010#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2011#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2012#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2013#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2014#define EDP_PSR_STATUS_COUNT_SHIFT 16
2015#define EDP_PSR_STATUS_COUNT_MASK 0xf
2016#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2017#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2018#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2019#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2020#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2021#define EDP_PSR_STATUS_IDLE_MASK 0xf
2022
Ben Widawsky18b59922013-09-20 09:35:30 -07002023#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002024#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002025
Ben Widawsky18b59922013-09-20 09:35:30 -07002026#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002027#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2028#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2029#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2030
Jesse Barnes585fb112008-07-29 11:54:06 -07002031/* VGA port control */
2032#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002033#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002034#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002035
Jesse Barnes585fb112008-07-29 11:54:06 -07002036#define ADPA_DAC_ENABLE (1<<31)
2037#define ADPA_DAC_DISABLE 0
2038#define ADPA_PIPE_SELECT_MASK (1<<30)
2039#define ADPA_PIPE_A_SELECT 0
2040#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002041#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002042/* CPT uses bits 29:30 for pch transcoder select */
2043#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2044#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2045#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2046#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2047#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2048#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2049#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2050#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2051#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2052#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2053#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2054#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2055#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2056#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2057#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2058#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2059#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2060#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2061#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002062#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2063#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002064#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002065#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002066#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002067#define ADPA_HSYNC_CNTL_ENABLE 0
2068#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2069#define ADPA_VSYNC_ACTIVE_LOW 0
2070#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2071#define ADPA_HSYNC_ACTIVE_LOW 0
2072#define ADPA_DPMS_MASK (~(3<<10))
2073#define ADPA_DPMS_ON (0<<10)
2074#define ADPA_DPMS_SUSPEND (1<<10)
2075#define ADPA_DPMS_STANDBY (2<<10)
2076#define ADPA_DPMS_OFF (3<<10)
2077
Chris Wilson939fe4d2010-10-09 10:33:26 +01002078
Jesse Barnes585fb112008-07-29 11:54:06 -07002079/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02002080#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002081#define PORTB_HOTPLUG_INT_EN (1 << 29)
2082#define PORTC_HOTPLUG_INT_EN (1 << 28)
2083#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002084#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2085#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2086#define TV_HOTPLUG_INT_EN (1 << 18)
2087#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002088#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2089 PORTC_HOTPLUG_INT_EN | \
2090 PORTD_HOTPLUG_INT_EN | \
2091 SDVOC_HOTPLUG_INT_EN | \
2092 SDVOB_HOTPLUG_INT_EN | \
2093 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002094#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002095#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2096/* must use period 64 on GM45 according to docs */
2097#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2098#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2099#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2100#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2101#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2102#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2103#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2104#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2105#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2106#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2107#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2108#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002109
Ville Syrjälä67d62c52013-01-24 15:29:44 +02002110#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002111/*
2112 * HDMI/DP bits are gen4+
2113 *
2114 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2115 * Please check the detailed lore in the commit message for for experimental
2116 * evidence.
2117 */
2118#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002119#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002120#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
Daniel Vetter26739f12013-02-07 12:42:32 +01002121#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2122#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2123#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002124/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002125#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2126#define TV_HOTPLUG_INT_STATUS (1 << 10)
2127#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2128#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2129#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2130#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01002131/* SDVO is different across gen3/4 */
2132#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2133#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002134/*
2135 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2136 * since reality corrobates that they're the same as on gen3. But keep these
2137 * bits here (and the comment!) to help any other lost wanderers back onto the
2138 * right tracks.
2139 */
Chris Wilson084b6122012-05-11 18:01:33 +01002140#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2141#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2142#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2143#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002144#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2145 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2146 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2147 PORTB_HOTPLUG_INT_STATUS | \
2148 PORTC_HOTPLUG_INT_STATUS | \
2149 PORTD_HOTPLUG_INT_STATUS)
2150
Egbert Eiche5868a32013-02-28 04:17:12 -05002151#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2152 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2153 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2154 PORTB_HOTPLUG_INT_STATUS | \
2155 PORTC_HOTPLUG_INT_STATUS | \
2156 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002157
Paulo Zanonic20cd312013-02-19 16:21:45 -03002158/* SDVO and HDMI port control.
2159 * The same register may be used for SDVO or HDMI */
2160#define GEN3_SDVOB 0x61140
2161#define GEN3_SDVOC 0x61160
2162#define GEN4_HDMIB GEN3_SDVOB
2163#define GEN4_HDMIC GEN3_SDVOC
2164#define PCH_SDVOB 0xe1140
2165#define PCH_HDMIB PCH_SDVOB
2166#define PCH_HDMIC 0xe1150
2167#define PCH_HDMID 0xe1160
2168
Daniel Vetter84093602013-11-01 10:50:21 +01002169#define PORT_DFT_I9XX 0x61150
2170#define DC_BALANCE_RESET (1 << 25)
2171#define PORT_DFT2_G4X 0x61154
2172#define DC_BALANCE_RESET_VLV (1 << 31)
2173#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2174#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2175#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2176
Paulo Zanonic20cd312013-02-19 16:21:45 -03002177/* Gen 3 SDVO bits: */
2178#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002179#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2180#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002181#define SDVO_PIPE_B_SELECT (1 << 30)
2182#define SDVO_STALL_SELECT (1 << 29)
2183#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002184/**
2185 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002186 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002187 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2188 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002189#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002190#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002191#define SDVO_PHASE_SELECT_MASK (15 << 19)
2192#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2193#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2194#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2195#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2196#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2197#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002198/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002199#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2200 SDVO_INTERRUPT_ENABLE)
2201#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2202
2203/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002204#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002205#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002206#define SDVO_ENCODING_SDVO (0 << 10)
2207#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002208#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2209#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002210#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002211#define SDVO_AUDIO_ENABLE (1 << 6)
2212/* VSYNC/HSYNC bits new with 965, default is to be set */
2213#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2214#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2215
2216/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002217#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002218#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2219
2220/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002221#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2222#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002223
Jesse Barnes585fb112008-07-29 11:54:06 -07002224
2225/* DVO port control */
2226#define DVOA 0x61120
2227#define DVOB 0x61140
2228#define DVOC 0x61160
2229#define DVO_ENABLE (1 << 31)
2230#define DVO_PIPE_B_SELECT (1 << 30)
2231#define DVO_PIPE_STALL_UNUSED (0 << 28)
2232#define DVO_PIPE_STALL (1 << 28)
2233#define DVO_PIPE_STALL_TV (2 << 28)
2234#define DVO_PIPE_STALL_MASK (3 << 28)
2235#define DVO_USE_VGA_SYNC (1 << 15)
2236#define DVO_DATA_ORDER_I740 (0 << 14)
2237#define DVO_DATA_ORDER_FP (1 << 14)
2238#define DVO_VSYNC_DISABLE (1 << 11)
2239#define DVO_HSYNC_DISABLE (1 << 10)
2240#define DVO_VSYNC_TRISTATE (1 << 9)
2241#define DVO_HSYNC_TRISTATE (1 << 8)
2242#define DVO_BORDER_ENABLE (1 << 7)
2243#define DVO_DATA_ORDER_GBRG (1 << 6)
2244#define DVO_DATA_ORDER_RGGB (0 << 6)
2245#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2246#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2247#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2248#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2249#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2250#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2251#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2252#define DVO_PRESERVE_MASK (0x7<<24)
2253#define DVOA_SRCDIM 0x61124
2254#define DVOB_SRCDIM 0x61144
2255#define DVOC_SRCDIM 0x61164
2256#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2257#define DVO_SRCDIM_VERTICAL_SHIFT 0
2258
2259/* LVDS port control */
2260#define LVDS 0x61180
2261/*
2262 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2263 * the DPLL semantics change when the LVDS is assigned to that pipe.
2264 */
2265#define LVDS_PORT_EN (1 << 31)
2266/* Selects pipe B for LVDS data. Must be set on pre-965. */
2267#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002268#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002269#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002270/* LVDS dithering flag on 965/g4x platform */
2271#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002272/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2273#define LVDS_VSYNC_POLARITY (1 << 21)
2274#define LVDS_HSYNC_POLARITY (1 << 20)
2275
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002276/* Enable border for unscaled (or aspect-scaled) display */
2277#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002278/*
2279 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2280 * pixel.
2281 */
2282#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2283#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2284#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2285/*
2286 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2287 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2288 * on.
2289 */
2290#define LVDS_A3_POWER_MASK (3 << 6)
2291#define LVDS_A3_POWER_DOWN (0 << 6)
2292#define LVDS_A3_POWER_UP (3 << 6)
2293/*
2294 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2295 * is set.
2296 */
2297#define LVDS_CLKB_POWER_MASK (3 << 4)
2298#define LVDS_CLKB_POWER_DOWN (0 << 4)
2299#define LVDS_CLKB_POWER_UP (3 << 4)
2300/*
2301 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2302 * setting for whether we are in dual-channel mode. The B3 pair will
2303 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2304 */
2305#define LVDS_B0B3_POWER_MASK (3 << 2)
2306#define LVDS_B0B3_POWER_DOWN (0 << 2)
2307#define LVDS_B0B3_POWER_UP (3 << 2)
2308
David Härdeman3c17fe42010-09-24 21:44:32 +02002309/* Video Data Island Packet control */
2310#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002311/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2312 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2313 * of the infoframe structure specified by CEA-861. */
2314#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002315#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002316#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002317/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002318#define VIDEO_DIP_ENABLE (1 << 31)
2319#define VIDEO_DIP_PORT_B (1 << 29)
2320#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03002321#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002322#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002323#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002324#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2325#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002326#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002327#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2328#define VIDEO_DIP_SELECT_AVI (0 << 19)
2329#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2330#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002331#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002332#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2333#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2334#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002335#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002336/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002337#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2338#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002339#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002340#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2341#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002342#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002343
Jesse Barnes585fb112008-07-29 11:54:06 -07002344/* Panel power sequencing */
2345#define PP_STATUS 0x61200
2346#define PP_ON (1 << 31)
2347/*
2348 * Indicates that all dependencies of the panel are on:
2349 *
2350 * - PLL enabled
2351 * - pipe enabled
2352 * - LVDS/DVOB/DVOC on
2353 */
2354#define PP_READY (1 << 30)
2355#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002356#define PP_SEQUENCE_POWER_UP (1 << 28)
2357#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2358#define PP_SEQUENCE_MASK (3 << 28)
2359#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002360#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002361#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002362#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2363#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2364#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2365#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2366#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2367#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2368#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2369#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2370#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002371#define PP_CONTROL 0x61204
2372#define POWER_TARGET_ON (1 << 0)
2373#define PP_ON_DELAYS 0x61208
2374#define PP_OFF_DELAYS 0x6120c
2375#define PP_DIVISOR 0x61210
2376
2377/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002378#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002379#define PFIT_ENABLE (1 << 31)
2380#define PFIT_PIPE_MASK (3 << 29)
2381#define PFIT_PIPE_SHIFT 29
2382#define VERT_INTERP_DISABLE (0 << 10)
2383#define VERT_INTERP_BILINEAR (1 << 10)
2384#define VERT_INTERP_MASK (3 << 10)
2385#define VERT_AUTO_SCALE (1 << 9)
2386#define HORIZ_INTERP_DISABLE (0 << 6)
2387#define HORIZ_INTERP_BILINEAR (1 << 6)
2388#define HORIZ_INTERP_MASK (3 << 6)
2389#define HORIZ_AUTO_SCALE (1 << 5)
2390#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002391#define PFIT_FILTER_FUZZY (0 << 24)
2392#define PFIT_SCALING_AUTO (0 << 26)
2393#define PFIT_SCALING_PROGRAMMED (1 << 26)
2394#define PFIT_SCALING_PILLAR (2 << 26)
2395#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002396#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002397/* Pre-965 */
2398#define PFIT_VERT_SCALE_SHIFT 20
2399#define PFIT_VERT_SCALE_MASK 0xfff00000
2400#define PFIT_HORIZ_SCALE_SHIFT 4
2401#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2402/* 965+ */
2403#define PFIT_VERT_SCALE_SHIFT_965 16
2404#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2405#define PFIT_HORIZ_SCALE_SHIFT_965 0
2406#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2407
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002408#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002409
2410/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08002411#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002412#define BLM_PWM_ENABLE (1 << 31)
2413#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2414#define BLM_PIPE_SELECT (1 << 29)
2415#define BLM_PIPE_SELECT_IVB (3 << 29)
2416#define BLM_PIPE_A (0 << 29)
2417#define BLM_PIPE_B (1 << 29)
2418#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002419#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2420#define BLM_TRANSCODER_B BLM_PIPE_B
2421#define BLM_TRANSCODER_C BLM_PIPE_C
2422#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002423#define BLM_PIPE(pipe) ((pipe) << 29)
2424#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2425#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2426#define BLM_PHASE_IN_ENABLE (1 << 25)
2427#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2428#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2429#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2430#define BLM_PHASE_IN_COUNT_SHIFT (8)
2431#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2432#define BLM_PHASE_IN_INCR_SHIFT (0)
2433#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002434#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002435/*
2436 * This is the most significant 15 bits of the number of backlight cycles in a
2437 * complete cycle of the modulated backlight control.
2438 *
2439 * The actual value is this field multiplied by two.
2440 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002441#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2442#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2443#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002444/*
2445 * This is the number of cycles out of the backlight modulation cycle for which
2446 * the backlight is on.
2447 *
2448 * This field must be no greater than the number of cycles in the complete
2449 * backlight modulation cycle.
2450 */
2451#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2452#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002453#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2454#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002455
Jesse Barnes12569ad2013-03-08 10:45:59 -08002456#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002457
Daniel Vetter7cf41602012-06-05 10:07:09 +02002458/* New registers for PCH-split platforms. Safe where new bits show up, the
2459 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2460#define BLC_PWM_CPU_CTL2 0x48250
2461#define BLC_PWM_CPU_CTL 0x48254
2462
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002463#define HSW_BLC_PWM2_CTL 0x48350
2464
Daniel Vetter7cf41602012-06-05 10:07:09 +02002465/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2466 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2467#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002468#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002469#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2470#define BLM_PCH_POLARITY (1 << 29)
2471#define BLC_PWM_PCH_CTL2 0xc8254
2472
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002473#define UTIL_PIN_CTL 0x48400
2474#define UTIL_PIN_ENABLE (1 << 31)
2475
2476#define PCH_GTC_CTL 0xe7000
2477#define PCH_GTC_ENABLE (1 << 31)
2478
Jesse Barnes585fb112008-07-29 11:54:06 -07002479/* TV port control */
2480#define TV_CTL 0x68000
2481/** Enables the TV encoder */
2482# define TV_ENC_ENABLE (1 << 31)
2483/** Sources the TV encoder input from pipe B instead of A. */
2484# define TV_ENC_PIPEB_SELECT (1 << 30)
2485/** Outputs composite video (DAC A only) */
2486# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2487/** Outputs SVideo video (DAC B/C) */
2488# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2489/** Outputs Component video (DAC A/B/C) */
2490# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2491/** Outputs Composite and SVideo (DAC A/B/C) */
2492# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2493# define TV_TRILEVEL_SYNC (1 << 21)
2494/** Enables slow sync generation (945GM only) */
2495# define TV_SLOW_SYNC (1 << 20)
2496/** Selects 4x oversampling for 480i and 576p */
2497# define TV_OVERSAMPLE_4X (0 << 18)
2498/** Selects 2x oversampling for 720p and 1080i */
2499# define TV_OVERSAMPLE_2X (1 << 18)
2500/** Selects no oversampling for 1080p */
2501# define TV_OVERSAMPLE_NONE (2 << 18)
2502/** Selects 8x oversampling */
2503# define TV_OVERSAMPLE_8X (3 << 18)
2504/** Selects progressive mode rather than interlaced */
2505# define TV_PROGRESSIVE (1 << 17)
2506/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2507# define TV_PAL_BURST (1 << 16)
2508/** Field for setting delay of Y compared to C */
2509# define TV_YC_SKEW_MASK (7 << 12)
2510/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2511# define TV_ENC_SDP_FIX (1 << 11)
2512/**
2513 * Enables a fix for the 915GM only.
2514 *
2515 * Not sure what it does.
2516 */
2517# define TV_ENC_C0_FIX (1 << 10)
2518/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002519# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002520# define TV_FUSE_STATE_MASK (3 << 4)
2521/** Read-only state that reports all features enabled */
2522# define TV_FUSE_STATE_ENABLED (0 << 4)
2523/** Read-only state that reports that Macrovision is disabled in hardware*/
2524# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2525/** Read-only state that reports that TV-out is disabled in hardware. */
2526# define TV_FUSE_STATE_DISABLED (2 << 4)
2527/** Normal operation */
2528# define TV_TEST_MODE_NORMAL (0 << 0)
2529/** Encoder test pattern 1 - combo pattern */
2530# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2531/** Encoder test pattern 2 - full screen vertical 75% color bars */
2532# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2533/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2534# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2535/** Encoder test pattern 4 - random noise */
2536# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2537/** Encoder test pattern 5 - linear color ramps */
2538# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2539/**
2540 * This test mode forces the DACs to 50% of full output.
2541 *
2542 * This is used for load detection in combination with TVDAC_SENSE_MASK
2543 */
2544# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2545# define TV_TEST_MODE_MASK (7 << 0)
2546
2547#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002548# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002549/**
2550 * Reports that DAC state change logic has reported change (RO).
2551 *
2552 * This gets cleared when TV_DAC_STATE_EN is cleared
2553*/
2554# define TVDAC_STATE_CHG (1 << 31)
2555# define TVDAC_SENSE_MASK (7 << 28)
2556/** Reports that DAC A voltage is above the detect threshold */
2557# define TVDAC_A_SENSE (1 << 30)
2558/** Reports that DAC B voltage is above the detect threshold */
2559# define TVDAC_B_SENSE (1 << 29)
2560/** Reports that DAC C voltage is above the detect threshold */
2561# define TVDAC_C_SENSE (1 << 28)
2562/**
2563 * Enables DAC state detection logic, for load-based TV detection.
2564 *
2565 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2566 * to off, for load detection to work.
2567 */
2568# define TVDAC_STATE_CHG_EN (1 << 27)
2569/** Sets the DAC A sense value to high */
2570# define TVDAC_A_SENSE_CTL (1 << 26)
2571/** Sets the DAC B sense value to high */
2572# define TVDAC_B_SENSE_CTL (1 << 25)
2573/** Sets the DAC C sense value to high */
2574# define TVDAC_C_SENSE_CTL (1 << 24)
2575/** Overrides the ENC_ENABLE and DAC voltage levels */
2576# define DAC_CTL_OVERRIDE (1 << 7)
2577/** Sets the slew rate. Must be preserved in software */
2578# define ENC_TVDAC_SLEW_FAST (1 << 6)
2579# define DAC_A_1_3_V (0 << 4)
2580# define DAC_A_1_1_V (1 << 4)
2581# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002582# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002583# define DAC_B_1_3_V (0 << 2)
2584# define DAC_B_1_1_V (1 << 2)
2585# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002586# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002587# define DAC_C_1_3_V (0 << 0)
2588# define DAC_C_1_1_V (1 << 0)
2589# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002590# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002591
2592/**
2593 * CSC coefficients are stored in a floating point format with 9 bits of
2594 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2595 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2596 * -1 (0x3) being the only legal negative value.
2597 */
2598#define TV_CSC_Y 0x68010
2599# define TV_RY_MASK 0x07ff0000
2600# define TV_RY_SHIFT 16
2601# define TV_GY_MASK 0x00000fff
2602# define TV_GY_SHIFT 0
2603
2604#define TV_CSC_Y2 0x68014
2605# define TV_BY_MASK 0x07ff0000
2606# define TV_BY_SHIFT 16
2607/**
2608 * Y attenuation for component video.
2609 *
2610 * Stored in 1.9 fixed point.
2611 */
2612# define TV_AY_MASK 0x000003ff
2613# define TV_AY_SHIFT 0
2614
2615#define TV_CSC_U 0x68018
2616# define TV_RU_MASK 0x07ff0000
2617# define TV_RU_SHIFT 16
2618# define TV_GU_MASK 0x000007ff
2619# define TV_GU_SHIFT 0
2620
2621#define TV_CSC_U2 0x6801c
2622# define TV_BU_MASK 0x07ff0000
2623# define TV_BU_SHIFT 16
2624/**
2625 * U attenuation for component video.
2626 *
2627 * Stored in 1.9 fixed point.
2628 */
2629# define TV_AU_MASK 0x000003ff
2630# define TV_AU_SHIFT 0
2631
2632#define TV_CSC_V 0x68020
2633# define TV_RV_MASK 0x0fff0000
2634# define TV_RV_SHIFT 16
2635# define TV_GV_MASK 0x000007ff
2636# define TV_GV_SHIFT 0
2637
2638#define TV_CSC_V2 0x68024
2639# define TV_BV_MASK 0x07ff0000
2640# define TV_BV_SHIFT 16
2641/**
2642 * V attenuation for component video.
2643 *
2644 * Stored in 1.9 fixed point.
2645 */
2646# define TV_AV_MASK 0x000007ff
2647# define TV_AV_SHIFT 0
2648
2649#define TV_CLR_KNOBS 0x68028
2650/** 2s-complement brightness adjustment */
2651# define TV_BRIGHTNESS_MASK 0xff000000
2652# define TV_BRIGHTNESS_SHIFT 24
2653/** Contrast adjustment, as a 2.6 unsigned floating point number */
2654# define TV_CONTRAST_MASK 0x00ff0000
2655# define TV_CONTRAST_SHIFT 16
2656/** Saturation adjustment, as a 2.6 unsigned floating point number */
2657# define TV_SATURATION_MASK 0x0000ff00
2658# define TV_SATURATION_SHIFT 8
2659/** Hue adjustment, as an integer phase angle in degrees */
2660# define TV_HUE_MASK 0x000000ff
2661# define TV_HUE_SHIFT 0
2662
2663#define TV_CLR_LEVEL 0x6802c
2664/** Controls the DAC level for black */
2665# define TV_BLACK_LEVEL_MASK 0x01ff0000
2666# define TV_BLACK_LEVEL_SHIFT 16
2667/** Controls the DAC level for blanking */
2668# define TV_BLANK_LEVEL_MASK 0x000001ff
2669# define TV_BLANK_LEVEL_SHIFT 0
2670
2671#define TV_H_CTL_1 0x68030
2672/** Number of pixels in the hsync. */
2673# define TV_HSYNC_END_MASK 0x1fff0000
2674# define TV_HSYNC_END_SHIFT 16
2675/** Total number of pixels minus one in the line (display and blanking). */
2676# define TV_HTOTAL_MASK 0x00001fff
2677# define TV_HTOTAL_SHIFT 0
2678
2679#define TV_H_CTL_2 0x68034
2680/** Enables the colorburst (needed for non-component color) */
2681# define TV_BURST_ENA (1 << 31)
2682/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2683# define TV_HBURST_START_SHIFT 16
2684# define TV_HBURST_START_MASK 0x1fff0000
2685/** Length of the colorburst */
2686# define TV_HBURST_LEN_SHIFT 0
2687# define TV_HBURST_LEN_MASK 0x0001fff
2688
2689#define TV_H_CTL_3 0x68038
2690/** End of hblank, measured in pixels minus one from start of hsync */
2691# define TV_HBLANK_END_SHIFT 16
2692# define TV_HBLANK_END_MASK 0x1fff0000
2693/** Start of hblank, measured in pixels minus one from start of hsync */
2694# define TV_HBLANK_START_SHIFT 0
2695# define TV_HBLANK_START_MASK 0x0001fff
2696
2697#define TV_V_CTL_1 0x6803c
2698/** XXX */
2699# define TV_NBR_END_SHIFT 16
2700# define TV_NBR_END_MASK 0x07ff0000
2701/** XXX */
2702# define TV_VI_END_F1_SHIFT 8
2703# define TV_VI_END_F1_MASK 0x00003f00
2704/** XXX */
2705# define TV_VI_END_F2_SHIFT 0
2706# define TV_VI_END_F2_MASK 0x0000003f
2707
2708#define TV_V_CTL_2 0x68040
2709/** Length of vsync, in half lines */
2710# define TV_VSYNC_LEN_MASK 0x07ff0000
2711# define TV_VSYNC_LEN_SHIFT 16
2712/** Offset of the start of vsync in field 1, measured in one less than the
2713 * number of half lines.
2714 */
2715# define TV_VSYNC_START_F1_MASK 0x00007f00
2716# define TV_VSYNC_START_F1_SHIFT 8
2717/**
2718 * Offset of the start of vsync in field 2, measured in one less than the
2719 * number of half lines.
2720 */
2721# define TV_VSYNC_START_F2_MASK 0x0000007f
2722# define TV_VSYNC_START_F2_SHIFT 0
2723
2724#define TV_V_CTL_3 0x68044
2725/** Enables generation of the equalization signal */
2726# define TV_EQUAL_ENA (1 << 31)
2727/** Length of vsync, in half lines */
2728# define TV_VEQ_LEN_MASK 0x007f0000
2729# define TV_VEQ_LEN_SHIFT 16
2730/** Offset of the start of equalization in field 1, measured in one less than
2731 * the number of half lines.
2732 */
2733# define TV_VEQ_START_F1_MASK 0x0007f00
2734# define TV_VEQ_START_F1_SHIFT 8
2735/**
2736 * Offset of the start of equalization in field 2, measured in one less than
2737 * the number of half lines.
2738 */
2739# define TV_VEQ_START_F2_MASK 0x000007f
2740# define TV_VEQ_START_F2_SHIFT 0
2741
2742#define TV_V_CTL_4 0x68048
2743/**
2744 * Offset to start of vertical colorburst, measured in one less than the
2745 * number of lines from vertical start.
2746 */
2747# define TV_VBURST_START_F1_MASK 0x003f0000
2748# define TV_VBURST_START_F1_SHIFT 16
2749/**
2750 * Offset to the end of vertical colorburst, measured in one less than the
2751 * number of lines from the start of NBR.
2752 */
2753# define TV_VBURST_END_F1_MASK 0x000000ff
2754# define TV_VBURST_END_F1_SHIFT 0
2755
2756#define TV_V_CTL_5 0x6804c
2757/**
2758 * Offset to start of vertical colorburst, measured in one less than the
2759 * number of lines from vertical start.
2760 */
2761# define TV_VBURST_START_F2_MASK 0x003f0000
2762# define TV_VBURST_START_F2_SHIFT 16
2763/**
2764 * Offset to the end of vertical colorburst, measured in one less than the
2765 * number of lines from the start of NBR.
2766 */
2767# define TV_VBURST_END_F2_MASK 0x000000ff
2768# define TV_VBURST_END_F2_SHIFT 0
2769
2770#define TV_V_CTL_6 0x68050
2771/**
2772 * Offset to start of vertical colorburst, measured in one less than the
2773 * number of lines from vertical start.
2774 */
2775# define TV_VBURST_START_F3_MASK 0x003f0000
2776# define TV_VBURST_START_F3_SHIFT 16
2777/**
2778 * Offset to the end of vertical colorburst, measured in one less than the
2779 * number of lines from the start of NBR.
2780 */
2781# define TV_VBURST_END_F3_MASK 0x000000ff
2782# define TV_VBURST_END_F3_SHIFT 0
2783
2784#define TV_V_CTL_7 0x68054
2785/**
2786 * Offset to start of vertical colorburst, measured in one less than the
2787 * number of lines from vertical start.
2788 */
2789# define TV_VBURST_START_F4_MASK 0x003f0000
2790# define TV_VBURST_START_F4_SHIFT 16
2791/**
2792 * Offset to the end of vertical colorburst, measured in one less than the
2793 * number of lines from the start of NBR.
2794 */
2795# define TV_VBURST_END_F4_MASK 0x000000ff
2796# define TV_VBURST_END_F4_SHIFT 0
2797
2798#define TV_SC_CTL_1 0x68060
2799/** Turns on the first subcarrier phase generation DDA */
2800# define TV_SC_DDA1_EN (1 << 31)
2801/** Turns on the first subcarrier phase generation DDA */
2802# define TV_SC_DDA2_EN (1 << 30)
2803/** Turns on the first subcarrier phase generation DDA */
2804# define TV_SC_DDA3_EN (1 << 29)
2805/** Sets the subcarrier DDA to reset frequency every other field */
2806# define TV_SC_RESET_EVERY_2 (0 << 24)
2807/** Sets the subcarrier DDA to reset frequency every fourth field */
2808# define TV_SC_RESET_EVERY_4 (1 << 24)
2809/** Sets the subcarrier DDA to reset frequency every eighth field */
2810# define TV_SC_RESET_EVERY_8 (2 << 24)
2811/** Sets the subcarrier DDA to never reset the frequency */
2812# define TV_SC_RESET_NEVER (3 << 24)
2813/** Sets the peak amplitude of the colorburst.*/
2814# define TV_BURST_LEVEL_MASK 0x00ff0000
2815# define TV_BURST_LEVEL_SHIFT 16
2816/** Sets the increment of the first subcarrier phase generation DDA */
2817# define TV_SCDDA1_INC_MASK 0x00000fff
2818# define TV_SCDDA1_INC_SHIFT 0
2819
2820#define TV_SC_CTL_2 0x68064
2821/** Sets the rollover for the second subcarrier phase generation DDA */
2822# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2823# define TV_SCDDA2_SIZE_SHIFT 16
2824/** Sets the increent of the second subcarrier phase generation DDA */
2825# define TV_SCDDA2_INC_MASK 0x00007fff
2826# define TV_SCDDA2_INC_SHIFT 0
2827
2828#define TV_SC_CTL_3 0x68068
2829/** Sets the rollover for the third subcarrier phase generation DDA */
2830# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2831# define TV_SCDDA3_SIZE_SHIFT 16
2832/** Sets the increent of the third subcarrier phase generation DDA */
2833# define TV_SCDDA3_INC_MASK 0x00007fff
2834# define TV_SCDDA3_INC_SHIFT 0
2835
2836#define TV_WIN_POS 0x68070
2837/** X coordinate of the display from the start of horizontal active */
2838# define TV_XPOS_MASK 0x1fff0000
2839# define TV_XPOS_SHIFT 16
2840/** Y coordinate of the display from the start of vertical active (NBR) */
2841# define TV_YPOS_MASK 0x00000fff
2842# define TV_YPOS_SHIFT 0
2843
2844#define TV_WIN_SIZE 0x68074
2845/** Horizontal size of the display window, measured in pixels*/
2846# define TV_XSIZE_MASK 0x1fff0000
2847# define TV_XSIZE_SHIFT 16
2848/**
2849 * Vertical size of the display window, measured in pixels.
2850 *
2851 * Must be even for interlaced modes.
2852 */
2853# define TV_YSIZE_MASK 0x00000fff
2854# define TV_YSIZE_SHIFT 0
2855
2856#define TV_FILTER_CTL_1 0x68080
2857/**
2858 * Enables automatic scaling calculation.
2859 *
2860 * If set, the rest of the registers are ignored, and the calculated values can
2861 * be read back from the register.
2862 */
2863# define TV_AUTO_SCALE (1 << 31)
2864/**
2865 * Disables the vertical filter.
2866 *
2867 * This is required on modes more than 1024 pixels wide */
2868# define TV_V_FILTER_BYPASS (1 << 29)
2869/** Enables adaptive vertical filtering */
2870# define TV_VADAPT (1 << 28)
2871# define TV_VADAPT_MODE_MASK (3 << 26)
2872/** Selects the least adaptive vertical filtering mode */
2873# define TV_VADAPT_MODE_LEAST (0 << 26)
2874/** Selects the moderately adaptive vertical filtering mode */
2875# define TV_VADAPT_MODE_MODERATE (1 << 26)
2876/** Selects the most adaptive vertical filtering mode */
2877# define TV_VADAPT_MODE_MOST (3 << 26)
2878/**
2879 * Sets the horizontal scaling factor.
2880 *
2881 * This should be the fractional part of the horizontal scaling factor divided
2882 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2883 *
2884 * (src width - 1) / ((oversample * dest width) - 1)
2885 */
2886# define TV_HSCALE_FRAC_MASK 0x00003fff
2887# define TV_HSCALE_FRAC_SHIFT 0
2888
2889#define TV_FILTER_CTL_2 0x68084
2890/**
2891 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2892 *
2893 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2894 */
2895# define TV_VSCALE_INT_MASK 0x00038000
2896# define TV_VSCALE_INT_SHIFT 15
2897/**
2898 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2899 *
2900 * \sa TV_VSCALE_INT_MASK
2901 */
2902# define TV_VSCALE_FRAC_MASK 0x00007fff
2903# define TV_VSCALE_FRAC_SHIFT 0
2904
2905#define TV_FILTER_CTL_3 0x68088
2906/**
2907 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2908 *
2909 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2910 *
2911 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2912 */
2913# define TV_VSCALE_IP_INT_MASK 0x00038000
2914# define TV_VSCALE_IP_INT_SHIFT 15
2915/**
2916 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2917 *
2918 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2919 *
2920 * \sa TV_VSCALE_IP_INT_MASK
2921 */
2922# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2923# define TV_VSCALE_IP_FRAC_SHIFT 0
2924
2925#define TV_CC_CONTROL 0x68090
2926# define TV_CC_ENABLE (1 << 31)
2927/**
2928 * Specifies which field to send the CC data in.
2929 *
2930 * CC data is usually sent in field 0.
2931 */
2932# define TV_CC_FID_MASK (1 << 27)
2933# define TV_CC_FID_SHIFT 27
2934/** Sets the horizontal position of the CC data. Usually 135. */
2935# define TV_CC_HOFF_MASK 0x03ff0000
2936# define TV_CC_HOFF_SHIFT 16
2937/** Sets the vertical position of the CC data. Usually 21 */
2938# define TV_CC_LINE_MASK 0x0000003f
2939# define TV_CC_LINE_SHIFT 0
2940
2941#define TV_CC_DATA 0x68094
2942# define TV_CC_RDY (1 << 31)
2943/** Second word of CC data to be transmitted. */
2944# define TV_CC_DATA_2_MASK 0x007f0000
2945# define TV_CC_DATA_2_SHIFT 16
2946/** First word of CC data to be transmitted. */
2947# define TV_CC_DATA_1_MASK 0x0000007f
2948# define TV_CC_DATA_1_SHIFT 0
2949
2950#define TV_H_LUMA_0 0x68100
2951#define TV_H_LUMA_59 0x681ec
2952#define TV_H_CHROMA_0 0x68200
2953#define TV_H_CHROMA_59 0x682ec
2954#define TV_V_LUMA_0 0x68300
2955#define TV_V_LUMA_42 0x683a8
2956#define TV_V_CHROMA_0 0x68400
2957#define TV_V_CHROMA_42 0x684a8
2958
Keith Packard040d87f2009-05-30 20:42:33 -07002959/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002960#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002961#define DP_B 0x64100
2962#define DP_C 0x64200
2963#define DP_D 0x64300
2964
2965#define DP_PORT_EN (1 << 31)
2966#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002967#define DP_PIPE_MASK (1 << 30)
2968
Keith Packard040d87f2009-05-30 20:42:33 -07002969/* Link training mode - select a suitable mode for each stage */
2970#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2971#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2972#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2973#define DP_LINK_TRAIN_OFF (3 << 28)
2974#define DP_LINK_TRAIN_MASK (3 << 28)
2975#define DP_LINK_TRAIN_SHIFT 28
2976
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002977/* CPT Link training mode */
2978#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2979#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2980#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2981#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2982#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2983#define DP_LINK_TRAIN_SHIFT_CPT 8
2984
Keith Packard040d87f2009-05-30 20:42:33 -07002985/* Signal voltages. These are mostly controlled by the other end */
2986#define DP_VOLTAGE_0_4 (0 << 25)
2987#define DP_VOLTAGE_0_6 (1 << 25)
2988#define DP_VOLTAGE_0_8 (2 << 25)
2989#define DP_VOLTAGE_1_2 (3 << 25)
2990#define DP_VOLTAGE_MASK (7 << 25)
2991#define DP_VOLTAGE_SHIFT 25
2992
2993/* Signal pre-emphasis levels, like voltages, the other end tells us what
2994 * they want
2995 */
2996#define DP_PRE_EMPHASIS_0 (0 << 22)
2997#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2998#define DP_PRE_EMPHASIS_6 (2 << 22)
2999#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3000#define DP_PRE_EMPHASIS_MASK (7 << 22)
3001#define DP_PRE_EMPHASIS_SHIFT 22
3002
3003/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003004#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003005#define DP_PORT_WIDTH_MASK (7 << 19)
3006
3007/* Mystic DPCD version 1.1 special mode */
3008#define DP_ENHANCED_FRAMING (1 << 18)
3009
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003010/* eDP */
3011#define DP_PLL_FREQ_270MHZ (0 << 16)
3012#define DP_PLL_FREQ_160MHZ (1 << 16)
3013#define DP_PLL_FREQ_MASK (3 << 16)
3014
Keith Packard040d87f2009-05-30 20:42:33 -07003015/** locked once port is enabled */
3016#define DP_PORT_REVERSAL (1 << 15)
3017
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003018/* eDP */
3019#define DP_PLL_ENABLE (1 << 14)
3020
Keith Packard040d87f2009-05-30 20:42:33 -07003021/** sends the clock on lane 15 of the PEG for debug */
3022#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3023
3024#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003025#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003026
3027/** limit RGB values to avoid confusing TVs */
3028#define DP_COLOR_RANGE_16_235 (1 << 8)
3029
3030/** Turn on the audio link */
3031#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3032
3033/** vs and hs sync polarity */
3034#define DP_SYNC_VS_HIGH (1 << 4)
3035#define DP_SYNC_HS_HIGH (1 << 3)
3036
3037/** A fantasy */
3038#define DP_DETECTED (1 << 2)
3039
3040/** The aux channel provides a way to talk to the
3041 * signal sink for DDC etc. Max packet size supported
3042 * is 20 bytes in each direction, hence the 5 fixed
3043 * data registers
3044 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003045#define DPA_AUX_CH_CTL 0x64010
3046#define DPA_AUX_CH_DATA1 0x64014
3047#define DPA_AUX_CH_DATA2 0x64018
3048#define DPA_AUX_CH_DATA3 0x6401c
3049#define DPA_AUX_CH_DATA4 0x64020
3050#define DPA_AUX_CH_DATA5 0x64024
3051
Keith Packard040d87f2009-05-30 20:42:33 -07003052#define DPB_AUX_CH_CTL 0x64110
3053#define DPB_AUX_CH_DATA1 0x64114
3054#define DPB_AUX_CH_DATA2 0x64118
3055#define DPB_AUX_CH_DATA3 0x6411c
3056#define DPB_AUX_CH_DATA4 0x64120
3057#define DPB_AUX_CH_DATA5 0x64124
3058
3059#define DPC_AUX_CH_CTL 0x64210
3060#define DPC_AUX_CH_DATA1 0x64214
3061#define DPC_AUX_CH_DATA2 0x64218
3062#define DPC_AUX_CH_DATA3 0x6421c
3063#define DPC_AUX_CH_DATA4 0x64220
3064#define DPC_AUX_CH_DATA5 0x64224
3065
3066#define DPD_AUX_CH_CTL 0x64310
3067#define DPD_AUX_CH_DATA1 0x64314
3068#define DPD_AUX_CH_DATA2 0x64318
3069#define DPD_AUX_CH_DATA3 0x6431c
3070#define DPD_AUX_CH_DATA4 0x64320
3071#define DPD_AUX_CH_DATA5 0x64324
3072
3073#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3074#define DP_AUX_CH_CTL_DONE (1 << 30)
3075#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3076#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3077#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3078#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3079#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3080#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3081#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3082#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3083#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3084#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3085#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3086#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3087#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3088#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3089#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3090#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3091#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3092#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3093#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3094
3095/*
3096 * Computing GMCH M and N values for the Display Port link
3097 *
3098 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3099 *
3100 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3101 *
3102 * The GMCH value is used internally
3103 *
3104 * bytes_per_pixel is the number of bytes coming out of the plane,
3105 * which is after the LUTs, so we want the bytes for our color format.
3106 * For our current usage, this is always 3, one byte for R, G and B.
3107 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003108#define _PIPEA_DATA_M_G4X 0x70050
3109#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003110
3111/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003112#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003113#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003114#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003115
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003116#define DATA_LINK_M_N_MASK (0xffffff)
3117#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003118
Daniel Vettere3b95f12013-05-03 11:49:49 +02003119#define _PIPEA_DATA_N_G4X 0x70054
3120#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003121#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3122
3123/*
3124 * Computing Link M and N values for the Display Port link
3125 *
3126 * Link M / N = pixel_clock / ls_clk
3127 *
3128 * (the DP spec calls pixel_clock the 'strm_clk')
3129 *
3130 * The Link value is transmitted in the Main Stream
3131 * Attributes and VB-ID.
3132 */
3133
Daniel Vettere3b95f12013-05-03 11:49:49 +02003134#define _PIPEA_LINK_M_G4X 0x70060
3135#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003136#define PIPEA_DP_LINK_M_MASK (0xffffff)
3137
Daniel Vettere3b95f12013-05-03 11:49:49 +02003138#define _PIPEA_LINK_N_G4X 0x70064
3139#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003140#define PIPEA_DP_LINK_N_MASK (0xffffff)
3141
Daniel Vettere3b95f12013-05-03 11:49:49 +02003142#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3143#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3144#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3145#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003146
Jesse Barnes585fb112008-07-29 11:54:06 -07003147/* Display & cursor control */
3148
3149/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003150#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03003151#define DSL_LINEMASK_GEN2 0x00000fff
3152#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003153#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01003154#define PIPECONF_ENABLE (1<<31)
3155#define PIPECONF_DISABLE 0
3156#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003157#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003158#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003159#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003160#define PIPECONF_SINGLE_WIDE 0
3161#define PIPECONF_PIPE_UNLOCKED 0
3162#define PIPECONF_PIPE_LOCKED (1<<25)
3163#define PIPECONF_PALETTE 0
3164#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003165#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003166#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003167#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003168/* Note that pre-gen3 does not support interlaced display directly. Panel
3169 * fitting must be disabled on pre-ilk for interlaced. */
3170#define PIPECONF_PROGRESSIVE (0 << 21)
3171#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3172#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3173#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3174#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3175/* Ironlake and later have a complete new set of values for interlaced. PFIT
3176 * means panel fitter required, PF means progressive fetch, DBL means power
3177 * saving pixel doubling. */
3178#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3179#define PIPECONF_INTERLACED_ILK (3 << 21)
3180#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3181#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003182#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003183#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003184#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003185#define PIPECONF_BPC_MASK (0x7 << 5)
3186#define PIPECONF_8BPC (0<<5)
3187#define PIPECONF_10BPC (1<<5)
3188#define PIPECONF_6BPC (2<<5)
3189#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003190#define PIPECONF_DITHER_EN (1<<4)
3191#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3192#define PIPECONF_DITHER_TYPE_SP (0<<2)
3193#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3194#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3195#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003196#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003197#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003198#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003199#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3200#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3201#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003202#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003203#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3204#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3205#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3206#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003207#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003208#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3209#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3210#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3211#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3212#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3213#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003214#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003215#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003216#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003217#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003218#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3219#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3220#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003221#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003222#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3223#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3224#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3225#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3226#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3227#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3228#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3229#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3230#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3231#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3232#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3233
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003234#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02003235#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003236#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3237#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3238#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3239#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003240
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003241#define _PIPE_MISC_A 0x70030
3242#define _PIPE_MISC_B 0x71030
3243#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3244#define PIPEMISC_DITHER_8_BPC (0<<5)
3245#define PIPEMISC_DITHER_10_BPC (1<<5)
3246#define PIPEMISC_DITHER_6_BPC (2<<5)
3247#define PIPEMISC_DITHER_12_BPC (3<<5)
3248#define PIPEMISC_DITHER_ENABLE (1<<4)
3249#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3250#define PIPEMISC_DITHER_TYPE_SP (0<<2)
3251#define PIPEMISC(pipe) _PIPE(pipe, _PIPE_MISC_A, _PIPE_MISC_B)
3252
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003253#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003254#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003255#define PIPEB_HLINE_INT_EN (1<<28)
3256#define PIPEB_VBLANK_INT_EN (1<<27)
3257#define SPRITED_FLIPDONE_INT_EN (1<<26)
3258#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3259#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003260#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003261#define PIPEA_HLINE_INT_EN (1<<20)
3262#define PIPEA_VBLANK_INT_EN (1<<19)
3263#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3264#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3265#define PLANEA_FLIPDONE_INT_EN (1<<16)
3266
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003267#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003268#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3269#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3270#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3271#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3272#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3273#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3274#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3275#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3276#define DPINVGTT_EN_MASK 0xff0000
3277#define CURSORB_INVALID_GTT_STATUS (1<<7)
3278#define CURSORA_INVALID_GTT_STATUS (1<<6)
3279#define SPRITED_INVALID_GTT_STATUS (1<<5)
3280#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3281#define PLANEB_INVALID_GTT_STATUS (1<<3)
3282#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3283#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3284#define PLANEA_INVALID_GTT_STATUS (1<<0)
3285#define DPINVGTT_STATUS_MASK 0xff
3286
Jesse Barnes585fb112008-07-29 11:54:06 -07003287#define DSPARB 0x70030
3288#define DSPARB_CSTART_MASK (0x7f << 7)
3289#define DSPARB_CSTART_SHIFT 7
3290#define DSPARB_BSTART_MASK (0x7f)
3291#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003292#define DSPARB_BEND_SHIFT 9 /* on 855 */
3293#define DSPARB_AEND_SHIFT 0
3294
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003295#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003296#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003297#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003298#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003299#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003300#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003301#define DSPFW_PLANEB_MASK (0x7f<<8)
3302#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003303#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003304#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003305#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003306#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003307#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003308#define DSPFW_HPLL_SR_EN (1<<31)
3309#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003310#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003311#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3312#define DSPFW_HPLL_CURSOR_SHIFT 16
3313#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3314#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08003315#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3316#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003317
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003318/* drain latency register values*/
3319#define DRAIN_LATENCY_PRECISION_32 32
3320#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003321#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003322#define DDL_CURSORA_PRECISION_32 (1<<31)
3323#define DDL_CURSORA_PRECISION_16 (0<<31)
3324#define DDL_CURSORA_SHIFT 24
3325#define DDL_PLANEA_PRECISION_32 (1<<7)
3326#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003327#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003328#define DDL_CURSORB_PRECISION_32 (1<<31)
3329#define DDL_CURSORB_PRECISION_16 (0<<31)
3330#define DDL_CURSORB_SHIFT 24
3331#define DDL_PLANEB_PRECISION_32 (1<<7)
3332#define DDL_PLANEB_PRECISION_16 (0<<7)
3333
Shaohua Li7662c8b2009-06-26 11:23:55 +08003334/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003335#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003336#define I915_FIFO_LINE_SIZE 64
3337#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003338
Jesse Barnesceb04242012-03-28 13:39:22 -07003339#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003340#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003341#define I965_FIFO_SIZE 512
3342#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003343#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003344#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003345#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003346
Jesse Barnesceb04242012-03-28 13:39:22 -07003347#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003348#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003349#define I915_MAX_WM 0x3f
3350
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003351#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3352#define PINEVIEW_FIFO_LINE_SIZE 64
3353#define PINEVIEW_MAX_WM 0x1ff
3354#define PINEVIEW_DFT_WM 0x3f
3355#define PINEVIEW_DFT_HPLLOFF_WM 0
3356#define PINEVIEW_GUARD_WM 10
3357#define PINEVIEW_CURSOR_FIFO 64
3358#define PINEVIEW_CURSOR_MAX_WM 0x3f
3359#define PINEVIEW_CURSOR_DFT_WM 0
3360#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003361
Jesse Barnesceb04242012-03-28 13:39:22 -07003362#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003363#define I965_CURSOR_FIFO 64
3364#define I965_CURSOR_MAX_WM 32
3365#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003366
3367/* define the Watermark register on Ironlake */
3368#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003369#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003370#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003371#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003372#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003373#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003374
3375#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003376#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003377#define WM1_LP_ILK 0x45108
3378#define WM1_LP_SR_EN (1<<31)
3379#define WM1_LP_LATENCY_SHIFT 24
3380#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003381#define WM1_LP_FBC_MASK (0xf<<20)
3382#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003383#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003384#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003385#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003386#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003387#define WM2_LP_ILK 0x4510c
3388#define WM2_LP_EN (1<<31)
3389#define WM3_LP_ILK 0x45110
3390#define WM3_LP_EN (1<<31)
3391#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003392#define WM2S_LP_IVB 0x45124
3393#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003394#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003395
Paulo Zanonicca32e92013-05-31 11:45:06 -03003396#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3397 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3398 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3399
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003400/* Memory latency timer register */
3401#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003402#define MLTR_WM1_SHIFT 0
3403#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003404/* the unit of memory self-refresh latency time is 0.5us */
3405#define ILK_SRLT_MASK 0x3f
3406
3407/* define the fifo size on Ironlake */
3408#define ILK_DISPLAY_FIFO 128
3409#define ILK_DISPLAY_MAXWM 64
3410#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08003411#define ILK_CURSOR_FIFO 32
3412#define ILK_CURSOR_MAXWM 16
3413#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003414
3415#define ILK_DISPLAY_SR_FIFO 512
3416#define ILK_DISPLAY_MAX_SRWM 0x1ff
3417#define ILK_DISPLAY_DFT_SRWM 0x3f
3418#define ILK_CURSOR_SR_FIFO 64
3419#define ILK_CURSOR_MAX_SRWM 0x3f
3420#define ILK_CURSOR_DFT_SRWM 8
3421
3422#define ILK_FIFO_LINE_SIZE 64
3423
Yuanhan Liu13982612010-12-15 15:42:31 +08003424/* define the WM info on Sandybridge */
3425#define SNB_DISPLAY_FIFO 128
3426#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3427#define SNB_DISPLAY_DFTWM 8
3428#define SNB_CURSOR_FIFO 32
3429#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3430#define SNB_CURSOR_DFTWM 8
3431
3432#define SNB_DISPLAY_SR_FIFO 512
3433#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3434#define SNB_DISPLAY_DFT_SRWM 0x3f
3435#define SNB_CURSOR_SR_FIFO 64
3436#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3437#define SNB_CURSOR_DFT_SRWM 8
3438
3439#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3440
3441#define SNB_FIFO_LINE_SIZE 64
3442
3443
3444/* the address where we get all kinds of latency value */
3445#define SSKPD 0x5d10
3446#define SSKPD_WM_MASK 0x3f
3447#define SSKPD_WM0_SHIFT 0
3448#define SSKPD_WM1_SHIFT 8
3449#define SSKPD_WM2_SHIFT 16
3450#define SSKPD_WM3_SHIFT 24
3451
Jesse Barnes585fb112008-07-29 11:54:06 -07003452/*
3453 * The two pipe frame counter registers are not synchronized, so
3454 * reading a stable value is somewhat tricky. The following code
3455 * should work:
3456 *
3457 * do {
3458 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3459 * PIPE_FRAME_HIGH_SHIFT;
3460 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3461 * PIPE_FRAME_LOW_SHIFT);
3462 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3463 * PIPE_FRAME_HIGH_SHIFT);
3464 * } while (high1 != high2);
3465 * frame = (high1 << 8) | low1;
3466 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003467#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003468#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3469#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003470#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003471#define PIPE_FRAME_LOW_MASK 0xff000000
3472#define PIPE_FRAME_LOW_SHIFT 24
3473#define PIPE_PIXEL_MASK 0x00ffffff
3474#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003475/* GM45+ just has to be different */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003476#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70040)
3477#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003478#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003479
3480/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003481#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003482/* Old style CUR*CNTR flags (desktop 8xx) */
3483#define CURSOR_ENABLE 0x80000000
3484#define CURSOR_GAMMA_ENABLE 0x40000000
3485#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003486#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003487#define CURSOR_FORMAT_SHIFT 24
3488#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3489#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3490#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3491#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3492#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3493#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3494/* New style CUR*CNTR flags */
3495#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003496#define CURSOR_MODE_DISABLE 0x00
3497#define CURSOR_MODE_64_32B_AX 0x07
3498#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003499#define MCURSOR_PIPE_SELECT (1 << 28)
3500#define MCURSOR_PIPE_A 0x00
3501#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003502#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003503#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003504#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3505#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003506#define CURSOR_POS_MASK 0x007FF
3507#define CURSOR_POS_SIGN 0x8000
3508#define CURSOR_X_SHIFT 0
3509#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003510#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003511#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3512#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3513#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003514
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003515#define _CURBCNTR_IVB 0x71080
3516#define _CURBBASE_IVB 0x71084
3517#define _CURBPOS_IVB 0x71088
3518
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003519#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3520#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3521#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003522
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003523#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3524#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3525#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3526
Jesse Barnes585fb112008-07-29 11:54:06 -07003527/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003528#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003529#define DISPLAY_PLANE_ENABLE (1<<31)
3530#define DISPLAY_PLANE_DISABLE 0
3531#define DISPPLANE_GAMMA_ENABLE (1<<30)
3532#define DISPPLANE_GAMMA_DISABLE 0
3533#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003534#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003535#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003536#define DISPPLANE_BGRA555 (0x3<<26)
3537#define DISPPLANE_BGRX555 (0x4<<26)
3538#define DISPPLANE_BGRX565 (0x5<<26)
3539#define DISPPLANE_BGRX888 (0x6<<26)
3540#define DISPPLANE_BGRA888 (0x7<<26)
3541#define DISPPLANE_RGBX101010 (0x8<<26)
3542#define DISPPLANE_RGBA101010 (0x9<<26)
3543#define DISPPLANE_BGRX101010 (0xa<<26)
3544#define DISPPLANE_RGBX161616 (0xc<<26)
3545#define DISPPLANE_RGBX888 (0xe<<26)
3546#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003547#define DISPPLANE_STEREO_ENABLE (1<<25)
3548#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003549#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003550#define DISPPLANE_SEL_PIPE_SHIFT 24
3551#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003552#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003553#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003554#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3555#define DISPPLANE_SRC_KEY_DISABLE 0
3556#define DISPPLANE_LINE_DOUBLE (1<<20)
3557#define DISPPLANE_NO_LINE_DOUBLE 0
3558#define DISPPLANE_STEREO_POLARITY_FIRST 0
3559#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003560#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003561#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003562#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3563#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3564#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3565#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3566#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3567#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3568#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3569#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003570
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003571#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3572#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3573#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3574#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3575#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3576#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3577#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003578#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003579#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003580#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003581
Armin Reese446f2542012-03-30 16:20:16 -07003582/* Display/Sprite base address macros */
3583#define DISP_BASEADDR_MASK (0xfffff000)
3584#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3585#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3586#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003587 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003588
Jesse Barnes585fb112008-07-29 11:54:06 -07003589/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003590#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3591#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3592#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3593#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3594#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3595#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3596#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3597#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3598#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3599#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3600#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3601#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3602#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003603
3604/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003605#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3606#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3607#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003608#define _PIPEBFRAMEHIGH 0x71040
3609#define _PIPEBFRAMEPIXEL 0x71044
3610#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71040)
3611#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003612
Jesse Barnes585fb112008-07-29 11:54:06 -07003613
3614/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003615#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003616#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3617#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3618#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3619#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003620#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3621#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3622#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3623#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3624#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3625#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3626#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3627#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003628
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003629/* Sprite A control */
3630#define _DVSACNTR 0x72180
3631#define DVS_ENABLE (1<<31)
3632#define DVS_GAMMA_ENABLE (1<<30)
3633#define DVS_PIXFORMAT_MASK (3<<25)
3634#define DVS_FORMAT_YUV422 (0<<25)
3635#define DVS_FORMAT_RGBX101010 (1<<25)
3636#define DVS_FORMAT_RGBX888 (2<<25)
3637#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003638#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003639#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003640#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003641#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3642#define DVS_YUV_ORDER_YUYV (0<<16)
3643#define DVS_YUV_ORDER_UYVY (1<<16)
3644#define DVS_YUV_ORDER_YVYU (2<<16)
3645#define DVS_YUV_ORDER_VYUY (3<<16)
3646#define DVS_DEST_KEY (1<<2)
3647#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3648#define DVS_TILED (1<<10)
3649#define _DVSALINOFF 0x72184
3650#define _DVSASTRIDE 0x72188
3651#define _DVSAPOS 0x7218c
3652#define _DVSASIZE 0x72190
3653#define _DVSAKEYVAL 0x72194
3654#define _DVSAKEYMSK 0x72198
3655#define _DVSASURF 0x7219c
3656#define _DVSAKEYMAXVAL 0x721a0
3657#define _DVSATILEOFF 0x721a4
3658#define _DVSASURFLIVE 0x721ac
3659#define _DVSASCALE 0x72204
3660#define DVS_SCALE_ENABLE (1<<31)
3661#define DVS_FILTER_MASK (3<<29)
3662#define DVS_FILTER_MEDIUM (0<<29)
3663#define DVS_FILTER_ENHANCING (1<<29)
3664#define DVS_FILTER_SOFTENING (2<<29)
3665#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3666#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3667#define _DVSAGAMC 0x72300
3668
3669#define _DVSBCNTR 0x73180
3670#define _DVSBLINOFF 0x73184
3671#define _DVSBSTRIDE 0x73188
3672#define _DVSBPOS 0x7318c
3673#define _DVSBSIZE 0x73190
3674#define _DVSBKEYVAL 0x73194
3675#define _DVSBKEYMSK 0x73198
3676#define _DVSBSURF 0x7319c
3677#define _DVSBKEYMAXVAL 0x731a0
3678#define _DVSBTILEOFF 0x731a4
3679#define _DVSBSURFLIVE 0x731ac
3680#define _DVSBSCALE 0x73204
3681#define _DVSBGAMC 0x73300
3682
3683#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3684#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3685#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3686#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3687#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003688#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003689#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3690#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3691#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003692#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3693#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003694#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003695
3696#define _SPRA_CTL 0x70280
3697#define SPRITE_ENABLE (1<<31)
3698#define SPRITE_GAMMA_ENABLE (1<<30)
3699#define SPRITE_PIXFORMAT_MASK (7<<25)
3700#define SPRITE_FORMAT_YUV422 (0<<25)
3701#define SPRITE_FORMAT_RGBX101010 (1<<25)
3702#define SPRITE_FORMAT_RGBX888 (2<<25)
3703#define SPRITE_FORMAT_RGBX161616 (3<<25)
3704#define SPRITE_FORMAT_YUV444 (4<<25)
3705#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003706#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003707#define SPRITE_SOURCE_KEY (1<<22)
3708#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3709#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3710#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3711#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3712#define SPRITE_YUV_ORDER_YUYV (0<<16)
3713#define SPRITE_YUV_ORDER_UYVY (1<<16)
3714#define SPRITE_YUV_ORDER_YVYU (2<<16)
3715#define SPRITE_YUV_ORDER_VYUY (3<<16)
3716#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3717#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3718#define SPRITE_TILED (1<<10)
3719#define SPRITE_DEST_KEY (1<<2)
3720#define _SPRA_LINOFF 0x70284
3721#define _SPRA_STRIDE 0x70288
3722#define _SPRA_POS 0x7028c
3723#define _SPRA_SIZE 0x70290
3724#define _SPRA_KEYVAL 0x70294
3725#define _SPRA_KEYMSK 0x70298
3726#define _SPRA_SURF 0x7029c
3727#define _SPRA_KEYMAX 0x702a0
3728#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003729#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003730#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003731#define _SPRA_SCALE 0x70304
3732#define SPRITE_SCALE_ENABLE (1<<31)
3733#define SPRITE_FILTER_MASK (3<<29)
3734#define SPRITE_FILTER_MEDIUM (0<<29)
3735#define SPRITE_FILTER_ENHANCING (1<<29)
3736#define SPRITE_FILTER_SOFTENING (2<<29)
3737#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3738#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3739#define _SPRA_GAMC 0x70400
3740
3741#define _SPRB_CTL 0x71280
3742#define _SPRB_LINOFF 0x71284
3743#define _SPRB_STRIDE 0x71288
3744#define _SPRB_POS 0x7128c
3745#define _SPRB_SIZE 0x71290
3746#define _SPRB_KEYVAL 0x71294
3747#define _SPRB_KEYMSK 0x71298
3748#define _SPRB_SURF 0x7129c
3749#define _SPRB_KEYMAX 0x712a0
3750#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003751#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003752#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003753#define _SPRB_SCALE 0x71304
3754#define _SPRB_GAMC 0x71400
3755
3756#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3757#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3758#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3759#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3760#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3761#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3762#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3763#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3764#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3765#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003766#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003767#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3768#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003769#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003770
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003771#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003772#define SP_ENABLE (1<<31)
3773#define SP_GEAMMA_ENABLE (1<<30)
3774#define SP_PIXFORMAT_MASK (0xf<<26)
3775#define SP_FORMAT_YUV422 (0<<26)
3776#define SP_FORMAT_BGR565 (5<<26)
3777#define SP_FORMAT_BGRX8888 (6<<26)
3778#define SP_FORMAT_BGRA8888 (7<<26)
3779#define SP_FORMAT_RGBX1010102 (8<<26)
3780#define SP_FORMAT_RGBA1010102 (9<<26)
3781#define SP_FORMAT_RGBX8888 (0xe<<26)
3782#define SP_FORMAT_RGBA8888 (0xf<<26)
3783#define SP_SOURCE_KEY (1<<22)
3784#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3785#define SP_YUV_ORDER_YUYV (0<<16)
3786#define SP_YUV_ORDER_UYVY (1<<16)
3787#define SP_YUV_ORDER_YVYU (2<<16)
3788#define SP_YUV_ORDER_VYUY (3<<16)
3789#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003790#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3791#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3792#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3793#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3794#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3795#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3796#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3797#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3798#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3799#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3800#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003801
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003802#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3803#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3804#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3805#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3806#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3807#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3808#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3809#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3810#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3811#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3812#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3813#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003814
3815#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3816#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3817#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3818#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3819#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3820#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3821#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3822#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3823#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3824#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3825#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3826#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3827
Jesse Barnes585fb112008-07-29 11:54:06 -07003828/* VBIOS regs */
3829#define VGACNTRL 0x71400
3830# define VGA_DISP_DISABLE (1 << 31)
3831# define VGA_2X_MODE (1 << 30)
3832# define VGA_PIPE_B_SELECT (1 << 29)
3833
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003834#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3835
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003836/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003837
3838#define CPU_VGACNTRL 0x41000
3839
3840#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3841#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3842#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3843#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3844#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3845#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3846#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3847#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3848#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3849
3850/* refresh rate hardware control */
3851#define RR_HW_CTL 0x45300
3852#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3853#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3854
3855#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003856#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003857#define FDI_PLL_BIOS_1 0x46004
3858#define FDI_PLL_BIOS_2 0x46008
3859#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3860#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3861#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3862
Eric Anholt8956c8b2010-03-18 13:21:14 -07003863#define PCH_3DCGDIS0 0x46020
3864# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3865# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3866
Eric Anholt06f37752010-12-14 10:06:46 -08003867#define PCH_3DCGDIS1 0x46024
3868# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3869
Zhenyu Wangb9055052009-06-05 15:38:38 +08003870#define FDI_PLL_FREQ_CTL 0x46030
3871#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3872#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3873#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3874
3875
Ville Syrjäläaab17132013-01-24 15:29:32 +02003876#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Chris Wilson5eddb702010-09-11 13:48:45 +01003877#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003878#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003879#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003880
Ville Syrjäläaab17132013-01-24 15:29:32 +02003881#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003882#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003883#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003884#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003885
Ville Syrjäläaab17132013-01-24 15:29:32 +02003886#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003887#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003888#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003889#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003890
Ville Syrjäläaab17132013-01-24 15:29:32 +02003891#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003892#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003893#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003894#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003895
3896/* PIPEB timing regs are same start from 0x61000 */
3897
Ville Syrjäläaab17132013-01-24 15:29:32 +02003898#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3899#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003900
Ville Syrjäläaab17132013-01-24 15:29:32 +02003901#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3902#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003903
Ville Syrjäläaab17132013-01-24 15:29:32 +02003904#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3905#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003906
Ville Syrjäläaab17132013-01-24 15:29:32 +02003907#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3908#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003909
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003910#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3911#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3912#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3913#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3914#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3915#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3916#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3917#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003918
3919/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003920/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3921#define _PFA_CTL_1 0x68080
3922#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003923#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003924#define PF_PIPE_SEL_MASK_IVB (3<<29)
3925#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003926#define PF_FILTER_MASK (3<<23)
3927#define PF_FILTER_PROGRAMMED (0<<23)
3928#define PF_FILTER_MED_3x3 (1<<23)
3929#define PF_FILTER_EDGE_ENHANCE (2<<23)
3930#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003931#define _PFA_WIN_SZ 0x68074
3932#define _PFB_WIN_SZ 0x68874
3933#define _PFA_WIN_POS 0x68070
3934#define _PFB_WIN_POS 0x68870
3935#define _PFA_VSCALE 0x68084
3936#define _PFB_VSCALE 0x68884
3937#define _PFA_HSCALE 0x68090
3938#define _PFB_HSCALE 0x68890
3939
3940#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3941#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3942#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3943#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3944#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003945
3946/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003947#define _LGC_PALETTE_A 0x4a000
3948#define _LGC_PALETTE_B 0x4a800
3949#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003950
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003951#define _GAMMA_MODE_A 0x4a480
3952#define _GAMMA_MODE_B 0x4ac80
3953#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3954#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02003955#define GAMMA_MODE_MODE_8BIT (0 << 0)
3956#define GAMMA_MODE_MODE_10BIT (1 << 0)
3957#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003958#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3959
Zhenyu Wangb9055052009-06-05 15:38:38 +08003960/* interrupts */
3961#define DE_MASTER_IRQ_CONTROL (1 << 31)
3962#define DE_SPRITEB_FLIP_DONE (1 << 29)
3963#define DE_SPRITEA_FLIP_DONE (1 << 28)
3964#define DE_PLANEB_FLIP_DONE (1 << 27)
3965#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003966#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003967#define DE_PCU_EVENT (1 << 25)
3968#define DE_GTT_FAULT (1 << 24)
3969#define DE_POISON (1 << 23)
3970#define DE_PERFORM_COUNTER (1 << 22)
3971#define DE_PCH_EVENT (1 << 21)
3972#define DE_AUX_CHANNEL_A (1 << 20)
3973#define DE_DP_A_HOTPLUG (1 << 19)
3974#define DE_GSE (1 << 18)
3975#define DE_PIPEB_VBLANK (1 << 15)
3976#define DE_PIPEB_EVEN_FIELD (1 << 14)
3977#define DE_PIPEB_ODD_FIELD (1 << 13)
3978#define DE_PIPEB_LINE_COMPARE (1 << 12)
3979#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003980#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003981#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3982#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003983#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003984#define DE_PIPEA_EVEN_FIELD (1 << 6)
3985#define DE_PIPEA_ODD_FIELD (1 << 5)
3986#define DE_PIPEA_LINE_COMPARE (1 << 4)
3987#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003988#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003989#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003990#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003991#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003992
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003993/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03003994#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003995#define DE_GSE_IVB (1<<29)
3996#define DE_PCH_EVENT_IVB (1<<28)
3997#define DE_DP_A_HOTPLUG_IVB (1<<27)
3998#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003999#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4000#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4001#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004002#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004003#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004004#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004005#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4006#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004007#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004008#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004009#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4010
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004011#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4012#define MASTER_INTERRUPT_ENABLE (1<<31)
4013
Zhenyu Wangb9055052009-06-05 15:38:38 +08004014#define DEISR 0x44000
4015#define DEIMR 0x44004
4016#define DEIIR 0x44008
4017#define DEIER 0x4400c
4018
Zhenyu Wangb9055052009-06-05 15:38:38 +08004019#define GTISR 0x44010
4020#define GTIMR 0x44014
4021#define GTIIR 0x44018
4022#define GTIER 0x4401c
4023
Ben Widawskyabd58f02013-11-02 21:07:09 -07004024#define GEN8_MASTER_IRQ 0x44200
4025#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4026#define GEN8_PCU_IRQ (1<<30)
4027#define GEN8_DE_PCH_IRQ (1<<23)
4028#define GEN8_DE_MISC_IRQ (1<<22)
4029#define GEN8_DE_PORT_IRQ (1<<20)
4030#define GEN8_DE_PIPE_C_IRQ (1<<18)
4031#define GEN8_DE_PIPE_B_IRQ (1<<17)
4032#define GEN8_DE_PIPE_A_IRQ (1<<16)
4033#define GEN8_GT_VECS_IRQ (1<<6)
4034#define GEN8_GT_VCS2_IRQ (1<<3)
4035#define GEN8_GT_VCS1_IRQ (1<<2)
4036#define GEN8_GT_BCS_IRQ (1<<1)
4037#define GEN8_GT_RCS_IRQ (1<<0)
4038/* Lazy definition */
4039#define GEN8_GT_IRQS 0x000000ff
4040#define GEN8_DE_IRQS 0x01ff0000
4041#define GEN8_RSVD_IRQS 0xB700ff00
4042
4043#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4044#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4045#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4046#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4047
4048#define GEN8_BCS_IRQ_SHIFT 16
4049#define GEN8_RCS_IRQ_SHIFT 0
4050#define GEN8_VCS2_IRQ_SHIFT 16
4051#define GEN8_VCS1_IRQ_SHIFT 0
4052#define GEN8_VECS_IRQ_SHIFT 0
4053
4054#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4055#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4056#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4057#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
4058#define GEN8_PIPE_UNDERRUN (1 << 31)
4059#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4060#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4061#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4062#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4063#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4064#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4065#define GEN8_PIPE_FLIP_DONE (1 << 4)
4066#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4067#define GEN8_PIPE_VSYNC (1 << 1)
4068#define GEN8_PIPE_VBLANK (1 << 0)
4069#define GEN8_DE_PIPE_IRQ_ERRORS (GEN8_PIPE_UNDERRUN | \
4070 GEN8_PIPE_CDCLK_CRC_ERROR | \
4071 GEN8_PIPE_CURSOR_FAULT | \
4072 GEN8_PIPE_SPRITE_FAULT | \
4073 GEN8_PIPE_PRIMARY_FAULT)
4074
4075#define GEN8_DE_PORT_ISR 0x44440
4076#define GEN8_DE_PORT_IMR 0x44444
4077#define GEN8_DE_PORT_IIR 0x44448
4078#define GEN8_DE_PORT_IER 0x4444c
4079#define _PORT_DP_A_HOTPLUG (1 << 3)
4080
4081#define GEN8_DE_MISC_ISR 0x44460
4082#define GEN8_DE_MISC_IMR 0x44464
4083#define GEN8_DE_MISC_IIR 0x44468
4084#define GEN8_DE_MISC_IER 0x4446c
4085#define GEN8_DE_MISC_GSE (1 << 27)
4086
4087#define GEN8_PCU_ISR 0x444e0
4088#define GEN8_PCU_IMR 0x444e4
4089#define GEN8_PCU_IIR 0x444e8
4090#define GEN8_PCU_IER 0x444ec
4091
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004092#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004093/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4094#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004095#define ILK_DPARB_GATE (1<<22)
4096#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00004097#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
4098#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
4099#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
4100#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
4101#define ILK_HDCP_DISABLE (1<<25)
4102#define ILK_eDP_A_DISABLE (1<<24)
4103#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004104
Damien Lespiau231e54f2012-10-19 17:55:41 +01004105#define ILK_DSPCLK_GATE_D 0x42020
4106#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4107#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4108#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4109#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4110#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004111
Eric Anholt116ac8d2011-12-21 10:31:09 -08004112#define IVB_CHICKEN3 0x4200c
4113# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4114# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4115
Paulo Zanoni90a88642013-05-03 17:23:45 -03004116#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004117#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004118#define FORCE_ARB_IDLE_PLANES (1 << 14)
4119
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004120#define _CHICKEN_PIPESL_1_A 0x420b0
4121#define _CHICKEN_PIPESL_1_B 0x420b4
4122#define DPRS_MASK_VBLANK_SRD (1 << 0)
4123#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4124
Zhenyu Wang553bd142009-09-02 10:57:52 +08004125#define DISP_ARB_CTL 0x45000
4126#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004127#define DISP_FBC_WM_DIS (1<<15)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004128#define GEN7_MSG_CTL 0x45010
4129#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4130#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004131
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004132/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004133#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4134# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
4135
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004136#define GEN7_L3CNTLREG1 0xB01C
4137#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004138#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004139
4140#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4141#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4142
Jesse Barnes61939d92012-10-02 17:43:38 -05004143#define GEN7_L3SQCREG4 0xb034
4144#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4145
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004146/* WaCatErrorRejectionIssue */
4147#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4148#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4149
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004150#define HSW_SCRATCH1 0xb038
4151#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4152
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004153#define HSW_FUSE_STRAP 0x42014
4154#define HSW_CDCLK_LIMIT (1 << 24)
4155
Zhenyu Wangb9055052009-06-05 15:38:38 +08004156/* PCH */
4157
Adam Jackson23e81d62012-06-06 15:45:44 -04004158/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004159#define SDE_AUDIO_POWER_D (1 << 27)
4160#define SDE_AUDIO_POWER_C (1 << 26)
4161#define SDE_AUDIO_POWER_B (1 << 25)
4162#define SDE_AUDIO_POWER_SHIFT (25)
4163#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4164#define SDE_GMBUS (1 << 24)
4165#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4166#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4167#define SDE_AUDIO_HDCP_MASK (3 << 22)
4168#define SDE_AUDIO_TRANSB (1 << 21)
4169#define SDE_AUDIO_TRANSA (1 << 20)
4170#define SDE_AUDIO_TRANS_MASK (3 << 20)
4171#define SDE_POISON (1 << 19)
4172/* 18 reserved */
4173#define SDE_FDI_RXB (1 << 17)
4174#define SDE_FDI_RXA (1 << 16)
4175#define SDE_FDI_MASK (3 << 16)
4176#define SDE_AUXD (1 << 15)
4177#define SDE_AUXC (1 << 14)
4178#define SDE_AUXB (1 << 13)
4179#define SDE_AUX_MASK (7 << 13)
4180/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004181#define SDE_CRT_HOTPLUG (1 << 11)
4182#define SDE_PORTD_HOTPLUG (1 << 10)
4183#define SDE_PORTC_HOTPLUG (1 << 9)
4184#define SDE_PORTB_HOTPLUG (1 << 8)
4185#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004186#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4187 SDE_SDVOB_HOTPLUG | \
4188 SDE_PORTB_HOTPLUG | \
4189 SDE_PORTC_HOTPLUG | \
4190 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004191#define SDE_TRANSB_CRC_DONE (1 << 5)
4192#define SDE_TRANSB_CRC_ERR (1 << 4)
4193#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4194#define SDE_TRANSA_CRC_DONE (1 << 2)
4195#define SDE_TRANSA_CRC_ERR (1 << 1)
4196#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4197#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004198
4199/* south display engine interrupt: CPT/PPT */
4200#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4201#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4202#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4203#define SDE_AUDIO_POWER_SHIFT_CPT 29
4204#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4205#define SDE_AUXD_CPT (1 << 27)
4206#define SDE_AUXC_CPT (1 << 26)
4207#define SDE_AUXB_CPT (1 << 25)
4208#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004209#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4210#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4211#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004212#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004213#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004214#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004215 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004216 SDE_PORTD_HOTPLUG_CPT | \
4217 SDE_PORTC_HOTPLUG_CPT | \
4218 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004219#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004220#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004221#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4222#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4223#define SDE_FDI_RXC_CPT (1 << 8)
4224#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4225#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4226#define SDE_FDI_RXB_CPT (1 << 4)
4227#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4228#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4229#define SDE_FDI_RXA_CPT (1 << 0)
4230#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4231 SDE_AUDIO_CP_REQ_B_CPT | \
4232 SDE_AUDIO_CP_REQ_A_CPT)
4233#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4234 SDE_AUDIO_CP_CHG_B_CPT | \
4235 SDE_AUDIO_CP_CHG_A_CPT)
4236#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4237 SDE_FDI_RXB_CPT | \
4238 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004239
4240#define SDEISR 0xc4000
4241#define SDEIMR 0xc4004
4242#define SDEIIR 0xc4008
4243#define SDEIER 0xc400c
4244
Paulo Zanoni86642812013-04-12 17:57:57 -03004245#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004246#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004247#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4248#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4249#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004250#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004251
Zhenyu Wangb9055052009-06-05 15:38:38 +08004252/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004253#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004254#define PORTD_HOTPLUG_ENABLE (1 << 20)
4255#define PORTD_PULSE_DURATION_2ms (0)
4256#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4257#define PORTD_PULSE_DURATION_6ms (2 << 18)
4258#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004259#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004260#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4261#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4262#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4263#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004264#define PORTC_HOTPLUG_ENABLE (1 << 12)
4265#define PORTC_PULSE_DURATION_2ms (0)
4266#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4267#define PORTC_PULSE_DURATION_6ms (2 << 10)
4268#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004269#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004270#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4271#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4272#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4273#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004274#define PORTB_HOTPLUG_ENABLE (1 << 4)
4275#define PORTB_PULSE_DURATION_2ms (0)
4276#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4277#define PORTB_PULSE_DURATION_6ms (2 << 2)
4278#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004279#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004280#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4281#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4282#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4283#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004284
4285#define PCH_GPIOA 0xc5010
4286#define PCH_GPIOB 0xc5014
4287#define PCH_GPIOC 0xc5018
4288#define PCH_GPIOD 0xc501c
4289#define PCH_GPIOE 0xc5020
4290#define PCH_GPIOF 0xc5024
4291
Eric Anholtf0217c42009-12-01 11:56:30 -08004292#define PCH_GMBUS0 0xc5100
4293#define PCH_GMBUS1 0xc5104
4294#define PCH_GMBUS2 0xc5108
4295#define PCH_GMBUS3 0xc510c
4296#define PCH_GMBUS4 0xc5110
4297#define PCH_GMBUS5 0xc5120
4298
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004299#define _PCH_DPLL_A 0xc6014
4300#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004301#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004302
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004303#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004304#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004305#define _PCH_FPA1 0xc6044
4306#define _PCH_FPB0 0xc6048
4307#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004308#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4309#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004310
4311#define PCH_DPLL_TEST 0xc606c
4312
4313#define PCH_DREF_CONTROL 0xC6200
4314#define DREF_CONTROL_MASK 0x7fc3
4315#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4316#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4317#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4318#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4319#define DREF_SSC_SOURCE_DISABLE (0<<11)
4320#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004321#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004322#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4323#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4324#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004325#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004326#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4327#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004328#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004329#define DREF_SSC4_DOWNSPREAD (0<<6)
4330#define DREF_SSC4_CENTERSPREAD (1<<6)
4331#define DREF_SSC1_DISABLE (0<<1)
4332#define DREF_SSC1_ENABLE (1<<1)
4333#define DREF_SSC4_DISABLE (0)
4334#define DREF_SSC4_ENABLE (1)
4335
4336#define PCH_RAWCLK_FREQ 0xc6204
4337#define FDL_TP1_TIMER_SHIFT 12
4338#define FDL_TP1_TIMER_MASK (3<<12)
4339#define FDL_TP2_TIMER_SHIFT 10
4340#define FDL_TP2_TIMER_MASK (3<<10)
4341#define RAWCLK_FREQ_MASK 0x3ff
4342
4343#define PCH_DPLL_TMR_CFG 0xc6208
4344
4345#define PCH_SSC4_PARMS 0xc6210
4346#define PCH_SSC4_AUX_PARMS 0xc6214
4347
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004348#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004349#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4350#define TRANS_DPLLA_SEL(pipe) 0
4351#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004352
Zhenyu Wangb9055052009-06-05 15:38:38 +08004353/* transcoder */
4354
Daniel Vetter275f01b22013-05-03 11:49:47 +02004355#define _PCH_TRANS_HTOTAL_A 0xe0000
4356#define TRANS_HTOTAL_SHIFT 16
4357#define TRANS_HACTIVE_SHIFT 0
4358#define _PCH_TRANS_HBLANK_A 0xe0004
4359#define TRANS_HBLANK_END_SHIFT 16
4360#define TRANS_HBLANK_START_SHIFT 0
4361#define _PCH_TRANS_HSYNC_A 0xe0008
4362#define TRANS_HSYNC_END_SHIFT 16
4363#define TRANS_HSYNC_START_SHIFT 0
4364#define _PCH_TRANS_VTOTAL_A 0xe000c
4365#define TRANS_VTOTAL_SHIFT 16
4366#define TRANS_VACTIVE_SHIFT 0
4367#define _PCH_TRANS_VBLANK_A 0xe0010
4368#define TRANS_VBLANK_END_SHIFT 16
4369#define TRANS_VBLANK_START_SHIFT 0
4370#define _PCH_TRANS_VSYNC_A 0xe0014
4371#define TRANS_VSYNC_END_SHIFT 16
4372#define TRANS_VSYNC_START_SHIFT 0
4373#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004374
Daniel Vettere3b95f12013-05-03 11:49:49 +02004375#define _PCH_TRANSA_DATA_M1 0xe0030
4376#define _PCH_TRANSA_DATA_N1 0xe0034
4377#define _PCH_TRANSA_DATA_M2 0xe0038
4378#define _PCH_TRANSA_DATA_N2 0xe003c
4379#define _PCH_TRANSA_LINK_M1 0xe0040
4380#define _PCH_TRANSA_LINK_N1 0xe0044
4381#define _PCH_TRANSA_LINK_M2 0xe0048
4382#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004383
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004384/* Per-transcoder DIP controls */
4385
4386#define _VIDEO_DIP_CTL_A 0xe0200
4387#define _VIDEO_DIP_DATA_A 0xe0208
4388#define _VIDEO_DIP_GCP_A 0xe0210
4389
4390#define _VIDEO_DIP_CTL_B 0xe1200
4391#define _VIDEO_DIP_DATA_B 0xe1208
4392#define _VIDEO_DIP_GCP_B 0xe1210
4393
4394#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4395#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4396#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4397
Ville Syrjäläb9064872013-01-24 15:29:31 +02004398#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4399#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4400#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004401
Ville Syrjäläb9064872013-01-24 15:29:31 +02004402#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4403#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4404#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004405
4406#define VLV_TVIDEO_DIP_CTL(pipe) \
4407 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4408#define VLV_TVIDEO_DIP_DATA(pipe) \
4409 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4410#define VLV_TVIDEO_DIP_GCP(pipe) \
4411 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4412
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004413/* Haswell DIP controls */
4414#define HSW_VIDEO_DIP_CTL_A 0x60200
4415#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4416#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4417#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4418#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4419#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4420#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4421#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4422#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4423#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4424#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4425#define HSW_VIDEO_DIP_GCP_A 0x60210
4426
4427#define HSW_VIDEO_DIP_CTL_B 0x61200
4428#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4429#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4430#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4431#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4432#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4433#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4434#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4435#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4436#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4437#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4438#define HSW_VIDEO_DIP_GCP_B 0x61210
4439
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004440#define HSW_TVIDEO_DIP_CTL(trans) \
4441 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4442#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4443 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004444#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4445 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004446#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4447 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4448#define HSW_TVIDEO_DIP_GCP(trans) \
4449 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4450#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4451 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004452
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004453#define HSW_STEREO_3D_CTL_A 0x70020
4454#define S3D_ENABLE (1<<31)
4455#define HSW_STEREO_3D_CTL_B 0x71020
4456
4457#define HSW_STEREO_3D_CTL(trans) \
4458 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4459
Daniel Vetter275f01b22013-05-03 11:49:47 +02004460#define _PCH_TRANS_HTOTAL_B 0xe1000
4461#define _PCH_TRANS_HBLANK_B 0xe1004
4462#define _PCH_TRANS_HSYNC_B 0xe1008
4463#define _PCH_TRANS_VTOTAL_B 0xe100c
4464#define _PCH_TRANS_VBLANK_B 0xe1010
4465#define _PCH_TRANS_VSYNC_B 0xe1014
4466#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004467
Daniel Vetter275f01b22013-05-03 11:49:47 +02004468#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4469#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4470#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4471#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4472#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4473#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4474#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4475 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004476
Daniel Vettere3b95f12013-05-03 11:49:49 +02004477#define _PCH_TRANSB_DATA_M1 0xe1030
4478#define _PCH_TRANSB_DATA_N1 0xe1034
4479#define _PCH_TRANSB_DATA_M2 0xe1038
4480#define _PCH_TRANSB_DATA_N2 0xe103c
4481#define _PCH_TRANSB_LINK_M1 0xe1040
4482#define _PCH_TRANSB_LINK_N1 0xe1044
4483#define _PCH_TRANSB_LINK_M2 0xe1048
4484#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004485
Daniel Vettere3b95f12013-05-03 11:49:49 +02004486#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4487#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4488#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4489#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4490#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4491#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4492#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4493#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004494
Daniel Vetterab9412b2013-05-03 11:49:46 +02004495#define _PCH_TRANSACONF 0xf0008
4496#define _PCH_TRANSBCONF 0xf1008
4497#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4498#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004499#define TRANS_DISABLE (0<<31)
4500#define TRANS_ENABLE (1<<31)
4501#define TRANS_STATE_MASK (1<<30)
4502#define TRANS_STATE_DISABLE (0<<30)
4503#define TRANS_STATE_ENABLE (1<<30)
4504#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4505#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4506#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4507#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004508#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004509#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004510#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004511#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004512#define TRANS_8BPC (0<<5)
4513#define TRANS_10BPC (1<<5)
4514#define TRANS_6BPC (2<<5)
4515#define TRANS_12BPC (3<<5)
4516
Daniel Vetterce401412012-10-31 22:52:30 +01004517#define _TRANSA_CHICKEN1 0xf0060
4518#define _TRANSB_CHICKEN1 0xf1060
4519#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4520#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004521#define _TRANSA_CHICKEN2 0xf0064
4522#define _TRANSB_CHICKEN2 0xf1064
4523#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004524#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4525#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4526#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4527#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4528#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004529
Jesse Barnes291427f2011-07-29 12:42:37 -07004530#define SOUTH_CHICKEN1 0xc2000
4531#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4532#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004533#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4534#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4535#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004536#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004537#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4538#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4539#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004540
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004541#define _FDI_RXA_CHICKEN 0xc200c
4542#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004543#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4544#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004545#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004546
Jesse Barnes382b0932010-10-07 16:01:25 -07004547#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004548#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004549#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004550#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004551#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004552
Zhenyu Wangb9055052009-06-05 15:38:38 +08004553/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004554#define _FDI_TXA_CTL 0x60100
4555#define _FDI_TXB_CTL 0x61100
4556#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004557#define FDI_TX_DISABLE (0<<31)
4558#define FDI_TX_ENABLE (1<<31)
4559#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4560#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4561#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4562#define FDI_LINK_TRAIN_NONE (3<<28)
4563#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4564#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4565#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4566#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4567#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4568#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4569#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4570#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004571/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4572 SNB has different settings. */
4573/* SNB A-stepping */
4574#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4575#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4576#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4577#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4578/* SNB B-stepping */
4579#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4580#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4581#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4582#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4583#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004584#define FDI_DP_PORT_WIDTH_SHIFT 19
4585#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4586#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004587#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004588/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004589#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004590
4591/* Ivybridge has different bits for lolz */
4592#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4593#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4594#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4595#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4596
Zhenyu Wangb9055052009-06-05 15:38:38 +08004597/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004598#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004599#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004600#define FDI_SCRAMBLING_ENABLE (0<<7)
4601#define FDI_SCRAMBLING_DISABLE (1<<7)
4602
4603/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004604#define _FDI_RXA_CTL 0xf000c
4605#define _FDI_RXB_CTL 0xf100c
4606#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004607#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004608/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004609#define FDI_FS_ERRC_ENABLE (1<<27)
4610#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004611#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004612#define FDI_8BPC (0<<16)
4613#define FDI_10BPC (1<<16)
4614#define FDI_6BPC (2<<16)
4615#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004616#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004617#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4618#define FDI_RX_PLL_ENABLE (1<<13)
4619#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4620#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4621#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4622#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4623#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004624#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004625/* CPT */
4626#define FDI_AUTO_TRAINING (1<<10)
4627#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4628#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4629#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4630#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4631#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004632
Paulo Zanoni04945642012-11-01 21:00:59 -02004633#define _FDI_RXA_MISC 0xf0010
4634#define _FDI_RXB_MISC 0xf1010
4635#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4636#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4637#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4638#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4639#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4640#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4641#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4642#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4643
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004644#define _FDI_RXA_TUSIZE1 0xf0030
4645#define _FDI_RXA_TUSIZE2 0xf0038
4646#define _FDI_RXB_TUSIZE1 0xf1030
4647#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004648#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4649#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004650
4651/* FDI_RX interrupt register format */
4652#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4653#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4654#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4655#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4656#define FDI_RX_FS_CODE_ERR (1<<6)
4657#define FDI_RX_FE_CODE_ERR (1<<5)
4658#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4659#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4660#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4661#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4662#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4663
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004664#define _FDI_RXA_IIR 0xf0014
4665#define _FDI_RXA_IMR 0xf0018
4666#define _FDI_RXB_IIR 0xf1014
4667#define _FDI_RXB_IMR 0xf1018
4668#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4669#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004670
4671#define FDI_PLL_CTL_1 0xfe000
4672#define FDI_PLL_CTL_2 0xfe004
4673
Zhenyu Wangb9055052009-06-05 15:38:38 +08004674#define PCH_LVDS 0xe1180
4675#define LVDS_DETECTED (1 << 1)
4676
Shobhit Kumar98364372012-06-15 11:55:14 -07004677/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004678#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4679#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4680#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004681#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4682#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004683#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4684#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004685
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004686#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4687#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4688#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4689#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4690#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004691
Jesse Barnes453c5422013-03-28 09:55:41 -07004692#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4693#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4694#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4695 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4696#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4697 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4698#define VLV_PIPE_PP_DIVISOR(pipe) \
4699 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4700
Zhenyu Wangb9055052009-06-05 15:38:38 +08004701#define PCH_PP_STATUS 0xc7200
4702#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004703#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004704#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004705#define EDP_FORCE_VDD (1 << 3)
4706#define EDP_BLC_ENABLE (1 << 2)
4707#define PANEL_POWER_RESET (1 << 1)
4708#define PANEL_POWER_OFF (0 << 0)
4709#define PANEL_POWER_ON (1 << 0)
4710#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004711#define PANEL_PORT_SELECT_MASK (3 << 30)
4712#define PANEL_PORT_SELECT_LVDS (0 << 30)
4713#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004714#define PANEL_PORT_SELECT_DPC (2 << 30)
4715#define PANEL_PORT_SELECT_DPD (3 << 30)
4716#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4717#define PANEL_POWER_UP_DELAY_SHIFT 16
4718#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4719#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4720
Zhenyu Wangb9055052009-06-05 15:38:38 +08004721#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004722#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4723#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4724#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4725#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4726
Zhenyu Wangb9055052009-06-05 15:38:38 +08004727#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004728#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4729#define PP_REFERENCE_DIVIDER_SHIFT 8
4730#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4731#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004732
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004733#define PCH_DP_B 0xe4100
4734#define PCH_DPB_AUX_CH_CTL 0xe4110
4735#define PCH_DPB_AUX_CH_DATA1 0xe4114
4736#define PCH_DPB_AUX_CH_DATA2 0xe4118
4737#define PCH_DPB_AUX_CH_DATA3 0xe411c
4738#define PCH_DPB_AUX_CH_DATA4 0xe4120
4739#define PCH_DPB_AUX_CH_DATA5 0xe4124
4740
4741#define PCH_DP_C 0xe4200
4742#define PCH_DPC_AUX_CH_CTL 0xe4210
4743#define PCH_DPC_AUX_CH_DATA1 0xe4214
4744#define PCH_DPC_AUX_CH_DATA2 0xe4218
4745#define PCH_DPC_AUX_CH_DATA3 0xe421c
4746#define PCH_DPC_AUX_CH_DATA4 0xe4220
4747#define PCH_DPC_AUX_CH_DATA5 0xe4224
4748
4749#define PCH_DP_D 0xe4300
4750#define PCH_DPD_AUX_CH_CTL 0xe4310
4751#define PCH_DPD_AUX_CH_DATA1 0xe4314
4752#define PCH_DPD_AUX_CH_DATA2 0xe4318
4753#define PCH_DPD_AUX_CH_DATA3 0xe431c
4754#define PCH_DPD_AUX_CH_DATA4 0xe4320
4755#define PCH_DPD_AUX_CH_DATA5 0xe4324
4756
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004757/* CPT */
4758#define PORT_TRANS_A_SEL_CPT 0
4759#define PORT_TRANS_B_SEL_CPT (1<<29)
4760#define PORT_TRANS_C_SEL_CPT (2<<29)
4761#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004762#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004763#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4764#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004765
4766#define TRANS_DP_CTL_A 0xe0300
4767#define TRANS_DP_CTL_B 0xe1300
4768#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004769#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004770#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4771#define TRANS_DP_PORT_SEL_B (0<<29)
4772#define TRANS_DP_PORT_SEL_C (1<<29)
4773#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004774#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004775#define TRANS_DP_PORT_SEL_MASK (3<<29)
4776#define TRANS_DP_AUDIO_ONLY (1<<26)
4777#define TRANS_DP_ENH_FRAMING (1<<18)
4778#define TRANS_DP_8BPC (0<<9)
4779#define TRANS_DP_10BPC (1<<9)
4780#define TRANS_DP_6BPC (2<<9)
4781#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004782#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004783#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4784#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4785#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4786#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004787#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004788
4789/* SNB eDP training params */
4790/* SNB A-stepping */
4791#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4792#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4793#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4794#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4795/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004796#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4797#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4798#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4799#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4800#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004801#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4802
Keith Packard1a2eb462011-11-16 16:26:07 -08004803/* IVB */
4804#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4805#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4806#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4807#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4808#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4809#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004810#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004811
4812/* legacy values */
4813#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4814#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4815#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4816#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4817#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4818
4819#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4820
Zou Nan haicae58522010-11-09 17:17:32 +08004821#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004822#define FORCEWAKE_VLV 0x1300b0
4823#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004824#define FORCEWAKE_MEDIA_VLV 0x1300b8
4825#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004826#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004827#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004828#define VLV_GTLC_WAKE_CTRL 0x130090
4829#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004830#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004831#define FORCEWAKE_KERNEL 0x1
4832#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004833#define FORCEWAKE_MT_ACK 0x130040
4834#define ECOBUS 0xa180
4835#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004836
Ben Widawskydd202c62012-02-09 10:15:18 +01004837#define GTFIFODBG 0x120000
4838#define GT_FIFO_CPU_ERROR_MASK 7
4839#define GT_FIFO_OVFERR (1<<2)
4840#define GT_FIFO_IAWRERR (1<<1)
4841#define GT_FIFO_IARDERR (1<<0)
4842
Chris Wilson91355832011-03-04 19:22:40 +00004843#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004844#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004845
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004846#define HSW_IDICR 0x9008
4847#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4848#define HSW_EDRAM_PRESENT 0x120010
4849
Daniel Vetter80e829f2012-03-31 11:21:57 +02004850#define GEN6_UCGCTL1 0x9400
4851# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004852# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004853
Eric Anholt406478d2011-11-07 16:07:04 -08004854#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004855# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004856# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004857# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004858# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004859# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004860
Jesse Barnese3f33d42012-06-14 11:04:50 -07004861#define GEN7_UCGCTL4 0x940c
4862#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4863
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004864#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004865#define GEN6_TURBO_DISABLE (1<<31)
4866#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004867#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004868#define GEN6_OFFSET(x) ((x)<<19)
4869#define GEN6_AGGRESSIVE_TURBO (0<<15)
4870#define GEN6_RC_VIDEO_FREQ 0xA00C
4871#define GEN6_RC_CONTROL 0xA090
4872#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4873#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4874#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4875#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4876#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004877#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004878#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4879#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4880#define GEN6_RP_DOWN_TIMEOUT 0xA010
4881#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004882#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004883#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004884#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004885#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004886#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004887#define GEN6_RP_CONTROL 0xA024
4888#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004889#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4890#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4891#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4892#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4893#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004894#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4895#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004896#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4897#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4898#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004899#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004900#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004901#define GEN6_RP_UP_THRESHOLD 0xA02C
4902#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004903#define GEN6_RP_CUR_UP_EI 0xA050
4904#define GEN6_CURICONT_MASK 0xffffff
4905#define GEN6_RP_CUR_UP 0xA054
4906#define GEN6_CURBSYTAVG_MASK 0xffffff
4907#define GEN6_RP_PREV_UP 0xA058
4908#define GEN6_RP_CUR_DOWN_EI 0xA05C
4909#define GEN6_CURIAVG_MASK 0xffffff
4910#define GEN6_RP_CUR_DOWN 0xA060
4911#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004912#define GEN6_RP_UP_EI 0xA068
4913#define GEN6_RP_DOWN_EI 0xA06C
4914#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4915#define GEN6_RC_STATE 0xA094
4916#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4917#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4918#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4919#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4920#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4921#define GEN6_RC_SLEEP 0xA0B0
4922#define GEN6_RC1e_THRESHOLD 0xA0B4
4923#define GEN6_RC6_THRESHOLD 0xA0B8
4924#define GEN6_RC6p_THRESHOLD 0xA0BC
4925#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004926#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004927
4928#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004929#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004930#define GEN6_PMIIR 0x44028
4931#define GEN6_PMIER 0x4402C
4932#define GEN6_PM_MBOX_EVENT (1<<25)
4933#define GEN6_PM_THERMAL_EVENT (1<<24)
4934#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4935#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4936#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4937#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4938#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07004939#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07004940 GEN6_PM_RP_DOWN_THRESHOLD | \
4941 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004942
Ben Widawskycce66a22012-03-27 18:59:38 -07004943#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07004944#define VLV_COUNTER_CONTROL 0x138104
4945#define VLV_COUNT_RANGE_HIGH (1<<15)
4946#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4947#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07004948#define GEN6_GT_GFX_RC6 0x138108
4949#define GEN6_GT_GFX_RC6p 0x13810C
4950#define GEN6_GT_GFX_RC6pp 0x138110
4951
Chris Wilson8fd26852010-12-08 18:40:43 +00004952#define GEN6_PCODE_MAILBOX 0x138124
4953#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004954#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004955#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4956#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004957#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4958#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03004959#define GEN6_PCODE_READ_D_COMP 0x10
4960#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08004961#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4962#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004963#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00004964#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004965#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01004966#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00004967
Ben Widawsky4d855292011-12-12 19:34:16 -08004968#define GEN6_GT_CORE_STATUS 0x138060
4969#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4970#define GEN6_RCn_MASK 7
4971#define GEN6_RC0 0
4972#define GEN6_RC3 2
4973#define GEN6_RC6 3
4974#define GEN6_RC7 4
4975
Ben Widawskye3689192012-05-25 16:56:22 -07004976#define GEN7_MISCCPCTL (0x9424)
4977#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4978
4979/* IVYBRIDGE DPF */
4980#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004981#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07004982#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4983#define GEN7_PARITY_ERROR_VALID (1<<13)
4984#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4985#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4986#define GEN7_PARITY_ERROR_ROW(reg) \
4987 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4988#define GEN7_PARITY_ERROR_BANK(reg) \
4989 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4990#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4991 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4992#define GEN7_L3CDERRST1_ENABLE (1<<7)
4993
Ben Widawskyb9524a12012-05-25 16:56:24 -07004994#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004995#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07004996#define GEN7_L3LOG_SIZE 0x80
4997
Jesse Barnes12f33822012-10-25 12:15:45 -07004998#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4999#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5000#define GEN7_MAX_PS_THREAD_DEP (8<<12)
5001#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5002
Jesse Barnes8ab43972012-10-25 12:15:42 -07005003#define GEN7_ROW_CHICKEN2 0xe4f4
5004#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5005#define DOP_CLOCK_GATING_DISABLE (1<<0)
5006
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005007#define HSW_ROW_CHICKEN3 0xe49c
5008#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5009
Ben Widawskyfd392b62013-11-04 22:52:39 -08005010#define HALF_SLICE_CHICKEN3 0xe184
5011#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
5012
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02005013#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005014#define INTEL_AUDIO_DEVCL 0x808629FB
5015#define INTEL_AUDIO_DEVBLC 0x80862801
5016#define INTEL_AUDIO_DEVCTG 0x80862802
5017
5018#define G4X_AUD_CNTL_ST 0x620B4
5019#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5020#define G4X_ELDV_DEVCTG (1 << 14)
5021#define G4X_ELD_ADDR (0xf << 5)
5022#define G4X_ELD_ACK (1 << 4)
5023#define G4X_HDMIW_HDMIEDID 0x6210C
5024
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005025#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005026#define IBX_HDMIW_HDMIEDID_B 0xE2150
5027#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5028 IBX_HDMIW_HDMIEDID_A, \
5029 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005030#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005031#define IBX_AUD_CNTL_ST_B 0xE21B4
5032#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5033 IBX_AUD_CNTL_ST_A, \
5034 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005035#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5036#define IBX_ELD_ADDRESS (0x1f << 5)
5037#define IBX_ELD_ACK (1 << 4)
5038#define IBX_AUD_CNTL_ST2 0xE20C0
5039#define IBX_ELD_VALIDB (1 << 0)
5040#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005041
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005042#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005043#define CPT_HDMIW_HDMIEDID_B 0xE5150
5044#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5045 CPT_HDMIW_HDMIEDID_A, \
5046 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005047#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005048#define CPT_AUD_CNTL_ST_B 0xE51B4
5049#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5050 CPT_AUD_CNTL_ST_A, \
5051 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005052#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005053
Eric Anholtae662d32012-01-03 09:23:29 -08005054/* These are the 4 32-bit write offset registers for each stream
5055 * output buffer. It determines the offset from the
5056 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5057 */
5058#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5059
Wu Fengguangb6daa022012-01-06 14:41:31 -06005060#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005061#define IBX_AUD_CONFIG_B 0xe2100
5062#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5063 IBX_AUD_CONFIG_A, \
5064 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005065#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005066#define CPT_AUD_CONFIG_B 0xe5100
5067#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5068 CPT_AUD_CONFIG_A, \
5069 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005070#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5071#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5072#define AUD_CONFIG_UPPER_N_SHIFT 20
5073#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5074#define AUD_CONFIG_LOWER_N_SHIFT 4
5075#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5076#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005077#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5078#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5079#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5080#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5081#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5082#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5083#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5084#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5085#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5086#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5087#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005088#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5089
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005090/* HSW Audio */
5091#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5092#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5093#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5094 HSW_AUD_CONFIG_A, \
5095 HSW_AUD_CONFIG_B)
5096
5097#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5098#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5099#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5100 HSW_AUD_MISC_CTRL_A, \
5101 HSW_AUD_MISC_CTRL_B)
5102
5103#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5104#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5105#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5106 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5107 HSW_AUD_DIP_ELD_CTRL_ST_B)
5108
5109/* Audio Digital Converter */
5110#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5111#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5112#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5113 HSW_AUD_DIG_CNVT_1, \
5114 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005115#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005116
5117#define HSW_AUD_EDID_DATA_A 0x65050
5118#define HSW_AUD_EDID_DATA_B 0x65150
5119#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5120 HSW_AUD_EDID_DATA_A, \
5121 HSW_AUD_EDID_DATA_B)
5122
5123#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5124#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5125#define AUDIO_INACTIVE_C (1<<11)
5126#define AUDIO_INACTIVE_B (1<<7)
5127#define AUDIO_INACTIVE_A (1<<3)
5128#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5129#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5130#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5131#define AUDIO_ELD_VALID_A (1<<0)
5132#define AUDIO_ELD_VALID_B (1<<4)
5133#define AUDIO_ELD_VALID_C (1<<8)
5134#define AUDIO_CP_READY_A (1<<1)
5135#define AUDIO_CP_READY_B (1<<5)
5136#define AUDIO_CP_READY_C (1<<9)
5137
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005138/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005139#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5140#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5141#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5142#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005143#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5144#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005145#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005146#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5147#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005148#define HSW_PWR_WELL_FORCE_ON (1<<19)
5149#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005150
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005151/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005152#define TRANS_DDI_FUNC_CTL_A 0x60400
5153#define TRANS_DDI_FUNC_CTL_B 0x61400
5154#define TRANS_DDI_FUNC_CTL_C 0x62400
5155#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
5156#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
5157 TRANS_DDI_FUNC_CTL_B)
5158#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005159/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005160#define TRANS_DDI_PORT_MASK (7<<28)
5161#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5162#define TRANS_DDI_PORT_NONE (0<<28)
5163#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5164#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5165#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5166#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5167#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5168#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5169#define TRANS_DDI_BPC_MASK (7<<20)
5170#define TRANS_DDI_BPC_8 (0<<20)
5171#define TRANS_DDI_BPC_10 (1<<20)
5172#define TRANS_DDI_BPC_6 (2<<20)
5173#define TRANS_DDI_BPC_12 (3<<20)
5174#define TRANS_DDI_PVSYNC (1<<17)
5175#define TRANS_DDI_PHSYNC (1<<16)
5176#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5177#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5178#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5179#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5180#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5181#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005182
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005183/* DisplayPort Transport Control */
5184#define DP_TP_CTL_A 0x64040
5185#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005186#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5187#define DP_TP_CTL_ENABLE (1<<31)
5188#define DP_TP_CTL_MODE_SST (0<<27)
5189#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005190#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005191#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005192#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5193#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5194#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005195#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5196#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005197#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005198#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005199
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005200/* DisplayPort Transport Status */
5201#define DP_TP_STATUS_A 0x64044
5202#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005203#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005204#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005205#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5206
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005207/* DDI Buffer Control */
5208#define DDI_BUF_CTL_A 0x64000
5209#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005210#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5211#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005212/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005213#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005214#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005215#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005216#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005217#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005218#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005219#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5220#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005221#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005222/* Broadwell */
5223#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5224#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5225#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5226#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5227#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5228#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5229#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5230#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5231#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005232#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005233#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005234#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005235#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005236#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005237#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5238
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005239/* DDI Buffer Translations */
5240#define DDI_BUF_TRANS_A 0x64E00
5241#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005242#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005243
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005244/* Sideband Interface (SBI) is programmed indirectly, via
5245 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5246 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005247#define SBI_ADDR 0xC6000
5248#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005249#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005250#define SBI_CTL_DEST_ICLK (0x0<<16)
5251#define SBI_CTL_DEST_MPHY (0x1<<16)
5252#define SBI_CTL_OP_IORD (0x2<<8)
5253#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005254#define SBI_CTL_OP_CRRD (0x6<<8)
5255#define SBI_CTL_OP_CRWR (0x7<<8)
5256#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005257#define SBI_RESPONSE_SUCCESS (0x0<<1)
5258#define SBI_BUSY (0x1<<0)
5259#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005260
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005261/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005262#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005263#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5264#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5265#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5266#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005267#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005268#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005269#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005270#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005271#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005272#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005273#define SBI_SSCAUXDIV6 0x0610
5274#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005275#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005276#define SBI_GEN0 0x1f00
5277#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005278
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005279/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005280#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005281#define PIXCLK_GATE_UNGATE (1<<0)
5282#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005283
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005284/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005285#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005286#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005287#define SPLL_PLL_SSC (1<<28)
5288#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005289#define SPLL_PLL_FREQ_810MHz (0<<26)
5290#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005291
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005292/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005293#define WRPLL_CTL1 0x46040
5294#define WRPLL_CTL2 0x46060
5295#define WRPLL_PLL_ENABLE (1<<31)
5296#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005297#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005298#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005299/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005300#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5301#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5302#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005303
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005304/* Port clock selection */
5305#define PORT_CLK_SEL_A 0x46100
5306#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005307#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005308#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5309#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5310#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005311#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005312#define PORT_CLK_SEL_WRPLL1 (4<<29)
5313#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005314#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005315
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005316/* Transcoder clock selection */
5317#define TRANS_CLK_SEL_A 0x46140
5318#define TRANS_CLK_SEL_B 0x46144
5319#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5320/* For each transcoder, we need to select the corresponding port clock */
5321#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5322#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005323
Paulo Zanonic9809792012-10-23 18:30:00 -02005324#define _TRANSA_MSA_MISC 0x60410
5325#define _TRANSB_MSA_MISC 0x61410
5326#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5327 _TRANSB_MSA_MISC)
5328#define TRANS_MSA_SYNC_CLK (1<<0)
5329#define TRANS_MSA_6_BPC (0<<5)
5330#define TRANS_MSA_8_BPC (1<<5)
5331#define TRANS_MSA_10_BPC (2<<5)
5332#define TRANS_MSA_12_BPC (3<<5)
5333#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005334
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005335/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005336#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005337#define LCPLL_PLL_DISABLE (1<<31)
5338#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005339#define LCPLL_CLK_FREQ_MASK (3<<26)
5340#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005341#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5342#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5343#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005344#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005345#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005346#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005347#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005348#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5349
5350#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5351#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5352#define D_COMP_COMP_FORCE (1<<8)
5353#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005354
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005355/* Pipe WM_LINETIME - watermark line time */
5356#define PIPE_WM_LINETIME_A 0x45270
5357#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005358#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5359 PIPE_WM_LINETIME_B)
5360#define PIPE_WM_LINETIME_MASK (0x1ff)
5361#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005362#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005363#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005364
5365/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005366#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005367#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5368#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5369#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5370
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005371#define WM_MISC 0x45260
5372#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5373
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005374#define WM_DBG 0x45280
5375#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5376#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5377#define WM_DBG_DISALLOW_SPRITE (1<<2)
5378
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005379/* pipe CSC */
5380#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5381#define _PIPE_A_CSC_COEFF_BY 0x49014
5382#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5383#define _PIPE_A_CSC_COEFF_BU 0x4901c
5384#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5385#define _PIPE_A_CSC_COEFF_BV 0x49024
5386#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005387#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5388#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5389#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005390#define _PIPE_A_CSC_PREOFF_HI 0x49030
5391#define _PIPE_A_CSC_PREOFF_ME 0x49034
5392#define _PIPE_A_CSC_PREOFF_LO 0x49038
5393#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5394#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5395#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5396
5397#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5398#define _PIPE_B_CSC_COEFF_BY 0x49114
5399#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5400#define _PIPE_B_CSC_COEFF_BU 0x4911c
5401#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5402#define _PIPE_B_CSC_COEFF_BV 0x49124
5403#define _PIPE_B_CSC_MODE 0x49128
5404#define _PIPE_B_CSC_PREOFF_HI 0x49130
5405#define _PIPE_B_CSC_PREOFF_ME 0x49134
5406#define _PIPE_B_CSC_PREOFF_LO 0x49138
5407#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5408#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5409#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5410
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005411#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5412#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5413#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5414#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5415#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5416#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5417#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5418#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5419#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5420#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5421#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5422#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5423#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5424
Jani Nikula3230bf12013-08-27 15:12:16 +03005425/* VLV MIPI registers */
5426
5427#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5428#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5429#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5430#define DPI_ENABLE (1 << 31) /* A + B */
5431#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5432#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5433#define DUAL_LINK_MODE_MASK (1 << 26)
5434#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5435#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5436#define DITHERING_ENABLE (1 << 25) /* A + B */
5437#define FLOPPED_HSTX (1 << 23)
5438#define DE_INVERT (1 << 19) /* XXX */
5439#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5440#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5441#define AFE_LATCHOUT (1 << 17)
5442#define LP_OUTPUT_HOLD (1 << 16)
5443#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5444#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5445#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5446#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5447#define CSB_SHIFT 9
5448#define CSB_MASK (3 << 9)
5449#define CSB_20MHZ (0 << 9)
5450#define CSB_10MHZ (1 << 9)
5451#define CSB_40MHZ (2 << 9)
5452#define BANDGAP_MASK (1 << 8)
5453#define BANDGAP_PNW_CIRCUIT (0 << 8)
5454#define BANDGAP_LNC_CIRCUIT (1 << 8)
5455#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5456#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5457#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5458#define TEARING_EFFECT_SHIFT 2 /* A + B */
5459#define TEARING_EFFECT_MASK (3 << 2)
5460#define TEARING_EFFECT_OFF (0 << 2)
5461#define TEARING_EFFECT_DSI (1 << 2)
5462#define TEARING_EFFECT_GPIO (2 << 2)
5463#define LANE_CONFIGURATION_SHIFT 0
5464#define LANE_CONFIGURATION_MASK (3 << 0)
5465#define LANE_CONFIGURATION_4LANE (0 << 0)
5466#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5467#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5468
5469#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5470#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5471#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5472#define TEARING_EFFECT_DELAY_SHIFT 0
5473#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5474
5475/* XXX: all bits reserved */
5476#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5477
5478/* MIPI DSI Controller and D-PHY registers */
5479
5480#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5481#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5482#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5483#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5484#define ULPS_STATE_MASK (3 << 1)
5485#define ULPS_STATE_ENTER (2 << 1)
5486#define ULPS_STATE_EXIT (1 << 1)
5487#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5488#define DEVICE_READY (1 << 0)
5489
5490#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5491#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5492#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5493#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5494#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5495#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5496#define TEARING_EFFECT (1 << 31)
5497#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5498#define GEN_READ_DATA_AVAIL (1 << 29)
5499#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5500#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5501#define RX_PROT_VIOLATION (1 << 26)
5502#define RX_INVALID_TX_LENGTH (1 << 25)
5503#define ACK_WITH_NO_ERROR (1 << 24)
5504#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5505#define LP_RX_TIMEOUT (1 << 22)
5506#define HS_TX_TIMEOUT (1 << 21)
5507#define DPI_FIFO_UNDERRUN (1 << 20)
5508#define LOW_CONTENTION (1 << 19)
5509#define HIGH_CONTENTION (1 << 18)
5510#define TXDSI_VC_ID_INVALID (1 << 17)
5511#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5512#define TXCHECKSUM_ERROR (1 << 15)
5513#define TXECC_MULTIBIT_ERROR (1 << 14)
5514#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5515#define TXFALSE_CONTROL_ERROR (1 << 12)
5516#define RXDSI_VC_ID_INVALID (1 << 11)
5517#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5518#define RXCHECKSUM_ERROR (1 << 9)
5519#define RXECC_MULTIBIT_ERROR (1 << 8)
5520#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5521#define RXFALSE_CONTROL_ERROR (1 << 6)
5522#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5523#define RX_LP_TX_SYNC_ERROR (1 << 4)
5524#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5525#define RXEOT_SYNC_ERROR (1 << 2)
5526#define RXSOT_SYNC_ERROR (1 << 1)
5527#define RXSOT_ERROR (1 << 0)
5528
5529#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5530#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5531#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5532#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5533#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5534#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5535#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5536#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5537#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5538#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5539#define VID_MODE_FORMAT_MASK (0xf << 7)
5540#define VID_MODE_NOT_SUPPORTED (0 << 7)
5541#define VID_MODE_FORMAT_RGB565 (1 << 7)
5542#define VID_MODE_FORMAT_RGB666 (2 << 7)
5543#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5544#define VID_MODE_FORMAT_RGB888 (4 << 7)
5545#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5546#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5547#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5548#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5549#define DATA_LANES_PRG_REG_SHIFT 0
5550#define DATA_LANES_PRG_REG_MASK (7 << 0)
5551
5552#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5553#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5554#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5555#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5556
5557#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5558#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5559#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5560#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5561
5562#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5563#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5564#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5565#define TURN_AROUND_TIMEOUT_MASK 0x3f
5566
5567#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5568#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5569#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5570#define DEVICE_RESET_TIMER_MASK 0xffff
5571
5572#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5573#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5574#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5575#define VERTICAL_ADDRESS_SHIFT 16
5576#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5577#define HORIZONTAL_ADDRESS_SHIFT 0
5578#define HORIZONTAL_ADDRESS_MASK 0xffff
5579
5580#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5581#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5582#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5583#define DBI_FIFO_EMPTY_HALF (0 << 0)
5584#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5585#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5586
5587/* regs below are bits 15:0 */
5588#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5589#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5590#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5591
5592#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5593#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5594#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5595
5596#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5597#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5598#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5599
5600#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5601#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5602#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5603
5604#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5605#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5606#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5607
5608#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5609#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5610#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5611
5612#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5613#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5614#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5615
5616#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5617#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5618#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5619/* regs above are bits 15:0 */
5620
5621#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5622#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5623#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5624#define DPI_LP_MODE (1 << 6)
5625#define BACKLIGHT_OFF (1 << 5)
5626#define BACKLIGHT_ON (1 << 4)
5627#define COLOR_MODE_OFF (1 << 3)
5628#define COLOR_MODE_ON (1 << 2)
5629#define TURN_ON (1 << 1)
5630#define SHUTDOWN (1 << 0)
5631
5632#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5633#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5634#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5635#define COMMAND_BYTE_SHIFT 0
5636#define COMMAND_BYTE_MASK (0x3f << 0)
5637
5638#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5639#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5640#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5641#define MASTER_INIT_TIMER_SHIFT 0
5642#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5643
5644#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5645#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5646#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5647#define MAX_RETURN_PKT_SIZE_SHIFT 0
5648#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5649
5650#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5651#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5652#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5653#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5654#define DISABLE_VIDEO_BTA (1 << 3)
5655#define IP_TG_CONFIG (1 << 2)
5656#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5657#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5658#define VIDEO_MODE_BURST (3 << 0)
5659
5660#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5661#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5662#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5663#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5664#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5665#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5666#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5667#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5668#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5669#define CLOCKSTOP (1 << 1)
5670#define EOT_DISABLE (1 << 0)
5671
5672#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5673#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5674#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5675#define LP_BYTECLK_SHIFT 0
5676#define LP_BYTECLK_MASK (0xffff << 0)
5677
5678/* bits 31:0 */
5679#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5680#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5681#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5682
5683/* bits 31:0 */
5684#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5685#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5686#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5687
5688#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5689#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5690#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5691#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5692#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5693#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5694#define LONG_PACKET_WORD_COUNT_SHIFT 8
5695#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5696#define SHORT_PACKET_PARAM_SHIFT 8
5697#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5698#define VIRTUAL_CHANNEL_SHIFT 6
5699#define VIRTUAL_CHANNEL_MASK (3 << 6)
5700#define DATA_TYPE_SHIFT 0
5701#define DATA_TYPE_MASK (3f << 0)
5702/* data type values, see include/video/mipi_display.h */
5703
5704#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5705#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5706#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5707#define DPI_FIFO_EMPTY (1 << 28)
5708#define DBI_FIFO_EMPTY (1 << 27)
5709#define LP_CTRL_FIFO_EMPTY (1 << 26)
5710#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5711#define LP_CTRL_FIFO_FULL (1 << 24)
5712#define HS_CTRL_FIFO_EMPTY (1 << 18)
5713#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5714#define HS_CTRL_FIFO_FULL (1 << 16)
5715#define LP_DATA_FIFO_EMPTY (1 << 10)
5716#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5717#define LP_DATA_FIFO_FULL (1 << 8)
5718#define HS_DATA_FIFO_EMPTY (1 << 2)
5719#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5720#define HS_DATA_FIFO_FULL (1 << 0)
5721
5722#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5723#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5724#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5725#define DBI_HS_LP_MODE_MASK (1 << 0)
5726#define DBI_LP_MODE (1 << 0)
5727#define DBI_HS_MODE (0 << 0)
5728
5729#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5730#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5731#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5732#define EXIT_ZERO_COUNT_SHIFT 24
5733#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5734#define TRAIL_COUNT_SHIFT 16
5735#define TRAIL_COUNT_MASK (0x1f << 16)
5736#define CLK_ZERO_COUNT_SHIFT 8
5737#define CLK_ZERO_COUNT_MASK (0xff << 8)
5738#define PREPARE_COUNT_SHIFT 0
5739#define PREPARE_COUNT_MASK (0x3f << 0)
5740
5741/* bits 31:0 */
5742#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5743#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5744#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5745
5746#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5747#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5748#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5749#define LP_HS_SSW_CNT_SHIFT 16
5750#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5751#define HS_LP_PWR_SW_CNT_SHIFT 0
5752#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5753
5754#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5755#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5756#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5757#define STOP_STATE_STALL_COUNTER_SHIFT 0
5758#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5759
5760#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5761#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5762#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5763#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5764#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5765#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5766#define RX_CONTENTION_DETECTED (1 << 0)
5767
5768/* XXX: only pipe A ?!? */
5769#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5770#define DBI_TYPEC_ENABLE (1 << 31)
5771#define DBI_TYPEC_WIP (1 << 30)
5772#define DBI_TYPEC_OPTION_SHIFT 28
5773#define DBI_TYPEC_OPTION_MASK (3 << 28)
5774#define DBI_TYPEC_FREQ_SHIFT 24
5775#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5776#define DBI_TYPEC_OVERRIDE (1 << 8)
5777#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5778#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5779
5780
5781/* MIPI adapter registers */
5782
5783#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5784#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5785#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5786#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5787#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5788#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5789#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5790#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5791#define READ_REQUEST_PRIORITY_SHIFT 3
5792#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5793#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5794#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5795#define RGB_FLIP_TO_BGR (1 << 2)
5796
5797#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5798#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5799#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5800#define DATA_MEM_ADDRESS_SHIFT 5
5801#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5802#define DATA_VALID (1 << 0)
5803
5804#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5805#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5806#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5807#define DATA_LENGTH_SHIFT 0
5808#define DATA_LENGTH_MASK (0xfffff << 0)
5809
5810#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5811#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5812#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5813#define COMMAND_MEM_ADDRESS_SHIFT 5
5814#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5815#define AUTO_PWG_ENABLE (1 << 2)
5816#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5817#define COMMAND_VALID (1 << 0)
5818
5819#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5820#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5821#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5822#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5823#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5824
5825#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5826#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5827#define MIPI_READ_DATA_RETURN(pipe, n) \
5828 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5829
5830#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5831#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5832#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5833#define READ_DATA_VALID(n) (1 << (n))
5834
Jesse Barnes585fb112008-07-29 11:54:06 -07005835#endif /* _I915_REG_H_ */