blob: 55d32ca2051ba7bfc178adb58fa1a934d6704457 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulae67005e2018-06-29 13:20:39 +0300142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
Jani Nikulace646452017-01-27 17:57:06 +0200155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
Jani Nikulae67005e2018-06-29 13:20:39 +0300157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Jani Nikulae67005e2018-06-29 13:20:39 +0300162#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200163#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
Jani Nikulae67005e2018-06-29 13:20:39 +0300164#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200165#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Jani Nikulae67005e2018-06-29 13:20:39 +0300166#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200167#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -0700168#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Jani Nikulae67005e2018-06-29 13:20:39 +0300170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
Rodrigo Vivia927c922017-06-09 15:26:04 -0700171#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Jani Nikulace646452017-01-27 17:57:06 +0200172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200173#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300174
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100175#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000176#define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100184 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000185#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
187
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000188/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000189
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000190#define RCS_HW 0
191#define VCS_HW 1
192#define BCS_HW 2
193#define VECS_HW 3
194#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200195#define VCS3_HW 6
196#define VCS4_HW 7
197#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200198
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700199/* Engine class */
200
201#define RENDER_CLASS 0
202#define VIDEO_DECODE_CLASS 1
203#define VIDEO_ENHANCEMENT_CLASS 2
204#define COPY_ENGINE_CLASS 3
205#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000206#define MAX_ENGINE_CLASS 4
207
Oscar Mateod02b98b2018-04-05 17:00:50 +0300208#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200209#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700210
Jesse Barnes585fb112008-07-29 11:54:06 -0700211/* PCI config space */
212
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300213#define MCHBAR_I915 0x44
214#define MCHBAR_I965 0x48
215#define MCHBAR_SIZE (4 * 4096)
216
217#define DEVEN 0x54
218#define DEVEN_MCHBAR_EN (1 << 28)
219
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300220/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300221
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300222#define HPLLCC 0xc0 /* 85x only */
223#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700224#define GC_CLOCK_133_200 (0 << 0)
225#define GC_CLOCK_100_200 (1 << 0)
226#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300227#define GC_CLOCK_133_266 (3 << 0)
228#define GC_CLOCK_133_200_2 (4 << 0)
229#define GC_CLOCK_133_266_2 (5 << 0)
230#define GC_CLOCK_166_266 (6 << 0)
231#define GC_CLOCK_166_250 (7 << 0)
232
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300233#define I915_GDRST 0xc0 /* PCI config register */
234#define GRDOM_FULL (0 << 2)
235#define GRDOM_RENDER (1 << 2)
236#define GRDOM_MEDIA (3 << 2)
237#define GRDOM_MASK (3 << 2)
238#define GRDOM_RESET_STATUS (1 << 1)
239#define GRDOM_RESET_ENABLE (1 << 0)
240
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200241/* BSpec only has register offset, PCI device and bit found empirically */
242#define I830_CLOCK_GATE 0xc8 /* device 0 */
243#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
244
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300245#define GCDGMBUS 0xcc
246
Jesse Barnesf97108d2010-01-29 11:27:07 -0800247#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700248#define GCFGC 0xf0 /* 915+ only */
249#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100251#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200252#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700258#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700259#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100278
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300279#define ASLE 0xe4
280#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700281
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300282#define SWSCI 0xe8
283#define SWSCI_SCISEL (1 << 15)
284#define SWSCI_GSSCIE (1 << 0)
285
286#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
287
Jesse Barnes585fb112008-07-29 11:54:06 -0700288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200289#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700290#define ILK_GRDOM_FULL (0 << 1)
291#define ILK_GRDOM_RENDER (1 << 1)
292#define ILK_GRDOM_MEDIA (3 << 1)
293#define ILK_GRDOM_MASK (3 << 1)
294#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200296#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700297#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700298#define GEN6_MBC_SNPCR_MASK (3 << 21)
299#define GEN6_MBC_SNPCR_MAX (0 << 21)
300#define GEN6_MBC_SNPCR_MED (1 << 21)
301#define GEN6_MBC_SNPCR_LOW (2 << 21)
302#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200304#define VLV_G3DCTL _MMIO(0x9024)
305#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200307#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100308#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200314#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800315#define GEN6_GRDOM_FULL (1 << 0)
316#define GEN6_GRDOM_RENDER (1 << 1)
317#define GEN6_GRDOM_MEDIA (1 << 2)
318#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200319#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100320#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200321#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300322/* GEN11 changed all bit defs except for FULL & RENDER */
323#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325#define GEN11_GRDOM_BLT (1 << 2)
326#define GEN11_GRDOM_GUC (1 << 3)
327#define GEN11_GRDOM_MEDIA (1 << 5)
328#define GEN11_GRDOM_MEDIA2 (1 << 6)
329#define GEN11_GRDOM_MEDIA3 (1 << 7)
330#define GEN11_GRDOM_MEDIA4 (1 << 8)
331#define GEN11_GRDOM_VECS (1 << 13)
332#define GEN11_GRDOM_VECS2 (1 << 14)
Eric Anholtcff458c2010-11-18 09:31:14 +0800333
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700334#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100337#define PP_DIR_DCLV_2G 0xffffffff
338
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700339#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600343#define GEN8_RPCS_ENABLE (1 << 31)
344#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345#define GEN8_RPCS_S_CNT_SHIFT 15
346#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100347#define GEN11_RPCS_S_CNT_SHIFT 12
348#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600349#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
350#define GEN8_RPCS_SS_CNT_SHIFT 8
351#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
352#define GEN8_RPCS_EU_MAX_SHIFT 4
353#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
354#define GEN8_RPCS_EU_MIN_SHIFT 0
355#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
356
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100357#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
358/* HSW only */
359#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
360#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
361#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
362#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
363/* HSW+ */
364#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
365#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
366#define HSW_RCS_INHIBIT (1 << 8)
367/* Gen8 */
368#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
371#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
372#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
373#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
374#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
375#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
376#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
377#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200379#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700380#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
381#define ECOCHK_SNB_BIT (1 << 10)
382#define ECOCHK_DIS_TLB (1 << 8)
383#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
384#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
385#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
386#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
387#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
388#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
389#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
390#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100391
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200392#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700393#define ECOBITS_SNB_BIT (1 << 13)
394#define ECOBITS_PPGTT_CACHE64B (3 << 8)
395#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200397#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700398#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200400#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300401#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
402#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
403#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
404#define GEN6_STOLEN_RESERVED_1M (0 << 4)
405#define GEN6_STOLEN_RESERVED_512K (1 << 4)
406#define GEN6_STOLEN_RESERVED_256K (2 << 4)
407#define GEN6_STOLEN_RESERVED_128K (3 << 4)
408#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
409#define GEN7_STOLEN_RESERVED_1M (0 << 5)
410#define GEN7_STOLEN_RESERVED_256K (1 << 5)
411#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
412#define GEN8_STOLEN_RESERVED_1M (0 << 7)
413#define GEN8_STOLEN_RESERVED_2M (1 << 7)
414#define GEN8_STOLEN_RESERVED_4M (2 << 7)
415#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200416#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700417#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200418
Jesse Barnes585fb112008-07-29 11:54:06 -0700419/* VGA stuff */
420
421#define VGA_ST01_MDA 0x3ba
422#define VGA_ST01_CGA 0x3da
423
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200424#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700425#define VGA_MSR_WRITE 0x3c2
426#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700427#define VGA_MSR_MEM_EN (1 << 1)
428#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700429
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300430#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100431#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300432#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700433
434#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700435#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700436#define VGA_AR_DATA_WRITE 0x3c0
437#define VGA_AR_DATA_READ 0x3c1
438
439#define VGA_GR_INDEX 0x3ce
440#define VGA_GR_DATA 0x3cf
441/* GR05 */
442#define VGA_GR_MEM_READ_MODE_SHIFT 3
443#define VGA_GR_MEM_READ_MODE_PLANE 1
444/* GR06 */
445#define VGA_GR_MEM_MODE_MASK 0xc
446#define VGA_GR_MEM_MODE_SHIFT 2
447#define VGA_GR_MEM_A0000_AFFFF 0
448#define VGA_GR_MEM_A0000_BFFFF 1
449#define VGA_GR_MEM_B0000_B7FFF 2
450#define VGA_GR_MEM_B0000_BFFFF 3
451
452#define VGA_DACMASK 0x3c6
453#define VGA_DACRX 0x3c7
454#define VGA_DACWX 0x3c8
455#define VGA_DACDATA 0x3c9
456
457#define VGA_CR_INDEX_MDA 0x3b4
458#define VGA_CR_DATA_MDA 0x3b5
459#define VGA_CR_INDEX_CGA 0x3d4
460#define VGA_CR_DATA_CGA 0x3d5
461
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200462#define MI_PREDICATE_SRC0 _MMIO(0x2400)
463#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
464#define MI_PREDICATE_SRC1 _MMIO(0x2408)
465#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200467#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700468#define LOWER_SLICE_ENABLED (1 << 0)
469#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300470
Jesse Barnes585fb112008-07-29 11:54:06 -0700471/*
Brad Volkin5947de92014-02-18 10:15:50 -0800472 * Registers used only by the command parser
473 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200474#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800475
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200476#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
477#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
478#define HS_INVOCATION_COUNT _MMIO(0x2300)
479#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
480#define DS_INVOCATION_COUNT _MMIO(0x2308)
481#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
482#define IA_VERTICES_COUNT _MMIO(0x2310)
483#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
484#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
485#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
486#define VS_INVOCATION_COUNT _MMIO(0x2320)
487#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
488#define GS_INVOCATION_COUNT _MMIO(0x2328)
489#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
490#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
491#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
492#define CL_INVOCATION_COUNT _MMIO(0x2338)
493#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
494#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
495#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
496#define PS_INVOCATION_COUNT _MMIO(0x2348)
497#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
498#define PS_DEPTH_COUNT _MMIO(0x2350)
499#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800500
501/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200502#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
503#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200505#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
506#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200508#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
509#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
510#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
511#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
512#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
513#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700514
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200515#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
516#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
517#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700518
Jordan Justen1b850662016-03-06 23:30:29 -0800519/* There are the 16 64-bit CS General Purpose Registers */
520#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
521#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
522
Robert Bragga9417952016-11-07 19:49:48 +0000523#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000524#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
525#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
526#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700527#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
528#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
529#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
530#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
531#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
532#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
533#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
534#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
535#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000536#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700537#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
538#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000539
540#define GEN8_OACTXID _MMIO(0x2364)
541
Robert Bragg19f81df2017-06-13 12:23:03 +0100542#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700543#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
544#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
545#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
546#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100547
Robert Braggd7965152016-11-07 19:49:52 +0000548#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700549#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
550#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
551#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
552#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000553#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700554#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
555#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000556
557#define GEN8_OACTXCONTROL _MMIO(0x2360)
558#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
559#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700560#define GEN8_OA_TIMER_ENABLE (1 << 1)
561#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000562
563#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700564#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
565#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
566#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
567#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000568
Robert Bragg19f81df2017-06-13 12:23:03 +0100569#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000570#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100571#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Lionel Landwerlincd956bf2018-10-23 11:07:07 +0100572#define GEN8_OABUFFER_BUFFER_SIZE_SHIFT 3
Robert Braggd7965152016-11-07 19:49:52 +0000573
574#define GEN7_OASTATUS1 _MMIO(0x2364)
575#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700576#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
577#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
578#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Lionel Landwerlincd956bf2018-10-23 11:07:07 +0100579#define GEN7_OASTATUS1_BUFFER_SIZE_SHIFT 3
Robert Braggd7965152016-11-07 19:49:52 +0000580
581#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100582#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
583#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000584
585#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700586#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
587#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
588#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
589#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000590
591#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100592#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000593#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100594#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000595
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700596#define OABUFFER_SIZE_128K (0 << 3)
597#define OABUFFER_SIZE_256K (1 << 3)
598#define OABUFFER_SIZE_512K (2 << 3)
599#define OABUFFER_SIZE_1M (3 << 3)
600#define OABUFFER_SIZE_2M (4 << 3)
601#define OABUFFER_SIZE_4M (5 << 3)
602#define OABUFFER_SIZE_8M (6 << 3)
603#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000604
Robert Bragg19f81df2017-06-13 12:23:03 +0100605/*
606 * Flexible, Aggregate EU Counter Registers.
607 * Note: these aren't contiguous
608 */
Robert Braggd7965152016-11-07 19:49:52 +0000609#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100610#define EU_PERF_CNTL1 _MMIO(0xe558)
611#define EU_PERF_CNTL2 _MMIO(0xe658)
612#define EU_PERF_CNTL3 _MMIO(0xe758)
613#define EU_PERF_CNTL4 _MMIO(0xe45c)
614#define EU_PERF_CNTL5 _MMIO(0xe55c)
615#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000616
Robert Braggd7965152016-11-07 19:49:52 +0000617/*
618 * OA Boolean state
619 */
620
Robert Braggd7965152016-11-07 19:49:52 +0000621#define OASTARTTRIG1 _MMIO(0x2710)
622#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
623#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
624
625#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700626#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
627#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
628#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
629#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
630#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
631#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
632#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
633#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
634#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
635#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
636#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
637#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
638#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
639#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
640#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
641#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
642#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
643#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
644#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
645#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
646#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
647#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
648#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
649#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
650#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
651#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
652#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
653#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
654#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000655
656#define OASTARTTRIG3 _MMIO(0x2718)
657#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
658#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
659#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
660#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
661#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
662#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
663#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
664#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
665#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
666
667#define OASTARTTRIG4 _MMIO(0x271c)
668#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
669#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
670#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
671#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
672#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
673#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
674#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
675#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
676#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
677
678#define OASTARTTRIG5 _MMIO(0x2720)
679#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
680#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
681
682#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700683#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
684#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
685#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
686#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
687#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
688#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
689#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
690#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
691#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
692#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
693#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
694#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
695#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
696#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
697#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
698#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
699#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
700#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
701#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
702#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
703#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
704#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
705#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
706#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
707#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
708#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
709#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
710#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
711#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000712
713#define OASTARTTRIG7 _MMIO(0x2728)
714#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
715#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
716#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
717#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
718#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
719#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
720#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
721#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
722#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
723
724#define OASTARTTRIG8 _MMIO(0x272c)
725#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
726#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
727#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
728#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
729#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
730#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
731#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
732#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
733#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
734
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100735#define OAREPORTTRIG1 _MMIO(0x2740)
736#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
737#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
738
739#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700740#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
741#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
742#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
743#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
744#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
745#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
746#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
747#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
748#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
749#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
750#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
751#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
752#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
753#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
754#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
755#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
756#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
757#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
758#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
759#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
760#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
761#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
762#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
763#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
764#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100765
766#define OAREPORTTRIG3 _MMIO(0x2748)
767#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
768#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
769#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
770#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
771#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
772#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
773#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
774#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
775#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
776
777#define OAREPORTTRIG4 _MMIO(0x274c)
778#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
779#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
780#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
781#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
782#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
783#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
784#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
785#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
786#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
787
788#define OAREPORTTRIG5 _MMIO(0x2750)
789#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
790#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
791
792#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700793#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
794#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
795#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
796#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
797#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
798#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
799#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
800#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
801#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
802#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
803#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
804#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
805#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
806#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
807#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
808#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
809#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
810#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
811#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
812#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
813#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
814#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
815#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
816#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
817#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100818
819#define OAREPORTTRIG7 _MMIO(0x2758)
820#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
821#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
822#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
823#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
824#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
825#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
826#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
827#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
828#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
829
830#define OAREPORTTRIG8 _MMIO(0x275c)
831#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
832#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
833#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
834#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
835#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
836#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
837#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
838#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
839#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
840
Robert Braggd7965152016-11-07 19:49:52 +0000841/* CECX_0 */
842#define OACEC_COMPARE_LESS_OR_EQUAL 6
843#define OACEC_COMPARE_NOT_EQUAL 5
844#define OACEC_COMPARE_LESS_THAN 4
845#define OACEC_COMPARE_GREATER_OR_EQUAL 3
846#define OACEC_COMPARE_EQUAL 2
847#define OACEC_COMPARE_GREATER_THAN 1
848#define OACEC_COMPARE_ANY_EQUAL 0
849
850#define OACEC_COMPARE_VALUE_MASK 0xffff
851#define OACEC_COMPARE_VALUE_SHIFT 3
852
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700853#define OACEC_SELECT_NOA (0 << 19)
854#define OACEC_SELECT_PREV (1 << 19)
855#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000856
857/* CECX_1 */
858#define OACEC_MASK_MASK 0xffff
859#define OACEC_CONSIDERATIONS_MASK 0xffff
860#define OACEC_CONSIDERATIONS_SHIFT 16
861
862#define OACEC0_0 _MMIO(0x2770)
863#define OACEC0_1 _MMIO(0x2774)
864#define OACEC1_0 _MMIO(0x2778)
865#define OACEC1_1 _MMIO(0x277c)
866#define OACEC2_0 _MMIO(0x2780)
867#define OACEC2_1 _MMIO(0x2784)
868#define OACEC3_0 _MMIO(0x2788)
869#define OACEC3_1 _MMIO(0x278c)
870#define OACEC4_0 _MMIO(0x2790)
871#define OACEC4_1 _MMIO(0x2794)
872#define OACEC5_0 _MMIO(0x2798)
873#define OACEC5_1 _MMIO(0x279c)
874#define OACEC6_0 _MMIO(0x27a0)
875#define OACEC6_1 _MMIO(0x27a4)
876#define OACEC7_0 _MMIO(0x27a8)
877#define OACEC7_1 _MMIO(0x27ac)
878
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100879/* OA perf counters */
880#define OA_PERFCNT1_LO _MMIO(0x91B8)
881#define OA_PERFCNT1_HI _MMIO(0x91BC)
882#define OA_PERFCNT2_LO _MMIO(0x91C0)
883#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000884#define OA_PERFCNT3_LO _MMIO(0x91C8)
885#define OA_PERFCNT3_HI _MMIO(0x91CC)
886#define OA_PERFCNT4_LO _MMIO(0x91D8)
887#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100888
889#define OA_PERFMATRIX_LO _MMIO(0x91C8)
890#define OA_PERFMATRIX_HI _MMIO(0x91CC)
891
892/* RPM unit config (Gen8+) */
893#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000894#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
895#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
896#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
897#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200898#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
899#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
900#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
901#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
902#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
903#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000904#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
905#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
906
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100907#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000908#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100909
Lionel Landwerlindab91782017-11-10 19:08:44 +0000910/* GPM unit config (Gen9+) */
911#define CTC_MODE _MMIO(0xA26C)
912#define CTC_SOURCE_PARAMETER_MASK 1
913#define CTC_SOURCE_CRYSTAL_CLOCK 0
914#define CTC_SOURCE_DIVIDE_LOGIC 1
915#define CTC_SHIFT_PARAMETER_SHIFT 1
916#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
917
Lionel Landwerlin58885762017-11-10 19:08:42 +0000918/* RCP unit config (Gen8+) */
919#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100920
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000921/* NOA (HSW) */
922#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
923#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
924#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
925#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
926#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
927#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
928#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
929#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
930#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
931#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
932
933#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
934
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100935/* NOA (Gen8+) */
936#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
937
938#define MICRO_BP0_0 _MMIO(0x9800)
939#define MICRO_BP0_2 _MMIO(0x9804)
940#define MICRO_BP0_1 _MMIO(0x9808)
941
942#define MICRO_BP1_0 _MMIO(0x980C)
943#define MICRO_BP1_2 _MMIO(0x9810)
944#define MICRO_BP1_1 _MMIO(0x9814)
945
946#define MICRO_BP2_0 _MMIO(0x9818)
947#define MICRO_BP2_2 _MMIO(0x981C)
948#define MICRO_BP2_1 _MMIO(0x9820)
949
950#define MICRO_BP3_0 _MMIO(0x9824)
951#define MICRO_BP3_2 _MMIO(0x9828)
952#define MICRO_BP3_1 _MMIO(0x982C)
953
954#define MICRO_BP_TRIGGER _MMIO(0x9830)
955#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
956#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
957#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
958
959#define GDT_CHICKEN_BITS _MMIO(0x9840)
960#define GT_NOA_ENABLE 0x00000080
961
962#define NOA_DATA _MMIO(0x986C)
963#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700964
Brad Volkin220375a2014-02-18 10:15:51 -0800965#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
966#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200967#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800968
Brad Volkin5947de92014-02-18 10:15:50 -0800969/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100970 * Reset registers
971 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200972#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700973#define DEBUG_RESET_FULL (1 << 7)
974#define DEBUG_RESET_RENDER (1 << 8)
975#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100976
Jesse Barnes57f350b2012-03-28 13:39:25 -0700977/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300978 * IOSF sideband
979 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300981#define IOSF_DEVFN_SHIFT 24
982#define IOSF_OPCODE_SHIFT 16
983#define IOSF_PORT_SHIFT 8
984#define IOSF_BYTE_ENABLES_SHIFT 4
985#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700986#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +0200987#define IOSF_PORT_BUNIT 0x03
988#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300989#define IOSF_PORT_NC 0x11
990#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300991#define IOSF_PORT_GPIO_NC 0x13
992#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200993#define IOSF_PORT_DPIO_2 0x1a
994#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200995#define IOSF_PORT_GPIO_SC 0x48
996#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200997#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200998#define CHV_IOSF_PORT_GPIO_N 0x13
999#define CHV_IOSF_PORT_GPIO_SE 0x48
1000#define CHV_IOSF_PORT_GPIO_E 0xa8
1001#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001002#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1003#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001004
Jesse Barnes30a970c2013-11-04 13:48:12 -08001005/* See configdb bunit SB addr map */
1006#define BUNIT_REG_BISOC 0x11
1007
Jesse Barnes30a970c2013-11-04 13:48:12 -08001008#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001009#define DSPFREQSTAT_SHIFT_CHV 24
1010#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1011#define DSPFREQGUAR_SHIFT_CHV 8
1012#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001013#define DSPFREQSTAT_SHIFT 30
1014#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1015#define DSPFREQGUAR_SHIFT 14
1016#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001017#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1018#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1019#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001020#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1021#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1022#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1023#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1024#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1025#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1026#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1027#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1028#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1029#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1030#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1031#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001032
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001033/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001034 * i915_power_well_id:
1035 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001036 * IDs used to look up power wells. Power wells accessed directly bypassing
1037 * the power domains framework must be assigned a unique ID. The rest of power
1038 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001039 */
1040enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001041 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001042
Imre Deak2183b492018-08-06 12:58:41 +03001043 VLV_DISP_PW_DISP2D,
1044 BXT_DISP_PW_DPIO_CMN_A,
1045 VLV_DISP_PW_DPIO_CMN_BC,
1046 GLK_DISP_PW_DPIO_CMN_C,
1047 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001048 HSW_DISP_PW_GLOBAL,
1049 SKL_DISP_PW_MISC_IO,
1050 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001051 SKL_DISP_PW_2,
1052};
1053
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001054#define PUNIT_REG_PWRGT_CTRL 0x60
1055#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001056#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1057#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1058#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1059#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1060#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1061
1062#define PUNIT_PWGT_IDX_RENDER 0
1063#define PUNIT_PWGT_IDX_MEDIA 1
1064#define PUNIT_PWGT_IDX_DISP2D 3
1065#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1066#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1067#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1068#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1069#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1070#define PUNIT_PWGT_IDX_DPIO_RX0 10
1071#define PUNIT_PWGT_IDX_DPIO_RX1 11
1072#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001073
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001074#define PUNIT_REG_GPU_LFM 0xd3
1075#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1076#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001077#define GPLLENABLE (1 << 4)
1078#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001079#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001080#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001081
1082#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1083#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1084
Deepak S095acd52015-01-17 11:05:59 +05301085#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1086#define FB_GFX_FREQ_FUSE_MASK 0xff
1087#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1088#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1089#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1090
1091#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1092#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1093
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001094#define PUNIT_REG_DDR_SETUP2 0x139
1095#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1096#define FORCE_DDR_LOW_FREQ (1 << 1)
1097#define FORCE_DDR_HIGH_FREQ (1 << 0)
1098
Deepak S2b6b3a02014-05-27 15:59:30 +05301099#define PUNIT_GPU_STATUS_REG 0xdb
1100#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1101#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1102#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1103#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1104
1105#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1106#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1107#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1108
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001109#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1110#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1111#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1112#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1113#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1114#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1115#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1116#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1117#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1118#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1119
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001120#define VLV_TURBO_SOC_OVERRIDE 0x04
1121#define VLV_OVERRIDE_EN 1
1122#define VLV_SOC_TDP_EN (1 << 1)
1123#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1124#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301125
ymohanmabe4fc042013-08-27 23:40:56 +03001126/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001127#define CCK_FUSE_REG 0x8
1128#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001129#define CCK_REG_DSI_PLL_FUSE 0x44
1130#define CCK_REG_DSI_PLL_CONTROL 0x48
1131#define DSI_PLL_VCO_EN (1 << 31)
1132#define DSI_PLL_LDO_GATE (1 << 30)
1133#define DSI_PLL_P1_POST_DIV_SHIFT 17
1134#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1135#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1136#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1137#define DSI_PLL_MUX_MASK (3 << 9)
1138#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1139#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1140#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1141#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1142#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1143#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1144#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1145#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1146#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1147#define DSI_PLL_LOCK (1 << 0)
1148#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1149#define DSI_PLL_LFSR (1 << 31)
1150#define DSI_PLL_FRACTION_EN (1 << 30)
1151#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1152#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1153#define DSI_PLL_USYNC_CNT_SHIFT 18
1154#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1155#define DSI_PLL_N1_DIV_SHIFT 16
1156#define DSI_PLL_N1_DIV_MASK (3 << 16)
1157#define DSI_PLL_M1_DIV_SHIFT 0
1158#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001159#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001160#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001161#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001162#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001163#define CCK_TRUNK_FORCE_ON (1 << 17)
1164#define CCK_TRUNK_FORCE_OFF (1 << 16)
1165#define CCK_FREQUENCY_STATUS (0x1f << 8)
1166#define CCK_FREQUENCY_STATUS_SHIFT 8
1167#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001168
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001169/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001170#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001172#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001173#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1174#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1175#define DPIO_SFR_BYPASS (1 << 1)
1176#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001177
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001178#define DPIO_PHY(pipe) ((pipe) >> 1)
1179#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1180
Daniel Vetter598fac62013-04-18 22:01:46 +02001181/*
1182 * Per pipe/PLL DPIO regs
1183 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001184#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001185#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001186#define DPIO_POST_DIV_DAC 0
1187#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1188#define DPIO_POST_DIV_LVDS1 2
1189#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001190#define DPIO_K_SHIFT (24) /* 4 bits */
1191#define DPIO_P1_SHIFT (21) /* 3 bits */
1192#define DPIO_P2_SHIFT (16) /* 5 bits */
1193#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001194#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001195#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1196#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001197#define _VLV_PLL_DW3_CH1 0x802c
1198#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001199
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001200#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001201#define DPIO_REFSEL_OVERRIDE 27
1202#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1203#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1204#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301205#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001206#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1207#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001208#define _VLV_PLL_DW5_CH1 0x8034
1209#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001210
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001211#define _VLV_PLL_DW7_CH0 0x801c
1212#define _VLV_PLL_DW7_CH1 0x803c
1213#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001214
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001215#define _VLV_PLL_DW8_CH0 0x8040
1216#define _VLV_PLL_DW8_CH1 0x8060
1217#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001218
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001219#define VLV_PLL_DW9_BCAST 0xc044
1220#define _VLV_PLL_DW9_CH0 0x8044
1221#define _VLV_PLL_DW9_CH1 0x8064
1222#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001223
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001224#define _VLV_PLL_DW10_CH0 0x8048
1225#define _VLV_PLL_DW10_CH1 0x8068
1226#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001227
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001228#define _VLV_PLL_DW11_CH0 0x804c
1229#define _VLV_PLL_DW11_CH1 0x806c
1230#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001231
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001232/* Spec for ref block start counts at DW10 */
1233#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001234
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001235#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001236
Daniel Vetter598fac62013-04-18 22:01:46 +02001237/*
1238 * Per DDI channel DPIO regs
1239 */
1240
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001241#define _VLV_PCS_DW0_CH0 0x8200
1242#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001243#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1244#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1245#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1246#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001247#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001248
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001249#define _VLV_PCS01_DW0_CH0 0x200
1250#define _VLV_PCS23_DW0_CH0 0x400
1251#define _VLV_PCS01_DW0_CH1 0x2600
1252#define _VLV_PCS23_DW0_CH1 0x2800
1253#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1254#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1255
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001256#define _VLV_PCS_DW1_CH0 0x8204
1257#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001258#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1259#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1260#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001261#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001262#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001263#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001264
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001265#define _VLV_PCS01_DW1_CH0 0x204
1266#define _VLV_PCS23_DW1_CH0 0x404
1267#define _VLV_PCS01_DW1_CH1 0x2604
1268#define _VLV_PCS23_DW1_CH1 0x2804
1269#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1270#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1271
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001272#define _VLV_PCS_DW8_CH0 0x8220
1273#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001274#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1275#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001276#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001277
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001278#define _VLV_PCS01_DW8_CH0 0x0220
1279#define _VLV_PCS23_DW8_CH0 0x0420
1280#define _VLV_PCS01_DW8_CH1 0x2620
1281#define _VLV_PCS23_DW8_CH1 0x2820
1282#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1283#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001284
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001285#define _VLV_PCS_DW9_CH0 0x8224
1286#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001287#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1288#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1289#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1290#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1291#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1292#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001293#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001294
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001295#define _VLV_PCS01_DW9_CH0 0x224
1296#define _VLV_PCS23_DW9_CH0 0x424
1297#define _VLV_PCS01_DW9_CH1 0x2624
1298#define _VLV_PCS23_DW9_CH1 0x2824
1299#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1300#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1301
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001302#define _CHV_PCS_DW10_CH0 0x8228
1303#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001304#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1305#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1306#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1307#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1308#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1309#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1310#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1311#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001312#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1313
Ville Syrjälä1966e592014-04-09 13:29:04 +03001314#define _VLV_PCS01_DW10_CH0 0x0228
1315#define _VLV_PCS23_DW10_CH0 0x0428
1316#define _VLV_PCS01_DW10_CH1 0x2628
1317#define _VLV_PCS23_DW10_CH1 0x2828
1318#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1319#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1320
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001321#define _VLV_PCS_DW11_CH0 0x822c
1322#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001323#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1324#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1325#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1326#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001327#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001328
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001329#define _VLV_PCS01_DW11_CH0 0x022c
1330#define _VLV_PCS23_DW11_CH0 0x042c
1331#define _VLV_PCS01_DW11_CH1 0x262c
1332#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001333#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1334#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001335
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001336#define _VLV_PCS01_DW12_CH0 0x0230
1337#define _VLV_PCS23_DW12_CH0 0x0430
1338#define _VLV_PCS01_DW12_CH1 0x2630
1339#define _VLV_PCS23_DW12_CH1 0x2830
1340#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1341#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1342
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001343#define _VLV_PCS_DW12_CH0 0x8230
1344#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001345#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1346#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1347#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1348#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1349#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001350#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001351
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001352#define _VLV_PCS_DW14_CH0 0x8238
1353#define _VLV_PCS_DW14_CH1 0x8438
1354#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001355
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001356#define _VLV_PCS_DW23_CH0 0x825c
1357#define _VLV_PCS_DW23_CH1 0x845c
1358#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define _VLV_TX_DW2_CH0 0x8288
1361#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001362#define DPIO_SWING_MARGIN000_SHIFT 16
1363#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001364#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001365#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001366
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001367#define _VLV_TX_DW3_CH0 0x828c
1368#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001369/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001370#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001371#define DPIO_SWING_MARGIN101_SHIFT 16
1372#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001373#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1374
1375#define _VLV_TX_DW4_CH0 0x8290
1376#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001377#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1378#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001379#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1380#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001381#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1382
1383#define _VLV_TX3_DW4_CH0 0x690
1384#define _VLV_TX3_DW4_CH1 0x2a90
1385#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1386
1387#define _VLV_TX_DW5_CH0 0x8294
1388#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001389#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001390#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001391
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001392#define _VLV_TX_DW11_CH0 0x82ac
1393#define _VLV_TX_DW11_CH1 0x84ac
1394#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001395
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001396#define _VLV_TX_DW14_CH0 0x82b8
1397#define _VLV_TX_DW14_CH1 0x84b8
1398#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301399
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001400/* CHV dpPhy registers */
1401#define _CHV_PLL_DW0_CH0 0x8000
1402#define _CHV_PLL_DW0_CH1 0x8180
1403#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1404
1405#define _CHV_PLL_DW1_CH0 0x8004
1406#define _CHV_PLL_DW1_CH1 0x8184
1407#define DPIO_CHV_N_DIV_SHIFT 8
1408#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1409#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1410
1411#define _CHV_PLL_DW2_CH0 0x8008
1412#define _CHV_PLL_DW2_CH1 0x8188
1413#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1414
1415#define _CHV_PLL_DW3_CH0 0x800c
1416#define _CHV_PLL_DW3_CH1 0x818c
1417#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1418#define DPIO_CHV_FIRST_MOD (0 << 8)
1419#define DPIO_CHV_SECOND_MOD (1 << 8)
1420#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301421#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001422#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1423
1424#define _CHV_PLL_DW6_CH0 0x8018
1425#define _CHV_PLL_DW6_CH1 0x8198
1426#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1427#define DPIO_CHV_INT_COEFF_SHIFT 8
1428#define DPIO_CHV_PROP_COEFF_SHIFT 0
1429#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1430
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301431#define _CHV_PLL_DW8_CH0 0x8020
1432#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301433#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1434#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301435#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1436
1437#define _CHV_PLL_DW9_CH0 0x8024
1438#define _CHV_PLL_DW9_CH1 0x81A4
1439#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301440#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301441#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1442#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1443
Ville Syrjälä6669e392015-07-08 23:46:00 +03001444#define _CHV_CMN_DW0_CH0 0x8100
1445#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1446#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1447#define DPIO_ALLDL_POWERDOWN (1 << 1)
1448#define DPIO_ANYDL_POWERDOWN (1 << 0)
1449
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001450#define _CHV_CMN_DW5_CH0 0x8114
1451#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1452#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1453#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1454#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1455#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1456#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1457#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1458#define CHV_BUFLEFTENA1_MASK (3 << 22)
1459
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001460#define _CHV_CMN_DW13_CH0 0x8134
1461#define _CHV_CMN_DW0_CH1 0x8080
1462#define DPIO_CHV_S1_DIV_SHIFT 21
1463#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1464#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1465#define DPIO_CHV_K_DIV_SHIFT 4
1466#define DPIO_PLL_FREQLOCK (1 << 1)
1467#define DPIO_PLL_LOCK (1 << 0)
1468#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1469
1470#define _CHV_CMN_DW14_CH0 0x8138
1471#define _CHV_CMN_DW1_CH1 0x8084
1472#define DPIO_AFC_RECAL (1 << 14)
1473#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001474#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1475#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1476#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1477#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1478#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1479#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1480#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1481#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1483
Ville Syrjälä9197c882014-04-09 13:29:05 +03001484#define _CHV_CMN_DW19_CH0 0x814c
1485#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001486#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1487#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001488#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001489#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001490
Ville Syrjälä9197c882014-04-09 13:29:05 +03001491#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1492
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001493#define CHV_CMN_DW28 0x8170
1494#define DPIO_CL1POWERDOWNEN (1 << 23)
1495#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001496#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1497#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1498#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1499#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001500
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001501#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001502#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001503#define DPIO_LRC_BYPASS (1 << 3)
1504
1505#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1506 (lane) * 0x200 + (offset))
1507
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001508#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1509#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1510#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1511#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1512#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1513#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1514#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1515#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1516#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1517#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1518#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001519#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1520#define DPIO_FRC_LATENCY_SHFIT 8
1521#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1522#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301523
1524/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001525#define _BXT_PHY0_BASE 0x6C000
1526#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001527#define _BXT_PHY2_BASE 0x163000
1528#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1529 _BXT_PHY1_BASE, \
1530 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001531
1532#define _BXT_PHY(phy, reg) \
1533 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1534
1535#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1536 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1537 (reg_ch1) - _BXT_PHY0_BASE))
1538#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1539 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001541#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301542#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301543
Imre Deake93da0a2016-06-13 16:44:37 +03001544#define _BXT_PHY_CTL_DDI_A 0x64C00
1545#define _BXT_PHY_CTL_DDI_B 0x64C10
1546#define _BXT_PHY_CTL_DDI_C 0x64C20
1547#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1548#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1549#define BXT_PHY_LANE_ENABLED (1 << 8)
1550#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1551 _BXT_PHY_CTL_DDI_B)
1552
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301553#define _PHY_CTL_FAMILY_EDP 0x64C80
1554#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001555#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301556#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001557#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1558 _PHY_CTL_FAMILY_EDP, \
1559 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301560
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301561/* BXT PHY PLL registers */
1562#define _PORT_PLL_A 0x46074
1563#define _PORT_PLL_B 0x46078
1564#define _PORT_PLL_C 0x4607c
1565#define PORT_PLL_ENABLE (1 << 31)
1566#define PORT_PLL_LOCK (1 << 30)
1567#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001568#define PORT_PLL_POWER_ENABLE (1 << 26)
1569#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001570#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301571
1572#define _PORT_PLL_EBB_0_A 0x162034
1573#define _PORT_PLL_EBB_0_B 0x6C034
1574#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001575#define PORT_PLL_P1_SHIFT 13
1576#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1577#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1578#define PORT_PLL_P2_SHIFT 8
1579#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1580#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001581#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1582 _PORT_PLL_EBB_0_B, \
1583 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301584
1585#define _PORT_PLL_EBB_4_A 0x162038
1586#define _PORT_PLL_EBB_4_B 0x6C038
1587#define _PORT_PLL_EBB_4_C 0x6C344
1588#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1589#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001590#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1591 _PORT_PLL_EBB_4_B, \
1592 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301593
1594#define _PORT_PLL_0_A 0x162100
1595#define _PORT_PLL_0_B 0x6C100
1596#define _PORT_PLL_0_C 0x6C380
1597/* PORT_PLL_0_A */
1598#define PORT_PLL_M2_MASK 0xFF
1599/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001600#define PORT_PLL_N_SHIFT 8
1601#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1602#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301603/* PORT_PLL_2_A */
1604#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1605/* PORT_PLL_3_A */
1606#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1607/* PORT_PLL_6_A */
1608#define PORT_PLL_PROP_COEFF_MASK 0xF
1609#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1610#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1611#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1612#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1613/* PORT_PLL_8_A */
1614#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301615/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001616#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1617#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301618/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001619#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301620#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301621#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001622#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001623#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1624 _PORT_PLL_0_B, \
1625 _PORT_PLL_0_C)
1626#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1627 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301628
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301629/* BXT PHY common lane registers */
1630#define _PORT_CL1CM_DW0_A 0x162000
1631#define _PORT_CL1CM_DW0_BC 0x6C000
1632#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301633#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001634#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301635
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001636#define _PORT_CL1CM_DW9_A 0x162024
1637#define _PORT_CL1CM_DW9_BC 0x6C024
1638#define IREF0RC_OFFSET_SHIFT 8
1639#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1640#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001641
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001642#define _PORT_CL1CM_DW10_A 0x162028
1643#define _PORT_CL1CM_DW10_BC 0x6C028
1644#define IREF1RC_OFFSET_SHIFT 8
1645#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1646#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1647
1648#define _PORT_CL1CM_DW28_A 0x162070
1649#define _PORT_CL1CM_DW28_BC 0x6C070
1650#define OCL1_POWER_DOWN_EN (1 << 23)
1651#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1652#define SUS_CLK_CONFIG 0x3
1653#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1654
1655#define _PORT_CL1CM_DW30_A 0x162078
1656#define _PORT_CL1CM_DW30_BC 0x6C078
1657#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1658#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1659
1660/*
1661 * CNL/ICL Port/COMBO-PHY Registers
1662 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001663#define _ICL_COMBOPHY_A 0x162000
1664#define _ICL_COMBOPHY_B 0x6C000
1665#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1666 _ICL_COMBOPHY_B)
1667
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001668/* CNL/ICL Port CL_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001669#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1670 4 * (dw))
1671
1672#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1673#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001674#define CL_POWER_DOWN_ENABLE (1 << 4)
1675#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001676
Lucas De Marchi4e538402018-10-15 19:35:17 -07001677#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301678#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1679#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1680#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1681#define PWR_UP_ALL_LANES (0x0 << 4)
1682#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1683#define PWR_DOWN_LN_3_2 (0xc << 4)
1684#define PWR_DOWN_LN_3 (0x8 << 4)
1685#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1686#define PWR_DOWN_LN_1_0 (0x3 << 4)
1687#define PWR_DOWN_LN_1 (0x2 << 4)
1688#define PWR_DOWN_LN_3_1 (0xa << 4)
1689#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1690#define PWR_DOWN_LN_MASK (0xf << 4)
1691#define PWR_DOWN_LN_SHIFT 4
1692
Lucas De Marchi4e538402018-10-15 19:35:17 -07001693#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
Imre Deak67ca07e2018-06-26 17:22:32 +03001694#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001695
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001696/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001697#define _ICL_PORT_COMP 0x100
1698#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1699 _ICL_PORT_COMP + 4 * (dw))
1700
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001701#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001702#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001703#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301704
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001705#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001706#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1707
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001708#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001709#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001710#define PROCESS_INFO_DOT_0 (0 << 26)
1711#define PROCESS_INFO_DOT_1 (1 << 26)
1712#define PROCESS_INFO_DOT_4 (2 << 26)
1713#define PROCESS_INFO_MASK (7 << 26)
1714#define PROCESS_INFO_SHIFT 26
1715#define VOLTAGE_INFO_0_85V (0 << 24)
1716#define VOLTAGE_INFO_0_95V (1 << 24)
1717#define VOLTAGE_INFO_1_05V (2 << 24)
1718#define VOLTAGE_INFO_MASK (3 << 24)
1719#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301720
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001721#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001722#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001723
1724#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001725#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001726
1727/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001728#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1729#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1730#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1731#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1732#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1733#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1734#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1735#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1736#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1737#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301738#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001739 _CNL_PORT_PCS_DW1_GRP_AE, \
1740 _CNL_PORT_PCS_DW1_GRP_B, \
1741 _CNL_PORT_PCS_DW1_GRP_C, \
1742 _CNL_PORT_PCS_DW1_GRP_D, \
1743 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301744 _CNL_PORT_PCS_DW1_GRP_F))
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301745#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001746 _CNL_PORT_PCS_DW1_LN0_AE, \
1747 _CNL_PORT_PCS_DW1_LN0_B, \
1748 _CNL_PORT_PCS_DW1_LN0_C, \
1749 _CNL_PORT_PCS_DW1_LN0_D, \
1750 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301751 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301752
Lucas De Marchi4e538402018-10-15 19:35:17 -07001753#define _ICL_PORT_PCS_AUX 0x300
1754#define _ICL_PORT_PCS_GRP 0x600
1755#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1756#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1757 _ICL_PORT_PCS_AUX + 4 * (dw))
1758#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1759 _ICL_PORT_PCS_GRP + 4 * (dw))
1760#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1761 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1762#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1763#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1764#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001765#define COMMON_KEEPER_EN (1 << 26)
1766
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001767/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301768#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1769#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1770#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1771#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1772#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1773#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1774#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1775#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1776#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1777#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1778#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1779 _CNL_PORT_TX_AE_GRP_OFFSET, \
1780 _CNL_PORT_TX_B_GRP_OFFSET, \
1781 _CNL_PORT_TX_B_GRP_OFFSET, \
1782 _CNL_PORT_TX_D_GRP_OFFSET, \
1783 _CNL_PORT_TX_AE_GRP_OFFSET, \
1784 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001785 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301786#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1787 _CNL_PORT_TX_AE_LN0_OFFSET, \
1788 _CNL_PORT_TX_B_LN0_OFFSET, \
1789 _CNL_PORT_TX_B_LN0_OFFSET, \
1790 _CNL_PORT_TX_D_LN0_OFFSET, \
1791 _CNL_PORT_TX_AE_LN0_OFFSET, \
1792 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001793 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301794
Lucas De Marchi4e538402018-10-15 19:35:17 -07001795#define _ICL_PORT_TX_AUX 0x380
1796#define _ICL_PORT_TX_GRP 0x680
1797#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1798
1799#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1800 _ICL_PORT_TX_AUX + 4 * (dw))
1801#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1802 _ICL_PORT_TX_GRP + 4 * (dw))
1803#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1804 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1805
1806#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1807#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1808#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1809#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1810#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
Paulo Zanoni74875082018-03-23 12:58:53 -07001811#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001812#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001813#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001814#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301815#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1816#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001817#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001818#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001819
Rodrigo Vivi04416102017-06-09 15:26:06 -07001820#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1821#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Mahesh Kumar4635b572018-03-14 13:36:52 +05301822#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1823#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1824#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001825 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301826 _CNL_PORT_TX_DW4_LN0_AE)))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001827#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1828#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1829#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
1830#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001831#define LOADGEN_SELECT (1 << 31)
1832#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001833#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001834#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001835#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001836#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001837#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001838
Lucas De Marchi4e538402018-10-15 19:35:17 -07001839#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1840#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1841#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1842#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1843#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001844#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001845#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001846#define TAP3_DISABLE (1 << 29)
1847#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001848#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001849#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001850#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001851
Mahesh Kumar4635b572018-03-14 13:36:52 +05301852#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1853#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001854#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001855#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001856
Manasi Navarea38bb302018-07-13 12:43:13 -07001857#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07001858 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1859
Manasi Navarea38bb302018-07-13 12:43:13 -07001860#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1861#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1862#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1863#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1864#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1865#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1866#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1867#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1868#define MG_TX1_LINK_PARAMS(port, ln) \
1869 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1870 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1871 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001872
Manasi Navarea38bb302018-07-13 12:43:13 -07001873#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1874#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1875#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1876#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1877#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1878#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1879#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1880#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1881#define MG_TX2_LINK_PARAMS(port, ln) \
1882 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1883 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1884 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1885#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001886
Manasi Navarea38bb302018-07-13 12:43:13 -07001887#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1888#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1889#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1890#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1891#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1892#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1893#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1894#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1895#define MG_TX1_PISO_READLOAD(port, ln) \
1896 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1897 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1898 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001899
Manasi Navarea38bb302018-07-13 12:43:13 -07001900#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1901#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1902#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1903#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1904#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1905#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1906#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1907#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1908#define MG_TX2_PISO_READLOAD(port, ln) \
1909 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1910 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1911 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1912#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001913
Manasi Navarea38bb302018-07-13 12:43:13 -07001914#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1915#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1916#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1917#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1918#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1919#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1920#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1921#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1922#define MG_TX1_SWINGCTRL(port, ln) \
1923 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1924 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1925 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001926
Manasi Navarea38bb302018-07-13 12:43:13 -07001927#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1928#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1929#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1930#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1931#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1932#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1933#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1934#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1935#define MG_TX2_SWINGCTRL(port, ln) \
1936 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1937 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1938 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1939#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1940#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001941
Manasi Navarea38bb302018-07-13 12:43:13 -07001942#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1943#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1944#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1945#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1946#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1947#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1948#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1949#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1950#define MG_TX1_DRVCTRL(port, ln) \
1951 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1952 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1953 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001954
Manasi Navarea38bb302018-07-13 12:43:13 -07001955#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1956#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1957#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1958#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1959#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1960#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1961#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1962#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1963#define MG_TX2_DRVCTRL(port, ln) \
1964 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
1965 MG_TX_DRVCTRL_TX2LN0_PORT2, \
1966 MG_TX_DRVCTRL_TX2LN1_PORT1)
1967#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1968#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1969#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1970#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1971#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1972#define CRI_LOADGEN_SEL(x) ((x) << 12)
1973#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
1974
1975#define MG_CLKHUB_LN0_PORT1 0x16839C
1976#define MG_CLKHUB_LN1_PORT1 0x16879C
1977#define MG_CLKHUB_LN0_PORT2 0x16939C
1978#define MG_CLKHUB_LN1_PORT2 0x16979C
1979#define MG_CLKHUB_LN0_PORT3 0x16A39C
1980#define MG_CLKHUB_LN1_PORT3 0x16A79C
1981#define MG_CLKHUB_LN0_PORT4 0x16B39C
1982#define MG_CLKHUB_LN1_PORT4 0x16B79C
1983#define MG_CLKHUB(port, ln) \
1984 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
1985 MG_CLKHUB_LN0_PORT2, \
1986 MG_CLKHUB_LN1_PORT1)
1987#define CFG_LOW_RATE_LKREN_EN (1 << 11)
1988
1989#define MG_TX_DCC_TX1LN0_PORT1 0x168110
1990#define MG_TX_DCC_TX1LN1_PORT1 0x168510
1991#define MG_TX_DCC_TX1LN0_PORT2 0x169110
1992#define MG_TX_DCC_TX1LN1_PORT2 0x169510
1993#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
1994#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
1995#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
1996#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
1997#define MG_TX1_DCC(port, ln) \
1998 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
1999 MG_TX_DCC_TX1LN0_PORT2, \
2000 MG_TX_DCC_TX1LN1_PORT1)
2001#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2002#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2003#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2004#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2005#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2006#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2007#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2008#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2009#define MG_TX2_DCC(port, ln) \
2010 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2011 MG_TX_DCC_TX2LN0_PORT2, \
2012 MG_TX_DCC_TX2LN1_PORT1)
2013#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2014#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2015#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002016
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002017#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2018#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2019#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2020#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2021#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2022#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2023#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2024#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2025#define MG_DP_MODE(port, ln) \
2026 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2027 MG_DP_MODE_LN0_ACU_PORT2, \
2028 MG_DP_MODE_LN1_ACU_PORT1)
2029#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2030#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002031#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2032#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2033#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2034#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2035#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2036
2037#define MG_MISC_SUS0_PORT1 0x168814
2038#define MG_MISC_SUS0_PORT2 0x169814
2039#define MG_MISC_SUS0_PORT3 0x16A814
2040#define MG_MISC_SUS0_PORT4 0x16B814
2041#define MG_MISC_SUS0(tc_port) \
2042 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2043#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2044#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2045#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2046#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2047#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2048#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2049#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2050#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002051
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002052/* The spec defines this only for BXT PHY0, but lets assume that this
2053 * would exist for PHY1 too if it had a second channel.
2054 */
2055#define _PORT_CL2CM_DW6_A 0x162358
2056#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002057#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302058#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2059
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002060/* ICL PHY DFLEX registers */
2061#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
2062#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
2063#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
2064
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302065/* BXT PHY Ref registers */
2066#define _PORT_REF_DW3_A 0x16218C
2067#define _PORT_REF_DW3_BC 0x6C18C
2068#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002069#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302070
2071#define _PORT_REF_DW6_A 0x162198
2072#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002073#define GRC_CODE_SHIFT 24
2074#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302075#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002076#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302077#define GRC_CODE_SLOW_SHIFT 8
2078#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2079#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002080#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302081
2082#define _PORT_REF_DW8_A 0x1621A0
2083#define _PORT_REF_DW8_BC 0x6C1A0
2084#define GRC_DIS (1 << 15)
2085#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002086#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302087
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302088/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302089#define _PORT_PCS_DW10_LN01_A 0x162428
2090#define _PORT_PCS_DW10_LN01_B 0x6C428
2091#define _PORT_PCS_DW10_LN01_C 0x6C828
2092#define _PORT_PCS_DW10_GRP_A 0x162C28
2093#define _PORT_PCS_DW10_GRP_B 0x6CC28
2094#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002095#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2096 _PORT_PCS_DW10_LN01_B, \
2097 _PORT_PCS_DW10_LN01_C)
2098#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2099 _PORT_PCS_DW10_GRP_B, \
2100 _PORT_PCS_DW10_GRP_C)
2101
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302102#define TX2_SWING_CALC_INIT (1 << 31)
2103#define TX1_SWING_CALC_INIT (1 << 30)
2104
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302105#define _PORT_PCS_DW12_LN01_A 0x162430
2106#define _PORT_PCS_DW12_LN01_B 0x6C430
2107#define _PORT_PCS_DW12_LN01_C 0x6C830
2108#define _PORT_PCS_DW12_LN23_A 0x162630
2109#define _PORT_PCS_DW12_LN23_B 0x6C630
2110#define _PORT_PCS_DW12_LN23_C 0x6CA30
2111#define _PORT_PCS_DW12_GRP_A 0x162c30
2112#define _PORT_PCS_DW12_GRP_B 0x6CC30
2113#define _PORT_PCS_DW12_GRP_C 0x6CE30
2114#define LANESTAGGER_STRAP_OVRD (1 << 6)
2115#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002116#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2117 _PORT_PCS_DW12_LN01_B, \
2118 _PORT_PCS_DW12_LN01_C)
2119#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2120 _PORT_PCS_DW12_LN23_B, \
2121 _PORT_PCS_DW12_LN23_C)
2122#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2123 _PORT_PCS_DW12_GRP_B, \
2124 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302125
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302126/* BXT PHY TX registers */
2127#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2128 ((lane) & 1) * 0x80)
2129
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302130#define _PORT_TX_DW2_LN0_A 0x162508
2131#define _PORT_TX_DW2_LN0_B 0x6C508
2132#define _PORT_TX_DW2_LN0_C 0x6C908
2133#define _PORT_TX_DW2_GRP_A 0x162D08
2134#define _PORT_TX_DW2_GRP_B 0x6CD08
2135#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002136#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2137 _PORT_TX_DW2_LN0_B, \
2138 _PORT_TX_DW2_LN0_C)
2139#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2140 _PORT_TX_DW2_GRP_B, \
2141 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302142#define MARGIN_000_SHIFT 16
2143#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2144#define UNIQ_TRANS_SCALE_SHIFT 8
2145#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2146
2147#define _PORT_TX_DW3_LN0_A 0x16250C
2148#define _PORT_TX_DW3_LN0_B 0x6C50C
2149#define _PORT_TX_DW3_LN0_C 0x6C90C
2150#define _PORT_TX_DW3_GRP_A 0x162D0C
2151#define _PORT_TX_DW3_GRP_B 0x6CD0C
2152#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002153#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2154 _PORT_TX_DW3_LN0_B, \
2155 _PORT_TX_DW3_LN0_C)
2156#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2157 _PORT_TX_DW3_GRP_B, \
2158 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302159#define SCALE_DCOMP_METHOD (1 << 26)
2160#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302161
2162#define _PORT_TX_DW4_LN0_A 0x162510
2163#define _PORT_TX_DW4_LN0_B 0x6C510
2164#define _PORT_TX_DW4_LN0_C 0x6C910
2165#define _PORT_TX_DW4_GRP_A 0x162D10
2166#define _PORT_TX_DW4_GRP_B 0x6CD10
2167#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002168#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2169 _PORT_TX_DW4_LN0_B, \
2170 _PORT_TX_DW4_LN0_C)
2171#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2172 _PORT_TX_DW4_GRP_B, \
2173 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302174#define DEEMPH_SHIFT 24
2175#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2176
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002177#define _PORT_TX_DW5_LN0_A 0x162514
2178#define _PORT_TX_DW5_LN0_B 0x6C514
2179#define _PORT_TX_DW5_LN0_C 0x6C914
2180#define _PORT_TX_DW5_GRP_A 0x162D14
2181#define _PORT_TX_DW5_GRP_B 0x6CD14
2182#define _PORT_TX_DW5_GRP_C 0x6CF14
2183#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2184 _PORT_TX_DW5_LN0_B, \
2185 _PORT_TX_DW5_LN0_C)
2186#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2187 _PORT_TX_DW5_GRP_B, \
2188 _PORT_TX_DW5_GRP_C)
2189#define DCC_DELAY_RANGE_1 (1 << 9)
2190#define DCC_DELAY_RANGE_2 (1 << 8)
2191
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302192#define _PORT_TX_DW14_LN0_A 0x162538
2193#define _PORT_TX_DW14_LN0_B 0x6C538
2194#define _PORT_TX_DW14_LN0_C 0x6C938
2195#define LATENCY_OPTIM_SHIFT 30
2196#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002197#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2198 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2199 _PORT_TX_DW14_LN0_C) + \
2200 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302201
David Weinehallf8896f52015-06-25 11:11:03 +03002202/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002203#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002204/* SKL VccIO mask */
2205#define SKL_VCCIO_MASK 0x1
2206/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002207#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002208/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002209#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2210#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002211/* Balance leg disable bits */
2212#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002213#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002214
Jesse Barnes585fb112008-07-29 11:54:06 -07002215/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002216 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002217 * [0-7] @ 0x2000 gen2,gen3
2218 * [8-15] @ 0x3000 945,g33,pnv
2219 *
2220 * [0-15] @ 0x3000 gen4,gen5
2221 *
2222 * [0-15] @ 0x100000 gen6,vlv,chv
2223 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002224 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002225#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002226#define I830_FENCE_START_MASK 0x07f80000
2227#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002228#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002229#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002230#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002231#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002232#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002233#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002234
2235#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002236#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002237
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002238#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2239#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002240#define I965_FENCE_PITCH_SHIFT 2
2241#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002242#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002243#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002244
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002245#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2246#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002247#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002248#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002249
Deepak S2b6b3a02014-05-27 15:59:30 +05302250
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002251/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002252#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002253#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002254#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002255#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2256#define TILECTL_BACKSNOOP_DIS (1 << 3)
2257
Jesse Barnesde151cf2008-11-12 10:03:55 -08002258/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002259 * Instruction and interrupt control regs
2260 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002261#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002262#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2263#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002264#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002265#define PRB0_BASE (0x2030 - 0x30)
2266#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2267#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2268#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2269#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2270#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2271#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002272#define RENDER_RING_BASE 0x02000
2273#define BSD_RING_BASE 0x04000
2274#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002275#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002276#define GEN11_BSD_RING_BASE 0x1c0000
2277#define GEN11_BSD2_RING_BASE 0x1c4000
2278#define GEN11_BSD3_RING_BASE 0x1d0000
2279#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002280#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002281#define GEN11_VEBOX_RING_BASE 0x1c8000
2282#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002283#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002284#define RING_TAIL(base) _MMIO((base) + 0x30)
2285#define RING_HEAD(base) _MMIO((base) + 0x34)
2286#define RING_START(base) _MMIO((base) + 0x38)
2287#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002288#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002289#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2290#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2291#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002292#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2293#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2294#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2295#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2296#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2297#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2298#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2299#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2300#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2301#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2302#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2303#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002304#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002305#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2306#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2307#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2308#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2309#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002310#define RESET_CTL_REQUEST_RESET (1 << 0)
2311#define RESET_CTL_READY_TO_RESET (1 << 1)
Mika Kuoppala39e78232018-06-07 20:24:44 +03002312#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002314#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002315#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002316#define GEN7_WR_WATERMARK _MMIO(0x4028)
2317#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2318#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002319#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2320#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002321#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2322#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002323/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002324#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002325#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002326#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2327#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002328
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002329#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002330#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2331#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002332#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002333#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002334#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2335#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002336#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002337#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2338#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002339#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002340#define DONE_REG _MMIO(0x40b0)
2341#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2342#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002343#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002344#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2345#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2346#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002347#define RING_ACTHD(base) _MMIO((base) + 0x74)
2348#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2349#define RING_NOPID(base) _MMIO((base) + 0x94)
2350#define RING_IMR(base) _MMIO((base) + 0xa8)
2351#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2352#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2353#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002354#define TAIL_ADDR 0x001FFFF8
2355#define HEAD_WRAP_COUNT 0xFFE00000
2356#define HEAD_WRAP_ONE 0x00200000
2357#define HEAD_ADDR 0x001FFFFC
2358#define RING_NR_PAGES 0x001FF000
2359#define RING_REPORT_MASK 0x00000006
2360#define RING_REPORT_64K 0x00000002
2361#define RING_REPORT_128K 0x00000004
2362#define RING_NO_REPORT 0x00000000
2363#define RING_VALID_MASK 0x00000001
2364#define RING_VALID 0x00000001
2365#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002366#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2367#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2368#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002369
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002370#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002371#define RING_MAX_NONPRIV_SLOTS 12
2372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002373#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002374
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002375#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002376#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002377
Matthew Auld9a6330c2017-10-06 23:18:22 +01002378#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2379#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2380
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002381#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002382#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2383#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2384#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002385
Chris Wilson8168bd42010-11-11 17:54:52 +00002386#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002387#define PRB0_TAIL _MMIO(0x2030)
2388#define PRB0_HEAD _MMIO(0x2034)
2389#define PRB0_START _MMIO(0x2038)
2390#define PRB0_CTL _MMIO(0x203c)
2391#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2392#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2393#define PRB1_START _MMIO(0x2048) /* 915+ only */
2394#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002395#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002396#define IPEIR_I965 _MMIO(0x2064)
2397#define IPEHR_I965 _MMIO(0x2068)
2398#define GEN7_SC_INSTDONE _MMIO(0x7100)
2399#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2400#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002401#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2402#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2403#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2404#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2405#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002406#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2407#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2408#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2409#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002410#define RING_IPEIR(base) _MMIO((base) + 0x64)
2411#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002412/*
2413 * On GEN4, only the render ring INSTDONE exists and has a different
2414 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002415 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002416 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002417#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2418#define RING_INSTPS(base) _MMIO((base) + 0x70)
2419#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2420#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2421#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2422#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002423#define INSTPS _MMIO(0x2070) /* 965+ only */
2424#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2425#define ACTHD_I965 _MMIO(0x2074)
2426#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002427#define HWS_ADDRESS_MASK 0xfffff000
2428#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002429#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002430#define PWRCTX_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002431#define IPEIR _MMIO(0x2088)
2432#define IPEHR _MMIO(0x208c)
2433#define GEN2_INSTDONE _MMIO(0x2090)
2434#define NOPID _MMIO(0x2094)
2435#define HWSTAM _MMIO(0x2098)
2436#define DMA_FADD_I8XX _MMIO(0x20d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002437#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002438#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002439#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2440#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2441#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2442#define RING_BBADDR(base) _MMIO((base) + 0x140)
2443#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2444#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2445#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2446#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2447#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002448
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002449#define ERROR_GEN6 _MMIO(0x40a0)
2450#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002451#define ERR_INT_POISON (1 << 31)
2452#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2453#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2454#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2455#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2456#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2457#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2458#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2459#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2460#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002461
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002462#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2463#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002464#define FAULT_VA_HIGH_BITS (0xf << 0)
2465#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002467#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002468#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002469
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002470#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2471#define CLAIM_ER_CLR (1 << 31)
2472#define CLAIM_ER_OVERFLOW (1 << 16)
2473#define CLAIM_ER_CTR_MASK 0xffff
2474
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002475#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002476/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002477#define DERRMR_PIPEA_SCANLINE (1 << 0)
2478#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2479#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2480#define DERRMR_PIPEA_VBLANK (1 << 3)
2481#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002482#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002483#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2484#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2485#define DERRMR_PIPEB_VBLANK (1 << 11)
2486#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002487/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002488#define DERRMR_PIPEC_SCANLINE (1 << 14)
2489#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2490#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2491#define DERRMR_PIPEC_VBLANK (1 << 21)
2492#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002493
Chris Wilson0f3b6842013-01-15 12:05:55 +00002494
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002495/* GM45+ chicken bits -- debug workaround bits that may be required
2496 * for various sorts of correct behavior. The top 16 bits of each are
2497 * the enables for writing to the corresponding low bit.
2498 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002499#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002500#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002501#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002502
2503#define FF_SLICE_CHICKEN _MMIO(0x2088)
2504#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2505
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002506/* Disables pipelining of read flushes past the SF-WIZ interface.
2507 * Required on all Ironlake steppings according to the B-Spec, but the
2508 * particular danger of not doing so is not specified.
2509 */
2510# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002511#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002512#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002513#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002514#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002515#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002516#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002517#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002518
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002519#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002520# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002521# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002522# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302523# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002524# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002526#define GEN6_GT_MODE _MMIO(0x20d0)
2527#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002528#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2529#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2530#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2531#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002532#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002533#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002534#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2535#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002536
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002537/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2538#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2539#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2540
Tim Goreb1e429f2016-03-21 14:37:29 +00002541/* WaClearTdlStateAckDirtyBits */
2542#define GEN8_STATE_ACK _MMIO(0x20F0)
2543#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2544#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2545#define GEN9_STATE_ACK_TDL0 (1 << 12)
2546#define GEN9_STATE_ACK_TDL1 (1 << 13)
2547#define GEN9_STATE_ACK_TDL2 (1 << 14)
2548#define GEN9_STATE_ACK_TDL3 (1 << 15)
2549#define GEN9_SUBSLICE_TDL_ACK_BITS \
2550 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2551 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002553#define GFX_MODE _MMIO(0x2520)
2554#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002555#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2556#define GFX_RUN_LIST_ENABLE (1 << 15)
2557#define GFX_INTERRUPT_STEERING (1 << 14)
2558#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2559#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2560#define GFX_REPLAY_MODE (1 << 11)
2561#define GFX_PSMI_GRANULARITY (1 << 10)
2562#define GFX_PPGTT_ENABLE (1 << 9)
2563#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002564
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002565#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2566#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2567#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2568#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002569
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002570#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002571
Daniel Vettera7e806d2012-07-11 16:27:55 +02002572#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302573#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002574#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002576#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2577#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2578#define SCPD0 _MMIO(0x209c) /* 915+ only */
2579#define IER _MMIO(0x20a0)
2580#define IIR _MMIO(0x20a4)
2581#define IMR _MMIO(0x20a8)
2582#define ISR _MMIO(0x20ac)
2583#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002584#define GINT_DIS (1 << 22)
2585#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002586#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2587#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2588#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2589#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2590#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2591#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2592#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302593#define VLV_PCBR_ADDR_SHIFT 12
2594
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002595#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002596#define EIR _MMIO(0x20b0)
2597#define EMR _MMIO(0x20b4)
2598#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002599#define GM45_ERROR_PAGE_TABLE (1 << 5)
2600#define GM45_ERROR_MEM_PRIV (1 << 4)
2601#define I915_ERROR_PAGE_TABLE (1 << 4)
2602#define GM45_ERROR_CP_PRIV (1 << 3)
2603#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2604#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002605#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002606#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2607#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002608 will not assert AGPBUSY# and will only
2609 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002610#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2611#define INSTPM_TLB_INVALIDATE (1 << 9)
2612#define INSTPM_SYNC_FLUSH (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002613#define ACTHD _MMIO(0x20c8)
2614#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002615#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2616#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2617#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002618#define FW_BLC _MMIO(0x20d8)
2619#define FW_BLC2 _MMIO(0x20dc)
2620#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002621#define FW_BLC_SELF_EN_MASK (1 << 31)
2622#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2623#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002624#define MM_BURST_LENGTH 0x00700000
2625#define MM_FIFO_WATERMARK 0x0001F000
2626#define LM_BURST_LENGTH 0x00000700
2627#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002628#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002629
Mahesh Kumar78005492018-01-30 11:49:14 -02002630#define MBUS_ABOX_CTL _MMIO(0x45038)
2631#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2632#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2633#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2634#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2635#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2636#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2637#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2638#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2639
2640#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2641#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2642#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2643 _PIPEB_MBUS_DBOX_CTL)
2644#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2645#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2646#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2647#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2648#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2649#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2650
2651#define MBUS_UBOX_CTL _MMIO(0x4503C)
2652#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2653#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2654
Keith Packard45503de2010-07-19 21:12:35 -07002655/* Make render/texture TLB fetches lower priorty than associated data
2656 * fetches. This is not turned on by default
2657 */
2658#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2659
2660/* Isoch request wait on GTT enable (Display A/B/C streams).
2661 * Make isoch requests stall on the TLB update. May cause
2662 * display underruns (test mode only)
2663 */
2664#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2665
2666/* Block grant count for isoch requests when block count is
2667 * set to a finite value.
2668 */
2669#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2670#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2671#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2672#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2673#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2674
2675/* Enable render writes to complete in C2/C3/C4 power states.
2676 * If this isn't enabled, render writes are prevented in low
2677 * power states. That seems bad to me.
2678 */
2679#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2680
2681/* This acknowledges an async flip immediately instead
2682 * of waiting for 2TLB fetches.
2683 */
2684#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2685
2686/* Enables non-sequential data reads through arbiter
2687 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002688#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002689
2690/* Disable FSB snooping of cacheable write cycles from binner/render
2691 * command stream
2692 */
2693#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2694
2695/* Arbiter time slice for non-isoch streams */
2696#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2697#define MI_ARB_TIME_SLICE_1 (0 << 5)
2698#define MI_ARB_TIME_SLICE_2 (1 << 5)
2699#define MI_ARB_TIME_SLICE_4 (2 << 5)
2700#define MI_ARB_TIME_SLICE_6 (3 << 5)
2701#define MI_ARB_TIME_SLICE_8 (4 << 5)
2702#define MI_ARB_TIME_SLICE_10 (5 << 5)
2703#define MI_ARB_TIME_SLICE_14 (6 << 5)
2704#define MI_ARB_TIME_SLICE_16 (7 << 5)
2705
2706/* Low priority grace period page size */
2707#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2708#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2709
2710/* Disable display A/B trickle feed */
2711#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2712
2713/* Set display plane priority */
2714#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2715#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2716
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002717#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002718#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2719#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2720
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002721#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002722#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2723#define CM0_IZ_OPT_DISABLE (1 << 6)
2724#define CM0_ZR_OPT_DISABLE (1 << 5)
2725#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2726#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2727#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2728#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2729#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002730#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2731#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002732#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002733#define ECOSKPD _MMIO(0x21d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002734#define ECO_GATING_CX_ONLY (1 << 3)
2735#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002736
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002737#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002738#define RC_OP_FLUSH_ENABLE (1 << 0)
2739#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002740#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002741#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2742#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2743#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002744
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002745#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002746#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002747#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002749#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002750#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002751#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002752#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002753
Robert Bragg19f81df2017-06-13 12:23:03 +01002754#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2755#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2756
Deepak S693d11c2015-01-16 20:42:16 +05302757/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002758#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2759#define HSW_F1_EU_DIS_SHIFT 16
2760#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2761#define HSW_F1_EU_DIS_10EUS 0
2762#define HSW_F1_EU_DIS_8EUS 1
2763#define HSW_F1_EU_DIS_6EUS 2
2764
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002765#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002766#define CHV_FGT_DISABLE_SS0 (1 << 10)
2767#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302768#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2769#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2770#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2771#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2772#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2773#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2774#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2775#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2776
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002777#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002778#define GEN8_F2_SS_DIS_SHIFT 21
2779#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002780#define GEN8_F2_S_ENA_SHIFT 25
2781#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2782
2783#define GEN9_F2_SS_DIS_SHIFT 20
2784#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2785
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002786#define GEN10_F2_S_ENA_SHIFT 22
2787#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2788#define GEN10_F2_SS_DIS_SHIFT 18
2789#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2790
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002791#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2792#define GEN10_L3BANK_PAIR_COUNT 4
2793#define GEN10_L3BANK_MASK 0x0F
2794
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002795#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002796#define GEN8_EU_DIS0_S0_MASK 0xffffff
2797#define GEN8_EU_DIS0_S1_SHIFT 24
2798#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2799
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002800#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002801#define GEN8_EU_DIS1_S1_MASK 0xffff
2802#define GEN8_EU_DIS1_S2_SHIFT 16
2803#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002806#define GEN8_EU_DIS2_S2_MASK 0xff
2807
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002808#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002809
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002810#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2811#define GEN10_EU_DIS_SS_MASK 0xff
2812
Oscar Mateo26376a72018-03-16 14:14:49 +02002813#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2814#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2815#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2816#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2817
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002818#define GEN11_EU_DISABLE _MMIO(0x9134)
2819#define GEN11_EU_DIS_MASK 0xFF
2820
2821#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2822#define GEN11_GT_S_ENA_MASK 0xFF
2823
2824#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2825
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002826#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002827#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2828#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2829#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2830#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002831
Ben Widawskycc609d52013-05-28 19:22:29 -07002832/* On modern GEN architectures interrupt control consists of two sets
2833 * of registers. The first set pertains to the ring generating the
2834 * interrupt. The second control is for the functional block generating the
2835 * interrupt. These are PM, GT, DE, etc.
2836 *
2837 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2838 * GT interrupt bits, so we don't need to duplicate the defines.
2839 *
2840 * These defines should cover us well from SNB->HSW with minor exceptions
2841 * it can also work on ILK.
2842 */
2843#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2844#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2845#define GT_BLT_USER_INTERRUPT (1 << 22)
2846#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2847#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002848#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002849#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002850#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2851#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2852#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2853#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2854#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2855#define GT_RENDER_USER_INTERRUPT (1 << 0)
2856
Ben Widawsky12638c52013-05-28 19:22:31 -07002857#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2858#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2859
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002860#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002861 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002862 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002863
Ben Widawskycc609d52013-05-28 19:22:29 -07002864/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002865#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002866
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002867#define I915_PM_INTERRUPT (1 << 31)
2868#define I915_ISP_INTERRUPT (1 << 22)
2869#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2870#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2871#define I915_MIPIC_INTERRUPT (1 << 19)
2872#define I915_MIPIA_INTERRUPT (1 << 18)
2873#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2874#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2875#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2876#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002877#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2878#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2879#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2880#define I915_HWB_OOM_INTERRUPT (1 << 13)
2881#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2882#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2883#define I915_MISC_INTERRUPT (1 << 11)
2884#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2885#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2886#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2887#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2888#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2889#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2890#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2891#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2892#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2893#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2894#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2895#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2896#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2897#define I915_DEBUG_INTERRUPT (1 << 2)
2898#define I915_WINVALID_INTERRUPT (1 << 1)
2899#define I915_USER_INTERRUPT (1 << 1)
2900#define I915_ASLE_INTERRUPT (1 << 0)
2901#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002902
Jerome Anandeef57322017-01-25 04:27:49 +05302903#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2904#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2905
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002906/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002907#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2908#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2909
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002910#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2911#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2912#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2913#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2914 _VLV_AUD_PORT_EN_B_DBG, \
2915 _VLV_AUD_PORT_EN_C_DBG, \
2916 _VLV_AUD_PORT_EN_D_DBG)
2917#define VLV_AMP_MUTE (1 << 1)
2918
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002919#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002921#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002922#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002923#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002924#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2925#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2926#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2927#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002928#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002929#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2930#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2931#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2932#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2933#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2934#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2935#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2936#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002937
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002938/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002939 * Framebuffer compression (915+ only)
2940 */
2941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002942#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2943#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2944#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002945#define FBC_CTL_EN (1 << 31)
2946#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002947#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002948#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2949#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002950#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002951#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002952#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002953#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002954#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002955#define FBC_STAT_COMPRESSING (1 << 31)
2956#define FBC_STAT_COMPRESSED (1 << 30)
2957#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002958#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002959#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002960#define FBC_CTL_FENCE_DBL (0 << 4)
2961#define FBC_CTL_IDLE_IMM (0 << 2)
2962#define FBC_CTL_IDLE_FULL (1 << 2)
2963#define FBC_CTL_IDLE_LINE (2 << 2)
2964#define FBC_CTL_IDLE_DEBUG (3 << 2)
2965#define FBC_CTL_CPU_FENCE (1 << 1)
2966#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002967#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2968#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002969
2970#define FBC_LL_SIZE (1536)
2971
Mika Kuoppala44fff992016-06-07 17:19:09 +03002972#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002973#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03002974
Jesse Barnes74dff282009-09-14 15:39:40 -07002975/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002976#define DPFC_CB_BASE _MMIO(0x3200)
2977#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002978#define DPFC_CTL_EN (1 << 31)
2979#define DPFC_CTL_PLANE(plane) ((plane) << 30)
2980#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
2981#define DPFC_CTL_FENCE_EN (1 << 29)
2982#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
2983#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
2984#define DPFC_SR_EN (1 << 10)
2985#define DPFC_CTL_LIMIT_1X (0 << 6)
2986#define DPFC_CTL_LIMIT_2X (1 << 6)
2987#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002988#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002989#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07002990#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2991#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2992#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2993#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002994#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002995#define DPFC_INVAL_SEG_SHIFT (16)
2996#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2997#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002998#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002999#define DPFC_STATUS2 _MMIO(0x3214)
3000#define DPFC_FENCE_YOFF _MMIO(0x3218)
3001#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003002#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003003
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003004/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003005#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3006#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003007#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003008/* The bit 28-8 is reserved */
3009#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003010#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3011#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003012#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3013#define IVB_FBC_STATUS2 _MMIO(0x43214)
3014#define IVB_FBC_COMP_SEG_MASK 0x7ff
3015#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003016#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3017#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003018#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3019#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003020#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003021#define ILK_FBC_RT_VALID (1 << 0)
3022#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003024#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003025#define ILK_FBCQ_DIS (1 << 22)
3026#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003027
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003028
Jesse Barnes585fb112008-07-29 11:54:06 -07003029/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003030 * Framebuffer compression for Sandybridge
3031 *
3032 * The following two registers are of type GTTMMADR
3033 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003034#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003035#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003036#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003037
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003038/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003039#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003041#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003042#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003044#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003045#define FBC_REND_NUKE (1 << 2)
3046#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003047
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003048/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003049 * GPIO regs
3050 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003051#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3052 4 * (gpio))
3053
Jesse Barnes585fb112008-07-29 11:54:06 -07003054# define GPIO_CLOCK_DIR_MASK (1 << 0)
3055# define GPIO_CLOCK_DIR_IN (0 << 1)
3056# define GPIO_CLOCK_DIR_OUT (1 << 1)
3057# define GPIO_CLOCK_VAL_MASK (1 << 2)
3058# define GPIO_CLOCK_VAL_OUT (1 << 3)
3059# define GPIO_CLOCK_VAL_IN (1 << 4)
3060# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3061# define GPIO_DATA_DIR_MASK (1 << 8)
3062# define GPIO_DATA_DIR_IN (0 << 9)
3063# define GPIO_DATA_DIR_OUT (1 << 9)
3064# define GPIO_DATA_VAL_MASK (1 << 10)
3065# define GPIO_DATA_VAL_OUT (1 << 11)
3066# define GPIO_DATA_VAL_IN (1 << 12)
3067# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003069#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003070#define GMBUS_AKSV_SELECT (1 << 11)
3071#define GMBUS_RATE_100KHZ (0 << 8)
3072#define GMBUS_RATE_50KHZ (1 << 8)
3073#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3074#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3075#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303076#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003077#define GMBUS_PIN_DISABLED 0
3078#define GMBUS_PIN_SSC 1
3079#define GMBUS_PIN_VGADDC 2
3080#define GMBUS_PIN_PANEL 3
3081#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3082#define GMBUS_PIN_DPC 4 /* HDMIC */
3083#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3084#define GMBUS_PIN_DPD 6 /* HDMID */
3085#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003086#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003087#define GMBUS_PIN_2_BXT 2
3088#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003089#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003090#define GMBUS_PIN_9_TC1_ICP 9
3091#define GMBUS_PIN_10_TC2_ICP 10
3092#define GMBUS_PIN_11_TC3_ICP 11
3093#define GMBUS_PIN_12_TC4_ICP 12
3094
3095#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003096#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003097#define GMBUS_SW_CLR_INT (1 << 31)
3098#define GMBUS_SW_RDY (1 << 30)
3099#define GMBUS_ENT (1 << 29) /* enable timeout */
3100#define GMBUS_CYCLE_NONE (0 << 25)
3101#define GMBUS_CYCLE_WAIT (1 << 25)
3102#define GMBUS_CYCLE_INDEX (2 << 25)
3103#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003104#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003105#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303106#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003107#define GMBUS_SLAVE_INDEX_SHIFT 8
3108#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003109#define GMBUS_SLAVE_READ (1 << 0)
3110#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003111#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003112#define GMBUS_INUSE (1 << 15)
3113#define GMBUS_HW_WAIT_PHASE (1 << 14)
3114#define GMBUS_STALL_TIMEOUT (1 << 13)
3115#define GMBUS_INT (1 << 12)
3116#define GMBUS_HW_RDY (1 << 11)
3117#define GMBUS_SATOER (1 << 10)
3118#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003119#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3120#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003121#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3122#define GMBUS_NAK_EN (1 << 3)
3123#define GMBUS_IDLE_EN (1 << 2)
3124#define GMBUS_HW_WAIT_EN (1 << 1)
3125#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003126#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003127#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003128
Jesse Barnes585fb112008-07-29 11:54:06 -07003129/*
3130 * Clock control & power management
3131 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003132#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3133#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3134#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003135#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003137#define VGA0 _MMIO(0x6000)
3138#define VGA1 _MMIO(0x6004)
3139#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003140#define VGA0_PD_P2_DIV_4 (1 << 7)
3141#define VGA0_PD_P1_DIV_2 (1 << 5)
3142#define VGA0_PD_P1_SHIFT 0
3143#define VGA0_PD_P1_MASK (0x1f << 0)
3144#define VGA1_PD_P2_DIV_4 (1 << 15)
3145#define VGA1_PD_P1_DIV_2 (1 << 13)
3146#define VGA1_PD_P1_SHIFT 8
3147#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003148#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003149#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3150#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003151#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003152#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003153#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003154#define DPLL_VGA_MODE_DIS (1 << 28)
3155#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3156#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3157#define DPLL_MODE_MASK (3 << 26)
3158#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3159#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3160#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3161#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3162#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3163#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003164#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003165#define DPLL_LOCK_VLV (1 << 15)
3166#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3167#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3168#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003169#define DPLL_PORTC_READY_MASK (0xf << 4)
3170#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003171
Jesse Barnes585fb112008-07-29 11:54:06 -07003172#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003173
3174/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003175#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003176#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003177#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003178#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003179#define PHY_LDO_DELAY_0NS 0x0
3180#define PHY_LDO_DELAY_200NS 0x1
3181#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003182#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3183#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003184#define PHY_CH_SU_PSR 0x1
3185#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003186#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003187#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003188#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003189#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3190#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3191#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003192
Jesse Barnes585fb112008-07-29 11:54:06 -07003193/*
3194 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3195 * this field (only one bit may be set).
3196 */
3197#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3198#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003199#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003200/* i830, required in DVO non-gang */
3201#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3202#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3203#define PLL_REF_INPUT_DREFCLK (0 << 13)
3204#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3205#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3206#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3207#define PLL_REF_INPUT_MASK (3 << 13)
3208#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003209/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003210# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3211# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003212# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003213# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3214# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3215
Jesse Barnes585fb112008-07-29 11:54:06 -07003216/*
3217 * Parallel to Serial Load Pulse phase selection.
3218 * Selects the phase for the 10X DPLL clock for the PCIe
3219 * digital display port. The range is 4 to 13; 10 or more
3220 * is just a flip delay. The default is 6
3221 */
3222#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3223#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3224/*
3225 * SDVO multiplier for 945G/GM. Not used on 965.
3226 */
3227#define SDVO_MULTIPLIER_MASK 0x000000ff
3228#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3229#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003230
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003231#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3232#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3233#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003234#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003235
Jesse Barnes585fb112008-07-29 11:54:06 -07003236/*
3237 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3238 *
3239 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3240 */
3241#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3242#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3243/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3244#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3245#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3246/*
3247 * SDVO/UDI pixel multiplier.
3248 *
3249 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3250 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3251 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3252 * dummy bytes in the datastream at an increased clock rate, with both sides of
3253 * the link knowing how many bytes are fill.
3254 *
3255 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3256 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3257 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3258 * through an SDVO command.
3259 *
3260 * This register field has values of multiplication factor minus 1, with
3261 * a maximum multiplier of 5 for SDVO.
3262 */
3263#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3264#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3265/*
3266 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3267 * This best be set to the default value (3) or the CRT won't work. No,
3268 * I don't entirely understand what this does...
3269 */
3270#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3271#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003272
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003273#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003275#define _FPA0 0x6040
3276#define _FPA1 0x6044
3277#define _FPB0 0x6048
3278#define _FPB1 0x604c
3279#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3280#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003281#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003282#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003283#define FP_N_DIV_SHIFT 16
3284#define FP_M1_DIV_MASK 0x00003f00
3285#define FP_M1_DIV_SHIFT 8
3286#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003287#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003288#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003289#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003290#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3291#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3292#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3293#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3294#define DPLLB_TEST_N_BYPASS (1 << 19)
3295#define DPLLB_TEST_M_BYPASS (1 << 18)
3296#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3297#define DPLLA_TEST_N_BYPASS (1 << 3)
3298#define DPLLA_TEST_M_BYPASS (1 << 2)
3299#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003300#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003301#define DSTATE_GFX_RESET_I830 (1 << 6)
3302#define DSTATE_PLL_D3_OFF (1 << 3)
3303#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3304#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003305#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003306# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3307# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3308# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3309# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3310# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3311# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3312# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003313# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003314# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3315# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3316# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3317# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3318# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3319# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3320# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3321# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3322# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3323# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3324# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3325# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3326# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3327# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3328# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3329# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3330# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3331# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3332# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3333# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3334# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003335/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003336 * This bit must be set on the 830 to prevent hangs when turning off the
3337 * overlay scaler.
3338 */
3339# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3340# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3341# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3342# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3343# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003345#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003346# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3347# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3348# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3349# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3350# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3351# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3352# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3353# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3354# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003355/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003356# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3357# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3358# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3359# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003360/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003361# define SV_CLOCK_GATE_DISABLE (1 << 0)
3362# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3363# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3364# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3365# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3366# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3367# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3368# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3369# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3370# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3371# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3372# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3373# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3374# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3375# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3376# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3377# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3378# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3379
3380# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003381/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003382# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3383# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3384# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3385# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3386# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3387# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003388/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003389# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3390# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3391# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3392# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3393# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3394# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3395# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3396# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3397# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3398# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3399# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3400# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3401# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3402# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3403# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3404# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3405# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3406# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3407# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003409#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003410#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3411#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3412#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003413
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003414#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003415#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003417#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3418#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003420#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003421#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003422
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003423#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003424
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003425#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003426#define CDCLK_FREQ_SHIFT 4
3427#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3428#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003430#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003431#define PFI_CREDIT_63 (9 << 28) /* chv only */
3432#define PFI_CREDIT_31 (8 << 28) /* chv only */
3433#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3434#define PFI_CREDIT_RESEND (1 << 27)
3435#define VGA_FAST_MODE_DISABLE (1 << 14)
3436
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003437#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003438
Jesse Barnes585fb112008-07-29 11:54:06 -07003439/*
3440 * Palette regs
3441 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003442#define PALETTE_A_OFFSET 0xa000
3443#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003444#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003445#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3446 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003447
Eric Anholt673a3942008-07-30 12:06:12 -07003448/* MCH MMIO space */
3449
3450/*
3451 * MCHBAR mirror.
3452 *
3453 * This mirrors the MCHBAR MMIO space whose location is determined by
3454 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3455 * every way. It is not accessible from the CP register read instructions.
3456 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003457 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3458 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003459 */
3460#define MCHBAR_MIRROR_BASE 0x10000
3461
Yuanhan Liu13982612010-12-15 15:42:31 +08003462#define MCHBAR_MIRROR_BASE_SNB 0x140000
3463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003464#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3465#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003466#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3467#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003468#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003469
Chris Wilson3ebecd02013-04-12 19:10:13 +01003470/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003471#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003472
Ville Syrjälä646b4262014-04-25 20:14:30 +03003473/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003474#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003475#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3476#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3477#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3478#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3479#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003480#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003481#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003482#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003483
Ville Syrjälä646b4262014-04-25 20:14:30 +03003484/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003485#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003486#define CSHRDDR3CTL_DDR3 (1 << 2)
3487
Ville Syrjälä646b4262014-04-25 20:14:30 +03003488/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003489#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3490#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003491
Ville Syrjälä646b4262014-04-25 20:14:30 +03003492/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003493#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3494#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3495#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003496#define MAD_DIMM_ECC_MASK (0x3 << 24)
3497#define MAD_DIMM_ECC_OFF (0x0 << 24)
3498#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3499#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3500#define MAD_DIMM_ECC_ON (0x3 << 24)
3501#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3502#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3503#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3504#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3505#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3506#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3507#define MAD_DIMM_A_SELECT (0x1 << 16)
3508/* DIMM sizes are in multiples of 256mb. */
3509#define MAD_DIMM_B_SIZE_SHIFT 8
3510#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3511#define MAD_DIMM_A_SIZE_SHIFT 0
3512#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3513
Ville Syrjälä646b4262014-04-25 20:14:30 +03003514/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003515#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003516#define MCH_SSKPD_WM0_MASK 0x3f
3517#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003518
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003519#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003520
Keith Packardb11248d2009-06-11 22:28:56 -07003521/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003522#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003523#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003524#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3525#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3526#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3527#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003528#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003529#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003530/*
3531 * Note that on at least on ELK the below value is reported for both
3532 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3533 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3534 */
3535#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003536#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003537#define CLKCFG_MEM_533 (1 << 4)
3538#define CLKCFG_MEM_667 (2 << 4)
3539#define CLKCFG_MEM_800 (3 << 4)
3540#define CLKCFG_MEM_MASK (7 << 4)
3541
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003542#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3543#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003544
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003545#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003546#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003547#define TR1 _MMIO(0x11006)
3548#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003549#define TSFS_SLOPE_MASK 0x0000ff00
3550#define TSFS_SLOPE_SHIFT 8
3551#define TSFS_INTR_MASK 0x000000ff
3552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003553#define CRSTANDVID _MMIO(0x11100)
3554#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003555#define PXVFREQ_PX_MASK 0x7f000000
3556#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003557#define VIDFREQ_BASE _MMIO(0x11110)
3558#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3559#define VIDFREQ2 _MMIO(0x11114)
3560#define VIDFREQ3 _MMIO(0x11118)
3561#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003562#define VIDFREQ_P0_MASK 0x1f000000
3563#define VIDFREQ_P0_SHIFT 24
3564#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3565#define VIDFREQ_P0_CSCLK_SHIFT 20
3566#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3567#define VIDFREQ_P0_CRCLK_SHIFT 16
3568#define VIDFREQ_P1_MASK 0x00001f00
3569#define VIDFREQ_P1_SHIFT 8
3570#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3571#define VIDFREQ_P1_CSCLK_SHIFT 4
3572#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003573#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3574#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003575#define INTTOEXT_MAP3_SHIFT 24
3576#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3577#define INTTOEXT_MAP2_SHIFT 16
3578#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3579#define INTTOEXT_MAP1_SHIFT 8
3580#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3581#define INTTOEXT_MAP0_SHIFT 0
3582#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003583#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003584#define MEMCTL_CMD_MASK 0xe000
3585#define MEMCTL_CMD_SHIFT 13
3586#define MEMCTL_CMD_RCLK_OFF 0
3587#define MEMCTL_CMD_RCLK_ON 1
3588#define MEMCTL_CMD_CHFREQ 2
3589#define MEMCTL_CMD_CHVID 3
3590#define MEMCTL_CMD_VMMOFF 4
3591#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003592#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003593 when command complete */
3594#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3595#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003596#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003597#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003598#define MEMIHYST _MMIO(0x1117c)
3599#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003600#define MEMINT_RSEXIT_EN (1 << 8)
3601#define MEMINT_CX_SUPR_EN (1 << 7)
3602#define MEMINT_CONT_BUSY_EN (1 << 6)
3603#define MEMINT_AVG_BUSY_EN (1 << 5)
3604#define MEMINT_EVAL_CHG_EN (1 << 4)
3605#define MEMINT_MON_IDLE_EN (1 << 3)
3606#define MEMINT_UP_EVAL_EN (1 << 2)
3607#define MEMINT_DOWN_EVAL_EN (1 << 1)
3608#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003609#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003610#define MEM_RSEXIT_MASK 0xc000
3611#define MEM_RSEXIT_SHIFT 14
3612#define MEM_CONT_BUSY_MASK 0x3000
3613#define MEM_CONT_BUSY_SHIFT 12
3614#define MEM_AVG_BUSY_MASK 0x0c00
3615#define MEM_AVG_BUSY_SHIFT 10
3616#define MEM_EVAL_CHG_MASK 0x0300
3617#define MEM_EVAL_BUSY_SHIFT 8
3618#define MEM_MON_IDLE_MASK 0x00c0
3619#define MEM_MON_IDLE_SHIFT 6
3620#define MEM_UP_EVAL_MASK 0x0030
3621#define MEM_UP_EVAL_SHIFT 4
3622#define MEM_DOWN_EVAL_MASK 0x000c
3623#define MEM_DOWN_EVAL_SHIFT 2
3624#define MEM_SW_CMD_MASK 0x0003
3625#define MEM_INT_STEER_GFX 0
3626#define MEM_INT_STEER_CMR 1
3627#define MEM_INT_STEER_SMI 2
3628#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003629#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003630#define MEMINT_RSEXIT (1 << 7)
3631#define MEMINT_CONT_BUSY (1 << 6)
3632#define MEMINT_AVG_BUSY (1 << 5)
3633#define MEMINT_EVAL_CHG (1 << 4)
3634#define MEMINT_MON_IDLE (1 << 3)
3635#define MEMINT_UP_EVAL (1 << 2)
3636#define MEMINT_DOWN_EVAL (1 << 1)
3637#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003638#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003639#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003640#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3641#define MEMMODE_BOOST_FREQ_SHIFT 24
3642#define MEMMODE_IDLE_MODE_MASK 0x00030000
3643#define MEMMODE_IDLE_MODE_SHIFT 16
3644#define MEMMODE_IDLE_MODE_EVAL 0
3645#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003646#define MEMMODE_HWIDLE_EN (1 << 15)
3647#define MEMMODE_SWMODE_EN (1 << 14)
3648#define MEMMODE_RCLK_GATE (1 << 13)
3649#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003650#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3651#define MEMMODE_FSTART_SHIFT 8
3652#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3653#define MEMMODE_FMAX_SHIFT 4
3654#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003655#define RCBMAXAVG _MMIO(0x1119c)
3656#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003657#define SWMEMCMD_RENDER_OFF (0 << 13)
3658#define SWMEMCMD_RENDER_ON (1 << 13)
3659#define SWMEMCMD_SWFREQ (2 << 13)
3660#define SWMEMCMD_TARVID (3 << 13)
3661#define SWMEMCMD_VRM_OFF (4 << 13)
3662#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003663#define CMDSTS (1 << 12)
3664#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003665#define SWFREQ_MASK 0x0380 /* P0-7 */
3666#define SWFREQ_SHIFT 7
3667#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003668#define MEMSTAT_CTG _MMIO(0x111a0)
3669#define RCBMINAVG _MMIO(0x111a0)
3670#define RCUPEI _MMIO(0x111b0)
3671#define RCDNEI _MMIO(0x111b4)
3672#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003673#define RS1EN (1 << 31)
3674#define RS2EN (1 << 30)
3675#define RS3EN (1 << 29)
3676#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3677#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3678#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3679#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3680#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3681#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3682#define RSX_STATUS_MASK (7 << 20)
3683#define RSX_STATUS_ON (0 << 20)
3684#define RSX_STATUS_RC1 (1 << 20)
3685#define RSX_STATUS_RC1E (2 << 20)
3686#define RSX_STATUS_RS1 (3 << 20)
3687#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3688#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3689#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3690#define RSX_STATUS_RSVD2 (7 << 20)
3691#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3692#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3693#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3694#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3695#define RS1CONTSAV_MASK (3 << 14)
3696#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3697#define RS1CONTSAV_RSVD (1 << 14)
3698#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3699#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3700#define NORMSLEXLAT_MASK (3 << 12)
3701#define SLOW_RS123 (0 << 12)
3702#define SLOW_RS23 (1 << 12)
3703#define SLOW_RS3 (2 << 12)
3704#define NORMAL_RS123 (3 << 12)
3705#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3706#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3707#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3708#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3709#define RS_CSTATE_MASK (3 << 4)
3710#define RS_CSTATE_C367_RS1 (0 << 4)
3711#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3712#define RS_CSTATE_RSVD (2 << 4)
3713#define RS_CSTATE_C367_RS2 (3 << 4)
3714#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3715#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003716#define VIDCTL _MMIO(0x111c0)
3717#define VIDSTS _MMIO(0x111c8)
3718#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3719#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003720#define MEMSTAT_VID_MASK 0x7f00
3721#define MEMSTAT_VID_SHIFT 8
3722#define MEMSTAT_PSTATE_MASK 0x00f8
3723#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003724#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003725#define MEMSTAT_SRC_CTL_MASK 0x0003
3726#define MEMSTAT_SRC_CTL_CORE 0
3727#define MEMSTAT_SRC_CTL_TRB 1
3728#define MEMSTAT_SRC_CTL_THM 2
3729#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003730#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3731#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3732#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003733#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003734#define SDEW _MMIO(0x1124c)
3735#define CSIEW0 _MMIO(0x11250)
3736#define CSIEW1 _MMIO(0x11254)
3737#define CSIEW2 _MMIO(0x11258)
3738#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3739#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3740#define MCHAFE _MMIO(0x112c0)
3741#define CSIEC _MMIO(0x112e0)
3742#define DMIEC _MMIO(0x112e4)
3743#define DDREC _MMIO(0x112e8)
3744#define PEG0EC _MMIO(0x112ec)
3745#define PEG1EC _MMIO(0x112f0)
3746#define GFXEC _MMIO(0x112f4)
3747#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3748#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3749#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003750#define ECR_GPFE (1 << 31)
3751#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003752#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003753#define OGW0 _MMIO(0x11608)
3754#define OGW1 _MMIO(0x1160c)
3755#define EG0 _MMIO(0x11610)
3756#define EG1 _MMIO(0x11614)
3757#define EG2 _MMIO(0x11618)
3758#define EG3 _MMIO(0x1161c)
3759#define EG4 _MMIO(0x11620)
3760#define EG5 _MMIO(0x11624)
3761#define EG6 _MMIO(0x11628)
3762#define EG7 _MMIO(0x1162c)
3763#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3764#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3765#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003766#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003767#define CSIPLL0 _MMIO(0x12c10)
3768#define DDRMPLL1 _MMIO(0X12c20)
3769#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003770
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003771#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003772#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003773
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003774#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3775#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3776#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3777#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3778#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003779
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003780/*
3781 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3782 * 8300) freezing up around GPU hangs. Looks as if even
3783 * scheduling/timer interrupts start misbehaving if the RPS
3784 * EI/thresholds are "bad", leading to a very sluggish or even
3785 * frozen machine.
3786 */
3787#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303788#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303789#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003790#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003791 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303792 INTERVAL_0_833_US(us) : \
3793 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303794 INTERVAL_1_28_US(us))
3795
Akash Goel52530cb2016-04-23 00:05:44 +05303796#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3797#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3798#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003799#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003800 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303801 INTERVAL_0_833_TO_US(interval) : \
3802 INTERVAL_1_33_TO_US(interval)) : \
3803 INTERVAL_1_28_TO_US(interval))
3804
Jesse Barnes585fb112008-07-29 11:54:06 -07003805/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003806 * Logical Context regs
3807 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003808#define CCID _MMIO(0x2180)
3809#define CCID_EN BIT(0)
3810#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3811#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003812/*
3813 * Notes on SNB/IVB/VLV context size:
3814 * - Power context is saved elsewhere (LLC or stolen)
3815 * - Ring/execlist context is saved on SNB, not on IVB
3816 * - Extended context size already includes render context size
3817 * - We always need to follow the extended context size.
3818 * SNB BSpec has comments indicating that we should use the
3819 * render context size instead if execlists are disabled, but
3820 * based on empirical testing that's just nonsense.
3821 * - Pipelined/VF state is saved on SNB/IVB respectively
3822 * - GT1 size just indicates how much of render context
3823 * doesn't need saving on GT1
3824 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003825#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003826#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3827#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3828#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3829#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3830#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003831#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003832 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3833 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003834#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003835#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3836#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3837#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3838#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3839#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3840#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003841#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003842 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003843
Zhi Wangc01fc532016-06-16 08:07:02 -04003844enum {
3845 INTEL_ADVANCED_CONTEXT = 0,
3846 INTEL_LEGACY_32B_CONTEXT,
3847 INTEL_ADVANCED_AD_CONTEXT,
3848 INTEL_LEGACY_64B_CONTEXT
3849};
3850
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003851enum {
3852 FAULT_AND_HANG = 0,
3853 FAULT_AND_HALT, /* Debug only */
3854 FAULT_AND_STREAM,
3855 FAULT_AND_CONTINUE /* Unsupported */
3856};
3857
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003858#define GEN8_CTX_VALID (1 << 0)
3859#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3860#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3861#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3862#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003863#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003864
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003865#define GEN8_CTX_ID_SHIFT 32
3866#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003867#define GEN11_SW_CTX_ID_SHIFT 37
3868#define GEN11_SW_CTX_ID_WIDTH 11
3869#define GEN11_ENGINE_CLASS_SHIFT 61
3870#define GEN11_ENGINE_CLASS_WIDTH 3
3871#define GEN11_ENGINE_INSTANCE_SHIFT 48
3872#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003873
3874#define CHV_CLK_CTL1 _MMIO(0x101100)
3875#define VLV_CLK_CTL2 _MMIO(0x101104)
3876#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3877
3878/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003879 * Overlay regs
3880 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003881
3882#define OVADD _MMIO(0x30000)
3883#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003884#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07003885#define OGAMC5 _MMIO(0x30010)
3886#define OGAMC4 _MMIO(0x30014)
3887#define OGAMC3 _MMIO(0x30018)
3888#define OGAMC2 _MMIO(0x3001c)
3889#define OGAMC1 _MMIO(0x30020)
3890#define OGAMC0 _MMIO(0x30024)
3891
3892/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02003893 * GEN9 clock gating regs
3894 */
3895#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003896#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02003897#define PWM2_GATING_DIS (1 << 14)
3898#define PWM1_GATING_DIS (1 << 13)
3899
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003900#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3901#define BXT_GMBUS_GATING_DIS (1 << 14)
3902
Imre Deaked69cd42017-10-02 10:55:57 +03003903#define _CLKGATE_DIS_PSL_A 0x46520
3904#define _CLKGATE_DIS_PSL_B 0x46524
3905#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05303906#define DUPS1_GATING_DIS (1 << 15)
3907#define DUPS2_GATING_DIS (1 << 19)
3908#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03003909#define DPF_GATING_DIS (1 << 10)
3910#define DPF_RAM_GATING_DIS (1 << 9)
3911#define DPFR_GATING_DIS (1 << 8)
3912
3913#define CLKGATE_DIS_PSL(pipe) \
3914 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3915
Imre Deakd965e7ac2015-12-01 10:23:52 +02003916/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003917 * GEN10 clock gating regs
3918 */
3919#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3920#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003921#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07003922#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003923
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003924#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3925#define GWUNIT_CLKGATE_DIS (1 << 16)
3926
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003927#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3928#define VFUNIT_CLKGATE_DIS (1 << 20)
3929
Oscar Mateo5ba700c2018-05-08 14:29:34 -07003930#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3931#define CGPSF_CLKGATE_DIS (1 << 3)
3932
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003933/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003934 * Display engine regs
3935 */
3936
Shuang He8bf1e9f2013-10-15 18:55:27 +01003937/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003938#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003939#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003940/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003941#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3942#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3943#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003944/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003945#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3946#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3947#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3948/* embedded DP port on the north display block, reserved on ivb */
3949#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3950#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003951/* vlv source selection */
3952#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3953#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3954#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3955/* with DP port the pipe source is invalid */
3956#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3957#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3958#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3959/* gen3+ source selection */
3960#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3961#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3962#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3963/* with DP/TV port the pipe source is invalid */
3964#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3965#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3966#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3967#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3968#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3969/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003970#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003971
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003972#define _PIPE_CRC_RES_1_A_IVB 0x60064
3973#define _PIPE_CRC_RES_2_A_IVB 0x60068
3974#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3975#define _PIPE_CRC_RES_4_A_IVB 0x60070
3976#define _PIPE_CRC_RES_5_A_IVB 0x60074
3977
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003978#define _PIPE_CRC_RES_RED_A 0x60060
3979#define _PIPE_CRC_RES_GREEN_A 0x60064
3980#define _PIPE_CRC_RES_BLUE_A 0x60068
3981#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3982#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003983
3984/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003985#define _PIPE_CRC_RES_1_B_IVB 0x61064
3986#define _PIPE_CRC_RES_2_B_IVB 0x61068
3987#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3988#define _PIPE_CRC_RES_4_B_IVB 0x61070
3989#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003991#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3992#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3993#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3994#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3995#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3996#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003997
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003998#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3999#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4000#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4001#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4002#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004003
Jesse Barnes585fb112008-07-29 11:54:06 -07004004/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004005#define _HTOTAL_A 0x60000
4006#define _HBLANK_A 0x60004
4007#define _HSYNC_A 0x60008
4008#define _VTOTAL_A 0x6000c
4009#define _VBLANK_A 0x60010
4010#define _VSYNC_A 0x60014
4011#define _PIPEASRC 0x6001c
4012#define _BCLRPAT_A 0x60020
4013#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004014#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004015
4016/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004017#define _HTOTAL_B 0x61000
4018#define _HBLANK_B 0x61004
4019#define _HSYNC_B 0x61008
4020#define _VTOTAL_B 0x6100c
4021#define _VBLANK_B 0x61010
4022#define _VSYNC_B 0x61014
4023#define _PIPEBSRC 0x6101c
4024#define _BCLRPAT_B 0x61020
4025#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004026#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004027
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004028/* DSI 0 timing regs */
4029#define _HTOTAL_DSI0 0x6b000
4030#define _HSYNC_DSI0 0x6b008
4031#define _VTOTAL_DSI0 0x6b00c
4032#define _VSYNC_DSI0 0x6b014
4033#define _VSYNCSHIFT_DSI0 0x6b028
4034
4035/* DSI 1 timing regs */
4036#define _HTOTAL_DSI1 0x6b800
4037#define _HSYNC_DSI1 0x6b808
4038#define _VTOTAL_DSI1 0x6b80c
4039#define _VSYNC_DSI1 0x6b814
4040#define _VSYNCSHIFT_DSI1 0x6b828
4041
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004042#define TRANSCODER_A_OFFSET 0x60000
4043#define TRANSCODER_B_OFFSET 0x61000
4044#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004045#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004046#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004047#define TRANSCODER_DSI0_OFFSET 0x6b000
4048#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004050#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004051 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4052 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004054#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4055#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4056#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4057#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4058#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4059#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4060#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4061#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4062#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4063#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004064
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004065/* VLV eDP PSR registers */
4066#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4067#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004068#define VLV_EDP_PSR_ENABLE (1 << 0)
4069#define VLV_EDP_PSR_RESET (1 << 1)
4070#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4071#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4072#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4073#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4074#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4075#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4076#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4077#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004078#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004079#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004080
4081#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4082#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004083#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4084#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4085#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004086#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004087
4088#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4089#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004090#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004091#define VLV_EDP_PSR_CURR_STATE_MASK 7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004092#define VLV_EDP_PSR_DISABLED (0 << 0)
4093#define VLV_EDP_PSR_INACTIVE (1 << 0)
4094#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4095#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4096#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4097#define VLV_EDP_PSR_EXIT (5 << 0)
4098#define VLV_EDP_PSR_IN_TRANS (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004099#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004100
Ben Widawskyed8546a2013-11-04 22:45:05 -08004101/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004102#define HSW_EDP_PSR_BASE 0x64800
4103#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004104#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004105#define EDP_PSR_ENABLE (1 << 31)
4106#define BDW_PSR_SINGLE_FRAME (1 << 30)
4107#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4108#define EDP_PSR_LINK_STANDBY (1 << 27)
4109#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4110#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4111#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4112#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4113#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004114#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004115#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4116#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4117#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004118#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004119#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4120#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4121#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4122#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4123#define EDP_PSR_TP1_TIME_500us (0 << 4)
4124#define EDP_PSR_TP1_TIME_100us (1 << 4)
4125#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4126#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004127#define EDP_PSR_IDLE_FRAME_SHIFT 0
4128
Daniel Vetterfc340442018-04-05 15:00:23 -07004129/* Bspec claims those aren't shifted but stay at 0x64800 */
4130#define EDP_PSR_IMR _MMIO(0x64834)
4131#define EDP_PSR_IIR _MMIO(0x64838)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07004132#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4133#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4134#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
Daniel Vetterfc340442018-04-05 15:00:23 -07004135
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004136#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004137#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4138#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4139#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4140#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4141#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4142
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004143#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004144
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004145#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004146#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304147#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004148#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4149#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4150#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4151#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4152#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4153#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4154#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4155#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4156#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4157#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4158#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004159#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4160#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4161#define EDP_PSR_STATUS_COUNT_SHIFT 16
4162#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004163#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4164#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4165#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4166#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4167#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004168#define EDP_PSR_STATUS_IDLE_MASK 0xf
4169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004170#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004171#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004172
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004173#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004174#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4175#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4176#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4177#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004178#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004179#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004181#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004182#define EDP_PSR2_ENABLE (1 << 31)
4183#define EDP_SU_TRACK_ENABLE (1 << 30)
4184#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4185#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4186#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4187#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4188#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4189#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4190#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4191#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4192#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304193#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004194#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4195#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004196#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4197#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304198
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004199#define _PSR_EVENT_TRANS_A 0x60848
4200#define _PSR_EVENT_TRANS_B 0x61848
4201#define _PSR_EVENT_TRANS_C 0x62848
4202#define _PSR_EVENT_TRANS_D 0x63848
4203#define _PSR_EVENT_TRANS_EDP 0x6F848
4204#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4205#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4206#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4207#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4208#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4209#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4210#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4211#define PSR_EVENT_MEMORY_UP (1 << 10)
4212#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4213#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4214#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004215#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004216#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4217#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4218#define PSR_EVENT_VBI_ENABLE (1 << 2)
4219#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4220#define PSR_EVENT_PSR_DISABLE (1 << 0)
4221
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004222#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004223#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304224#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004225
4226/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004227#define ADPA _MMIO(0x61100)
4228#define PCH_ADPA _MMIO(0xe1100)
4229#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004230
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004231#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004232#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004233#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004234#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004235#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4236#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004237#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004238#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004239#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004240#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4241#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4242#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4243#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4244#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4245#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4246#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4247#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4248#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4249#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4250#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4251#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4252#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4253#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4254#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4255#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4256#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4257#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4258#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004259#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004260#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004261#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004262#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004263#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004264#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004265#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004266#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004267#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004268#define ADPA_DPMS_MASK (~(3 << 10))
4269#define ADPA_DPMS_ON (0 << 10)
4270#define ADPA_DPMS_SUSPEND (1 << 10)
4271#define ADPA_DPMS_STANDBY (2 << 10)
4272#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004273
Chris Wilson939fe4d2010-10-09 10:33:26 +01004274
Jesse Barnes585fb112008-07-29 11:54:06 -07004275/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004276#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004277#define PORTB_HOTPLUG_INT_EN (1 << 29)
4278#define PORTC_HOTPLUG_INT_EN (1 << 28)
4279#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004280#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4281#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4282#define TV_HOTPLUG_INT_EN (1 << 18)
4283#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004284#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4285 PORTC_HOTPLUG_INT_EN | \
4286 PORTD_HOTPLUG_INT_EN | \
4287 SDVOC_HOTPLUG_INT_EN | \
4288 SDVOB_HOTPLUG_INT_EN | \
4289 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004290#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004291#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4292/* must use period 64 on GM45 according to docs */
4293#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4294#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4295#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4296#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4297#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4298#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4299#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4300#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4301#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4302#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4303#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4304#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004306#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004307/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004308 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004309 *
4310 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4311 * Please check the detailed lore in the commit message for for experimental
4312 * evidence.
4313 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004314/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4315#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4316#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4317#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4318/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4319#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004320#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004321#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004322#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004323#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4324#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004325#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004326#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4327#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004328#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004329#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4330#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004331/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004332#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4333#define TV_HOTPLUG_INT_STATUS (1 << 10)
4334#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4335#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4336#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4337#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004338#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4339#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4340#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004341#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4342
Chris Wilson084b6122012-05-11 18:01:33 +01004343/* SDVO is different across gen3/4 */
4344#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4345#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004346/*
4347 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4348 * since reality corrobates that they're the same as on gen3. But keep these
4349 * bits here (and the comment!) to help any other lost wanderers back onto the
4350 * right tracks.
4351 */
Chris Wilson084b6122012-05-11 18:01:33 +01004352#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4353#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4354#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4355#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004356#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4357 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4358 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4359 PORTB_HOTPLUG_INT_STATUS | \
4360 PORTC_HOTPLUG_INT_STATUS | \
4361 PORTD_HOTPLUG_INT_STATUS)
4362
Egbert Eiche5868a32013-02-28 04:17:12 -05004363#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4364 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4365 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4366 PORTB_HOTPLUG_INT_STATUS | \
4367 PORTC_HOTPLUG_INT_STATUS | \
4368 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004369
Paulo Zanonic20cd312013-02-19 16:21:45 -03004370/* SDVO and HDMI port control.
4371 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004372#define _GEN3_SDVOB 0x61140
4373#define _GEN3_SDVOC 0x61160
4374#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4375#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004376#define GEN4_HDMIB GEN3_SDVOB
4377#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004378#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4379#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4380#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4381#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004382#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004383#define PCH_HDMIC _MMIO(0xe1150)
4384#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004385
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004386#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004387#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004388#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004389#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004390#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4391#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004392#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4393#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4394
Paulo Zanonic20cd312013-02-19 16:21:45 -03004395/* Gen 3 SDVO bits: */
4396#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004397#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004398#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004399#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004400#define SDVO_STALL_SELECT (1 << 29)
4401#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004402/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004403 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004404 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004405 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4406 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004407#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004408#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004409#define SDVO_PHASE_SELECT_MASK (15 << 19)
4410#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4411#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4412#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4413#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4414#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4415#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004416/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004417#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4418 SDVO_INTERRUPT_ENABLE)
4419#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4420
4421/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004422#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004423#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004424#define SDVO_ENCODING_SDVO (0 << 10)
4425#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004426#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4427#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004428#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004429#define SDVO_AUDIO_ENABLE (1 << 6)
4430/* VSYNC/HSYNC bits new with 965, default is to be set */
4431#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4432#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4433
4434/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004435#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004436#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4437
4438/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004439#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004440#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004441#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004442
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004443/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004444#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004445#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004446#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004447
Jesse Barnes585fb112008-07-29 11:54:06 -07004448
4449/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004450#define _DVOA 0x61120
4451#define DVOA _MMIO(_DVOA)
4452#define _DVOB 0x61140
4453#define DVOB _MMIO(_DVOB)
4454#define _DVOC 0x61160
4455#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004456#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004457#define DVO_PIPE_SEL_SHIFT 30
4458#define DVO_PIPE_SEL_MASK (1 << 30)
4459#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004460#define DVO_PIPE_STALL_UNUSED (0 << 28)
4461#define DVO_PIPE_STALL (1 << 28)
4462#define DVO_PIPE_STALL_TV (2 << 28)
4463#define DVO_PIPE_STALL_MASK (3 << 28)
4464#define DVO_USE_VGA_SYNC (1 << 15)
4465#define DVO_DATA_ORDER_I740 (0 << 14)
4466#define DVO_DATA_ORDER_FP (1 << 14)
4467#define DVO_VSYNC_DISABLE (1 << 11)
4468#define DVO_HSYNC_DISABLE (1 << 10)
4469#define DVO_VSYNC_TRISTATE (1 << 9)
4470#define DVO_HSYNC_TRISTATE (1 << 8)
4471#define DVO_BORDER_ENABLE (1 << 7)
4472#define DVO_DATA_ORDER_GBRG (1 << 6)
4473#define DVO_DATA_ORDER_RGGB (0 << 6)
4474#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4475#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4476#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4477#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4478#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4479#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4480#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004481#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004482#define DVOA_SRCDIM _MMIO(0x61124)
4483#define DVOB_SRCDIM _MMIO(0x61144)
4484#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004485#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4486#define DVO_SRCDIM_VERTICAL_SHIFT 0
4487
4488/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004489#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004490/*
4491 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4492 * the DPLL semantics change when the LVDS is assigned to that pipe.
4493 */
4494#define LVDS_PORT_EN (1 << 31)
4495/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004496#define LVDS_PIPE_SEL_SHIFT 30
4497#define LVDS_PIPE_SEL_MASK (1 << 30)
4498#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4499#define LVDS_PIPE_SEL_SHIFT_CPT 29
4500#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4501#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004502/* LVDS dithering flag on 965/g4x platform */
4503#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004504/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4505#define LVDS_VSYNC_POLARITY (1 << 21)
4506#define LVDS_HSYNC_POLARITY (1 << 20)
4507
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004508/* Enable border for unscaled (or aspect-scaled) display */
4509#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004510/*
4511 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4512 * pixel.
4513 */
4514#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4515#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4516#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4517/*
4518 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4519 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4520 * on.
4521 */
4522#define LVDS_A3_POWER_MASK (3 << 6)
4523#define LVDS_A3_POWER_DOWN (0 << 6)
4524#define LVDS_A3_POWER_UP (3 << 6)
4525/*
4526 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4527 * is set.
4528 */
4529#define LVDS_CLKB_POWER_MASK (3 << 4)
4530#define LVDS_CLKB_POWER_DOWN (0 << 4)
4531#define LVDS_CLKB_POWER_UP (3 << 4)
4532/*
4533 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4534 * setting for whether we are in dual-channel mode. The B3 pair will
4535 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4536 */
4537#define LVDS_B0B3_POWER_MASK (3 << 2)
4538#define LVDS_B0B3_POWER_DOWN (0 << 2)
4539#define LVDS_B0B3_POWER_UP (3 << 2)
4540
David Härdeman3c17fe42010-09-24 21:44:32 +02004541/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004542#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004543/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004544 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4545 * of the infoframe structure specified by CEA-861. */
4546#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004547#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004548#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004549/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004550#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004551#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004552#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004553#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004554#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4555#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004556#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004557#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4558#define VIDEO_DIP_SELECT_AVI (0 << 19)
4559#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4560#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004561#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004562#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4563#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4564#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004565#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004566/* HSW and later: */
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004567#define DRM_DIP_ENABLE (1 << 28)
4568#define PSR_VSC_BIT_7_SET (1 << 27)
4569#define VSC_SELECT_MASK (0x3 << 25)
4570#define VSC_SELECT_SHIFT 25
4571#define VSC_DIP_HW_HEA_DATA (0 << 25)
4572#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4573#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4574#define VSC_DIP_SW_HEA_DATA (3 << 25)
4575#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004576#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4577#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004578#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004579#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4580#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004581#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004582
Jesse Barnes585fb112008-07-29 11:54:06 -07004583/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004584#define PPS_BASE 0x61200
4585#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4586#define PCH_PPS_BASE 0xC7200
4587
4588#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4589 PPS_BASE + (reg) + \
4590 (pps_idx) * 0x100)
4591
4592#define _PP_STATUS 0x61200
4593#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4594#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004595/*
4596 * Indicates that all dependencies of the panel are on:
4597 *
4598 * - PLL enabled
4599 * - pipe enabled
4600 * - LVDS/DVOB/DVOC on
4601 */
Imre Deak44cb7342016-08-10 14:07:29 +03004602#define PP_READY (1 << 30)
4603#define PP_SEQUENCE_NONE (0 << 28)
4604#define PP_SEQUENCE_POWER_UP (1 << 28)
4605#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4606#define PP_SEQUENCE_MASK (3 << 28)
4607#define PP_SEQUENCE_SHIFT 28
4608#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4609#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004610#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4611#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4612#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4613#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4614#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4615#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4616#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4617#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4618#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004619
4620#define _PP_CONTROL 0x61204
4621#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4622#define PANEL_UNLOCK_REGS (0xabcd << 16)
4623#define PANEL_UNLOCK_MASK (0xffff << 16)
4624#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4625#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4626#define EDP_FORCE_VDD (1 << 3)
4627#define EDP_BLC_ENABLE (1 << 2)
4628#define PANEL_POWER_RESET (1 << 1)
4629#define PANEL_POWER_OFF (0 << 0)
4630#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004631
4632#define _PP_ON_DELAYS 0x61208
4633#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004634#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004635#define PANEL_PORT_SELECT_MASK (3 << 30)
4636#define PANEL_PORT_SELECT_LVDS (0 << 30)
4637#define PANEL_PORT_SELECT_DPA (1 << 30)
4638#define PANEL_PORT_SELECT_DPC (2 << 30)
4639#define PANEL_PORT_SELECT_DPD (3 << 30)
4640#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4641#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4642#define PANEL_POWER_UP_DELAY_SHIFT 16
4643#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4644#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4645
4646#define _PP_OFF_DELAYS 0x6120C
4647#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4648#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4649#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4650#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4651#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4652
4653#define _PP_DIVISOR 0x61210
4654#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4655#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4656#define PP_REFERENCE_DIVIDER_SHIFT 8
4657#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4658#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004659
4660/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004661#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004662#define PFIT_ENABLE (1 << 31)
4663#define PFIT_PIPE_MASK (3 << 29)
4664#define PFIT_PIPE_SHIFT 29
4665#define VERT_INTERP_DISABLE (0 << 10)
4666#define VERT_INTERP_BILINEAR (1 << 10)
4667#define VERT_INTERP_MASK (3 << 10)
4668#define VERT_AUTO_SCALE (1 << 9)
4669#define HORIZ_INTERP_DISABLE (0 << 6)
4670#define HORIZ_INTERP_BILINEAR (1 << 6)
4671#define HORIZ_INTERP_MASK (3 << 6)
4672#define HORIZ_AUTO_SCALE (1 << 5)
4673#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004674#define PFIT_FILTER_FUZZY (0 << 24)
4675#define PFIT_SCALING_AUTO (0 << 26)
4676#define PFIT_SCALING_PROGRAMMED (1 << 26)
4677#define PFIT_SCALING_PILLAR (2 << 26)
4678#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004679#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004680/* Pre-965 */
4681#define PFIT_VERT_SCALE_SHIFT 20
4682#define PFIT_VERT_SCALE_MASK 0xfff00000
4683#define PFIT_HORIZ_SCALE_SHIFT 4
4684#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4685/* 965+ */
4686#define PFIT_VERT_SCALE_SHIFT_965 16
4687#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4688#define PFIT_HORIZ_SCALE_SHIFT_965 0
4689#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004691#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004692
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004693#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4694#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004695#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4696 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004697
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004698#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4699#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004700#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4701 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004702
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004703#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4704#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004705#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4706 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004707
Jesse Barnes585fb112008-07-29 11:54:06 -07004708/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004709#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004710#define BLM_PWM_ENABLE (1 << 31)
4711#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4712#define BLM_PIPE_SELECT (1 << 29)
4713#define BLM_PIPE_SELECT_IVB (3 << 29)
4714#define BLM_PIPE_A (0 << 29)
4715#define BLM_PIPE_B (1 << 29)
4716#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004717#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4718#define BLM_TRANSCODER_B BLM_PIPE_B
4719#define BLM_TRANSCODER_C BLM_PIPE_C
4720#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004721#define BLM_PIPE(pipe) ((pipe) << 29)
4722#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4723#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4724#define BLM_PHASE_IN_ENABLE (1 << 25)
4725#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4726#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4727#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4728#define BLM_PHASE_IN_COUNT_SHIFT (8)
4729#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4730#define BLM_PHASE_IN_INCR_SHIFT (0)
4731#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004732#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004733/*
4734 * This is the most significant 15 bits of the number of backlight cycles in a
4735 * complete cycle of the modulated backlight control.
4736 *
4737 * The actual value is this field multiplied by two.
4738 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004739#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4740#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4741#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004742/*
4743 * This is the number of cycles out of the backlight modulation cycle for which
4744 * the backlight is on.
4745 *
4746 * This field must be no greater than the number of cycles in the complete
4747 * backlight modulation cycle.
4748 */
4749#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4750#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004751#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4752#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004753
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004754#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004755#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004756
Daniel Vetter7cf41602012-06-05 10:07:09 +02004757/* New registers for PCH-split platforms. Safe where new bits show up, the
4758 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004759#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4760#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004762#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004763
Daniel Vetter7cf41602012-06-05 10:07:09 +02004764/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4765 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004766#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004767#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004768#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4769#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004770#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004771
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004772#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004773#define UTIL_PIN_ENABLE (1 << 31)
4774
Sunil Kamath022e4e52015-09-30 22:34:57 +05304775#define UTIL_PIN_PIPE(x) ((x) << 29)
4776#define UTIL_PIN_PIPE_MASK (3 << 29)
4777#define UTIL_PIN_MODE_PWM (1 << 24)
4778#define UTIL_PIN_MODE_MASK (0xf << 24)
4779#define UTIL_PIN_POLARITY (1 << 22)
4780
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304781/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304782#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304783#define BXT_BLC_PWM_ENABLE (1 << 31)
4784#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304785#define _BXT_BLC_PWM_FREQ1 0xC8254
4786#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304787
Sunil Kamath022e4e52015-09-30 22:34:57 +05304788#define _BXT_BLC_PWM_CTL2 0xC8350
4789#define _BXT_BLC_PWM_FREQ2 0xC8354
4790#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304791
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004792#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304793 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004794#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304795 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004796#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304797 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004799#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004800#define PCH_GTC_ENABLE (1 << 31)
4801
Jesse Barnes585fb112008-07-29 11:54:06 -07004802/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004803#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004804/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004805# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004806/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004807# define TV_ENC_PIPE_SEL_SHIFT 30
4808# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4809# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004810/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004811# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004812/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004813# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004814/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004815# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004816/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004817# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4818# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004819/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004820# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004821/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004822# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004823/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004824# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004825/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004826# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004827/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004828# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004829/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004830# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004831/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004832# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004833/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004834# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004835/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004836# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004837/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004838 * Enables a fix for the 915GM only.
4839 *
4840 * Not sure what it does.
4841 */
4842# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004843/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004844# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004845# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004846/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004847# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004848/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004849# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004850/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004851# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004852/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004853# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004854/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004855# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004856/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004857# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004858/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004859# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004860/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004861# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004862/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004863# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004864/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004865 * This test mode forces the DACs to 50% of full output.
4866 *
4867 * This is used for load detection in combination with TVDAC_SENSE_MASK
4868 */
4869# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4870# define TV_TEST_MODE_MASK (7 << 0)
4871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004872#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004873# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004874/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004875 * Reports that DAC state change logic has reported change (RO).
4876 *
4877 * This gets cleared when TV_DAC_STATE_EN is cleared
4878*/
4879# define TVDAC_STATE_CHG (1 << 31)
4880# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004881/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004882# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004883/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004884# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004885/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004886# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004887/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004888 * Enables DAC state detection logic, for load-based TV detection.
4889 *
4890 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4891 * to off, for load detection to work.
4892 */
4893# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004894/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004895# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004896/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004897# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004898/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004899# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004900/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004901# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004902/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004903# define ENC_TVDAC_SLEW_FAST (1 << 6)
4904# define DAC_A_1_3_V (0 << 4)
4905# define DAC_A_1_1_V (1 << 4)
4906# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004907# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004908# define DAC_B_1_3_V (0 << 2)
4909# define DAC_B_1_1_V (1 << 2)
4910# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004911# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004912# define DAC_C_1_3_V (0 << 0)
4913# define DAC_C_1_1_V (1 << 0)
4914# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004915# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004916
Ville Syrjälä646b4262014-04-25 20:14:30 +03004917/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004918 * CSC coefficients are stored in a floating point format with 9 bits of
4919 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4920 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4921 * -1 (0x3) being the only legal negative value.
4922 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004923#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004924# define TV_RY_MASK 0x07ff0000
4925# define TV_RY_SHIFT 16
4926# define TV_GY_MASK 0x00000fff
4927# define TV_GY_SHIFT 0
4928
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004929#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004930# define TV_BY_MASK 0x07ff0000
4931# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004932/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004933 * Y attenuation for component video.
4934 *
4935 * Stored in 1.9 fixed point.
4936 */
4937# define TV_AY_MASK 0x000003ff
4938# define TV_AY_SHIFT 0
4939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004940#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004941# define TV_RU_MASK 0x07ff0000
4942# define TV_RU_SHIFT 16
4943# define TV_GU_MASK 0x000007ff
4944# define TV_GU_SHIFT 0
4945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004946#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004947# define TV_BU_MASK 0x07ff0000
4948# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004949/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004950 * U attenuation for component video.
4951 *
4952 * Stored in 1.9 fixed point.
4953 */
4954# define TV_AU_MASK 0x000003ff
4955# define TV_AU_SHIFT 0
4956
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004957#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004958# define TV_RV_MASK 0x0fff0000
4959# define TV_RV_SHIFT 16
4960# define TV_GV_MASK 0x000007ff
4961# define TV_GV_SHIFT 0
4962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004963#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004964# define TV_BV_MASK 0x07ff0000
4965# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004966/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004967 * V attenuation for component video.
4968 *
4969 * Stored in 1.9 fixed point.
4970 */
4971# define TV_AV_MASK 0x000007ff
4972# define TV_AV_SHIFT 0
4973
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004974#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004975/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004976# define TV_BRIGHTNESS_MASK 0xff000000
4977# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004978/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004979# define TV_CONTRAST_MASK 0x00ff0000
4980# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004981/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004982# define TV_SATURATION_MASK 0x0000ff00
4983# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004984/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004985# define TV_HUE_MASK 0x000000ff
4986# define TV_HUE_SHIFT 0
4987
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004988#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004989/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004990# define TV_BLACK_LEVEL_MASK 0x01ff0000
4991# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004992/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004993# define TV_BLANK_LEVEL_MASK 0x000001ff
4994# define TV_BLANK_LEVEL_SHIFT 0
4995
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004996#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004997/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004998# define TV_HSYNC_END_MASK 0x1fff0000
4999# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005000/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005001# define TV_HTOTAL_MASK 0x00001fff
5002# define TV_HTOTAL_SHIFT 0
5003
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005004#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005005/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005006# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005007/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005008# define TV_HBURST_START_SHIFT 16
5009# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005010/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005011# define TV_HBURST_LEN_SHIFT 0
5012# define TV_HBURST_LEN_MASK 0x0001fff
5013
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005014#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005015/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005016# define TV_HBLANK_END_SHIFT 16
5017# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005018/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005019# define TV_HBLANK_START_SHIFT 0
5020# define TV_HBLANK_START_MASK 0x0001fff
5021
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005022#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005023/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005024# define TV_NBR_END_SHIFT 16
5025# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005026/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005027# define TV_VI_END_F1_SHIFT 8
5028# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005029/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005030# define TV_VI_END_F2_SHIFT 0
5031# define TV_VI_END_F2_MASK 0x0000003f
5032
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005033#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005034/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005035# define TV_VSYNC_LEN_MASK 0x07ff0000
5036# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005037/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005038 * number of half lines.
5039 */
5040# define TV_VSYNC_START_F1_MASK 0x00007f00
5041# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005042/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005043 * Offset of the start of vsync in field 2, measured in one less than the
5044 * number of half lines.
5045 */
5046# define TV_VSYNC_START_F2_MASK 0x0000007f
5047# define TV_VSYNC_START_F2_SHIFT 0
5048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005049#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005050/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005051# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005052/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005053# define TV_VEQ_LEN_MASK 0x007f0000
5054# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005055/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005056 * the number of half lines.
5057 */
5058# define TV_VEQ_START_F1_MASK 0x0007f00
5059# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005060/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005061 * Offset of the start of equalization in field 2, measured in one less than
5062 * the number of half lines.
5063 */
5064# define TV_VEQ_START_F2_MASK 0x000007f
5065# define TV_VEQ_START_F2_SHIFT 0
5066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005067#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005068/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005069 * Offset to start of vertical colorburst, measured in one less than the
5070 * number of lines from vertical start.
5071 */
5072# define TV_VBURST_START_F1_MASK 0x003f0000
5073# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005074/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005075 * Offset to the end of vertical colorburst, measured in one less than the
5076 * number of lines from the start of NBR.
5077 */
5078# define TV_VBURST_END_F1_MASK 0x000000ff
5079# define TV_VBURST_END_F1_SHIFT 0
5080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005081#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005082/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005083 * Offset to start of vertical colorburst, measured in one less than the
5084 * number of lines from vertical start.
5085 */
5086# define TV_VBURST_START_F2_MASK 0x003f0000
5087# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005088/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005089 * Offset to the end of vertical colorburst, measured in one less than the
5090 * number of lines from the start of NBR.
5091 */
5092# define TV_VBURST_END_F2_MASK 0x000000ff
5093# define TV_VBURST_END_F2_SHIFT 0
5094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005095#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005096/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005097 * Offset to start of vertical colorburst, measured in one less than the
5098 * number of lines from vertical start.
5099 */
5100# define TV_VBURST_START_F3_MASK 0x003f0000
5101# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005102/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005103 * Offset to the end of vertical colorburst, measured in one less than the
5104 * number of lines from the start of NBR.
5105 */
5106# define TV_VBURST_END_F3_MASK 0x000000ff
5107# define TV_VBURST_END_F3_SHIFT 0
5108
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005109#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005110/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005111 * Offset to start of vertical colorburst, measured in one less than the
5112 * number of lines from vertical start.
5113 */
5114# define TV_VBURST_START_F4_MASK 0x003f0000
5115# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005116/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005117 * Offset to the end of vertical colorburst, measured in one less than the
5118 * number of lines from the start of NBR.
5119 */
5120# define TV_VBURST_END_F4_MASK 0x000000ff
5121# define TV_VBURST_END_F4_SHIFT 0
5122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005123#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005124/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005125# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005126/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005127# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005128/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005129# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005130/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005131# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005132/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005133# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005134/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005135# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005136/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005137# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005138/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005139# define TV_BURST_LEVEL_MASK 0x00ff0000
5140# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005141/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005142# define TV_SCDDA1_INC_MASK 0x00000fff
5143# define TV_SCDDA1_INC_SHIFT 0
5144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005145#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005146/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005147# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5148# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005149/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005150# define TV_SCDDA2_INC_MASK 0x00007fff
5151# define TV_SCDDA2_INC_SHIFT 0
5152
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005153#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005154/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005155# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5156# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005157/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005158# define TV_SCDDA3_INC_MASK 0x00007fff
5159# define TV_SCDDA3_INC_SHIFT 0
5160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005161#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005162/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005163# define TV_XPOS_MASK 0x1fff0000
5164# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005165/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005166# define TV_YPOS_MASK 0x00000fff
5167# define TV_YPOS_SHIFT 0
5168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005169#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005170/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005171# define TV_XSIZE_MASK 0x1fff0000
5172# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005173/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005174 * Vertical size of the display window, measured in pixels.
5175 *
5176 * Must be even for interlaced modes.
5177 */
5178# define TV_YSIZE_MASK 0x00000fff
5179# define TV_YSIZE_SHIFT 0
5180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005181#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005182/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005183 * Enables automatic scaling calculation.
5184 *
5185 * If set, the rest of the registers are ignored, and the calculated values can
5186 * be read back from the register.
5187 */
5188# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005189/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005190 * Disables the vertical filter.
5191 *
5192 * This is required on modes more than 1024 pixels wide */
5193# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005194/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005195# define TV_VADAPT (1 << 28)
5196# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005197/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005198# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005199/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005200# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005201/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005202# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005203/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005204 * Sets the horizontal scaling factor.
5205 *
5206 * This should be the fractional part of the horizontal scaling factor divided
5207 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5208 *
5209 * (src width - 1) / ((oversample * dest width) - 1)
5210 */
5211# define TV_HSCALE_FRAC_MASK 0x00003fff
5212# define TV_HSCALE_FRAC_SHIFT 0
5213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005214#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005215/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005216 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5217 *
5218 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5219 */
5220# define TV_VSCALE_INT_MASK 0x00038000
5221# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005222/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005223 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5224 *
5225 * \sa TV_VSCALE_INT_MASK
5226 */
5227# define TV_VSCALE_FRAC_MASK 0x00007fff
5228# define TV_VSCALE_FRAC_SHIFT 0
5229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005230#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005231/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005232 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5233 *
5234 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5235 *
5236 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5237 */
5238# define TV_VSCALE_IP_INT_MASK 0x00038000
5239# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005240/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005241 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5242 *
5243 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5244 *
5245 * \sa TV_VSCALE_IP_INT_MASK
5246 */
5247# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5248# define TV_VSCALE_IP_FRAC_SHIFT 0
5249
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005250#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005251# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005252/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005253 * Specifies which field to send the CC data in.
5254 *
5255 * CC data is usually sent in field 0.
5256 */
5257# define TV_CC_FID_MASK (1 << 27)
5258# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005259/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005260# define TV_CC_HOFF_MASK 0x03ff0000
5261# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005262/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005263# define TV_CC_LINE_MASK 0x0000003f
5264# define TV_CC_LINE_SHIFT 0
5265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005266#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005267# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005268/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005269# define TV_CC_DATA_2_MASK 0x007f0000
5270# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005271/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005272# define TV_CC_DATA_1_MASK 0x0000007f
5273# define TV_CC_DATA_1_SHIFT 0
5274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005275#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5276#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5277#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5278#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005279
Keith Packard040d87f2009-05-30 20:42:33 -07005280/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005281#define DP_A _MMIO(0x64000) /* eDP */
5282#define DP_B _MMIO(0x64100)
5283#define DP_C _MMIO(0x64200)
5284#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005286#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5287#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5288#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005289
Keith Packard040d87f2009-05-30 20:42:33 -07005290#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005291#define DP_PIPE_SEL_SHIFT 30
5292#define DP_PIPE_SEL_MASK (1 << 30)
5293#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5294#define DP_PIPE_SEL_SHIFT_IVB 29
5295#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5296#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5297#define DP_PIPE_SEL_SHIFT_CHV 16
5298#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5299#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005300
Keith Packard040d87f2009-05-30 20:42:33 -07005301/* Link training mode - select a suitable mode for each stage */
5302#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5303#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5304#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5305#define DP_LINK_TRAIN_OFF (3 << 28)
5306#define DP_LINK_TRAIN_MASK (3 << 28)
5307#define DP_LINK_TRAIN_SHIFT 28
5308
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005309/* CPT Link training mode */
5310#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5311#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5312#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5313#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5314#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5315#define DP_LINK_TRAIN_SHIFT_CPT 8
5316
Keith Packard040d87f2009-05-30 20:42:33 -07005317/* Signal voltages. These are mostly controlled by the other end */
5318#define DP_VOLTAGE_0_4 (0 << 25)
5319#define DP_VOLTAGE_0_6 (1 << 25)
5320#define DP_VOLTAGE_0_8 (2 << 25)
5321#define DP_VOLTAGE_1_2 (3 << 25)
5322#define DP_VOLTAGE_MASK (7 << 25)
5323#define DP_VOLTAGE_SHIFT 25
5324
5325/* Signal pre-emphasis levels, like voltages, the other end tells us what
5326 * they want
5327 */
5328#define DP_PRE_EMPHASIS_0 (0 << 22)
5329#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5330#define DP_PRE_EMPHASIS_6 (2 << 22)
5331#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5332#define DP_PRE_EMPHASIS_MASK (7 << 22)
5333#define DP_PRE_EMPHASIS_SHIFT 22
5334
5335/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005336#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005337#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005338#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005339
5340/* Mystic DPCD version 1.1 special mode */
5341#define DP_ENHANCED_FRAMING (1 << 18)
5342
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005343/* eDP */
5344#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005345#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005346#define DP_PLL_FREQ_MASK (3 << 16)
5347
Ville Syrjälä646b4262014-04-25 20:14:30 +03005348/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005349#define DP_PORT_REVERSAL (1 << 15)
5350
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005351/* eDP */
5352#define DP_PLL_ENABLE (1 << 14)
5353
Ville Syrjälä646b4262014-04-25 20:14:30 +03005354/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005355#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5356
5357#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005358#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005359
Ville Syrjälä646b4262014-04-25 20:14:30 +03005360/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005361#define DP_COLOR_RANGE_16_235 (1 << 8)
5362
Ville Syrjälä646b4262014-04-25 20:14:30 +03005363/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005364#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5365
Ville Syrjälä646b4262014-04-25 20:14:30 +03005366/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005367#define DP_SYNC_VS_HIGH (1 << 4)
5368#define DP_SYNC_HS_HIGH (1 << 3)
5369
Ville Syrjälä646b4262014-04-25 20:14:30 +03005370/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005371#define DP_DETECTED (1 << 2)
5372
Ville Syrjälä646b4262014-04-25 20:14:30 +03005373/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005374 * signal sink for DDC etc. Max packet size supported
5375 * is 20 bytes in each direction, hence the 5 fixed
5376 * data registers
5377 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005378#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5379#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5380#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5381#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5382#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5383#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005384
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005385#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5386#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5387#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5388#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5389#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5390#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005391
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005392#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5393#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5394#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5395#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5396#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5397#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005398
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005399#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5400#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5401#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5402#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5403#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5404#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005405
James Ausmusbb187e92018-06-11 17:25:12 -07005406#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5407#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5408#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5409#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5410#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5411#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5412
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005413#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5414#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5415#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5416#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5417#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5418#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5419
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005420#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5421#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005422
5423#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5424#define DP_AUX_CH_CTL_DONE (1 << 30)
5425#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5426#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5427#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5428#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5429#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005430#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005431#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5432#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5433#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5434#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5435#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5436#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5437#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5438#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5439#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5440#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5441#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5442#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5443#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305444#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5445#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5446#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005447#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005448#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305449#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005450#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005451
5452/*
5453 * Computing GMCH M and N values for the Display Port link
5454 *
5455 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5456 *
5457 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5458 *
5459 * The GMCH value is used internally
5460 *
5461 * bytes_per_pixel is the number of bytes coming out of the plane,
5462 * which is after the LUTs, so we want the bytes for our color format.
5463 * For our current usage, this is always 3, one byte for R, G and B.
5464 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005465#define _PIPEA_DATA_M_G4X 0x70050
5466#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005467
5468/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005469#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005470#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005471#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005472
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005473#define DATA_LINK_M_N_MASK (0xffffff)
5474#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005475
Daniel Vettere3b95f12013-05-03 11:49:49 +02005476#define _PIPEA_DATA_N_G4X 0x70054
5477#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005478#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5479
5480/*
5481 * Computing Link M and N values for the Display Port link
5482 *
5483 * Link M / N = pixel_clock / ls_clk
5484 *
5485 * (the DP spec calls pixel_clock the 'strm_clk')
5486 *
5487 * The Link value is transmitted in the Main Stream
5488 * Attributes and VB-ID.
5489 */
5490
Daniel Vettere3b95f12013-05-03 11:49:49 +02005491#define _PIPEA_LINK_M_G4X 0x70060
5492#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005493#define PIPEA_DP_LINK_M_MASK (0xffffff)
5494
Daniel Vettere3b95f12013-05-03 11:49:49 +02005495#define _PIPEA_LINK_N_G4X 0x70064
5496#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005497#define PIPEA_DP_LINK_N_MASK (0xffffff)
5498
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005499#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5500#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5501#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5502#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005503
Jesse Barnes585fb112008-07-29 11:54:06 -07005504/* Display & cursor control */
5505
5506/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005507#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005508#define DSL_LINEMASK_GEN2 0x00000fff
5509#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005510#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005511#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005512#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005513#define PIPECONF_DOUBLE_WIDE (1 << 30)
5514#define I965_PIPECONF_ACTIVE (1 << 30)
5515#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5516#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005517#define PIPECONF_SINGLE_WIDE 0
5518#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005519#define PIPECONF_PIPE_LOCKED (1 << 25)
Chris Wilson5eddb702010-09-11 13:48:45 +01005520#define PIPECONF_PALETTE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005521#define PIPECONF_GAMMA (1 << 24)
5522#define PIPECONF_FORCE_BORDER (1 << 25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005523#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005524#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005525/* Note that pre-gen3 does not support interlaced display directly. Panel
5526 * fitting must be disabled on pre-ilk for interlaced. */
5527#define PIPECONF_PROGRESSIVE (0 << 21)
5528#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5529#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5530#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5531#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5532/* Ironlake and later have a complete new set of values for interlaced. PFIT
5533 * means panel fitter required, PF means progressive fetch, DBL means power
5534 * saving pixel doubling. */
5535#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5536#define PIPECONF_INTERLACED_ILK (3 << 21)
5537#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5538#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005539#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305540#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005541#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305542#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005543#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005544#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005545#define PIPECONF_8BPC (0 << 5)
5546#define PIPECONF_10BPC (1 << 5)
5547#define PIPECONF_6BPC (2 << 5)
5548#define PIPECONF_12BPC (3 << 5)
5549#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005550#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005551#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5552#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5553#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5554#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005555#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005556#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5557#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5558#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5559#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5560#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5561#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5562#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5563#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5564#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5565#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5566#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5567#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5568#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5569#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5570#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5571#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5572#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5573#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5574#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5575#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5576#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5577#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5578#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5579#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5580#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5581#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5582#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5583#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5584#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5585#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5586#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5587#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5588#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5589#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5590#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5591#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5592#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5593#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5594#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5595#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5596#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5597#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5598#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5599#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5600#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5601#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005602
Imre Deak755e9012014-02-10 18:42:47 +02005603#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5604#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5605
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005606#define PIPE_A_OFFSET 0x70000
5607#define PIPE_B_OFFSET 0x71000
5608#define PIPE_C_OFFSET 0x72000
5609#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005610/*
5611 * There's actually no pipe EDP. Some pipe registers have
5612 * simply shifted from the pipe to the transcoder, while
5613 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5614 * to access such registers in transcoder EDP.
5615 */
5616#define PIPE_EDP_OFFSET 0x7f000
5617
Madhav Chauhan372610f2018-10-15 17:28:04 +03005618/* ICL DSI 0 and 1 */
5619#define PIPE_DSI0_OFFSET 0x7b000
5620#define PIPE_DSI1_OFFSET 0x7b800
5621
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005622#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005623 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5624 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005625
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005626#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5627#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5628#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5629#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5630#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005631
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005632#define _PIPE_MISC_A 0x70030
5633#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005634#define PIPEMISC_YUV420_ENABLE (1 << 27)
5635#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5636#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5637#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5638#define PIPEMISC_DITHER_8_BPC (0 << 5)
5639#define PIPEMISC_DITHER_10_BPC (1 << 5)
5640#define PIPEMISC_DITHER_6_BPC (2 << 5)
5641#define PIPEMISC_DITHER_12_BPC (3 << 5)
5642#define PIPEMISC_DITHER_ENABLE (1 << 4)
5643#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5644#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005645#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005646
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005647#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005648#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5649#define PIPEB_HLINE_INT_EN (1 << 28)
5650#define PIPEB_VBLANK_INT_EN (1 << 27)
5651#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5652#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5653#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5654#define PIPE_PSR_INT_EN (1 << 22)
5655#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5656#define PIPEA_HLINE_INT_EN (1 << 20)
5657#define PIPEA_VBLANK_INT_EN (1 << 19)
5658#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5659#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5660#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5661#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5662#define PIPEC_HLINE_INT_EN (1 << 12)
5663#define PIPEC_VBLANK_INT_EN (1 << 11)
5664#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5665#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5666#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005667
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005668#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005669#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5670#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5671#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5672#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5673#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5674#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5675#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5676#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5677#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5678#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5679#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5680#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005681#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005682#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005683#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5684#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5685#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5686#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5687#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5688#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5689#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5690#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5691#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5692#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5693#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5694#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005695#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005696#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005698#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005699#define DSPARB_CSTART_MASK (0x7f << 7)
5700#define DSPARB_CSTART_SHIFT 7
5701#define DSPARB_BSTART_MASK (0x7f)
5702#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005703#define DSPARB_BEND_SHIFT 9 /* on 855 */
5704#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005705#define DSPARB_SPRITEA_SHIFT_VLV 0
5706#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5707#define DSPARB_SPRITEB_SHIFT_VLV 8
5708#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5709#define DSPARB_SPRITEC_SHIFT_VLV 16
5710#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5711#define DSPARB_SPRITED_SHIFT_VLV 24
5712#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005713#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005714#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5715#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5716#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5717#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5718#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5719#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5720#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5721#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5722#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5723#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5724#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5725#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005726#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005727#define DSPARB_SPRITEE_SHIFT_VLV 0
5728#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5729#define DSPARB_SPRITEF_SHIFT_VLV 8
5730#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005731
Ville Syrjälä0a560672014-06-11 16:51:18 +03005732/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005733#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005734#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005735#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005736#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005737#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005738#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005739#define DSPFW_PLANEB_MASK (0x7f << 8)
5740#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005741#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005742#define DSPFW_PLANEA_MASK (0x7f << 0)
5743#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005744#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005745#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005746#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005747#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005748#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005749#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005750#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005751#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5752#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005753#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005754#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005755#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005756#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005757#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005758#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5759#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005760#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005761#define DSPFW_HPLL_SR_EN (1 << 31)
5762#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005763#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005764#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005765#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005766#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005767#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005768#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005769
5770/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005771#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005772#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005773#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005774#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005775#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005776#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005777#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005778#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005779#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005780#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005781#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005782#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005783#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005784#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005785#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005786#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005787#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005788#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005789#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005790#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5791#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005792#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005793#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005794#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005795#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005796#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005797#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005798#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005799#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005800#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005801#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005802#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005803#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005804#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005805#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005806#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005807#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005808#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005809#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005810#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005811#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005812#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005813#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005814#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005815#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005816#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005817#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005818
5819/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005820#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005821#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005822#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005823#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005824#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005825#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005826#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005827#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005828#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005829#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005830#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005831#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005832#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005833#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005834#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005835#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005836#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005837#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005838#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005839#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005840#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005841#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005842#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005843#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005844#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005845#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005846#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005847#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005848#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005849#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005850#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005851#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005852#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005853#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005854#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005855#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005856#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005857#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005858#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005859#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005860#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005861#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005862
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005863/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005864#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005865#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005866#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005867#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005868#define DDL_PRECISION_HIGH (1 << 7)
5869#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305870#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005872#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005873#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5874#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005875
Ville Syrjäläc2317752016-03-15 16:39:56 +02005876#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005877#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005878
Shaohua Li7662c8b2009-06-26 11:23:55 +08005879/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005880#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005881#define I915_FIFO_LINE_SIZE 64
5882#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005883
Jesse Barnesceb04242012-03-28 13:39:22 -07005884#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005885#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005886#define I965_FIFO_SIZE 512
5887#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005888#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005889#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005890#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005891
Jesse Barnesceb04242012-03-28 13:39:22 -07005892#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005893#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005894#define I915_MAX_WM 0x3f
5895
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005896#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5897#define PINEVIEW_FIFO_LINE_SIZE 64
5898#define PINEVIEW_MAX_WM 0x1ff
5899#define PINEVIEW_DFT_WM 0x3f
5900#define PINEVIEW_DFT_HPLLOFF_WM 0
5901#define PINEVIEW_GUARD_WM 10
5902#define PINEVIEW_CURSOR_FIFO 64
5903#define PINEVIEW_CURSOR_MAX_WM 0x3f
5904#define PINEVIEW_CURSOR_DFT_WM 0
5905#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005906
Jesse Barnesceb04242012-03-28 13:39:22 -07005907#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005908#define I965_CURSOR_FIFO 64
5909#define I965_CURSOR_MAX_WM 32
5910#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005911
Pradeep Bhatfae12672014-11-04 17:06:39 +00005912/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005913#define _CUR_WM_A_0 0x70140
5914#define _CUR_WM_B_0 0x71140
5915#define _PLANE_WM_1_A_0 0x70240
5916#define _PLANE_WM_1_B_0 0x71240
5917#define _PLANE_WM_2_A_0 0x70340
5918#define _PLANE_WM_2_B_0 0x71340
5919#define _PLANE_WM_TRANS_1_A_0 0x70268
5920#define _PLANE_WM_TRANS_1_B_0 0x71268
5921#define _PLANE_WM_TRANS_2_A_0 0x70368
5922#define _PLANE_WM_TRANS_2_B_0 0x71368
5923#define _CUR_WM_TRANS_A_0 0x70168
5924#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005925#define PLANE_WM_EN (1 << 31)
5926#define PLANE_WM_LINES_SHIFT 14
5927#define PLANE_WM_LINES_MASK 0x1f
5928#define PLANE_WM_BLOCKS_MASK 0x3ff
5929
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005930#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005931#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5932#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005933
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005934#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5935#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005936#define _PLANE_WM_BASE(pipe, plane) \
5937 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5938#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005939 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005940#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005941 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005942#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005943 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005944#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005945 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005946
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005947/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005948#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005949#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005950#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005951#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005952#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005953#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005955#define WM0_PIPEB_ILK _MMIO(0x45104)
5956#define WM0_PIPEC_IVB _MMIO(0x45200)
5957#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005958#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005959#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005960#define WM1_LP_LATENCY_MASK (0x7f << 24)
5961#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005962#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005963#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005964#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005965#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005966#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005967#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005968#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005969#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005970#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005971#define WM1S_LP_ILK _MMIO(0x45120)
5972#define WM2S_LP_IVB _MMIO(0x45124)
5973#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005974#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005975
Paulo Zanonicca32e92013-05-31 11:45:06 -03005976#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5977 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5978 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5979
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005980/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005981#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005982#define MLTR_WM1_SHIFT 0
5983#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005984/* the unit of memory self-refresh latency time is 0.5us */
5985#define ILK_SRLT_MASK 0x3f
5986
Yuanhan Liu13982612010-12-15 15:42:31 +08005987
5988/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005989#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005990#define SSKPD_WM_MASK 0x3f
5991#define SSKPD_WM0_SHIFT 0
5992#define SSKPD_WM1_SHIFT 8
5993#define SSKPD_WM2_SHIFT 16
5994#define SSKPD_WM3_SHIFT 24
5995
Jesse Barnes585fb112008-07-29 11:54:06 -07005996/*
5997 * The two pipe frame counter registers are not synchronized, so
5998 * reading a stable value is somewhat tricky. The following code
5999 * should work:
6000 *
6001 * do {
6002 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6003 * PIPE_FRAME_HIGH_SHIFT;
6004 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6005 * PIPE_FRAME_LOW_SHIFT);
6006 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6007 * PIPE_FRAME_HIGH_SHIFT);
6008 * } while (high1 != high2);
6009 * frame = (high1 << 8) | low1;
6010 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006011#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006012#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6013#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006014#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006015#define PIPE_FRAME_LOW_MASK 0xff000000
6016#define PIPE_FRAME_LOW_SHIFT 24
6017#define PIPE_PIXEL_MASK 0x00ffffff
6018#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006019/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006020#define _PIPEA_FRMCOUNT_G4X 0x70040
6021#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006022#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6023#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006024
6025/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006026#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006027/* Old style CUR*CNTR flags (desktop 8xx) */
6028#define CURSOR_ENABLE 0x80000000
6029#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006030#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006031#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006032#define CURSOR_FORMAT_SHIFT 24
6033#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6034#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6035#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6036#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6037#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6038#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6039/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006040#define MCURSOR_MODE 0x27
6041#define MCURSOR_MODE_DISABLE 0x00
6042#define MCURSOR_MODE_128_32B_AX 0x02
6043#define MCURSOR_MODE_256_32B_AX 0x03
6044#define MCURSOR_MODE_64_32B_AX 0x07
6045#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6046#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6047#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006048#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6049#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006050#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006051#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006052#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6053#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006054#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006055#define _CURABASE 0x70084
6056#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006057#define CURSOR_POS_MASK 0x007FF
6058#define CURSOR_POS_SIGN 0x8000
6059#define CURSOR_X_SHIFT 0
6060#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006061#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6062#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6063#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006064#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006065#define _CURBCNTR 0x700c0
6066#define _CURBBASE 0x700c4
6067#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006068
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006069#define _CURBCNTR_IVB 0x71080
6070#define _CURBBASE_IVB 0x71084
6071#define _CURBPOS_IVB 0x71088
6072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006073#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006074 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6075 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006076
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006077#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6078#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6079#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006080#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006081#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006082
6083#define CURSOR_A_OFFSET 0x70080
6084#define CURSOR_B_OFFSET 0x700c0
6085#define CHV_CURSOR_C_OFFSET 0x700e0
6086#define IVB_CURSOR_B_OFFSET 0x71080
6087#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006088
Jesse Barnes585fb112008-07-29 11:54:06 -07006089/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006090#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006091#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006092#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006093#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006094#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006095#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6096#define DISPPLANE_YUV422 (0x0 << 26)
6097#define DISPPLANE_8BPP (0x2 << 26)
6098#define DISPPLANE_BGRA555 (0x3 << 26)
6099#define DISPPLANE_BGRX555 (0x4 << 26)
6100#define DISPPLANE_BGRX565 (0x5 << 26)
6101#define DISPPLANE_BGRX888 (0x6 << 26)
6102#define DISPPLANE_BGRA888 (0x7 << 26)
6103#define DISPPLANE_RGBX101010 (0x8 << 26)
6104#define DISPPLANE_RGBA101010 (0x9 << 26)
6105#define DISPPLANE_BGRX101010 (0xa << 26)
6106#define DISPPLANE_RGBX161616 (0xc << 26)
6107#define DISPPLANE_RGBX888 (0xe << 26)
6108#define DISPPLANE_RGBA888 (0xf << 26)
6109#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006110#define DISPPLANE_STEREO_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006111#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08006112#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006113#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6114#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6115#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006116#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006117#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006118#define DISPPLANE_NO_LINE_DOUBLE 0
6119#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006120#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6121#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6122#define DISPPLANE_ROTATE_180 (1 << 15)
6123#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6124#define DISPPLANE_TILED (1 << 10)
6125#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006126#define _DSPAADDR 0x70184
6127#define _DSPASTRIDE 0x70188
6128#define _DSPAPOS 0x7018C /* reserved */
6129#define _DSPASIZE 0x70190
6130#define _DSPASURF 0x7019C /* 965+ only */
6131#define _DSPATILEOFF 0x701A4 /* 965+ only */
6132#define _DSPAOFFSET 0x701A4 /* HSW */
6133#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006134
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006135#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6136#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6137#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6138#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6139#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6140#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6141#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6142#define DSPLINOFF(plane) DSPADDR(plane)
6143#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6144#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006145
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006146/* CHV pipe B blender and primary plane */
6147#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006148#define CHV_BLEND_LEGACY (0 << 30)
6149#define CHV_BLEND_ANDROID (1 << 30)
6150#define CHV_BLEND_MPO (2 << 30)
6151#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006152#define _CHV_CANVAS_A 0x60a04
6153#define _PRIMPOS_A 0x60a08
6154#define _PRIMSIZE_A 0x60a0c
6155#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006156#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006157
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006158#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6159#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6160#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6161#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6162#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006163
Armin Reese446f2542012-03-30 16:20:16 -07006164/* Display/Sprite base address macros */
6165#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006166#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6167#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006168
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006169/*
6170 * VBIOS flags
6171 * gen2:
6172 * [00:06] alm,mgm
6173 * [10:16] all
6174 * [30:32] alm,mgm
6175 * gen3+:
6176 * [00:0f] all
6177 * [10:1f] all
6178 * [30:32] all
6179 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006180#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6181#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6182#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6183#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006184
6185/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006186#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6187#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6188#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006189#define _PIPEBFRAMEHIGH 0x71040
6190#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006191#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6192#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006193
Jesse Barnes585fb112008-07-29 11:54:06 -07006194
6195/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006196#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006197#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006198#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6199#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6200#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006201#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6202#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6203#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6204#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6205#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6206#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6207#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6208#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006209
Madhav Chauhan372610f2018-10-15 17:28:04 +03006210/* ICL DSI 0 and 1 */
6211#define _PIPEDSI0CONF 0x7b008
6212#define _PIPEDSI1CONF 0x7b808
6213
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006214/* Sprite A control */
6215#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006216#define DVS_ENABLE (1 << 31)
6217#define DVS_GAMMA_ENABLE (1 << 30)
6218#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6219#define DVS_PIXFORMAT_MASK (3 << 25)
6220#define DVS_FORMAT_YUV422 (0 << 25)
6221#define DVS_FORMAT_RGBX101010 (1 << 25)
6222#define DVS_FORMAT_RGBX888 (2 << 25)
6223#define DVS_FORMAT_RGBX161616 (3 << 25)
6224#define DVS_PIPE_CSC_ENABLE (1 << 24)
6225#define DVS_SOURCE_KEY (1 << 22)
6226#define DVS_RGB_ORDER_XBGR (1 << 20)
6227#define DVS_YUV_FORMAT_BT709 (1 << 18)
6228#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6229#define DVS_YUV_ORDER_YUYV (0 << 16)
6230#define DVS_YUV_ORDER_UYVY (1 << 16)
6231#define DVS_YUV_ORDER_YVYU (2 << 16)
6232#define DVS_YUV_ORDER_VYUY (3 << 16)
6233#define DVS_ROTATE_180 (1 << 15)
6234#define DVS_DEST_KEY (1 << 2)
6235#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6236#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006237#define _DVSALINOFF 0x72184
6238#define _DVSASTRIDE 0x72188
6239#define _DVSAPOS 0x7218c
6240#define _DVSASIZE 0x72190
6241#define _DVSAKEYVAL 0x72194
6242#define _DVSAKEYMSK 0x72198
6243#define _DVSASURF 0x7219c
6244#define _DVSAKEYMAXVAL 0x721a0
6245#define _DVSATILEOFF 0x721a4
6246#define _DVSASURFLIVE 0x721ac
6247#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006248#define DVS_SCALE_ENABLE (1 << 31)
6249#define DVS_FILTER_MASK (3 << 29)
6250#define DVS_FILTER_MEDIUM (0 << 29)
6251#define DVS_FILTER_ENHANCING (1 << 29)
6252#define DVS_FILTER_SOFTENING (2 << 29)
6253#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6254#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006255#define _DVSAGAMC 0x72300
6256
6257#define _DVSBCNTR 0x73180
6258#define _DVSBLINOFF 0x73184
6259#define _DVSBSTRIDE 0x73188
6260#define _DVSBPOS 0x7318c
6261#define _DVSBSIZE 0x73190
6262#define _DVSBKEYVAL 0x73194
6263#define _DVSBKEYMSK 0x73198
6264#define _DVSBSURF 0x7319c
6265#define _DVSBKEYMAXVAL 0x731a0
6266#define _DVSBTILEOFF 0x731a4
6267#define _DVSBSURFLIVE 0x731ac
6268#define _DVSBSCALE 0x73204
6269#define _DVSBGAMC 0x73300
6270
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006271#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6272#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6273#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6274#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6275#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6276#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6277#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6278#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6279#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6280#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6281#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6282#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006283
6284#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006285#define SPRITE_ENABLE (1 << 31)
6286#define SPRITE_GAMMA_ENABLE (1 << 30)
6287#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6288#define SPRITE_PIXFORMAT_MASK (7 << 25)
6289#define SPRITE_FORMAT_YUV422 (0 << 25)
6290#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6291#define SPRITE_FORMAT_RGBX888 (2 << 25)
6292#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6293#define SPRITE_FORMAT_YUV444 (4 << 25)
6294#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6295#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6296#define SPRITE_SOURCE_KEY (1 << 22)
6297#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6298#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6299#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6300#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6301#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6302#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6303#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6304#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6305#define SPRITE_ROTATE_180 (1 << 15)
6306#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6307#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6308#define SPRITE_TILED (1 << 10)
6309#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006310#define _SPRA_LINOFF 0x70284
6311#define _SPRA_STRIDE 0x70288
6312#define _SPRA_POS 0x7028c
6313#define _SPRA_SIZE 0x70290
6314#define _SPRA_KEYVAL 0x70294
6315#define _SPRA_KEYMSK 0x70298
6316#define _SPRA_SURF 0x7029c
6317#define _SPRA_KEYMAX 0x702a0
6318#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006319#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006320#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006321#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006322#define SPRITE_SCALE_ENABLE (1 << 31)
6323#define SPRITE_FILTER_MASK (3 << 29)
6324#define SPRITE_FILTER_MEDIUM (0 << 29)
6325#define SPRITE_FILTER_ENHANCING (1 << 29)
6326#define SPRITE_FILTER_SOFTENING (2 << 29)
6327#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6328#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006329#define _SPRA_GAMC 0x70400
6330
6331#define _SPRB_CTL 0x71280
6332#define _SPRB_LINOFF 0x71284
6333#define _SPRB_STRIDE 0x71288
6334#define _SPRB_POS 0x7128c
6335#define _SPRB_SIZE 0x71290
6336#define _SPRB_KEYVAL 0x71294
6337#define _SPRB_KEYMSK 0x71298
6338#define _SPRB_SURF 0x7129c
6339#define _SPRB_KEYMAX 0x712a0
6340#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006341#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006342#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006343#define _SPRB_SCALE 0x71304
6344#define _SPRB_GAMC 0x71400
6345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006346#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6347#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6348#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6349#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6350#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6351#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6352#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6353#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6354#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6355#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6356#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6357#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6358#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6359#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006360
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006361#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006362#define SP_ENABLE (1 << 31)
6363#define SP_GAMMA_ENABLE (1 << 30)
6364#define SP_PIXFORMAT_MASK (0xf << 26)
6365#define SP_FORMAT_YUV422 (0 << 26)
6366#define SP_FORMAT_BGR565 (5 << 26)
6367#define SP_FORMAT_BGRX8888 (6 << 26)
6368#define SP_FORMAT_BGRA8888 (7 << 26)
6369#define SP_FORMAT_RGBX1010102 (8 << 26)
6370#define SP_FORMAT_RGBA1010102 (9 << 26)
6371#define SP_FORMAT_RGBX8888 (0xe << 26)
6372#define SP_FORMAT_RGBA8888 (0xf << 26)
6373#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6374#define SP_SOURCE_KEY (1 << 22)
6375#define SP_YUV_FORMAT_BT709 (1 << 18)
6376#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6377#define SP_YUV_ORDER_YUYV (0 << 16)
6378#define SP_YUV_ORDER_UYVY (1 << 16)
6379#define SP_YUV_ORDER_YVYU (2 << 16)
6380#define SP_YUV_ORDER_VYUY (3 << 16)
6381#define SP_ROTATE_180 (1 << 15)
6382#define SP_TILED (1 << 10)
6383#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006384#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6385#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6386#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6387#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6388#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6389#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6390#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6391#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6392#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6393#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006394#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006395#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6396#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6397#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6398#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6399#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6400#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006401#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006402
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006403#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6404#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6405#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6406#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6407#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6408#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6409#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6410#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6411#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6412#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6413#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006414#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6415#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006416#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006417
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006418#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6419 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6420
6421#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6422#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6423#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6424#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6425#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6426#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6427#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6428#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6429#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6430#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6431#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006432#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6433#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006434#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006435
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006436/*
6437 * CHV pipe B sprite CSC
6438 *
6439 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6440 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6441 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6442 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006443#define _MMIO_CHV_SPCSC(plane_id, reg) \
6444 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6445
6446#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6447#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6448#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006449#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6450#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6451
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006452#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6453#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6454#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6455#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6456#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006457#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6458#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6459
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006460#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6461#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6462#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006463#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6464#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6465
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006466#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6467#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6468#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006469#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6470#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6471
Damien Lespiau70d21f02013-07-03 21:06:04 +01006472/* Skylake plane registers */
6473
6474#define _PLANE_CTL_1_A 0x70180
6475#define _PLANE_CTL_2_A 0x70280
6476#define _PLANE_CTL_3_A 0x70380
6477#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006478#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006479#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006480/*
6481 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6482 * expanded to include bit 23 as well. However, the shift-24 based values
6483 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6484 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006485#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006486#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6487#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6488#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6489#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6490#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6491#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6492#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6493#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006494#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006495#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006496#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006497#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6498#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006499#define PLANE_CTL_ORDER_BGRX (0 << 20)
6500#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006501#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006502#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006503#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006504#define PLANE_CTL_YUV422_YUYV (0 << 16)
6505#define PLANE_CTL_YUV422_UYVY (1 << 16)
6506#define PLANE_CTL_YUV422_YVYU (2 << 16)
6507#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006508#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006509#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006510#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006511#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006512#define PLANE_CTL_TILED_LINEAR (0 << 10)
6513#define PLANE_CTL_TILED_X (1 << 10)
6514#define PLANE_CTL_TILED_Y (4 << 10)
6515#define PLANE_CTL_TILED_YF (5 << 10)
6516#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006517#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006518#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6519#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6520#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006521#define PLANE_CTL_ROTATE_MASK 0x3
6522#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306523#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006524#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306525#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006526#define _PLANE_STRIDE_1_A 0x70188
6527#define _PLANE_STRIDE_2_A 0x70288
6528#define _PLANE_STRIDE_3_A 0x70388
6529#define _PLANE_POS_1_A 0x7018c
6530#define _PLANE_POS_2_A 0x7028c
6531#define _PLANE_POS_3_A 0x7038c
6532#define _PLANE_SIZE_1_A 0x70190
6533#define _PLANE_SIZE_2_A 0x70290
6534#define _PLANE_SIZE_3_A 0x70390
6535#define _PLANE_SURF_1_A 0x7019c
6536#define _PLANE_SURF_2_A 0x7029c
6537#define _PLANE_SURF_3_A 0x7039c
6538#define _PLANE_OFFSET_1_A 0x701a4
6539#define _PLANE_OFFSET_2_A 0x702a4
6540#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006541#define _PLANE_KEYVAL_1_A 0x70194
6542#define _PLANE_KEYVAL_2_A 0x70294
6543#define _PLANE_KEYMSK_1_A 0x70198
6544#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006545#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006546#define _PLANE_KEYMAX_1_A 0x701a0
6547#define _PLANE_KEYMAX_2_A 0x702a0
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006548#define PLANE_KEYMAX_ALPHA_SHIFT 24
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006549#define _PLANE_AUX_DIST_1_A 0x701c0
6550#define _PLANE_AUX_DIST_2_A 0x702c0
6551#define _PLANE_AUX_OFFSET_1_A 0x701c4
6552#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006553#define _PLANE_CUS_CTL_1_A 0x701c8
6554#define _PLANE_CUS_CTL_2_A 0x702c8
6555#define PLANE_CUS_ENABLE (1 << 31)
6556#define PLANE_CUS_PLANE_6 (0 << 30)
6557#define PLANE_CUS_PLANE_7 (1 << 30)
6558#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6559#define PLANE_CUS_HPHASE_0 (0 << 16)
6560#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6561#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6562#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6563#define PLANE_CUS_VPHASE_0 (0 << 12)
6564#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6565#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006566#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6567#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6568#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006569#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006570#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmus077ef1f2018-03-28 14:57:56 -07006571#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006572#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6573#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6574#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6575#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6576#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006577#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006578#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6579#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6580#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6581#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006582#define _PLANE_BUF_CFG_1_A 0x7027c
6583#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006584#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6585#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006586
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006587
Damien Lespiau70d21f02013-07-03 21:06:04 +01006588#define _PLANE_CTL_1_B 0x71180
6589#define _PLANE_CTL_2_B 0x71280
6590#define _PLANE_CTL_3_B 0x71380
6591#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6592#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6593#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6594#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006595 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006596
6597#define _PLANE_STRIDE_1_B 0x71188
6598#define _PLANE_STRIDE_2_B 0x71288
6599#define _PLANE_STRIDE_3_B 0x71388
6600#define _PLANE_STRIDE_1(pipe) \
6601 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6602#define _PLANE_STRIDE_2(pipe) \
6603 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6604#define _PLANE_STRIDE_3(pipe) \
6605 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6606#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006607 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006608
6609#define _PLANE_POS_1_B 0x7118c
6610#define _PLANE_POS_2_B 0x7128c
6611#define _PLANE_POS_3_B 0x7138c
6612#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6613#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6614#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6615#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006616 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006617
6618#define _PLANE_SIZE_1_B 0x71190
6619#define _PLANE_SIZE_2_B 0x71290
6620#define _PLANE_SIZE_3_B 0x71390
6621#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6622#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6623#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6624#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006625 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006626
6627#define _PLANE_SURF_1_B 0x7119c
6628#define _PLANE_SURF_2_B 0x7129c
6629#define _PLANE_SURF_3_B 0x7139c
6630#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6631#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6632#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6633#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006634 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006635
6636#define _PLANE_OFFSET_1_B 0x711a4
6637#define _PLANE_OFFSET_2_B 0x712a4
6638#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6639#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6640#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006641 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006642
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006643#define _PLANE_KEYVAL_1_B 0x71194
6644#define _PLANE_KEYVAL_2_B 0x71294
6645#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6646#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6647#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006648 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006649
6650#define _PLANE_KEYMSK_1_B 0x71198
6651#define _PLANE_KEYMSK_2_B 0x71298
6652#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6653#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6654#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006655 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006656
6657#define _PLANE_KEYMAX_1_B 0x711a0
6658#define _PLANE_KEYMAX_2_B 0x712a0
6659#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6660#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6661#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006662 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006663
Damien Lespiau8211bd52014-11-04 17:06:44 +00006664#define _PLANE_BUF_CFG_1_B 0x7127c
6665#define _PLANE_BUF_CFG_2_B 0x7137c
Mahesh Kumar37cde112018-04-26 19:55:17 +05306666#define SKL_DDB_ENTRY_MASK 0x3FF
6667#define ICL_DDB_ENTRY_MASK 0x7FF
6668#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006669#define _PLANE_BUF_CFG_1(pipe) \
6670 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6671#define _PLANE_BUF_CFG_2(pipe) \
6672 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6673#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006674 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006675
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006676#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6677#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6678#define _PLANE_NV12_BUF_CFG_1(pipe) \
6679 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6680#define _PLANE_NV12_BUF_CFG_2(pipe) \
6681 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6682#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006683 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006684
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006685#define _PLANE_AUX_DIST_1_B 0x711c0
6686#define _PLANE_AUX_DIST_2_B 0x712c0
6687#define _PLANE_AUX_DIST_1(pipe) \
6688 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6689#define _PLANE_AUX_DIST_2(pipe) \
6690 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6691#define PLANE_AUX_DIST(pipe, plane) \
6692 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6693
6694#define _PLANE_AUX_OFFSET_1_B 0x711c4
6695#define _PLANE_AUX_OFFSET_2_B 0x712c4
6696#define _PLANE_AUX_OFFSET_1(pipe) \
6697 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6698#define _PLANE_AUX_OFFSET_2(pipe) \
6699 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6700#define PLANE_AUX_OFFSET(pipe, plane) \
6701 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6702
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006703#define _PLANE_CUS_CTL_1_B 0x711c8
6704#define _PLANE_CUS_CTL_2_B 0x712c8
6705#define _PLANE_CUS_CTL_1(pipe) \
6706 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6707#define _PLANE_CUS_CTL_2(pipe) \
6708 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6709#define PLANE_CUS_CTL(pipe, plane) \
6710 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6711
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006712#define _PLANE_COLOR_CTL_1_B 0x711CC
6713#define _PLANE_COLOR_CTL_2_B 0x712CC
6714#define _PLANE_COLOR_CTL_3_B 0x713CC
6715#define _PLANE_COLOR_CTL_1(pipe) \
6716 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6717#define _PLANE_COLOR_CTL_2(pipe) \
6718 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6719#define PLANE_COLOR_CTL(pipe, plane) \
6720 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6721
6722#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006723#define _CUR_BUF_CFG_A 0x7017c
6724#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006725#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006726
Jesse Barnes585fb112008-07-29 11:54:06 -07006727/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006728#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006729# define VGA_DISP_DISABLE (1 << 31)
6730# define VGA_2X_MODE (1 << 30)
6731# define VGA_PIPE_B_SELECT (1 << 29)
6732
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006733#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006734
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006735/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006736
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006737#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006738
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006739#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006740#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6741#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6742#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6743#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6744#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6745#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6746#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6747#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6748#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6749#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006750
6751/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006752#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006753#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6754#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6755
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006756#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006757#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006758#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6759#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6760#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6761#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6762#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006764#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006765# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6766# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006768#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006769# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6770
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006771#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006772#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006773#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6774#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6775
6776
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006777#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006778#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006779#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006780#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006781
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006782#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006783#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006784#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006785#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006786
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006787#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006788#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006789#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006790#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006791
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006792#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006793#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006794#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006795#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006796
6797/* PIPEB timing regs are same start from 0x61000 */
6798
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006799#define _PIPEB_DATA_M1 0x61030
6800#define _PIPEB_DATA_N1 0x61034
6801#define _PIPEB_DATA_M2 0x61038
6802#define _PIPEB_DATA_N2 0x6103c
6803#define _PIPEB_LINK_M1 0x61040
6804#define _PIPEB_LINK_N1 0x61044
6805#define _PIPEB_LINK_M2 0x61048
6806#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006807
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006808#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6809#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6810#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6811#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6812#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6813#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6814#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6815#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006816
6817/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006818/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6819#define _PFA_CTL_1 0x68080
6820#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006821#define PF_ENABLE (1 << 31)
6822#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6823#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6824#define PF_FILTER_MASK (3 << 23)
6825#define PF_FILTER_PROGRAMMED (0 << 23)
6826#define PF_FILTER_MED_3x3 (1 << 23)
6827#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6828#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006829#define _PFA_WIN_SZ 0x68074
6830#define _PFB_WIN_SZ 0x68874
6831#define _PFA_WIN_POS 0x68070
6832#define _PFB_WIN_POS 0x68870
6833#define _PFA_VSCALE 0x68084
6834#define _PFB_VSCALE 0x68884
6835#define _PFA_HSCALE 0x68090
6836#define _PFB_HSCALE 0x68890
6837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006838#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6839#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6840#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6841#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6842#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006843
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006844#define _PSA_CTL 0x68180
6845#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006846#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006847#define _PSA_WIN_SZ 0x68174
6848#define _PSB_WIN_SZ 0x68974
6849#define _PSA_WIN_POS 0x68170
6850#define _PSB_WIN_POS 0x68970
6851
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006852#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6853#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6854#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006855
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006856/*
6857 * Skylake scalers
6858 */
6859#define _PS_1A_CTRL 0x68180
6860#define _PS_2A_CTRL 0x68280
6861#define _PS_1B_CTRL 0x68980
6862#define _PS_2B_CTRL 0x68A80
6863#define _PS_1C_CTRL 0x69180
6864#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02006865#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6866#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6867#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05306868#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6869#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02006870#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006871#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006872#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006873#define PS_FILTER_MASK (3 << 23)
6874#define PS_FILTER_MEDIUM (0 << 23)
6875#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6876#define PS_FILTER_BILINEAR (3 << 23)
6877#define PS_VERT3TAP (1 << 21)
6878#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6879#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6880#define PS_PWRUP_PROGRESS (1 << 17)
6881#define PS_V_FILTER_BYPASS (1 << 8)
6882#define PS_VADAPT_EN (1 << 7)
6883#define PS_VADAPT_MODE_MASK (3 << 5)
6884#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6885#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6886#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02006887#define PS_PLANE_Y_SEL_MASK (7 << 5)
6888#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006889
6890#define _PS_PWR_GATE_1A 0x68160
6891#define _PS_PWR_GATE_2A 0x68260
6892#define _PS_PWR_GATE_1B 0x68960
6893#define _PS_PWR_GATE_2B 0x68A60
6894#define _PS_PWR_GATE_1C 0x69160
6895#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6896#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6897#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6898#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6899#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6900#define PS_PWR_GATE_SLPEN_8 0
6901#define PS_PWR_GATE_SLPEN_16 1
6902#define PS_PWR_GATE_SLPEN_24 2
6903#define PS_PWR_GATE_SLPEN_32 3
6904
6905#define _PS_WIN_POS_1A 0x68170
6906#define _PS_WIN_POS_2A 0x68270
6907#define _PS_WIN_POS_1B 0x68970
6908#define _PS_WIN_POS_2B 0x68A70
6909#define _PS_WIN_POS_1C 0x69170
6910
6911#define _PS_WIN_SZ_1A 0x68174
6912#define _PS_WIN_SZ_2A 0x68274
6913#define _PS_WIN_SZ_1B 0x68974
6914#define _PS_WIN_SZ_2B 0x68A74
6915#define _PS_WIN_SZ_1C 0x69174
6916
6917#define _PS_VSCALE_1A 0x68184
6918#define _PS_VSCALE_2A 0x68284
6919#define _PS_VSCALE_1B 0x68984
6920#define _PS_VSCALE_2B 0x68A84
6921#define _PS_VSCALE_1C 0x69184
6922
6923#define _PS_HSCALE_1A 0x68190
6924#define _PS_HSCALE_2A 0x68290
6925#define _PS_HSCALE_1B 0x68990
6926#define _PS_HSCALE_2B 0x68A90
6927#define _PS_HSCALE_1C 0x69190
6928
6929#define _PS_VPHASE_1A 0x68188
6930#define _PS_VPHASE_2A 0x68288
6931#define _PS_VPHASE_1B 0x68988
6932#define _PS_VPHASE_2B 0x68A88
6933#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03006934#define PS_Y_PHASE(x) ((x) << 16)
6935#define PS_UV_RGB_PHASE(x) ((x) << 0)
6936#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6937#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006938
6939#define _PS_HPHASE_1A 0x68194
6940#define _PS_HPHASE_2A 0x68294
6941#define _PS_HPHASE_1B 0x68994
6942#define _PS_HPHASE_2B 0x68A94
6943#define _PS_HPHASE_1C 0x69194
6944
6945#define _PS_ECC_STAT_1A 0x681D0
6946#define _PS_ECC_STAT_2A 0x682D0
6947#define _PS_ECC_STAT_1B 0x689D0
6948#define _PS_ECC_STAT_2B 0x68AD0
6949#define _PS_ECC_STAT_1C 0x691D0
6950
Jani Nikulae67005e2018-06-29 13:20:39 +03006951#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006952#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006953 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6954 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006955#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006956 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6957 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006958#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006959 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6960 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006961#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006962 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6963 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006964#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006965 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6966 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006967#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006968 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6969 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006970#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006971 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6972 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006973#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006974 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6975 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006976#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006977 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006978 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006979
Zhenyu Wangb9055052009-06-05 15:38:38 +08006980/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006981#define _LGC_PALETTE_A 0x4a000
6982#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006983#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006984
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006985#define _GAMMA_MODE_A 0x4a480
6986#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006987#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006988#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006989#define GAMMA_MODE_MODE_8BIT (0 << 0)
6990#define GAMMA_MODE_MODE_10BIT (1 << 0)
6991#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006992#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6993
Damien Lespiau83372062015-10-30 17:53:32 +02006994/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006995#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006996#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6997#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006998#define CSR_SSP_BASE _MMIO(0x8F074)
6999#define CSR_HTP_SKL _MMIO(0x8F004)
7000#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007001#define CSR_LAST_WRITE_VALUE 0xc003b400
7002/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7003#define CSR_MMIO_START_RANGE 0x80000
7004#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007005#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7006#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7007#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007008
Zhenyu Wangb9055052009-06-05 15:38:38 +08007009/* interrupts */
7010#define DE_MASTER_IRQ_CONTROL (1 << 31)
7011#define DE_SPRITEB_FLIP_DONE (1 << 29)
7012#define DE_SPRITEA_FLIP_DONE (1 << 28)
7013#define DE_PLANEB_FLIP_DONE (1 << 27)
7014#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007015#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007016#define DE_PCU_EVENT (1 << 25)
7017#define DE_GTT_FAULT (1 << 24)
7018#define DE_POISON (1 << 23)
7019#define DE_PERFORM_COUNTER (1 << 22)
7020#define DE_PCH_EVENT (1 << 21)
7021#define DE_AUX_CHANNEL_A (1 << 20)
7022#define DE_DP_A_HOTPLUG (1 << 19)
7023#define DE_GSE (1 << 18)
7024#define DE_PIPEB_VBLANK (1 << 15)
7025#define DE_PIPEB_EVEN_FIELD (1 << 14)
7026#define DE_PIPEB_ODD_FIELD (1 << 13)
7027#define DE_PIPEB_LINE_COMPARE (1 << 12)
7028#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007029#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007030#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7031#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007032#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007033#define DE_PIPEA_EVEN_FIELD (1 << 6)
7034#define DE_PIPEA_ODD_FIELD (1 << 5)
7035#define DE_PIPEA_LINE_COMPARE (1 << 4)
7036#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007037#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007038#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007039#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007040#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007041
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007042/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007043#define DE_ERR_INT_IVB (1 << 30)
7044#define DE_GSE_IVB (1 << 29)
7045#define DE_PCH_EVENT_IVB (1 << 28)
7046#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7047#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7048#define DE_EDP_PSR_INT_HSW (1 << 19)
7049#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7050#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7051#define DE_PIPEC_VBLANK_IVB (1 << 10)
7052#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7053#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7054#define DE_PIPEB_VBLANK_IVB (1 << 5)
7055#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7056#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7057#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7058#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007059#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007061#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007062#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007064#define DEISR _MMIO(0x44000)
7065#define DEIMR _MMIO(0x44004)
7066#define DEIIR _MMIO(0x44008)
7067#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007069#define GTISR _MMIO(0x44010)
7070#define GTIMR _MMIO(0x44014)
7071#define GTIIR _MMIO(0x44018)
7072#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007074#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007075#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7076#define GEN8_PCU_IRQ (1 << 30)
7077#define GEN8_DE_PCH_IRQ (1 << 23)
7078#define GEN8_DE_MISC_IRQ (1 << 22)
7079#define GEN8_DE_PORT_IRQ (1 << 20)
7080#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7081#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7082#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7083#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7084#define GEN8_GT_VECS_IRQ (1 << 6)
7085#define GEN8_GT_GUC_IRQ (1 << 5)
7086#define GEN8_GT_PM_IRQ (1 << 4)
7087#define GEN8_GT_VCS2_IRQ (1 << 3)
7088#define GEN8_GT_VCS1_IRQ (1 << 2)
7089#define GEN8_GT_BCS_IRQ (1 << 1)
7090#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007092#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7093#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7094#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7095#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007096
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007097#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7098#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7099#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7100#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7101#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7102#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7103#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7104#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7105#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307106
Ben Widawskyabd58f02013-11-02 21:07:09 -07007107#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007108#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007109#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007110#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007111#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007112#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007114#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7115#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7116#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7117#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007118#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007119#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7120#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7121#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7122#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7123#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7124#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007125#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007126#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7127#define GEN8_PIPE_VSYNC (1 << 1)
7128#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00007129#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007130#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00007131#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7132#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7133#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007134#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00007135#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7136#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7137#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007138#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007139#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7140 (GEN8_PIPE_CURSOR_FAULT | \
7141 GEN8_PIPE_SPRITE_FAULT | \
7142 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00007143#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7144 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007145 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00007146 GEN9_PIPE_PLANE3_FAULT | \
7147 GEN9_PIPE_PLANE2_FAULT | \
7148 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007150#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7151#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7152#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7153#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007154#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007155#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007156#define GEN9_AUX_CHANNEL_D (1 << 27)
7157#define GEN9_AUX_CHANNEL_C (1 << 26)
7158#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007159#define BXT_DE_PORT_HP_DDIC (1 << 5)
7160#define BXT_DE_PORT_HP_DDIB (1 << 4)
7161#define BXT_DE_PORT_HP_DDIA (1 << 3)
7162#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7163 BXT_DE_PORT_HP_DDIB | \
7164 BXT_DE_PORT_HP_DDIC)
7165#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307166#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007167#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007169#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7170#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7171#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7172#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007173#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007174#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007176#define GEN8_PCU_ISR _MMIO(0x444e0)
7177#define GEN8_PCU_IMR _MMIO(0x444e4)
7178#define GEN8_PCU_IIR _MMIO(0x444e8)
7179#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007180
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007181#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7182#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7183#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7184#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7185#define GEN11_GU_MISC_GSE (1 << 27)
7186
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007187#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7188#define GEN11_MASTER_IRQ (1 << 31)
7189#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007190#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007191#define GEN11_DISPLAY_IRQ (1 << 16)
7192#define GEN11_GT_DW_IRQ(x) (1 << (x))
7193#define GEN11_GT_DW1_IRQ (1 << 1)
7194#define GEN11_GT_DW0_IRQ (1 << 0)
7195
7196#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7197#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7198#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7199#define GEN11_DE_PCH_IRQ (1 << 23)
7200#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007201#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007202#define GEN11_DE_PORT_IRQ (1 << 20)
7203#define GEN11_DE_PIPE_C (1 << 18)
7204#define GEN11_DE_PIPE_B (1 << 17)
7205#define GEN11_DE_PIPE_A (1 << 16)
7206
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007207#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7208#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7209#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7210#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7211#define GEN11_TC4_HOTPLUG (1 << 19)
7212#define GEN11_TC3_HOTPLUG (1 << 18)
7213#define GEN11_TC2_HOTPLUG (1 << 17)
7214#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007215#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007216#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7217 GEN11_TC3_HOTPLUG | \
7218 GEN11_TC2_HOTPLUG | \
7219 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007220#define GEN11_TBT4_HOTPLUG (1 << 3)
7221#define GEN11_TBT3_HOTPLUG (1 << 2)
7222#define GEN11_TBT2_HOTPLUG (1 << 1)
7223#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007224#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007225#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7226 GEN11_TBT3_HOTPLUG | \
7227 GEN11_TBT2_HOTPLUG | \
7228 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007229
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007230#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007231#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7232#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7233#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7234#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7235#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7236
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007237#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7238#define GEN11_CSME (31)
7239#define GEN11_GUNIT (28)
7240#define GEN11_GUC (25)
7241#define GEN11_WDPERF (20)
7242#define GEN11_KCR (19)
7243#define GEN11_GTPM (16)
7244#define GEN11_BCS (15)
7245#define GEN11_RCS0 (0)
7246
7247#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7248#define GEN11_VECS(x) (31 - (x))
7249#define GEN11_VCS(x) (x)
7250
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007251#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007252
7253#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7254#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7255#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007256#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7257#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7258#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007259
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007260#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007261
7262#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7263#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7264
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007265#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007266
7267#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7268#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7269#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7270#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7271#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7272#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7273
7274#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7275#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7276#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7277#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7278#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7279#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7280#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7281#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7282#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7283
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007284#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007285/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7286#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007287#define ILK_DPARB_GATE (1 << 22)
7288#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007289#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007290#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7291#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7292#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007293#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007294#define ILK_HDCP_DISABLE (1 << 25)
7295#define ILK_eDP_A_DISABLE (1 << 24)
7296#define HSW_CDCLK_LIMIT (1 << 24)
7297#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007299#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007300#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7301#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7302#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7303#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7304#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007306#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007307# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7308# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7309
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007310#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007311#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007312#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007313#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007314#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007315
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007316#define CHICKEN_PAR2_1 _MMIO(0x42090)
7317#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7318
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007319#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007320#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007321#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007322#define GLK_CL1_PWR_DOWN (1 << 11)
7323#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007324
Praveen Paneri5654a162017-08-11 00:00:33 +05307325#define CHICKEN_MISC_4 _MMIO(0x4208c)
7326#define FBC_STRIDE_OVERRIDE (1 << 13)
7327#define FBC_STRIDE_MASK 0x1FFF
7328
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007329#define _CHICKEN_PIPESL_1_A 0x420b0
7330#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007331#define HSW_FBCQ_DIS (1 << 22)
7332#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007333#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007334
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307335#define CHICKEN_TRANS_A 0x420c0
7336#define CHICKEN_TRANS_B 0x420c4
7337#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007338#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7339#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7340#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7341#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7342#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7343#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7344#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007346#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007347#define DISP_FBC_MEMORY_WAKE (1 << 31)
7348#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7349#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007350#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007351#define DISP_DATA_PARTITION_5_6 (1 << 6)
7352#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007353#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007354#define DBUF_CTL_S1 _MMIO(0x45008)
7355#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007356#define DBUF_POWER_REQUEST (1 << 31)
7357#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007358#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007359#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7360#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007361#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007362#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007363
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007364#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007365#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7366#define MASK_WAKEMEM (1 << 13)
7367#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007369#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007370#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7371#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7372#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7373#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7374#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007375#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7376#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7377#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007378
Paulo Zanoni186a2772018-02-06 17:33:46 -02007379#define SKL_DSSM _MMIO(0x51004)
7380#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7381#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7382#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7383#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7384#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007385
Arun Siluverya78536e2016-01-21 21:43:53 +00007386#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007387#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007388
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007389#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007390#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7391#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007392
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007393#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007394#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007395#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007396#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007397#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7398#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7399#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7400#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7401#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007402
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007403/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007404#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007405 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7406 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7407
7408#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7409 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7410 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7411 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7412 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7413
7414#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7415 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007417#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007418# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7419# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007421#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007422#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007423
Kenneth Graunkeab062632018-01-05 00:59:05 -08007424#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007425#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007426
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007427#define GEN7_SARCHKMD _MMIO(0xB000)
7428#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007429#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007430
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007431#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007432#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7433
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007434#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007435/*
7436 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7437 * Using the formula in BSpec leads to a hang, while the formula here works
7438 * fine and matches the formulas for all other platforms. A BSpec change
7439 * request has been filed to clarify this.
7440 */
Imre Deak36579cb2016-05-03 15:54:20 +03007441#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7442#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007443#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007444
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007445#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007446#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007447#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007448#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7449#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007450
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007451#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007452#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7453#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7454#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007455
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007456#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007457#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007459#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007460#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7461#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7462#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007463
Ben Widawsky63801f22013-12-12 17:26:03 -08007464/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007465#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007466#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007467#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007468#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7469#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7470#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7471#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7472#define HDC_FORCE_NON_COHERENT (1 << 4)
7473#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007474
Arun Siluvery3669ab62016-01-21 21:43:49 +00007475#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7476
Ben Widawsky38a39a72015-03-11 10:54:53 +02007477/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007478#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007479#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7480
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007481#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7482#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7483
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007484/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007485#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007486#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007488#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007489#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007491#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007492#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007493
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307494/*GEN11 chicken */
7495#define _PIPEA_CHICKEN 0x70038
7496#define _PIPEB_CHICKEN 0x71038
7497#define _PIPEC_CHICKEN 0x72038
7498#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7499#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7500 _PIPEB_CHICKEN)
7501
Zhenyu Wangb9055052009-06-05 15:38:38 +08007502/* PCH */
7503
Lucas De Marchidce88872018-07-27 12:36:47 -07007504#define PCH_DISPLAY_BASE 0xc0000u
7505
Adam Jackson23e81d62012-06-06 15:45:44 -04007506/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007507#define SDE_AUDIO_POWER_D (1 << 27)
7508#define SDE_AUDIO_POWER_C (1 << 26)
7509#define SDE_AUDIO_POWER_B (1 << 25)
7510#define SDE_AUDIO_POWER_SHIFT (25)
7511#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7512#define SDE_GMBUS (1 << 24)
7513#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7514#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7515#define SDE_AUDIO_HDCP_MASK (3 << 22)
7516#define SDE_AUDIO_TRANSB (1 << 21)
7517#define SDE_AUDIO_TRANSA (1 << 20)
7518#define SDE_AUDIO_TRANS_MASK (3 << 20)
7519#define SDE_POISON (1 << 19)
7520/* 18 reserved */
7521#define SDE_FDI_RXB (1 << 17)
7522#define SDE_FDI_RXA (1 << 16)
7523#define SDE_FDI_MASK (3 << 16)
7524#define SDE_AUXD (1 << 15)
7525#define SDE_AUXC (1 << 14)
7526#define SDE_AUXB (1 << 13)
7527#define SDE_AUX_MASK (7 << 13)
7528/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007529#define SDE_CRT_HOTPLUG (1 << 11)
7530#define SDE_PORTD_HOTPLUG (1 << 10)
7531#define SDE_PORTC_HOTPLUG (1 << 9)
7532#define SDE_PORTB_HOTPLUG (1 << 8)
7533#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007534#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7535 SDE_SDVOB_HOTPLUG | \
7536 SDE_PORTB_HOTPLUG | \
7537 SDE_PORTC_HOTPLUG | \
7538 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007539#define SDE_TRANSB_CRC_DONE (1 << 5)
7540#define SDE_TRANSB_CRC_ERR (1 << 4)
7541#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7542#define SDE_TRANSA_CRC_DONE (1 << 2)
7543#define SDE_TRANSA_CRC_ERR (1 << 1)
7544#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7545#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007546
Anusha Srivatsa31604222018-06-26 13:52:23 -07007547/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007548#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7549#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7550#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7551#define SDE_AUDIO_POWER_SHIFT_CPT 29
7552#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7553#define SDE_AUXD_CPT (1 << 27)
7554#define SDE_AUXC_CPT (1 << 26)
7555#define SDE_AUXB_CPT (1 << 25)
7556#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007557#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007558#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007559#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7560#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7561#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007562#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007563#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007564#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007565 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007566 SDE_PORTD_HOTPLUG_CPT | \
7567 SDE_PORTC_HOTPLUG_CPT | \
7568 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007569#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7570 SDE_PORTD_HOTPLUG_CPT | \
7571 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007572 SDE_PORTB_HOTPLUG_CPT | \
7573 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007574#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007575#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007576#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7577#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7578#define SDE_FDI_RXC_CPT (1 << 8)
7579#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7580#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7581#define SDE_FDI_RXB_CPT (1 << 4)
7582#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7583#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7584#define SDE_FDI_RXA_CPT (1 << 0)
7585#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7586 SDE_AUDIO_CP_REQ_B_CPT | \
7587 SDE_AUDIO_CP_REQ_A_CPT)
7588#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7589 SDE_AUDIO_CP_CHG_B_CPT | \
7590 SDE_AUDIO_CP_CHG_A_CPT)
7591#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7592 SDE_FDI_RXB_CPT | \
7593 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007594
Anusha Srivatsa31604222018-06-26 13:52:23 -07007595/* south display engine interrupt: ICP */
7596#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7597#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7598#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7599#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7600#define SDE_GMBUS_ICP (1 << 23)
7601#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7602#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007603#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7604#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007605#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7606 SDE_DDIA_HOTPLUG_ICP)
7607#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7608 SDE_TC3_HOTPLUG_ICP | \
7609 SDE_TC2_HOTPLUG_ICP | \
7610 SDE_TC1_HOTPLUG_ICP)
7611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007612#define SDEISR _MMIO(0xc4000)
7613#define SDEIMR _MMIO(0xc4004)
7614#define SDEIIR _MMIO(0xc4008)
7615#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007617#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007618#define SERR_INT_POISON (1 << 31)
7619#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007620
Zhenyu Wangb9055052009-06-05 15:38:38 +08007621/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007622#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007623#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307624#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007625#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7626#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7627#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7628#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007629#define PORTD_HOTPLUG_ENABLE (1 << 20)
7630#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7631#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7632#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7633#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7634#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7635#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007636#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7637#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7638#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007639#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307640#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007641#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7642#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7643#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7644#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7645#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7646#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007647#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7648#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7649#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007650#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307651#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007652#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7653#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7654#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7655#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7656#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7657#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007658#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7659#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7660#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307661#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7662 BXT_DDIB_HPD_INVERT | \
7663 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007664
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007665#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007666#define PORTE_HOTPLUG_ENABLE (1 << 4)
7667#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007668#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7669#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7670#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7671
Anusha Srivatsa31604222018-06-26 13:52:23 -07007672/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7673 * functionality covered in PCH_PORT_HOTPLUG is split into
7674 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7675 */
7676
7677#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7678#define ICP_DDIB_HPD_ENABLE (1 << 7)
7679#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7680#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7681#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7682#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7683#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7684#define ICP_DDIA_HPD_ENABLE (1 << 3)
7685#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7686#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7687#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7688#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7689#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7690
7691#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7692#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007693/* Icelake DSC Rate Control Range Parameter Registers */
7694#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7695#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7696#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7697#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7698#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7699#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7700#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7701#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7702#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7703#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7704#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7705#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7706#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7707 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7708 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7709#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7710 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7711 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7712#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7713 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7714 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7715#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7716 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7717 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7718#define RC_BPG_OFFSET_SHIFT 10
7719#define RC_MAX_QP_SHIFT 5
7720#define RC_MIN_QP_SHIFT 0
7721
7722#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7723#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7724#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7725#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7726#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7727#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7728#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7729#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7730#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7731#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7732#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7733#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7734#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7735 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7736 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7737#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7738 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7739 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7740#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7741 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7742 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7743#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7744 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7745 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7746
7747#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7748#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7749#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7750#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7751#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7752#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7753#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7754#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7755#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7756#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7757#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7758#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7759#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7760 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7761 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7762#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7763 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7764 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7765#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7766 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7767 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7768#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7769 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7770 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7771
7772#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7773#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7774#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7775#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7776#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7777#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7778#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7779#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7780#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7781#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7782#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7783#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7784#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7785 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7786 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7787#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7788 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7789 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7790#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7791 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7792 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7793#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7794 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7795 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7796
Anusha Srivatsa31604222018-06-26 13:52:23 -07007797#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7798#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7799
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007800#define _PCH_DPLL_A 0xc6014
7801#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007802#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007803
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007804#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007805#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007806#define _PCH_FPA1 0xc6044
7807#define _PCH_FPB0 0xc6048
7808#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007809#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7810#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007811
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007812#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007814#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007815#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007816#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7817#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7818#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7819#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7820#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7821#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7822#define DREF_SSC_SOURCE_MASK (3 << 11)
7823#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7824#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7825#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7826#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7827#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7828#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7829#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7830#define DREF_SSC4_DOWNSPREAD (0 << 6)
7831#define DREF_SSC4_CENTERSPREAD (1 << 6)
7832#define DREF_SSC1_DISABLE (0 << 1)
7833#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007834#define DREF_SSC4_DISABLE (0)
7835#define DREF_SSC4_ENABLE (1)
7836
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007837#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007838#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007839#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007840#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007841#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007842#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007843#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7844#define CNP_RAWCLK_DIV(div) ((div) << 16)
7845#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7846#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007847#define ICP_RAWCLK_DEN(den) ((den) << 26)
7848#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007849
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007850#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007851
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007852#define PCH_SSC4_PARMS _MMIO(0xc6210)
7853#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007855#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007856#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007857#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007858#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007859
Zhenyu Wangb9055052009-06-05 15:38:38 +08007860/* transcoder */
7861
Daniel Vetter275f01b22013-05-03 11:49:47 +02007862#define _PCH_TRANS_HTOTAL_A 0xe0000
7863#define TRANS_HTOTAL_SHIFT 16
7864#define TRANS_HACTIVE_SHIFT 0
7865#define _PCH_TRANS_HBLANK_A 0xe0004
7866#define TRANS_HBLANK_END_SHIFT 16
7867#define TRANS_HBLANK_START_SHIFT 0
7868#define _PCH_TRANS_HSYNC_A 0xe0008
7869#define TRANS_HSYNC_END_SHIFT 16
7870#define TRANS_HSYNC_START_SHIFT 0
7871#define _PCH_TRANS_VTOTAL_A 0xe000c
7872#define TRANS_VTOTAL_SHIFT 16
7873#define TRANS_VACTIVE_SHIFT 0
7874#define _PCH_TRANS_VBLANK_A 0xe0010
7875#define TRANS_VBLANK_END_SHIFT 16
7876#define TRANS_VBLANK_START_SHIFT 0
7877#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07007878#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02007879#define TRANS_VSYNC_START_SHIFT 0
7880#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007881
Daniel Vettere3b95f12013-05-03 11:49:49 +02007882#define _PCH_TRANSA_DATA_M1 0xe0030
7883#define _PCH_TRANSA_DATA_N1 0xe0034
7884#define _PCH_TRANSA_DATA_M2 0xe0038
7885#define _PCH_TRANSA_DATA_N2 0xe003c
7886#define _PCH_TRANSA_LINK_M1 0xe0040
7887#define _PCH_TRANSA_LINK_N1 0xe0044
7888#define _PCH_TRANSA_LINK_M2 0xe0048
7889#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007890
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007891/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007892#define _VIDEO_DIP_CTL_A 0xe0200
7893#define _VIDEO_DIP_DATA_A 0xe0208
7894#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007895#define GCP_COLOR_INDICATION (1 << 2)
7896#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7897#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007898
7899#define _VIDEO_DIP_CTL_B 0xe1200
7900#define _VIDEO_DIP_DATA_B 0xe1208
7901#define _VIDEO_DIP_GCP_B 0xe1210
7902
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7904#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7905#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007906
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007907/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007908#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7909#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7910#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007911
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007912#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7913#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7914#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007915
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007916#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7917#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7918#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007919
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007920#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007921 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007922 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007923#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007924 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007925 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007926#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007927 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007928 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007929
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007930/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007931
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007932#define _HSW_VIDEO_DIP_CTL_A 0x60200
7933#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7934#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7935#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7936#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7937#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7938#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7939#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7940#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7941#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7942#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7943#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007944
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007945#define _HSW_VIDEO_DIP_CTL_B 0x61200
7946#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7947#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7948#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7949#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7950#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7951#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7952#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7953#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7954#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7955#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7956#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007957
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07007958/* Icelake PPS_DATA and _ECC DIP Registers.
7959 * These are available for transcoders B,C and eDP.
7960 * Adding the _A so as to reuse the _MMIO_TRANS2
7961 * definition, with which it offsets to the right location.
7962 */
7963
7964#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
7965#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
7966#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
7967#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
7968
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007969#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7970#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7971#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7972#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7973#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7974#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07007975#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
7976#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007978#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007979#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007980#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007982#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007983
Daniel Vetter275f01b22013-05-03 11:49:47 +02007984#define _PCH_TRANS_HTOTAL_B 0xe1000
7985#define _PCH_TRANS_HBLANK_B 0xe1004
7986#define _PCH_TRANS_HSYNC_B 0xe1008
7987#define _PCH_TRANS_VTOTAL_B 0xe100c
7988#define _PCH_TRANS_VBLANK_B 0xe1010
7989#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007990#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007991
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007992#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7993#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7994#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7995#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7996#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7997#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7998#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007999
Daniel Vettere3b95f12013-05-03 11:49:49 +02008000#define _PCH_TRANSB_DATA_M1 0xe1030
8001#define _PCH_TRANSB_DATA_N1 0xe1034
8002#define _PCH_TRANSB_DATA_M2 0xe1038
8003#define _PCH_TRANSB_DATA_N2 0xe103c
8004#define _PCH_TRANSB_LINK_M1 0xe1040
8005#define _PCH_TRANSB_LINK_N1 0xe1044
8006#define _PCH_TRANSB_LINK_M2 0xe1048
8007#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008009#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8010#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8011#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8012#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8013#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8014#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8015#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8016#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008017
Daniel Vetterab9412b2013-05-03 11:49:46 +02008018#define _PCH_TRANSACONF 0xf0008
8019#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008020#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8021#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008022#define TRANS_DISABLE (0 << 31)
8023#define TRANS_ENABLE (1 << 31)
8024#define TRANS_STATE_MASK (1 << 30)
8025#define TRANS_STATE_DISABLE (0 << 30)
8026#define TRANS_STATE_ENABLE (1 << 30)
8027#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8028#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8029#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8030#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8031#define TRANS_INTERLACE_MASK (7 << 21)
8032#define TRANS_PROGRESSIVE (0 << 21)
8033#define TRANS_INTERLACED (3 << 21)
8034#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8035#define TRANS_8BPC (0 << 5)
8036#define TRANS_10BPC (1 << 5)
8037#define TRANS_6BPC (2 << 5)
8038#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008039
Daniel Vetterce401412012-10-31 22:52:30 +01008040#define _TRANSA_CHICKEN1 0xf0060
8041#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008042#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008043#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8044#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008045#define _TRANSA_CHICKEN2 0xf0064
8046#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008047#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008048#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8049#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8050#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8051#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8052#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008054#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008055#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8056#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008057#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8058#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008059#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008060#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8061#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008062#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008063#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008064#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8065#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8066#define LPT_PWM_GRANULARITY (1 << 5)
8067#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008069#define _FDI_RXA_CHICKEN 0xc200c
8070#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008071#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8072#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008073#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008075#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008076#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8077#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8078#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8079#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8080#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8081#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008082
Zhenyu Wangb9055052009-06-05 15:38:38 +08008083/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008084#define _FDI_TXA_CTL 0x60100
8085#define _FDI_TXB_CTL 0x61100
8086#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008087#define FDI_TX_DISABLE (0 << 31)
8088#define FDI_TX_ENABLE (1 << 31)
8089#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8090#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8091#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8092#define FDI_LINK_TRAIN_NONE (3 << 28)
8093#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8094#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8095#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8096#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8097#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8098#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8099#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8100#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008101/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8102 SNB has different settings. */
8103/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008104#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8105#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8106#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8107#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008108/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008109#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8110#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8111#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8112#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8113#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008114#define FDI_DP_PORT_WIDTH_SHIFT 19
8115#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8116#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008117#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008118/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008119#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008120
8121/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008122#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8123#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8124#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8125#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008126
Zhenyu Wangb9055052009-06-05 15:38:38 +08008127/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008128#define FDI_COMPOSITE_SYNC (1 << 11)
8129#define FDI_LINK_TRAIN_AUTO (1 << 10)
8130#define FDI_SCRAMBLING_ENABLE (0 << 7)
8131#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008132
8133/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008134#define _FDI_RXA_CTL 0xf000c
8135#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008136#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008137#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008138/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008139#define FDI_FS_ERRC_ENABLE (1 << 27)
8140#define FDI_FE_ERRC_ENABLE (1 << 26)
8141#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8142#define FDI_8BPC (0 << 16)
8143#define FDI_10BPC (1 << 16)
8144#define FDI_6BPC (2 << 16)
8145#define FDI_12BPC (3 << 16)
8146#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8147#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8148#define FDI_RX_PLL_ENABLE (1 << 13)
8149#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8150#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8151#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8152#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8153#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8154#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008155/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008156#define FDI_AUTO_TRAINING (1 << 10)
8157#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8158#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8159#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8160#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8161#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008162
Paulo Zanoni04945642012-11-01 21:00:59 -02008163#define _FDI_RXA_MISC 0xf0010
8164#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008165#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8166#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8167#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8168#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8169#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8170#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8171#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008172#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008173
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008174#define _FDI_RXA_TUSIZE1 0xf0030
8175#define _FDI_RXA_TUSIZE2 0xf0038
8176#define _FDI_RXB_TUSIZE1 0xf1030
8177#define _FDI_RXB_TUSIZE2 0xf1038
8178#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8179#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008180
8181/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008182#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8183#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8184#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8185#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8186#define FDI_RX_FS_CODE_ERR (1 << 6)
8187#define FDI_RX_FE_CODE_ERR (1 << 5)
8188#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8189#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8190#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8191#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8192#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008193
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008194#define _FDI_RXA_IIR 0xf0014
8195#define _FDI_RXA_IMR 0xf0018
8196#define _FDI_RXB_IIR 0xf1014
8197#define _FDI_RXB_IMR 0xf1018
8198#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8199#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008200
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008201#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8202#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008204#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008205#define LVDS_DETECTED (1 << 1)
8206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008207#define _PCH_DP_B 0xe4100
8208#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008209#define _PCH_DPB_AUX_CH_CTL 0xe4110
8210#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8211#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8212#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8213#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8214#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008215
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008216#define _PCH_DP_C 0xe4200
8217#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008218#define _PCH_DPC_AUX_CH_CTL 0xe4210
8219#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8220#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8221#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8222#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8223#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008224
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008225#define _PCH_DP_D 0xe4300
8226#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008227#define _PCH_DPD_AUX_CH_CTL 0xe4310
8228#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8229#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8230#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8231#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8232#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8233
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008234#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8235#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008236
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008237/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008238#define _TRANS_DP_CTL_A 0xe0300
8239#define _TRANS_DP_CTL_B 0xe1300
8240#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008241#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008242#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008243#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8244#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8245#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008246#define TRANS_DP_AUDIO_ONLY (1 << 26)
8247#define TRANS_DP_ENH_FRAMING (1 << 18)
8248#define TRANS_DP_8BPC (0 << 9)
8249#define TRANS_DP_10BPC (1 << 9)
8250#define TRANS_DP_6BPC (2 << 9)
8251#define TRANS_DP_12BPC (3 << 9)
8252#define TRANS_DP_BPC_MASK (3 << 9)
8253#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008254#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008255#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008256#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008257#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008258
8259/* SNB eDP training params */
8260/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008261#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8262#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8263#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8264#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008265/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008266#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8267#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8268#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8269#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8270#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8271#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008272
Keith Packard1a2eb462011-11-16 16:26:07 -08008273/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008274#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8275#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8276#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8277#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8278#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8279#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8280#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008281
8282/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008283#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8284#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8285#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8286#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8287#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008288
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008289#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008290
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008291#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008292
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308293#define RC6_LOCATION _MMIO(0xD40)
8294#define RC6_CTX_IN_DRAM (1 << 0)
8295#define RC6_CTX_BASE _MMIO(0xD48)
8296#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8297#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8298#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8299#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8300#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8301#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8302#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008303#define FORCEWAKE _MMIO(0xA18C)
8304#define FORCEWAKE_VLV _MMIO(0x1300b0)
8305#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8306#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8307#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8308#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8309#define FORCEWAKE_ACK _MMIO(0x130090)
8310#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008311#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8312#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8313#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8314
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008315#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008316#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8317#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8318#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8319#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008320#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8321#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008322#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8323#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008324#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8325#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8326#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008327#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8328#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008329#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8330#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008331#define FORCEWAKE_KERNEL BIT(0)
8332#define FORCEWAKE_USER BIT(1)
8333#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008334#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8335#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008336#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008337#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308338#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8339#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8340#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008342#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008343#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8344#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008345#define GT_FIFO_SBDROPERR (1 << 6)
8346#define GT_FIFO_BLOBDROPERR (1 << 5)
8347#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8348#define GT_FIFO_DROPERR (1 << 3)
8349#define GT_FIFO_OVFERR (1 << 2)
8350#define GT_FIFO_IAWRERR (1 << 1)
8351#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008353#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008354#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008355#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308356#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8357#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008359#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008360#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008361#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008362#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008363#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8364#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8365#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008367#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008368# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008369# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008370# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008371# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008372
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008373#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008374# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008375# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008376# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008377# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008378# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008379# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008381#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008382# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008383
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008384#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008385#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8386#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008387
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008388#define GEN6_RCGCTL1 _MMIO(0x9410)
8389#define GEN6_RCGCTL2 _MMIO(0x9414)
8390#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008391
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008392#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008393#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8394#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8395#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008397#define GEN6_GFXPAUSE _MMIO(0xA000)
8398#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008399#define GEN6_TURBO_DISABLE (1 << 31)
8400#define GEN6_FREQUENCY(x) ((x) << 25)
8401#define HSW_FREQUENCY(x) ((x) << 24)
8402#define GEN9_FREQUENCY(x) ((x) << 23)
8403#define GEN6_OFFSET(x) ((x) << 19)
8404#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008405#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8406#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008407#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8408#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8409#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8410#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8411#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8412#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8413#define GEN7_RC_CTL_TO_MODE (1 << 28)
8414#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8415#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008416#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8417#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8418#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008419#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008420#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308421#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008422#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008423#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308424#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008425#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008426#define GEN6_RP_MEDIA_TURBO (1 << 11)
8427#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8428#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8429#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8430#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8431#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8432#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8433#define GEN6_RP_ENABLE (1 << 7)
8434#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8435#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8436#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8437#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8438#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008439#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8440#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8441#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008442#define GEN6_RP_EI_MASK 0xffffff
8443#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008444#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008445#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008446#define GEN6_RP_PREV_UP _MMIO(0xA058)
8447#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008448#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008449#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8450#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8451#define GEN6_RP_UP_EI _MMIO(0xA068)
8452#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8453#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8454#define GEN6_RPDEUHWTC _MMIO(0xA080)
8455#define GEN6_RPDEUC _MMIO(0xA084)
8456#define GEN6_RPDEUCSW _MMIO(0xA088)
8457#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008458#define RC_SW_TARGET_STATE_SHIFT 16
8459#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008460#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8461#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8462#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008463#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008464#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8465#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8466#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8467#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8468#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8469#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8470#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8471#define VLV_RCEDATA _MMIO(0xA0BC)
8472#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8473#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008474#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8475#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008476#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008477#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8478#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8479#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8480#define GEN9_PG_ENABLE _MMIO(0xA210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008481#define GEN9_RENDER_PG_ENABLE (1 << 0)
8482#define GEN9_MEDIA_PG_ENABLE (1 << 1)
Imre Deakfc619842016-06-29 19:13:55 +03008483#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8484#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8485#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008487#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308488#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8489#define PIXEL_OVERLAP_CNT_SHIFT 30
8490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008491#define GEN6_PMISR _MMIO(0x44020)
8492#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8493#define GEN6_PMIIR _MMIO(0x44028)
8494#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008495#define GEN6_PM_MBOX_EVENT (1 << 25)
8496#define GEN6_PM_THERMAL_EVENT (1 << 24)
8497#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8498#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8499#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8500#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8501#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008502#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8503 GEN6_PM_RP_UP_THRESHOLD | \
8504 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8505 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008506 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008508#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008509#define GEN7_GT_SCRATCH_REG_NUM 8
8510
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008511#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008512#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8513#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308514
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008515#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8516#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008517#define VLV_COUNT_RANGE_HIGH (1 << 15)
8518#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8519#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8520#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8521#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008522#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8523#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8524#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008526#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8527#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8528#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8529#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008530
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008531#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008532#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008533#define GEN6_PCODE_ERROR_MASK 0xFF
8534#define GEN6_PCODE_SUCCESS 0x0
8535#define GEN6_PCODE_ILLEGAL_CMD 0x1
8536#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8537#define GEN6_PCODE_TIMEOUT 0x3
8538#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8539#define GEN7_PCODE_TIMEOUT 0x2
8540#define GEN7_PCODE_ILLEGAL_DATA 0x3
8541#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008542#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8543#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008544#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8545#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008546#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008547#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8548#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8549#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8550#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8551#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008552#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008553#define SKL_PCODE_CDCLK_CONTROL 0x7
8554#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8555#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008556#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8557#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8558#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008559#define GEN6_PCODE_READ_D_COMP 0x10
8560#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308561#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008562#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008563 /* See also IPS_CTL */
8564#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008565#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008566#define GEN9_PCODE_SAGV_CONTROL 0x21
8567#define GEN9_SAGV_DISABLE 0x0
8568#define GEN9_SAGV_IS_DISABLED 0x1
8569#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008570#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008571#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008572#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008573#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008575#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008576#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008577#define GEN6_RCn_MASK 7
8578#define GEN6_RC0 0
8579#define GEN6_RC3 2
8580#define GEN6_RC6 3
8581#define GEN6_RC7 4
8582
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008583#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008584#define GEN8_LSLICESTAT_MASK 0x7
8585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008586#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8587#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008588#define CHV_SS_PG_ENABLE (1 << 1)
8589#define CHV_EU08_PG_ENABLE (1 << 9)
8590#define CHV_EU19_PG_ENABLE (1 << 17)
8591#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008592
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008593#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8594#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008595#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008596
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008597#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008598#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8599 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008600#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008601#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008602#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008603
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008604#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008605#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8606 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008607#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008608#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8609 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008610#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8611#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8612#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8613#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8614#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8615#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8616#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8617#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008619#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008620#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8621#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8622#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8623#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008624
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008625#define GEN8_GARBCNTL _MMIO(0xB004)
8626#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8627#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008628#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8629#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8630
8631#define GEN11_GLBLINVL _MMIO(0xB404)
8632#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8633#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008634
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008635#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8636#define DFR_DISABLE (1 << 9)
8637
Oscar Mateof4a35712018-05-08 14:29:27 -07008638#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8639#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8640#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8641#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8642
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008643#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8644#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8645#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8646
Oscar Mateo908ae052018-05-08 14:29:30 -07008647#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8648#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8649
Ben Widawskye3689192012-05-25 16:56:22 -07008650/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008651#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008652#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8653#define GEN7_PARITY_ERROR_VALID (1 << 13)
8654#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8655#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008656#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008657 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008658#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008659 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008660#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008661 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008662#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008664#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008665#define GEN7_L3LOG_SIZE 0x80
8666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008667#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8668#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008669#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8670#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8671#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8672#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008673
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008674#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008675#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8676#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008677
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008678#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008679#define FLOW_CONTROL_ENABLE (1 << 15)
8680#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8681#define STALL_DOP_GATING_DISABLE (1 << 5)
8682#define THROTTLE_12_5 (7 << 2)
8683#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008684
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008685#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8686#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008687#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8688#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8689#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008691#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008692#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8693
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008694#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008695#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008696
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008697#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008698#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8699#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8700#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8701#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8702#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008704#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008705#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8706#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8707#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008708
Jani Nikulac46f1112014-10-27 16:26:52 +02008709/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008710#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008711#define INTEL_AUDIO_DEVCL 0x808629FB
8712#define INTEL_AUDIO_DEVBLC 0x80862801
8713#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008715#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008716#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8717#define G4X_ELDV_DEVCTG (1 << 14)
8718#define G4X_ELD_ADDR_MASK (0xf << 5)
8719#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008720#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008721
Jani Nikulac46f1112014-10-27 16:26:52 +02008722#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8723#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008724#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8725 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008726#define _IBX_AUD_CNTL_ST_A 0xE20B4
8727#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008728#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8729 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008730#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8731#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8732#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008733#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008734#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8735#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008736
Jani Nikulac46f1112014-10-27 16:26:52 +02008737#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8738#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008739#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008740#define _CPT_AUD_CNTL_ST_A 0xE50B4
8741#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008742#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8743#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008744
Jani Nikulac46f1112014-10-27 16:26:52 +02008745#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8746#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008747#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008748#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8749#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008750#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8751#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008752
Eric Anholtae662d32012-01-03 09:23:29 -08008753/* These are the 4 32-bit write offset registers for each stream
8754 * output buffer. It determines the offset from the
8755 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8756 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008757#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008758
Jani Nikulac46f1112014-10-27 16:26:52 +02008759#define _IBX_AUD_CONFIG_A 0xe2000
8760#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008761#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008762#define _CPT_AUD_CONFIG_A 0xe5000
8763#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008764#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008765#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8766#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008767#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008768
Wu Fengguangb6daa022012-01-06 14:41:31 -06008769#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8770#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8771#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008772#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008773#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008774#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008775#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8776#define AUD_CONFIG_N(n) \
8777 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8778 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008779#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008780#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8781#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8782#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8783#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8784#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8785#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8786#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8787#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8788#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8789#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8790#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008791#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8792
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008793/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008794#define _HSW_AUD_CONFIG_A 0x65000
8795#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008796#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008797
Jani Nikulac46f1112014-10-27 16:26:52 +02008798#define _HSW_AUD_MISC_CTRL_A 0x65010
8799#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008800#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008801
Libin Yang6014ac12016-10-25 17:54:18 +03008802#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8803#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8804#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8805#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8806#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8807#define AUD_CONFIG_M_MASK 0xfffff
8808
Jani Nikulac46f1112014-10-27 16:26:52 +02008809#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8810#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008811#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008812
8813/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008814#define _HSW_AUD_DIG_CNVT_1 0x65080
8815#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008816#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008817#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008818
Jani Nikulac46f1112014-10-27 16:26:52 +02008819#define _HSW_AUD_EDID_DATA_A 0x65050
8820#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008821#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008822
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008823#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8824#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008825#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8826#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8827#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8828#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008829
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008830#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008831#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8832
Imre Deak9c3a16c2017-08-14 18:15:30 +03008833/*
Imre Deak75e39682018-08-06 12:58:39 +03008834 * HSW - ICL power wells
8835 *
8836 * Platforms have up to 3 power well control register sets, each set
8837 * controlling up to 16 power wells via a request/status HW flag tuple:
8838 * - main (HSW_PWR_WELL_CTL[1-4])
8839 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8840 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8841 * Each control register set consists of up to 4 registers used by different
8842 * sources that can request a power well to be enabled:
8843 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8844 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8845 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8846 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03008847 */
Imre Deak75e39682018-08-06 12:58:39 +03008848#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8849#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8850#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8851#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8852#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8853#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008854
Imre Deak75e39682018-08-06 12:58:39 +03008855/* HSW/BDW power well */
8856#define HSW_PW_CTL_IDX_GLOBAL 15
8857
8858/* SKL/BXT/GLK/CNL power wells */
8859#define SKL_PW_CTL_IDX_PW_2 15
8860#define SKL_PW_CTL_IDX_PW_1 14
8861#define CNL_PW_CTL_IDX_AUX_F 12
8862#define CNL_PW_CTL_IDX_AUX_D 11
8863#define GLK_PW_CTL_IDX_AUX_C 10
8864#define GLK_PW_CTL_IDX_AUX_B 9
8865#define GLK_PW_CTL_IDX_AUX_A 8
8866#define CNL_PW_CTL_IDX_DDI_F 6
8867#define SKL_PW_CTL_IDX_DDI_D 4
8868#define SKL_PW_CTL_IDX_DDI_C 3
8869#define SKL_PW_CTL_IDX_DDI_B 2
8870#define SKL_PW_CTL_IDX_DDI_A_E 1
8871#define GLK_PW_CTL_IDX_DDI_A 1
8872#define SKL_PW_CTL_IDX_MISC_IO 0
8873
8874/* ICL - power wells */
8875#define ICL_PW_CTL_IDX_PW_4 3
8876#define ICL_PW_CTL_IDX_PW_3 2
8877#define ICL_PW_CTL_IDX_PW_2 1
8878#define ICL_PW_CTL_IDX_PW_1 0
8879
8880#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
8881#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
8882#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
8883#define ICL_PW_CTL_IDX_AUX_TBT4 11
8884#define ICL_PW_CTL_IDX_AUX_TBT3 10
8885#define ICL_PW_CTL_IDX_AUX_TBT2 9
8886#define ICL_PW_CTL_IDX_AUX_TBT1 8
8887#define ICL_PW_CTL_IDX_AUX_F 5
8888#define ICL_PW_CTL_IDX_AUX_E 4
8889#define ICL_PW_CTL_IDX_AUX_D 3
8890#define ICL_PW_CTL_IDX_AUX_C 2
8891#define ICL_PW_CTL_IDX_AUX_B 1
8892#define ICL_PW_CTL_IDX_AUX_A 0
8893
8894#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
8895#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
8896#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
8897#define ICL_PW_CTL_IDX_DDI_F 5
8898#define ICL_PW_CTL_IDX_DDI_E 4
8899#define ICL_PW_CTL_IDX_DDI_D 3
8900#define ICL_PW_CTL_IDX_DDI_C 2
8901#define ICL_PW_CTL_IDX_DDI_B 1
8902#define ICL_PW_CTL_IDX_DDI_A 0
8903
8904/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008905#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008906#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8907#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8908#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008909#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008910
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008911/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008912enum skl_power_gate {
8913 SKL_PG0,
8914 SKL_PG1,
8915 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03008916 ICL_PG3,
8917 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03008918};
8919
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008920#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008921#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03008922/*
8923 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8924 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
8925 */
8926#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
8927 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
8928/*
8929 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8930 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
8931 */
8932#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
8933 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03008934#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008935
Imre Deak75e39682018-08-06 12:58:39 +03008936#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008937#define _CNL_AUX_ANAOVRD1_B 0x162250
8938#define _CNL_AUX_ANAOVRD1_C 0x162210
8939#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008940#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03008941#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008942 _CNL_AUX_ANAOVRD1_B, \
8943 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008944 _CNL_AUX_ANAOVRD1_D, \
8945 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008946#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8947#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008948
Lucas De Marchiffd7e322018-10-12 14:57:58 -07008949#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
8950#define _ICL_AUX_ANAOVRD1_A 0x162398
8951#define _ICL_AUX_ANAOVRD1_B 0x6C398
8952#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
8953 _ICL_AUX_ANAOVRD1_A, \
8954 _ICL_AUX_ANAOVRD1_B))
8955#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
8956#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
8957
Sean Paulee5e5e72018-01-08 14:55:39 -05008958/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308959#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05008960#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8961#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05308962#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308963#define HDCP_KEY_STATUS _MMIO(0x66c04)
8964#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05008965#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308966#define HDCP_FUSE_DONE BIT(5)
8967#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05008968#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308969#define HDCP_AKSV_LO _MMIO(0x66c10)
8970#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05008971
8972/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308973#define HDCP_REP_CTL _MMIO(0x66d00)
8974#define HDCP_DDIB_REP_PRESENT BIT(30)
8975#define HDCP_DDIA_REP_PRESENT BIT(29)
8976#define HDCP_DDIC_REP_PRESENT BIT(28)
8977#define HDCP_DDID_REP_PRESENT BIT(27)
8978#define HDCP_DDIF_REP_PRESENT BIT(26)
8979#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05008980#define HDCP_DDIB_SHA1_M0 (1 << 20)
8981#define HDCP_DDIA_SHA1_M0 (2 << 20)
8982#define HDCP_DDIC_SHA1_M0 (3 << 20)
8983#define HDCP_DDID_SHA1_M0 (4 << 20)
8984#define HDCP_DDIF_SHA1_M0 (5 << 20)
8985#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308986#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05008987#define HDCP_SHA1_READY BIT(17)
8988#define HDCP_SHA1_COMPLETE BIT(18)
8989#define HDCP_SHA1_V_MATCH BIT(19)
8990#define HDCP_SHA1_TEXT_32 (1 << 1)
8991#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8992#define HDCP_SHA1_TEXT_24 (4 << 1)
8993#define HDCP_SHA1_TEXT_16 (5 << 1)
8994#define HDCP_SHA1_TEXT_8 (6 << 1)
8995#define HDCP_SHA1_TEXT_0 (7 << 1)
8996#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8997#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8998#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8999#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9000#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009001#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309002#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009003
9004/* HDCP Auth Registers */
9005#define _PORTA_HDCP_AUTHENC 0x66800
9006#define _PORTB_HDCP_AUTHENC 0x66500
9007#define _PORTC_HDCP_AUTHENC 0x66600
9008#define _PORTD_HDCP_AUTHENC 0x66700
9009#define _PORTE_HDCP_AUTHENC 0x66A00
9010#define _PORTF_HDCP_AUTHENC 0x66900
9011#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9012 _PORTA_HDCP_AUTHENC, \
9013 _PORTB_HDCP_AUTHENC, \
9014 _PORTC_HDCP_AUTHENC, \
9015 _PORTD_HDCP_AUTHENC, \
9016 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009017 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309018#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9019#define HDCP_CONF_CAPTURE_AN BIT(0)
9020#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9021#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9022#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9023#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9024#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9025#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9026#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9027#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009028#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9029#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9030#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9031#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9032#define HDCP_STATUS_AUTH BIT(21)
9033#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309034#define HDCP_STATUS_RI_MATCH BIT(19)
9035#define HDCP_STATUS_R0_READY BIT(18)
9036#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009037#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009038#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009039
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309040/* HDCP2.2 Registers */
9041#define _PORTA_HDCP2_BASE 0x66800
9042#define _PORTB_HDCP2_BASE 0x66500
9043#define _PORTC_HDCP2_BASE 0x66600
9044#define _PORTD_HDCP2_BASE 0x66700
9045#define _PORTE_HDCP2_BASE 0x66A00
9046#define _PORTF_HDCP2_BASE 0x66900
9047#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9048 _PORTA_HDCP2_BASE, \
9049 _PORTB_HDCP2_BASE, \
9050 _PORTC_HDCP2_BASE, \
9051 _PORTD_HDCP2_BASE, \
9052 _PORTE_HDCP2_BASE, \
9053 _PORTF_HDCP2_BASE) + (x))
9054
9055#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9056#define AUTH_LINK_AUTHENTICATED BIT(31)
9057#define AUTH_LINK_TYPE BIT(30)
9058#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9059#define AUTH_CLR_KEYS BIT(18)
9060
9061#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9062#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9063
9064#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9065#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9066#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9067#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9068#define LINK_TYPE_STATUS BIT(22)
9069#define LINK_AUTH_STATUS BIT(21)
9070#define LINK_ENCRYPTION_STATUS BIT(20)
9071
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009072/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009073#define _TRANS_DDI_FUNC_CTL_A 0x60400
9074#define _TRANS_DDI_FUNC_CTL_B 0x61400
9075#define _TRANS_DDI_FUNC_CTL_C 0x62400
9076#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009077#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9078#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009079#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009080
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009081#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009082/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009083#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009084#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009085#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9086#define TRANS_DDI_PORT_NONE (0 << 28)
9087#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9088#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9089#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9090#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9091#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9092#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9093#define TRANS_DDI_BPC_MASK (7 << 20)
9094#define TRANS_DDI_BPC_8 (0 << 20)
9095#define TRANS_DDI_BPC_10 (1 << 20)
9096#define TRANS_DDI_BPC_6 (2 << 20)
9097#define TRANS_DDI_BPC_12 (3 << 20)
9098#define TRANS_DDI_PVSYNC (1 << 17)
9099#define TRANS_DDI_PHSYNC (1 << 16)
9100#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9101#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9102#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9103#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9104#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9105#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9106#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9107#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9108#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9109#define TRANS_DDI_BFI_ENABLE (1 << 4)
9110#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9111#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309112#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9113 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9114 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009115
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009116#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9117#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9118#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9119#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9120#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9121#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9122#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9123 _TRANS_DDI_FUNC_CTL2_A)
9124#define PORT_SYNC_MODE_ENABLE (1 << 4)
9125#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9126#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9127#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9128
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009129/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009130#define _DP_TP_CTL_A 0x64040
9131#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009132#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009133#define DP_TP_CTL_ENABLE (1 << 31)
9134#define DP_TP_CTL_MODE_SST (0 << 27)
9135#define DP_TP_CTL_MODE_MST (1 << 27)
9136#define DP_TP_CTL_FORCE_ACT (1 << 25)
9137#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9138#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9139#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9140#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9141#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9142#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9143#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9144#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9145#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9146#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009147
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009148/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009149#define _DP_TP_STATUS_A 0x64044
9150#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009151#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009152#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9153#define DP_TP_STATUS_ACT_SENT (1 << 24)
9154#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9155#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009156#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9157#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9158#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009159
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009160/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009161#define _DDI_BUF_CTL_A 0x64000
9162#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009163#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009164#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309165#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009166#define DDI_BUF_EMP_MASK (0xf << 24)
9167#define DDI_BUF_PORT_REVERSAL (1 << 16)
9168#define DDI_BUF_IS_IDLE (1 << 7)
9169#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009170#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009171#define DDI_PORT_WIDTH_MASK (7 << 1)
9172#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009173#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009174
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009175/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009176#define _DDI_BUF_TRANS_A 0x64E00
9177#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009178#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009179#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009180#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009181
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009182/* Sideband Interface (SBI) is programmed indirectly, via
9183 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9184 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009185#define SBI_ADDR _MMIO(0xC6000)
9186#define SBI_DATA _MMIO(0xC6004)
9187#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009188#define SBI_CTL_DEST_ICLK (0x0 << 16)
9189#define SBI_CTL_DEST_MPHY (0x1 << 16)
9190#define SBI_CTL_OP_IORD (0x2 << 8)
9191#define SBI_CTL_OP_IOWR (0x3 << 8)
9192#define SBI_CTL_OP_CRRD (0x6 << 8)
9193#define SBI_CTL_OP_CRWR (0x7 << 8)
9194#define SBI_RESPONSE_FAIL (0x1 << 1)
9195#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9196#define SBI_BUSY (0x1 << 0)
9197#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009198
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009199/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009200#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009201#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009202#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009203#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9204#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009205#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009206#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9207#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9208#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9209#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009210#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009211#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009212#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009213#define SBI_SSCCTL_PATHALT (1 << 3)
9214#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009215#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009216#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009217#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9218#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009219#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009220#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009221#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009222
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009223/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009224#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009225#define PIXCLK_GATE_UNGATE (1 << 0)
9226#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009227
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009228/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009229#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009230#define SPLL_PLL_ENABLE (1 << 31)
9231#define SPLL_PLL_SSC (1 << 28)
9232#define SPLL_PLL_NON_SSC (2 << 28)
9233#define SPLL_PLL_LCPLL (3 << 28)
9234#define SPLL_PLL_REF_MASK (3 << 28)
9235#define SPLL_PLL_FREQ_810MHz (0 << 26)
9236#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9237#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9238#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009239
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009240/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009241#define _WRPLL_CTL1 0x46040
9242#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009243#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009244#define WRPLL_PLL_ENABLE (1 << 31)
9245#define WRPLL_PLL_SSC (1 << 28)
9246#define WRPLL_PLL_NON_SSC (2 << 28)
9247#define WRPLL_PLL_LCPLL (3 << 28)
9248#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009249/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009250#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009251#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009252#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9253#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009254#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009255#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009256#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009257#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009258
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009259/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009260#define _PORT_CLK_SEL_A 0x46100
9261#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009262#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009263#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9264#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9265#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9266#define PORT_CLK_SEL_SPLL (3 << 29)
9267#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9268#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9269#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9270#define PORT_CLK_SEL_NONE (7 << 29)
9271#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009272
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009273/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9274#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9275#define DDI_CLK_SEL_NONE (0x0 << 28)
9276#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009277#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9278#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9279#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9280#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009281#define DDI_CLK_SEL_MASK (0xF << 28)
9282
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009283/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009284#define _TRANS_CLK_SEL_A 0x46140
9285#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009286#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009287/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009288#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9289#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009290
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009291#define CDCLK_FREQ _MMIO(0x46200)
9292
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009293#define _TRANSA_MSA_MISC 0x60410
9294#define _TRANSB_MSA_MISC 0x61410
9295#define _TRANSC_MSA_MISC 0x62410
9296#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009297#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009298
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009299#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309300#define TRANS_MSA_SAMPLING_444 (2 << 1)
9301#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009302#define TRANS_MSA_6_BPC (0 << 5)
9303#define TRANS_MSA_8_BPC (1 << 5)
9304#define TRANS_MSA_10_BPC (2 << 5)
9305#define TRANS_MSA_12_BPC (3 << 5)
9306#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009307#define TRANS_MSA_CEA_RANGE (1 << 3)
Paulo Zanonidae84792012-10-15 15:51:30 -03009308
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009309/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009310#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009311#define LCPLL_PLL_DISABLE (1 << 31)
9312#define LCPLL_PLL_LOCK (1 << 30)
9313#define LCPLL_CLK_FREQ_MASK (3 << 26)
9314#define LCPLL_CLK_FREQ_450 (0 << 26)
9315#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9316#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9317#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9318#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9319#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9320#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9321#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9322#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9323#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009324
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009325/*
9326 * SKL Clocks
9327 */
9328
9329/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009330#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009331#define CDCLK_FREQ_SEL_MASK (3 << 26)
9332#define CDCLK_FREQ_450_432 (0 << 26)
9333#define CDCLK_FREQ_540 (1 << 26)
9334#define CDCLK_FREQ_337_308 (2 << 26)
9335#define CDCLK_FREQ_675_617 (3 << 26)
9336#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9337#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9338#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9339#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9340#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9341#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9342#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009343#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009344#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9345#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009346#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309347
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009348/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009349#define LCPLL1_CTL _MMIO(0x46010)
9350#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009351#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009352
9353/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009354#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009355#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9356#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9357#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9358#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9359#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9360#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009361#define DPLL_CTRL1_LINK_RATE_2700 0
9362#define DPLL_CTRL1_LINK_RATE_1350 1
9363#define DPLL_CTRL1_LINK_RATE_810 2
9364#define DPLL_CTRL1_LINK_RATE_1620 3
9365#define DPLL_CTRL1_LINK_RATE_1080 4
9366#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009367
9368/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009369#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009370#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9371#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9372#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9373#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9374#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009375
9376/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009377#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009378#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009379
9380/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009381#define _DPLL1_CFGCR1 0x6C040
9382#define _DPLL2_CFGCR1 0x6C048
9383#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009384#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9385#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9386#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009387#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9388
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009389#define _DPLL1_CFGCR2 0x6C044
9390#define _DPLL2_CFGCR2 0x6C04C
9391#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009392#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9393#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9394#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9395#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9396#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9397#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9398#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9399#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9400#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9401#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9402#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9403#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9404#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9405#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9406#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009407#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9408
Lyudeda3b8912016-02-04 10:43:21 -05009409#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009410#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009411
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009412/*
9413 * CNL Clocks
9414 */
9415#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009416#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009417#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009418 (port) + 10))
Mahesh Kumarbb1c7ed2018-10-15 19:37:52 -07009419#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9420#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9421 21 : (tc_port) + 12))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009422#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009423 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009424#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9425#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009426
Rodrigo Vivia927c922017-06-09 15:26:04 -07009427/* CNL PLL */
9428#define DPLL0_ENABLE 0x46010
9429#define DPLL1_ENABLE 0x46014
9430#define PLL_ENABLE (1 << 31)
9431#define PLL_LOCK (1 << 30)
9432#define PLL_POWER_ENABLE (1 << 27)
9433#define PLL_POWER_STATE (1 << 26)
9434#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9435
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009436#define TBT_PLL_ENABLE _MMIO(0x46020)
9437
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009438#define _MG_PLL1_ENABLE 0x46030
9439#define _MG_PLL2_ENABLE 0x46034
9440#define _MG_PLL3_ENABLE 0x46038
9441#define _MG_PLL4_ENABLE 0x4603C
9442/* Bits are the same as DPLL0_ENABLE */
9443#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9444 _MG_PLL2_ENABLE)
9445
9446#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9447#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9448#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9449#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9450#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009451#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009452#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9453 _MG_REFCLKIN_CTL_PORT1, \
9454 _MG_REFCLKIN_CTL_PORT2)
9455
9456#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9457#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9458#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9459#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9460#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009461#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009462#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009463#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009464#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9465 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9466 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9467
9468#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9469#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9470#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9471#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9472#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009473#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009474#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009475#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009476#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009477#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9478#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9479#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9480#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009481#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009482#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009483#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009484#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9485 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9486 _MG_CLKTOP2_HSCLKCTL_PORT2)
9487
9488#define _MG_PLL_DIV0_PORT1 0x168A00
9489#define _MG_PLL_DIV0_PORT2 0x169A00
9490#define _MG_PLL_DIV0_PORT3 0x16AA00
9491#define _MG_PLL_DIV0_PORT4 0x16BA00
9492#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009493#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9494#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009495#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009496#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009497#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9498#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9499 _MG_PLL_DIV0_PORT2)
9500
9501#define _MG_PLL_DIV1_PORT1 0x168A04
9502#define _MG_PLL_DIV1_PORT2 0x169A04
9503#define _MG_PLL_DIV1_PORT3 0x16AA04
9504#define _MG_PLL_DIV1_PORT4 0x16BA04
9505#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9506#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9507#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9508#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9509#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9510#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009511#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009512#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9513#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9514 _MG_PLL_DIV1_PORT2)
9515
9516#define _MG_PLL_LF_PORT1 0x168A08
9517#define _MG_PLL_LF_PORT2 0x169A08
9518#define _MG_PLL_LF_PORT3 0x16AA08
9519#define _MG_PLL_LF_PORT4 0x16BA08
9520#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9521#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9522#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9523#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9524#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9525#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9526#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9527 _MG_PLL_LF_PORT2)
9528
9529#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9530#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9531#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9532#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9533#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9534#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9535#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9536#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9537#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9538#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9539#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9540 _MG_PLL_FRAC_LOCK_PORT1, \
9541 _MG_PLL_FRAC_LOCK_PORT2)
9542
9543#define _MG_PLL_SSC_PORT1 0x168A10
9544#define _MG_PLL_SSC_PORT2 0x169A10
9545#define _MG_PLL_SSC_PORT3 0x16AA10
9546#define _MG_PLL_SSC_PORT4 0x16BA10
9547#define MG_PLL_SSC_EN (1 << 28)
9548#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9549#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9550#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9551#define MG_PLL_SSC_FLLEN (1 << 9)
9552#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9553#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9554 _MG_PLL_SSC_PORT2)
9555
9556#define _MG_PLL_BIAS_PORT1 0x168A14
9557#define _MG_PLL_BIAS_PORT2 0x169A14
9558#define _MG_PLL_BIAS_PORT3 0x16AA14
9559#define _MG_PLL_BIAS_PORT4 0x16BA14
9560#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009561#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009562#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009563#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009564#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009565#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009566#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9567#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009568#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009569#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009570#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009571#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009572#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009573#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9574 _MG_PLL_BIAS_PORT2)
9575
9576#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9577#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9578#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9579#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9580#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9581#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9582#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9583#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9584#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9585#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9586 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9587 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9588
Rodrigo Vivia927c922017-06-09 15:26:04 -07009589#define _CNL_DPLL0_CFGCR0 0x6C000
9590#define _CNL_DPLL1_CFGCR0 0x6C080
9591#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9592#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009593#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009594#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9595#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9596#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9597#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9598#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9599#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9600#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9601#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9602#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9603#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009604#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009605#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9606#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9607#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9608
9609#define _CNL_DPLL0_CFGCR1 0x6C004
9610#define _CNL_DPLL1_CFGCR1 0x6C084
9611#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009612#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009613#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009614#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009615#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9616#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009617#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009618#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9619#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9620#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9621#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9622#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009623#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009624#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9625#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9626#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9627#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9628#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9629#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009630#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009631#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9632
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009633#define _ICL_DPLL0_CFGCR0 0x164000
9634#define _ICL_DPLL1_CFGCR0 0x164080
9635#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9636 _ICL_DPLL1_CFGCR0)
9637
9638#define _ICL_DPLL0_CFGCR1 0x164004
9639#define _ICL_DPLL1_CFGCR1 0x164084
9640#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9641 _ICL_DPLL1_CFGCR1)
9642
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309643/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009644#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309645#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9646#define BXT_DE_PLL_RATIO_MASK 0xff
9647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009648#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309649#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9650#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009651#define CNL_CDCLK_PLL_RATIO(x) (x)
9652#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309653
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309654/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009655#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009656#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009657#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9658#define DC_STATE_EN_DC9 (1 << 3)
9659#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309660#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009662#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009663#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9664#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309665
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309666#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9667#define BXT_REQ_DATA_MASK 0x3F
9668#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9669#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9670#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9671
9672#define BXT_D_CR_DRP0_DUNIT8 0x1000
9673#define BXT_D_CR_DRP0_DUNIT9 0x1200
9674#define BXT_D_CR_DRP0_DUNIT_START 8
9675#define BXT_D_CR_DRP0_DUNIT_END 11
9676#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9677 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9678 BXT_D_CR_DRP0_DUNIT9))
9679#define BXT_DRAM_RANK_MASK 0x3
9680#define BXT_DRAM_RANK_SINGLE 0x1
9681#define BXT_DRAM_RANK_DUAL 0x3
9682#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9683#define BXT_DRAM_WIDTH_SHIFT 4
9684#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9685#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9686#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9687#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9688#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9689#define BXT_DRAM_SIZE_SHIFT 6
9690#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9691#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9692#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9693#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9694#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9695
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309696#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9697#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9698#define SKL_REQ_DATA_MASK (0xF << 0)
9699
9700#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9701#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9702#define SKL_DRAM_S_SHIFT 16
9703#define SKL_DRAM_SIZE_MASK 0x3F
9704#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9705#define SKL_DRAM_WIDTH_SHIFT 8
9706#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9707#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9708#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9709#define SKL_DRAM_RANK_MASK (0x1 << 10)
9710#define SKL_DRAM_RANK_SHIFT 10
9711#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9712#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9713
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009714/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9715 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009716#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9717#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009718#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9719#define D_COMP_COMP_FORCE (1 << 8)
9720#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009721
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009722/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009723#define _PIPE_WM_LINETIME_A 0x45270
9724#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009725#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009726#define PIPE_WM_LINETIME_MASK (0x1ff)
9727#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009728#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9729#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009730
9731/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009732#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009733#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9734#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9735#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9736#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9737#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9738#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9739#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9740#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009741
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009742#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009743#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9744
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009745#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009746#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9747#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9748#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009749
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009750/* pipe CSC */
9751#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9752#define _PIPE_A_CSC_COEFF_BY 0x49014
9753#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9754#define _PIPE_A_CSC_COEFF_BU 0x4901c
9755#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9756#define _PIPE_A_CSC_COEFF_BV 0x49024
9757#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03009758#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9759#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9760#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009761#define _PIPE_A_CSC_PREOFF_HI 0x49030
9762#define _PIPE_A_CSC_PREOFF_ME 0x49034
9763#define _PIPE_A_CSC_PREOFF_LO 0x49038
9764#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9765#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9766#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9767
9768#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9769#define _PIPE_B_CSC_COEFF_BY 0x49114
9770#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9771#define _PIPE_B_CSC_COEFF_BU 0x4911c
9772#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9773#define _PIPE_B_CSC_COEFF_BV 0x49124
9774#define _PIPE_B_CSC_MODE 0x49128
9775#define _PIPE_B_CSC_PREOFF_HI 0x49130
9776#define _PIPE_B_CSC_PREOFF_ME 0x49134
9777#define _PIPE_B_CSC_PREOFF_LO 0x49138
9778#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9779#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9780#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9781
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009782#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9783#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9784#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9785#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9786#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9787#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9788#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9789#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9790#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9791#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9792#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9793#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9794#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009795
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009796/* pipe degamma/gamma LUTs on IVB+ */
9797#define _PAL_PREC_INDEX_A 0x4A400
9798#define _PAL_PREC_INDEX_B 0x4AC00
9799#define _PAL_PREC_INDEX_C 0x4B400
9800#define PAL_PREC_10_12_BIT (0 << 31)
9801#define PAL_PREC_SPLIT_MODE (1 << 31)
9802#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02009803#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009804#define _PAL_PREC_DATA_A 0x4A404
9805#define _PAL_PREC_DATA_B 0x4AC04
9806#define _PAL_PREC_DATA_C 0x4B404
9807#define _PAL_PREC_GC_MAX_A 0x4A410
9808#define _PAL_PREC_GC_MAX_B 0x4AC10
9809#define _PAL_PREC_GC_MAX_C 0x4B410
9810#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9811#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9812#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009813#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9814#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9815#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009816
9817#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9818#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9819#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9820#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9821
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009822#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9823#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9824#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9825#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9826#define _PRE_CSC_GAMC_DATA_A 0x4A488
9827#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9828#define _PRE_CSC_GAMC_DATA_C 0x4B488
9829
9830#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9831#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9832
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00009833/* pipe CSC & degamma/gamma LUTs on CHV */
9834#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9835#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9836#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9837#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9838#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9839#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9840#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9841#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9842#define CGM_PIPE_MODE_GAMMA (1 << 2)
9843#define CGM_PIPE_MODE_CSC (1 << 1)
9844#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9845
9846#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9847#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9848#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9849#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9850#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9851#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9852#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9853#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9854
9855#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9856#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9857#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9858#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9859#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9860#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9861#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9862#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9863
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009864/* MIPI DSI registers */
9865
Hans de Goede0ad4dc82017-05-18 13:06:44 +02009866#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009867#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03009868
Madhav Chauhan292272e2018-10-15 17:27:57 +03009869/* Gen11 DSI */
9870#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
9871 dsi0, dsi1)
9872
Deepak Mbcc65702017-02-17 18:13:34 +05309873#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9874#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9875#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9876#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9877
Madhav Chauhan27efd252018-07-05 18:31:48 +05309878#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9879#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9880#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9881 _ICL_DSI_ESC_CLK_DIV0, \
9882 _ICL_DSI_ESC_CLK_DIV1)
9883#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9884#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9885#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9886 _ICL_DPHY_ESC_CLK_DIV0, \
9887 _ICL_DPHY_ESC_CLK_DIV1)
9888#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9889#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9890#define ICL_ESC_CLK_DIV_MASK 0x1ff
9891#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +05309892#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +05309893
Uma Shankaraec02462017-09-25 19:26:01 +05309894/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9895#define GEN4_TIMESTAMP _MMIO(0x2358)
9896#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9897#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9898
Lionel Landwerlindab91782017-11-10 19:08:44 +00009899#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9900#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9901#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9902#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9903#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9904
Uma Shankaraec02462017-09-25 19:26:01 +05309905#define _PIPE_FRMTMSTMP_A 0x70048
9906#define PIPE_FRMTMSTMP(pipe) \
9907 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9908
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309909/* BXT MIPI clock controls */
9910#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9911
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009912#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309913#define BXT_MIPI1_DIV_SHIFT 26
9914#define BXT_MIPI2_DIV_SHIFT 10
9915#define BXT_MIPI_DIV_SHIFT(port) \
9916 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9917 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309918
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309919/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05309920#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9921#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309922#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9923 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9924 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05309925#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9926#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309927#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9928 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05309929 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9930#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009931 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309932/* RX upper control divider to select actual RX clock output from 8x */
9933#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9934#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9935#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9936 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9937 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9938#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9939#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9940#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9941 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9942 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9943#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009944 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309945/* 8/3X divider to select the actual 8/3X clock output from 8x */
9946#define BXT_MIPI1_8X_BY3_SHIFT 19
9947#define BXT_MIPI2_8X_BY3_SHIFT 3
9948#define BXT_MIPI_8X_BY3_SHIFT(port) \
9949 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9950 BXT_MIPI2_8X_BY3_SHIFT)
9951#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9952#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9953#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9954 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9955 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9956#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009957 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309958/* RX lower control divider to select actual RX clock output from 8x */
9959#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9960#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9961#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9962 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9963 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9964#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9965#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9966#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9967 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9968 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9969#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009970 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +05309971
9972#define RX_DIVIDER_BIT_1_2 0x3
9973#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309974
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309975/* BXT MIPI mode configure */
9976#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9977#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009978#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309979 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9980
9981#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9982#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009983#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309984 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9985
9986#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9987#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009988#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309989 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009991#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309992#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9993#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9994#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05309995#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309996#define BXT_DSIC_16X_BY2 (1 << 10)
9997#define BXT_DSIC_16X_BY3 (2 << 10)
9998#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009999#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010000#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010001#define BXT_DSIA_16X_BY2 (1 << 8)
10002#define BXT_DSIA_16X_BY3 (2 << 8)
10003#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010004#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010005#define BXT_DSI_FREQ_SEL_SHIFT 8
10006#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10007
10008#define BXT_DSI_PLL_RATIO_MAX 0x7D
10009#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010010#define GLK_DSI_PLL_RATIO_MAX 0x6F
10011#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010012#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010013#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010015#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010016#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10017#define BXT_DSI_PLL_LOCKED (1 << 30)
10018
Jani Nikula3230bf12013-08-27 15:12:16 +030010019#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010020#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010021#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010022
10023 /* BXT port control */
10024#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10025#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010026#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010027
Madhav Chauhan21652f32018-07-05 19:19:34 +053010028/* ICL DSI MODE control */
10029#define _ICL_DSI_IO_MODECTL_0 0x6B094
10030#define _ICL_DSI_IO_MODECTL_1 0x6B894
10031#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10032 _ICL_DSI_IO_MODECTL_0, \
10033 _ICL_DSI_IO_MODECTL_1)
10034#define COMBO_PHY_MODE_DSI (1 << 0)
10035
Uma Shankar1881a422017-01-25 19:43:23 +053010036#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10037#define STAP_SELECT (1 << 0)
10038
10039#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10040#define HS_IO_CTRL_SELECT (1 << 0)
10041
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010042#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010043#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10044#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010045#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010046#define DUAL_LINK_MODE_MASK (1 << 26)
10047#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10048#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010049#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010050#define FLOPPED_HSTX (1 << 23)
10051#define DE_INVERT (1 << 19) /* XXX */
10052#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10053#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10054#define AFE_LATCHOUT (1 << 17)
10055#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010056#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10057#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10058#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10059#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010060#define CSB_SHIFT 9
10061#define CSB_MASK (3 << 9)
10062#define CSB_20MHZ (0 << 9)
10063#define CSB_10MHZ (1 << 9)
10064#define CSB_40MHZ (2 << 9)
10065#define BANDGAP_MASK (1 << 8)
10066#define BANDGAP_PNW_CIRCUIT (0 << 8)
10067#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010068#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10069#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10070#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10071#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010072#define TEARING_EFFECT_MASK (3 << 2)
10073#define TEARING_EFFECT_OFF (0 << 2)
10074#define TEARING_EFFECT_DSI (1 << 2)
10075#define TEARING_EFFECT_GPIO (2 << 2)
10076#define LANE_CONFIGURATION_SHIFT 0
10077#define LANE_CONFIGURATION_MASK (3 << 0)
10078#define LANE_CONFIGURATION_4LANE (0 << 0)
10079#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10080#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10081
10082#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010083#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010084#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010085#define TEARING_EFFECT_DELAY_SHIFT 0
10086#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10087
10088/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010089#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010090
10091/* MIPI DSI Controller and D-PHY registers */
10092
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010093#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010094#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010095#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010096#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10097#define ULPS_STATE_MASK (3 << 1)
10098#define ULPS_STATE_ENTER (2 << 1)
10099#define ULPS_STATE_EXIT (1 << 1)
10100#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10101#define DEVICE_READY (1 << 0)
10102
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010103#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010104#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010105#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010106#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010107#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010108#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010109#define TEARING_EFFECT (1 << 31)
10110#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10111#define GEN_READ_DATA_AVAIL (1 << 29)
10112#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10113#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10114#define RX_PROT_VIOLATION (1 << 26)
10115#define RX_INVALID_TX_LENGTH (1 << 25)
10116#define ACK_WITH_NO_ERROR (1 << 24)
10117#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10118#define LP_RX_TIMEOUT (1 << 22)
10119#define HS_TX_TIMEOUT (1 << 21)
10120#define DPI_FIFO_UNDERRUN (1 << 20)
10121#define LOW_CONTENTION (1 << 19)
10122#define HIGH_CONTENTION (1 << 18)
10123#define TXDSI_VC_ID_INVALID (1 << 17)
10124#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10125#define TXCHECKSUM_ERROR (1 << 15)
10126#define TXECC_MULTIBIT_ERROR (1 << 14)
10127#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10128#define TXFALSE_CONTROL_ERROR (1 << 12)
10129#define RXDSI_VC_ID_INVALID (1 << 11)
10130#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10131#define RXCHECKSUM_ERROR (1 << 9)
10132#define RXECC_MULTIBIT_ERROR (1 << 8)
10133#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10134#define RXFALSE_CONTROL_ERROR (1 << 6)
10135#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10136#define RX_LP_TX_SYNC_ERROR (1 << 4)
10137#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10138#define RXEOT_SYNC_ERROR (1 << 2)
10139#define RXSOT_SYNC_ERROR (1 << 1)
10140#define RXSOT_ERROR (1 << 0)
10141
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010142#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010143#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010144#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010145#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10146#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10147#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10148#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10149#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10150#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10151#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10152#define VID_MODE_FORMAT_MASK (0xf << 7)
10153#define VID_MODE_NOT_SUPPORTED (0 << 7)
10154#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010155#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10156#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010157#define VID_MODE_FORMAT_RGB888 (4 << 7)
10158#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10159#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10160#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10161#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10162#define DATA_LANES_PRG_REG_SHIFT 0
10163#define DATA_LANES_PRG_REG_MASK (7 << 0)
10164
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010165#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010166#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010167#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010168#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10169
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010170#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010171#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010172#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010173#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10174
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010175#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010176#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010177#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010178#define TURN_AROUND_TIMEOUT_MASK 0x3f
10179
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010180#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010181#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010182#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010183#define DEVICE_RESET_TIMER_MASK 0xffff
10184
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010185#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010186#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010187#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010188#define VERTICAL_ADDRESS_SHIFT 16
10189#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10190#define HORIZONTAL_ADDRESS_SHIFT 0
10191#define HORIZONTAL_ADDRESS_MASK 0xffff
10192
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010193#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010194#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010195#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010196#define DBI_FIFO_EMPTY_HALF (0 << 0)
10197#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10198#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10199
10200/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010201#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010202#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010203#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010204
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010205#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010206#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010207#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010208
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010209#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010210#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010211#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010212
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010213#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010214#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010215#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010216
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010217#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010218#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010219#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010220
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010221#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010222#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010223#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010224
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010225#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010226#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010227#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010228
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010229#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010230#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010231#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010232
Jani Nikula3230bf12013-08-27 15:12:16 +030010233/* regs above are bits 15:0 */
10234
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010235#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010236#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010237#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010238#define DPI_LP_MODE (1 << 6)
10239#define BACKLIGHT_OFF (1 << 5)
10240#define BACKLIGHT_ON (1 << 4)
10241#define COLOR_MODE_OFF (1 << 3)
10242#define COLOR_MODE_ON (1 << 2)
10243#define TURN_ON (1 << 1)
10244#define SHUTDOWN (1 << 0)
10245
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010246#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010247#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010248#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010249#define COMMAND_BYTE_SHIFT 0
10250#define COMMAND_BYTE_MASK (0x3f << 0)
10251
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010252#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010253#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010254#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010255#define MASTER_INIT_TIMER_SHIFT 0
10256#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10257
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010258#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010259#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010260#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010261 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010262#define MAX_RETURN_PKT_SIZE_SHIFT 0
10263#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10264
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010265#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010266#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010267#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010268#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10269#define DISABLE_VIDEO_BTA (1 << 3)
10270#define IP_TG_CONFIG (1 << 2)
10271#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10272#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10273#define VIDEO_MODE_BURST (3 << 0)
10274
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010275#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010276#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010277#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010278#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10279#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010280#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10281#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10282#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10283#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10284#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10285#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10286#define CLOCKSTOP (1 << 1)
10287#define EOT_DISABLE (1 << 0)
10288
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010289#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010290#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010291#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010292#define LP_BYTECLK_SHIFT 0
10293#define LP_BYTECLK_MASK (0xffff << 0)
10294
Deepak Mb426f982017-02-17 18:13:30 +053010295#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10296#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10297#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10298
10299#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10300#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10301#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10302
Jani Nikula3230bf12013-08-27 15:12:16 +030010303/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010304#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010305#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010306#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010307
10308/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010309#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010310#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010311#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010312
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010313#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010314#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010315#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010316#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010317#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010318#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010319#define LONG_PACKET_WORD_COUNT_SHIFT 8
10320#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10321#define SHORT_PACKET_PARAM_SHIFT 8
10322#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10323#define VIRTUAL_CHANNEL_SHIFT 6
10324#define VIRTUAL_CHANNEL_MASK (3 << 6)
10325#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010326#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010327/* data type values, see include/video/mipi_display.h */
10328
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010329#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010330#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010331#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010332#define DPI_FIFO_EMPTY (1 << 28)
10333#define DBI_FIFO_EMPTY (1 << 27)
10334#define LP_CTRL_FIFO_EMPTY (1 << 26)
10335#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10336#define LP_CTRL_FIFO_FULL (1 << 24)
10337#define HS_CTRL_FIFO_EMPTY (1 << 18)
10338#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10339#define HS_CTRL_FIFO_FULL (1 << 16)
10340#define LP_DATA_FIFO_EMPTY (1 << 10)
10341#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10342#define LP_DATA_FIFO_FULL (1 << 8)
10343#define HS_DATA_FIFO_EMPTY (1 << 2)
10344#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10345#define HS_DATA_FIFO_FULL (1 << 0)
10346
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010347#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010348#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010349#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010350#define DBI_HS_LP_MODE_MASK (1 << 0)
10351#define DBI_LP_MODE (1 << 0)
10352#define DBI_HS_MODE (0 << 0)
10353
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010354#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010355#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010356#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010357#define EXIT_ZERO_COUNT_SHIFT 24
10358#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10359#define TRAIL_COUNT_SHIFT 16
10360#define TRAIL_COUNT_MASK (0x1f << 16)
10361#define CLK_ZERO_COUNT_SHIFT 8
10362#define CLK_ZERO_COUNT_MASK (0xff << 8)
10363#define PREPARE_COUNT_SHIFT 0
10364#define PREPARE_COUNT_MASK (0x3f << 0)
10365
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010366#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10367#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10368#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10369 _ICL_DSI_T_INIT_MASTER_0,\
10370 _ICL_DSI_T_INIT_MASTER_1)
10371
Madhav Chauhan33868a92018-09-16 16:23:28 +053010372#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10373#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10374#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10375 _DPHY_CLK_TIMING_PARAM_0,\
10376 _DPHY_CLK_TIMING_PARAM_1)
10377#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10378#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10379#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10380 _DSI_CLK_TIMING_PARAM_0,\
10381 _DSI_CLK_TIMING_PARAM_1)
10382#define CLK_PREPARE_OVERRIDE (1 << 31)
10383#define CLK_PREPARE(x) ((x) << 28)
10384#define CLK_PREPARE_MASK (0x7 << 28)
10385#define CLK_PREPARE_SHIFT 28
10386#define CLK_ZERO_OVERRIDE (1 << 27)
10387#define CLK_ZERO(x) ((x) << 20)
10388#define CLK_ZERO_MASK (0xf << 20)
10389#define CLK_ZERO_SHIFT 20
10390#define CLK_PRE_OVERRIDE (1 << 19)
10391#define CLK_PRE(x) ((x) << 16)
10392#define CLK_PRE_MASK (0x3 << 16)
10393#define CLK_PRE_SHIFT 16
10394#define CLK_POST_OVERRIDE (1 << 15)
10395#define CLK_POST(x) ((x) << 8)
10396#define CLK_POST_MASK (0x7 << 8)
10397#define CLK_POST_SHIFT 8
10398#define CLK_TRAIL_OVERRIDE (1 << 7)
10399#define CLK_TRAIL(x) ((x) << 0)
10400#define CLK_TRAIL_MASK (0xf << 0)
10401#define CLK_TRAIL_SHIFT 0
10402
10403#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10404#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10405#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10406 _DPHY_DATA_TIMING_PARAM_0,\
10407 _DPHY_DATA_TIMING_PARAM_1)
10408#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10409#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10410#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10411 _DSI_DATA_TIMING_PARAM_0,\
10412 _DSI_DATA_TIMING_PARAM_1)
10413#define HS_PREPARE_OVERRIDE (1 << 31)
10414#define HS_PREPARE(x) ((x) << 24)
10415#define HS_PREPARE_MASK (0x7 << 24)
10416#define HS_PREPARE_SHIFT 24
10417#define HS_ZERO_OVERRIDE (1 << 23)
10418#define HS_ZERO(x) ((x) << 16)
10419#define HS_ZERO_MASK (0xf << 16)
10420#define HS_ZERO_SHIFT 16
10421#define HS_TRAIL_OVERRIDE (1 << 15)
10422#define HS_TRAIL(x) ((x) << 8)
10423#define HS_TRAIL_MASK (0x7 << 8)
10424#define HS_TRAIL_SHIFT 8
10425#define HS_EXIT_OVERRIDE (1 << 7)
10426#define HS_EXIT(x) ((x) << 0)
10427#define HS_EXIT_MASK (0x7 << 0)
10428#define HS_EXIT_SHIFT 0
10429
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010430#define _DPHY_TA_TIMING_PARAM_0 0x162188
10431#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10432#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10433 _DPHY_TA_TIMING_PARAM_0,\
10434 _DPHY_TA_TIMING_PARAM_1)
10435#define _DSI_TA_TIMING_PARAM_0 0x6b098
10436#define _DSI_TA_TIMING_PARAM_1 0x6b898
10437#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10438 _DSI_TA_TIMING_PARAM_0,\
10439 _DSI_TA_TIMING_PARAM_1)
10440#define TA_SURE_OVERRIDE (1 << 31)
10441#define TA_SURE(x) ((x) << 16)
10442#define TA_SURE_MASK (0x1f << 16)
10443#define TA_SURE_SHIFT 16
10444#define TA_GO_OVERRIDE (1 << 15)
10445#define TA_GO(x) ((x) << 8)
10446#define TA_GO_MASK (0xf << 8)
10447#define TA_GO_SHIFT 8
10448#define TA_GET_OVERRIDE (1 << 7)
10449#define TA_GET(x) ((x) << 0)
10450#define TA_GET_MASK (0xf << 0)
10451#define TA_GET_SHIFT 0
10452
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010453/* DSI transcoder configuration */
10454#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10455#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10456#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10457 _DSI_TRANS_FUNC_CONF_0,\
10458 _DSI_TRANS_FUNC_CONF_1)
10459#define OP_MODE_MASK (0x3 << 28)
10460#define OP_MODE_SHIFT 28
10461#define CMD_MODE_NO_GATE (0x0 << 28)
10462#define CMD_MODE_TE_GATE (0x1 << 28)
10463#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10464#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10465#define LINK_READY (1 << 20)
10466#define PIX_FMT_MASK (0x3 << 16)
10467#define PIX_FMT_SHIFT 16
10468#define PIX_FMT_RGB565 (0x0 << 16)
10469#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10470#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10471#define PIX_FMT_RGB888 (0x3 << 16)
10472#define PIX_FMT_RGB101010 (0x4 << 16)
10473#define PIX_FMT_RGB121212 (0x5 << 16)
10474#define PIX_FMT_COMPRESSED (0x6 << 16)
10475#define BGR_TRANSMISSION (1 << 15)
10476#define PIX_VIRT_CHAN(x) ((x) << 12)
10477#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10478#define PIX_VIRT_CHAN_SHIFT 12
10479#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10480#define PIX_BUF_THRESHOLD_SHIFT 10
10481#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10482#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10483#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10484#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10485#define CONTINUOUS_CLK_MASK (0x3 << 8)
10486#define CONTINUOUS_CLK_SHIFT 8
10487#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10488#define CLK_HS_OR_LP (0x2 << 8)
10489#define CLK_HS_CONTINUOUS (0x3 << 8)
10490#define LINK_CALIBRATION_MASK (0x3 << 4)
10491#define LINK_CALIBRATION_SHIFT 4
10492#define CALIBRATION_DISABLED (0x0 << 4)
10493#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10494#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10495#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10496#define EOTP_DISABLED (1 << 0)
10497
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010498#define _DSI_CMD_RXCTL_0 0x6b0d4
10499#define _DSI_CMD_RXCTL_1 0x6b8d4
10500#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10501 _DSI_CMD_RXCTL_0,\
10502 _DSI_CMD_RXCTL_1)
10503#define READ_UNLOADS_DW (1 << 16)
10504#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10505#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10506#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10507#define RECEIVED_RESET_TRIGGER (1 << 12)
10508#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10509#define RECEIVED_CRC_WAS_LOST (1 << 10)
10510#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10511#define NUMBER_RX_PLOAD_DW_SHIFT 0
10512
10513#define _DSI_CMD_TXCTL_0 0x6b0d0
10514#define _DSI_CMD_TXCTL_1 0x6b8d0
10515#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10516 _DSI_CMD_TXCTL_0,\
10517 _DSI_CMD_TXCTL_1)
10518#define KEEP_LINK_IN_HS (1 << 24)
10519#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10520#define FREE_HEADER_CREDIT_SHIFT 0x8
10521#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10522#define FREE_PLOAD_CREDIT_SHIFT 0
10523#define MAX_HEADER_CREDIT 0x10
10524#define MAX_PLOAD_CREDIT 0x40
10525
10526#define _DSI_LP_MSG_0 0x6b0d8
10527#define _DSI_LP_MSG_1 0x6b8d8
10528#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10529 _DSI_LP_MSG_0,\
10530 _DSI_LP_MSG_1)
10531#define LPTX_IN_PROGRESS (1 << 17)
10532#define LINK_IN_ULPS (1 << 16)
10533#define LINK_ULPS_TYPE_LP11 (1 << 8)
10534#define LINK_ENTER_ULPS (1 << 0)
10535
Madhav Chauhan8bffd202018-10-30 13:56:21 +020010536/* DSI timeout registers */
10537#define _DSI_HSTX_TO_0 0x6b044
10538#define _DSI_HSTX_TO_1 0x6b844
10539#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10540 _DSI_HSTX_TO_0,\
10541 _DSI_HSTX_TO_1)
10542#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10543#define HSTX_TIMEOUT_VALUE_SHIFT 16
10544#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10545#define HSTX_TIMED_OUT (1 << 0)
10546
10547#define _DSI_LPRX_HOST_TO_0 0x6b048
10548#define _DSI_LPRX_HOST_TO_1 0x6b848
10549#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10550 _DSI_LPRX_HOST_TO_0,\
10551 _DSI_LPRX_HOST_TO_1)
10552#define LPRX_TIMED_OUT (1 << 16)
10553#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10554#define LPRX_TIMEOUT_VALUE_SHIFT 0
10555#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10556
10557#define _DSI_PWAIT_TO_0 0x6b040
10558#define _DSI_PWAIT_TO_1 0x6b840
10559#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10560 _DSI_PWAIT_TO_0,\
10561 _DSI_PWAIT_TO_1)
10562#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10563#define PRESET_TIMEOUT_VALUE_SHIFT 16
10564#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10565#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10566#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10567#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10568
10569#define _DSI_TA_TO_0 0x6b04c
10570#define _DSI_TA_TO_1 0x6b84c
10571#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10572 _DSI_TA_TO_0,\
10573 _DSI_TA_TO_1)
10574#define TA_TIMED_OUT (1 << 16)
10575#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10576#define TA_TIMEOUT_VALUE_SHIFT 0
10577#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10578
Jani Nikula3230bf12013-08-27 15:12:16 +030010579/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010580#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010581#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010582#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010583
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010584#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10585#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10586#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010587#define LP_HS_SSW_CNT_SHIFT 16
10588#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10589#define HS_LP_PWR_SW_CNT_SHIFT 0
10590#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10591
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010592#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010593#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010594#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010595#define STOP_STATE_STALL_COUNTER_SHIFT 0
10596#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10597
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010598#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010599#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010600#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010601#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010602#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010603#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010604#define RX_CONTENTION_DETECTED (1 << 0)
10605
10606/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010607#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010608#define DBI_TYPEC_ENABLE (1 << 31)
10609#define DBI_TYPEC_WIP (1 << 30)
10610#define DBI_TYPEC_OPTION_SHIFT 28
10611#define DBI_TYPEC_OPTION_MASK (3 << 28)
10612#define DBI_TYPEC_FREQ_SHIFT 24
10613#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10614#define DBI_TYPEC_OVERRIDE (1 << 8)
10615#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10616#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10617
10618
10619/* MIPI adapter registers */
10620
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010621#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010622#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010623#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010624#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10625#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10626#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10627#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10628#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10629#define READ_REQUEST_PRIORITY_SHIFT 3
10630#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10631#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10632#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10633#define RGB_FLIP_TO_BGR (1 << 2)
10634
Jani Nikula6b93e9c2016-03-15 21:51:12 +020010635#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010636#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053010637#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053010638#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10639#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10640#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10641#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10642#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10643#define GLK_LP_WAKE (1 << 22)
10644#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10645#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10646#define GLK_FIREWALL_ENABLE (1 << 16)
10647#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10648#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10649#define BXT_DSC_ENABLE (1 << 3)
10650#define BXT_RGB_FLIP (1 << 2)
10651#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10652#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010653
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010654#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010655#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010656#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010657#define DATA_MEM_ADDRESS_SHIFT 5
10658#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10659#define DATA_VALID (1 << 0)
10660
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010661#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010662#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010663#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010664#define DATA_LENGTH_SHIFT 0
10665#define DATA_LENGTH_MASK (0xfffff << 0)
10666
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010667#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010668#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010669#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010670#define COMMAND_MEM_ADDRESS_SHIFT 5
10671#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10672#define AUTO_PWG_ENABLE (1 << 2)
10673#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10674#define COMMAND_VALID (1 << 0)
10675
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010676#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010677#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010678#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010679#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10680#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10681
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010682#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010683#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010684#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030010685
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010686#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010687#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010688#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030010689#define READ_DATA_VALID(n) (1 << (n))
10690
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010691/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +000010692#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10693#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +020010694
Peter Antoine3bbaba02015-07-10 20:13:11 +030010695/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010696#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030010697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010698#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10699#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10700#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10701#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10702#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070010703/* Media decoder 2 MOCS registers */
10704#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030010705
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070010706#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10707#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10708#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10709#define PMFLUSHDONE_LNEBLK (1 << 22)
10710
Tim Gored5165eb2016-02-04 11:49:34 +000010711/* gamt regs */
10712#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10713#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10714#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10715#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10716#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10717
Ville Syrjälä93564042017-08-24 22:10:51 +030010718#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10719#define MMCD_PCLA (1 << 31)
10720#define MMCD_HOTSPOT_EN (1 << 27)
10721
Paulo Zanoniad186f32018-02-05 13:40:43 -020010722#define _ICL_PHY_MISC_A 0x64C00
10723#define _ICL_PHY_MISC_B 0x64C04
10724#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10725 _ICL_PHY_MISC_B)
10726#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10727
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010728/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010729#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10730#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010731#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10732#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10733#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10734#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10735#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10736 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10737 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10738#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10739 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10740 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10741#define DSC_VBR_ENABLE (1 << 19)
10742#define DSC_422_ENABLE (1 << 18)
10743#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10744#define DSC_BLOCK_PREDICTION (1 << 16)
10745#define DSC_LINE_BUF_DEPTH_SHIFT 12
10746#define DSC_BPC_SHIFT 8
10747#define DSC_VER_MIN_SHIFT 4
10748#define DSC_VER_MAJ (0x1 << 0)
10749
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010750#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10751#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010752#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10753#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10754#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10755#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10756#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10757 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10758 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10759#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10760 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10761 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10762#define DSC_BPP(bpp) ((bpp) << 0)
10763
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010764#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10765#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010766#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10767#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10768#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10769#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10770#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10771 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10772 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10773#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10774 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10775 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10776#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10777#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10778
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010779#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10780#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010781#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10782#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10783#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10784#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10785#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10786 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10787 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10788#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10789 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10790 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10791#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10792#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10793
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010794#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10795#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010796#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10797#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10798#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10799#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10800#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10801 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10802 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10803#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070010804 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010805 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10806#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10807#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10808
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010809#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10810#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010811#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10812#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10813#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10814#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10815#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10816 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10817 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10818#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070010819 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010820 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010821#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010822#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10823
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010824#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10825#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010826#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10827#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10828#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10829#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10830#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10831 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10832 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10833#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10834 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10835 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010836#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
10837#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010838#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10839#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10840
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010841#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
10842#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010843#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10844#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10845#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10846#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10847#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10848 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10849 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10850#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10851 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10852 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10853#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10854#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10855
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010856#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
10857#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010858#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10859#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10860#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10861#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10862#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10863 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10864 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10865#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10866 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10867 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10868#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10869#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10870
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010871#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
10872#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010873#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10874#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10875#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10876#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10877#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10878 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10879 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
10880#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10881 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
10882 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
10883#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
10884#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
10885
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010886#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
10887#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010888#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
10889#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
10890#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
10891#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
10892#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10893 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
10894 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
10895#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10896 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
10897 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
10898#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
10899#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
10900#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
10901#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
10902
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010903#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
10904#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010905#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
10906#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
10907#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
10908#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
10909#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10910 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
10911 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
10912#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10913 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
10914 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
10915
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010916#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
10917#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010918#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
10919#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
10920#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
10921#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
10922#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10923 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
10924 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
10925#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10926 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
10927 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
10928
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010929#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
10930#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010931#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
10932#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
10933#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
10934#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
10935#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10936 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
10937 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
10938#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10939 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
10940 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
10941
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010942#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
10943#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010944#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
10945#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
10946#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
10947#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
10948#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10949 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
10950 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
10951#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10952 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
10953 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
10954
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010955#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
10956#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010957#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
10958#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
10959#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
10960#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
10961#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10962 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
10963 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
10964#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10965 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
10966 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
10967
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010968#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
10969#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010970#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
10971#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
10972#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
10973#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
10974#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10975 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
10976 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
10977#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10978 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
10979 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070010980#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010981#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010982#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010983
Anusha Srivatsadbda5112018-07-17 14:11:00 -070010984/* Icelake Rate Control Buffer Threshold Registers */
10985#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
10986#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
10987#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
10988#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
10989#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
10990#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
10991#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
10992#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
10993#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
10994#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
10995#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
10996#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
10997#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10998 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
10999 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11000#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11001 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11002 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11003#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11004 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11005 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11006#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11007 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11008 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11009
11010#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11011#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11012#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11013#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11014#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11015#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11016#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11017#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11018#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11019#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11020#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11021#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11022#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11023 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11024 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11025#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11026 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11027 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11028#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11029 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11030 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11031#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11032 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11033 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11034
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011035#define PORT_TX_DFLEXDPSP _MMIO(0x1638A0)
11036#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11037#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011038#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11039#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11040#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011041
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011042#define PORT_TX_DFLEXDPPMS _MMIO(0x163890)
11043#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11044
11045#define PORT_TX_DFLEXDPCSSS _MMIO(0x163894)
11046#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11047
Jesse Barnes585fb112008-07-29 11:54:06 -070011048#endif /* _I915_REG_H_ */