blob: 1eca166d95bbfced101e3758b03000e3feac3ee7 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200120 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
Jani Nikula739f3ab2019-01-16 11:15:19 +0200127static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200142#define VLV_DISPLAY_BASE 0x180000
143#define VLV_MIPI_BASE VLV_DISPLAY_BASE
144#define BXT_MIPI_BASE 0x60000
145
146#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
147
Jani Nikulae67005e2018-06-29 13:20:39 +0300148/*
149 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
150 * numbers, pick the 0-based __index'th value.
151 *
152 * Always prefer this over _PICK() if the numbers are evenly spaced.
153 */
154#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
155
156/*
157 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
158 *
159 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
160 */
Jani Nikulace646452017-01-27 17:57:06 +0200161#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
162
Jani Nikulae67005e2018-06-29 13:20:39 +0300163/*
164 * Named helper wrappers around _PICK_EVEN() and _PICK().
165 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200166#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
167#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
168#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
169#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
171
172#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
173#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
174#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
175#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
176#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
177
178#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
179
180#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
181#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
182#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300183
Jani Nikulaa7c01492018-10-31 13:04:53 +0200184/*
185 * Device info offset array based helpers for groups of registers with unevenly
186 * spaced base offsets.
187 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200188#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
189 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200190 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200191#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
192 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200193 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200194#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
195 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200196 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200197
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100198#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000199#define _MASKED_FIELD(mask, value) ({ \
200 if (__builtin_constant_p(mask)) \
201 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
202 if (__builtin_constant_p(value)) \
203 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
204 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
205 BUILD_BUG_ON_MSG((value) & ~(mask), \
206 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100207 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000208#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
209#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
210
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000211/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000212
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000213#define RCS_HW 0
214#define VCS_HW 1
215#define BCS_HW 2
216#define VECS_HW 3
217#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200218#define VCS3_HW 6
219#define VCS4_HW 7
220#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200221
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700222/* Engine class */
223
224#define RENDER_CLASS 0
225#define VIDEO_DECODE_CLASS 1
226#define VIDEO_ENHANCEMENT_CLASS 2
227#define COPY_ENGINE_CLASS 3
228#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000229#define MAX_ENGINE_CLASS 4
230
Oscar Mateod02b98b2018-04-05 17:00:50 +0300231#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200232#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700233
Jesse Barnes585fb112008-07-29 11:54:06 -0700234/* PCI config space */
235
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300236#define MCHBAR_I915 0x44
237#define MCHBAR_I965 0x48
238#define MCHBAR_SIZE (4 * 4096)
239
240#define DEVEN 0x54
241#define DEVEN_MCHBAR_EN (1 << 28)
242
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300243/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300244
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300245#define HPLLCC 0xc0 /* 85x only */
246#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700247#define GC_CLOCK_133_200 (0 << 0)
248#define GC_CLOCK_100_200 (1 << 0)
249#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300250#define GC_CLOCK_133_266 (3 << 0)
251#define GC_CLOCK_133_200_2 (4 << 0)
252#define GC_CLOCK_133_266_2 (5 << 0)
253#define GC_CLOCK_166_266 (6 << 0)
254#define GC_CLOCK_166_250 (7 << 0)
255
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300256#define I915_GDRST 0xc0 /* PCI config register */
257#define GRDOM_FULL (0 << 2)
258#define GRDOM_RENDER (1 << 2)
259#define GRDOM_MEDIA (3 << 2)
260#define GRDOM_MASK (3 << 2)
261#define GRDOM_RESET_STATUS (1 << 1)
262#define GRDOM_RESET_ENABLE (1 << 0)
263
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200264/* BSpec only has register offset, PCI device and bit found empirically */
265#define I830_CLOCK_GATE 0xc8 /* device 0 */
266#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
267
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300268#define GCDGMBUS 0xcc
269
Jesse Barnesf97108d2010-01-29 11:27:07 -0800270#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700271#define GCFGC 0xf0 /* 915+ only */
272#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
273#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100274#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200275#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
276#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
277#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
278#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
279#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
280#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700281#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700282#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
283#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
284#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
285#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
286#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
287#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
288#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
289#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
290#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
291#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
292#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
293#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
294#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
295#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
296#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
297#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
298#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
299#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
300#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100301
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300302#define ASLE 0xe4
303#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700304
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300305#define SWSCI 0xe8
306#define SWSCI_SCISEL (1 << 15)
307#define SWSCI_GSSCIE (1 << 0)
308
309#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
310
Jesse Barnes585fb112008-07-29 11:54:06 -0700311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200312#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700313#define ILK_GRDOM_FULL (0 << 1)
314#define ILK_GRDOM_RENDER (1 << 1)
315#define ILK_GRDOM_MEDIA (3 << 1)
316#define ILK_GRDOM_MASK (3 << 1)
317#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200319#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700320#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700321#define GEN6_MBC_SNPCR_MASK (3 << 21)
322#define GEN6_MBC_SNPCR_MAX (0 << 21)
323#define GEN6_MBC_SNPCR_MED (1 << 21)
324#define GEN6_MBC_SNPCR_LOW (2 << 21)
325#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700326
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200327#define VLV_G3DCTL _MMIO(0x9024)
328#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300329
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200330#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100331#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
332#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
333#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
334#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
335#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
336
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200337#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800338#define GEN6_GRDOM_FULL (1 << 0)
339#define GEN6_GRDOM_RENDER (1 << 1)
340#define GEN6_GRDOM_MEDIA (1 << 2)
341#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200342#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100343#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200344#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300345/* GEN11 changed all bit defs except for FULL & RENDER */
346#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
347#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
348#define GEN11_GRDOM_BLT (1 << 2)
349#define GEN11_GRDOM_GUC (1 << 3)
350#define GEN11_GRDOM_MEDIA (1 << 5)
351#define GEN11_GRDOM_MEDIA2 (1 << 6)
352#define GEN11_GRDOM_MEDIA3 (1 << 7)
353#define GEN11_GRDOM_MEDIA4 (1 << 8)
354#define GEN11_GRDOM_VECS (1 << 13)
355#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000356#define GEN11_GRDOM_SFC0 (1 << 17)
357#define GEN11_GRDOM_SFC1 (1 << 18)
358
359#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
360#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
361
362#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
363#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
364#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
365#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
366#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
367
368#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
369#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
370#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
371#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
372#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
373#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800374
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700375#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
376#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
377#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100378#define PP_DIR_DCLV_2G 0xffffffff
379
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700380#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
381#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200383#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600384#define GEN8_RPCS_ENABLE (1 << 31)
385#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
386#define GEN8_RPCS_S_CNT_SHIFT 15
387#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100388#define GEN11_RPCS_S_CNT_SHIFT 12
389#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600390#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
391#define GEN8_RPCS_SS_CNT_SHIFT 8
392#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
393#define GEN8_RPCS_EU_MAX_SHIFT 4
394#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
395#define GEN8_RPCS_EU_MIN_SHIFT 0
396#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
397
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100398#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
399/* HSW only */
400#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
401#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
402#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
403#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
404/* HSW+ */
405#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
406#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
407#define HSW_RCS_INHIBIT (1 << 8)
408/* Gen8 */
409#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
410#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
411#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
412#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
413#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
414#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
415#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
416#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
417#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
418#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200420#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700421#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
422#define ECOCHK_SNB_BIT (1 << 10)
423#define ECOCHK_DIS_TLB (1 << 8)
424#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
425#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
426#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
427#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
428#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
429#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
430#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
431#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200433#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700434#define ECOBITS_SNB_BIT (1 << 13)
435#define ECOBITS_PPGTT_CACHE64B (3 << 8)
436#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200438#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700439#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200441#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300442#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
443#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
444#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
445#define GEN6_STOLEN_RESERVED_1M (0 << 4)
446#define GEN6_STOLEN_RESERVED_512K (1 << 4)
447#define GEN6_STOLEN_RESERVED_256K (2 << 4)
448#define GEN6_STOLEN_RESERVED_128K (3 << 4)
449#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
450#define GEN7_STOLEN_RESERVED_1M (0 << 5)
451#define GEN7_STOLEN_RESERVED_256K (1 << 5)
452#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
453#define GEN8_STOLEN_RESERVED_1M (0 << 7)
454#define GEN8_STOLEN_RESERVED_2M (1 << 7)
455#define GEN8_STOLEN_RESERVED_4M (2 << 7)
456#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200457#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700458#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200459
Jesse Barnes585fb112008-07-29 11:54:06 -0700460/* VGA stuff */
461
462#define VGA_ST01_MDA 0x3ba
463#define VGA_ST01_CGA 0x3da
464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200465#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700466#define VGA_MSR_WRITE 0x3c2
467#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700468#define VGA_MSR_MEM_EN (1 << 1)
469#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700470
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300471#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100472#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300473#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700474
475#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700476#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700477#define VGA_AR_DATA_WRITE 0x3c0
478#define VGA_AR_DATA_READ 0x3c1
479
480#define VGA_GR_INDEX 0x3ce
481#define VGA_GR_DATA 0x3cf
482/* GR05 */
483#define VGA_GR_MEM_READ_MODE_SHIFT 3
484#define VGA_GR_MEM_READ_MODE_PLANE 1
485/* GR06 */
486#define VGA_GR_MEM_MODE_MASK 0xc
487#define VGA_GR_MEM_MODE_SHIFT 2
488#define VGA_GR_MEM_A0000_AFFFF 0
489#define VGA_GR_MEM_A0000_BFFFF 1
490#define VGA_GR_MEM_B0000_B7FFF 2
491#define VGA_GR_MEM_B0000_BFFFF 3
492
493#define VGA_DACMASK 0x3c6
494#define VGA_DACRX 0x3c7
495#define VGA_DACWX 0x3c8
496#define VGA_DACDATA 0x3c9
497
498#define VGA_CR_INDEX_MDA 0x3b4
499#define VGA_CR_DATA_MDA 0x3b5
500#define VGA_CR_INDEX_CGA 0x3d4
501#define VGA_CR_DATA_CGA 0x3d5
502
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200503#define MI_PREDICATE_SRC0 _MMIO(0x2400)
504#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
505#define MI_PREDICATE_SRC1 _MMIO(0x2408)
506#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200508#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700509#define LOWER_SLICE_ENABLED (1 << 0)
510#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300511
Jesse Barnes585fb112008-07-29 11:54:06 -0700512/*
Brad Volkin5947de92014-02-18 10:15:50 -0800513 * Registers used only by the command parser
514 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200515#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200517#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
518#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
519#define HS_INVOCATION_COUNT _MMIO(0x2300)
520#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
521#define DS_INVOCATION_COUNT _MMIO(0x2308)
522#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
523#define IA_VERTICES_COUNT _MMIO(0x2310)
524#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
525#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
526#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
527#define VS_INVOCATION_COUNT _MMIO(0x2320)
528#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
529#define GS_INVOCATION_COUNT _MMIO(0x2328)
530#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
531#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
532#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
533#define CL_INVOCATION_COUNT _MMIO(0x2338)
534#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
535#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
536#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
537#define PS_INVOCATION_COUNT _MMIO(0x2348)
538#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
539#define PS_DEPTH_COUNT _MMIO(0x2350)
540#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800541
542/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
544#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800545
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
547#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200549#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
550#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
551#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
552#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
553#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
554#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
557#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
558#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700559
Jordan Justen1b850662016-03-06 23:30:29 -0800560/* There are the 16 64-bit CS General Purpose Registers */
561#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
562#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
563
Robert Bragga9417952016-11-07 19:49:48 +0000564#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000565#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
566#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
567#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700568#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
569#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
570#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
571#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
572#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
573#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
574#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
575#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
576#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000577#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700578#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
579#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000580
581#define GEN8_OACTXID _MMIO(0x2364)
582
Robert Bragg19f81df2017-06-13 12:23:03 +0100583#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700584#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
585#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
586#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
587#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100588
Robert Braggd7965152016-11-07 19:49:52 +0000589#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700590#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
591#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
592#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
593#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000594#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700595#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
596#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000597
598#define GEN8_OACTXCONTROL _MMIO(0x2360)
599#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
600#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700601#define GEN8_OA_TIMER_ENABLE (1 << 1)
602#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000603
604#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700605#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
606#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
607#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
608#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000609
Robert Bragg19f81df2017-06-13 12:23:03 +0100610#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000611#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100612#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000613
614#define GEN7_OASTATUS1 _MMIO(0x2364)
615#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700616#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
617#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
618#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000619
620#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100621#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
622#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000623
624#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700625#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
626#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
627#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
628#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000629
630#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100631#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000632#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100633#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000634
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700635#define OABUFFER_SIZE_128K (0 << 3)
636#define OABUFFER_SIZE_256K (1 << 3)
637#define OABUFFER_SIZE_512K (2 << 3)
638#define OABUFFER_SIZE_1M (3 << 3)
639#define OABUFFER_SIZE_2M (4 << 3)
640#define OABUFFER_SIZE_4M (5 << 3)
641#define OABUFFER_SIZE_8M (6 << 3)
642#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000643
Robert Bragg19f81df2017-06-13 12:23:03 +0100644/*
645 * Flexible, Aggregate EU Counter Registers.
646 * Note: these aren't contiguous
647 */
Robert Braggd7965152016-11-07 19:49:52 +0000648#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100649#define EU_PERF_CNTL1 _MMIO(0xe558)
650#define EU_PERF_CNTL2 _MMIO(0xe658)
651#define EU_PERF_CNTL3 _MMIO(0xe758)
652#define EU_PERF_CNTL4 _MMIO(0xe45c)
653#define EU_PERF_CNTL5 _MMIO(0xe55c)
654#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000655
Robert Braggd7965152016-11-07 19:49:52 +0000656/*
657 * OA Boolean state
658 */
659
Robert Braggd7965152016-11-07 19:49:52 +0000660#define OASTARTTRIG1 _MMIO(0x2710)
661#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
662#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
663
664#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700665#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
666#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
667#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
668#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
669#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
670#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
671#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
672#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
673#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
674#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
675#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
676#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
677#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
678#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
679#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
680#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
681#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
682#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
683#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
684#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
685#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
686#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
687#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
688#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
689#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
690#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
691#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
692#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
693#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000694
695#define OASTARTTRIG3 _MMIO(0x2718)
696#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
697#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
698#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
699#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
700#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
701#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
702#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
703#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
704#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
705
706#define OASTARTTRIG4 _MMIO(0x271c)
707#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
708#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
709#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
710#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
711#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
712#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
713#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
714#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
715#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
716
717#define OASTARTTRIG5 _MMIO(0x2720)
718#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
719#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
720
721#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700722#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
723#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
724#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
725#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
726#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
727#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
728#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
729#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
730#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
731#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
732#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
733#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
734#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
735#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
736#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
737#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
738#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
739#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
740#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
741#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
742#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
743#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
744#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
745#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
746#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
747#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
748#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
749#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
750#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000751
752#define OASTARTTRIG7 _MMIO(0x2728)
753#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
754#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
755#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
756#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
757#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
758#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
759#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
760#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
761#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
762
763#define OASTARTTRIG8 _MMIO(0x272c)
764#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
765#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
766#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
767#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
768#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
769#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
770#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
771#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
772#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
773
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100774#define OAREPORTTRIG1 _MMIO(0x2740)
775#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
776#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
777
778#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700779#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
780#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
781#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
782#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
783#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
784#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
785#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
786#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
787#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
788#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
789#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
790#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
791#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
792#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
793#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
794#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
795#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
796#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
797#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
798#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
799#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
800#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
801#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
802#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
803#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100804
805#define OAREPORTTRIG3 _MMIO(0x2748)
806#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
807#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
808#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
809#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
810#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
811#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
812#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
813#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
814#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
815
816#define OAREPORTTRIG4 _MMIO(0x274c)
817#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
818#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
819#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
820#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
821#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
822#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
823#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
824#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
825#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
826
827#define OAREPORTTRIG5 _MMIO(0x2750)
828#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
829#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
830
831#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700832#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
833#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
834#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
835#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
836#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
837#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
838#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
839#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
840#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
841#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
842#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
843#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
844#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
845#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
846#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
847#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
848#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
849#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
850#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
851#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
852#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
853#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
854#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
855#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
856#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100857
858#define OAREPORTTRIG7 _MMIO(0x2758)
859#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
860#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
861#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
862#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
863#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
864#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
865#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
866#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
867#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
868
869#define OAREPORTTRIG8 _MMIO(0x275c)
870#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
871#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
872#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
873#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
874#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
875#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
876#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
877#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
878#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
879
Robert Braggd7965152016-11-07 19:49:52 +0000880/* CECX_0 */
881#define OACEC_COMPARE_LESS_OR_EQUAL 6
882#define OACEC_COMPARE_NOT_EQUAL 5
883#define OACEC_COMPARE_LESS_THAN 4
884#define OACEC_COMPARE_GREATER_OR_EQUAL 3
885#define OACEC_COMPARE_EQUAL 2
886#define OACEC_COMPARE_GREATER_THAN 1
887#define OACEC_COMPARE_ANY_EQUAL 0
888
889#define OACEC_COMPARE_VALUE_MASK 0xffff
890#define OACEC_COMPARE_VALUE_SHIFT 3
891
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700892#define OACEC_SELECT_NOA (0 << 19)
893#define OACEC_SELECT_PREV (1 << 19)
894#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000895
896/* CECX_1 */
897#define OACEC_MASK_MASK 0xffff
898#define OACEC_CONSIDERATIONS_MASK 0xffff
899#define OACEC_CONSIDERATIONS_SHIFT 16
900
901#define OACEC0_0 _MMIO(0x2770)
902#define OACEC0_1 _MMIO(0x2774)
903#define OACEC1_0 _MMIO(0x2778)
904#define OACEC1_1 _MMIO(0x277c)
905#define OACEC2_0 _MMIO(0x2780)
906#define OACEC2_1 _MMIO(0x2784)
907#define OACEC3_0 _MMIO(0x2788)
908#define OACEC3_1 _MMIO(0x278c)
909#define OACEC4_0 _MMIO(0x2790)
910#define OACEC4_1 _MMIO(0x2794)
911#define OACEC5_0 _MMIO(0x2798)
912#define OACEC5_1 _MMIO(0x279c)
913#define OACEC6_0 _MMIO(0x27a0)
914#define OACEC6_1 _MMIO(0x27a4)
915#define OACEC7_0 _MMIO(0x27a8)
916#define OACEC7_1 _MMIO(0x27ac)
917
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100918/* OA perf counters */
919#define OA_PERFCNT1_LO _MMIO(0x91B8)
920#define OA_PERFCNT1_HI _MMIO(0x91BC)
921#define OA_PERFCNT2_LO _MMIO(0x91C0)
922#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000923#define OA_PERFCNT3_LO _MMIO(0x91C8)
924#define OA_PERFCNT3_HI _MMIO(0x91CC)
925#define OA_PERFCNT4_LO _MMIO(0x91D8)
926#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100927
928#define OA_PERFMATRIX_LO _MMIO(0x91C8)
929#define OA_PERFMATRIX_HI _MMIO(0x91CC)
930
931/* RPM unit config (Gen8+) */
932#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000933#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
934#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
935#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
936#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200937#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
938#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
939#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
940#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
941#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
942#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000943#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
944#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
945
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100946#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000947#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100948
Lionel Landwerlindab91782017-11-10 19:08:44 +0000949/* GPM unit config (Gen9+) */
950#define CTC_MODE _MMIO(0xA26C)
951#define CTC_SOURCE_PARAMETER_MASK 1
952#define CTC_SOURCE_CRYSTAL_CLOCK 0
953#define CTC_SOURCE_DIVIDE_LOGIC 1
954#define CTC_SHIFT_PARAMETER_SHIFT 1
955#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
956
Lionel Landwerlin58885762017-11-10 19:08:42 +0000957/* RCP unit config (Gen8+) */
958#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100959
Lionel Landwerlina54b19f2017-11-10 19:08:39 +0000960/* NOA (HSW) */
961#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
962#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
963#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
964#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
965#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
966#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
967#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
968#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
969#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
970#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
971
972#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
973
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100974/* NOA (Gen8+) */
975#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
976
977#define MICRO_BP0_0 _MMIO(0x9800)
978#define MICRO_BP0_2 _MMIO(0x9804)
979#define MICRO_BP0_1 _MMIO(0x9808)
980
981#define MICRO_BP1_0 _MMIO(0x980C)
982#define MICRO_BP1_2 _MMIO(0x9810)
983#define MICRO_BP1_1 _MMIO(0x9814)
984
985#define MICRO_BP2_0 _MMIO(0x9818)
986#define MICRO_BP2_2 _MMIO(0x981C)
987#define MICRO_BP2_1 _MMIO(0x9820)
988
989#define MICRO_BP3_0 _MMIO(0x9824)
990#define MICRO_BP3_2 _MMIO(0x9828)
991#define MICRO_BP3_1 _MMIO(0x982C)
992
993#define MICRO_BP_TRIGGER _MMIO(0x9830)
994#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
995#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
996#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
997
998#define GDT_CHICKEN_BITS _MMIO(0x9840)
999#define GT_NOA_ENABLE 0x00000080
1000
1001#define NOA_DATA _MMIO(0x986C)
1002#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001003
Brad Volkin220375a2014-02-18 10:15:51 -08001004#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1005#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001006#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001007
Brad Volkin5947de92014-02-18 10:15:50 -08001008/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001009 * Reset registers
1010 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001011#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001012#define DEBUG_RESET_FULL (1 << 7)
1013#define DEBUG_RESET_RENDER (1 << 8)
1014#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001015
Jesse Barnes57f350b2012-03-28 13:39:25 -07001016/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001017 * IOSF sideband
1018 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001020#define IOSF_DEVFN_SHIFT 24
1021#define IOSF_OPCODE_SHIFT 16
1022#define IOSF_PORT_SHIFT 8
1023#define IOSF_BYTE_ENABLES_SHIFT 4
1024#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001025#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001026#define IOSF_PORT_BUNIT 0x03
1027#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001028#define IOSF_PORT_NC 0x11
1029#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001030#define IOSF_PORT_GPIO_NC 0x13
1031#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001032#define IOSF_PORT_DPIO_2 0x1a
1033#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001034#define IOSF_PORT_GPIO_SC 0x48
1035#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001036#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001037#define CHV_IOSF_PORT_GPIO_N 0x13
1038#define CHV_IOSF_PORT_GPIO_SE 0x48
1039#define CHV_IOSF_PORT_GPIO_E 0xa8
1040#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001041#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1042#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001043
Jesse Barnes30a970c2013-11-04 13:48:12 -08001044/* See configdb bunit SB addr map */
1045#define BUNIT_REG_BISOC 0x11
1046
Jesse Barnes30a970c2013-11-04 13:48:12 -08001047#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001048#define DSPFREQSTAT_SHIFT_CHV 24
1049#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1050#define DSPFREQGUAR_SHIFT_CHV 8
1051#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001052#define DSPFREQSTAT_SHIFT 30
1053#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1054#define DSPFREQGUAR_SHIFT 14
1055#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001056#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1057#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1058#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001059#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1060#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1061#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1062#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1063#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1064#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1065#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1066#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1067#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1068#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1069#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1070#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001071
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001072/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001073 * i915_power_well_id:
1074 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001075 * IDs used to look up power wells. Power wells accessed directly bypassing
1076 * the power domains framework must be assigned a unique ID. The rest of power
1077 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001078 */
1079enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001080 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001081
Imre Deak2183b492018-08-06 12:58:41 +03001082 VLV_DISP_PW_DISP2D,
1083 BXT_DISP_PW_DPIO_CMN_A,
1084 VLV_DISP_PW_DPIO_CMN_BC,
1085 GLK_DISP_PW_DPIO_CMN_C,
1086 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001087 HSW_DISP_PW_GLOBAL,
1088 SKL_DISP_PW_MISC_IO,
1089 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001090 SKL_DISP_PW_2,
1091};
1092
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001093#define PUNIT_REG_PWRGT_CTRL 0x60
1094#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001095#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1096#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1097#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1098#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1099#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1100
1101#define PUNIT_PWGT_IDX_RENDER 0
1102#define PUNIT_PWGT_IDX_MEDIA 1
1103#define PUNIT_PWGT_IDX_DISP2D 3
1104#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1105#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1106#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1107#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1108#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1109#define PUNIT_PWGT_IDX_DPIO_RX0 10
1110#define PUNIT_PWGT_IDX_DPIO_RX1 11
1111#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001112
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001113#define PUNIT_REG_GPU_LFM 0xd3
1114#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1115#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001116#define GPLLENABLE (1 << 4)
1117#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001118#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001119#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001120
1121#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1122#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1123
Deepak S095acd52015-01-17 11:05:59 +05301124#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1125#define FB_GFX_FREQ_FUSE_MASK 0xff
1126#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1127#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1128#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1129
1130#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1131#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1132
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001133#define PUNIT_REG_DDR_SETUP2 0x139
1134#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1135#define FORCE_DDR_LOW_FREQ (1 << 1)
1136#define FORCE_DDR_HIGH_FREQ (1 << 0)
1137
Deepak S2b6b3a02014-05-27 15:59:30 +05301138#define PUNIT_GPU_STATUS_REG 0xdb
1139#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1140#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1141#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1142#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1143
1144#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1145#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1146#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1147
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001148#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1149#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1150#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1151#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1152#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1153#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1154#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1155#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1156#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1157#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1158
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001159#define VLV_TURBO_SOC_OVERRIDE 0x04
1160#define VLV_OVERRIDE_EN 1
1161#define VLV_SOC_TDP_EN (1 << 1)
1162#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1163#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301164
ymohanmabe4fc042013-08-27 23:40:56 +03001165/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001166#define CCK_FUSE_REG 0x8
1167#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001168#define CCK_REG_DSI_PLL_FUSE 0x44
1169#define CCK_REG_DSI_PLL_CONTROL 0x48
1170#define DSI_PLL_VCO_EN (1 << 31)
1171#define DSI_PLL_LDO_GATE (1 << 30)
1172#define DSI_PLL_P1_POST_DIV_SHIFT 17
1173#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1174#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1175#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1176#define DSI_PLL_MUX_MASK (3 << 9)
1177#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1178#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1179#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1180#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1181#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1182#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1183#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1184#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1185#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1186#define DSI_PLL_LOCK (1 << 0)
1187#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1188#define DSI_PLL_LFSR (1 << 31)
1189#define DSI_PLL_FRACTION_EN (1 << 30)
1190#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1191#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1192#define DSI_PLL_USYNC_CNT_SHIFT 18
1193#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1194#define DSI_PLL_N1_DIV_SHIFT 16
1195#define DSI_PLL_N1_DIV_MASK (3 << 16)
1196#define DSI_PLL_M1_DIV_SHIFT 0
1197#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001198#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001199#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001200#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001201#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001202#define CCK_TRUNK_FORCE_ON (1 << 17)
1203#define CCK_TRUNK_FORCE_OFF (1 << 16)
1204#define CCK_FREQUENCY_STATUS (0x1f << 8)
1205#define CCK_FREQUENCY_STATUS_SHIFT 8
1206#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001207
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001208/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001209#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001210
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001211#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001212#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1213#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1214#define DPIO_SFR_BYPASS (1 << 1)
1215#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001216
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001217#define DPIO_PHY(pipe) ((pipe) >> 1)
1218#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1219
Daniel Vetter598fac62013-04-18 22:01:46 +02001220/*
1221 * Per pipe/PLL DPIO regs
1222 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001223#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001224#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001225#define DPIO_POST_DIV_DAC 0
1226#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1227#define DPIO_POST_DIV_LVDS1 2
1228#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001229#define DPIO_K_SHIFT (24) /* 4 bits */
1230#define DPIO_P1_SHIFT (21) /* 3 bits */
1231#define DPIO_P2_SHIFT (16) /* 5 bits */
1232#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001233#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001234#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1235#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001236#define _VLV_PLL_DW3_CH1 0x802c
1237#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001238
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001239#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001240#define DPIO_REFSEL_OVERRIDE 27
1241#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1242#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1243#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301244#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001245#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1246#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001247#define _VLV_PLL_DW5_CH1 0x8034
1248#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001249
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001250#define _VLV_PLL_DW7_CH0 0x801c
1251#define _VLV_PLL_DW7_CH1 0x803c
1252#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001253
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001254#define _VLV_PLL_DW8_CH0 0x8040
1255#define _VLV_PLL_DW8_CH1 0x8060
1256#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001257
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001258#define VLV_PLL_DW9_BCAST 0xc044
1259#define _VLV_PLL_DW9_CH0 0x8044
1260#define _VLV_PLL_DW9_CH1 0x8064
1261#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001262
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001263#define _VLV_PLL_DW10_CH0 0x8048
1264#define _VLV_PLL_DW10_CH1 0x8068
1265#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001266
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001267#define _VLV_PLL_DW11_CH0 0x804c
1268#define _VLV_PLL_DW11_CH1 0x806c
1269#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001270
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001271/* Spec for ref block start counts at DW10 */
1272#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001273
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001274#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001275
Daniel Vetter598fac62013-04-18 22:01:46 +02001276/*
1277 * Per DDI channel DPIO regs
1278 */
1279
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001280#define _VLV_PCS_DW0_CH0 0x8200
1281#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001282#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1283#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1284#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1285#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001286#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001287
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001288#define _VLV_PCS01_DW0_CH0 0x200
1289#define _VLV_PCS23_DW0_CH0 0x400
1290#define _VLV_PCS01_DW0_CH1 0x2600
1291#define _VLV_PCS23_DW0_CH1 0x2800
1292#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1293#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1294
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001295#define _VLV_PCS_DW1_CH0 0x8204
1296#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001297#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1298#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1299#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001300#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001301#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001302#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001303
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001304#define _VLV_PCS01_DW1_CH0 0x204
1305#define _VLV_PCS23_DW1_CH0 0x404
1306#define _VLV_PCS01_DW1_CH1 0x2604
1307#define _VLV_PCS23_DW1_CH1 0x2804
1308#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1309#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1310
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001311#define _VLV_PCS_DW8_CH0 0x8220
1312#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001313#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1314#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001315#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001316
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001317#define _VLV_PCS01_DW8_CH0 0x0220
1318#define _VLV_PCS23_DW8_CH0 0x0420
1319#define _VLV_PCS01_DW8_CH1 0x2620
1320#define _VLV_PCS23_DW8_CH1 0x2820
1321#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1322#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001323
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001324#define _VLV_PCS_DW9_CH0 0x8224
1325#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001326#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1327#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1328#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1329#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1330#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1331#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001332#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001333
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001334#define _VLV_PCS01_DW9_CH0 0x224
1335#define _VLV_PCS23_DW9_CH0 0x424
1336#define _VLV_PCS01_DW9_CH1 0x2624
1337#define _VLV_PCS23_DW9_CH1 0x2824
1338#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1339#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1340
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001341#define _CHV_PCS_DW10_CH0 0x8228
1342#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001343#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1344#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1345#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1346#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1347#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1348#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1349#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1350#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001351#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1352
Ville Syrjälä1966e592014-04-09 13:29:04 +03001353#define _VLV_PCS01_DW10_CH0 0x0228
1354#define _VLV_PCS23_DW10_CH0 0x0428
1355#define _VLV_PCS01_DW10_CH1 0x2628
1356#define _VLV_PCS23_DW10_CH1 0x2828
1357#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1358#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define _VLV_PCS_DW11_CH0 0x822c
1361#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001362#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1363#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1364#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1365#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001366#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001367
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001368#define _VLV_PCS01_DW11_CH0 0x022c
1369#define _VLV_PCS23_DW11_CH0 0x042c
1370#define _VLV_PCS01_DW11_CH1 0x262c
1371#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001372#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1373#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001374
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001375#define _VLV_PCS01_DW12_CH0 0x0230
1376#define _VLV_PCS23_DW12_CH0 0x0430
1377#define _VLV_PCS01_DW12_CH1 0x2630
1378#define _VLV_PCS23_DW12_CH1 0x2830
1379#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1380#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1381
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001382#define _VLV_PCS_DW12_CH0 0x8230
1383#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001384#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1385#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1386#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1387#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1388#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001389#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001390
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001391#define _VLV_PCS_DW14_CH0 0x8238
1392#define _VLV_PCS_DW14_CH1 0x8438
1393#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001394
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001395#define _VLV_PCS_DW23_CH0 0x825c
1396#define _VLV_PCS_DW23_CH1 0x845c
1397#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001398
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001399#define _VLV_TX_DW2_CH0 0x8288
1400#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001401#define DPIO_SWING_MARGIN000_SHIFT 16
1402#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001403#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001404#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001405
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001406#define _VLV_TX_DW3_CH0 0x828c
1407#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001408/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001409#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001410#define DPIO_SWING_MARGIN101_SHIFT 16
1411#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001412#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1413
1414#define _VLV_TX_DW4_CH0 0x8290
1415#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001416#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1417#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001418#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1419#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001420#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1421
1422#define _VLV_TX3_DW4_CH0 0x690
1423#define _VLV_TX3_DW4_CH1 0x2a90
1424#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1425
1426#define _VLV_TX_DW5_CH0 0x8294
1427#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001428#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001429#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001430
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001431#define _VLV_TX_DW11_CH0 0x82ac
1432#define _VLV_TX_DW11_CH1 0x84ac
1433#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001434
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001435#define _VLV_TX_DW14_CH0 0x82b8
1436#define _VLV_TX_DW14_CH1 0x84b8
1437#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301438
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001439/* CHV dpPhy registers */
1440#define _CHV_PLL_DW0_CH0 0x8000
1441#define _CHV_PLL_DW0_CH1 0x8180
1442#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1443
1444#define _CHV_PLL_DW1_CH0 0x8004
1445#define _CHV_PLL_DW1_CH1 0x8184
1446#define DPIO_CHV_N_DIV_SHIFT 8
1447#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1448#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1449
1450#define _CHV_PLL_DW2_CH0 0x8008
1451#define _CHV_PLL_DW2_CH1 0x8188
1452#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1453
1454#define _CHV_PLL_DW3_CH0 0x800c
1455#define _CHV_PLL_DW3_CH1 0x818c
1456#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1457#define DPIO_CHV_FIRST_MOD (0 << 8)
1458#define DPIO_CHV_SECOND_MOD (1 << 8)
1459#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301460#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001461#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1462
1463#define _CHV_PLL_DW6_CH0 0x8018
1464#define _CHV_PLL_DW6_CH1 0x8198
1465#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1466#define DPIO_CHV_INT_COEFF_SHIFT 8
1467#define DPIO_CHV_PROP_COEFF_SHIFT 0
1468#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1469
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301470#define _CHV_PLL_DW8_CH0 0x8020
1471#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301472#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1473#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301474#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1475
1476#define _CHV_PLL_DW9_CH0 0x8024
1477#define _CHV_PLL_DW9_CH1 0x81A4
1478#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301479#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301480#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1481#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1482
Ville Syrjälä6669e392015-07-08 23:46:00 +03001483#define _CHV_CMN_DW0_CH0 0x8100
1484#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1485#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1486#define DPIO_ALLDL_POWERDOWN (1 << 1)
1487#define DPIO_ANYDL_POWERDOWN (1 << 0)
1488
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001489#define _CHV_CMN_DW5_CH0 0x8114
1490#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1491#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1492#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1493#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1494#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1495#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1496#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1497#define CHV_BUFLEFTENA1_MASK (3 << 22)
1498
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001499#define _CHV_CMN_DW13_CH0 0x8134
1500#define _CHV_CMN_DW0_CH1 0x8080
1501#define DPIO_CHV_S1_DIV_SHIFT 21
1502#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1503#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1504#define DPIO_CHV_K_DIV_SHIFT 4
1505#define DPIO_PLL_FREQLOCK (1 << 1)
1506#define DPIO_PLL_LOCK (1 << 0)
1507#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1508
1509#define _CHV_CMN_DW14_CH0 0x8138
1510#define _CHV_CMN_DW1_CH1 0x8084
1511#define DPIO_AFC_RECAL (1 << 14)
1512#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001513#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1514#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1515#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1516#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1517#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1518#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1519#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1520#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001521#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1522
Ville Syrjälä9197c882014-04-09 13:29:05 +03001523#define _CHV_CMN_DW19_CH0 0x814c
1524#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001525#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1526#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001527#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001528#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001529
Ville Syrjälä9197c882014-04-09 13:29:05 +03001530#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1531
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001532#define CHV_CMN_DW28 0x8170
1533#define DPIO_CL1POWERDOWNEN (1 << 23)
1534#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001535#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1536#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1537#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1538#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001539
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001540#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001541#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001542#define DPIO_LRC_BYPASS (1 << 3)
1543
1544#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1545 (lane) * 0x200 + (offset))
1546
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001547#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1548#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1549#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1550#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1551#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1552#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1553#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1554#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1555#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1556#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1557#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001558#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1559#define DPIO_FRC_LATENCY_SHFIT 8
1560#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1561#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301562
1563/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001564#define _BXT_PHY0_BASE 0x6C000
1565#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001566#define _BXT_PHY2_BASE 0x163000
1567#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1568 _BXT_PHY1_BASE, \
1569 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001570
1571#define _BXT_PHY(phy, reg) \
1572 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1573
1574#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1575 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1576 (reg_ch1) - _BXT_PHY0_BASE))
1577#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1578 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001580#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301581#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301582
Imre Deake93da0a2016-06-13 16:44:37 +03001583#define _BXT_PHY_CTL_DDI_A 0x64C00
1584#define _BXT_PHY_CTL_DDI_B 0x64C10
1585#define _BXT_PHY_CTL_DDI_C 0x64C20
1586#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1587#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1588#define BXT_PHY_LANE_ENABLED (1 << 8)
1589#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1590 _BXT_PHY_CTL_DDI_B)
1591
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301592#define _PHY_CTL_FAMILY_EDP 0x64C80
1593#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001594#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301595#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001596#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1597 _PHY_CTL_FAMILY_EDP, \
1598 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301599
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301600/* BXT PHY PLL registers */
1601#define _PORT_PLL_A 0x46074
1602#define _PORT_PLL_B 0x46078
1603#define _PORT_PLL_C 0x4607c
1604#define PORT_PLL_ENABLE (1 << 31)
1605#define PORT_PLL_LOCK (1 << 30)
1606#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001607#define PORT_PLL_POWER_ENABLE (1 << 26)
1608#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001609#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301610
1611#define _PORT_PLL_EBB_0_A 0x162034
1612#define _PORT_PLL_EBB_0_B 0x6C034
1613#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001614#define PORT_PLL_P1_SHIFT 13
1615#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1616#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1617#define PORT_PLL_P2_SHIFT 8
1618#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1619#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001620#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1621 _PORT_PLL_EBB_0_B, \
1622 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301623
1624#define _PORT_PLL_EBB_4_A 0x162038
1625#define _PORT_PLL_EBB_4_B 0x6C038
1626#define _PORT_PLL_EBB_4_C 0x6C344
1627#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1628#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001629#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1630 _PORT_PLL_EBB_4_B, \
1631 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301632
1633#define _PORT_PLL_0_A 0x162100
1634#define _PORT_PLL_0_B 0x6C100
1635#define _PORT_PLL_0_C 0x6C380
1636/* PORT_PLL_0_A */
1637#define PORT_PLL_M2_MASK 0xFF
1638/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001639#define PORT_PLL_N_SHIFT 8
1640#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1641#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301642/* PORT_PLL_2_A */
1643#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1644/* PORT_PLL_3_A */
1645#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1646/* PORT_PLL_6_A */
1647#define PORT_PLL_PROP_COEFF_MASK 0xF
1648#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1649#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1650#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1651#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1652/* PORT_PLL_8_A */
1653#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301654/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001655#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1656#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301657/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001658#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301659#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301660#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001661#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001662#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1663 _PORT_PLL_0_B, \
1664 _PORT_PLL_0_C)
1665#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1666 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301667
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301668/* BXT PHY common lane registers */
1669#define _PORT_CL1CM_DW0_A 0x162000
1670#define _PORT_CL1CM_DW0_BC 0x6C000
1671#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301672#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001673#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301674
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001675#define _PORT_CL1CM_DW9_A 0x162024
1676#define _PORT_CL1CM_DW9_BC 0x6C024
1677#define IREF0RC_OFFSET_SHIFT 8
1678#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1679#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001680
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001681#define _PORT_CL1CM_DW10_A 0x162028
1682#define _PORT_CL1CM_DW10_BC 0x6C028
1683#define IREF1RC_OFFSET_SHIFT 8
1684#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1685#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1686
1687#define _PORT_CL1CM_DW28_A 0x162070
1688#define _PORT_CL1CM_DW28_BC 0x6C070
1689#define OCL1_POWER_DOWN_EN (1 << 23)
1690#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1691#define SUS_CLK_CONFIG 0x3
1692#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1693
1694#define _PORT_CL1CM_DW30_A 0x162078
1695#define _PORT_CL1CM_DW30_BC 0x6C078
1696#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1697#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1698
1699/*
1700 * CNL/ICL Port/COMBO-PHY Registers
1701 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001702#define _ICL_COMBOPHY_A 0x162000
1703#define _ICL_COMBOPHY_B 0x6C000
1704#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1705 _ICL_COMBOPHY_B)
1706
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001707/* CNL/ICL Port CL_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001708#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1709 4 * (dw))
1710
1711#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1712#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001713#define CL_POWER_DOWN_ENABLE (1 << 4)
1714#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001715
Lucas De Marchi4e538402018-10-15 19:35:17 -07001716#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301717#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1718#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1719#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1720#define PWR_UP_ALL_LANES (0x0 << 4)
1721#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1722#define PWR_DOWN_LN_3_2 (0xc << 4)
1723#define PWR_DOWN_LN_3 (0x8 << 4)
1724#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1725#define PWR_DOWN_LN_1_0 (0x3 << 4)
1726#define PWR_DOWN_LN_1 (0x2 << 4)
1727#define PWR_DOWN_LN_3_1 (0xa << 4)
1728#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1729#define PWR_DOWN_LN_MASK (0xf << 4)
1730#define PWR_DOWN_LN_SHIFT 4
1731
Lucas De Marchi4e538402018-10-15 19:35:17 -07001732#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
Imre Deak67ca07e2018-06-26 17:22:32 +03001733#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001734
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001735/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001736#define _ICL_PORT_COMP 0x100
1737#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1738 _ICL_PORT_COMP + 4 * (dw))
1739
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001740#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001741#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001742#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301743
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001744#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001745#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1746
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001747#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001748#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001749#define PROCESS_INFO_DOT_0 (0 << 26)
1750#define PROCESS_INFO_DOT_1 (1 << 26)
1751#define PROCESS_INFO_DOT_4 (2 << 26)
1752#define PROCESS_INFO_MASK (7 << 26)
1753#define PROCESS_INFO_SHIFT 26
1754#define VOLTAGE_INFO_0_85V (0 << 24)
1755#define VOLTAGE_INFO_0_95V (1 << 24)
1756#define VOLTAGE_INFO_1_05V (2 << 24)
1757#define VOLTAGE_INFO_MASK (3 << 24)
1758#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301759
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001760#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001761#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001762
1763#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001764#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001765
1766/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001767#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1768#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1769#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1770#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1771#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1772#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1773#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1774#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1775#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1776#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301777#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001778 _CNL_PORT_PCS_DW1_GRP_AE, \
1779 _CNL_PORT_PCS_DW1_GRP_B, \
1780 _CNL_PORT_PCS_DW1_GRP_C, \
1781 _CNL_PORT_PCS_DW1_GRP_D, \
1782 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301783 _CNL_PORT_PCS_DW1_GRP_F))
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301784#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001785 _CNL_PORT_PCS_DW1_LN0_AE, \
1786 _CNL_PORT_PCS_DW1_LN0_B, \
1787 _CNL_PORT_PCS_DW1_LN0_C, \
1788 _CNL_PORT_PCS_DW1_LN0_D, \
1789 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301790 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301791
Lucas De Marchi4e538402018-10-15 19:35:17 -07001792#define _ICL_PORT_PCS_AUX 0x300
1793#define _ICL_PORT_PCS_GRP 0x600
1794#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1795#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1796 _ICL_PORT_PCS_AUX + 4 * (dw))
1797#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1798 _ICL_PORT_PCS_GRP + 4 * (dw))
1799#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1800 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1801#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1802#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1803#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001804#define COMMON_KEEPER_EN (1 << 26)
1805
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001806/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301807#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1808#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1809#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1810#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1811#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1812#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1813#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1814#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1815#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1816#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001817#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301818 _CNL_PORT_TX_AE_GRP_OFFSET, \
1819 _CNL_PORT_TX_B_GRP_OFFSET, \
1820 _CNL_PORT_TX_B_GRP_OFFSET, \
1821 _CNL_PORT_TX_D_GRP_OFFSET, \
1822 _CNL_PORT_TX_AE_GRP_OFFSET, \
1823 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001824 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001825#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301826 _CNL_PORT_TX_AE_LN0_OFFSET, \
1827 _CNL_PORT_TX_B_LN0_OFFSET, \
1828 _CNL_PORT_TX_B_LN0_OFFSET, \
1829 _CNL_PORT_TX_D_LN0_OFFSET, \
1830 _CNL_PORT_TX_AE_LN0_OFFSET, \
1831 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001832 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301833
Lucas De Marchi4e538402018-10-15 19:35:17 -07001834#define _ICL_PORT_TX_AUX 0x380
1835#define _ICL_PORT_TX_GRP 0x680
1836#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1837
1838#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1839 _ICL_PORT_TX_AUX + 4 * (dw))
1840#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1841 _ICL_PORT_TX_GRP + 4 * (dw))
1842#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1843 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1844
1845#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1846#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1847#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1848#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1849#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
Paulo Zanoni74875082018-03-23 12:58:53 -07001850#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001851#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001852#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001853#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301854#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1855#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001856#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001857#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001858
Rodrigo Vivi04416102017-06-09 15:26:06 -07001859#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1860#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001861#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1862#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
1863#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001864 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301865 _CNL_PORT_TX_DW4_LN0_AE)))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001866#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1867#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1868#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
1869#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001870#define LOADGEN_SELECT (1 << 31)
1871#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001872#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001873#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001874#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001875#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001876#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001877
Lucas De Marchi4e538402018-10-15 19:35:17 -07001878#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1879#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1880#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1881#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1882#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001883#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001884#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001885#define TAP3_DISABLE (1 << 29)
1886#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001887#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001888#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001889#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001890
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001891#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1892#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Clint Taylorb265a2a2018-12-17 14:13:47 -08001893#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1894#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1895#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
1896#define ICL_PORT_TX_DW7_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001897#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001898#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001899
Manasi Navarea38bb302018-07-13 12:43:13 -07001900#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07001901 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1902
Manasi Navarea38bb302018-07-13 12:43:13 -07001903#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1904#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1905#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1906#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1907#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1908#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1909#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1910#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1911#define MG_TX1_LINK_PARAMS(port, ln) \
1912 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1913 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1914 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001915
Manasi Navarea38bb302018-07-13 12:43:13 -07001916#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1917#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1918#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1919#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1920#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1921#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1922#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1923#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1924#define MG_TX2_LINK_PARAMS(port, ln) \
1925 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1926 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1927 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1928#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001929
Manasi Navarea38bb302018-07-13 12:43:13 -07001930#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1931#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1932#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1933#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1934#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1935#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1936#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1937#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1938#define MG_TX1_PISO_READLOAD(port, ln) \
1939 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1940 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1941 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001942
Manasi Navarea38bb302018-07-13 12:43:13 -07001943#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1944#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1945#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1946#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1947#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1948#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1949#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1950#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1951#define MG_TX2_PISO_READLOAD(port, ln) \
1952 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1953 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1954 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1955#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001956
Manasi Navarea38bb302018-07-13 12:43:13 -07001957#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1958#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1959#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1960#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1961#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1962#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1963#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1964#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1965#define MG_TX1_SWINGCTRL(port, ln) \
1966 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1967 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1968 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001969
Manasi Navarea38bb302018-07-13 12:43:13 -07001970#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1971#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1972#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1973#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1974#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1975#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1976#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1977#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1978#define MG_TX2_SWINGCTRL(port, ln) \
1979 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1980 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1981 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1982#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1983#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001984
Manasi Navarea38bb302018-07-13 12:43:13 -07001985#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1986#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1987#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1988#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1989#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1990#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1991#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1992#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1993#define MG_TX1_DRVCTRL(port, ln) \
1994 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1995 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1996 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001997
Manasi Navarea38bb302018-07-13 12:43:13 -07001998#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1999#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2000#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2001#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2002#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2003#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2004#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2005#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2006#define MG_TX2_DRVCTRL(port, ln) \
2007 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2008 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2009 MG_TX_DRVCTRL_TX2LN1_PORT1)
2010#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2011#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2012#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2013#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2014#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2015#define CRI_LOADGEN_SEL(x) ((x) << 12)
2016#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2017
2018#define MG_CLKHUB_LN0_PORT1 0x16839C
2019#define MG_CLKHUB_LN1_PORT1 0x16879C
2020#define MG_CLKHUB_LN0_PORT2 0x16939C
2021#define MG_CLKHUB_LN1_PORT2 0x16979C
2022#define MG_CLKHUB_LN0_PORT3 0x16A39C
2023#define MG_CLKHUB_LN1_PORT3 0x16A79C
2024#define MG_CLKHUB_LN0_PORT4 0x16B39C
2025#define MG_CLKHUB_LN1_PORT4 0x16B79C
2026#define MG_CLKHUB(port, ln) \
2027 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
2028 MG_CLKHUB_LN0_PORT2, \
2029 MG_CLKHUB_LN1_PORT1)
2030#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2031
2032#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2033#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2034#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2035#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2036#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2037#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2038#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2039#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2040#define MG_TX1_DCC(port, ln) \
2041 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
2042 MG_TX_DCC_TX1LN0_PORT2, \
2043 MG_TX_DCC_TX1LN1_PORT1)
2044#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2045#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2046#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2047#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2048#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2049#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2050#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2051#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2052#define MG_TX2_DCC(port, ln) \
2053 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2054 MG_TX_DCC_TX2LN0_PORT2, \
2055 MG_TX_DCC_TX2LN1_PORT1)
2056#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2057#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2058#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002059
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002060#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2061#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2062#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2063#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2064#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2065#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2066#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2067#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2068#define MG_DP_MODE(port, ln) \
2069 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2070 MG_DP_MODE_LN0_ACU_PORT2, \
2071 MG_DP_MODE_LN1_ACU_PORT1)
2072#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2073#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002074#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2075#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2076#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2077#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2078#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2079
2080#define MG_MISC_SUS0_PORT1 0x168814
2081#define MG_MISC_SUS0_PORT2 0x169814
2082#define MG_MISC_SUS0_PORT3 0x16A814
2083#define MG_MISC_SUS0_PORT4 0x16B814
2084#define MG_MISC_SUS0(tc_port) \
2085 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2086#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2087#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2088#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2089#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2090#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2091#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2092#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2093#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002094
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002095/* The spec defines this only for BXT PHY0, but lets assume that this
2096 * would exist for PHY1 too if it had a second channel.
2097 */
2098#define _PORT_CL2CM_DW6_A 0x162358
2099#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002100#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302101#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2102
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002103#define FIA1_BASE 0x163000
2104
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002105/* ICL PHY DFLEX registers */
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002106#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
Manasi Navareb4335ec2018-10-23 12:12:47 -07002107#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2108#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2109#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2110#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2111#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2112#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002113
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302114/* BXT PHY Ref registers */
2115#define _PORT_REF_DW3_A 0x16218C
2116#define _PORT_REF_DW3_BC 0x6C18C
2117#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002118#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302119
2120#define _PORT_REF_DW6_A 0x162198
2121#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002122#define GRC_CODE_SHIFT 24
2123#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302124#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002125#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302126#define GRC_CODE_SLOW_SHIFT 8
2127#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2128#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002129#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302130
2131#define _PORT_REF_DW8_A 0x1621A0
2132#define _PORT_REF_DW8_BC 0x6C1A0
2133#define GRC_DIS (1 << 15)
2134#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002135#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302136
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302137/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302138#define _PORT_PCS_DW10_LN01_A 0x162428
2139#define _PORT_PCS_DW10_LN01_B 0x6C428
2140#define _PORT_PCS_DW10_LN01_C 0x6C828
2141#define _PORT_PCS_DW10_GRP_A 0x162C28
2142#define _PORT_PCS_DW10_GRP_B 0x6CC28
2143#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002144#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2145 _PORT_PCS_DW10_LN01_B, \
2146 _PORT_PCS_DW10_LN01_C)
2147#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2148 _PORT_PCS_DW10_GRP_B, \
2149 _PORT_PCS_DW10_GRP_C)
2150
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302151#define TX2_SWING_CALC_INIT (1 << 31)
2152#define TX1_SWING_CALC_INIT (1 << 30)
2153
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302154#define _PORT_PCS_DW12_LN01_A 0x162430
2155#define _PORT_PCS_DW12_LN01_B 0x6C430
2156#define _PORT_PCS_DW12_LN01_C 0x6C830
2157#define _PORT_PCS_DW12_LN23_A 0x162630
2158#define _PORT_PCS_DW12_LN23_B 0x6C630
2159#define _PORT_PCS_DW12_LN23_C 0x6CA30
2160#define _PORT_PCS_DW12_GRP_A 0x162c30
2161#define _PORT_PCS_DW12_GRP_B 0x6CC30
2162#define _PORT_PCS_DW12_GRP_C 0x6CE30
2163#define LANESTAGGER_STRAP_OVRD (1 << 6)
2164#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002165#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2166 _PORT_PCS_DW12_LN01_B, \
2167 _PORT_PCS_DW12_LN01_C)
2168#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2169 _PORT_PCS_DW12_LN23_B, \
2170 _PORT_PCS_DW12_LN23_C)
2171#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2172 _PORT_PCS_DW12_GRP_B, \
2173 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302174
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302175/* BXT PHY TX registers */
2176#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2177 ((lane) & 1) * 0x80)
2178
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302179#define _PORT_TX_DW2_LN0_A 0x162508
2180#define _PORT_TX_DW2_LN0_B 0x6C508
2181#define _PORT_TX_DW2_LN0_C 0x6C908
2182#define _PORT_TX_DW2_GRP_A 0x162D08
2183#define _PORT_TX_DW2_GRP_B 0x6CD08
2184#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002185#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2186 _PORT_TX_DW2_LN0_B, \
2187 _PORT_TX_DW2_LN0_C)
2188#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2189 _PORT_TX_DW2_GRP_B, \
2190 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302191#define MARGIN_000_SHIFT 16
2192#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2193#define UNIQ_TRANS_SCALE_SHIFT 8
2194#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2195
2196#define _PORT_TX_DW3_LN0_A 0x16250C
2197#define _PORT_TX_DW3_LN0_B 0x6C50C
2198#define _PORT_TX_DW3_LN0_C 0x6C90C
2199#define _PORT_TX_DW3_GRP_A 0x162D0C
2200#define _PORT_TX_DW3_GRP_B 0x6CD0C
2201#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002202#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2203 _PORT_TX_DW3_LN0_B, \
2204 _PORT_TX_DW3_LN0_C)
2205#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2206 _PORT_TX_DW3_GRP_B, \
2207 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302208#define SCALE_DCOMP_METHOD (1 << 26)
2209#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302210
2211#define _PORT_TX_DW4_LN0_A 0x162510
2212#define _PORT_TX_DW4_LN0_B 0x6C510
2213#define _PORT_TX_DW4_LN0_C 0x6C910
2214#define _PORT_TX_DW4_GRP_A 0x162D10
2215#define _PORT_TX_DW4_GRP_B 0x6CD10
2216#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002217#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2218 _PORT_TX_DW4_LN0_B, \
2219 _PORT_TX_DW4_LN0_C)
2220#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2221 _PORT_TX_DW4_GRP_B, \
2222 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302223#define DEEMPH_SHIFT 24
2224#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2225
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002226#define _PORT_TX_DW5_LN0_A 0x162514
2227#define _PORT_TX_DW5_LN0_B 0x6C514
2228#define _PORT_TX_DW5_LN0_C 0x6C914
2229#define _PORT_TX_DW5_GRP_A 0x162D14
2230#define _PORT_TX_DW5_GRP_B 0x6CD14
2231#define _PORT_TX_DW5_GRP_C 0x6CF14
2232#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2233 _PORT_TX_DW5_LN0_B, \
2234 _PORT_TX_DW5_LN0_C)
2235#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2236 _PORT_TX_DW5_GRP_B, \
2237 _PORT_TX_DW5_GRP_C)
2238#define DCC_DELAY_RANGE_1 (1 << 9)
2239#define DCC_DELAY_RANGE_2 (1 << 8)
2240
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302241#define _PORT_TX_DW14_LN0_A 0x162538
2242#define _PORT_TX_DW14_LN0_B 0x6C538
2243#define _PORT_TX_DW14_LN0_C 0x6C938
2244#define LATENCY_OPTIM_SHIFT 30
2245#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002246#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2247 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2248 _PORT_TX_DW14_LN0_C) + \
2249 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302250
David Weinehallf8896f52015-06-25 11:11:03 +03002251/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002252#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002253/* SKL VccIO mask */
2254#define SKL_VCCIO_MASK 0x1
2255/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002256#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002257/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002258#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2259#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002260/* Balance leg disable bits */
2261#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002262#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002263
Jesse Barnes585fb112008-07-29 11:54:06 -07002264/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002265 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002266 * [0-7] @ 0x2000 gen2,gen3
2267 * [8-15] @ 0x3000 945,g33,pnv
2268 *
2269 * [0-15] @ 0x3000 gen4,gen5
2270 *
2271 * [0-15] @ 0x100000 gen6,vlv,chv
2272 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002273 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002274#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002275#define I830_FENCE_START_MASK 0x07f80000
2276#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002277#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002278#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002279#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002280#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002281#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002282#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002283
2284#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002285#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002287#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2288#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002289#define I965_FENCE_PITCH_SHIFT 2
2290#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002291#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002292#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002293
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002294#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2295#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002296#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002297#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002298
Deepak S2b6b3a02014-05-27 15:59:30 +05302299
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002300/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002301#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002302#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002303#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002304#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2305#define TILECTL_BACKSNOOP_DIS (1 << 3)
2306
Jesse Barnesde151cf2008-11-12 10:03:55 -08002307/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002308 * Instruction and interrupt control regs
2309 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002310#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002311#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2312#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002313#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002314#define PRB0_BASE (0x2030 - 0x30)
2315#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2316#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2317#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2318#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2319#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2320#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002321#define RENDER_RING_BASE 0x02000
2322#define BSD_RING_BASE 0x04000
2323#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002324#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002325#define GEN11_BSD_RING_BASE 0x1c0000
2326#define GEN11_BSD2_RING_BASE 0x1c4000
2327#define GEN11_BSD3_RING_BASE 0x1d0000
2328#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002329#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002330#define GEN11_VEBOX_RING_BASE 0x1c8000
2331#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002332#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002333#define RING_TAIL(base) _MMIO((base) + 0x30)
2334#define RING_HEAD(base) _MMIO((base) + 0x34)
2335#define RING_START(base) _MMIO((base) + 0x38)
2336#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002337#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002338#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2339#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2340#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002341#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2342#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2343#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2344#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2345#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2346#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2347#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2348#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2349#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2350#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2351#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2352#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002353#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002354#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2355#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2356#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2357#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2358#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002359#define RESET_CTL_REQUEST_RESET (1 << 0)
2360#define RESET_CTL_READY_TO_RESET (1 << 1)
Mika Kuoppala39e78232018-06-07 20:24:44 +03002361#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002363#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002364#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002365#define GEN7_WR_WATERMARK _MMIO(0x4028)
2366#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2367#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002368#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2369#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002370#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2371#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002372/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002373#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002374#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002375#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2376#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002378#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002379#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2380#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002381#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002382#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002383#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2384#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002385#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002386#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2387#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002388#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002389#define DONE_REG _MMIO(0x40b0)
2390#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2391#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002392#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002393#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2394#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2395#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002396#define RING_ACTHD(base) _MMIO((base) + 0x74)
2397#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2398#define RING_NOPID(base) _MMIO((base) + 0x94)
2399#define RING_IMR(base) _MMIO((base) + 0xa8)
2400#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2401#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2402#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002403#define TAIL_ADDR 0x001FFFF8
2404#define HEAD_WRAP_COUNT 0xFFE00000
2405#define HEAD_WRAP_ONE 0x00200000
2406#define HEAD_ADDR 0x001FFFFC
2407#define RING_NR_PAGES 0x001FF000
2408#define RING_REPORT_MASK 0x00000006
2409#define RING_REPORT_64K 0x00000002
2410#define RING_REPORT_128K 0x00000004
2411#define RING_NO_REPORT 0x00000000
2412#define RING_VALID_MASK 0x00000001
2413#define RING_VALID 0x00000001
2414#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002415#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2416#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2417#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002418
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002419#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002420#define RING_MAX_NONPRIV_SLOTS 12
2421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002422#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002423
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002424#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002425#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002426
Matthew Auld9a6330c2017-10-06 23:18:22 +01002427#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2428#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002429#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002430
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002431#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002432#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2433#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2434#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002435
Chris Wilson8168bd42010-11-11 17:54:52 +00002436#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002437#define PRB0_TAIL _MMIO(0x2030)
2438#define PRB0_HEAD _MMIO(0x2034)
2439#define PRB0_START _MMIO(0x2038)
2440#define PRB0_CTL _MMIO(0x203c)
2441#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2442#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2443#define PRB1_START _MMIO(0x2048) /* 915+ only */
2444#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002445#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002446#define IPEIR_I965 _MMIO(0x2064)
2447#define IPEHR_I965 _MMIO(0x2068)
2448#define GEN7_SC_INSTDONE _MMIO(0x7100)
2449#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2450#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002451#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2452#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2453#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2454#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2455#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002456#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2457#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2458#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2459#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002460#define RING_IPEIR(base) _MMIO((base) + 0x64)
2461#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002462/*
2463 * On GEN4, only the render ring INSTDONE exists and has a different
2464 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002465 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002466 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002467#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2468#define RING_INSTPS(base) _MMIO((base) + 0x70)
2469#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2470#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2471#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2472#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002473#define INSTPS _MMIO(0x2070) /* 965+ only */
2474#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2475#define ACTHD_I965 _MMIO(0x2074)
2476#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002477#define HWS_ADDRESS_MASK 0xfffff000
2478#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002479#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002480#define PWRCTX_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002481#define IPEIR _MMIO(0x2088)
2482#define IPEHR _MMIO(0x208c)
2483#define GEN2_INSTDONE _MMIO(0x2090)
2484#define NOPID _MMIO(0x2094)
2485#define HWSTAM _MMIO(0x2098)
2486#define DMA_FADD_I8XX _MMIO(0x20d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002487#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002488#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002489#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2490#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2491#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2492#define RING_BBADDR(base) _MMIO((base) + 0x140)
2493#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2494#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2495#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2496#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2497#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002498
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002499#define ERROR_GEN6 _MMIO(0x40a0)
2500#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002501#define ERR_INT_POISON (1 << 31)
2502#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2503#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2504#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2505#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2506#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2507#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2508#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2509#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2510#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002511
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002512#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2513#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002514#define FAULT_VA_HIGH_BITS (0xf << 0)
2515#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002517#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002518#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002519
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002520#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2521#define CLAIM_ER_CLR (1 << 31)
2522#define CLAIM_ER_OVERFLOW (1 << 16)
2523#define CLAIM_ER_CTR_MASK 0xffff
2524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002525#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002526/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002527#define DERRMR_PIPEA_SCANLINE (1 << 0)
2528#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2529#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2530#define DERRMR_PIPEA_VBLANK (1 << 3)
2531#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002532#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002533#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2534#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2535#define DERRMR_PIPEB_VBLANK (1 << 11)
2536#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002537/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002538#define DERRMR_PIPEC_SCANLINE (1 << 14)
2539#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2540#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2541#define DERRMR_PIPEC_VBLANK (1 << 21)
2542#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002543
Chris Wilson0f3b6842013-01-15 12:05:55 +00002544
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002545/* GM45+ chicken bits -- debug workaround bits that may be required
2546 * for various sorts of correct behavior. The top 16 bits of each are
2547 * the enables for writing to the corresponding low bit.
2548 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002549#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002550#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002551#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002552
2553#define FF_SLICE_CHICKEN _MMIO(0x2088)
2554#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2555
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002556/* Disables pipelining of read flushes past the SF-WIZ interface.
2557 * Required on all Ironlake steppings according to the B-Spec, but the
2558 * particular danger of not doing so is not specified.
2559 */
2560# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002561#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002562#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002563#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002564#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002565#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002566#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002567#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002569#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002570# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002571# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002572# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302573# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002574# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002576#define GEN6_GT_MODE _MMIO(0x20d0)
2577#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002578#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2579#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2580#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2581#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002582#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002583#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002584#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2585#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002586
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002587/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2588#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2589#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002590#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002591
Tim Goreb1e429f2016-03-21 14:37:29 +00002592/* WaClearTdlStateAckDirtyBits */
2593#define GEN8_STATE_ACK _MMIO(0x20F0)
2594#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2595#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2596#define GEN9_STATE_ACK_TDL0 (1 << 12)
2597#define GEN9_STATE_ACK_TDL1 (1 << 13)
2598#define GEN9_STATE_ACK_TDL2 (1 << 14)
2599#define GEN9_STATE_ACK_TDL3 (1 << 15)
2600#define GEN9_SUBSLICE_TDL_ACK_BITS \
2601 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2602 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002604#define GFX_MODE _MMIO(0x2520)
2605#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002606#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2607#define GFX_RUN_LIST_ENABLE (1 << 15)
2608#define GFX_INTERRUPT_STEERING (1 << 14)
2609#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2610#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2611#define GFX_REPLAY_MODE (1 << 11)
2612#define GFX_PSMI_GRANULARITY (1 << 10)
2613#define GFX_PPGTT_ENABLE (1 << 9)
2614#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002615
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002616#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2617#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2618#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2619#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002620
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002621#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002623#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2624#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2625#define SCPD0 _MMIO(0x209c) /* 915+ only */
2626#define IER _MMIO(0x20a0)
2627#define IIR _MMIO(0x20a4)
2628#define IMR _MMIO(0x20a8)
2629#define ISR _MMIO(0x20ac)
2630#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002631#define GINT_DIS (1 << 22)
2632#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002633#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2634#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2635#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2636#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2637#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2638#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2639#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302640#define VLV_PCBR_ADDR_SHIFT 12
2641
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002642#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002643#define EIR _MMIO(0x20b0)
2644#define EMR _MMIO(0x20b4)
2645#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002646#define GM45_ERROR_PAGE_TABLE (1 << 5)
2647#define GM45_ERROR_MEM_PRIV (1 << 4)
2648#define I915_ERROR_PAGE_TABLE (1 << 4)
2649#define GM45_ERROR_CP_PRIV (1 << 3)
2650#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2651#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002652#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002653#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2654#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002655 will not assert AGPBUSY# and will only
2656 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002657#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2658#define INSTPM_TLB_INVALIDATE (1 << 9)
2659#define INSTPM_SYNC_FLUSH (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002660#define ACTHD _MMIO(0x20c8)
2661#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002662#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2663#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2664#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002665#define FW_BLC _MMIO(0x20d8)
2666#define FW_BLC2 _MMIO(0x20dc)
2667#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002668#define FW_BLC_SELF_EN_MASK (1 << 31)
2669#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2670#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002671#define MM_BURST_LENGTH 0x00700000
2672#define MM_FIFO_WATERMARK 0x0001F000
2673#define LM_BURST_LENGTH 0x00000700
2674#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002676
Mahesh Kumar78005492018-01-30 11:49:14 -02002677#define MBUS_ABOX_CTL _MMIO(0x45038)
2678#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2679#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2680#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2681#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2682#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2683#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2684#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2685#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2686
2687#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2688#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2689#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2690 _PIPEB_MBUS_DBOX_CTL)
2691#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2692#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2693#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2694#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2695#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2696#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2697
2698#define MBUS_UBOX_CTL _MMIO(0x4503C)
2699#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2700#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2701
Keith Packard45503de2010-07-19 21:12:35 -07002702/* Make render/texture TLB fetches lower priorty than associated data
2703 * fetches. This is not turned on by default
2704 */
2705#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2706
2707/* Isoch request wait on GTT enable (Display A/B/C streams).
2708 * Make isoch requests stall on the TLB update. May cause
2709 * display underruns (test mode only)
2710 */
2711#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2712
2713/* Block grant count for isoch requests when block count is
2714 * set to a finite value.
2715 */
2716#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2717#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2718#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2719#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2720#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2721
2722/* Enable render writes to complete in C2/C3/C4 power states.
2723 * If this isn't enabled, render writes are prevented in low
2724 * power states. That seems bad to me.
2725 */
2726#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2727
2728/* This acknowledges an async flip immediately instead
2729 * of waiting for 2TLB fetches.
2730 */
2731#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2732
2733/* Enables non-sequential data reads through arbiter
2734 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002735#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002736
2737/* Disable FSB snooping of cacheable write cycles from binner/render
2738 * command stream
2739 */
2740#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2741
2742/* Arbiter time slice for non-isoch streams */
2743#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2744#define MI_ARB_TIME_SLICE_1 (0 << 5)
2745#define MI_ARB_TIME_SLICE_2 (1 << 5)
2746#define MI_ARB_TIME_SLICE_4 (2 << 5)
2747#define MI_ARB_TIME_SLICE_6 (3 << 5)
2748#define MI_ARB_TIME_SLICE_8 (4 << 5)
2749#define MI_ARB_TIME_SLICE_10 (5 << 5)
2750#define MI_ARB_TIME_SLICE_14 (6 << 5)
2751#define MI_ARB_TIME_SLICE_16 (7 << 5)
2752
2753/* Low priority grace period page size */
2754#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2755#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2756
2757/* Disable display A/B trickle feed */
2758#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2759
2760/* Set display plane priority */
2761#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2762#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002765#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2766#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002768#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002769#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2770#define CM0_IZ_OPT_DISABLE (1 << 6)
2771#define CM0_ZR_OPT_DISABLE (1 << 5)
2772#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2773#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2774#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2775#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2776#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002777#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2778#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002779#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002780#define ECOSKPD _MMIO(0x21d0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002781#define ECO_GATING_CX_ONLY (1 << 3)
2782#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002784#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002785#define RC_OP_FLUSH_ENABLE (1 << 0)
2786#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002787#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002788#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2789#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2790#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002791
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002792#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002793#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002794#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002795
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002796#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002797#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002798#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002799#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002800
Robert Bragg19f81df2017-06-13 12:23:03 +01002801#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2802#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2803
Deepak S693d11c2015-01-16 20:42:16 +05302804/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002805#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2806#define HSW_F1_EU_DIS_SHIFT 16
2807#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2808#define HSW_F1_EU_DIS_10EUS 0
2809#define HSW_F1_EU_DIS_8EUS 1
2810#define HSW_F1_EU_DIS_6EUS 2
2811
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002812#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002813#define CHV_FGT_DISABLE_SS0 (1 << 10)
2814#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302815#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2816#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2817#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2818#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2819#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2820#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2821#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2822#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2823
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002824#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002825#define GEN8_F2_SS_DIS_SHIFT 21
2826#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002827#define GEN8_F2_S_ENA_SHIFT 25
2828#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2829
2830#define GEN9_F2_SS_DIS_SHIFT 20
2831#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2832
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002833#define GEN10_F2_S_ENA_SHIFT 22
2834#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2835#define GEN10_F2_SS_DIS_SHIFT 18
2836#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2837
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002838#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2839#define GEN10_L3BANK_PAIR_COUNT 4
2840#define GEN10_L3BANK_MASK 0x0F
2841
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002842#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002843#define GEN8_EU_DIS0_S0_MASK 0xffffff
2844#define GEN8_EU_DIS0_S1_SHIFT 24
2845#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2846
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002847#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002848#define GEN8_EU_DIS1_S1_MASK 0xffff
2849#define GEN8_EU_DIS1_S2_SHIFT 16
2850#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2851
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002852#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002853#define GEN8_EU_DIS2_S2_MASK 0xff
2854
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002855#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002856
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002857#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2858#define GEN10_EU_DIS_SS_MASK 0xff
2859
Oscar Mateo26376a72018-03-16 14:14:49 +02002860#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2861#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2862#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2863#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2864
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002865#define GEN11_EU_DISABLE _MMIO(0x9134)
2866#define GEN11_EU_DIS_MASK 0xFF
2867
2868#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2869#define GEN11_GT_S_ENA_MASK 0xFF
2870
2871#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2872
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002873#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002874#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2875#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2876#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2877#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002878
Ben Widawskycc609d52013-05-28 19:22:29 -07002879/* On modern GEN architectures interrupt control consists of two sets
2880 * of registers. The first set pertains to the ring generating the
2881 * interrupt. The second control is for the functional block generating the
2882 * interrupt. These are PM, GT, DE, etc.
2883 *
2884 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2885 * GT interrupt bits, so we don't need to duplicate the defines.
2886 *
2887 * These defines should cover us well from SNB->HSW with minor exceptions
2888 * it can also work on ILK.
2889 */
2890#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2891#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2892#define GT_BLT_USER_INTERRUPT (1 << 22)
2893#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2894#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002895#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002896#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002897#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2898#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2899#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2900#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2901#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2902#define GT_RENDER_USER_INTERRUPT (1 << 0)
2903
Ben Widawsky12638c52013-05-28 19:22:31 -07002904#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2905#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2906
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002907#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002908 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002909 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002910
Ben Widawskycc609d52013-05-28 19:22:29 -07002911/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002912#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002913
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002914#define I915_PM_INTERRUPT (1 << 31)
2915#define I915_ISP_INTERRUPT (1 << 22)
2916#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2917#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2918#define I915_MIPIC_INTERRUPT (1 << 19)
2919#define I915_MIPIA_INTERRUPT (1 << 18)
2920#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2921#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2922#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2923#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002924#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2925#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2926#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2927#define I915_HWB_OOM_INTERRUPT (1 << 13)
2928#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2929#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2930#define I915_MISC_INTERRUPT (1 << 11)
2931#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2932#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2933#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2934#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2935#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2936#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2937#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2938#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2939#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2940#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2941#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2942#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2943#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2944#define I915_DEBUG_INTERRUPT (1 << 2)
2945#define I915_WINVALID_INTERRUPT (1 << 1)
2946#define I915_USER_INTERRUPT (1 << 1)
2947#define I915_ASLE_INTERRUPT (1 << 0)
2948#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002949
Jerome Anandeef57322017-01-25 04:27:49 +05302950#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2951#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2952
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002953/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002954#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2955#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2956
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002957#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2958#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2959#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2960#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2961 _VLV_AUD_PORT_EN_B_DBG, \
2962 _VLV_AUD_PORT_EN_C_DBG, \
2963 _VLV_AUD_PORT_EN_D_DBG)
2964#define VLV_AMP_MUTE (1 << 1)
2965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002966#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002968#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002969#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002970#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002971#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2972#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2973#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2974#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002975#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002976#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2977#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2978#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2979#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2980#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2981#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2982#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2983#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002984
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002985/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002986 * Framebuffer compression (915+ only)
2987 */
2988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002989#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2990#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2991#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002992#define FBC_CTL_EN (1 << 31)
2993#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002994#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002995#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2996#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002997#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002998#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002999#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003000#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003001#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003002#define FBC_STAT_COMPRESSING (1 << 31)
3003#define FBC_STAT_COMPRESSED (1 << 30)
3004#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003005#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003006#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003007#define FBC_CTL_FENCE_DBL (0 << 4)
3008#define FBC_CTL_IDLE_IMM (0 << 2)
3009#define FBC_CTL_IDLE_FULL (1 << 2)
3010#define FBC_CTL_IDLE_LINE (2 << 2)
3011#define FBC_CTL_IDLE_DEBUG (3 << 2)
3012#define FBC_CTL_CPU_FENCE (1 << 1)
3013#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003014#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3015#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003016
3017#define FBC_LL_SIZE (1536)
3018
Mika Kuoppala44fff992016-06-07 17:19:09 +03003019#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003020#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003021
Jesse Barnes74dff282009-09-14 15:39:40 -07003022/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003023#define DPFC_CB_BASE _MMIO(0x3200)
3024#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003025#define DPFC_CTL_EN (1 << 31)
3026#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3027#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3028#define DPFC_CTL_FENCE_EN (1 << 29)
3029#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3030#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3031#define DPFC_SR_EN (1 << 10)
3032#define DPFC_CTL_LIMIT_1X (0 << 6)
3033#define DPFC_CTL_LIMIT_2X (1 << 6)
3034#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003035#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003036#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003037#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3038#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3039#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3040#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003041#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003042#define DPFC_INVAL_SEG_SHIFT (16)
3043#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3044#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003045#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003046#define DPFC_STATUS2 _MMIO(0x3214)
3047#define DPFC_FENCE_YOFF _MMIO(0x3218)
3048#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003049#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003050
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003051/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003052#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3053#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003054#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003055/* The bit 28-8 is reserved */
3056#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003057#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3058#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003059#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3060#define IVB_FBC_STATUS2 _MMIO(0x43214)
3061#define IVB_FBC_COMP_SEG_MASK 0x7ff
3062#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003063#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3064#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003065#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3066#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003067#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003068#define ILK_FBC_RT_VALID (1 << 0)
3069#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003071#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003072#define ILK_FBCQ_DIS (1 << 22)
3073#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003074
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003075
Jesse Barnes585fb112008-07-29 11:54:06 -07003076/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003077 * Framebuffer compression for Sandybridge
3078 *
3079 * The following two registers are of type GTTMMADR
3080 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003081#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003082#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003083#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003084
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003085/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003086#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003088#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003089#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003090
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003091#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003092#define FBC_REND_NUKE (1 << 2)
3093#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003094
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003095/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003096 * GPIO regs
3097 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003098#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3099 4 * (gpio))
3100
Jesse Barnes585fb112008-07-29 11:54:06 -07003101# define GPIO_CLOCK_DIR_MASK (1 << 0)
3102# define GPIO_CLOCK_DIR_IN (0 << 1)
3103# define GPIO_CLOCK_DIR_OUT (1 << 1)
3104# define GPIO_CLOCK_VAL_MASK (1 << 2)
3105# define GPIO_CLOCK_VAL_OUT (1 << 3)
3106# define GPIO_CLOCK_VAL_IN (1 << 4)
3107# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3108# define GPIO_DATA_DIR_MASK (1 << 8)
3109# define GPIO_DATA_DIR_IN (0 << 9)
3110# define GPIO_DATA_DIR_OUT (1 << 9)
3111# define GPIO_DATA_VAL_MASK (1 << 10)
3112# define GPIO_DATA_VAL_OUT (1 << 11)
3113# define GPIO_DATA_VAL_IN (1 << 12)
3114# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003116#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003117#define GMBUS_AKSV_SELECT (1 << 11)
3118#define GMBUS_RATE_100KHZ (0 << 8)
3119#define GMBUS_RATE_50KHZ (1 << 8)
3120#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3121#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3122#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303123#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003124#define GMBUS_PIN_DISABLED 0
3125#define GMBUS_PIN_SSC 1
3126#define GMBUS_PIN_VGADDC 2
3127#define GMBUS_PIN_PANEL 3
3128#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3129#define GMBUS_PIN_DPC 4 /* HDMIC */
3130#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3131#define GMBUS_PIN_DPD 6 /* HDMID */
3132#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003133#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003134#define GMBUS_PIN_2_BXT 2
3135#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003136#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003137#define GMBUS_PIN_9_TC1_ICP 9
3138#define GMBUS_PIN_10_TC2_ICP 10
3139#define GMBUS_PIN_11_TC3_ICP 11
3140#define GMBUS_PIN_12_TC4_ICP 12
3141
3142#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003143#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003144#define GMBUS_SW_CLR_INT (1 << 31)
3145#define GMBUS_SW_RDY (1 << 30)
3146#define GMBUS_ENT (1 << 29) /* enable timeout */
3147#define GMBUS_CYCLE_NONE (0 << 25)
3148#define GMBUS_CYCLE_WAIT (1 << 25)
3149#define GMBUS_CYCLE_INDEX (2 << 25)
3150#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003151#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003152#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303153#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003154#define GMBUS_SLAVE_INDEX_SHIFT 8
3155#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003156#define GMBUS_SLAVE_READ (1 << 0)
3157#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003158#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003159#define GMBUS_INUSE (1 << 15)
3160#define GMBUS_HW_WAIT_PHASE (1 << 14)
3161#define GMBUS_STALL_TIMEOUT (1 << 13)
3162#define GMBUS_INT (1 << 12)
3163#define GMBUS_HW_RDY (1 << 11)
3164#define GMBUS_SATOER (1 << 10)
3165#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003166#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3167#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003168#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3169#define GMBUS_NAK_EN (1 << 3)
3170#define GMBUS_IDLE_EN (1 << 2)
3171#define GMBUS_HW_WAIT_EN (1 << 1)
3172#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003173#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003174#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003175
Jesse Barnes585fb112008-07-29 11:54:06 -07003176/*
3177 * Clock control & power management
3178 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003179#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3180#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3181#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003182#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003184#define VGA0 _MMIO(0x6000)
3185#define VGA1 _MMIO(0x6004)
3186#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003187#define VGA0_PD_P2_DIV_4 (1 << 7)
3188#define VGA0_PD_P1_DIV_2 (1 << 5)
3189#define VGA0_PD_P1_SHIFT 0
3190#define VGA0_PD_P1_MASK (0x1f << 0)
3191#define VGA1_PD_P2_DIV_4 (1 << 15)
3192#define VGA1_PD_P1_DIV_2 (1 << 13)
3193#define VGA1_PD_P1_SHIFT 8
3194#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003195#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003196#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3197#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003198#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003199#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003200#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003201#define DPLL_VGA_MODE_DIS (1 << 28)
3202#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3203#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3204#define DPLL_MODE_MASK (3 << 26)
3205#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3206#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3207#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3208#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3209#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3210#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003211#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003212#define DPLL_LOCK_VLV (1 << 15)
3213#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3214#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3215#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003216#define DPLL_PORTC_READY_MASK (0xf << 4)
3217#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003218
Jesse Barnes585fb112008-07-29 11:54:06 -07003219#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003220
3221/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003222#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003223#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003224#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003225#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003226#define PHY_LDO_DELAY_0NS 0x0
3227#define PHY_LDO_DELAY_200NS 0x1
3228#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003229#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3230#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003231#define PHY_CH_SU_PSR 0x1
3232#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003233#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003234#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003235#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003236#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3237#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3238#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003239
Jesse Barnes585fb112008-07-29 11:54:06 -07003240/*
3241 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3242 * this field (only one bit may be set).
3243 */
3244#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3245#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003246#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003247/* i830, required in DVO non-gang */
3248#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3249#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3250#define PLL_REF_INPUT_DREFCLK (0 << 13)
3251#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3252#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3253#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3254#define PLL_REF_INPUT_MASK (3 << 13)
3255#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003256/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003257# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3258# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003259# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003260# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3261# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3262
Jesse Barnes585fb112008-07-29 11:54:06 -07003263/*
3264 * Parallel to Serial Load Pulse phase selection.
3265 * Selects the phase for the 10X DPLL clock for the PCIe
3266 * digital display port. The range is 4 to 13; 10 or more
3267 * is just a flip delay. The default is 6
3268 */
3269#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3270#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3271/*
3272 * SDVO multiplier for 945G/GM. Not used on 965.
3273 */
3274#define SDVO_MULTIPLIER_MASK 0x000000ff
3275#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3276#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003277
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003278#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3279#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3280#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003281#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003282
Jesse Barnes585fb112008-07-29 11:54:06 -07003283/*
3284 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3285 *
3286 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3287 */
3288#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3289#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3290/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3291#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3292#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3293/*
3294 * SDVO/UDI pixel multiplier.
3295 *
3296 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3297 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3298 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3299 * dummy bytes in the datastream at an increased clock rate, with both sides of
3300 * the link knowing how many bytes are fill.
3301 *
3302 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3303 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3304 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3305 * through an SDVO command.
3306 *
3307 * This register field has values of multiplication factor minus 1, with
3308 * a maximum multiplier of 5 for SDVO.
3309 */
3310#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3311#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3312/*
3313 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3314 * This best be set to the default value (3) or the CRT won't work. No,
3315 * I don't entirely understand what this does...
3316 */
3317#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3318#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003319
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003320#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3321
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003322#define _FPA0 0x6040
3323#define _FPA1 0x6044
3324#define _FPB0 0x6048
3325#define _FPB1 0x604c
3326#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3327#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003328#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003329#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003330#define FP_N_DIV_SHIFT 16
3331#define FP_M1_DIV_MASK 0x00003f00
3332#define FP_M1_DIV_SHIFT 8
3333#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003334#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003335#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003336#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003337#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3338#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3339#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3340#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3341#define DPLLB_TEST_N_BYPASS (1 << 19)
3342#define DPLLB_TEST_M_BYPASS (1 << 18)
3343#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3344#define DPLLA_TEST_N_BYPASS (1 << 3)
3345#define DPLLA_TEST_M_BYPASS (1 << 2)
3346#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003347#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003348#define DSTATE_GFX_RESET_I830 (1 << 6)
3349#define DSTATE_PLL_D3_OFF (1 << 3)
3350#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3351#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003352#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003353# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3354# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3355# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3356# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3357# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3358# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3359# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003360# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003361# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3362# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3363# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3364# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3365# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3366# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3367# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3368# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3369# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3370# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3371# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3372# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3373# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3374# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3375# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3376# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3377# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3378# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3379# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3380# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3381# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003382/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003383 * This bit must be set on the 830 to prevent hangs when turning off the
3384 * overlay scaler.
3385 */
3386# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3387# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3388# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3389# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3390# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3391
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003392#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003393# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3394# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3395# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3396# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3397# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3398# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3399# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3400# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3401# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003402/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003403# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3404# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3405# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3406# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003407/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003408# define SV_CLOCK_GATE_DISABLE (1 << 0)
3409# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3410# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3411# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3412# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3413# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3414# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3415# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3416# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3417# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3418# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3419# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3420# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3421# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3422# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3423# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3424# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3425# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3426
3427# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003428/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003429# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3430# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3431# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3432# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3433# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3434# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003435/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003436# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3437# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3438# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3439# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3440# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3441# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3442# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3443# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3444# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3445# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3446# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3447# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3448# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3449# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3450# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3451# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3452# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3453# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3454# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3455
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003456#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003457#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3458#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3459#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003461#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003462#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003464#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3465#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003467#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003468#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003470#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003471
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003472#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003473#define CDCLK_FREQ_SHIFT 4
3474#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3475#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003476
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003477#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003478#define PFI_CREDIT_63 (9 << 28) /* chv only */
3479#define PFI_CREDIT_31 (8 << 28) /* chv only */
3480#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3481#define PFI_CREDIT_RESEND (1 << 27)
3482#define VGA_FAST_MODE_DISABLE (1 << 14)
3483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003484#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003485
Jesse Barnes585fb112008-07-29 11:54:06 -07003486/*
3487 * Palette regs
3488 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003489#define _PALETTE_A 0xa000
3490#define _PALETTE_B 0xa800
3491#define _CHV_PALETTE_C 0xc000
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003492#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003493 _PICK((pipe), _PALETTE_A, \
3494 _PALETTE_B, _CHV_PALETTE_C) + \
3495 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003496
Eric Anholt673a3942008-07-30 12:06:12 -07003497/* MCH MMIO space */
3498
3499/*
3500 * MCHBAR mirror.
3501 *
3502 * This mirrors the MCHBAR MMIO space whose location is determined by
3503 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3504 * every way. It is not accessible from the CP register read instructions.
3505 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003506 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3507 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003508 */
3509#define MCHBAR_MIRROR_BASE 0x10000
3510
Yuanhan Liu13982612010-12-15 15:42:31 +08003511#define MCHBAR_MIRROR_BASE_SNB 0x140000
3512
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003513#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3514#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003515#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3516#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003517#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003518
Chris Wilson3ebecd02013-04-12 19:10:13 +01003519/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003520#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003521
Ville Syrjälä646b4262014-04-25 20:14:30 +03003522/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003523#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003524#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3525#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3526#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3527#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3528#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003529#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003530#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003531#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003532
Ville Syrjälä646b4262014-04-25 20:14:30 +03003533/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003534#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003535#define CSHRDDR3CTL_DDR3 (1 << 2)
3536
Ville Syrjälä646b4262014-04-25 20:14:30 +03003537/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003538#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3539#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003540
Ville Syrjälä646b4262014-04-25 20:14:30 +03003541/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003542#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3543#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3544#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003545#define MAD_DIMM_ECC_MASK (0x3 << 24)
3546#define MAD_DIMM_ECC_OFF (0x0 << 24)
3547#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3548#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3549#define MAD_DIMM_ECC_ON (0x3 << 24)
3550#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3551#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3552#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3553#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3554#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3555#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3556#define MAD_DIMM_A_SELECT (0x1 << 16)
3557/* DIMM sizes are in multiples of 256mb. */
3558#define MAD_DIMM_B_SIZE_SHIFT 8
3559#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3560#define MAD_DIMM_A_SIZE_SHIFT 0
3561#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3562
Ville Syrjälä646b4262014-04-25 20:14:30 +03003563/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003564#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003565#define MCH_SSKPD_WM0_MASK 0x3f
3566#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003567
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003568#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003569
Keith Packardb11248d2009-06-11 22:28:56 -07003570/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003571#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003572#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003573#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3574#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3575#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3576#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003577#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003578#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003579/*
3580 * Note that on at least on ELK the below value is reported for both
3581 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3582 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3583 */
3584#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003585#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003586#define CLKCFG_MEM_533 (1 << 4)
3587#define CLKCFG_MEM_667 (2 << 4)
3588#define CLKCFG_MEM_800 (3 << 4)
3589#define CLKCFG_MEM_MASK (7 << 4)
3590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003591#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3592#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003594#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003595#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003596#define TR1 _MMIO(0x11006)
3597#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003598#define TSFS_SLOPE_MASK 0x0000ff00
3599#define TSFS_SLOPE_SHIFT 8
3600#define TSFS_INTR_MASK 0x000000ff
3601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003602#define CRSTANDVID _MMIO(0x11100)
3603#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003604#define PXVFREQ_PX_MASK 0x7f000000
3605#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003606#define VIDFREQ_BASE _MMIO(0x11110)
3607#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3608#define VIDFREQ2 _MMIO(0x11114)
3609#define VIDFREQ3 _MMIO(0x11118)
3610#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003611#define VIDFREQ_P0_MASK 0x1f000000
3612#define VIDFREQ_P0_SHIFT 24
3613#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3614#define VIDFREQ_P0_CSCLK_SHIFT 20
3615#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3616#define VIDFREQ_P0_CRCLK_SHIFT 16
3617#define VIDFREQ_P1_MASK 0x00001f00
3618#define VIDFREQ_P1_SHIFT 8
3619#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3620#define VIDFREQ_P1_CSCLK_SHIFT 4
3621#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003622#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3623#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003624#define INTTOEXT_MAP3_SHIFT 24
3625#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3626#define INTTOEXT_MAP2_SHIFT 16
3627#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3628#define INTTOEXT_MAP1_SHIFT 8
3629#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3630#define INTTOEXT_MAP0_SHIFT 0
3631#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003632#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003633#define MEMCTL_CMD_MASK 0xe000
3634#define MEMCTL_CMD_SHIFT 13
3635#define MEMCTL_CMD_RCLK_OFF 0
3636#define MEMCTL_CMD_RCLK_ON 1
3637#define MEMCTL_CMD_CHFREQ 2
3638#define MEMCTL_CMD_CHVID 3
3639#define MEMCTL_CMD_VMMOFF 4
3640#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003641#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003642 when command complete */
3643#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3644#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003645#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003646#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003647#define MEMIHYST _MMIO(0x1117c)
3648#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003649#define MEMINT_RSEXIT_EN (1 << 8)
3650#define MEMINT_CX_SUPR_EN (1 << 7)
3651#define MEMINT_CONT_BUSY_EN (1 << 6)
3652#define MEMINT_AVG_BUSY_EN (1 << 5)
3653#define MEMINT_EVAL_CHG_EN (1 << 4)
3654#define MEMINT_MON_IDLE_EN (1 << 3)
3655#define MEMINT_UP_EVAL_EN (1 << 2)
3656#define MEMINT_DOWN_EVAL_EN (1 << 1)
3657#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003658#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003659#define MEM_RSEXIT_MASK 0xc000
3660#define MEM_RSEXIT_SHIFT 14
3661#define MEM_CONT_BUSY_MASK 0x3000
3662#define MEM_CONT_BUSY_SHIFT 12
3663#define MEM_AVG_BUSY_MASK 0x0c00
3664#define MEM_AVG_BUSY_SHIFT 10
3665#define MEM_EVAL_CHG_MASK 0x0300
3666#define MEM_EVAL_BUSY_SHIFT 8
3667#define MEM_MON_IDLE_MASK 0x00c0
3668#define MEM_MON_IDLE_SHIFT 6
3669#define MEM_UP_EVAL_MASK 0x0030
3670#define MEM_UP_EVAL_SHIFT 4
3671#define MEM_DOWN_EVAL_MASK 0x000c
3672#define MEM_DOWN_EVAL_SHIFT 2
3673#define MEM_SW_CMD_MASK 0x0003
3674#define MEM_INT_STEER_GFX 0
3675#define MEM_INT_STEER_CMR 1
3676#define MEM_INT_STEER_SMI 2
3677#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003678#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003679#define MEMINT_RSEXIT (1 << 7)
3680#define MEMINT_CONT_BUSY (1 << 6)
3681#define MEMINT_AVG_BUSY (1 << 5)
3682#define MEMINT_EVAL_CHG (1 << 4)
3683#define MEMINT_MON_IDLE (1 << 3)
3684#define MEMINT_UP_EVAL (1 << 2)
3685#define MEMINT_DOWN_EVAL (1 << 1)
3686#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003687#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003688#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003689#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3690#define MEMMODE_BOOST_FREQ_SHIFT 24
3691#define MEMMODE_IDLE_MODE_MASK 0x00030000
3692#define MEMMODE_IDLE_MODE_SHIFT 16
3693#define MEMMODE_IDLE_MODE_EVAL 0
3694#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003695#define MEMMODE_HWIDLE_EN (1 << 15)
3696#define MEMMODE_SWMODE_EN (1 << 14)
3697#define MEMMODE_RCLK_GATE (1 << 13)
3698#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003699#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3700#define MEMMODE_FSTART_SHIFT 8
3701#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3702#define MEMMODE_FMAX_SHIFT 4
3703#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003704#define RCBMAXAVG _MMIO(0x1119c)
3705#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003706#define SWMEMCMD_RENDER_OFF (0 << 13)
3707#define SWMEMCMD_RENDER_ON (1 << 13)
3708#define SWMEMCMD_SWFREQ (2 << 13)
3709#define SWMEMCMD_TARVID (3 << 13)
3710#define SWMEMCMD_VRM_OFF (4 << 13)
3711#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003712#define CMDSTS (1 << 12)
3713#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003714#define SWFREQ_MASK 0x0380 /* P0-7 */
3715#define SWFREQ_SHIFT 7
3716#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003717#define MEMSTAT_CTG _MMIO(0x111a0)
3718#define RCBMINAVG _MMIO(0x111a0)
3719#define RCUPEI _MMIO(0x111b0)
3720#define RCDNEI _MMIO(0x111b4)
3721#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003722#define RS1EN (1 << 31)
3723#define RS2EN (1 << 30)
3724#define RS3EN (1 << 29)
3725#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3726#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3727#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3728#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3729#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3730#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3731#define RSX_STATUS_MASK (7 << 20)
3732#define RSX_STATUS_ON (0 << 20)
3733#define RSX_STATUS_RC1 (1 << 20)
3734#define RSX_STATUS_RC1E (2 << 20)
3735#define RSX_STATUS_RS1 (3 << 20)
3736#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3737#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3738#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3739#define RSX_STATUS_RSVD2 (7 << 20)
3740#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3741#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3742#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3743#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3744#define RS1CONTSAV_MASK (3 << 14)
3745#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3746#define RS1CONTSAV_RSVD (1 << 14)
3747#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3748#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3749#define NORMSLEXLAT_MASK (3 << 12)
3750#define SLOW_RS123 (0 << 12)
3751#define SLOW_RS23 (1 << 12)
3752#define SLOW_RS3 (2 << 12)
3753#define NORMAL_RS123 (3 << 12)
3754#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3755#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3756#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3757#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3758#define RS_CSTATE_MASK (3 << 4)
3759#define RS_CSTATE_C367_RS1 (0 << 4)
3760#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3761#define RS_CSTATE_RSVD (2 << 4)
3762#define RS_CSTATE_C367_RS2 (3 << 4)
3763#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3764#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003765#define VIDCTL _MMIO(0x111c0)
3766#define VIDSTS _MMIO(0x111c8)
3767#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3768#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003769#define MEMSTAT_VID_MASK 0x7f00
3770#define MEMSTAT_VID_SHIFT 8
3771#define MEMSTAT_PSTATE_MASK 0x00f8
3772#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003773#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003774#define MEMSTAT_SRC_CTL_MASK 0x0003
3775#define MEMSTAT_SRC_CTL_CORE 0
3776#define MEMSTAT_SRC_CTL_TRB 1
3777#define MEMSTAT_SRC_CTL_THM 2
3778#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003779#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3780#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3781#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003782#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003783#define SDEW _MMIO(0x1124c)
3784#define CSIEW0 _MMIO(0x11250)
3785#define CSIEW1 _MMIO(0x11254)
3786#define CSIEW2 _MMIO(0x11258)
3787#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3788#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3789#define MCHAFE _MMIO(0x112c0)
3790#define CSIEC _MMIO(0x112e0)
3791#define DMIEC _MMIO(0x112e4)
3792#define DDREC _MMIO(0x112e8)
3793#define PEG0EC _MMIO(0x112ec)
3794#define PEG1EC _MMIO(0x112f0)
3795#define GFXEC _MMIO(0x112f4)
3796#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3797#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3798#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003799#define ECR_GPFE (1 << 31)
3800#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003801#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003802#define OGW0 _MMIO(0x11608)
3803#define OGW1 _MMIO(0x1160c)
3804#define EG0 _MMIO(0x11610)
3805#define EG1 _MMIO(0x11614)
3806#define EG2 _MMIO(0x11618)
3807#define EG3 _MMIO(0x1161c)
3808#define EG4 _MMIO(0x11620)
3809#define EG5 _MMIO(0x11624)
3810#define EG6 _MMIO(0x11628)
3811#define EG7 _MMIO(0x1162c)
3812#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3813#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3814#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003815#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816#define CSIPLL0 _MMIO(0x12c10)
3817#define DDRMPLL1 _MMIO(0X12c20)
3818#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003820#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003821#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003822
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003823#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3824#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3825#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3826#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3827#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003828
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003829/*
3830 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3831 * 8300) freezing up around GPU hangs. Looks as if even
3832 * scheduling/timer interrupts start misbehaving if the RPS
3833 * EI/thresholds are "bad", leading to a very sluggish or even
3834 * frozen machine.
3835 */
3836#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303837#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303838#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003839#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003840 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303841 INTERVAL_0_833_US(us) : \
3842 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303843 INTERVAL_1_28_US(us))
3844
Akash Goel52530cb2016-04-23 00:05:44 +05303845#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3846#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3847#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003848#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003849 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303850 INTERVAL_0_833_TO_US(interval) : \
3851 INTERVAL_1_33_TO_US(interval)) : \
3852 INTERVAL_1_28_TO_US(interval))
3853
Jesse Barnes585fb112008-07-29 11:54:06 -07003854/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003855 * Logical Context regs
3856 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003857#define CCID _MMIO(0x2180)
3858#define CCID_EN BIT(0)
3859#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3860#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003861/*
3862 * Notes on SNB/IVB/VLV context size:
3863 * - Power context is saved elsewhere (LLC or stolen)
3864 * - Ring/execlist context is saved on SNB, not on IVB
3865 * - Extended context size already includes render context size
3866 * - We always need to follow the extended context size.
3867 * SNB BSpec has comments indicating that we should use the
3868 * render context size instead if execlists are disabled, but
3869 * based on empirical testing that's just nonsense.
3870 * - Pipelined/VF state is saved on SNB/IVB respectively
3871 * - GT1 size just indicates how much of render context
3872 * doesn't need saving on GT1
3873 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003874#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003875#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3876#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3877#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3878#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3879#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003880#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003881 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3882 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003883#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003884#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3885#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3886#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3887#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3888#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3889#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003890#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003891 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003892
Zhi Wangc01fc532016-06-16 08:07:02 -04003893enum {
3894 INTEL_ADVANCED_CONTEXT = 0,
3895 INTEL_LEGACY_32B_CONTEXT,
3896 INTEL_ADVANCED_AD_CONTEXT,
3897 INTEL_LEGACY_64B_CONTEXT
3898};
3899
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003900enum {
3901 FAULT_AND_HANG = 0,
3902 FAULT_AND_HALT, /* Debug only */
3903 FAULT_AND_STREAM,
3904 FAULT_AND_CONTINUE /* Unsupported */
3905};
3906
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003907#define GEN8_CTX_VALID (1 << 0)
3908#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3909#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3910#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3911#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003912#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003913
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003914#define GEN8_CTX_ID_SHIFT 32
3915#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003916#define GEN11_SW_CTX_ID_SHIFT 37
3917#define GEN11_SW_CTX_ID_WIDTH 11
3918#define GEN11_ENGINE_CLASS_SHIFT 61
3919#define GEN11_ENGINE_CLASS_WIDTH 3
3920#define GEN11_ENGINE_INSTANCE_SHIFT 48
3921#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003922
3923#define CHV_CLK_CTL1 _MMIO(0x101100)
3924#define VLV_CLK_CTL2 _MMIO(0x101104)
3925#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3926
3927/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003928 * Overlay regs
3929 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003930
3931#define OVADD _MMIO(0x30000)
3932#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003933#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07003934#define OGAMC5 _MMIO(0x30010)
3935#define OGAMC4 _MMIO(0x30014)
3936#define OGAMC3 _MMIO(0x30018)
3937#define OGAMC2 _MMIO(0x3001c)
3938#define OGAMC1 _MMIO(0x30020)
3939#define OGAMC0 _MMIO(0x30024)
3940
3941/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02003942 * GEN9 clock gating regs
3943 */
3944#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003945#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02003946#define PWM2_GATING_DIS (1 << 14)
3947#define PWM1_GATING_DIS (1 << 13)
3948
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003949#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3950#define BXT_GMBUS_GATING_DIS (1 << 14)
3951
Imre Deaked69cd42017-10-02 10:55:57 +03003952#define _CLKGATE_DIS_PSL_A 0x46520
3953#define _CLKGATE_DIS_PSL_B 0x46524
3954#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05303955#define DUPS1_GATING_DIS (1 << 15)
3956#define DUPS2_GATING_DIS (1 << 19)
3957#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03003958#define DPF_GATING_DIS (1 << 10)
3959#define DPF_RAM_GATING_DIS (1 << 9)
3960#define DPFR_GATING_DIS (1 << 8)
3961
3962#define CLKGATE_DIS_PSL(pipe) \
3963 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3964
Imre Deakd965e7ac2015-12-01 10:23:52 +02003965/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003966 * GEN10 clock gating regs
3967 */
3968#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3969#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003970#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07003971#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003972
Rodrigo Vivia4713c52018-03-07 14:09:12 -08003973#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3974#define GWUNIT_CLKGATE_DIS (1 << 16)
3975
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003976#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3977#define VFUNIT_CLKGATE_DIS (1 << 20)
3978
Oscar Mateo5ba700c2018-05-08 14:29:34 -07003979#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3980#define CGPSF_CLKGATE_DIS (1 << 3)
3981
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003982/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003983 * Display engine regs
3984 */
3985
Shuang He8bf1e9f2013-10-15 18:55:27 +01003986/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003987#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003988#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003989/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003990#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3991#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3992#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003993/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003994#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3995#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3996#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3997/* embedded DP port on the north display block, reserved on ivb */
3998#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3999#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004000/* vlv source selection */
4001#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4002#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4003#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4004/* with DP port the pipe source is invalid */
4005#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4006#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4007#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4008/* gen3+ source selection */
4009#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4010#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4011#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4012/* with DP/TV port the pipe source is invalid */
4013#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4014#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4015#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4016#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4017#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4018/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004019#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004020
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004021#define _PIPE_CRC_RES_1_A_IVB 0x60064
4022#define _PIPE_CRC_RES_2_A_IVB 0x60068
4023#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4024#define _PIPE_CRC_RES_4_A_IVB 0x60070
4025#define _PIPE_CRC_RES_5_A_IVB 0x60074
4026
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004027#define _PIPE_CRC_RES_RED_A 0x60060
4028#define _PIPE_CRC_RES_GREEN_A 0x60064
4029#define _PIPE_CRC_RES_BLUE_A 0x60068
4030#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4031#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004032
4033/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004034#define _PIPE_CRC_RES_1_B_IVB 0x61064
4035#define _PIPE_CRC_RES_2_B_IVB 0x61068
4036#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4037#define _PIPE_CRC_RES_4_B_IVB 0x61070
4038#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004040#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4041#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4042#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4043#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4044#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4045#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004047#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4048#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4049#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4050#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4051#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004052
Jesse Barnes585fb112008-07-29 11:54:06 -07004053/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004054#define _HTOTAL_A 0x60000
4055#define _HBLANK_A 0x60004
4056#define _HSYNC_A 0x60008
4057#define _VTOTAL_A 0x6000c
4058#define _VBLANK_A 0x60010
4059#define _VSYNC_A 0x60014
4060#define _PIPEASRC 0x6001c
4061#define _BCLRPAT_A 0x60020
4062#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004063#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004064
4065/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004066#define _HTOTAL_B 0x61000
4067#define _HBLANK_B 0x61004
4068#define _HSYNC_B 0x61008
4069#define _VTOTAL_B 0x6100c
4070#define _VBLANK_B 0x61010
4071#define _VSYNC_B 0x61014
4072#define _PIPEBSRC 0x6101c
4073#define _BCLRPAT_B 0x61020
4074#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004075#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004076
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004077/* DSI 0 timing regs */
4078#define _HTOTAL_DSI0 0x6b000
4079#define _HSYNC_DSI0 0x6b008
4080#define _VTOTAL_DSI0 0x6b00c
4081#define _VSYNC_DSI0 0x6b014
4082#define _VSYNCSHIFT_DSI0 0x6b028
4083
4084/* DSI 1 timing regs */
4085#define _HTOTAL_DSI1 0x6b800
4086#define _HSYNC_DSI1 0x6b808
4087#define _VTOTAL_DSI1 0x6b80c
4088#define _VSYNC_DSI1 0x6b814
4089#define _VSYNCSHIFT_DSI1 0x6b828
4090
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004091#define TRANSCODER_A_OFFSET 0x60000
4092#define TRANSCODER_B_OFFSET 0x61000
4093#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004094#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004095#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004096#define TRANSCODER_DSI0_OFFSET 0x6b000
4097#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004098
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004099#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4100#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4101#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4102#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4103#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4104#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4105#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4106#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4107#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4108#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004109
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004110/* VLV eDP PSR registers */
4111#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4112#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004113#define VLV_EDP_PSR_ENABLE (1 << 0)
4114#define VLV_EDP_PSR_RESET (1 << 1)
4115#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4116#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4117#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4118#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4119#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4120#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4121#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4122#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004123#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004124#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004125
4126#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4127#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004128#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4129#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4130#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004131#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004132
4133#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4134#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004135#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004136#define VLV_EDP_PSR_CURR_STATE_MASK 7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004137#define VLV_EDP_PSR_DISABLED (0 << 0)
4138#define VLV_EDP_PSR_INACTIVE (1 << 0)
4139#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4140#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4141#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4142#define VLV_EDP_PSR_EXIT (5 << 0)
4143#define VLV_EDP_PSR_IN_TRANS (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004144#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004145
Ben Widawskyed8546a2013-11-04 22:45:05 -08004146/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004147#define HSW_EDP_PSR_BASE 0x64800
4148#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004149#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004150#define EDP_PSR_ENABLE (1 << 31)
4151#define BDW_PSR_SINGLE_FRAME (1 << 30)
4152#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4153#define EDP_PSR_LINK_STANDBY (1 << 27)
4154#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4155#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4156#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4157#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4158#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004159#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004160#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4161#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4162#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004163#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004164#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4165#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4166#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4167#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4168#define EDP_PSR_TP1_TIME_500us (0 << 4)
4169#define EDP_PSR_TP1_TIME_100us (1 << 4)
4170#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4171#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004172#define EDP_PSR_IDLE_FRAME_SHIFT 0
4173
Daniel Vetterfc340442018-04-05 15:00:23 -07004174/* Bspec claims those aren't shifted but stay at 0x64800 */
4175#define EDP_PSR_IMR _MMIO(0x64834)
4176#define EDP_PSR_IIR _MMIO(0x64838)
Imre Deakc0871802018-11-20 11:23:24 +02004177#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4178#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4179#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4180#define EDP_PSR_TRANSCODER_C_SHIFT 24
4181#define EDP_PSR_TRANSCODER_B_SHIFT 16
4182#define EDP_PSR_TRANSCODER_A_SHIFT 8
4183#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
Daniel Vetterfc340442018-04-05 15:00:23 -07004184
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004185#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004186#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4187#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4188#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4189#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4190#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4191
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004192#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004193
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004194#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004195#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304196#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004197#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4198#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4199#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4200#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4201#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4202#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4203#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4204#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4205#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4206#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4207#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004208#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4209#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4210#define EDP_PSR_STATUS_COUNT_SHIFT 16
4211#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004212#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4213#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4214#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4215#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4216#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004217#define EDP_PSR_STATUS_IDLE_MASK 0xf
4218
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004219#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004220#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004221
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004222#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004223#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4224#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4225#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4226#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004227#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004228#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004230#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004231#define EDP_PSR2_ENABLE (1 << 31)
4232#define EDP_SU_TRACK_ENABLE (1 << 30)
4233#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4234#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4235#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4236#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4237#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4238#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4239#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4240#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4241#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304242#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004243#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4244#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004245#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4246#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304247
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004248#define _PSR_EVENT_TRANS_A 0x60848
4249#define _PSR_EVENT_TRANS_B 0x61848
4250#define _PSR_EVENT_TRANS_C 0x62848
4251#define _PSR_EVENT_TRANS_D 0x63848
4252#define _PSR_EVENT_TRANS_EDP 0x6F848
4253#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4254#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4255#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4256#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4257#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4258#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4259#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4260#define PSR_EVENT_MEMORY_UP (1 << 10)
4261#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4262#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4263#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004264#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004265#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4266#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4267#define PSR_EVENT_VBI_ENABLE (1 << 2)
4268#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4269#define PSR_EVENT_PSR_DISABLE (1 << 0)
4270
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004271#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004272#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304273#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004274
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004275#define _PSR2_SU_STATUS_0 0x6F914
4276#define _PSR2_SU_STATUS_1 0x6F918
4277#define _PSR2_SU_STATUS_2 0x6F91C
4278#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4279#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4280#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4281#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4282#define PSR2_SU_STATUS_FRAMES 8
4283
Jesse Barnes585fb112008-07-29 11:54:06 -07004284/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004285#define ADPA _MMIO(0x61100)
4286#define PCH_ADPA _MMIO(0xe1100)
4287#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004288
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004289#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004290#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004291#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004292#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004293#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4294#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004295#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004296#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004297#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004298#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4299#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4300#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4301#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4302#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4303#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4304#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4305#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4306#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4307#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4308#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4309#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4310#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4311#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4312#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4313#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4314#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4315#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4316#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004317#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004318#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004319#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004320#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004321#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004322#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004323#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004324#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004325#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004326#define ADPA_DPMS_MASK (~(3 << 10))
4327#define ADPA_DPMS_ON (0 << 10)
4328#define ADPA_DPMS_SUSPEND (1 << 10)
4329#define ADPA_DPMS_STANDBY (2 << 10)
4330#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004331
Chris Wilson939fe4d2010-10-09 10:33:26 +01004332
Jesse Barnes585fb112008-07-29 11:54:06 -07004333/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004334#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004335#define PORTB_HOTPLUG_INT_EN (1 << 29)
4336#define PORTC_HOTPLUG_INT_EN (1 << 28)
4337#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004338#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4339#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4340#define TV_HOTPLUG_INT_EN (1 << 18)
4341#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004342#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4343 PORTC_HOTPLUG_INT_EN | \
4344 PORTD_HOTPLUG_INT_EN | \
4345 SDVOC_HOTPLUG_INT_EN | \
4346 SDVOB_HOTPLUG_INT_EN | \
4347 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004348#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004349#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4350/* must use period 64 on GM45 according to docs */
4351#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4352#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4353#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4354#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4355#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4356#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4357#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4358#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4359#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4360#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4361#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4362#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004363
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004364#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004365/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004366 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004367 *
4368 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4369 * Please check the detailed lore in the commit message for for experimental
4370 * evidence.
4371 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004372/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4373#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4374#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4375#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4376/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4377#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004378#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004379#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004380#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004381#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4382#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004383#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004384#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4385#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004386#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004387#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4388#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004389/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004390#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4391#define TV_HOTPLUG_INT_STATUS (1 << 10)
4392#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4393#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4394#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4395#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004396#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4397#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4398#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004399#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4400
Chris Wilson084b6122012-05-11 18:01:33 +01004401/* SDVO is different across gen3/4 */
4402#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4403#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004404/*
4405 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4406 * since reality corrobates that they're the same as on gen3. But keep these
4407 * bits here (and the comment!) to help any other lost wanderers back onto the
4408 * right tracks.
4409 */
Chris Wilson084b6122012-05-11 18:01:33 +01004410#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4411#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4412#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4413#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004414#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4415 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4416 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4417 PORTB_HOTPLUG_INT_STATUS | \
4418 PORTC_HOTPLUG_INT_STATUS | \
4419 PORTD_HOTPLUG_INT_STATUS)
4420
Egbert Eiche5868a32013-02-28 04:17:12 -05004421#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4422 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4423 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4424 PORTB_HOTPLUG_INT_STATUS | \
4425 PORTC_HOTPLUG_INT_STATUS | \
4426 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004427
Paulo Zanonic20cd312013-02-19 16:21:45 -03004428/* SDVO and HDMI port control.
4429 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004430#define _GEN3_SDVOB 0x61140
4431#define _GEN3_SDVOC 0x61160
4432#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4433#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004434#define GEN4_HDMIB GEN3_SDVOB
4435#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004436#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4437#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4438#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4439#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004440#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004441#define PCH_HDMIC _MMIO(0xe1150)
4442#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004444#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004445#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004446#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004447#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004448#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4449#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004450#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4451#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4452
Paulo Zanonic20cd312013-02-19 16:21:45 -03004453/* Gen 3 SDVO bits: */
4454#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004455#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004456#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004457#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004458#define SDVO_STALL_SELECT (1 << 29)
4459#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004460/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004461 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004462 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004463 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4464 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004465#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004466#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004467#define SDVO_PHASE_SELECT_MASK (15 << 19)
4468#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4469#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4470#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4471#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4472#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4473#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004474/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004475#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4476 SDVO_INTERRUPT_ENABLE)
4477#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4478
4479/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004480#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004481#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004482#define SDVO_ENCODING_SDVO (0 << 10)
4483#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004484#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4485#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004486#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004487#define SDVO_AUDIO_ENABLE (1 << 6)
4488/* VSYNC/HSYNC bits new with 965, default is to be set */
4489#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4490#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4491
4492/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004493#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004494#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4495
4496/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004497#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004498#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004499#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004500
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004501/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004502#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004503#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004504#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004505
Jesse Barnes585fb112008-07-29 11:54:06 -07004506
4507/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004508#define _DVOA 0x61120
4509#define DVOA _MMIO(_DVOA)
4510#define _DVOB 0x61140
4511#define DVOB _MMIO(_DVOB)
4512#define _DVOC 0x61160
4513#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004514#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004515#define DVO_PIPE_SEL_SHIFT 30
4516#define DVO_PIPE_SEL_MASK (1 << 30)
4517#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004518#define DVO_PIPE_STALL_UNUSED (0 << 28)
4519#define DVO_PIPE_STALL (1 << 28)
4520#define DVO_PIPE_STALL_TV (2 << 28)
4521#define DVO_PIPE_STALL_MASK (3 << 28)
4522#define DVO_USE_VGA_SYNC (1 << 15)
4523#define DVO_DATA_ORDER_I740 (0 << 14)
4524#define DVO_DATA_ORDER_FP (1 << 14)
4525#define DVO_VSYNC_DISABLE (1 << 11)
4526#define DVO_HSYNC_DISABLE (1 << 10)
4527#define DVO_VSYNC_TRISTATE (1 << 9)
4528#define DVO_HSYNC_TRISTATE (1 << 8)
4529#define DVO_BORDER_ENABLE (1 << 7)
4530#define DVO_DATA_ORDER_GBRG (1 << 6)
4531#define DVO_DATA_ORDER_RGGB (0 << 6)
4532#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4533#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4534#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4535#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4536#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4537#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4538#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004539#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004540#define DVOA_SRCDIM _MMIO(0x61124)
4541#define DVOB_SRCDIM _MMIO(0x61144)
4542#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004543#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4544#define DVO_SRCDIM_VERTICAL_SHIFT 0
4545
4546/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004547#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004548/*
4549 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4550 * the DPLL semantics change when the LVDS is assigned to that pipe.
4551 */
4552#define LVDS_PORT_EN (1 << 31)
4553/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004554#define LVDS_PIPE_SEL_SHIFT 30
4555#define LVDS_PIPE_SEL_MASK (1 << 30)
4556#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4557#define LVDS_PIPE_SEL_SHIFT_CPT 29
4558#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4559#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004560/* LVDS dithering flag on 965/g4x platform */
4561#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004562/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4563#define LVDS_VSYNC_POLARITY (1 << 21)
4564#define LVDS_HSYNC_POLARITY (1 << 20)
4565
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004566/* Enable border for unscaled (or aspect-scaled) display */
4567#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004568/*
4569 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4570 * pixel.
4571 */
4572#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4573#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4574#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4575/*
4576 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4577 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4578 * on.
4579 */
4580#define LVDS_A3_POWER_MASK (3 << 6)
4581#define LVDS_A3_POWER_DOWN (0 << 6)
4582#define LVDS_A3_POWER_UP (3 << 6)
4583/*
4584 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4585 * is set.
4586 */
4587#define LVDS_CLKB_POWER_MASK (3 << 4)
4588#define LVDS_CLKB_POWER_DOWN (0 << 4)
4589#define LVDS_CLKB_POWER_UP (3 << 4)
4590/*
4591 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4592 * setting for whether we are in dual-channel mode. The B3 pair will
4593 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4594 */
4595#define LVDS_B0B3_POWER_MASK (3 << 2)
4596#define LVDS_B0B3_POWER_DOWN (0 << 2)
4597#define LVDS_B0B3_POWER_UP (3 << 2)
4598
David Härdeman3c17fe42010-09-24 21:44:32 +02004599/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004600#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004601/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004602 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4603 * of the infoframe structure specified by CEA-861. */
4604#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004605#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004606#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004607#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004608/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004609#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004610#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004611#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004612#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004613#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4614#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004615#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004616#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4617#define VIDEO_DIP_SELECT_AVI (0 << 19)
4618#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4619#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004620#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004621#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4622#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4623#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004624#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004625/* HSW and later: */
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004626#define DRM_DIP_ENABLE (1 << 28)
4627#define PSR_VSC_BIT_7_SET (1 << 27)
4628#define VSC_SELECT_MASK (0x3 << 25)
4629#define VSC_SELECT_SHIFT 25
4630#define VSC_DIP_HW_HEA_DATA (0 << 25)
4631#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4632#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4633#define VSC_DIP_SW_HEA_DATA (3 << 25)
4634#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004635#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4636#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004637#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004638#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4639#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004640#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004641
Jesse Barnes585fb112008-07-29 11:54:06 -07004642/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004643#define PPS_BASE 0x61200
4644#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4645#define PCH_PPS_BASE 0xC7200
4646
4647#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4648 PPS_BASE + (reg) + \
4649 (pps_idx) * 0x100)
4650
4651#define _PP_STATUS 0x61200
4652#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4653#define PP_ON (1 << 31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004654
4655#define _PP_CONTROL_1 0xc7204
4656#define _PP_CONTROL_2 0xc7304
4657#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4658 _PP_CONTROL_2)
4659#define POWER_CYCLE_DELAY_MASK (0x1f << 4)
4660#define POWER_CYCLE_DELAY_SHIFT 4
4661#define VDD_OVERRIDE_FORCE (1 << 3)
4662#define BACKLIGHT_ENABLE (1 << 2)
4663#define PWR_DOWN_ON_RESET (1 << 1)
4664#define PWR_STATE_TARGET (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004665/*
4666 * Indicates that all dependencies of the panel are on:
4667 *
4668 * - PLL enabled
4669 * - pipe enabled
4670 * - LVDS/DVOB/DVOC on
4671 */
Imre Deak44cb7342016-08-10 14:07:29 +03004672#define PP_READY (1 << 30)
4673#define PP_SEQUENCE_NONE (0 << 28)
4674#define PP_SEQUENCE_POWER_UP (1 << 28)
4675#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4676#define PP_SEQUENCE_MASK (3 << 28)
4677#define PP_SEQUENCE_SHIFT 28
4678#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4679#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004680#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4681#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4682#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4683#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4684#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4685#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4686#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4687#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4688#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004689
4690#define _PP_CONTROL 0x61204
4691#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4692#define PANEL_UNLOCK_REGS (0xabcd << 16)
4693#define PANEL_UNLOCK_MASK (0xffff << 16)
4694#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4695#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4696#define EDP_FORCE_VDD (1 << 3)
4697#define EDP_BLC_ENABLE (1 << 2)
4698#define PANEL_POWER_RESET (1 << 1)
Imre Deak44cb7342016-08-10 14:07:29 +03004699#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004700
4701#define _PP_ON_DELAYS 0x61208
4702#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004703#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004704#define PANEL_PORT_SELECT_MASK (3 << 30)
4705#define PANEL_PORT_SELECT_LVDS (0 << 30)
4706#define PANEL_PORT_SELECT_DPA (1 << 30)
4707#define PANEL_PORT_SELECT_DPC (2 << 30)
4708#define PANEL_PORT_SELECT_DPD (3 << 30)
4709#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4710#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4711#define PANEL_POWER_UP_DELAY_SHIFT 16
4712#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4713#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4714
4715#define _PP_OFF_DELAYS 0x6120C
4716#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4717#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4718#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4719#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4720#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4721
4722#define _PP_DIVISOR 0x61210
4723#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4724#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4725#define PP_REFERENCE_DIVIDER_SHIFT 8
4726#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4727#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004728
4729/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004730#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004731#define PFIT_ENABLE (1 << 31)
4732#define PFIT_PIPE_MASK (3 << 29)
4733#define PFIT_PIPE_SHIFT 29
4734#define VERT_INTERP_DISABLE (0 << 10)
4735#define VERT_INTERP_BILINEAR (1 << 10)
4736#define VERT_INTERP_MASK (3 << 10)
4737#define VERT_AUTO_SCALE (1 << 9)
4738#define HORIZ_INTERP_DISABLE (0 << 6)
4739#define HORIZ_INTERP_BILINEAR (1 << 6)
4740#define HORIZ_INTERP_MASK (3 << 6)
4741#define HORIZ_AUTO_SCALE (1 << 5)
4742#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004743#define PFIT_FILTER_FUZZY (0 << 24)
4744#define PFIT_SCALING_AUTO (0 << 26)
4745#define PFIT_SCALING_PROGRAMMED (1 << 26)
4746#define PFIT_SCALING_PILLAR (2 << 26)
4747#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004748#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004749/* Pre-965 */
4750#define PFIT_VERT_SCALE_SHIFT 20
4751#define PFIT_VERT_SCALE_MASK 0xfff00000
4752#define PFIT_HORIZ_SCALE_SHIFT 4
4753#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4754/* 965+ */
4755#define PFIT_VERT_SCALE_SHIFT_965 16
4756#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4757#define PFIT_HORIZ_SCALE_SHIFT_965 0
4758#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4759
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004760#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004761
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004762#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4763#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004764#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4765 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004766
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004767#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4768#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004769#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4770 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004771
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004772#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4773#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004774#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4775 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004776
Jesse Barnes585fb112008-07-29 11:54:06 -07004777/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004778#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004779#define BLM_PWM_ENABLE (1 << 31)
4780#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4781#define BLM_PIPE_SELECT (1 << 29)
4782#define BLM_PIPE_SELECT_IVB (3 << 29)
4783#define BLM_PIPE_A (0 << 29)
4784#define BLM_PIPE_B (1 << 29)
4785#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004786#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4787#define BLM_TRANSCODER_B BLM_PIPE_B
4788#define BLM_TRANSCODER_C BLM_PIPE_C
4789#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004790#define BLM_PIPE(pipe) ((pipe) << 29)
4791#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4792#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4793#define BLM_PHASE_IN_ENABLE (1 << 25)
4794#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4795#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4796#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4797#define BLM_PHASE_IN_COUNT_SHIFT (8)
4798#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4799#define BLM_PHASE_IN_INCR_SHIFT (0)
4800#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004801#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004802/*
4803 * This is the most significant 15 bits of the number of backlight cycles in a
4804 * complete cycle of the modulated backlight control.
4805 *
4806 * The actual value is this field multiplied by two.
4807 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004808#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4809#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4810#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004811/*
4812 * This is the number of cycles out of the backlight modulation cycle for which
4813 * the backlight is on.
4814 *
4815 * This field must be no greater than the number of cycles in the complete
4816 * backlight modulation cycle.
4817 */
4818#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4819#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004820#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4821#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004822
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004823#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004824#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004825
Daniel Vetter7cf41602012-06-05 10:07:09 +02004826/* New registers for PCH-split platforms. Safe where new bits show up, the
4827 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004828#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4829#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004830
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004831#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004832
Daniel Vetter7cf41602012-06-05 10:07:09 +02004833/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4834 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004835#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004836#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004837#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4838#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004839#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004840
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004841#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004842#define UTIL_PIN_ENABLE (1 << 31)
4843
Sunil Kamath022e4e52015-09-30 22:34:57 +05304844#define UTIL_PIN_PIPE(x) ((x) << 29)
4845#define UTIL_PIN_PIPE_MASK (3 << 29)
4846#define UTIL_PIN_MODE_PWM (1 << 24)
4847#define UTIL_PIN_MODE_MASK (0xf << 24)
4848#define UTIL_PIN_POLARITY (1 << 22)
4849
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304850/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304851#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304852#define BXT_BLC_PWM_ENABLE (1 << 31)
4853#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304854#define _BXT_BLC_PWM_FREQ1 0xC8254
4855#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304856
Sunil Kamath022e4e52015-09-30 22:34:57 +05304857#define _BXT_BLC_PWM_CTL2 0xC8350
4858#define _BXT_BLC_PWM_FREQ2 0xC8354
4859#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304860
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004861#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304862 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004863#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304864 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004865#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304866 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304867
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004868#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004869#define PCH_GTC_ENABLE (1 << 31)
4870
Jesse Barnes585fb112008-07-29 11:54:06 -07004871/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004872#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004873/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004874# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004875/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004876# define TV_ENC_PIPE_SEL_SHIFT 30
4877# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4878# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004879/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004880# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004881/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004882# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004883/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004884# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004885/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004886# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4887# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004888/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004889# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004890/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004891# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004892/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004893# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004894/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004895# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004896/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004897# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02004898# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004899/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004900# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004901/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004902# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004903/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004904# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004905/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004906# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004907/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004908 * Enables a fix for the 915GM only.
4909 *
4910 * Not sure what it does.
4911 */
4912# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004913/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004914# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004915# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004916/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004917# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004918/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004919# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004920/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004921# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004922/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004923# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004924/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004925# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004926/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004927# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004928/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004929# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004930/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004931# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004932/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004933# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004934/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004935 * This test mode forces the DACs to 50% of full output.
4936 *
4937 * This is used for load detection in combination with TVDAC_SENSE_MASK
4938 */
4939# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4940# define TV_TEST_MODE_MASK (7 << 0)
4941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004942#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004943# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004944/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004945 * Reports that DAC state change logic has reported change (RO).
4946 *
4947 * This gets cleared when TV_DAC_STATE_EN is cleared
4948*/
4949# define TVDAC_STATE_CHG (1 << 31)
4950# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004951/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004952# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004953/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004954# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004955/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004956# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004957/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004958 * Enables DAC state detection logic, for load-based TV detection.
4959 *
4960 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4961 * to off, for load detection to work.
4962 */
4963# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004964/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004965# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004966/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004967# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004968/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004969# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004970/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004971# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004972/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004973# define ENC_TVDAC_SLEW_FAST (1 << 6)
4974# define DAC_A_1_3_V (0 << 4)
4975# define DAC_A_1_1_V (1 << 4)
4976# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004977# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004978# define DAC_B_1_3_V (0 << 2)
4979# define DAC_B_1_1_V (1 << 2)
4980# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004981# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004982# define DAC_C_1_3_V (0 << 0)
4983# define DAC_C_1_1_V (1 << 0)
4984# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004985# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004986
Ville Syrjälä646b4262014-04-25 20:14:30 +03004987/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004988 * CSC coefficients are stored in a floating point format with 9 bits of
4989 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4990 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4991 * -1 (0x3) being the only legal negative value.
4992 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004993#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004994# define TV_RY_MASK 0x07ff0000
4995# define TV_RY_SHIFT 16
4996# define TV_GY_MASK 0x00000fff
4997# define TV_GY_SHIFT 0
4998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004999#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005000# define TV_BY_MASK 0x07ff0000
5001# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005002/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005003 * Y attenuation for component video.
5004 *
5005 * Stored in 1.9 fixed point.
5006 */
5007# define TV_AY_MASK 0x000003ff
5008# define TV_AY_SHIFT 0
5009
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005010#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005011# define TV_RU_MASK 0x07ff0000
5012# define TV_RU_SHIFT 16
5013# define TV_GU_MASK 0x000007ff
5014# define TV_GU_SHIFT 0
5015
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005016#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005017# define TV_BU_MASK 0x07ff0000
5018# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005019/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005020 * U attenuation for component video.
5021 *
5022 * Stored in 1.9 fixed point.
5023 */
5024# define TV_AU_MASK 0x000003ff
5025# define TV_AU_SHIFT 0
5026
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005027#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005028# define TV_RV_MASK 0x0fff0000
5029# define TV_RV_SHIFT 16
5030# define TV_GV_MASK 0x000007ff
5031# define TV_GV_SHIFT 0
5032
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005033#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005034# define TV_BV_MASK 0x07ff0000
5035# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005036/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005037 * V attenuation for component video.
5038 *
5039 * Stored in 1.9 fixed point.
5040 */
5041# define TV_AV_MASK 0x000007ff
5042# define TV_AV_SHIFT 0
5043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005044#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005045/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005046# define TV_BRIGHTNESS_MASK 0xff000000
5047# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005048/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005049# define TV_CONTRAST_MASK 0x00ff0000
5050# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005051/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005052# define TV_SATURATION_MASK 0x0000ff00
5053# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005054/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005055# define TV_HUE_MASK 0x000000ff
5056# define TV_HUE_SHIFT 0
5057
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005058#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005059/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005060# define TV_BLACK_LEVEL_MASK 0x01ff0000
5061# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005062/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005063# define TV_BLANK_LEVEL_MASK 0x000001ff
5064# define TV_BLANK_LEVEL_SHIFT 0
5065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005066#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005067/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005068# define TV_HSYNC_END_MASK 0x1fff0000
5069# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005070/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005071# define TV_HTOTAL_MASK 0x00001fff
5072# define TV_HTOTAL_SHIFT 0
5073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005074#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005075/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005076# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005077/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005078# define TV_HBURST_START_SHIFT 16
5079# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005080/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005081# define TV_HBURST_LEN_SHIFT 0
5082# define TV_HBURST_LEN_MASK 0x0001fff
5083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005084#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005085/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005086# define TV_HBLANK_END_SHIFT 16
5087# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005088/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005089# define TV_HBLANK_START_SHIFT 0
5090# define TV_HBLANK_START_MASK 0x0001fff
5091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005092#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005093/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005094# define TV_NBR_END_SHIFT 16
5095# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005096/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005097# define TV_VI_END_F1_SHIFT 8
5098# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005099/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005100# define TV_VI_END_F2_SHIFT 0
5101# define TV_VI_END_F2_MASK 0x0000003f
5102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005103#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005104/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005105# define TV_VSYNC_LEN_MASK 0x07ff0000
5106# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005107/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005108 * number of half lines.
5109 */
5110# define TV_VSYNC_START_F1_MASK 0x00007f00
5111# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005112/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005113 * Offset of the start of vsync in field 2, measured in one less than the
5114 * number of half lines.
5115 */
5116# define TV_VSYNC_START_F2_MASK 0x0000007f
5117# define TV_VSYNC_START_F2_SHIFT 0
5118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005119#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005120/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005121# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005122/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005123# define TV_VEQ_LEN_MASK 0x007f0000
5124# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005125/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005126 * the number of half lines.
5127 */
5128# define TV_VEQ_START_F1_MASK 0x0007f00
5129# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005130/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005131 * Offset of the start of equalization in field 2, measured in one less than
5132 * the number of half lines.
5133 */
5134# define TV_VEQ_START_F2_MASK 0x000007f
5135# define TV_VEQ_START_F2_SHIFT 0
5136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005137#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005138/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005139 * Offset to start of vertical colorburst, measured in one less than the
5140 * number of lines from vertical start.
5141 */
5142# define TV_VBURST_START_F1_MASK 0x003f0000
5143# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005144/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005145 * Offset to the end of vertical colorburst, measured in one less than the
5146 * number of lines from the start of NBR.
5147 */
5148# define TV_VBURST_END_F1_MASK 0x000000ff
5149# define TV_VBURST_END_F1_SHIFT 0
5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005151#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005152/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005153 * Offset to start of vertical colorburst, measured in one less than the
5154 * number of lines from vertical start.
5155 */
5156# define TV_VBURST_START_F2_MASK 0x003f0000
5157# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005158/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005159 * Offset to the end of vertical colorburst, measured in one less than the
5160 * number of lines from the start of NBR.
5161 */
5162# define TV_VBURST_END_F2_MASK 0x000000ff
5163# define TV_VBURST_END_F2_SHIFT 0
5164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005165#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005166/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005167 * Offset to start of vertical colorburst, measured in one less than the
5168 * number of lines from vertical start.
5169 */
5170# define TV_VBURST_START_F3_MASK 0x003f0000
5171# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005172/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005173 * Offset to the end of vertical colorburst, measured in one less than the
5174 * number of lines from the start of NBR.
5175 */
5176# define TV_VBURST_END_F3_MASK 0x000000ff
5177# define TV_VBURST_END_F3_SHIFT 0
5178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005179#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005180/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005181 * Offset to start of vertical colorburst, measured in one less than the
5182 * number of lines from vertical start.
5183 */
5184# define TV_VBURST_START_F4_MASK 0x003f0000
5185# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005186/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005187 * Offset to the end of vertical colorburst, measured in one less than the
5188 * number of lines from the start of NBR.
5189 */
5190# define TV_VBURST_END_F4_MASK 0x000000ff
5191# define TV_VBURST_END_F4_SHIFT 0
5192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005193#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005194/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005195# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005196/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005197# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005198/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005199# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005200/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005201# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005202/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005203# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005204/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005205# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005206/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005207# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005208/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005209# define TV_BURST_LEVEL_MASK 0x00ff0000
5210# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005211/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005212# define TV_SCDDA1_INC_MASK 0x00000fff
5213# define TV_SCDDA1_INC_SHIFT 0
5214
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005215#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005216/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005217# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5218# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005219/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005220# define TV_SCDDA2_INC_MASK 0x00007fff
5221# define TV_SCDDA2_INC_SHIFT 0
5222
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005223#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005224/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005225# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5226# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005227/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005228# define TV_SCDDA3_INC_MASK 0x00007fff
5229# define TV_SCDDA3_INC_SHIFT 0
5230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005231#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005232/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005233# define TV_XPOS_MASK 0x1fff0000
5234# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005235/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005236# define TV_YPOS_MASK 0x00000fff
5237# define TV_YPOS_SHIFT 0
5238
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005239#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005240/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005241# define TV_XSIZE_MASK 0x1fff0000
5242# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005243/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005244 * Vertical size of the display window, measured in pixels.
5245 *
5246 * Must be even for interlaced modes.
5247 */
5248# define TV_YSIZE_MASK 0x00000fff
5249# define TV_YSIZE_SHIFT 0
5250
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005251#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005252/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005253 * Enables automatic scaling calculation.
5254 *
5255 * If set, the rest of the registers are ignored, and the calculated values can
5256 * be read back from the register.
5257 */
5258# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005259/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005260 * Disables the vertical filter.
5261 *
5262 * This is required on modes more than 1024 pixels wide */
5263# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005264/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005265# define TV_VADAPT (1 << 28)
5266# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005267/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005268# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005269/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005270# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005271/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005272# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005273/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005274 * Sets the horizontal scaling factor.
5275 *
5276 * This should be the fractional part of the horizontal scaling factor divided
5277 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5278 *
5279 * (src width - 1) / ((oversample * dest width) - 1)
5280 */
5281# define TV_HSCALE_FRAC_MASK 0x00003fff
5282# define TV_HSCALE_FRAC_SHIFT 0
5283
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005284#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005285/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005286 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5287 *
5288 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5289 */
5290# define TV_VSCALE_INT_MASK 0x00038000
5291# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005292/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005293 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5294 *
5295 * \sa TV_VSCALE_INT_MASK
5296 */
5297# define TV_VSCALE_FRAC_MASK 0x00007fff
5298# define TV_VSCALE_FRAC_SHIFT 0
5299
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005300#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005301/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005302 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5303 *
5304 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5305 *
5306 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5307 */
5308# define TV_VSCALE_IP_INT_MASK 0x00038000
5309# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005310/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005311 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5312 *
5313 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5314 *
5315 * \sa TV_VSCALE_IP_INT_MASK
5316 */
5317# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5318# define TV_VSCALE_IP_FRAC_SHIFT 0
5319
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005320#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005321# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005322/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005323 * Specifies which field to send the CC data in.
5324 *
5325 * CC data is usually sent in field 0.
5326 */
5327# define TV_CC_FID_MASK (1 << 27)
5328# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005329/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005330# define TV_CC_HOFF_MASK 0x03ff0000
5331# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005332/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005333# define TV_CC_LINE_MASK 0x0000003f
5334# define TV_CC_LINE_SHIFT 0
5335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005336#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005337# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005338/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005339# define TV_CC_DATA_2_MASK 0x007f0000
5340# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005341/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005342# define TV_CC_DATA_1_MASK 0x0000007f
5343# define TV_CC_DATA_1_SHIFT 0
5344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005345#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5346#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5347#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5348#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005349
Keith Packard040d87f2009-05-30 20:42:33 -07005350/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005351#define DP_A _MMIO(0x64000) /* eDP */
5352#define DP_B _MMIO(0x64100)
5353#define DP_C _MMIO(0x64200)
5354#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005355
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005356#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5357#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5358#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005359
Keith Packard040d87f2009-05-30 20:42:33 -07005360#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005361#define DP_PIPE_SEL_SHIFT 30
5362#define DP_PIPE_SEL_MASK (1 << 30)
5363#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5364#define DP_PIPE_SEL_SHIFT_IVB 29
5365#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5366#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5367#define DP_PIPE_SEL_SHIFT_CHV 16
5368#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5369#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005370
Keith Packard040d87f2009-05-30 20:42:33 -07005371/* Link training mode - select a suitable mode for each stage */
5372#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5373#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5374#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5375#define DP_LINK_TRAIN_OFF (3 << 28)
5376#define DP_LINK_TRAIN_MASK (3 << 28)
5377#define DP_LINK_TRAIN_SHIFT 28
5378
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005379/* CPT Link training mode */
5380#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5381#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5382#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5383#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5384#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5385#define DP_LINK_TRAIN_SHIFT_CPT 8
5386
Keith Packard040d87f2009-05-30 20:42:33 -07005387/* Signal voltages. These are mostly controlled by the other end */
5388#define DP_VOLTAGE_0_4 (0 << 25)
5389#define DP_VOLTAGE_0_6 (1 << 25)
5390#define DP_VOLTAGE_0_8 (2 << 25)
5391#define DP_VOLTAGE_1_2 (3 << 25)
5392#define DP_VOLTAGE_MASK (7 << 25)
5393#define DP_VOLTAGE_SHIFT 25
5394
5395/* Signal pre-emphasis levels, like voltages, the other end tells us what
5396 * they want
5397 */
5398#define DP_PRE_EMPHASIS_0 (0 << 22)
5399#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5400#define DP_PRE_EMPHASIS_6 (2 << 22)
5401#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5402#define DP_PRE_EMPHASIS_MASK (7 << 22)
5403#define DP_PRE_EMPHASIS_SHIFT 22
5404
5405/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005406#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005407#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005408#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005409
5410/* Mystic DPCD version 1.1 special mode */
5411#define DP_ENHANCED_FRAMING (1 << 18)
5412
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005413/* eDP */
5414#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005415#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005416#define DP_PLL_FREQ_MASK (3 << 16)
5417
Ville Syrjälä646b4262014-04-25 20:14:30 +03005418/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005419#define DP_PORT_REVERSAL (1 << 15)
5420
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005421/* eDP */
5422#define DP_PLL_ENABLE (1 << 14)
5423
Ville Syrjälä646b4262014-04-25 20:14:30 +03005424/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005425#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5426
5427#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005428#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005429
Ville Syrjälä646b4262014-04-25 20:14:30 +03005430/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005431#define DP_COLOR_RANGE_16_235 (1 << 8)
5432
Ville Syrjälä646b4262014-04-25 20:14:30 +03005433/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005434#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5435
Ville Syrjälä646b4262014-04-25 20:14:30 +03005436/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005437#define DP_SYNC_VS_HIGH (1 << 4)
5438#define DP_SYNC_HS_HIGH (1 << 3)
5439
Ville Syrjälä646b4262014-04-25 20:14:30 +03005440/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005441#define DP_DETECTED (1 << 2)
5442
Ville Syrjälä646b4262014-04-25 20:14:30 +03005443/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005444 * signal sink for DDC etc. Max packet size supported
5445 * is 20 bytes in each direction, hence the 5 fixed
5446 * data registers
5447 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005448#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5449#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5450#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5451#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5452#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5453#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005454
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005455#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5456#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5457#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5458#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5459#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5460#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005461
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005462#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5463#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5464#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5465#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5466#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5467#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005468
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005469#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5470#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5471#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5472#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5473#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5474#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005475
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005476#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5477#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5478#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5479#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5480#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5481#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
James Ausmusbb187e92018-06-11 17:25:12 -07005482
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005483#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5484#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5485#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5486#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5487#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5488#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005489
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005490#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5491#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005492
5493#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5494#define DP_AUX_CH_CTL_DONE (1 << 30)
5495#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5496#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5497#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5498#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5499#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005500#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005501#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5502#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5503#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5504#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5505#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5506#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5507#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5508#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5509#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5510#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5511#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5512#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5513#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305514#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5515#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5516#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005517#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005518#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305519#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005520#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005521
5522/*
5523 * Computing GMCH M and N values for the Display Port link
5524 *
5525 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5526 *
5527 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5528 *
5529 * The GMCH value is used internally
5530 *
5531 * bytes_per_pixel is the number of bytes coming out of the plane,
5532 * which is after the LUTs, so we want the bytes for our color format.
5533 * For our current usage, this is always 3, one byte for R, G and B.
5534 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005535#define _PIPEA_DATA_M_G4X 0x70050
5536#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005537
5538/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005539#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005540#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005541#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005542
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005543#define DATA_LINK_M_N_MASK (0xffffff)
5544#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005545
Daniel Vettere3b95f12013-05-03 11:49:49 +02005546#define _PIPEA_DATA_N_G4X 0x70054
5547#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005548#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5549
5550/*
5551 * Computing Link M and N values for the Display Port link
5552 *
5553 * Link M / N = pixel_clock / ls_clk
5554 *
5555 * (the DP spec calls pixel_clock the 'strm_clk')
5556 *
5557 * The Link value is transmitted in the Main Stream
5558 * Attributes and VB-ID.
5559 */
5560
Daniel Vettere3b95f12013-05-03 11:49:49 +02005561#define _PIPEA_LINK_M_G4X 0x70060
5562#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005563#define PIPEA_DP_LINK_M_MASK (0xffffff)
5564
Daniel Vettere3b95f12013-05-03 11:49:49 +02005565#define _PIPEA_LINK_N_G4X 0x70064
5566#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005567#define PIPEA_DP_LINK_N_MASK (0xffffff)
5568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005569#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5570#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5571#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5572#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005573
Jesse Barnes585fb112008-07-29 11:54:06 -07005574/* Display & cursor control */
5575
5576/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005577#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005578#define DSL_LINEMASK_GEN2 0x00000fff
5579#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005580#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005581#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005582#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005583#define PIPECONF_DOUBLE_WIDE (1 << 30)
5584#define I965_PIPECONF_ACTIVE (1 << 30)
5585#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5586#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005587#define PIPECONF_SINGLE_WIDE 0
5588#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005589#define PIPECONF_PIPE_LOCKED (1 << 25)
Chris Wilson5eddb702010-09-11 13:48:45 +01005590#define PIPECONF_PALETTE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005591#define PIPECONF_GAMMA (1 << 24)
5592#define PIPECONF_FORCE_BORDER (1 << 25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005593#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005594#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005595/* Note that pre-gen3 does not support interlaced display directly. Panel
5596 * fitting must be disabled on pre-ilk for interlaced. */
5597#define PIPECONF_PROGRESSIVE (0 << 21)
5598#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5599#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5600#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5601#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5602/* Ironlake and later have a complete new set of values for interlaced. PFIT
5603 * means panel fitter required, PF means progressive fetch, DBL means power
5604 * saving pixel doubling. */
5605#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5606#define PIPECONF_INTERLACED_ILK (3 << 21)
5607#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5608#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005609#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305610#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005611#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305612#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005613#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005614#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005615#define PIPECONF_8BPC (0 << 5)
5616#define PIPECONF_10BPC (1 << 5)
5617#define PIPECONF_6BPC (2 << 5)
5618#define PIPECONF_12BPC (3 << 5)
5619#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005620#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005621#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5622#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5623#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5624#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005625#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005626#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5627#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5628#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5629#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5630#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5631#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5632#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5633#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5634#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5635#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5636#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5637#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5638#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5639#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5640#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5641#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5642#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5643#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5644#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5645#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5646#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5647#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5648#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5649#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5650#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5651#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5652#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5653#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5654#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5655#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5656#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5657#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5658#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5659#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5660#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5661#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5662#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5663#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5664#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5665#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5666#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5667#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5668#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5669#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5670#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5671#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005672
Imre Deak755e9012014-02-10 18:42:47 +02005673#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5674#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5675
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005676#define PIPE_A_OFFSET 0x70000
5677#define PIPE_B_OFFSET 0x71000
5678#define PIPE_C_OFFSET 0x72000
5679#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005680/*
5681 * There's actually no pipe EDP. Some pipe registers have
5682 * simply shifted from the pipe to the transcoder, while
5683 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5684 * to access such registers in transcoder EDP.
5685 */
5686#define PIPE_EDP_OFFSET 0x7f000
5687
Madhav Chauhan372610f2018-10-15 17:28:04 +03005688/* ICL DSI 0 and 1 */
5689#define PIPE_DSI0_OFFSET 0x7b000
5690#define PIPE_DSI1_OFFSET 0x7b800
5691
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005692#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5693#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5694#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5695#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5696#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005697
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005698#define _PIPE_MISC_A 0x70030
5699#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005700#define PIPEMISC_YUV420_ENABLE (1 << 27)
5701#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5702#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5703#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5704#define PIPEMISC_DITHER_8_BPC (0 << 5)
5705#define PIPEMISC_DITHER_10_BPC (1 << 5)
5706#define PIPEMISC_DITHER_6_BPC (2 << 5)
5707#define PIPEMISC_DITHER_12_BPC (3 << 5)
5708#define PIPEMISC_DITHER_ENABLE (1 << 4)
5709#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5710#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005711#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005713#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005714#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5715#define PIPEB_HLINE_INT_EN (1 << 28)
5716#define PIPEB_VBLANK_INT_EN (1 << 27)
5717#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5718#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5719#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5720#define PIPE_PSR_INT_EN (1 << 22)
5721#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5722#define PIPEA_HLINE_INT_EN (1 << 20)
5723#define PIPEA_VBLANK_INT_EN (1 << 19)
5724#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5725#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5726#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5727#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5728#define PIPEC_HLINE_INT_EN (1 << 12)
5729#define PIPEC_VBLANK_INT_EN (1 << 11)
5730#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5731#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5732#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005734#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005735#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5736#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5737#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5738#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5739#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5740#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5741#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5742#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5743#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5744#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5745#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5746#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005747#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005748#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005749#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5750#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5751#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5752#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5753#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5754#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5755#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5756#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5757#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5758#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5759#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5760#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005761#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005762#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005763
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005764#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005765#define DSPARB_CSTART_MASK (0x7f << 7)
5766#define DSPARB_CSTART_SHIFT 7
5767#define DSPARB_BSTART_MASK (0x7f)
5768#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005769#define DSPARB_BEND_SHIFT 9 /* on 855 */
5770#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005771#define DSPARB_SPRITEA_SHIFT_VLV 0
5772#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5773#define DSPARB_SPRITEB_SHIFT_VLV 8
5774#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5775#define DSPARB_SPRITEC_SHIFT_VLV 16
5776#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5777#define DSPARB_SPRITED_SHIFT_VLV 24
5778#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005779#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005780#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5781#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5782#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5783#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5784#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5785#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5786#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5787#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5788#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5789#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5790#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5791#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005792#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005793#define DSPARB_SPRITEE_SHIFT_VLV 0
5794#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5795#define DSPARB_SPRITEF_SHIFT_VLV 8
5796#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005797
Ville Syrjälä0a560672014-06-11 16:51:18 +03005798/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005799#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005800#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005801#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005802#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005803#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005804#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005805#define DSPFW_PLANEB_MASK (0x7f << 8)
5806#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005807#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005808#define DSPFW_PLANEA_MASK (0x7f << 0)
5809#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005810#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005811#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005812#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005813#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005814#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005815#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005816#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005817#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5818#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005819#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005820#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005821#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005822#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005823#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005824#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5825#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005826#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005827#define DSPFW_HPLL_SR_EN (1 << 31)
5828#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005829#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005830#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005831#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005832#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005833#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005834#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005835
5836/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005837#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005838#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005839#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005840#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005841#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005842#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005843#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005844#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005845#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005846#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005847#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005848#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005849#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005850#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005851#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005852#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005853#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005854#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005855#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005856#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5857#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005858#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005859#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005860#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005861#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005862#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005863#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005864#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005865#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005866#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005867#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005868#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005869#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005870#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005871#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005872#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005873#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005874#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005875#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005876#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005877#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005878#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005879#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005880#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005881#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005882#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005883#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005884
5885/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005886#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005887#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005888#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005889#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005890#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005891#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005892#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005893#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005894#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005895#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005896#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005897#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005898#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005899#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005900#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005901#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005902#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005903#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005904#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005905#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005906#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005907#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005908#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005909#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005910#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005911#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005912#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005913#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005914#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005915#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005916#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005917#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005918#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005919#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005920#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005921#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005922#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005923#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005924#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005925#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005926#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005927#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005928
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005929/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005930#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005931#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005932#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005933#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005934#define DDL_PRECISION_HIGH (1 << 7)
5935#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305936#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005938#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005939#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5940#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005941
Ville Syrjäläc2317752016-03-15 16:39:56 +02005942#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005943#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005944
Shaohua Li7662c8b2009-06-26 11:23:55 +08005945/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005946#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005947#define I915_FIFO_LINE_SIZE 64
5948#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005949
Jesse Barnesceb04242012-03-28 13:39:22 -07005950#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005951#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005952#define I965_FIFO_SIZE 512
5953#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005954#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005955#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005956#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005957
Jesse Barnesceb04242012-03-28 13:39:22 -07005958#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005959#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005960#define I915_MAX_WM 0x3f
5961
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005962#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5963#define PINEVIEW_FIFO_LINE_SIZE 64
5964#define PINEVIEW_MAX_WM 0x1ff
5965#define PINEVIEW_DFT_WM 0x3f
5966#define PINEVIEW_DFT_HPLLOFF_WM 0
5967#define PINEVIEW_GUARD_WM 10
5968#define PINEVIEW_CURSOR_FIFO 64
5969#define PINEVIEW_CURSOR_MAX_WM 0x3f
5970#define PINEVIEW_CURSOR_DFT_WM 0
5971#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005972
Jesse Barnesceb04242012-03-28 13:39:22 -07005973#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005974#define I965_CURSOR_FIFO 64
5975#define I965_CURSOR_MAX_WM 32
5976#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005977
Pradeep Bhatfae12672014-11-04 17:06:39 +00005978/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005979#define _CUR_WM_A_0 0x70140
5980#define _CUR_WM_B_0 0x71140
5981#define _PLANE_WM_1_A_0 0x70240
5982#define _PLANE_WM_1_B_0 0x71240
5983#define _PLANE_WM_2_A_0 0x70340
5984#define _PLANE_WM_2_B_0 0x71340
5985#define _PLANE_WM_TRANS_1_A_0 0x70268
5986#define _PLANE_WM_TRANS_1_B_0 0x71268
5987#define _PLANE_WM_TRANS_2_A_0 0x70368
5988#define _PLANE_WM_TRANS_2_B_0 0x71368
5989#define _CUR_WM_TRANS_A_0 0x70168
5990#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005991#define PLANE_WM_EN (1 << 31)
5992#define PLANE_WM_LINES_SHIFT 14
5993#define PLANE_WM_LINES_MASK 0x1f
5994#define PLANE_WM_BLOCKS_MASK 0x3ff
5995
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005996#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005997#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5998#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005999
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006000#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6001#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006002#define _PLANE_WM_BASE(pipe, plane) \
6003 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6004#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006005 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006006#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006007 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006008#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006009 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006010#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006011 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006012
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006013/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006014#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006015#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006016#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006017#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006018#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006019#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006020
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006021#define WM0_PIPEB_ILK _MMIO(0x45104)
6022#define WM0_PIPEC_IVB _MMIO(0x45200)
6023#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006024#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006025#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006026#define WM1_LP_LATENCY_MASK (0x7f << 24)
6027#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006028#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006029#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006030#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006031#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006032#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006033#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006034#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006035#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006036#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006037#define WM1S_LP_ILK _MMIO(0x45120)
6038#define WM2S_LP_IVB _MMIO(0x45124)
6039#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006040#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006041
Paulo Zanonicca32e92013-05-31 11:45:06 -03006042#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6043 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6044 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6045
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006046/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006047#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006048#define MLTR_WM1_SHIFT 0
6049#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006050/* the unit of memory self-refresh latency time is 0.5us */
6051#define ILK_SRLT_MASK 0x3f
6052
Yuanhan Liu13982612010-12-15 15:42:31 +08006053
6054/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006055#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006056#define SSKPD_WM_MASK 0x3f
6057#define SSKPD_WM0_SHIFT 0
6058#define SSKPD_WM1_SHIFT 8
6059#define SSKPD_WM2_SHIFT 16
6060#define SSKPD_WM3_SHIFT 24
6061
Jesse Barnes585fb112008-07-29 11:54:06 -07006062/*
6063 * The two pipe frame counter registers are not synchronized, so
6064 * reading a stable value is somewhat tricky. The following code
6065 * should work:
6066 *
6067 * do {
6068 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6069 * PIPE_FRAME_HIGH_SHIFT;
6070 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6071 * PIPE_FRAME_LOW_SHIFT);
6072 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6073 * PIPE_FRAME_HIGH_SHIFT);
6074 * } while (high1 != high2);
6075 * frame = (high1 << 8) | low1;
6076 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006077#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006078#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6079#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006080#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006081#define PIPE_FRAME_LOW_MASK 0xff000000
6082#define PIPE_FRAME_LOW_SHIFT 24
6083#define PIPE_PIXEL_MASK 0x00ffffff
6084#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006085/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006086#define _PIPEA_FRMCOUNT_G4X 0x70040
6087#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006088#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6089#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006090
6091/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006092#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006093/* Old style CUR*CNTR flags (desktop 8xx) */
6094#define CURSOR_ENABLE 0x80000000
6095#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006096#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006097#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006098#define CURSOR_FORMAT_SHIFT 24
6099#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6100#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6101#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6102#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6103#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6104#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6105/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006106#define MCURSOR_MODE 0x27
6107#define MCURSOR_MODE_DISABLE 0x00
6108#define MCURSOR_MODE_128_32B_AX 0x02
6109#define MCURSOR_MODE_256_32B_AX 0x03
6110#define MCURSOR_MODE_64_32B_AX 0x07
6111#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6112#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6113#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006114#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6115#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006116#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006117#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006118#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6119#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006120#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006121#define _CURABASE 0x70084
6122#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006123#define CURSOR_POS_MASK 0x007FF
6124#define CURSOR_POS_SIGN 0x8000
6125#define CURSOR_X_SHIFT 0
6126#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006127#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6128#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6129#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006130#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006131#define _CURBCNTR 0x700c0
6132#define _CURBBASE 0x700c4
6133#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006134
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006135#define _CURBCNTR_IVB 0x71080
6136#define _CURBBASE_IVB 0x71084
6137#define _CURBPOS_IVB 0x71088
6138
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006139#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6140#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6141#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006142#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006143#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006144
6145#define CURSOR_A_OFFSET 0x70080
6146#define CURSOR_B_OFFSET 0x700c0
6147#define CHV_CURSOR_C_OFFSET 0x700e0
6148#define IVB_CURSOR_B_OFFSET 0x71080
6149#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006150
Jesse Barnes585fb112008-07-29 11:54:06 -07006151/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006152#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006153#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006154#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006155#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006156#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006157#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6158#define DISPPLANE_YUV422 (0x0 << 26)
6159#define DISPPLANE_8BPP (0x2 << 26)
6160#define DISPPLANE_BGRA555 (0x3 << 26)
6161#define DISPPLANE_BGRX555 (0x4 << 26)
6162#define DISPPLANE_BGRX565 (0x5 << 26)
6163#define DISPPLANE_BGRX888 (0x6 << 26)
6164#define DISPPLANE_BGRA888 (0x7 << 26)
6165#define DISPPLANE_RGBX101010 (0x8 << 26)
6166#define DISPPLANE_RGBA101010 (0x9 << 26)
6167#define DISPPLANE_BGRX101010 (0xa << 26)
6168#define DISPPLANE_RGBX161616 (0xc << 26)
6169#define DISPPLANE_RGBX888 (0xe << 26)
6170#define DISPPLANE_RGBA888 (0xf << 26)
6171#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006172#define DISPPLANE_STEREO_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006173#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08006174#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006175#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6176#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6177#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006178#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006179#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006180#define DISPPLANE_NO_LINE_DOUBLE 0
6181#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006182#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6183#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6184#define DISPPLANE_ROTATE_180 (1 << 15)
6185#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6186#define DISPPLANE_TILED (1 << 10)
6187#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006188#define _DSPAADDR 0x70184
6189#define _DSPASTRIDE 0x70188
6190#define _DSPAPOS 0x7018C /* reserved */
6191#define _DSPASIZE 0x70190
6192#define _DSPASURF 0x7019C /* 965+ only */
6193#define _DSPATILEOFF 0x701A4 /* 965+ only */
6194#define _DSPAOFFSET 0x701A4 /* HSW */
6195#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006197#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6198#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6199#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6200#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6201#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6202#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6203#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6204#define DSPLINOFF(plane) DSPADDR(plane)
6205#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6206#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006207
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006208/* CHV pipe B blender and primary plane */
6209#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006210#define CHV_BLEND_LEGACY (0 << 30)
6211#define CHV_BLEND_ANDROID (1 << 30)
6212#define CHV_BLEND_MPO (2 << 30)
6213#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006214#define _CHV_CANVAS_A 0x60a04
6215#define _PRIMPOS_A 0x60a08
6216#define _PRIMSIZE_A 0x60a0c
6217#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006218#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006219
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006220#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6221#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6222#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6223#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6224#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006225
Armin Reese446f2542012-03-30 16:20:16 -07006226/* Display/Sprite base address macros */
6227#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006228#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6229#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006230
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006231/*
6232 * VBIOS flags
6233 * gen2:
6234 * [00:06] alm,mgm
6235 * [10:16] all
6236 * [30:32] alm,mgm
6237 * gen3+:
6238 * [00:0f] all
6239 * [10:1f] all
6240 * [30:32] all
6241 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006242#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6243#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6244#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006245#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006246
6247/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006248#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6249#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6250#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006251#define _PIPEBFRAMEHIGH 0x71040
6252#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006253#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6254#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006255
Jesse Barnes585fb112008-07-29 11:54:06 -07006256
6257/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006258#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006259#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006260#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6261#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6262#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006263#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6264#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6265#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6266#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6267#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6268#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6269#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6270#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006271
Madhav Chauhan372610f2018-10-15 17:28:04 +03006272/* ICL DSI 0 and 1 */
6273#define _PIPEDSI0CONF 0x7b008
6274#define _PIPEDSI1CONF 0x7b808
6275
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006276/* Sprite A control */
6277#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006278#define DVS_ENABLE (1 << 31)
6279#define DVS_GAMMA_ENABLE (1 << 30)
6280#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6281#define DVS_PIXFORMAT_MASK (3 << 25)
6282#define DVS_FORMAT_YUV422 (0 << 25)
6283#define DVS_FORMAT_RGBX101010 (1 << 25)
6284#define DVS_FORMAT_RGBX888 (2 << 25)
6285#define DVS_FORMAT_RGBX161616 (3 << 25)
6286#define DVS_PIPE_CSC_ENABLE (1 << 24)
6287#define DVS_SOURCE_KEY (1 << 22)
6288#define DVS_RGB_ORDER_XBGR (1 << 20)
6289#define DVS_YUV_FORMAT_BT709 (1 << 18)
6290#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6291#define DVS_YUV_ORDER_YUYV (0 << 16)
6292#define DVS_YUV_ORDER_UYVY (1 << 16)
6293#define DVS_YUV_ORDER_YVYU (2 << 16)
6294#define DVS_YUV_ORDER_VYUY (3 << 16)
6295#define DVS_ROTATE_180 (1 << 15)
6296#define DVS_DEST_KEY (1 << 2)
6297#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6298#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006299#define _DVSALINOFF 0x72184
6300#define _DVSASTRIDE 0x72188
6301#define _DVSAPOS 0x7218c
6302#define _DVSASIZE 0x72190
6303#define _DVSAKEYVAL 0x72194
6304#define _DVSAKEYMSK 0x72198
6305#define _DVSASURF 0x7219c
6306#define _DVSAKEYMAXVAL 0x721a0
6307#define _DVSATILEOFF 0x721a4
6308#define _DVSASURFLIVE 0x721ac
6309#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006310#define DVS_SCALE_ENABLE (1 << 31)
6311#define DVS_FILTER_MASK (3 << 29)
6312#define DVS_FILTER_MEDIUM (0 << 29)
6313#define DVS_FILTER_ENHANCING (1 << 29)
6314#define DVS_FILTER_SOFTENING (2 << 29)
6315#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6316#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006317#define _DVSAGAMC 0x72300
6318
6319#define _DVSBCNTR 0x73180
6320#define _DVSBLINOFF 0x73184
6321#define _DVSBSTRIDE 0x73188
6322#define _DVSBPOS 0x7318c
6323#define _DVSBSIZE 0x73190
6324#define _DVSBKEYVAL 0x73194
6325#define _DVSBKEYMSK 0x73198
6326#define _DVSBSURF 0x7319c
6327#define _DVSBKEYMAXVAL 0x731a0
6328#define _DVSBTILEOFF 0x731a4
6329#define _DVSBSURFLIVE 0x731ac
6330#define _DVSBSCALE 0x73204
6331#define _DVSBGAMC 0x73300
6332
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006333#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6334#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6335#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6336#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6337#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6338#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6339#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6340#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6341#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6342#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6343#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6344#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006345
6346#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006347#define SPRITE_ENABLE (1 << 31)
6348#define SPRITE_GAMMA_ENABLE (1 << 30)
6349#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6350#define SPRITE_PIXFORMAT_MASK (7 << 25)
6351#define SPRITE_FORMAT_YUV422 (0 << 25)
6352#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6353#define SPRITE_FORMAT_RGBX888 (2 << 25)
6354#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6355#define SPRITE_FORMAT_YUV444 (4 << 25)
6356#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6357#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6358#define SPRITE_SOURCE_KEY (1 << 22)
6359#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6360#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6361#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6362#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6363#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6364#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6365#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6366#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6367#define SPRITE_ROTATE_180 (1 << 15)
6368#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6369#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6370#define SPRITE_TILED (1 << 10)
6371#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006372#define _SPRA_LINOFF 0x70284
6373#define _SPRA_STRIDE 0x70288
6374#define _SPRA_POS 0x7028c
6375#define _SPRA_SIZE 0x70290
6376#define _SPRA_KEYVAL 0x70294
6377#define _SPRA_KEYMSK 0x70298
6378#define _SPRA_SURF 0x7029c
6379#define _SPRA_KEYMAX 0x702a0
6380#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006381#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006382#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006383#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006384#define SPRITE_SCALE_ENABLE (1 << 31)
6385#define SPRITE_FILTER_MASK (3 << 29)
6386#define SPRITE_FILTER_MEDIUM (0 << 29)
6387#define SPRITE_FILTER_ENHANCING (1 << 29)
6388#define SPRITE_FILTER_SOFTENING (2 << 29)
6389#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6390#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006391#define _SPRA_GAMC 0x70400
6392
6393#define _SPRB_CTL 0x71280
6394#define _SPRB_LINOFF 0x71284
6395#define _SPRB_STRIDE 0x71288
6396#define _SPRB_POS 0x7128c
6397#define _SPRB_SIZE 0x71290
6398#define _SPRB_KEYVAL 0x71294
6399#define _SPRB_KEYMSK 0x71298
6400#define _SPRB_SURF 0x7129c
6401#define _SPRB_KEYMAX 0x712a0
6402#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006403#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006404#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006405#define _SPRB_SCALE 0x71304
6406#define _SPRB_GAMC 0x71400
6407
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006408#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6409#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6410#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6411#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6412#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6413#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6414#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6415#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6416#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6417#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6418#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6419#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6420#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6421#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006422
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006423#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006424#define SP_ENABLE (1 << 31)
6425#define SP_GAMMA_ENABLE (1 << 30)
6426#define SP_PIXFORMAT_MASK (0xf << 26)
6427#define SP_FORMAT_YUV422 (0 << 26)
6428#define SP_FORMAT_BGR565 (5 << 26)
6429#define SP_FORMAT_BGRX8888 (6 << 26)
6430#define SP_FORMAT_BGRA8888 (7 << 26)
6431#define SP_FORMAT_RGBX1010102 (8 << 26)
6432#define SP_FORMAT_RGBA1010102 (9 << 26)
6433#define SP_FORMAT_RGBX8888 (0xe << 26)
6434#define SP_FORMAT_RGBA8888 (0xf << 26)
6435#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6436#define SP_SOURCE_KEY (1 << 22)
6437#define SP_YUV_FORMAT_BT709 (1 << 18)
6438#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6439#define SP_YUV_ORDER_YUYV (0 << 16)
6440#define SP_YUV_ORDER_UYVY (1 << 16)
6441#define SP_YUV_ORDER_YVYU (2 << 16)
6442#define SP_YUV_ORDER_VYUY (3 << 16)
6443#define SP_ROTATE_180 (1 << 15)
6444#define SP_TILED (1 << 10)
6445#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006446#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6447#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6448#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6449#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6450#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6451#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6452#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6453#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6454#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6455#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006456#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006457#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6458#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6459#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6460#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6461#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6462#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006463#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006464
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006465#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6466#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6467#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6468#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6469#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6470#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6471#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6472#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6473#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6474#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6475#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006476#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6477#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006478#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006479
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006480#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6481 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6482
6483#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6484#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6485#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6486#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6487#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6488#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6489#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6490#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6491#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6492#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6493#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006494#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6495#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006496#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006497
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006498/*
6499 * CHV pipe B sprite CSC
6500 *
6501 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6502 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6503 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6504 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006505#define _MMIO_CHV_SPCSC(plane_id, reg) \
6506 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6507
6508#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6509#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6510#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006511#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6512#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6513
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006514#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6515#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6516#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6517#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6518#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006519#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6520#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6521
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006522#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6523#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6524#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006525#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6526#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6527
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006528#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6529#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6530#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006531#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6532#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6533
Damien Lespiau70d21f02013-07-03 21:06:04 +01006534/* Skylake plane registers */
6535
6536#define _PLANE_CTL_1_A 0x70180
6537#define _PLANE_CTL_2_A 0x70280
6538#define _PLANE_CTL_3_A 0x70380
6539#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006540#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006541#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006542/*
6543 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6544 * expanded to include bit 23 as well. However, the shift-24 based values
6545 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6546 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006547#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006548#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6549#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6550#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6551#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6552#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6553#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6554#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6555#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006556#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006557#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006558#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006559#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6560#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006561#define PLANE_CTL_ORDER_BGRX (0 << 20)
6562#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006563#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006564#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006565#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006566#define PLANE_CTL_YUV422_YUYV (0 << 16)
6567#define PLANE_CTL_YUV422_UYVY (1 << 16)
6568#define PLANE_CTL_YUV422_YVYU (2 << 16)
6569#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006570#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006571#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006572#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006573#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006574#define PLANE_CTL_TILED_LINEAR (0 << 10)
6575#define PLANE_CTL_TILED_X (1 << 10)
6576#define PLANE_CTL_TILED_Y (4 << 10)
6577#define PLANE_CTL_TILED_YF (5 << 10)
6578#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006579#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006580#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6581#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6582#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006583#define PLANE_CTL_ROTATE_MASK 0x3
6584#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306585#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006586#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306587#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006588#define _PLANE_STRIDE_1_A 0x70188
6589#define _PLANE_STRIDE_2_A 0x70288
6590#define _PLANE_STRIDE_3_A 0x70388
6591#define _PLANE_POS_1_A 0x7018c
6592#define _PLANE_POS_2_A 0x7028c
6593#define _PLANE_POS_3_A 0x7038c
6594#define _PLANE_SIZE_1_A 0x70190
6595#define _PLANE_SIZE_2_A 0x70290
6596#define _PLANE_SIZE_3_A 0x70390
6597#define _PLANE_SURF_1_A 0x7019c
6598#define _PLANE_SURF_2_A 0x7029c
6599#define _PLANE_SURF_3_A 0x7039c
6600#define _PLANE_OFFSET_1_A 0x701a4
6601#define _PLANE_OFFSET_2_A 0x702a4
6602#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006603#define _PLANE_KEYVAL_1_A 0x70194
6604#define _PLANE_KEYVAL_2_A 0x70294
6605#define _PLANE_KEYMSK_1_A 0x70198
6606#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006607#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006608#define _PLANE_KEYMAX_1_A 0x701a0
6609#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006610#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006611#define _PLANE_AUX_DIST_1_A 0x701c0
6612#define _PLANE_AUX_DIST_2_A 0x702c0
6613#define _PLANE_AUX_OFFSET_1_A 0x701c4
6614#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006615#define _PLANE_CUS_CTL_1_A 0x701c8
6616#define _PLANE_CUS_CTL_2_A 0x702c8
6617#define PLANE_CUS_ENABLE (1 << 31)
6618#define PLANE_CUS_PLANE_6 (0 << 30)
6619#define PLANE_CUS_PLANE_7 (1 << 30)
6620#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6621#define PLANE_CUS_HPHASE_0 (0 << 16)
6622#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6623#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6624#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6625#define PLANE_CUS_VPHASE_0 (0 << 12)
6626#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6627#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006628#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6629#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6630#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006631#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006632#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306633#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006634#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006635#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6636#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6637#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6638#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6639#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006640#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006641#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6642#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6643#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6644#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006645#define _PLANE_BUF_CFG_1_A 0x7027c
6646#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006647#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6648#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006649
Uma Shankar6a255da2018-11-02 00:40:19 +05306650/* Input CSC Register Definitions */
6651#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6652#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6653
6654#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6655#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6656
6657#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6658 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6659 _PLANE_INPUT_CSC_RY_GY_1_B)
6660#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6661 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6662 _PLANE_INPUT_CSC_RY_GY_2_B)
6663
6664#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6665 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6666 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6667
6668#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6669#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6670
6671#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6672#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6673
6674#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6675 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6676 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6677#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6678 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6679 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6680#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6681 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6682 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6683
6684#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6685#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6686
6687#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6688#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6689
6690#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6691 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6692 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6693#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6694 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6695 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6696#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6697 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6698 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006699
Damien Lespiau70d21f02013-07-03 21:06:04 +01006700#define _PLANE_CTL_1_B 0x71180
6701#define _PLANE_CTL_2_B 0x71280
6702#define _PLANE_CTL_3_B 0x71380
6703#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6704#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6705#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6706#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006707 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006708
6709#define _PLANE_STRIDE_1_B 0x71188
6710#define _PLANE_STRIDE_2_B 0x71288
6711#define _PLANE_STRIDE_3_B 0x71388
6712#define _PLANE_STRIDE_1(pipe) \
6713 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6714#define _PLANE_STRIDE_2(pipe) \
6715 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6716#define _PLANE_STRIDE_3(pipe) \
6717 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6718#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006719 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006720
6721#define _PLANE_POS_1_B 0x7118c
6722#define _PLANE_POS_2_B 0x7128c
6723#define _PLANE_POS_3_B 0x7138c
6724#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6725#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6726#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6727#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006728 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006729
6730#define _PLANE_SIZE_1_B 0x71190
6731#define _PLANE_SIZE_2_B 0x71290
6732#define _PLANE_SIZE_3_B 0x71390
6733#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6734#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6735#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6736#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006737 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006738
6739#define _PLANE_SURF_1_B 0x7119c
6740#define _PLANE_SURF_2_B 0x7129c
6741#define _PLANE_SURF_3_B 0x7139c
6742#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6743#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6744#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6745#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006746 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006747
6748#define _PLANE_OFFSET_1_B 0x711a4
6749#define _PLANE_OFFSET_2_B 0x712a4
6750#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6751#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6752#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006753 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006754
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006755#define _PLANE_KEYVAL_1_B 0x71194
6756#define _PLANE_KEYVAL_2_B 0x71294
6757#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6758#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6759#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006760 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006761
6762#define _PLANE_KEYMSK_1_B 0x71198
6763#define _PLANE_KEYMSK_2_B 0x71298
6764#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6765#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6766#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006767 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006768
6769#define _PLANE_KEYMAX_1_B 0x711a0
6770#define _PLANE_KEYMAX_2_B 0x712a0
6771#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6772#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6773#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006774 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006775
Damien Lespiau8211bd52014-11-04 17:06:44 +00006776#define _PLANE_BUF_CFG_1_B 0x7127c
6777#define _PLANE_BUF_CFG_2_B 0x7137c
Mahesh Kumar37cde112018-04-26 19:55:17 +05306778#define SKL_DDB_ENTRY_MASK 0x3FF
6779#define ICL_DDB_ENTRY_MASK 0x7FF
6780#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006781#define _PLANE_BUF_CFG_1(pipe) \
6782 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6783#define _PLANE_BUF_CFG_2(pipe) \
6784 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6785#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006786 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006787
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006788#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6789#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6790#define _PLANE_NV12_BUF_CFG_1(pipe) \
6791 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6792#define _PLANE_NV12_BUF_CFG_2(pipe) \
6793 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6794#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006795 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006796
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006797#define _PLANE_AUX_DIST_1_B 0x711c0
6798#define _PLANE_AUX_DIST_2_B 0x712c0
6799#define _PLANE_AUX_DIST_1(pipe) \
6800 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6801#define _PLANE_AUX_DIST_2(pipe) \
6802 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6803#define PLANE_AUX_DIST(pipe, plane) \
6804 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6805
6806#define _PLANE_AUX_OFFSET_1_B 0x711c4
6807#define _PLANE_AUX_OFFSET_2_B 0x712c4
6808#define _PLANE_AUX_OFFSET_1(pipe) \
6809 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6810#define _PLANE_AUX_OFFSET_2(pipe) \
6811 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6812#define PLANE_AUX_OFFSET(pipe, plane) \
6813 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6814
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006815#define _PLANE_CUS_CTL_1_B 0x711c8
6816#define _PLANE_CUS_CTL_2_B 0x712c8
6817#define _PLANE_CUS_CTL_1(pipe) \
6818 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6819#define _PLANE_CUS_CTL_2(pipe) \
6820 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6821#define PLANE_CUS_CTL(pipe, plane) \
6822 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6823
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006824#define _PLANE_COLOR_CTL_1_B 0x711CC
6825#define _PLANE_COLOR_CTL_2_B 0x712CC
6826#define _PLANE_COLOR_CTL_3_B 0x713CC
6827#define _PLANE_COLOR_CTL_1(pipe) \
6828 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6829#define _PLANE_COLOR_CTL_2(pipe) \
6830 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6831#define PLANE_COLOR_CTL(pipe, plane) \
6832 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6833
6834#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006835#define _CUR_BUF_CFG_A 0x7017c
6836#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006837#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006838
Jesse Barnes585fb112008-07-29 11:54:06 -07006839/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006840#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006841# define VGA_DISP_DISABLE (1 << 31)
6842# define VGA_2X_MODE (1 << 30)
6843# define VGA_PIPE_B_SELECT (1 << 29)
6844
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006845#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006846
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006847/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006848
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006849#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006850
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006851#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006852#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6853#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6854#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6855#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6856#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6857#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6858#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6859#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6860#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6861#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006862
6863/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006864#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006865#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6866#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6867
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006868#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006869#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006870#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6871#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6872#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6873#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6874#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006876#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006877# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6878# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006880#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006881# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6882
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006883#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006884#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006885#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6886#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6887
6888
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006889#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006890#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006891#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006892#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006893
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006894#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006895#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006896#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006897#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006898
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006899#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006900#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006901#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006902#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006903
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006904#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006905#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006906#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006907#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006908
6909/* PIPEB timing regs are same start from 0x61000 */
6910
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006911#define _PIPEB_DATA_M1 0x61030
6912#define _PIPEB_DATA_N1 0x61034
6913#define _PIPEB_DATA_M2 0x61038
6914#define _PIPEB_DATA_N2 0x6103c
6915#define _PIPEB_LINK_M1 0x61040
6916#define _PIPEB_LINK_N1 0x61044
6917#define _PIPEB_LINK_M2 0x61048
6918#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006919
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006920#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6921#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6922#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6923#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6924#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6925#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6926#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6927#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006928
6929/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006930/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6931#define _PFA_CTL_1 0x68080
6932#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006933#define PF_ENABLE (1 << 31)
6934#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6935#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6936#define PF_FILTER_MASK (3 << 23)
6937#define PF_FILTER_PROGRAMMED (0 << 23)
6938#define PF_FILTER_MED_3x3 (1 << 23)
6939#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6940#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006941#define _PFA_WIN_SZ 0x68074
6942#define _PFB_WIN_SZ 0x68874
6943#define _PFA_WIN_POS 0x68070
6944#define _PFB_WIN_POS 0x68870
6945#define _PFA_VSCALE 0x68084
6946#define _PFB_VSCALE 0x68884
6947#define _PFA_HSCALE 0x68090
6948#define _PFB_HSCALE 0x68890
6949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006950#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6951#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6952#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6953#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6954#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006955
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006956#define _PSA_CTL 0x68180
6957#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006958#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006959#define _PSA_WIN_SZ 0x68174
6960#define _PSB_WIN_SZ 0x68974
6961#define _PSA_WIN_POS 0x68170
6962#define _PSB_WIN_POS 0x68970
6963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006964#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6965#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6966#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006967
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006968/*
6969 * Skylake scalers
6970 */
6971#define _PS_1A_CTRL 0x68180
6972#define _PS_2A_CTRL 0x68280
6973#define _PS_1B_CTRL 0x68980
6974#define _PS_2B_CTRL 0x68A80
6975#define _PS_1C_CTRL 0x69180
6976#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02006977#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6978#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6979#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05306980#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6981#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02006982#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006983#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006984#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006985#define PS_FILTER_MASK (3 << 23)
6986#define PS_FILTER_MEDIUM (0 << 23)
6987#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6988#define PS_FILTER_BILINEAR (3 << 23)
6989#define PS_VERT3TAP (1 << 21)
6990#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6991#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6992#define PS_PWRUP_PROGRESS (1 << 17)
6993#define PS_V_FILTER_BYPASS (1 << 8)
6994#define PS_VADAPT_EN (1 << 7)
6995#define PS_VADAPT_MODE_MASK (3 << 5)
6996#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6997#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6998#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02006999#define PS_PLANE_Y_SEL_MASK (7 << 5)
7000#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007001
7002#define _PS_PWR_GATE_1A 0x68160
7003#define _PS_PWR_GATE_2A 0x68260
7004#define _PS_PWR_GATE_1B 0x68960
7005#define _PS_PWR_GATE_2B 0x68A60
7006#define _PS_PWR_GATE_1C 0x69160
7007#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7008#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7009#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7010#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7011#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7012#define PS_PWR_GATE_SLPEN_8 0
7013#define PS_PWR_GATE_SLPEN_16 1
7014#define PS_PWR_GATE_SLPEN_24 2
7015#define PS_PWR_GATE_SLPEN_32 3
7016
7017#define _PS_WIN_POS_1A 0x68170
7018#define _PS_WIN_POS_2A 0x68270
7019#define _PS_WIN_POS_1B 0x68970
7020#define _PS_WIN_POS_2B 0x68A70
7021#define _PS_WIN_POS_1C 0x69170
7022
7023#define _PS_WIN_SZ_1A 0x68174
7024#define _PS_WIN_SZ_2A 0x68274
7025#define _PS_WIN_SZ_1B 0x68974
7026#define _PS_WIN_SZ_2B 0x68A74
7027#define _PS_WIN_SZ_1C 0x69174
7028
7029#define _PS_VSCALE_1A 0x68184
7030#define _PS_VSCALE_2A 0x68284
7031#define _PS_VSCALE_1B 0x68984
7032#define _PS_VSCALE_2B 0x68A84
7033#define _PS_VSCALE_1C 0x69184
7034
7035#define _PS_HSCALE_1A 0x68190
7036#define _PS_HSCALE_2A 0x68290
7037#define _PS_HSCALE_1B 0x68990
7038#define _PS_HSCALE_2B 0x68A90
7039#define _PS_HSCALE_1C 0x69190
7040
7041#define _PS_VPHASE_1A 0x68188
7042#define _PS_VPHASE_2A 0x68288
7043#define _PS_VPHASE_1B 0x68988
7044#define _PS_VPHASE_2B 0x68A88
7045#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007046#define PS_Y_PHASE(x) ((x) << 16)
7047#define PS_UV_RGB_PHASE(x) ((x) << 0)
7048#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7049#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007050
7051#define _PS_HPHASE_1A 0x68194
7052#define _PS_HPHASE_2A 0x68294
7053#define _PS_HPHASE_1B 0x68994
7054#define _PS_HPHASE_2B 0x68A94
7055#define _PS_HPHASE_1C 0x69194
7056
7057#define _PS_ECC_STAT_1A 0x681D0
7058#define _PS_ECC_STAT_2A 0x682D0
7059#define _PS_ECC_STAT_1B 0x689D0
7060#define _PS_ECC_STAT_2B 0x68AD0
7061#define _PS_ECC_STAT_1C 0x691D0
7062
Jani Nikulae67005e2018-06-29 13:20:39 +03007063#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007064#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007065 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7066 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007067#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007068 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7069 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007070#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007071 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7072 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007073#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007074 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7075 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007076#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007077 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7078 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007079#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007080 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7081 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007082#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007083 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7084 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007085#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007086 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7087 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007088#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007089 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007090 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007091
Zhenyu Wangb9055052009-06-05 15:38:38 +08007092/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007093#define _LGC_PALETTE_A 0x4a000
7094#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007095#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007096
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007097#define _GAMMA_MODE_A 0x4a480
7098#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007099#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007100#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007101#define GAMMA_MODE_MODE_8BIT (0 << 0)
7102#define GAMMA_MODE_MODE_10BIT (1 << 0)
7103#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007104#define GAMMA_MODE_MODE_SPLIT (3 << 0)
7105
Damien Lespiau83372062015-10-30 17:53:32 +02007106/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007107#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007108#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7109#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007110#define CSR_SSP_BASE _MMIO(0x8F074)
7111#define CSR_HTP_SKL _MMIO(0x8F004)
7112#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007113#define CSR_LAST_WRITE_VALUE 0xc003b400
7114/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7115#define CSR_MMIO_START_RANGE 0x80000
7116#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007117#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7118#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7119#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007120
Zhenyu Wangb9055052009-06-05 15:38:38 +08007121/* interrupts */
7122#define DE_MASTER_IRQ_CONTROL (1 << 31)
7123#define DE_SPRITEB_FLIP_DONE (1 << 29)
7124#define DE_SPRITEA_FLIP_DONE (1 << 28)
7125#define DE_PLANEB_FLIP_DONE (1 << 27)
7126#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007127#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007128#define DE_PCU_EVENT (1 << 25)
7129#define DE_GTT_FAULT (1 << 24)
7130#define DE_POISON (1 << 23)
7131#define DE_PERFORM_COUNTER (1 << 22)
7132#define DE_PCH_EVENT (1 << 21)
7133#define DE_AUX_CHANNEL_A (1 << 20)
7134#define DE_DP_A_HOTPLUG (1 << 19)
7135#define DE_GSE (1 << 18)
7136#define DE_PIPEB_VBLANK (1 << 15)
7137#define DE_PIPEB_EVEN_FIELD (1 << 14)
7138#define DE_PIPEB_ODD_FIELD (1 << 13)
7139#define DE_PIPEB_LINE_COMPARE (1 << 12)
7140#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007141#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007142#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7143#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007144#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007145#define DE_PIPEA_EVEN_FIELD (1 << 6)
7146#define DE_PIPEA_ODD_FIELD (1 << 5)
7147#define DE_PIPEA_LINE_COMPARE (1 << 4)
7148#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007149#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007150#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007151#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007152#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007153
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007154/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007155#define DE_ERR_INT_IVB (1 << 30)
7156#define DE_GSE_IVB (1 << 29)
7157#define DE_PCH_EVENT_IVB (1 << 28)
7158#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7159#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7160#define DE_EDP_PSR_INT_HSW (1 << 19)
7161#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7162#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7163#define DE_PIPEC_VBLANK_IVB (1 << 10)
7164#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7165#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7166#define DE_PIPEB_VBLANK_IVB (1 << 5)
7167#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7168#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7169#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7170#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007171#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007173#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007174#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007176#define DEISR _MMIO(0x44000)
7177#define DEIMR _MMIO(0x44004)
7178#define DEIIR _MMIO(0x44008)
7179#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007181#define GTISR _MMIO(0x44010)
7182#define GTIMR _MMIO(0x44014)
7183#define GTIIR _MMIO(0x44018)
7184#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007186#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007187#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7188#define GEN8_PCU_IRQ (1 << 30)
7189#define GEN8_DE_PCH_IRQ (1 << 23)
7190#define GEN8_DE_MISC_IRQ (1 << 22)
7191#define GEN8_DE_PORT_IRQ (1 << 20)
7192#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7193#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7194#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7195#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7196#define GEN8_GT_VECS_IRQ (1 << 6)
7197#define GEN8_GT_GUC_IRQ (1 << 5)
7198#define GEN8_GT_PM_IRQ (1 << 4)
7199#define GEN8_GT_VCS2_IRQ (1 << 3)
7200#define GEN8_GT_VCS1_IRQ (1 << 2)
7201#define GEN8_GT_BCS_IRQ (1 << 1)
7202#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007204#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7205#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7206#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7207#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007208
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007209#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7210#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7211#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7212#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7213#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7214#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7215#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7216#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7217#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307218
Ben Widawskyabd58f02013-11-02 21:07:09 -07007219#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007220#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007221#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007222#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007223#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007224#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007225
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007226#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7227#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7228#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7229#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007230#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007231#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7232#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7233#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7234#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7235#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7236#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007237#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007238#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7239#define GEN8_PIPE_VSYNC (1 << 1)
7240#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00007241#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007242#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00007243#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7244#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7245#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007246#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00007247#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7248#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7249#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007250#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007251#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7252 (GEN8_PIPE_CURSOR_FAULT | \
7253 GEN8_PIPE_SPRITE_FAULT | \
7254 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00007255#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7256 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007257 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00007258 GEN9_PIPE_PLANE3_FAULT | \
7259 GEN9_PIPE_PLANE2_FAULT | \
7260 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007262#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7263#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7264#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7265#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007266#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007267#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007268#define GEN9_AUX_CHANNEL_D (1 << 27)
7269#define GEN9_AUX_CHANNEL_C (1 << 26)
7270#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007271#define BXT_DE_PORT_HP_DDIC (1 << 5)
7272#define BXT_DE_PORT_HP_DDIB (1 << 4)
7273#define BXT_DE_PORT_HP_DDIA (1 << 3)
7274#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7275 BXT_DE_PORT_HP_DDIB | \
7276 BXT_DE_PORT_HP_DDIC)
7277#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307278#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007279#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007281#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7282#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7283#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7284#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007285#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007286#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007287
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007288#define GEN8_PCU_ISR _MMIO(0x444e0)
7289#define GEN8_PCU_IMR _MMIO(0x444e4)
7290#define GEN8_PCU_IIR _MMIO(0x444e8)
7291#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007292
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007293#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7294#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7295#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7296#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7297#define GEN11_GU_MISC_GSE (1 << 27)
7298
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007299#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7300#define GEN11_MASTER_IRQ (1 << 31)
7301#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007302#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007303#define GEN11_DISPLAY_IRQ (1 << 16)
7304#define GEN11_GT_DW_IRQ(x) (1 << (x))
7305#define GEN11_GT_DW1_IRQ (1 << 1)
7306#define GEN11_GT_DW0_IRQ (1 << 0)
7307
7308#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7309#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7310#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7311#define GEN11_DE_PCH_IRQ (1 << 23)
7312#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007313#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007314#define GEN11_DE_PORT_IRQ (1 << 20)
7315#define GEN11_DE_PIPE_C (1 << 18)
7316#define GEN11_DE_PIPE_B (1 << 17)
7317#define GEN11_DE_PIPE_A (1 << 16)
7318
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007319#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7320#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7321#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7322#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7323#define GEN11_TC4_HOTPLUG (1 << 19)
7324#define GEN11_TC3_HOTPLUG (1 << 18)
7325#define GEN11_TC2_HOTPLUG (1 << 17)
7326#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007327#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007328#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7329 GEN11_TC3_HOTPLUG | \
7330 GEN11_TC2_HOTPLUG | \
7331 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007332#define GEN11_TBT4_HOTPLUG (1 << 3)
7333#define GEN11_TBT3_HOTPLUG (1 << 2)
7334#define GEN11_TBT2_HOTPLUG (1 << 1)
7335#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007336#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007337#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7338 GEN11_TBT3_HOTPLUG | \
7339 GEN11_TBT2_HOTPLUG | \
7340 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007341
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007342#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007343#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7344#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7345#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7346#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7347#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7348
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007349#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7350#define GEN11_CSME (31)
7351#define GEN11_GUNIT (28)
7352#define GEN11_GUC (25)
7353#define GEN11_WDPERF (20)
7354#define GEN11_KCR (19)
7355#define GEN11_GTPM (16)
7356#define GEN11_BCS (15)
7357#define GEN11_RCS0 (0)
7358
7359#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7360#define GEN11_VECS(x) (31 - (x))
7361#define GEN11_VCS(x) (x)
7362
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007363#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007364
7365#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7366#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7367#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007368#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7369#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7370#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007371
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007372#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007373
7374#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7375#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7376
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007377#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007378
7379#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7380#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7381#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7382#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7383#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7384#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7385
7386#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7387#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7388#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7389#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7390#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7391#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7392#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7393#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7394#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7395
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007396#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007397/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7398#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007399#define ILK_DPARB_GATE (1 << 22)
7400#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007401#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007402#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7403#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7404#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007405#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007406#define ILK_HDCP_DISABLE (1 << 25)
7407#define ILK_eDP_A_DISABLE (1 << 24)
7408#define HSW_CDCLK_LIMIT (1 << 24)
7409#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007411#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007412#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7413#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7414#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7415#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7416#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007417
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007418#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007419# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7420# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007422#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007423#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007424#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007425#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007426#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007427
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007428#define CHICKEN_PAR2_1 _MMIO(0x42090)
7429#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7430
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007431#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007432#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007433#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007434#define GLK_CL1_PWR_DOWN (1 << 11)
7435#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007436
Praveen Paneri5654a162017-08-11 00:00:33 +05307437#define CHICKEN_MISC_4 _MMIO(0x4208c)
7438#define FBC_STRIDE_OVERRIDE (1 << 13)
7439#define FBC_STRIDE_MASK 0x1FFF
7440
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007441#define _CHICKEN_PIPESL_1_A 0x420b0
7442#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007443#define HSW_FBCQ_DIS (1 << 22)
7444#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007445#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007446
Imre Deak8f19b402018-11-19 20:00:21 +02007447#define CHICKEN_TRANS_A _MMIO(0x420c0)
7448#define CHICKEN_TRANS_B _MMIO(0x420c4)
7449#define CHICKEN_TRANS_C _MMIO(0x420c8)
7450#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007451#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7452#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7453#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7454#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7455#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7456#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7457#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007459#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007460#define DISP_FBC_MEMORY_WAKE (1 << 31)
7461#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7462#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007463#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007464#define DISP_DATA_PARTITION_5_6 (1 << 6)
7465#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007466#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007467#define DBUF_CTL_S1 _MMIO(0x45008)
7468#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007469#define DBUF_POWER_REQUEST (1 << 31)
7470#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007471#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007472#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7473#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007474#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007475#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007476
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007477#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007478#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7479#define MASK_WAKEMEM (1 << 13)
7480#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007482#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007483#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7484#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7485#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7486#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7487#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007488#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7489#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7490#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007491
Paulo Zanoni186a2772018-02-06 17:33:46 -02007492#define SKL_DSSM _MMIO(0x51004)
7493#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7494#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7495#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7496#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7497#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007498
Arun Siluverya78536e2016-01-21 21:43:53 +00007499#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007500#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007502#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007503#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7504#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007505
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007506#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007507#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007508#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007509#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007510#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7511#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7512#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7513#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7514#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007515
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007516/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007517#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007518 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7519 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7520
7521#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7522 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7523 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7524 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7525 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7526
7527#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7528 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007529
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007530#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007531# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7532# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007534#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007535#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007536
Kenneth Graunkeab062632018-01-05 00:59:05 -08007537#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007538#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007539
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007540#define GEN7_SARCHKMD _MMIO(0xB000)
7541#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007542#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007544#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007545#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007547#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007548/*
7549 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7550 * Using the formula in BSpec leads to a hang, while the formula here works
7551 * fine and matches the formulas for all other platforms. A BSpec change
7552 * request has been filed to clarify this.
7553 */
Imre Deak36579cb2016-05-03 15:54:20 +03007554#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7555#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007556#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007558#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007559#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007560#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007561#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7562#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007564#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007565#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7566#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7567#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007569#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007570#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007572#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007573#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7574#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7575#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007576
Ben Widawsky63801f22013-12-12 17:26:03 -08007577/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007578#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007579#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007580#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007581#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7582#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7583#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7584#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7585#define HDC_FORCE_NON_COHERENT (1 << 4)
7586#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007587
Arun Siluvery3669ab62016-01-21 21:43:49 +00007588#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7589
Ben Widawsky38a39a72015-03-11 10:54:53 +02007590/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007591#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007592#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7593
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007594#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7595#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7596
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007597/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007598#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007599#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007601#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007602#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007604#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007605#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007606
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307607/*GEN11 chicken */
7608#define _PIPEA_CHICKEN 0x70038
7609#define _PIPEB_CHICKEN 0x71038
7610#define _PIPEC_CHICKEN 0x72038
7611#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7612#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7613 _PIPEB_CHICKEN)
7614
Zhenyu Wangb9055052009-06-05 15:38:38 +08007615/* PCH */
7616
Lucas De Marchidce88872018-07-27 12:36:47 -07007617#define PCH_DISPLAY_BASE 0xc0000u
7618
Adam Jackson23e81d62012-06-06 15:45:44 -04007619/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007620#define SDE_AUDIO_POWER_D (1 << 27)
7621#define SDE_AUDIO_POWER_C (1 << 26)
7622#define SDE_AUDIO_POWER_B (1 << 25)
7623#define SDE_AUDIO_POWER_SHIFT (25)
7624#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7625#define SDE_GMBUS (1 << 24)
7626#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7627#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7628#define SDE_AUDIO_HDCP_MASK (3 << 22)
7629#define SDE_AUDIO_TRANSB (1 << 21)
7630#define SDE_AUDIO_TRANSA (1 << 20)
7631#define SDE_AUDIO_TRANS_MASK (3 << 20)
7632#define SDE_POISON (1 << 19)
7633/* 18 reserved */
7634#define SDE_FDI_RXB (1 << 17)
7635#define SDE_FDI_RXA (1 << 16)
7636#define SDE_FDI_MASK (3 << 16)
7637#define SDE_AUXD (1 << 15)
7638#define SDE_AUXC (1 << 14)
7639#define SDE_AUXB (1 << 13)
7640#define SDE_AUX_MASK (7 << 13)
7641/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007642#define SDE_CRT_HOTPLUG (1 << 11)
7643#define SDE_PORTD_HOTPLUG (1 << 10)
7644#define SDE_PORTC_HOTPLUG (1 << 9)
7645#define SDE_PORTB_HOTPLUG (1 << 8)
7646#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007647#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7648 SDE_SDVOB_HOTPLUG | \
7649 SDE_PORTB_HOTPLUG | \
7650 SDE_PORTC_HOTPLUG | \
7651 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007652#define SDE_TRANSB_CRC_DONE (1 << 5)
7653#define SDE_TRANSB_CRC_ERR (1 << 4)
7654#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7655#define SDE_TRANSA_CRC_DONE (1 << 2)
7656#define SDE_TRANSA_CRC_ERR (1 << 1)
7657#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7658#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007659
Anusha Srivatsa31604222018-06-26 13:52:23 -07007660/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007661#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7662#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7663#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7664#define SDE_AUDIO_POWER_SHIFT_CPT 29
7665#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7666#define SDE_AUXD_CPT (1 << 27)
7667#define SDE_AUXC_CPT (1 << 26)
7668#define SDE_AUXB_CPT (1 << 25)
7669#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007670#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007671#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007672#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7673#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7674#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007675#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007676#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007677#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007678 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007679 SDE_PORTD_HOTPLUG_CPT | \
7680 SDE_PORTC_HOTPLUG_CPT | \
7681 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007682#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7683 SDE_PORTD_HOTPLUG_CPT | \
7684 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007685 SDE_PORTB_HOTPLUG_CPT | \
7686 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007687#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007688#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007689#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7690#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7691#define SDE_FDI_RXC_CPT (1 << 8)
7692#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7693#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7694#define SDE_FDI_RXB_CPT (1 << 4)
7695#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7696#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7697#define SDE_FDI_RXA_CPT (1 << 0)
7698#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7699 SDE_AUDIO_CP_REQ_B_CPT | \
7700 SDE_AUDIO_CP_REQ_A_CPT)
7701#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7702 SDE_AUDIO_CP_CHG_B_CPT | \
7703 SDE_AUDIO_CP_CHG_A_CPT)
7704#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7705 SDE_FDI_RXB_CPT | \
7706 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007707
Anusha Srivatsa31604222018-06-26 13:52:23 -07007708/* south display engine interrupt: ICP */
7709#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7710#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7711#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7712#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7713#define SDE_GMBUS_ICP (1 << 23)
7714#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7715#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007716#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7717#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007718#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7719 SDE_DDIA_HOTPLUG_ICP)
7720#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7721 SDE_TC3_HOTPLUG_ICP | \
7722 SDE_TC2_HOTPLUG_ICP | \
7723 SDE_TC1_HOTPLUG_ICP)
7724
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007725#define SDEISR _MMIO(0xc4000)
7726#define SDEIMR _MMIO(0xc4004)
7727#define SDEIIR _MMIO(0xc4008)
7728#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007729
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007730#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007731#define SERR_INT_POISON (1 << 31)
7732#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007733
Zhenyu Wangb9055052009-06-05 15:38:38 +08007734/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007735#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007736#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307737#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007738#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7739#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7740#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7741#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007742#define PORTD_HOTPLUG_ENABLE (1 << 20)
7743#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7744#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7745#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7746#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7747#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7748#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007749#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7750#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7751#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007752#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307753#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007754#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7755#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7756#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7757#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7758#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7759#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007760#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7761#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7762#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007763#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307764#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007765#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7766#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7767#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7768#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7769#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7770#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007771#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7772#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7773#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307774#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7775 BXT_DDIB_HPD_INVERT | \
7776 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007777
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007778#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007779#define PORTE_HOTPLUG_ENABLE (1 << 4)
7780#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007781#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7782#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7783#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7784
Anusha Srivatsa31604222018-06-26 13:52:23 -07007785/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7786 * functionality covered in PCH_PORT_HOTPLUG is split into
7787 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7788 */
7789
7790#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7791#define ICP_DDIB_HPD_ENABLE (1 << 7)
7792#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7793#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7794#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7795#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7796#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7797#define ICP_DDIA_HPD_ENABLE (1 << 3)
Madhav Chauhan05f2f032018-11-29 16:12:29 +02007798#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007799#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7800#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7801#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7802#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7803#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7804
7805#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7806#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007807/* Icelake DSC Rate Control Range Parameter Registers */
7808#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7809#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7810#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7811#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7812#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7813#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7814#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7815#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7816#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7817#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7818#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7819#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7820#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7821 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7822 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7823#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7824 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7825 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7826#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7827 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7828 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7829#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7830 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7831 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7832#define RC_BPG_OFFSET_SHIFT 10
7833#define RC_MAX_QP_SHIFT 5
7834#define RC_MIN_QP_SHIFT 0
7835
7836#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7837#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7838#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7839#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7840#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7841#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7842#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7843#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7844#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7845#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7846#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7847#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7848#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7849 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7850 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7851#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7852 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7853 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7854#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7855 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7856 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7857#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7858 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7859 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7860
7861#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7862#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7863#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7864#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7865#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7866#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7867#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7868#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7869#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7870#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7871#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7872#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7873#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7874 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7875 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7876#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7877 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7878 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7879#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7880 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7881 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7882#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7883 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7884 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7885
7886#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7887#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7888#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7889#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7890#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7891#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7892#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7893#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7894#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7895#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7896#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7897#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7898#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7899 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7900 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7901#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7902 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7903 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7904#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7905 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7906 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7907#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7908 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7909 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7910
Anusha Srivatsa31604222018-06-26 13:52:23 -07007911#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7912#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7913
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007914#define _PCH_DPLL_A 0xc6014
7915#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007916#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007917
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007918#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007919#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007920#define _PCH_FPA1 0xc6044
7921#define _PCH_FPB0 0xc6048
7922#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007923#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7924#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007925
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007926#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007927
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007928#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007929#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007930#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7931#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7932#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7933#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7934#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7935#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7936#define DREF_SSC_SOURCE_MASK (3 << 11)
7937#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7938#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7939#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7940#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7941#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7942#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7943#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7944#define DREF_SSC4_DOWNSPREAD (0 << 6)
7945#define DREF_SSC4_CENTERSPREAD (1 << 6)
7946#define DREF_SSC1_DISABLE (0 << 1)
7947#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007948#define DREF_SSC4_DISABLE (0)
7949#define DREF_SSC4_ENABLE (1)
7950
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007951#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007952#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007953#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007954#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007955#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007956#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007957#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7958#define CNP_RAWCLK_DIV(div) ((div) << 16)
7959#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08007960#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007961#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007963#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007965#define PCH_SSC4_PARMS _MMIO(0xc6210)
7966#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007968#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007969#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007970#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007971#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007972
Zhenyu Wangb9055052009-06-05 15:38:38 +08007973/* transcoder */
7974
Daniel Vetter275f01b22013-05-03 11:49:47 +02007975#define _PCH_TRANS_HTOTAL_A 0xe0000
7976#define TRANS_HTOTAL_SHIFT 16
7977#define TRANS_HACTIVE_SHIFT 0
7978#define _PCH_TRANS_HBLANK_A 0xe0004
7979#define TRANS_HBLANK_END_SHIFT 16
7980#define TRANS_HBLANK_START_SHIFT 0
7981#define _PCH_TRANS_HSYNC_A 0xe0008
7982#define TRANS_HSYNC_END_SHIFT 16
7983#define TRANS_HSYNC_START_SHIFT 0
7984#define _PCH_TRANS_VTOTAL_A 0xe000c
7985#define TRANS_VTOTAL_SHIFT 16
7986#define TRANS_VACTIVE_SHIFT 0
7987#define _PCH_TRANS_VBLANK_A 0xe0010
7988#define TRANS_VBLANK_END_SHIFT 16
7989#define TRANS_VBLANK_START_SHIFT 0
7990#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07007991#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02007992#define TRANS_VSYNC_START_SHIFT 0
7993#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007994
Daniel Vettere3b95f12013-05-03 11:49:49 +02007995#define _PCH_TRANSA_DATA_M1 0xe0030
7996#define _PCH_TRANSA_DATA_N1 0xe0034
7997#define _PCH_TRANSA_DATA_M2 0xe0038
7998#define _PCH_TRANSA_DATA_N2 0xe003c
7999#define _PCH_TRANSA_LINK_M1 0xe0040
8000#define _PCH_TRANSA_LINK_N1 0xe0044
8001#define _PCH_TRANSA_LINK_M2 0xe0048
8002#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008003
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008004/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008005#define _VIDEO_DIP_CTL_A 0xe0200
8006#define _VIDEO_DIP_DATA_A 0xe0208
8007#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008008#define GCP_COLOR_INDICATION (1 << 2)
8009#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8010#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008011
8012#define _VIDEO_DIP_CTL_B 0xe1200
8013#define _VIDEO_DIP_DATA_B 0xe1208
8014#define _VIDEO_DIP_GCP_B 0xe1210
8015
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008016#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8017#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8018#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008019
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008020/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008021#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8022#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8023#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008024
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008025#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8026#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8027#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008028
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008029#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8030#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8031#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008032
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008033#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008034 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008035 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008036#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008037 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008038 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008039#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008040 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008041 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008042
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008043/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008044
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008045#define _HSW_VIDEO_DIP_CTL_A 0x60200
8046#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8047#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8048#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8049#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8050#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8051#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8052#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8053#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8054#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8055#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8056#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008057
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008058#define _HSW_VIDEO_DIP_CTL_B 0x61200
8059#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8060#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8061#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8062#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8063#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8064#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8065#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8066#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8067#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8068#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8069#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008070
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008071/* Icelake PPS_DATA and _ECC DIP Registers.
8072 * These are available for transcoders B,C and eDP.
8073 * Adding the _A so as to reuse the _MMIO_TRANS2
8074 * definition, with which it offsets to the right location.
8075 */
8076
8077#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8078#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8079#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8080#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8081
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008082#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8083#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8084#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8085#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8086#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8087#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008088#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8089#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008090
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008091#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008092#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008093#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008095#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008096
Daniel Vetter275f01b22013-05-03 11:49:47 +02008097#define _PCH_TRANS_HTOTAL_B 0xe1000
8098#define _PCH_TRANS_HBLANK_B 0xe1004
8099#define _PCH_TRANS_HSYNC_B 0xe1008
8100#define _PCH_TRANS_VTOTAL_B 0xe100c
8101#define _PCH_TRANS_VBLANK_B 0xe1010
8102#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008103#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008105#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8106#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8107#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8108#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8109#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8110#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8111#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008112
Daniel Vettere3b95f12013-05-03 11:49:49 +02008113#define _PCH_TRANSB_DATA_M1 0xe1030
8114#define _PCH_TRANSB_DATA_N1 0xe1034
8115#define _PCH_TRANSB_DATA_M2 0xe1038
8116#define _PCH_TRANSB_DATA_N2 0xe103c
8117#define _PCH_TRANSB_LINK_M1 0xe1040
8118#define _PCH_TRANSB_LINK_N1 0xe1044
8119#define _PCH_TRANSB_LINK_M2 0xe1048
8120#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008122#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8123#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8124#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8125#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8126#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8127#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8128#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8129#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008130
Daniel Vetterab9412b2013-05-03 11:49:46 +02008131#define _PCH_TRANSACONF 0xf0008
8132#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008133#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8134#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008135#define TRANS_DISABLE (0 << 31)
8136#define TRANS_ENABLE (1 << 31)
8137#define TRANS_STATE_MASK (1 << 30)
8138#define TRANS_STATE_DISABLE (0 << 30)
8139#define TRANS_STATE_ENABLE (1 << 30)
8140#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8141#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8142#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8143#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8144#define TRANS_INTERLACE_MASK (7 << 21)
8145#define TRANS_PROGRESSIVE (0 << 21)
8146#define TRANS_INTERLACED (3 << 21)
8147#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8148#define TRANS_8BPC (0 << 5)
8149#define TRANS_10BPC (1 << 5)
8150#define TRANS_6BPC (2 << 5)
8151#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008152
Daniel Vetterce401412012-10-31 22:52:30 +01008153#define _TRANSA_CHICKEN1 0xf0060
8154#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008155#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008156#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8157#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008158#define _TRANSA_CHICKEN2 0xf0064
8159#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008160#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008161#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8162#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8163#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8164#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8165#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008167#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008168#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8169#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008170#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8171#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008172#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008173#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8174#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008175#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008176#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008177#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8178#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8179#define LPT_PWM_GRANULARITY (1 << 5)
8180#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008181
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008182#define _FDI_RXA_CHICKEN 0xc200c
8183#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008184#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8185#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008186#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008188#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008189#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8190#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8191#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8192#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8193#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8194#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008195
Zhenyu Wangb9055052009-06-05 15:38:38 +08008196/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008197#define _FDI_TXA_CTL 0x60100
8198#define _FDI_TXB_CTL 0x61100
8199#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008200#define FDI_TX_DISABLE (0 << 31)
8201#define FDI_TX_ENABLE (1 << 31)
8202#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8203#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8204#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8205#define FDI_LINK_TRAIN_NONE (3 << 28)
8206#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8207#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8208#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8209#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8210#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8211#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8212#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8213#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008214/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8215 SNB has different settings. */
8216/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008217#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8218#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8219#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8220#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008221/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008222#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8223#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8224#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8225#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8226#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008227#define FDI_DP_PORT_WIDTH_SHIFT 19
8228#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8229#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008230#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008231/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008232#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008233
8234/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008235#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8236#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8237#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8238#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008239
Zhenyu Wangb9055052009-06-05 15:38:38 +08008240/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008241#define FDI_COMPOSITE_SYNC (1 << 11)
8242#define FDI_LINK_TRAIN_AUTO (1 << 10)
8243#define FDI_SCRAMBLING_ENABLE (0 << 7)
8244#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008245
8246/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008247#define _FDI_RXA_CTL 0xf000c
8248#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008249#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008250#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008251/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008252#define FDI_FS_ERRC_ENABLE (1 << 27)
8253#define FDI_FE_ERRC_ENABLE (1 << 26)
8254#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8255#define FDI_8BPC (0 << 16)
8256#define FDI_10BPC (1 << 16)
8257#define FDI_6BPC (2 << 16)
8258#define FDI_12BPC (3 << 16)
8259#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8260#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8261#define FDI_RX_PLL_ENABLE (1 << 13)
8262#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8263#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8264#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8265#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8266#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8267#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008268/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008269#define FDI_AUTO_TRAINING (1 << 10)
8270#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8271#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8272#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8273#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8274#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008275
Paulo Zanoni04945642012-11-01 21:00:59 -02008276#define _FDI_RXA_MISC 0xf0010
8277#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008278#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8279#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8280#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8281#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8282#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8283#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8284#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008285#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008287#define _FDI_RXA_TUSIZE1 0xf0030
8288#define _FDI_RXA_TUSIZE2 0xf0038
8289#define _FDI_RXB_TUSIZE1 0xf1030
8290#define _FDI_RXB_TUSIZE2 0xf1038
8291#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8292#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008293
8294/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008295#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8296#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8297#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8298#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8299#define FDI_RX_FS_CODE_ERR (1 << 6)
8300#define FDI_RX_FE_CODE_ERR (1 << 5)
8301#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8302#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8303#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8304#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8305#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008307#define _FDI_RXA_IIR 0xf0014
8308#define _FDI_RXA_IMR 0xf0018
8309#define _FDI_RXB_IIR 0xf1014
8310#define _FDI_RXB_IMR 0xf1018
8311#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8312#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008314#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8315#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008317#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008318#define LVDS_DETECTED (1 << 1)
8319
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008320#define _PCH_DP_B 0xe4100
8321#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008322#define _PCH_DPB_AUX_CH_CTL 0xe4110
8323#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8324#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8325#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8326#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8327#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008328
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008329#define _PCH_DP_C 0xe4200
8330#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008331#define _PCH_DPC_AUX_CH_CTL 0xe4210
8332#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8333#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8334#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8335#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8336#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008337
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008338#define _PCH_DP_D 0xe4300
8339#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008340#define _PCH_DPD_AUX_CH_CTL 0xe4310
8341#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8342#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8343#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8344#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8345#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8346
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008347#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8348#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008349
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008350/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008351#define _TRANS_DP_CTL_A 0xe0300
8352#define _TRANS_DP_CTL_B 0xe1300
8353#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008354#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008355#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008356#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8357#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8358#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008359#define TRANS_DP_AUDIO_ONLY (1 << 26)
8360#define TRANS_DP_ENH_FRAMING (1 << 18)
8361#define TRANS_DP_8BPC (0 << 9)
8362#define TRANS_DP_10BPC (1 << 9)
8363#define TRANS_DP_6BPC (2 << 9)
8364#define TRANS_DP_12BPC (3 << 9)
8365#define TRANS_DP_BPC_MASK (3 << 9)
8366#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008367#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008368#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008369#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008370#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008371
8372/* SNB eDP training params */
8373/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008374#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8375#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8376#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8377#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008378/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008379#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8380#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8381#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8382#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8383#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8384#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008385
Keith Packard1a2eb462011-11-16 16:26:07 -08008386/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008387#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8388#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8389#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8390#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8391#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8392#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8393#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008394
8395/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008396#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8397#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8398#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8399#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8400#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008401
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008402#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008404#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008405
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308406#define RC6_LOCATION _MMIO(0xD40)
8407#define RC6_CTX_IN_DRAM (1 << 0)
8408#define RC6_CTX_BASE _MMIO(0xD48)
8409#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8410#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8411#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8412#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8413#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8414#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8415#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008416#define FORCEWAKE _MMIO(0xA18C)
8417#define FORCEWAKE_VLV _MMIO(0x1300b0)
8418#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8419#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8420#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8421#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8422#define FORCEWAKE_ACK _MMIO(0x130090)
8423#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008424#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8425#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8426#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8427
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008428#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008429#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8430#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8431#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8432#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008433#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8434#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008435#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8436#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008437#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8438#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8439#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008440#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8441#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008442#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8443#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008444#define FORCEWAKE_KERNEL BIT(0)
8445#define FORCEWAKE_USER BIT(1)
8446#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008447#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8448#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008449#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008450#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308451#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8452#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8453#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008454
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008455#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008456#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8457#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008458#define GT_FIFO_SBDROPERR (1 << 6)
8459#define GT_FIFO_BLOBDROPERR (1 << 5)
8460#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8461#define GT_FIFO_DROPERR (1 << 3)
8462#define GT_FIFO_OVFERR (1 << 2)
8463#define GT_FIFO_IAWRERR (1 << 1)
8464#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008465
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008466#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008467#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008468#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308469#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8470#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008471
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008472#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008473#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008474#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008475#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008476#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8477#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8478#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008480#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008481# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008482# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008483# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008484# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008485
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008486#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008487# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008488# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008489# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008490# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008491# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008492# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008493
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008494#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008495# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008497#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008498#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8499#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008500
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008501#define GEN6_RCGCTL1 _MMIO(0x9410)
8502#define GEN6_RCGCTL2 _MMIO(0x9414)
8503#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008505#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008506#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8507#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8508#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008509
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008510#define GEN6_GFXPAUSE _MMIO(0xA000)
8511#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008512#define GEN6_TURBO_DISABLE (1 << 31)
8513#define GEN6_FREQUENCY(x) ((x) << 25)
8514#define HSW_FREQUENCY(x) ((x) << 24)
8515#define GEN9_FREQUENCY(x) ((x) << 23)
8516#define GEN6_OFFSET(x) ((x) << 19)
8517#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008518#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8519#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008520#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8521#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8522#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8523#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8524#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8525#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8526#define GEN7_RC_CTL_TO_MODE (1 << 28)
8527#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8528#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008529#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8530#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8531#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008532#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008533#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308534#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008535#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008536#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308537#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008538#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008539#define GEN6_RP_MEDIA_TURBO (1 << 11)
8540#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8541#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8542#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8543#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8544#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8545#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8546#define GEN6_RP_ENABLE (1 << 7)
8547#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8548#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8549#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8550#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8551#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008552#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8553#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8554#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008555#define GEN6_RP_EI_MASK 0xffffff
8556#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008557#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008558#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008559#define GEN6_RP_PREV_UP _MMIO(0xA058)
8560#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008561#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008562#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8563#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8564#define GEN6_RP_UP_EI _MMIO(0xA068)
8565#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8566#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8567#define GEN6_RPDEUHWTC _MMIO(0xA080)
8568#define GEN6_RPDEUC _MMIO(0xA084)
8569#define GEN6_RPDEUCSW _MMIO(0xA088)
8570#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008571#define RC_SW_TARGET_STATE_SHIFT 16
8572#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008573#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8574#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8575#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008576#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008577#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8578#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8579#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8580#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8581#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8582#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8583#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8584#define VLV_RCEDATA _MMIO(0xA0BC)
8585#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8586#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008587#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8588#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008589#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008590#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8591#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8592#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8593#define GEN9_PG_ENABLE _MMIO(0xA210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008594#define GEN9_RENDER_PG_ENABLE (1 << 0)
8595#define GEN9_MEDIA_PG_ENABLE (1 << 1)
Imre Deakfc619842016-06-29 19:13:55 +03008596#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8597#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8598#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008600#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308601#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8602#define PIXEL_OVERLAP_CNT_SHIFT 30
8603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008604#define GEN6_PMISR _MMIO(0x44020)
8605#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8606#define GEN6_PMIIR _MMIO(0x44028)
8607#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008608#define GEN6_PM_MBOX_EVENT (1 << 25)
8609#define GEN6_PM_THERMAL_EVENT (1 << 24)
8610#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8611#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8612#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8613#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8614#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008615#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8616 GEN6_PM_RP_UP_THRESHOLD | \
8617 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8618 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008619 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008621#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008622#define GEN7_GT_SCRATCH_REG_NUM 8
8623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008624#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008625#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8626#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008628#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8629#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008630#define VLV_COUNT_RANGE_HIGH (1 << 15)
8631#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8632#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8633#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8634#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008635#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8636#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8637#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008638
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008639#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8640#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8641#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8642#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008643
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008644#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008645#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008646#define GEN6_PCODE_ERROR_MASK 0xFF
8647#define GEN6_PCODE_SUCCESS 0x0
8648#define GEN6_PCODE_ILLEGAL_CMD 0x1
8649#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8650#define GEN6_PCODE_TIMEOUT 0x3
8651#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8652#define GEN7_PCODE_TIMEOUT 0x2
8653#define GEN7_PCODE_ILLEGAL_DATA 0x3
8654#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008655#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8656#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008657#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8658#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008659#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008660#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8661#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8662#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8663#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8664#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008665#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008666#define SKL_PCODE_CDCLK_CONTROL 0x7
8667#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8668#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008669#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8670#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8671#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008672#define GEN6_PCODE_READ_D_COMP 0x10
8673#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308674#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008675#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008676 /* See also IPS_CTL */
8677#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008678#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008679#define GEN9_PCODE_SAGV_CONTROL 0x21
8680#define GEN9_SAGV_DISABLE 0x0
8681#define GEN9_SAGV_IS_DISABLED 0x1
8682#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008683#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008684#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008685#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008686#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008687
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008688#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008689#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008690#define GEN6_RCn_MASK 7
8691#define GEN6_RC0 0
8692#define GEN6_RC3 2
8693#define GEN6_RC6 3
8694#define GEN6_RC7 4
8695
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008696#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008697#define GEN8_LSLICESTAT_MASK 0x7
8698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008699#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8700#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008701#define CHV_SS_PG_ENABLE (1 << 1)
8702#define CHV_EU08_PG_ENABLE (1 << 9)
8703#define CHV_EU19_PG_ENABLE (1 << 17)
8704#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008706#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8707#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008708#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008709
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008710#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008711#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8712 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008713#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008714#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008715#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008716
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008717#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008718#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8719 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008720#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008721#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8722 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008723#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8724#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8725#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8726#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8727#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8728#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8729#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8730#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8731
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008732#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008733#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8734#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8735#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8736#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008737
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008738#define GEN8_GARBCNTL _MMIO(0xB004)
8739#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8740#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008741#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8742#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8743
8744#define GEN11_GLBLINVL _MMIO(0xB404)
8745#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8746#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008747
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008748#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8749#define DFR_DISABLE (1 << 9)
8750
Oscar Mateof4a35712018-05-08 14:29:27 -07008751#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8752#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8753#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8754#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8755
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008756#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8757#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8758#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8759
Oscar Mateof57f9372018-10-30 01:45:04 -07008760#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
8761
Ben Widawskye3689192012-05-25 16:56:22 -07008762/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008763#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008764#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8765#define GEN7_PARITY_ERROR_VALID (1 << 13)
8766#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8767#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008768#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008769 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008770#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008771 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008772#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008773 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008774#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008775
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008776#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008777#define GEN7_L3LOG_SIZE 0x80
8778
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008779#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8780#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008781#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8782#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8783#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8784#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008785
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008786#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008787#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8788#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008789
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008790#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008791#define FLOW_CONTROL_ENABLE (1 << 15)
8792#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8793#define STALL_DOP_GATING_DISABLE (1 << 5)
8794#define THROTTLE_12_5 (7 << 2)
8795#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008796
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008797#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8798#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008799#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8800#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8801#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008802
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008803#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008804#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8805
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008806#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008807#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008808
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008809#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008810#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8811#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8812#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8813#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8814#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008815
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008816#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008817#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8818#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8819#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008820
Jani Nikulac46f1112014-10-27 16:26:52 +02008821/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02008822#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008823#define INTEL_AUDIO_DEVCL 0x808629FB
8824#define INTEL_AUDIO_DEVBLC 0x80862801
8825#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008827#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008828#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8829#define G4X_ELDV_DEVCTG (1 << 14)
8830#define G4X_ELD_ADDR_MASK (0xf << 5)
8831#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008832#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008833
Jani Nikulac46f1112014-10-27 16:26:52 +02008834#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8835#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008836#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8837 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008838#define _IBX_AUD_CNTL_ST_A 0xE20B4
8839#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008840#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8841 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008842#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8843#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8844#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008845#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008846#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8847#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008848
Jani Nikulac46f1112014-10-27 16:26:52 +02008849#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8850#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008851#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008852#define _CPT_AUD_CNTL_ST_A 0xE50B4
8853#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008854#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8855#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008856
Jani Nikulac46f1112014-10-27 16:26:52 +02008857#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8858#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008859#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008860#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8861#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008862#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8863#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008864
Eric Anholtae662d32012-01-03 09:23:29 -08008865/* These are the 4 32-bit write offset registers for each stream
8866 * output buffer. It determines the offset from the
8867 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8868 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008869#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008870
Jani Nikulac46f1112014-10-27 16:26:52 +02008871#define _IBX_AUD_CONFIG_A 0xe2000
8872#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008873#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008874#define _CPT_AUD_CONFIG_A 0xe5000
8875#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008876#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008877#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8878#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008879#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008880
Wu Fengguangb6daa022012-01-06 14:41:31 -06008881#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8882#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8883#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008884#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008885#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008886#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008887#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8888#define AUD_CONFIG_N(n) \
8889 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8890 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008891#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008892#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8893#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8894#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8895#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8896#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8897#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8898#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8899#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8900#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8901#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8902#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008903#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8904
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008905/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008906#define _HSW_AUD_CONFIG_A 0x65000
8907#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008908#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008909
Jani Nikulac46f1112014-10-27 16:26:52 +02008910#define _HSW_AUD_MISC_CTRL_A 0x65010
8911#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008912#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008913
Libin Yang6014ac12016-10-25 17:54:18 +03008914#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8915#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8916#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8917#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8918#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8919#define AUD_CONFIG_M_MASK 0xfffff
8920
Jani Nikulac46f1112014-10-27 16:26:52 +02008921#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8922#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008923#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008924
8925/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008926#define _HSW_AUD_DIG_CNVT_1 0x65080
8927#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008928#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008929#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008930
Jani Nikulac46f1112014-10-27 16:26:52 +02008931#define _HSW_AUD_EDID_DATA_A 0x65050
8932#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008933#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008935#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8936#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008937#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8938#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8939#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8940#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008942#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008943#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8944
Imre Deak9c3a16c2017-08-14 18:15:30 +03008945/*
Imre Deak75e39682018-08-06 12:58:39 +03008946 * HSW - ICL power wells
8947 *
8948 * Platforms have up to 3 power well control register sets, each set
8949 * controlling up to 16 power wells via a request/status HW flag tuple:
8950 * - main (HSW_PWR_WELL_CTL[1-4])
8951 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8952 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8953 * Each control register set consists of up to 4 registers used by different
8954 * sources that can request a power well to be enabled:
8955 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8956 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8957 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8958 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03008959 */
Imre Deak75e39682018-08-06 12:58:39 +03008960#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8961#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8962#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8963#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8964#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8965#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03008966
Imre Deak75e39682018-08-06 12:58:39 +03008967/* HSW/BDW power well */
8968#define HSW_PW_CTL_IDX_GLOBAL 15
8969
8970/* SKL/BXT/GLK/CNL power wells */
8971#define SKL_PW_CTL_IDX_PW_2 15
8972#define SKL_PW_CTL_IDX_PW_1 14
8973#define CNL_PW_CTL_IDX_AUX_F 12
8974#define CNL_PW_CTL_IDX_AUX_D 11
8975#define GLK_PW_CTL_IDX_AUX_C 10
8976#define GLK_PW_CTL_IDX_AUX_B 9
8977#define GLK_PW_CTL_IDX_AUX_A 8
8978#define CNL_PW_CTL_IDX_DDI_F 6
8979#define SKL_PW_CTL_IDX_DDI_D 4
8980#define SKL_PW_CTL_IDX_DDI_C 3
8981#define SKL_PW_CTL_IDX_DDI_B 2
8982#define SKL_PW_CTL_IDX_DDI_A_E 1
8983#define GLK_PW_CTL_IDX_DDI_A 1
8984#define SKL_PW_CTL_IDX_MISC_IO 0
8985
8986/* ICL - power wells */
8987#define ICL_PW_CTL_IDX_PW_4 3
8988#define ICL_PW_CTL_IDX_PW_3 2
8989#define ICL_PW_CTL_IDX_PW_2 1
8990#define ICL_PW_CTL_IDX_PW_1 0
8991
8992#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
8993#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
8994#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
8995#define ICL_PW_CTL_IDX_AUX_TBT4 11
8996#define ICL_PW_CTL_IDX_AUX_TBT3 10
8997#define ICL_PW_CTL_IDX_AUX_TBT2 9
8998#define ICL_PW_CTL_IDX_AUX_TBT1 8
8999#define ICL_PW_CTL_IDX_AUX_F 5
9000#define ICL_PW_CTL_IDX_AUX_E 4
9001#define ICL_PW_CTL_IDX_AUX_D 3
9002#define ICL_PW_CTL_IDX_AUX_C 2
9003#define ICL_PW_CTL_IDX_AUX_B 1
9004#define ICL_PW_CTL_IDX_AUX_A 0
9005
9006#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9007#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9008#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9009#define ICL_PW_CTL_IDX_DDI_F 5
9010#define ICL_PW_CTL_IDX_DDI_E 4
9011#define ICL_PW_CTL_IDX_DDI_D 3
9012#define ICL_PW_CTL_IDX_DDI_C 2
9013#define ICL_PW_CTL_IDX_DDI_B 1
9014#define ICL_PW_CTL_IDX_DDI_A 0
9015
9016/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009017#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009018#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9019#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9020#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009021#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009022
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009023/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009024enum skl_power_gate {
9025 SKL_PG0,
9026 SKL_PG1,
9027 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009028 ICL_PG3,
9029 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009030};
9031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009032#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009033#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009034/*
9035 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9036 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9037 */
9038#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9039 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9040/*
9041 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9042 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9043 */
9044#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9045 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009046#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009047
Imre Deak75e39682018-08-06 12:58:39 +03009048#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009049#define _CNL_AUX_ANAOVRD1_B 0x162250
9050#define _CNL_AUX_ANAOVRD1_C 0x162210
9051#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009052#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009053#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009054 _CNL_AUX_ANAOVRD1_B, \
9055 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009056 _CNL_AUX_ANAOVRD1_D, \
9057 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009058#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9059#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009060
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009061#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9062#define _ICL_AUX_ANAOVRD1_A 0x162398
9063#define _ICL_AUX_ANAOVRD1_B 0x6C398
9064#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9065 _ICL_AUX_ANAOVRD1_A, \
9066 _ICL_AUX_ANAOVRD1_B))
9067#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9068#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9069
Sean Paulee5e5e72018-01-08 14:55:39 -05009070/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309071#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009072#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9073#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309074#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309075#define HDCP_KEY_STATUS _MMIO(0x66c04)
9076#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009077#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309078#define HDCP_FUSE_DONE BIT(5)
9079#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009080#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309081#define HDCP_AKSV_LO _MMIO(0x66c10)
9082#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009083
9084/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309085#define HDCP_REP_CTL _MMIO(0x66d00)
9086#define HDCP_DDIB_REP_PRESENT BIT(30)
9087#define HDCP_DDIA_REP_PRESENT BIT(29)
9088#define HDCP_DDIC_REP_PRESENT BIT(28)
9089#define HDCP_DDID_REP_PRESENT BIT(27)
9090#define HDCP_DDIF_REP_PRESENT BIT(26)
9091#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05009092#define HDCP_DDIB_SHA1_M0 (1 << 20)
9093#define HDCP_DDIA_SHA1_M0 (2 << 20)
9094#define HDCP_DDIC_SHA1_M0 (3 << 20)
9095#define HDCP_DDID_SHA1_M0 (4 << 20)
9096#define HDCP_DDIF_SHA1_M0 (5 << 20)
9097#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309098#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009099#define HDCP_SHA1_READY BIT(17)
9100#define HDCP_SHA1_COMPLETE BIT(18)
9101#define HDCP_SHA1_V_MATCH BIT(19)
9102#define HDCP_SHA1_TEXT_32 (1 << 1)
9103#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9104#define HDCP_SHA1_TEXT_24 (4 << 1)
9105#define HDCP_SHA1_TEXT_16 (5 << 1)
9106#define HDCP_SHA1_TEXT_8 (6 << 1)
9107#define HDCP_SHA1_TEXT_0 (7 << 1)
9108#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9109#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9110#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9111#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9112#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009113#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309114#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009115
9116/* HDCP Auth Registers */
9117#define _PORTA_HDCP_AUTHENC 0x66800
9118#define _PORTB_HDCP_AUTHENC 0x66500
9119#define _PORTC_HDCP_AUTHENC 0x66600
9120#define _PORTD_HDCP_AUTHENC 0x66700
9121#define _PORTE_HDCP_AUTHENC 0x66A00
9122#define _PORTF_HDCP_AUTHENC 0x66900
9123#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9124 _PORTA_HDCP_AUTHENC, \
9125 _PORTB_HDCP_AUTHENC, \
9126 _PORTC_HDCP_AUTHENC, \
9127 _PORTD_HDCP_AUTHENC, \
9128 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009129 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309130#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9131#define HDCP_CONF_CAPTURE_AN BIT(0)
9132#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9133#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9134#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9135#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9136#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9137#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9138#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9139#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009140#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9141#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9142#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9143#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9144#define HDCP_STATUS_AUTH BIT(21)
9145#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309146#define HDCP_STATUS_RI_MATCH BIT(19)
9147#define HDCP_STATUS_R0_READY BIT(18)
9148#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009149#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009150#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009151
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309152/* HDCP2.2 Registers */
9153#define _PORTA_HDCP2_BASE 0x66800
9154#define _PORTB_HDCP2_BASE 0x66500
9155#define _PORTC_HDCP2_BASE 0x66600
9156#define _PORTD_HDCP2_BASE 0x66700
9157#define _PORTE_HDCP2_BASE 0x66A00
9158#define _PORTF_HDCP2_BASE 0x66900
9159#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9160 _PORTA_HDCP2_BASE, \
9161 _PORTB_HDCP2_BASE, \
9162 _PORTC_HDCP2_BASE, \
9163 _PORTD_HDCP2_BASE, \
9164 _PORTE_HDCP2_BASE, \
9165 _PORTF_HDCP2_BASE) + (x))
9166
9167#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9168#define AUTH_LINK_AUTHENTICATED BIT(31)
9169#define AUTH_LINK_TYPE BIT(30)
9170#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9171#define AUTH_CLR_KEYS BIT(18)
9172
9173#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9174#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9175
9176#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9177#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9178#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9179#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9180#define LINK_TYPE_STATUS BIT(22)
9181#define LINK_AUTH_STATUS BIT(21)
9182#define LINK_ENCRYPTION_STATUS BIT(20)
9183
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009184/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009185#define _TRANS_DDI_FUNC_CTL_A 0x60400
9186#define _TRANS_DDI_FUNC_CTL_B 0x61400
9187#define _TRANS_DDI_FUNC_CTL_C 0x62400
9188#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009189#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9190#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009191#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009192
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009193#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009194/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009195#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009196#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009197#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9198#define TRANS_DDI_PORT_NONE (0 << 28)
9199#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9200#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9201#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9202#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9203#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9204#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9205#define TRANS_DDI_BPC_MASK (7 << 20)
9206#define TRANS_DDI_BPC_8 (0 << 20)
9207#define TRANS_DDI_BPC_10 (1 << 20)
9208#define TRANS_DDI_BPC_6 (2 << 20)
9209#define TRANS_DDI_BPC_12 (3 << 20)
9210#define TRANS_DDI_PVSYNC (1 << 17)
9211#define TRANS_DDI_PHSYNC (1 << 16)
9212#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9213#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9214#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9215#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9216#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9217#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9218#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9219#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9220#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9221#define TRANS_DDI_BFI_ENABLE (1 << 4)
9222#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9223#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309224#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9225 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9226 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009227
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009228#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9229#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9230#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9231#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9232#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9233#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9234#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9235 _TRANS_DDI_FUNC_CTL2_A)
9236#define PORT_SYNC_MODE_ENABLE (1 << 4)
9237#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9238#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9239#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9240
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009241/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009242#define _DP_TP_CTL_A 0x64040
9243#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009244#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009245#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009246#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009247#define DP_TP_CTL_MODE_SST (0 << 27)
9248#define DP_TP_CTL_MODE_MST (1 << 27)
9249#define DP_TP_CTL_FORCE_ACT (1 << 25)
9250#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9251#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9252#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9253#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9254#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9255#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9256#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9257#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9258#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9259#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009260
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009261/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009262#define _DP_TP_STATUS_A 0x64044
9263#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009264#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009265#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009266#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9267#define DP_TP_STATUS_ACT_SENT (1 << 24)
9268#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9269#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009270#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9271#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9272#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009273
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009274/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009275#define _DDI_BUF_CTL_A 0x64000
9276#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009277#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009278#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309279#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009280#define DDI_BUF_EMP_MASK (0xf << 24)
9281#define DDI_BUF_PORT_REVERSAL (1 << 16)
9282#define DDI_BUF_IS_IDLE (1 << 7)
9283#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009284#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009285#define DDI_PORT_WIDTH_MASK (7 << 1)
9286#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009287#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009288
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009289/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009290#define _DDI_BUF_TRANS_A 0x64E00
9291#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009292#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009293#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009294#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009295
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009296/* Sideband Interface (SBI) is programmed indirectly, via
9297 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9298 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009299#define SBI_ADDR _MMIO(0xC6000)
9300#define SBI_DATA _MMIO(0xC6004)
9301#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009302#define SBI_CTL_DEST_ICLK (0x0 << 16)
9303#define SBI_CTL_DEST_MPHY (0x1 << 16)
9304#define SBI_CTL_OP_IORD (0x2 << 8)
9305#define SBI_CTL_OP_IOWR (0x3 << 8)
9306#define SBI_CTL_OP_CRRD (0x6 << 8)
9307#define SBI_CTL_OP_CRWR (0x7 << 8)
9308#define SBI_RESPONSE_FAIL (0x1 << 1)
9309#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9310#define SBI_BUSY (0x1 << 0)
9311#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009312
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009313/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009314#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009315#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009316#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009317#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9318#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009319#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009320#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9321#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9322#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9323#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009324#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009325#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009326#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009327#define SBI_SSCCTL_PATHALT (1 << 3)
9328#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009329#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009330#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009331#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9332#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009333#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009334#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009335#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009336
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009337/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009338#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009339#define PIXCLK_GATE_UNGATE (1 << 0)
9340#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009341
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009342/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009343#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009344#define SPLL_PLL_ENABLE (1 << 31)
9345#define SPLL_PLL_SSC (1 << 28)
9346#define SPLL_PLL_NON_SSC (2 << 28)
9347#define SPLL_PLL_LCPLL (3 << 28)
9348#define SPLL_PLL_REF_MASK (3 << 28)
9349#define SPLL_PLL_FREQ_810MHz (0 << 26)
9350#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9351#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9352#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009353
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009354/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009355#define _WRPLL_CTL1 0x46040
9356#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009357#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009358#define WRPLL_PLL_ENABLE (1 << 31)
9359#define WRPLL_PLL_SSC (1 << 28)
9360#define WRPLL_PLL_NON_SSC (2 << 28)
9361#define WRPLL_PLL_LCPLL (3 << 28)
9362#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009363/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009364#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009365#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009366#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9367#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009368#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009369#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009370#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009371#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009372
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009373/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009374#define _PORT_CLK_SEL_A 0x46100
9375#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009376#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009377#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9378#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9379#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9380#define PORT_CLK_SEL_SPLL (3 << 29)
9381#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9382#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9383#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9384#define PORT_CLK_SEL_NONE (7 << 29)
9385#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009386
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009387/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9388#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9389#define DDI_CLK_SEL_NONE (0x0 << 28)
9390#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009391#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9392#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9393#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9394#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009395#define DDI_CLK_SEL_MASK (0xF << 28)
9396
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009397/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009398#define _TRANS_CLK_SEL_A 0x46140
9399#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009400#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009401/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009402#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9403#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009404
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009405#define CDCLK_FREQ _MMIO(0x46200)
9406
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009407#define _TRANSA_MSA_MISC 0x60410
9408#define _TRANSB_MSA_MISC 0x61410
9409#define _TRANSC_MSA_MISC 0x62410
9410#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009411#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009412
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009413#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309414#define TRANS_MSA_SAMPLING_444 (2 << 1)
9415#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009416#define TRANS_MSA_6_BPC (0 << 5)
9417#define TRANS_MSA_8_BPC (1 << 5)
9418#define TRANS_MSA_10_BPC (2 << 5)
9419#define TRANS_MSA_12_BPC (3 << 5)
9420#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009421#define TRANS_MSA_CEA_RANGE (1 << 3)
Paulo Zanonidae84792012-10-15 15:51:30 -03009422
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009423/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009424#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009425#define LCPLL_PLL_DISABLE (1 << 31)
9426#define LCPLL_PLL_LOCK (1 << 30)
9427#define LCPLL_CLK_FREQ_MASK (3 << 26)
9428#define LCPLL_CLK_FREQ_450 (0 << 26)
9429#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9430#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9431#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9432#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9433#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9434#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9435#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9436#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9437#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009438
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009439/*
9440 * SKL Clocks
9441 */
9442
9443/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009444#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009445#define CDCLK_FREQ_SEL_MASK (3 << 26)
9446#define CDCLK_FREQ_450_432 (0 << 26)
9447#define CDCLK_FREQ_540 (1 << 26)
9448#define CDCLK_FREQ_337_308 (2 << 26)
9449#define CDCLK_FREQ_675_617 (3 << 26)
9450#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9451#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9452#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9453#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9454#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9455#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9456#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009457#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009458#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9459#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009460#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309461
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009462/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009463#define LCPLL1_CTL _MMIO(0x46010)
9464#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009465#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009466
9467/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009468#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009469#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9470#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9471#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9472#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9473#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9474#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009475#define DPLL_CTRL1_LINK_RATE_2700 0
9476#define DPLL_CTRL1_LINK_RATE_1350 1
9477#define DPLL_CTRL1_LINK_RATE_810 2
9478#define DPLL_CTRL1_LINK_RATE_1620 3
9479#define DPLL_CTRL1_LINK_RATE_1080 4
9480#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009481
9482/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009483#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009484#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9485#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9486#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9487#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9488#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009489
9490/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009491#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009492#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009493
9494/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009495#define _DPLL1_CFGCR1 0x6C040
9496#define _DPLL2_CFGCR1 0x6C048
9497#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009498#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9499#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9500#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009501#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9502
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009503#define _DPLL1_CFGCR2 0x6C044
9504#define _DPLL2_CFGCR2 0x6C04C
9505#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009506#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9507#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9508#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9509#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9510#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9511#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9512#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9513#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9514#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9515#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9516#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9517#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9518#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9519#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9520#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009521#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9522
Lyudeda3b8912016-02-04 10:43:21 -05009523#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009524#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009525
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009526/*
9527 * CNL Clocks
9528 */
9529#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009530#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009531#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009532 (port) + 10))
Mahesh Kumarbb1c7ed2018-10-15 19:37:52 -07009533#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9534#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9535 21 : (tc_port) + 12))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009536#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009537 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009538#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9539#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009540
Rodrigo Vivia927c922017-06-09 15:26:04 -07009541/* CNL PLL */
9542#define DPLL0_ENABLE 0x46010
9543#define DPLL1_ENABLE 0x46014
9544#define PLL_ENABLE (1 << 31)
9545#define PLL_LOCK (1 << 30)
9546#define PLL_POWER_ENABLE (1 << 27)
9547#define PLL_POWER_STATE (1 << 26)
9548#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9549
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009550#define TBT_PLL_ENABLE _MMIO(0x46020)
9551
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009552#define _MG_PLL1_ENABLE 0x46030
9553#define _MG_PLL2_ENABLE 0x46034
9554#define _MG_PLL3_ENABLE 0x46038
9555#define _MG_PLL4_ENABLE 0x4603C
9556/* Bits are the same as DPLL0_ENABLE */
9557#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9558 _MG_PLL2_ENABLE)
9559
9560#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9561#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9562#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9563#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9564#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009565#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009566#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9567 _MG_REFCLKIN_CTL_PORT1, \
9568 _MG_REFCLKIN_CTL_PORT2)
9569
9570#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9571#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9572#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9573#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9574#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009575#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009576#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009577#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009578#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9579 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9580 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9581
9582#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9583#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9584#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9585#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9586#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009587#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009588#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009589#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009590#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009591#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9592#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9593#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9594#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009595#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009596#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009597#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009598#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9599 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9600 _MG_CLKTOP2_HSCLKCTL_PORT2)
9601
9602#define _MG_PLL_DIV0_PORT1 0x168A00
9603#define _MG_PLL_DIV0_PORT2 0x169A00
9604#define _MG_PLL_DIV0_PORT3 0x16AA00
9605#define _MG_PLL_DIV0_PORT4 0x16BA00
9606#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009607#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9608#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009609#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009610#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009611#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9612#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9613 _MG_PLL_DIV0_PORT2)
9614
9615#define _MG_PLL_DIV1_PORT1 0x168A04
9616#define _MG_PLL_DIV1_PORT2 0x169A04
9617#define _MG_PLL_DIV1_PORT3 0x16AA04
9618#define _MG_PLL_DIV1_PORT4 0x16BA04
9619#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9620#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9621#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9622#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9623#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9624#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009625#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009626#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9627#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9628 _MG_PLL_DIV1_PORT2)
9629
9630#define _MG_PLL_LF_PORT1 0x168A08
9631#define _MG_PLL_LF_PORT2 0x169A08
9632#define _MG_PLL_LF_PORT3 0x16AA08
9633#define _MG_PLL_LF_PORT4 0x16BA08
9634#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9635#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9636#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9637#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9638#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9639#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9640#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9641 _MG_PLL_LF_PORT2)
9642
9643#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9644#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9645#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9646#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9647#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9648#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9649#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9650#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9651#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9652#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9653#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9654 _MG_PLL_FRAC_LOCK_PORT1, \
9655 _MG_PLL_FRAC_LOCK_PORT2)
9656
9657#define _MG_PLL_SSC_PORT1 0x168A10
9658#define _MG_PLL_SSC_PORT2 0x169A10
9659#define _MG_PLL_SSC_PORT3 0x16AA10
9660#define _MG_PLL_SSC_PORT4 0x16BA10
9661#define MG_PLL_SSC_EN (1 << 28)
9662#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9663#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9664#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9665#define MG_PLL_SSC_FLLEN (1 << 9)
9666#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9667#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9668 _MG_PLL_SSC_PORT2)
9669
9670#define _MG_PLL_BIAS_PORT1 0x168A14
9671#define _MG_PLL_BIAS_PORT2 0x169A14
9672#define _MG_PLL_BIAS_PORT3 0x16AA14
9673#define _MG_PLL_BIAS_PORT4 0x16BA14
9674#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009675#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009676#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009677#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009678#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009679#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009680#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9681#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009682#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009683#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009684#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009685#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009686#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009687#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9688 _MG_PLL_BIAS_PORT2)
9689
9690#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9691#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9692#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9693#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9694#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9695#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9696#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9697#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9698#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9699#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9700 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9701 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9702
Rodrigo Vivia927c922017-06-09 15:26:04 -07009703#define _CNL_DPLL0_CFGCR0 0x6C000
9704#define _CNL_DPLL1_CFGCR0 0x6C080
9705#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9706#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009707#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009708#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9709#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9710#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9711#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9712#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9713#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9714#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9715#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9716#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9717#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009718#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009719#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9720#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9721#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9722
9723#define _CNL_DPLL0_CFGCR1 0x6C004
9724#define _CNL_DPLL1_CFGCR1 0x6C084
9725#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009726#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009727#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009728#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009729#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9730#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009731#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009732#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9733#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9734#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9735#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9736#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009737#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009738#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9739#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9740#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9741#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9742#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9743#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009744#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009745#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9746
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009747#define _ICL_DPLL0_CFGCR0 0x164000
9748#define _ICL_DPLL1_CFGCR0 0x164080
9749#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9750 _ICL_DPLL1_CFGCR0)
9751
9752#define _ICL_DPLL0_CFGCR1 0x164004
9753#define _ICL_DPLL1_CFGCR1 0x164084
9754#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9755 _ICL_DPLL1_CFGCR1)
9756
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309757/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009758#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309759#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9760#define BXT_DE_PLL_RATIO_MASK 0xff
9761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009762#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309763#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9764#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009765#define CNL_CDCLK_PLL_RATIO(x) (x)
9766#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309767
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309768/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009769#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009770#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009771#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9772#define DC_STATE_EN_DC9 (1 << 3)
9773#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309774#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9775
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009776#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009777#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9778#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309779
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309780#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9781#define BXT_REQ_DATA_MASK 0x3F
9782#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9783#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9784#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9785
9786#define BXT_D_CR_DRP0_DUNIT8 0x1000
9787#define BXT_D_CR_DRP0_DUNIT9 0x1200
9788#define BXT_D_CR_DRP0_DUNIT_START 8
9789#define BXT_D_CR_DRP0_DUNIT_END 11
9790#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9791 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9792 BXT_D_CR_DRP0_DUNIT9))
9793#define BXT_DRAM_RANK_MASK 0x3
9794#define BXT_DRAM_RANK_SINGLE 0x1
9795#define BXT_DRAM_RANK_DUAL 0x3
9796#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9797#define BXT_DRAM_WIDTH_SHIFT 4
9798#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9799#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9800#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9801#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9802#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9803#define BXT_DRAM_SIZE_SHIFT 6
9804#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9805#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9806#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9807#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9808#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9809
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309810#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9811#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9812#define SKL_REQ_DATA_MASK (0xF << 0)
9813
9814#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9815#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9816#define SKL_DRAM_S_SHIFT 16
9817#define SKL_DRAM_SIZE_MASK 0x3F
9818#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9819#define SKL_DRAM_WIDTH_SHIFT 8
9820#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9821#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9822#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9823#define SKL_DRAM_RANK_MASK (0x1 << 10)
9824#define SKL_DRAM_RANK_SHIFT 10
9825#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9826#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9827
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009828/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9829 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009830#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9831#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009832#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9833#define D_COMP_COMP_FORCE (1 << 8)
9834#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009835
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009836/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009837#define _PIPE_WM_LINETIME_A 0x45270
9838#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009839#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009840#define PIPE_WM_LINETIME_MASK (0x1ff)
9841#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009842#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9843#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009844
9845/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009846#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009847#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9848#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9849#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9850#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9851#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9852#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9853#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9854#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009855
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009856#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009857#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9858
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009859#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009860#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9861#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9862#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009863
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009864/* pipe CSC */
9865#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9866#define _PIPE_A_CSC_COEFF_BY 0x49014
9867#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9868#define _PIPE_A_CSC_COEFF_BU 0x4901c
9869#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9870#define _PIPE_A_CSC_COEFF_BV 0x49024
9871#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03009872#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9873#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9874#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009875#define _PIPE_A_CSC_PREOFF_HI 0x49030
9876#define _PIPE_A_CSC_PREOFF_ME 0x49034
9877#define _PIPE_A_CSC_PREOFF_LO 0x49038
9878#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9879#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9880#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9881
9882#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9883#define _PIPE_B_CSC_COEFF_BY 0x49114
9884#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9885#define _PIPE_B_CSC_COEFF_BU 0x4911c
9886#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9887#define _PIPE_B_CSC_COEFF_BV 0x49124
9888#define _PIPE_B_CSC_MODE 0x49128
9889#define _PIPE_B_CSC_PREOFF_HI 0x49130
9890#define _PIPE_B_CSC_PREOFF_ME 0x49134
9891#define _PIPE_B_CSC_PREOFF_LO 0x49138
9892#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9893#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9894#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009896#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9897#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9898#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9899#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9900#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9901#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9902#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9903#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9904#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9905#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9906#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9907#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9908#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009909
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009910/* pipe degamma/gamma LUTs on IVB+ */
9911#define _PAL_PREC_INDEX_A 0x4A400
9912#define _PAL_PREC_INDEX_B 0x4AC00
9913#define _PAL_PREC_INDEX_C 0x4B400
9914#define PAL_PREC_10_12_BIT (0 << 31)
9915#define PAL_PREC_SPLIT_MODE (1 << 31)
9916#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02009917#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009918#define _PAL_PREC_DATA_A 0x4A404
9919#define _PAL_PREC_DATA_B 0x4AC04
9920#define _PAL_PREC_DATA_C 0x4B404
9921#define _PAL_PREC_GC_MAX_A 0x4A410
9922#define _PAL_PREC_GC_MAX_B 0x4AC10
9923#define _PAL_PREC_GC_MAX_C 0x4B410
9924#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9925#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9926#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009927#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9928#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9929#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009930
9931#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9932#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9933#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9934#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9935
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009936#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9937#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9938#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9939#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9940#define _PRE_CSC_GAMC_DATA_A 0x4A488
9941#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9942#define _PRE_CSC_GAMC_DATA_C 0x4B488
9943
9944#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9945#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9946
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00009947/* pipe CSC & degamma/gamma LUTs on CHV */
9948#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9949#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9950#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9951#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9952#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9953#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9954#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9955#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9956#define CGM_PIPE_MODE_GAMMA (1 << 2)
9957#define CGM_PIPE_MODE_CSC (1 << 1)
9958#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9959
9960#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9961#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9962#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9963#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9964#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9965#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9966#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9967#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9968
9969#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9970#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9971#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9972#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9973#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9974#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9975#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9976#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9977
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009978/* MIPI DSI registers */
9979
Hans de Goede0ad4dc82017-05-18 13:06:44 +02009980#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009981#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03009982
Madhav Chauhan292272e2018-10-15 17:27:57 +03009983/* Gen11 DSI */
9984#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
9985 dsi0, dsi1)
9986
Deepak Mbcc65702017-02-17 18:13:34 +05309987#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9988#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9989#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9990#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9991
Madhav Chauhan27efd252018-07-05 18:31:48 +05309992#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9993#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9994#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9995 _ICL_DSI_ESC_CLK_DIV0, \
9996 _ICL_DSI_ESC_CLK_DIV1)
9997#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9998#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9999#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10000 _ICL_DPHY_ESC_CLK_DIV0, \
10001 _ICL_DPHY_ESC_CLK_DIV1)
10002#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10003#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10004#define ICL_ESC_CLK_DIV_MASK 0x1ff
10005#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010006#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010007
Uma Shankaraec02462017-09-25 19:26:01 +053010008/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10009#define GEN4_TIMESTAMP _MMIO(0x2358)
10010#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10011#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10012
Lionel Landwerlindab91782017-11-10 19:08:44 +000010013#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10014#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10015#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10016#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10017#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10018
Uma Shankaraec02462017-09-25 19:26:01 +053010019#define _PIPE_FRMTMSTMP_A 0x70048
10020#define PIPE_FRMTMSTMP(pipe) \
10021 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10022
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010023/* BXT MIPI clock controls */
10024#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010026#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010027#define BXT_MIPI1_DIV_SHIFT 26
10028#define BXT_MIPI2_DIV_SHIFT 10
10029#define BXT_MIPI_DIV_SHIFT(port) \
10030 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10031 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010032
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010033/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010034#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10035#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010036#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10037 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10038 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010039#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10040#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010041#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10042 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010043 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10044#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010045 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010046/* RX upper control divider to select actual RX clock output from 8x */
10047#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10048#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10049#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10050 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10051 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10052#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10053#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10054#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10055 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10056 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10057#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010058 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010059/* 8/3X divider to select the actual 8/3X clock output from 8x */
10060#define BXT_MIPI1_8X_BY3_SHIFT 19
10061#define BXT_MIPI2_8X_BY3_SHIFT 3
10062#define BXT_MIPI_8X_BY3_SHIFT(port) \
10063 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10064 BXT_MIPI2_8X_BY3_SHIFT)
10065#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10066#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10067#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10068 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10069 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10070#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010071 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010072/* RX lower control divider to select actual RX clock output from 8x */
10073#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10074#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10075#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10076 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10077 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10078#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10079#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10080#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10081 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10082 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10083#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010084 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010085
10086#define RX_DIVIDER_BIT_1_2 0x3
10087#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010088
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010089/* BXT MIPI mode configure */
10090#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10091#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010092#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010093 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10094
10095#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10096#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010097#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010098 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10099
10100#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10101#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010102#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010103 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010105#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010106#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10107#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10108#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010109#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010110#define BXT_DSIC_16X_BY2 (1 << 10)
10111#define BXT_DSIC_16X_BY3 (2 << 10)
10112#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010113#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010114#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010115#define BXT_DSIA_16X_BY2 (1 << 8)
10116#define BXT_DSIA_16X_BY3 (2 << 8)
10117#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010118#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010119#define BXT_DSI_FREQ_SEL_SHIFT 8
10120#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10121
10122#define BXT_DSI_PLL_RATIO_MAX 0x7D
10123#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010124#define GLK_DSI_PLL_RATIO_MAX 0x6F
10125#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010126#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010127#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010129#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010130#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10131#define BXT_DSI_PLL_LOCKED (1 << 30)
10132
Jani Nikula3230bf12013-08-27 15:12:16 +030010133#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010134#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010135#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010136
10137 /* BXT port control */
10138#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10139#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010140#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010141
Madhav Chauhan21652f32018-07-05 19:19:34 +053010142/* ICL DSI MODE control */
10143#define _ICL_DSI_IO_MODECTL_0 0x6B094
10144#define _ICL_DSI_IO_MODECTL_1 0x6B894
10145#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10146 _ICL_DSI_IO_MODECTL_0, \
10147 _ICL_DSI_IO_MODECTL_1)
10148#define COMBO_PHY_MODE_DSI (1 << 0)
10149
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010150/* Display Stream Splitter Control */
10151#define DSS_CTL1 _MMIO(0x67400)
10152#define SPLITTER_ENABLE (1 << 31)
10153#define JOINER_ENABLE (1 << 30)
10154#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10155#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10156#define OVERLAP_PIXELS_MASK (0xf << 16)
10157#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10158#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10159#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010160#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010161
10162#define DSS_CTL2 _MMIO(0x67404)
10163#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10164#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10165#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10166#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10167
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010168#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10169#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10170#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10171 _ICL_PIPE_DSS_CTL1_PB, \
10172 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010173#define BIG_JOINER_ENABLE (1 << 29)
10174#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10175#define VGA_CENTERING_ENABLE (1 << 27)
10176
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010177#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10178#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10179#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10180 _ICL_PIPE_DSS_CTL2_PB, \
10181 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010182
Uma Shankar1881a422017-01-25 19:43:23 +053010183#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10184#define STAP_SELECT (1 << 0)
10185
10186#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10187#define HS_IO_CTRL_SELECT (1 << 0)
10188
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010189#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010190#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10191#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010192#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010193#define DUAL_LINK_MODE_MASK (1 << 26)
10194#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10195#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010196#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010197#define FLOPPED_HSTX (1 << 23)
10198#define DE_INVERT (1 << 19) /* XXX */
10199#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10200#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10201#define AFE_LATCHOUT (1 << 17)
10202#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010203#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10204#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10205#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10206#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010207#define CSB_SHIFT 9
10208#define CSB_MASK (3 << 9)
10209#define CSB_20MHZ (0 << 9)
10210#define CSB_10MHZ (1 << 9)
10211#define CSB_40MHZ (2 << 9)
10212#define BANDGAP_MASK (1 << 8)
10213#define BANDGAP_PNW_CIRCUIT (0 << 8)
10214#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010215#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10216#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10217#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10218#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010219#define TEARING_EFFECT_MASK (3 << 2)
10220#define TEARING_EFFECT_OFF (0 << 2)
10221#define TEARING_EFFECT_DSI (1 << 2)
10222#define TEARING_EFFECT_GPIO (2 << 2)
10223#define LANE_CONFIGURATION_SHIFT 0
10224#define LANE_CONFIGURATION_MASK (3 << 0)
10225#define LANE_CONFIGURATION_4LANE (0 << 0)
10226#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10227#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10228
10229#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010230#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010231#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010232#define TEARING_EFFECT_DELAY_SHIFT 0
10233#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10234
10235/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010236#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010237
10238/* MIPI DSI Controller and D-PHY registers */
10239
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010240#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010241#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010242#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010243#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10244#define ULPS_STATE_MASK (3 << 1)
10245#define ULPS_STATE_ENTER (2 << 1)
10246#define ULPS_STATE_EXIT (1 << 1)
10247#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10248#define DEVICE_READY (1 << 0)
10249
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010250#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010251#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010252#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010253#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010254#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010255#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010256#define TEARING_EFFECT (1 << 31)
10257#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10258#define GEN_READ_DATA_AVAIL (1 << 29)
10259#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10260#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10261#define RX_PROT_VIOLATION (1 << 26)
10262#define RX_INVALID_TX_LENGTH (1 << 25)
10263#define ACK_WITH_NO_ERROR (1 << 24)
10264#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10265#define LP_RX_TIMEOUT (1 << 22)
10266#define HS_TX_TIMEOUT (1 << 21)
10267#define DPI_FIFO_UNDERRUN (1 << 20)
10268#define LOW_CONTENTION (1 << 19)
10269#define HIGH_CONTENTION (1 << 18)
10270#define TXDSI_VC_ID_INVALID (1 << 17)
10271#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10272#define TXCHECKSUM_ERROR (1 << 15)
10273#define TXECC_MULTIBIT_ERROR (1 << 14)
10274#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10275#define TXFALSE_CONTROL_ERROR (1 << 12)
10276#define RXDSI_VC_ID_INVALID (1 << 11)
10277#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10278#define RXCHECKSUM_ERROR (1 << 9)
10279#define RXECC_MULTIBIT_ERROR (1 << 8)
10280#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10281#define RXFALSE_CONTROL_ERROR (1 << 6)
10282#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10283#define RX_LP_TX_SYNC_ERROR (1 << 4)
10284#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10285#define RXEOT_SYNC_ERROR (1 << 2)
10286#define RXSOT_SYNC_ERROR (1 << 1)
10287#define RXSOT_ERROR (1 << 0)
10288
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010289#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010290#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010291#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010292#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10293#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10294#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10295#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10296#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10297#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10298#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10299#define VID_MODE_FORMAT_MASK (0xf << 7)
10300#define VID_MODE_NOT_SUPPORTED (0 << 7)
10301#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010302#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10303#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010304#define VID_MODE_FORMAT_RGB888 (4 << 7)
10305#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10306#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10307#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10308#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10309#define DATA_LANES_PRG_REG_SHIFT 0
10310#define DATA_LANES_PRG_REG_MASK (7 << 0)
10311
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010312#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010313#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010314#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010315#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10316
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010317#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010318#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010319#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010320#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10321
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010322#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010323#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010324#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010325#define TURN_AROUND_TIMEOUT_MASK 0x3f
10326
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010327#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010328#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010329#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010330#define DEVICE_RESET_TIMER_MASK 0xffff
10331
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010332#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010333#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010334#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010335#define VERTICAL_ADDRESS_SHIFT 16
10336#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10337#define HORIZONTAL_ADDRESS_SHIFT 0
10338#define HORIZONTAL_ADDRESS_MASK 0xffff
10339
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010340#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010341#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010342#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010343#define DBI_FIFO_EMPTY_HALF (0 << 0)
10344#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10345#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10346
10347/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010348#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010349#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010350#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010351
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010352#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010353#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010354#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010355
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010356#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010357#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010358#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010359
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010360#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010361#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010362#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010363
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010364#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010365#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010366#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010367
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010368#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010369#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010370#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010371
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010372#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010373#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010374#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010375
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010376#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010377#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010378#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010379
Jani Nikula3230bf12013-08-27 15:12:16 +030010380/* regs above are bits 15:0 */
10381
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010382#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010383#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010384#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010385#define DPI_LP_MODE (1 << 6)
10386#define BACKLIGHT_OFF (1 << 5)
10387#define BACKLIGHT_ON (1 << 4)
10388#define COLOR_MODE_OFF (1 << 3)
10389#define COLOR_MODE_ON (1 << 2)
10390#define TURN_ON (1 << 1)
10391#define SHUTDOWN (1 << 0)
10392
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010393#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010394#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010395#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010396#define COMMAND_BYTE_SHIFT 0
10397#define COMMAND_BYTE_MASK (0x3f << 0)
10398
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010399#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010400#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010401#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010402#define MASTER_INIT_TIMER_SHIFT 0
10403#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10404
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010405#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010406#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010407#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010408 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010409#define MAX_RETURN_PKT_SIZE_SHIFT 0
10410#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10411
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010412#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010413#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010414#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010415#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10416#define DISABLE_VIDEO_BTA (1 << 3)
10417#define IP_TG_CONFIG (1 << 2)
10418#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10419#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10420#define VIDEO_MODE_BURST (3 << 0)
10421
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010422#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010423#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010424#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010425#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10426#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010427#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10428#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10429#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10430#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10431#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10432#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10433#define CLOCKSTOP (1 << 1)
10434#define EOT_DISABLE (1 << 0)
10435
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010436#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010437#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010438#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010439#define LP_BYTECLK_SHIFT 0
10440#define LP_BYTECLK_MASK (0xffff << 0)
10441
Deepak Mb426f982017-02-17 18:13:30 +053010442#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10443#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10444#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10445
10446#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10447#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10448#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10449
Jani Nikula3230bf12013-08-27 15:12:16 +030010450/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010451#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010452#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010453#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010454
10455/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010456#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010457#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010458#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010459
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010460#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010461#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010462#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010463#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010464#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010465#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010466#define LONG_PACKET_WORD_COUNT_SHIFT 8
10467#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10468#define SHORT_PACKET_PARAM_SHIFT 8
10469#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10470#define VIRTUAL_CHANNEL_SHIFT 6
10471#define VIRTUAL_CHANNEL_MASK (3 << 6)
10472#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010473#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010474/* data type values, see include/video/mipi_display.h */
10475
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010476#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010477#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010478#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010479#define DPI_FIFO_EMPTY (1 << 28)
10480#define DBI_FIFO_EMPTY (1 << 27)
10481#define LP_CTRL_FIFO_EMPTY (1 << 26)
10482#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10483#define LP_CTRL_FIFO_FULL (1 << 24)
10484#define HS_CTRL_FIFO_EMPTY (1 << 18)
10485#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10486#define HS_CTRL_FIFO_FULL (1 << 16)
10487#define LP_DATA_FIFO_EMPTY (1 << 10)
10488#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10489#define LP_DATA_FIFO_FULL (1 << 8)
10490#define HS_DATA_FIFO_EMPTY (1 << 2)
10491#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10492#define HS_DATA_FIFO_FULL (1 << 0)
10493
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010494#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010495#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010496#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010497#define DBI_HS_LP_MODE_MASK (1 << 0)
10498#define DBI_LP_MODE (1 << 0)
10499#define DBI_HS_MODE (0 << 0)
10500
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010501#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010502#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010503#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010504#define EXIT_ZERO_COUNT_SHIFT 24
10505#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10506#define TRAIL_COUNT_SHIFT 16
10507#define TRAIL_COUNT_MASK (0x1f << 16)
10508#define CLK_ZERO_COUNT_SHIFT 8
10509#define CLK_ZERO_COUNT_MASK (0xff << 8)
10510#define PREPARE_COUNT_SHIFT 0
10511#define PREPARE_COUNT_MASK (0x3f << 0)
10512
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010513#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10514#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10515#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10516 _ICL_DSI_T_INIT_MASTER_0,\
10517 _ICL_DSI_T_INIT_MASTER_1)
10518
Madhav Chauhan33868a92018-09-16 16:23:28 +053010519#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10520#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10521#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10522 _DPHY_CLK_TIMING_PARAM_0,\
10523 _DPHY_CLK_TIMING_PARAM_1)
10524#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10525#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10526#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10527 _DSI_CLK_TIMING_PARAM_0,\
10528 _DSI_CLK_TIMING_PARAM_1)
10529#define CLK_PREPARE_OVERRIDE (1 << 31)
10530#define CLK_PREPARE(x) ((x) << 28)
10531#define CLK_PREPARE_MASK (0x7 << 28)
10532#define CLK_PREPARE_SHIFT 28
10533#define CLK_ZERO_OVERRIDE (1 << 27)
10534#define CLK_ZERO(x) ((x) << 20)
10535#define CLK_ZERO_MASK (0xf << 20)
10536#define CLK_ZERO_SHIFT 20
10537#define CLK_PRE_OVERRIDE (1 << 19)
10538#define CLK_PRE(x) ((x) << 16)
10539#define CLK_PRE_MASK (0x3 << 16)
10540#define CLK_PRE_SHIFT 16
10541#define CLK_POST_OVERRIDE (1 << 15)
10542#define CLK_POST(x) ((x) << 8)
10543#define CLK_POST_MASK (0x7 << 8)
10544#define CLK_POST_SHIFT 8
10545#define CLK_TRAIL_OVERRIDE (1 << 7)
10546#define CLK_TRAIL(x) ((x) << 0)
10547#define CLK_TRAIL_MASK (0xf << 0)
10548#define CLK_TRAIL_SHIFT 0
10549
10550#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10551#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10552#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10553 _DPHY_DATA_TIMING_PARAM_0,\
10554 _DPHY_DATA_TIMING_PARAM_1)
10555#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10556#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10557#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10558 _DSI_DATA_TIMING_PARAM_0,\
10559 _DSI_DATA_TIMING_PARAM_1)
10560#define HS_PREPARE_OVERRIDE (1 << 31)
10561#define HS_PREPARE(x) ((x) << 24)
10562#define HS_PREPARE_MASK (0x7 << 24)
10563#define HS_PREPARE_SHIFT 24
10564#define HS_ZERO_OVERRIDE (1 << 23)
10565#define HS_ZERO(x) ((x) << 16)
10566#define HS_ZERO_MASK (0xf << 16)
10567#define HS_ZERO_SHIFT 16
10568#define HS_TRAIL_OVERRIDE (1 << 15)
10569#define HS_TRAIL(x) ((x) << 8)
10570#define HS_TRAIL_MASK (0x7 << 8)
10571#define HS_TRAIL_SHIFT 8
10572#define HS_EXIT_OVERRIDE (1 << 7)
10573#define HS_EXIT(x) ((x) << 0)
10574#define HS_EXIT_MASK (0x7 << 0)
10575#define HS_EXIT_SHIFT 0
10576
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010577#define _DPHY_TA_TIMING_PARAM_0 0x162188
10578#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10579#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10580 _DPHY_TA_TIMING_PARAM_0,\
10581 _DPHY_TA_TIMING_PARAM_1)
10582#define _DSI_TA_TIMING_PARAM_0 0x6b098
10583#define _DSI_TA_TIMING_PARAM_1 0x6b898
10584#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10585 _DSI_TA_TIMING_PARAM_0,\
10586 _DSI_TA_TIMING_PARAM_1)
10587#define TA_SURE_OVERRIDE (1 << 31)
10588#define TA_SURE(x) ((x) << 16)
10589#define TA_SURE_MASK (0x1f << 16)
10590#define TA_SURE_SHIFT 16
10591#define TA_GO_OVERRIDE (1 << 15)
10592#define TA_GO(x) ((x) << 8)
10593#define TA_GO_MASK (0xf << 8)
10594#define TA_GO_SHIFT 8
10595#define TA_GET_OVERRIDE (1 << 7)
10596#define TA_GET(x) ((x) << 0)
10597#define TA_GET_MASK (0xf << 0)
10598#define TA_GET_SHIFT 0
10599
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010600/* DSI transcoder configuration */
10601#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10602#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10603#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10604 _DSI_TRANS_FUNC_CONF_0,\
10605 _DSI_TRANS_FUNC_CONF_1)
10606#define OP_MODE_MASK (0x3 << 28)
10607#define OP_MODE_SHIFT 28
10608#define CMD_MODE_NO_GATE (0x0 << 28)
10609#define CMD_MODE_TE_GATE (0x1 << 28)
10610#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10611#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10612#define LINK_READY (1 << 20)
10613#define PIX_FMT_MASK (0x3 << 16)
10614#define PIX_FMT_SHIFT 16
10615#define PIX_FMT_RGB565 (0x0 << 16)
10616#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10617#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10618#define PIX_FMT_RGB888 (0x3 << 16)
10619#define PIX_FMT_RGB101010 (0x4 << 16)
10620#define PIX_FMT_RGB121212 (0x5 << 16)
10621#define PIX_FMT_COMPRESSED (0x6 << 16)
10622#define BGR_TRANSMISSION (1 << 15)
10623#define PIX_VIRT_CHAN(x) ((x) << 12)
10624#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10625#define PIX_VIRT_CHAN_SHIFT 12
10626#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10627#define PIX_BUF_THRESHOLD_SHIFT 10
10628#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10629#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10630#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10631#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10632#define CONTINUOUS_CLK_MASK (0x3 << 8)
10633#define CONTINUOUS_CLK_SHIFT 8
10634#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10635#define CLK_HS_OR_LP (0x2 << 8)
10636#define CLK_HS_CONTINUOUS (0x3 << 8)
10637#define LINK_CALIBRATION_MASK (0x3 << 4)
10638#define LINK_CALIBRATION_SHIFT 4
10639#define CALIBRATION_DISABLED (0x0 << 4)
10640#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10641#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10642#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10643#define EOTP_DISABLED (1 << 0)
10644
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010645#define _DSI_CMD_RXCTL_0 0x6b0d4
10646#define _DSI_CMD_RXCTL_1 0x6b8d4
10647#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10648 _DSI_CMD_RXCTL_0,\
10649 _DSI_CMD_RXCTL_1)
10650#define READ_UNLOADS_DW (1 << 16)
10651#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10652#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10653#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10654#define RECEIVED_RESET_TRIGGER (1 << 12)
10655#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10656#define RECEIVED_CRC_WAS_LOST (1 << 10)
10657#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10658#define NUMBER_RX_PLOAD_DW_SHIFT 0
10659
10660#define _DSI_CMD_TXCTL_0 0x6b0d0
10661#define _DSI_CMD_TXCTL_1 0x6b8d0
10662#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10663 _DSI_CMD_TXCTL_0,\
10664 _DSI_CMD_TXCTL_1)
10665#define KEEP_LINK_IN_HS (1 << 24)
10666#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10667#define FREE_HEADER_CREDIT_SHIFT 0x8
10668#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10669#define FREE_PLOAD_CREDIT_SHIFT 0
10670#define MAX_HEADER_CREDIT 0x10
10671#define MAX_PLOAD_CREDIT 0x40
10672
Madhav Chauhan808517e2018-10-30 13:56:26 +020010673#define _DSI_CMD_TXHDR_0 0x6b100
10674#define _DSI_CMD_TXHDR_1 0x6b900
10675#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10676 _DSI_CMD_TXHDR_0,\
10677 _DSI_CMD_TXHDR_1)
10678#define PAYLOAD_PRESENT (1 << 31)
10679#define LP_DATA_TRANSFER (1 << 30)
10680#define VBLANK_FENCE (1 << 29)
10681#define PARAM_WC_MASK (0xffff << 8)
10682#define PARAM_WC_LOWER_SHIFT 8
10683#define PARAM_WC_UPPER_SHIFT 16
10684#define VC_MASK (0x3 << 6)
10685#define VC_SHIFT 6
10686#define DT_MASK (0x3f << 0)
10687#define DT_SHIFT 0
10688
10689#define _DSI_CMD_TXPYLD_0 0x6b104
10690#define _DSI_CMD_TXPYLD_1 0x6b904
10691#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10692 _DSI_CMD_TXPYLD_0,\
10693 _DSI_CMD_TXPYLD_1)
10694
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010695#define _DSI_LP_MSG_0 0x6b0d8
10696#define _DSI_LP_MSG_1 0x6b8d8
10697#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10698 _DSI_LP_MSG_0,\
10699 _DSI_LP_MSG_1)
10700#define LPTX_IN_PROGRESS (1 << 17)
10701#define LINK_IN_ULPS (1 << 16)
10702#define LINK_ULPS_TYPE_LP11 (1 << 8)
10703#define LINK_ENTER_ULPS (1 << 0)
10704
Madhav Chauhan8bffd202018-10-30 13:56:21 +020010705/* DSI timeout registers */
10706#define _DSI_HSTX_TO_0 0x6b044
10707#define _DSI_HSTX_TO_1 0x6b844
10708#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10709 _DSI_HSTX_TO_0,\
10710 _DSI_HSTX_TO_1)
10711#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10712#define HSTX_TIMEOUT_VALUE_SHIFT 16
10713#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10714#define HSTX_TIMED_OUT (1 << 0)
10715
10716#define _DSI_LPRX_HOST_TO_0 0x6b048
10717#define _DSI_LPRX_HOST_TO_1 0x6b848
10718#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10719 _DSI_LPRX_HOST_TO_0,\
10720 _DSI_LPRX_HOST_TO_1)
10721#define LPRX_TIMED_OUT (1 << 16)
10722#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10723#define LPRX_TIMEOUT_VALUE_SHIFT 0
10724#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10725
10726#define _DSI_PWAIT_TO_0 0x6b040
10727#define _DSI_PWAIT_TO_1 0x6b840
10728#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10729 _DSI_PWAIT_TO_0,\
10730 _DSI_PWAIT_TO_1)
10731#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10732#define PRESET_TIMEOUT_VALUE_SHIFT 16
10733#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10734#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10735#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10736#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10737
10738#define _DSI_TA_TO_0 0x6b04c
10739#define _DSI_TA_TO_1 0x6b84c
10740#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10741 _DSI_TA_TO_0,\
10742 _DSI_TA_TO_1)
10743#define TA_TIMED_OUT (1 << 16)
10744#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10745#define TA_TIMEOUT_VALUE_SHIFT 0
10746#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10747
Jani Nikula3230bf12013-08-27 15:12:16 +030010748/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010749#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010750#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010751#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010752
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010753#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10754#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10755#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010756#define LP_HS_SSW_CNT_SHIFT 16
10757#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10758#define HS_LP_PWR_SW_CNT_SHIFT 0
10759#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10760
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010761#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010762#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010763#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010764#define STOP_STATE_STALL_COUNTER_SHIFT 0
10765#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10766
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010767#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010768#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010769#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010770#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010771#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010772#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010773#define RX_CONTENTION_DETECTED (1 << 0)
10774
10775/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010776#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010777#define DBI_TYPEC_ENABLE (1 << 31)
10778#define DBI_TYPEC_WIP (1 << 30)
10779#define DBI_TYPEC_OPTION_SHIFT 28
10780#define DBI_TYPEC_OPTION_MASK (3 << 28)
10781#define DBI_TYPEC_FREQ_SHIFT 24
10782#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10783#define DBI_TYPEC_OVERRIDE (1 << 8)
10784#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10785#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10786
10787
10788/* MIPI adapter registers */
10789
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010790#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010791#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010792#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010793#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10794#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10795#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10796#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10797#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10798#define READ_REQUEST_PRIORITY_SHIFT 3
10799#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10800#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10801#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10802#define RGB_FLIP_TO_BGR (1 << 2)
10803
Jani Nikula6b93e9c2016-03-15 21:51:12 +020010804#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010805#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053010806#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053010807#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10808#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10809#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10810#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10811#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10812#define GLK_LP_WAKE (1 << 22)
10813#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10814#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10815#define GLK_FIREWALL_ENABLE (1 << 16)
10816#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10817#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10818#define BXT_DSC_ENABLE (1 << 3)
10819#define BXT_RGB_FLIP (1 << 2)
10820#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10821#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010822
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010823#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010824#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010825#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010826#define DATA_MEM_ADDRESS_SHIFT 5
10827#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10828#define DATA_VALID (1 << 0)
10829
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010830#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010831#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010832#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010833#define DATA_LENGTH_SHIFT 0
10834#define DATA_LENGTH_MASK (0xfffff << 0)
10835
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010836#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010837#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010838#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030010839#define COMMAND_MEM_ADDRESS_SHIFT 5
10840#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10841#define AUTO_PWG_ENABLE (1 << 2)
10842#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10843#define COMMAND_VALID (1 << 0)
10844
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010845#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010846#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010847#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030010848#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10849#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10850
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010851#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010852#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010853#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030010854
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010855#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010856#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010857#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030010858#define READ_DATA_VALID(n) (1 << (n))
10859
Peter Antoine3bbaba02015-07-10 20:13:11 +030010860/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010861#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030010862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010863#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10864#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10865#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10866#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10867#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070010868/* Media decoder 2 MOCS registers */
10869#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030010870
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070010871#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10872#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10873#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10874#define PMFLUSHDONE_LNEBLK (1 << 22)
10875
Tim Gored5165eb2016-02-04 11:49:34 +000010876/* gamt regs */
10877#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10878#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10879#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10880#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10881#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10882
Ville Syrjälä93564042017-08-24 22:10:51 +030010883#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10884#define MMCD_PCLA (1 << 31)
10885#define MMCD_HOTSPOT_EN (1 << 27)
10886
Paulo Zanoniad186f32018-02-05 13:40:43 -020010887#define _ICL_PHY_MISC_A 0x64C00
10888#define _ICL_PHY_MISC_B 0x64C04
10889#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10890 _ICL_PHY_MISC_B)
10891#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10892
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010893/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010894#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10895#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010896#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10897#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10898#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10899#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10900#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10901 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10902 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10903#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10904 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10905 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10906#define DSC_VBR_ENABLE (1 << 19)
10907#define DSC_422_ENABLE (1 << 18)
10908#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10909#define DSC_BLOCK_PREDICTION (1 << 16)
10910#define DSC_LINE_BUF_DEPTH_SHIFT 12
10911#define DSC_BPC_SHIFT 8
10912#define DSC_VER_MIN_SHIFT 4
10913#define DSC_VER_MAJ (0x1 << 0)
10914
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010915#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10916#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010917#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10918#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10919#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10920#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10921#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10922 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10923 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10924#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10925 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10926 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10927#define DSC_BPP(bpp) ((bpp) << 0)
10928
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010929#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10930#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010931#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10932#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10933#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10934#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10935#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10936 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10937 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10938#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10939 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10940 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10941#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10942#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10943
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010944#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10945#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010946#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10947#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10948#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10949#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10950#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10951 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10952 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10953#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10954 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10955 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10956#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10957#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10958
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010959#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10960#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010961#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10962#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10963#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10964#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10965#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10966 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10967 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10968#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070010969 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010970 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10971#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10972#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10973
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010974#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10975#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010976#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10977#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10978#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10979#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10980#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10981 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10982 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10983#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070010984 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010985 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010986#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010987#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10988
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070010989#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10990#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070010991#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10992#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10993#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10994#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10995#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10996 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10997 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10998#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10999 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11000 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011001#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11002#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011003#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11004#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11005
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011006#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11007#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011008#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11009#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11010#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11011#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11012#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11013 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11014 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11015#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11016 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11017 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11018#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11019#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11020
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011021#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11022#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011023#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11024#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11025#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11026#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11027#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11028 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11029 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11030#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11031 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11032 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11033#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11034#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11035
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011036#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11037#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011038#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11039#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11040#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11041#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11042#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11043 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11044 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11045#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11046 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11047 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11048#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11049#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11050
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011051#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11052#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011053#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11054#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11055#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11056#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11057#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11058 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11059 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11060#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11061 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11062 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11063#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11064#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11065#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11066#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11067
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011068#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11069#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011070#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11071#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11072#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11073#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11074#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11075 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11076 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11077#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11078 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11079 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11080
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011081#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11082#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011083#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11084#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11085#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11086#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11087#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11088 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11089 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11090#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11091 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11092 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11093
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011094#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11095#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011096#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11097#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11098#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11099#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11100#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11101 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11102 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11103#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11104 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11105 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11106
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011107#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11108#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011109#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11110#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11111#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11112#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11113#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11114 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11115 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11116#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11117 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11118 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11119
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011120#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11121#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011122#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11123#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11124#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11125#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11126#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11127 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11128 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11129#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11130 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11131 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11132
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011133#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11134#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011135#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11136#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11137#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11138#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11139#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11140 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11141 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11142#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11143 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11144 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011145#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011146#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011147#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011148
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011149/* Icelake Rate Control Buffer Threshold Registers */
11150#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11151#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11152#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11153#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11154#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11155#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11156#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11157#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11158#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11159#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11160#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11161#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11162#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11163 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11164 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11165#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11166 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11167 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11168#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11169 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11170 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11171#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11172 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11173 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11174
11175#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11176#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11177#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11178#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11179#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11180#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11181#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11182#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11183#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11184#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11185#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11186#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11187#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11188 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11189 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11190#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11191 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11192 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11193#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11194 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11195 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11196#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11197 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11198 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11199
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011200#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011201#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11202#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011203#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11204#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11205#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011206
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011207#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011208#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11209
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011210#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011211#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11212
Jesse Barnes585fb112008-07-29 11:54:06 -070011213#endif /* _I915_REG_H_ */